blob: c808ffa6f063f96cfe1eb4e26b6a89d9f15adcda [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000982
Eli Friedman962f5492010-06-02 19:35:46 +0000983 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
984 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000985 //
Eli Friedman962f5492010-06-02 19:35:46 +0000986 // FIXME: We really should do custom legalization for addition and
987 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
988 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000989 if (Subtarget->is64Bit()) {
990 setOperationAction(ISD::SADDO, MVT::i64, Custom);
991 setOperationAction(ISD::UADDO, MVT::i64, Custom);
992 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
993 setOperationAction(ISD::USUBO, MVT::i64, Custom);
994 setOperationAction(ISD::SMULO, MVT::i64, Custom);
995 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000996
Evan Chengd54f2d52009-03-31 19:38:51 +0000997 if (!Subtarget->is64Bit()) {
998 // These libcalls are not available in 32-bit.
999 setLibcallName(RTLIB::SHL_I128, 0);
1000 setLibcallName(RTLIB::SRL_I128, 0);
1001 setLibcallName(RTLIB::SRA_I128, 0);
1002 }
1003
Evan Cheng206ee9d2006-07-07 08:33:52 +00001004 // We have target-specific dag combine patterns for the following nodes:
1005 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001006 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001007 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001008 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001009 setTargetDAGCombine(ISD::SHL);
1010 setTargetDAGCombine(ISD::SRA);
1011 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001012 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001013 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001014 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001015 if (Subtarget->is64Bit())
1016 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001017
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001018 computeRegisterProperties();
1019
Evan Cheng87ed7162006-02-14 08:25:08 +00001020 // FIXME: These should be based on subtarget info. Plus, the values should
1021 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001022 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001023 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001024 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001025 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001026 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027}
1028
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029
Owen Anderson825b72b2009-08-11 20:47:22 +00001030MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1031 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001032}
1033
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1036/// the desired ByVal argument alignment.
1037static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1038 if (MaxAlign == 16)
1039 return;
1040 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1041 if (VTy->getBitWidth() == 128)
1042 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001043 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1044 unsigned EltAlign = 0;
1045 getMaxByValAlign(ATy->getElementType(), EltAlign);
1046 if (EltAlign > MaxAlign)
1047 MaxAlign = EltAlign;
1048 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1049 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(STy->getElementType(i), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 if (MaxAlign == 16)
1055 break;
1056 }
1057 }
1058 return;
1059}
1060
1061/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1062/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001063/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1064/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001065unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (Subtarget->is64Bit()) {
1067 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001068 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001069 if (TyAlign > 8)
1070 return TyAlign;
1071 return 8;
1072 }
1073
Evan Cheng29286502008-01-23 23:17:41 +00001074 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001075 if (Subtarget->hasSSE1())
1076 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001077 return Align;
1078}
Chris Lattner2b02a442007-02-25 08:29:00 +00001079
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001081/// and store operations as a result of memset, memcpy, and memmove
1082/// lowering. If DstAlign is zero that means it's safe to destination
1083/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1084/// means there isn't a need to check it against alignment requirement,
1085/// probably because the source does not need to be loaded. If
1086/// 'NonScalarIntSafe' is true, that means it's safe to return a
1087/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1088/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1089/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001090/// It returns EVT::Other if the type should be determined using generic
1091/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001092EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001093X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1094 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001095 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001096 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001097 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001098 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1099 // linux. This is because the stack realignment code can't handle certain
1100 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001101 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001102 if (NonScalarIntSafe &&
1103 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 if (Size >= 16 &&
1105 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001106 ((DstAlign == 0 || DstAlign >= 16) &&
1107 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 Subtarget->getStackAlignment() >= 16) {
1109 if (Subtarget->hasSSE2())
1110 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001112 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001113 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001114 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001115 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001116 Subtarget->hasSSE2()) {
1117 // Do not use f64 to lower memcpy if source is string constant. It's
1118 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001119 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001120 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001121 }
Evan Chengf0df0312008-05-15 08:39:06 +00001122 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 return MVT::i64;
1124 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001125}
1126
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001127/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1128/// current function. The returned value is a member of the
1129/// MachineJumpTableInfo::JTEntryKind enum.
1130unsigned X86TargetLowering::getJumpTableEncoding() const {
1131 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1132 // symbol.
1133 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001135 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136
1137 // Otherwise, use the normal jump table encoding heuristics.
1138 return TargetLowering::getJumpTableEncoding();
1139}
1140
Chris Lattner589c6f62010-01-26 06:28:43 +00001141/// getPICBaseSymbol - Return the X86-32 PIC base.
1142MCSymbol *
1143X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1144 MCContext &Ctx) const {
1145 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001146 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1147 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001148}
1149
1150
Chris Lattnerc64daab2010-01-26 05:02:42 +00001151const MCExpr *
1152X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1153 const MachineBasicBlock *MBB,
1154 unsigned uid,MCContext &Ctx) const{
1155 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1156 Subtarget->isPICStyleGOT());
1157 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1158 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001159 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1160 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001161}
1162
Evan Chengcc415862007-11-09 01:32:10 +00001163/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1164/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001165SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001166 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001167 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001168 // This doesn't have DebugLoc associated with it, but is not really the
1169 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001170 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001171 return Table;
1172}
1173
Chris Lattner589c6f62010-01-26 06:28:43 +00001174/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1175/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1176/// MCExpr.
1177const MCExpr *X86TargetLowering::
1178getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1179 MCContext &Ctx) const {
1180 // X86-64 uses RIP relative addressing based on the jump table label.
1181 if (Subtarget->isPICStyleRIPRel())
1182 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1183
1184 // Otherwise, the reference is relative to the PIC base.
1185 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1186}
1187
Bill Wendlingb4202b82009-07-01 18:50:55 +00001188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001189unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001190 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001191}
1192
Evan Cheng70017e42010-07-24 00:39:05 +00001193unsigned
1194X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1195 MachineFunction &MF) const {
1196 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1197 switch (RC->getID()) {
1198 default:
1199 return 0;
1200 case X86::GR32RegClassID:
1201 return 4 - FPDiff;
1202 case X86::GR64RegClassID:
1203 return 8 - FPDiff;
1204 case X86::VR128RegClassID:
1205 return Subtarget->is64Bit() ? 10 : 4;
1206 case X86::VR64RegClassID:
1207 return 4;
1208 }
1209}
1210
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001211bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1212 unsigned &Offset) const {
1213 if (!Subtarget->isTargetLinux())
1214 return false;
1215
1216 if (Subtarget->is64Bit()) {
1217 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1218 Offset = 0x28;
1219 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1220 AddressSpace = 256;
1221 else
1222 AddressSpace = 257;
1223 } else {
1224 // %gs:0x14 on i386
1225 Offset = 0x14;
1226 AddressSpace = 256;
1227 }
1228 return true;
1229}
1230
1231
Chris Lattner2b02a442007-02-25 08:29:00 +00001232//===----------------------------------------------------------------------===//
1233// Return Value Calling Convention Implementation
1234//===----------------------------------------------------------------------===//
1235
Chris Lattner59ed56b2007-02-28 04:55:35 +00001236#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001237
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001238bool
1239X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001240 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001241 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001242 SmallVector<CCValAssign, 16> RVLocs;
1243 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001244 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001245 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001246}
1247
Dan Gohman98ca4f22009-08-05 01:29:28 +00001248SDValue
1249X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001250 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001251 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001252 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001253 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 MachineFunction &MF = DAG.getMachineFunction();
1255 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner9774c912007-02-27 05:28:59 +00001257 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1259 RVLocs, *DAG.getContext());
1260 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
Evan Chengdcea1632010-02-04 02:40:39 +00001262 // Add the regs to the liveout set for the function.
1263 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1264 for (unsigned i = 0; i != RVLocs.size(); ++i)
1265 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1266 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001267
Dan Gohman475871a2008-07-27 21:46:04 +00001268 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001269
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1272 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001273 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1274 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001275
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001276 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001277 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1278 CCValAssign &VA = RVLocs[i];
1279 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001280 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001281 EVT ValVT = ValToCopy.getValueType();
1282
1283 // If this is x86-64, and we disabled SSE, we can't return FP values
1284 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1285 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1286 report_fatal_error("SSE register return with SSE disabled");
1287 }
1288 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1289 // llvm-gcc has never done it right and no one has noticed, so this
1290 // should be OK for now.
1291 if (ValVT == MVT::f64 &&
1292 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1293 report_fatal_error("SSE2 register return with SSE2 disabled");
1294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner447ff682008-03-11 03:23:40 +00001296 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1297 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001298 if (VA.getLocReg() == X86::ST0 ||
1299 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001300 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1301 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001302 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001304 RetOps.push_back(ValToCopy);
1305 // Don't emit a copytoreg.
1306 continue;
1307 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001308
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1310 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001311 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001314 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001315 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1316 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001317 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001318 }
1319
Dale Johannesendd64c412009-02-04 00:33:20 +00001320 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001321 Flag = Chain.getValue(1);
1322 }
Dan Gohman61a92132008-04-21 23:59:07 +00001323
1324 // The x86-64 ABI for returning structs by value requires that we copy
1325 // the sret argument into %rax for the return. We saved the argument into
1326 // a virtual register in the entry block, so now we copy the value out
1327 // and into %rax.
1328 if (Subtarget->is64Bit() &&
1329 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1330 MachineFunction &MF = DAG.getMachineFunction();
1331 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1332 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001333 assert(Reg &&
1334 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001335 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001336
Dale Johannesendd64c412009-02-04 00:33:20 +00001337 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001338 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001339
1340 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001341 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Chris Lattner447ff682008-03-11 03:23:40 +00001344 RetOps[0] = Chain; // Update chain.
1345
1346 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001347 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001348 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
1350 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001352}
1353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354/// LowerCallResult - Lower the result values of a call into the
1355/// appropriate copies out of appropriate physical registers.
1356///
1357SDValue
1358X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001359 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 const SmallVectorImpl<ISD::InputArg> &Ins,
1361 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001362 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001363
Chris Lattnere32bbf62007-02-28 07:09:55 +00001364 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001365 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001366 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001368 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001370
Chris Lattner3085e152007-02-25 08:59:22 +00001371 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001372 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001373 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001374 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Torok Edwin3f142c32009-02-01 18:15:56 +00001376 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001379 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001380 }
1381
Evan Cheng79fb3b42009-02-20 20:43:02 +00001382 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001383
1384 // If this is a call to a function that returns an fp value on the floating
1385 // point stack, we must guarantee the the value is popped from the stack, so
1386 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1387 // if the return value is not used. We use the FpGET_ST0 instructions
1388 // instead.
1389 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1390 // If we prefer to use the value in xmm registers, copy it out as f80 and
1391 // use a truncate to move it from fp stack reg to xmm reg.
1392 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1393 bool isST0 = VA.getLocReg() == X86::ST0;
1394 unsigned Opc = 0;
1395 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1396 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1397 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1398 SDValue Ops[] = { Chain, InFlag };
1399 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1400 Ops, 2), 1);
1401 Val = Chain.getValue(0);
1402
1403 // Round the f80 to the right size, which also moves it to the appropriate
1404 // xmm register.
1405 if (CopyVT != VA.getValVT())
1406 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1407 // This truncation won't change the value.
1408 DAG.getIntPtrConstant(1));
1409 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001410 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1411 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1412 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001414 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1416 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001417 } else {
1418 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001420 Val = Chain.getValue(0);
1421 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001422 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1423 } else {
1424 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1425 CopyVT, InFlag).getValue(1);
1426 Val = Chain.getValue(0);
1427 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001428 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001430 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001431
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001433}
1434
1435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001436//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001437// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001438//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001439// StdCall calling convention seems to be standard for many Windows' API
1440// routines and around. It differs from C calling convention just a little:
1441// callee should clean up the stack, not caller. Symbols should be also
1442// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001443// For info on fast calling convention see Fast Calling Convention (tail call)
1444// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001445
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001447/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1449 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001450 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001453}
1454
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001455/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001456/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457static bool
1458ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1459 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001460 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001461
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001463}
1464
Dan Gohman095cc292008-09-13 01:54:27 +00001465/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1466/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001467CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001468 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001469 if (CC == CallingConv::GHC)
1470 return CC_X86_64_GHC;
1471 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001472 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001473 else
1474 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001475 }
1476
Gordon Henriksen86737662008-01-05 16:56:59 +00001477 if (CC == CallingConv::X86_FastCall)
1478 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001479 else if (CC == CallingConv::X86_ThisCall)
1480 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001481 else if (CC == CallingConv::Fast)
1482 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001483 else if (CC == CallingConv::GHC)
1484 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001485 else
1486 return CC_X86_32_C;
1487}
1488
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001489/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1490/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001491/// the specific parameter attribute. The copy will be passed as a byval
1492/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001493static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001494CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001495 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1496 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001498 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001499 /*isVolatile*/false, /*AlwaysInline=*/true,
1500 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001501}
1502
Chris Lattner29689432010-03-11 00:22:57 +00001503/// IsTailCallConvention - Return true if the calling convention is one that
1504/// supports tail call optimization.
1505static bool IsTailCallConvention(CallingConv::ID CC) {
1506 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1507}
1508
Evan Cheng0c439eb2010-01-27 00:07:07 +00001509/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1510/// a tailcall target by changing its ABI.
1511static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001512 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001513}
1514
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515SDValue
1516X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001517 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518 const SmallVectorImpl<ISD::InputArg> &Ins,
1519 DebugLoc dl, SelectionDAG &DAG,
1520 const CCValAssign &VA,
1521 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001522 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001523 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001525 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001526 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001527 EVT ValVT;
1528
1529 // If value is passed by pointer we have address passed instead of the value
1530 // itself.
1531 if (VA.getLocInfo() == CCValAssign::Indirect)
1532 ValVT = VA.getLocVT();
1533 else
1534 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001535
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001536 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001537 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001538 // In case of tail call optimization mark all arguments mutable. Since they
1539 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001540 if (Flags.isByVal()) {
1541 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001542 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001543 return DAG.getFrameIndex(FI, getPointerTy());
1544 } else {
1545 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001546 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001547 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1548 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001549 PseudoSourceValue::getFixedStack(FI), 0,
1550 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001551 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001552}
1553
Dan Gohman475871a2008-07-27 21:46:04 +00001554SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001556 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001557 bool isVarArg,
1558 const SmallVectorImpl<ISD::InputArg> &Ins,
1559 DebugLoc dl,
1560 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001561 SmallVectorImpl<SDValue> &InVals)
1562 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001563 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001565
Gordon Henriksen86737662008-01-05 16:56:59 +00001566 const Function* Fn = MF.getFunction();
1567 if (Fn->hasExternalLinkage() &&
1568 Subtarget->isTargetCygMing() &&
1569 Fn->getName() == "main")
1570 FuncInfo->setForceFramePointer(true);
1571
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001574 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001575
Chris Lattner29689432010-03-11 00:22:57 +00001576 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1577 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001578
Chris Lattner638402b2007-02-28 07:00:42 +00001579 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001580 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1582 ArgLocs, *DAG.getContext());
1583 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001584
Chris Lattnerf39f7712007-02-28 05:46:49 +00001585 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001586 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001587 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1588 CCValAssign &VA = ArgLocs[i];
1589 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1590 // places.
1591 assert(VA.getValNo() != LastVal &&
1592 "Don't support value assigned to multiple locs yet");
1593 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001597 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001599 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001606 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001607 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001608 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1609 RC = X86::VR64RegisterClass;
1610 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001611 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001613 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1617 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1618 // right size.
1619 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001620 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 DAG.getValueType(VA.getValVT()));
1622 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001623 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001624 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001625 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001626 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001627
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001628 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001629 // Handle MMX values passed in XMM regs.
1630 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1632 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001633 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1634 } else
1635 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001636 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001637 } else {
1638 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001640 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001641
1642 // If value is passed via pointer - do a load.
1643 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001644 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1645 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001646
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001648 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001649
Dan Gohman61a92132008-04-21 23:59:07 +00001650 // The x86-64 ABI for returning structs by value requires that we copy
1651 // the sret argument into %rax for the return. Save the argument into
1652 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001653 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001654 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1655 unsigned Reg = FuncInfo->getSRetReturnReg();
1656 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001658 FuncInfo->setSRetReturnReg(Reg);
1659 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001662 }
1663
Chris Lattnerf39f7712007-02-28 05:46:49 +00001664 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001665 // Align stack specially for tail calls.
1666 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001667 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001668
Evan Cheng1bc78042006-04-26 01:20:17 +00001669 // If the function takes variable number of arguments, make a frame index for
1670 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001671 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001672 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1673 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001674 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 }
1676 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001677 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1678
1679 // FIXME: We should really autogenerate these arrays
1680 static const unsigned GPR64ArgRegsWin64[] = {
1681 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001682 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001683 static const unsigned XMMArgRegsWin64[] = {
1684 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1685 };
1686 static const unsigned GPR64ArgRegs64Bit[] = {
1687 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1688 };
1689 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1691 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1692 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001693 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1694
1695 if (IsWin64) {
1696 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1697 GPR64ArgRegs = GPR64ArgRegsWin64;
1698 XMMArgRegs = XMMArgRegsWin64;
1699 } else {
1700 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1701 GPR64ArgRegs = GPR64ArgRegs64Bit;
1702 XMMArgRegs = XMMArgRegs64Bit;
1703 }
1704 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1705 TotalNumIntRegs);
1706 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1707 TotalNumXMMRegs);
1708
Devang Patel578efa92009-06-05 21:57:13 +00001709 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001710 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001711 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001712 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001713 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001714 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001715 // Kernel mode asks for SSE to be disabled, so don't push them
1716 // on the stack.
1717 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001718
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 // For X86-64, if there are vararg parameters that are passed via
1720 // registers, then we must store them to their spots on the stack so they
1721 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001722 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1723 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1724 FuncInfo->setRegSaveFrameIndex(
1725 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1726 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001727
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001730 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1731 getPointerTy());
1732 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001733 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001734 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1735 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001736 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1737 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001740 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001741 PseudoSourceValue::getFixedStack(
1742 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001743 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001744 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001745 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001747
Dan Gohmanface41a2009-08-16 21:24:25 +00001748 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1749 // Now store the XMM (fp + vector) parameter registers.
1750 SmallVector<SDValue, 11> SaveXMMOps;
1751 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001752
Dan Gohmanface41a2009-08-16 21:24:25 +00001753 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1754 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1755 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001756
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1758 FuncInfo->getRegSaveFrameIndex()));
1759 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1760 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001761
Dan Gohmanface41a2009-08-16 21:24:25 +00001762 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1763 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1764 X86::VR128RegisterClass);
1765 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1766 SaveXMMOps.push_back(Val);
1767 }
1768 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1769 MVT::Other,
1770 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001771 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001772
1773 if (!MemOps.empty())
1774 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1775 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001776 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001780 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001781 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001782 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001784 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001785 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001787 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001788
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 // RegSaveFrameIndex is X86-64 only.
1791 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001792 if (CallConv == CallingConv::X86_FastCall ||
1793 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001794 // fastcc functions can't have varargs.
1795 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 }
Evan Cheng25caf632006-05-23 21:06:34 +00001797
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001799}
1800
Dan Gohman475871a2008-07-27 21:46:04 +00001801SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1803 SDValue StackPtr, SDValue Arg,
1804 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001805 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001806 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001807 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001808 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001810 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001811 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001812 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001813 }
Dale Johannesenace16102009-02-03 19:33:06 +00001814 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001815 PseudoSourceValue::getStack(), LocMemOffset,
1816 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001817}
1818
Bill Wendling64e87322009-01-16 19:25:27 +00001819/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001820/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001821SDValue
1822X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001823 SDValue &OutRetAddr, SDValue Chain,
1824 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001825 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001826 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001827 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001828 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001829
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001830 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001831 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001832 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001833}
1834
1835/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1836/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001837static SDValue
1838EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001840 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001841 // Store the return address to the appropriate stack slot.
1842 if (!FPDiff) return Chain;
1843 // Calculate the new stack slot for the return address.
1844 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001845 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001846 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001849 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001850 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1851 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001852 return Chain;
1853}
1854
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001856X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001857 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001858 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001860 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 const SmallVectorImpl<ISD::InputArg> &Ins,
1862 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 MachineFunction &MF = DAG.getMachineFunction();
1865 bool Is64Bit = Subtarget->is64Bit();
1866 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001867 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868
Evan Cheng5f941932010-02-05 02:21:12 +00001869 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001870 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001871 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1872 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001873 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001874
1875 // Sibcalls are automatically detected tailcalls which do not require
1876 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001877 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001878 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001879
1880 if (isTailCall)
1881 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001882 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001883
Chris Lattner29689432010-03-11 00:22:57 +00001884 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1885 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001886
Chris Lattner638402b2007-02-28 07:00:42 +00001887 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001888 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1890 ArgLocs, *DAG.getContext());
1891 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Chris Lattner423c5f42007-02-28 05:31:48 +00001893 // Get a count of how many bytes are to be pushed on the stack.
1894 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001895 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001896 // This is a sibcall. The memory operands are available in caller's
1897 // own caller's stack.
1898 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001899 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001900 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001901
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001903 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001906 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1907 FPDiff = NumBytesCallerPushed - NumBytes;
1908
1909 // Set the delta of movement of the returnaddr stackslot.
1910 // But only set if delta is greater than previous delta.
1911 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1912 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1913 }
1914
Evan Chengf22f9b32010-02-06 03:28:46 +00001915 if (!IsSibcall)
1916 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001917
Dan Gohman475871a2008-07-27 21:46:04 +00001918 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001920 if (isTailCall && FPDiff)
1921 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1922 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001923
Dan Gohman475871a2008-07-27 21:46:04 +00001924 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1925 SmallVector<SDValue, 8> MemOpChains;
1926 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001927
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 // Walk the register/memloc assignments, inserting copies/loads. In the case
1929 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1931 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001932 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001933 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001935 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001936
Chris Lattner423c5f42007-02-28 05:31:48 +00001937 // Promote the value if needed.
1938 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001939 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001940 case CCValAssign::Full: break;
1941 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001942 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001943 break;
1944 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001945 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001946 break;
1947 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001948 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1949 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1951 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1952 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001953 } else
1954 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1955 break;
1956 case CCValAssign::BCvt:
1957 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001958 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001959 case CCValAssign::Indirect: {
1960 // Store the argument.
1961 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001962 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001963 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001964 PseudoSourceValue::getFixedStack(FI), 0,
1965 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001966 Arg = SpillSlot;
1967 break;
1968 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001969 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001970
Chris Lattner423c5f42007-02-28 05:31:48 +00001971 if (VA.isRegLoc()) {
1972 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001973 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001974 assert(VA.isMemLoc());
1975 if (StackPtr.getNode() == 0)
1976 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1977 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1978 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001979 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001980 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Evan Cheng32fe1032006-05-25 00:59:30 +00001982 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001984 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001985
Evan Cheng347d5f72006-04-28 21:29:37 +00001986 // Build a sequence of copy-to-reg nodes chained together with token chain
1987 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001989 // Tail call byval lowering might overwrite argument registers so in case of
1990 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001992 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001993 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001994 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995 InFlag = Chain.getValue(1);
1996 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001997
Chris Lattner88e1fd52009-07-09 04:24:46 +00001998 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001999 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2000 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002002 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2003 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002004 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002005 InFlag);
2006 InFlag = Chain.getValue(1);
2007 } else {
2008 // If we are tail calling and generating PIC/GOT style code load the
2009 // address of the callee into ECX. The value in ecx is used as target of
2010 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2011 // for tail calls on PIC/GOT architectures. Normally we would just put the
2012 // address of GOT into ebx and then call target@PLT. But for tail calls
2013 // ebx would be restored (since ebx is callee saved) before jumping to the
2014 // target@PLT.
2015
2016 // Note: The actual moving to ECX is done further down.
2017 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2018 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2019 !G->getGlobal()->hasProtectedVisibility())
2020 Callee = LowerGlobalAddress(Callee, DAG);
2021 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002022 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002023 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002024 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002025
Nate Begemanc8ea6732010-07-21 20:49:52 +00002026 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 // From AMD64 ABI document:
2028 // For calls that may call functions that use varargs or stdargs
2029 // (prototype-less calls or calls to functions containing ellipsis (...) in
2030 // the declaration) %al is used as hidden argument to specify the number
2031 // of SSE registers used. The contents of %al do not need to match exactly
2032 // the number of registers, but must be an ubound on the number of SSE
2033 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002034
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 // Count the number of XMM registers allocated.
2036 static const unsigned XMMArgRegs[] = {
2037 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2038 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2039 };
2040 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002041 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002042 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002043
Dale Johannesendd64c412009-02-04 00:33:20 +00002044 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 InFlag = Chain.getValue(1);
2047 }
2048
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002049
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002050 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051 if (isTailCall) {
2052 // Force all the incoming stack arguments to be loaded from the stack
2053 // before any new outgoing arguments are stored to the stack, because the
2054 // outgoing stack slots may alias the incoming argument stack slots, and
2055 // the alias isn't otherwise explicit. This is slightly more conservative
2056 // than necessary, because it means that each store effectively depends
2057 // on every argument instead of just those arguments it would clobber.
2058 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2059
Dan Gohman475871a2008-07-27 21:46:04 +00002060 SmallVector<SDValue, 8> MemOpChains2;
2061 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002063 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002064 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002065 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002066 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2067 CCValAssign &VA = ArgLocs[i];
2068 if (VA.isRegLoc())
2069 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002070 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002071 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002073 // Create frame index.
2074 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002075 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002076 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002077 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002078
Duncan Sands276dcbd2008-03-21 09:14:45 +00002079 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002080 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002081 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002082 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002083 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002084 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002085 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002086
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2088 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002089 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002091 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002092 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002094 PseudoSourceValue::getFixedStack(FI), 0,
2095 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002096 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 }
2098 }
2099
2100 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002102 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002103
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 // Copy arguments to their registers.
2105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002106 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002107 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002108 InFlag = Chain.getValue(1);
2109 }
Dan Gohman475871a2008-07-27 21:46:04 +00002110 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002114 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 }
2116
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002117 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2118 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2119 // In the 64-bit large code model, we have to make all calls
2120 // through a register, since the call instruction's 32-bit
2121 // pc-relative offset may not be large enough to hold the whole
2122 // address.
2123 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002124 // If the callee is a GlobalAddress node (quite common, every direct call
2125 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2126 // it.
2127
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002128 // We should use extra load for direct calls to dllimported functions in
2129 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002130 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002131 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002132 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002133
Chris Lattner48a7d022009-07-09 05:02:21 +00002134 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2135 // external symbols most go through the PLT in PIC mode. If the symbol
2136 // has hidden or protected visibility, or if it is static or local, then
2137 // we don't need to use the PLT - we can directly call it.
2138 if (Subtarget->isTargetELF() &&
2139 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002140 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002141 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002142 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002143 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2144 Subtarget->getDarwinVers() < 9) {
2145 // PC-relative references to external symbols should go through $stub,
2146 // unless we're building with the leopard linker or later, which
2147 // automatically synthesizes these stubs.
2148 OpFlags = X86II::MO_DARWIN_STUB;
2149 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002150
Devang Patel0d881da2010-07-06 22:08:15 +00002151 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002152 G->getOffset(), OpFlags);
2153 }
Bill Wendling056292f2008-09-16 21:48:12 +00002154 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002155 unsigned char OpFlags = 0;
2156
2157 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2158 // symbols should go through the PLT.
2159 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002160 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002161 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002162 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002163 Subtarget->getDarwinVers() < 9) {
2164 // PC-relative references to external symbols should go through $stub,
2165 // unless we're building with the leopard linker or later, which
2166 // automatically synthesizes these stubs.
2167 OpFlags = X86II::MO_DARWIN_STUB;
2168 }
Eric Christopherfd179292009-08-27 18:07:15 +00002169
Chris Lattner48a7d022009-07-09 05:02:21 +00002170 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2171 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002172 }
2173
Chris Lattnerd96d0722007-02-25 06:40:16 +00002174 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002175 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002176 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002177
Evan Chengf22f9b32010-02-06 03:28:46 +00002178 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002179 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2180 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002183
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002184 Ops.push_back(Chain);
2185 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002186
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002189
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 // Add argument registers to the end of the list so that they are known live
2191 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002192 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2193 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2194 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002195
Evan Cheng586ccac2008-03-18 23:36:35 +00002196 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002198 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2199
2200 // Add an implicit use of AL for x86 vararg functions.
2201 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002203
Gabor Greifba36cb52008-08-28 21:40:38 +00002204 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002205 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002206
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002208 // We used to do:
2209 //// If this is the first return lowered for this function, add the regs
2210 //// to the liveout set for the function.
2211 // This isn't right, although it's probably harmless on x86; liveouts
2212 // should be computed from returns not tail calls. Consider a void
2213 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 return DAG.getNode(X86ISD::TC_RETURN, dl,
2215 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002216 }
2217
Dale Johannesenace16102009-02-03 19:33:06 +00002218 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002219 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002220
Chris Lattner2d297092006-05-23 18:50:38 +00002221 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002222 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002223 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002224 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002225 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002226 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002227 // pops the hidden struct pointer, so we have to push it back.
2228 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002229 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002231 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002232
Gordon Henriksenae636f82008-01-03 16:47:34 +00002233 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002234 if (!IsSibcall) {
2235 Chain = DAG.getCALLSEQ_END(Chain,
2236 DAG.getIntPtrConstant(NumBytes, true),
2237 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2238 true),
2239 InFlag);
2240 InFlag = Chain.getValue(1);
2241 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002242
Chris Lattner3085e152007-02-25 08:59:22 +00002243 // Handle result values, copying them out of physregs into vregs that we
2244 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2246 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002247}
2248
Evan Cheng25ab6902006-09-08 06:48:29 +00002249
2250//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002251// Fast Calling Convention (tail call) implementation
2252//===----------------------------------------------------------------------===//
2253
2254// Like std call, callee cleans arguments, convention except that ECX is
2255// reserved for storing the tail called function address. Only 2 registers are
2256// free for argument passing (inreg). Tail call optimization is performed
2257// provided:
2258// * tailcallopt is enabled
2259// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002260// On X86_64 architecture with GOT-style position independent code only local
2261// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002262// To keep the stack aligned according to platform abi the function
2263// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2264// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002265// If a tail called function callee has more arguments than the caller the
2266// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002267// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002268// original REtADDR, but before the saved framepointer or the spilled registers
2269// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2270// stack layout:
2271// arg1
2272// arg2
2273// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002274// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002275// move area ]
2276// (possible EBP)
2277// ESI
2278// EDI
2279// local1 ..
2280
2281/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2282/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002283unsigned
2284X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2285 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002286 MachineFunction &MF = DAG.getMachineFunction();
2287 const TargetMachine &TM = MF.getTarget();
2288 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2289 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002290 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002291 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002292 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002293 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2294 // Number smaller than 12 so just add the difference.
2295 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2296 } else {
2297 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002298 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002299 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002300 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002301 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002302}
2303
Evan Cheng5f941932010-02-05 02:21:12 +00002304/// MatchingStackOffset - Return true if the given stack call argument is
2305/// already available in the same position (relatively) of the caller's
2306/// incoming argument stack.
2307static
2308bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2309 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2310 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002311 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2312 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002313 if (Arg.getOpcode() == ISD::CopyFromReg) {
2314 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2315 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2316 return false;
2317 MachineInstr *Def = MRI->getVRegDef(VR);
2318 if (!Def)
2319 return false;
2320 if (!Flags.isByVal()) {
2321 if (!TII->isLoadFromStackSlot(Def, FI))
2322 return false;
2323 } else {
2324 unsigned Opcode = Def->getOpcode();
2325 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2326 Def->getOperand(1).isFI()) {
2327 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002328 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002329 } else
2330 return false;
2331 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002332 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2333 if (Flags.isByVal())
2334 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002335 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002336 // define @foo(%struct.X* %A) {
2337 // tail call @bar(%struct.X* byval %A)
2338 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002339 return false;
2340 SDValue Ptr = Ld->getBasePtr();
2341 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2342 if (!FINode)
2343 return false;
2344 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002345 } else
2346 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002347
Evan Cheng4cae1332010-03-05 08:38:04 +00002348 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002349 if (!MFI->isFixedObjectIndex(FI))
2350 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002351 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002352}
2353
Dan Gohman98ca4f22009-08-05 01:29:28 +00002354/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2355/// for tail call optimization. Targets which want to do tail call
2356/// optimization should implement this function.
2357bool
2358X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002359 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002360 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002361 bool isCalleeStructRet,
2362 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002363 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002365 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002366 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002367 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002368 CalleeCC != CallingConv::C)
2369 return false;
2370
Evan Cheng7096ae42010-01-29 06:45:59 +00002371 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002372 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002373 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002374 CallingConv::ID CallerCC = CallerF->getCallingConv();
2375 bool CCMatch = CallerCC == CalleeCC;
2376
Dan Gohman1797ed52010-02-08 20:27:50 +00002377 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002378 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002379 return true;
2380 return false;
2381 }
2382
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002383 // Look for obvious safe cases to perform tail call optimization that do not
2384 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002385
Evan Cheng2c12cb42010-03-26 16:26:03 +00002386 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2387 // emit a special epilogue.
2388 if (RegInfo->needsStackRealignment(MF))
2389 return false;
2390
Eric Christopher90eb4022010-07-22 00:26:08 +00002391 // Do not sibcall optimize vararg calls unless the call site is not passing
2392 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002393 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002394 return false;
2395
Evan Chenga375d472010-03-15 18:54:48 +00002396 // Also avoid sibcall optimization if either caller or callee uses struct
2397 // return semantics.
2398 if (isCalleeStructRet || isCallerStructRet)
2399 return false;
2400
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002401 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2402 // Therefore if it's not used by the call it is not safe to optimize this into
2403 // a sibcall.
2404 bool Unused = false;
2405 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2406 if (!Ins[i].Used) {
2407 Unused = true;
2408 break;
2409 }
2410 }
2411 if (Unused) {
2412 SmallVector<CCValAssign, 16> RVLocs;
2413 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2414 RVLocs, *DAG.getContext());
2415 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002416 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002417 CCValAssign &VA = RVLocs[i];
2418 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2419 return false;
2420 }
2421 }
2422
Evan Cheng13617962010-04-30 01:12:32 +00002423 // If the calling conventions do not match, then we'd better make sure the
2424 // results are returned in the same way as what the caller expects.
2425 if (!CCMatch) {
2426 SmallVector<CCValAssign, 16> RVLocs1;
2427 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2428 RVLocs1, *DAG.getContext());
2429 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2430
2431 SmallVector<CCValAssign, 16> RVLocs2;
2432 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2433 RVLocs2, *DAG.getContext());
2434 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2435
2436 if (RVLocs1.size() != RVLocs2.size())
2437 return false;
2438 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2439 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2440 return false;
2441 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2442 return false;
2443 if (RVLocs1[i].isRegLoc()) {
2444 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2445 return false;
2446 } else {
2447 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2448 return false;
2449 }
2450 }
2451 }
2452
Evan Chenga6bff982010-01-30 01:22:00 +00002453 // If the callee takes no arguments then go on to check the results of the
2454 // call.
2455 if (!Outs.empty()) {
2456 // Check if stack adjustment is needed. For now, do not do this if any
2457 // argument is passed on the stack.
2458 SmallVector<CCValAssign, 16> ArgLocs;
2459 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2460 ArgLocs, *DAG.getContext());
2461 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002462 if (CCInfo.getNextStackOffset()) {
2463 MachineFunction &MF = DAG.getMachineFunction();
2464 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2465 return false;
2466 if (Subtarget->isTargetWin64())
2467 // Win64 ABI has additional complications.
2468 return false;
2469
2470 // Check if the arguments are already laid out in the right way as
2471 // the caller's fixed stack objects.
2472 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002473 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2474 const X86InstrInfo *TII =
2475 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002476 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2477 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002478 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002479 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002480 if (VA.getLocInfo() == CCValAssign::Indirect)
2481 return false;
2482 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002483 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2484 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002485 return false;
2486 }
2487 }
2488 }
Evan Cheng9c044672010-05-29 01:35:22 +00002489
2490 // If the tailcall address may be in a register, then make sure it's
2491 // possible to register allocate for it. In 32-bit, the call address can
2492 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002493 // callee-saved registers are restored. These happen to be the same
2494 // registers used to pass 'inreg' arguments so watch out for those.
2495 if (!Subtarget->is64Bit() &&
2496 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002497 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002498 unsigned NumInRegs = 0;
2499 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2500 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002501 if (!VA.isRegLoc())
2502 continue;
2503 unsigned Reg = VA.getLocReg();
2504 switch (Reg) {
2505 default: break;
2506 case X86::EAX: case X86::EDX: case X86::ECX:
2507 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002508 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002509 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002510 }
2511 }
2512 }
Evan Chenga6bff982010-01-30 01:22:00 +00002513 }
Evan Chengb1712452010-01-27 06:25:16 +00002514
Evan Cheng86809cc2010-02-03 03:28:02 +00002515 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516}
2517
Dan Gohman3df24e62008-09-03 23:12:08 +00002518FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002519X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2520 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002521}
2522
2523
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002524//===----------------------------------------------------------------------===//
2525// Other Lowering Hooks
2526//===----------------------------------------------------------------------===//
2527
2528
Dan Gohmand858e902010-04-17 15:26:15 +00002529SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002530 MachineFunction &MF = DAG.getMachineFunction();
2531 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2532 int ReturnAddrIndex = FuncInfo->getRAIndex();
2533
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002534 if (ReturnAddrIndex == 0) {
2535 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002536 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002537 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002538 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002539 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002540 }
2541
Evan Cheng25ab6902006-09-08 06:48:29 +00002542 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002543}
2544
2545
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002546bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2547 bool hasSymbolicDisplacement) {
2548 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002549 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002550 return false;
2551
2552 // If we don't have a symbolic displacement - we don't have any extra
2553 // restrictions.
2554 if (!hasSymbolicDisplacement)
2555 return true;
2556
2557 // FIXME: Some tweaks might be needed for medium code model.
2558 if (M != CodeModel::Small && M != CodeModel::Kernel)
2559 return false;
2560
2561 // For small code model we assume that latest object is 16MB before end of 31
2562 // bits boundary. We may also accept pretty large negative constants knowing
2563 // that all objects are in the positive half of address space.
2564 if (M == CodeModel::Small && Offset < 16*1024*1024)
2565 return true;
2566
2567 // For kernel code model we know that all object resist in the negative half
2568 // of 32bits address space. We may not accept negative offsets, since they may
2569 // be just off and we may accept pretty large positive ones.
2570 if (M == CodeModel::Kernel && Offset > 0)
2571 return true;
2572
2573 return false;
2574}
2575
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002576/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2577/// specific condition code, returning the condition code and the LHS/RHS of the
2578/// comparison to make.
2579static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2580 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002581 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002582 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2583 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2584 // X > -1 -> X == 0, jump !sign.
2585 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002586 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002587 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2588 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002589 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002590 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002591 // X < 1 -> X <= 0
2592 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002593 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002594 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002595 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002596
Evan Chengd9558e02006-01-06 00:43:03 +00002597 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002598 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002599 case ISD::SETEQ: return X86::COND_E;
2600 case ISD::SETGT: return X86::COND_G;
2601 case ISD::SETGE: return X86::COND_GE;
2602 case ISD::SETLT: return X86::COND_L;
2603 case ISD::SETLE: return X86::COND_LE;
2604 case ISD::SETNE: return X86::COND_NE;
2605 case ISD::SETULT: return X86::COND_B;
2606 case ISD::SETUGT: return X86::COND_A;
2607 case ISD::SETULE: return X86::COND_BE;
2608 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002609 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002610 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002611
Chris Lattner4c78e022008-12-23 23:42:27 +00002612 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002613
Chris Lattner4c78e022008-12-23 23:42:27 +00002614 // If LHS is a foldable load, but RHS is not, flip the condition.
2615 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2616 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2617 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2618 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002619 }
2620
Chris Lattner4c78e022008-12-23 23:42:27 +00002621 switch (SetCCOpcode) {
2622 default: break;
2623 case ISD::SETOLT:
2624 case ISD::SETOLE:
2625 case ISD::SETUGT:
2626 case ISD::SETUGE:
2627 std::swap(LHS, RHS);
2628 break;
2629 }
2630
2631 // On a floating point condition, the flags are set as follows:
2632 // ZF PF CF op
2633 // 0 | 0 | 0 | X > Y
2634 // 0 | 0 | 1 | X < Y
2635 // 1 | 0 | 0 | X == Y
2636 // 1 | 1 | 1 | unordered
2637 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002638 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002639 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002640 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002641 case ISD::SETOLT: // flipped
2642 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002643 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002644 case ISD::SETOLE: // flipped
2645 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002646 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002647 case ISD::SETUGT: // flipped
2648 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002649 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002650 case ISD::SETUGE: // flipped
2651 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002652 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002653 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002654 case ISD::SETNE: return X86::COND_NE;
2655 case ISD::SETUO: return X86::COND_P;
2656 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002657 case ISD::SETOEQ:
2658 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002659 }
Evan Chengd9558e02006-01-06 00:43:03 +00002660}
2661
Evan Cheng4a460802006-01-11 00:33:36 +00002662/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2663/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002664/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002665static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002666 switch (X86CC) {
2667 default:
2668 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002669 case X86::COND_B:
2670 case X86::COND_BE:
2671 case X86::COND_E:
2672 case X86::COND_P:
2673 case X86::COND_A:
2674 case X86::COND_AE:
2675 case X86::COND_NE:
2676 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002677 return true;
2678 }
2679}
2680
Evan Chengeb2f9692009-10-27 19:56:55 +00002681/// isFPImmLegal - Returns true if the target can instruction select the
2682/// specified FP immediate natively. If false, the legalizer will
2683/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002684bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002685 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2686 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2687 return true;
2688 }
2689 return false;
2690}
2691
Nate Begeman9008ca62009-04-27 18:41:29 +00002692/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2693/// the specified range (L, H].
2694static bool isUndefOrInRange(int Val, int Low, int Hi) {
2695 return (Val < 0) || (Val >= Low && Val < Hi);
2696}
2697
2698/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2699/// specified value.
2700static bool isUndefOrEqual(int Val, int CmpVal) {
2701 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002702 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002704}
2705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2707/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2708/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002709static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 return (Mask[0] < 2 && Mask[1] < 2);
2714 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002715}
2716
Nate Begeman9008ca62009-04-27 18:41:29 +00002717bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002718 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 N->getMask(M);
2720 return ::isPSHUFDMask(M, N->getValueType(0));
2721}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002722
Nate Begeman9008ca62009-04-27 18:41:29 +00002723/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2724/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002725static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002726 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002727 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 // Lower quadword copied in order or undef.
2730 for (int i = 0; i != 4; ++i)
2731 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002732 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002733
Evan Cheng506d3df2006-03-29 23:07:14 +00002734 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002735 for (int i = 4; i != 8; ++i)
2736 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002738
Evan Cheng506d3df2006-03-29 23:07:14 +00002739 return true;
2740}
2741
Nate Begeman9008ca62009-04-27 18:41:29 +00002742bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002743 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 N->getMask(M);
2745 return ::isPSHUFHWMask(M, N->getValueType(0));
2746}
Evan Cheng506d3df2006-03-29 23:07:14 +00002747
Nate Begeman9008ca62009-04-27 18:41:29 +00002748/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2749/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002750static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002751 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002752 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002753
Rafael Espindola15684b22009-04-24 12:40:33 +00002754 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 for (int i = 4; i != 8; ++i)
2756 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002757 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002758
Rafael Espindola15684b22009-04-24 12:40:33 +00002759 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 for (int i = 0; i != 4; ++i)
2761 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002762 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002763
Rafael Espindola15684b22009-04-24 12:40:33 +00002764 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002765}
2766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002768 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 N->getMask(M);
2770 return ::isPSHUFLWMask(M, N->getValueType(0));
2771}
2772
Nate Begemana09008b2009-10-19 02:17:23 +00002773/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2774/// is suitable for input to PALIGNR.
2775static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2776 bool hasSSSE3) {
2777 int i, e = VT.getVectorNumElements();
2778
2779 // Do not handle v2i64 / v2f64 shuffles with palignr.
2780 if (e < 4 || !hasSSSE3)
2781 return false;
2782
2783 for (i = 0; i != e; ++i)
2784 if (Mask[i] >= 0)
2785 break;
2786
2787 // All undef, not a palignr.
2788 if (i == e)
2789 return false;
2790
2791 // Determine if it's ok to perform a palignr with only the LHS, since we
2792 // don't have access to the actual shuffle elements to see if RHS is undef.
2793 bool Unary = Mask[i] < (int)e;
2794 bool NeedsUnary = false;
2795
2796 int s = Mask[i] - i;
2797
2798 // Check the rest of the elements to see if they are consecutive.
2799 for (++i; i != e; ++i) {
2800 int m = Mask[i];
2801 if (m < 0)
2802 continue;
2803
2804 Unary = Unary && (m < (int)e);
2805 NeedsUnary = NeedsUnary || (m < s);
2806
2807 if (NeedsUnary && !Unary)
2808 return false;
2809 if (Unary && m != ((s+i) & (e-1)))
2810 return false;
2811 if (!Unary && m != (s+i))
2812 return false;
2813 }
2814 return true;
2815}
2816
2817bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2818 SmallVector<int, 8> M;
2819 N->getMask(M);
2820 return ::isPALIGNRMask(M, N->getValueType(0), true);
2821}
2822
Evan Cheng14aed5e2006-03-24 01:18:28 +00002823/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2824/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002825static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 int NumElems = VT.getVectorNumElements();
2827 if (NumElems != 2 && NumElems != 4)
2828 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002829
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 int Half = NumElems / 2;
2831 for (int i = 0; i < Half; ++i)
2832 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002833 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 for (int i = Half; i < NumElems; ++i)
2835 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002836 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002837
Evan Cheng14aed5e2006-03-24 01:18:28 +00002838 return true;
2839}
2840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2842 SmallVector<int, 8> M;
2843 N->getMask(M);
2844 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002845}
2846
Evan Cheng213d2cf2007-05-17 18:45:50 +00002847/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002848/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2849/// half elements to come from vector 1 (which would equal the dest.) and
2850/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002851static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002853
2854 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 int Half = NumElems / 2;
2858 for (int i = 0; i < Half; ++i)
2859 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002860 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (int i = Half; i < NumElems; ++i)
2862 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002863 return false;
2864 return true;
2865}
2866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2868 SmallVector<int, 8> M;
2869 N->getMask(M);
2870 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002871}
2872
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002873/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2874/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002875bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2876 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002877 return false;
2878
Evan Cheng2064a2b2006-03-28 06:50:32 +00002879 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2881 isUndefOrEqual(N->getMaskElt(1), 7) &&
2882 isUndefOrEqual(N->getMaskElt(2), 2) &&
2883 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002884}
2885
Nate Begeman0b10b912009-11-07 23:17:15 +00002886/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2887/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2888/// <2, 3, 2, 3>
2889bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2890 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2891
2892 if (NumElems != 4)
2893 return false;
2894
2895 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2896 isUndefOrEqual(N->getMaskElt(1), 3) &&
2897 isUndefOrEqual(N->getMaskElt(2), 2) &&
2898 isUndefOrEqual(N->getMaskElt(3), 3);
2899}
2900
Evan Cheng5ced1d82006-04-06 23:23:56 +00002901/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2902/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002903bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2904 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002905
Evan Cheng5ced1d82006-04-06 23:23:56 +00002906 if (NumElems != 2 && NumElems != 4)
2907 return false;
2908
Evan Chengc5cdff22006-04-07 21:53:05 +00002909 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002911 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002912
Evan Chengc5cdff22006-04-07 21:53:05 +00002913 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002915 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002916
2917 return true;
2918}
2919
Nate Begeman0b10b912009-11-07 23:17:15 +00002920/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2921/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2922bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002924
Evan Cheng5ced1d82006-04-06 23:23:56 +00002925 if (NumElems != 2 && NumElems != 4)
2926 return false;
2927
Evan Chengc5cdff22006-04-07 21:53:05 +00002928 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002930 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 for (unsigned i = 0; i < NumElems/2; ++i)
2933 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002934 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002935
2936 return true;
2937}
2938
Evan Cheng0038e592006-03-28 00:39:58 +00002939/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2940/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002941static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002942 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002944 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002945 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002946
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2948 int BitI = Mask[i];
2949 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002950 if (!isUndefOrEqual(BitI, j))
2951 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002952 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002953 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002954 return false;
2955 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002956 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002957 return false;
2958 }
Evan Cheng0038e592006-03-28 00:39:58 +00002959 }
Evan Cheng0038e592006-03-28 00:39:58 +00002960 return true;
2961}
2962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2964 SmallVector<int, 8> M;
2965 N->getMask(M);
2966 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002967}
2968
Evan Cheng4fcb9222006-03-28 02:43:26 +00002969/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2970/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002971static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002972 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002974 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002975 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002976
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2978 int BitI = Mask[i];
2979 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002980 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002981 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002982 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002983 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002984 return false;
2985 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002986 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002987 return false;
2988 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002989 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002990 return true;
2991}
2992
Nate Begeman9008ca62009-04-27 18:41:29 +00002993bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2994 SmallVector<int, 8> M;
2995 N->getMask(M);
2996 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002997}
2998
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002999/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3000/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3001/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003002static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003004 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003005 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003006
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3008 int BitI = Mask[i];
3009 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003010 if (!isUndefOrEqual(BitI, j))
3011 return false;
3012 if (!isUndefOrEqual(BitI1, j))
3013 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003014 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003015 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003016}
3017
Nate Begeman9008ca62009-04-27 18:41:29 +00003018bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3019 SmallVector<int, 8> M;
3020 N->getMask(M);
3021 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3022}
3023
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003024/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3025/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3026/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003027static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003029 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3030 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3033 int BitI = Mask[i];
3034 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003035 if (!isUndefOrEqual(BitI, j))
3036 return false;
3037 if (!isUndefOrEqual(BitI1, j))
3038 return false;
3039 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003040 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003041}
3042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3044 SmallVector<int, 8> M;
3045 N->getMask(M);
3046 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3047}
3048
Evan Cheng017dcc62006-04-21 01:05:10 +00003049/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3050/// specifies a shuffle of elements that is suitable for input to MOVSS,
3051/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003052static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003053 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003054 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003055
3056 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003057
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003059 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003060
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 for (int i = 1; i < NumElts; ++i)
3062 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003063 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003064
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003065 return true;
3066}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3069 SmallVector<int, 8> M;
3070 N->getMask(M);
3071 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003072}
3073
Evan Cheng017dcc62006-04-21 01:05:10 +00003074/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3075/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003076/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003077static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 bool V2IsSplat = false, bool V2IsUndef = false) {
3079 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003080 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003081 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003082
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003084 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003085
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 for (int i = 1; i < NumOps; ++i)
3087 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3088 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3089 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003090 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003091
Evan Cheng39623da2006-04-20 08:58:49 +00003092 return true;
3093}
3094
Nate Begeman9008ca62009-04-27 18:41:29 +00003095static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003096 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 SmallVector<int, 8> M;
3098 N->getMask(M);
3099 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003100}
3101
Evan Chengd9539472006-04-14 21:59:03 +00003102/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3103/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003104bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3105 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003106 return false;
3107
3108 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003109 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int Elt = N->getMaskElt(i);
3111 if (Elt >= 0 && Elt != 1)
3112 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003113 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003114
3115 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003116 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 int Elt = N->getMaskElt(i);
3118 if (Elt >= 0 && Elt != 3)
3119 return false;
3120 if (Elt == 3)
3121 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003122 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003123 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003125 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003126}
3127
3128/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3129/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003130bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3131 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003132 return false;
3133
3134 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 for (unsigned i = 0; i < 2; ++i)
3136 if (N->getMaskElt(i) > 0)
3137 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003138
3139 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003140 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 int Elt = N->getMaskElt(i);
3142 if (Elt >= 0 && Elt != 2)
3143 return false;
3144 if (Elt == 2)
3145 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003146 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003148 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003149}
3150
Evan Cheng0b457f02008-09-25 20:50:48 +00003151/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3152/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003153bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3154 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 for (int i = 0; i < e; ++i)
3157 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003158 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 for (int i = 0; i < e; ++i)
3160 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003161 return false;
3162 return true;
3163}
3164
Evan Cheng63d33002006-03-22 08:01:21 +00003165/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003166/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003167unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3169 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3170
Evan Chengb9df0ca2006-03-22 02:53:00 +00003171 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3172 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 for (int i = 0; i < NumOperands; ++i) {
3174 int Val = SVOp->getMaskElt(NumOperands-i-1);
3175 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003176 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003177 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003178 if (i != NumOperands - 1)
3179 Mask <<= Shift;
3180 }
Evan Cheng63d33002006-03-22 08:01:21 +00003181 return Mask;
3182}
3183
Evan Cheng506d3df2006-03-29 23:07:14 +00003184/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003185/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003186unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003188 unsigned Mask = 0;
3189 // 8 nodes, but we only care about the last 4.
3190 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 int Val = SVOp->getMaskElt(i);
3192 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003193 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003194 if (i != 4)
3195 Mask <<= 2;
3196 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 return Mask;
3198}
3199
3200/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003201/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003202unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 unsigned Mask = 0;
3205 // 8 nodes, but we only care about the first 4.
3206 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 int Val = SVOp->getMaskElt(i);
3208 if (Val >= 0)
3209 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 if (i != 0)
3211 Mask <<= 2;
3212 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003213 return Mask;
3214}
3215
Nate Begemana09008b2009-10-19 02:17:23 +00003216/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3217/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3218unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3219 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3220 EVT VVT = N->getValueType(0);
3221 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3222 int Val = 0;
3223
3224 unsigned i, e;
3225 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3226 Val = SVOp->getMaskElt(i);
3227 if (Val >= 0)
3228 break;
3229 }
3230 return (Val - i) * EltSize;
3231}
3232
Evan Cheng37b73872009-07-30 08:33:02 +00003233/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3234/// constant +0.0.
3235bool X86::isZeroNode(SDValue Elt) {
3236 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003237 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003238 (isa<ConstantFPSDNode>(Elt) &&
3239 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3240}
3241
Nate Begeman9008ca62009-04-27 18:41:29 +00003242/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3243/// their permute mask.
3244static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3245 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003246 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003247 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003249
Nate Begeman5a5ca152009-04-29 05:20:52 +00003250 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 int idx = SVOp->getMaskElt(i);
3252 if (idx < 0)
3253 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003254 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003256 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003258 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3260 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003261}
3262
Evan Cheng779ccea2007-12-07 21:30:01 +00003263/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3264/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003265static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003266 unsigned NumElems = VT.getVectorNumElements();
3267 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 int idx = Mask[i];
3269 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003270 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003271 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003273 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003275 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003276}
3277
Evan Cheng533a0aa2006-04-19 20:35:22 +00003278/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3279/// match movhlps. The lower half elements should come from upper half of
3280/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003281/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003282static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3283 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003284 return false;
3285 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003287 return false;
3288 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003290 return false;
3291 return true;
3292}
3293
Evan Cheng5ced1d82006-04-06 23:23:56 +00003294/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003295/// is promoted to a vector. It also returns the LoadSDNode by reference if
3296/// required.
3297static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003298 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3299 return false;
3300 N = N->getOperand(0).getNode();
3301 if (!ISD::isNON_EXTLoad(N))
3302 return false;
3303 if (LD)
3304 *LD = cast<LoadSDNode>(N);
3305 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003306}
3307
Evan Cheng533a0aa2006-04-19 20:35:22 +00003308/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3309/// match movlp{s|d}. The lower half elements should come from lower half of
3310/// V1 (and in order), and the upper half elements should come from the upper
3311/// half of V2 (and in order). And since V1 will become the source of the
3312/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003313static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3314 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003315 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003316 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003317 // Is V2 is a vector load, don't do this transformation. We will try to use
3318 // load folding shufps op.
3319 if (ISD::isNON_EXTLoad(V2))
3320 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003321
Nate Begeman5a5ca152009-04-29 05:20:52 +00003322 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003323
Evan Cheng533a0aa2006-04-19 20:35:22 +00003324 if (NumElems != 2 && NumElems != 4)
3325 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003326 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003328 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003329 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003331 return false;
3332 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003333}
3334
Evan Cheng39623da2006-04-20 08:58:49 +00003335/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3336/// all the same.
3337static bool isSplatVector(SDNode *N) {
3338 if (N->getOpcode() != ISD::BUILD_VECTOR)
3339 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003340
Dan Gohman475871a2008-07-27 21:46:04 +00003341 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003342 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3343 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003344 return false;
3345 return true;
3346}
3347
Evan Cheng213d2cf2007-05-17 18:45:50 +00003348/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003349/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003350/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003351static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue V1 = N->getOperand(0);
3353 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003354 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3355 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003357 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003359 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3360 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003361 if (Opc != ISD::BUILD_VECTOR ||
3362 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 return false;
3364 } else if (Idx >= 0) {
3365 unsigned Opc = V1.getOpcode();
3366 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3367 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003368 if (Opc != ISD::BUILD_VECTOR ||
3369 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003370 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003371 }
3372 }
3373 return true;
3374}
3375
3376/// getZeroVector - Returns a vector of specified type with all zero elements.
3377///
Owen Andersone50ed302009-08-10 22:56:29 +00003378static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003379 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003380 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003381
Chris Lattner8a594482007-11-25 00:24:49 +00003382 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3383 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003384 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003385 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3387 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003388 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3390 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003391 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3393 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003394 }
Dale Johannesenace16102009-02-03 19:33:06 +00003395 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003396}
3397
Chris Lattner8a594482007-11-25 00:24:49 +00003398/// getOnesVector - Returns a vector of specified type with all bits set.
3399///
Owen Andersone50ed302009-08-10 22:56:29 +00003400static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003401 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003402
Chris Lattner8a594482007-11-25 00:24:49 +00003403 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3404 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003407 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003409 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003411 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003412}
3413
3414
Evan Cheng39623da2006-04-20 08:58:49 +00003415/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3416/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003417static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003418 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003419 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003420
Evan Cheng39623da2006-04-20 08:58:49 +00003421 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 SmallVector<int, 8> MaskVec;
3423 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003424
Nate Begeman5a5ca152009-04-29 05:20:52 +00003425 for (unsigned i = 0; i != NumElems; ++i) {
3426 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 MaskVec[i] = NumElems;
3428 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003429 }
Evan Cheng39623da2006-04-20 08:58:49 +00003430 }
Evan Cheng39623da2006-04-20 08:58:49 +00003431 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3433 SVOp->getOperand(1), &MaskVec[0]);
3434 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003435}
3436
Evan Cheng017dcc62006-04-21 01:05:10 +00003437/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3438/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003439static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 SDValue V2) {
3441 unsigned NumElems = VT.getVectorNumElements();
3442 SmallVector<int, 8> Mask;
3443 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003444 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 Mask.push_back(i);
3446 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003447}
3448
Nate Begeman9008ca62009-04-27 18:41:29 +00003449/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003450static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 SDValue V2) {
3452 unsigned NumElems = VT.getVectorNumElements();
3453 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003454 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 Mask.push_back(i);
3456 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003457 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003459}
3460
Nate Begeman9008ca62009-04-27 18:41:29 +00003461/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003462static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 SDValue V2) {
3464 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003465 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003467 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 Mask.push_back(i + Half);
3469 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003470 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003472}
3473
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003474/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003475static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 bool HasSSE2) {
3477 if (SV->getValueType(0).getVectorNumElements() <= 4)
3478 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003479
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003481 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 DebugLoc dl = SV->getDebugLoc();
3483 SDValue V1 = SV->getOperand(0);
3484 int NumElems = VT.getVectorNumElements();
3485 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003486
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 // unpack elements to the correct location
3488 while (NumElems > 4) {
3489 if (EltNo < NumElems/2) {
3490 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3491 } else {
3492 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3493 EltNo -= NumElems/2;
3494 }
3495 NumElems >>= 1;
3496 }
Eric Christopherfd179292009-08-27 18:07:15 +00003497
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 // Perform the splat.
3499 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003500 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003501 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3502 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003503}
3504
Evan Chengba05f722006-04-21 23:03:30 +00003505/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003506/// vector of zero or undef vector. This produces a shuffle where the low
3507/// element of V2 is swizzled into the zero/undef vector, landing at element
3508/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003509static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003510 bool isZero, bool HasSSE2,
3511 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003512 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003513 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3515 unsigned NumElems = VT.getVectorNumElements();
3516 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003517 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 // If this is the insertion idx, put the low elt of V2 here.
3519 MaskVec.push_back(i == Idx ? NumElems : i);
3520 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003521}
3522
Evan Chengf26ffe92008-05-29 08:22:04 +00003523/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3524/// a shuffle that is zero.
3525static
Nate Begeman9008ca62009-04-27 18:41:29 +00003526unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3527 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003528 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003529 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003530 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 int Idx = SVOp->getMaskElt(Index);
3532 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003533 ++NumZeros;
3534 continue;
3535 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003537 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003538 ++NumZeros;
3539 else
3540 break;
3541 }
3542 return NumZeros;
3543}
3544
3545/// isVectorShift - Returns true if the shuffle can be implemented as a
3546/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003547/// FIXME: split into pslldqi, psrldqi, palignr variants.
3548static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003549 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003550 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003551
3552 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003554 if (!NumZeros) {
3555 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003557 if (!NumZeros)
3558 return false;
3559 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003560 bool SeenV1 = false;
3561 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003562 for (unsigned i = NumZeros; i < NumElems; ++i) {
3563 unsigned Val = isLeft ? (i - NumZeros) : i;
3564 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3565 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003566 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003567 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003568 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003569 SeenV1 = true;
3570 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003572 SeenV2 = true;
3573 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003575 return false;
3576 }
3577 if (SeenV1 && SeenV2)
3578 return false;
3579
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003581 ShAmt = NumZeros;
3582 return true;
3583}
3584
3585
Evan Chengc78d3b42006-04-24 18:01:45 +00003586/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3587///
Dan Gohman475871a2008-07-27 21:46:04 +00003588static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003589 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003590 SelectionDAG &DAG,
3591 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003592 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003593 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003594
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003595 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003596 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003597 bool First = true;
3598 for (unsigned i = 0; i < 16; ++i) {
3599 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3600 if (ThisIsNonZero && First) {
3601 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003603 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003605 First = false;
3606 }
3607
3608 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003609 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003610 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3611 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003612 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003614 }
3615 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3617 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3618 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003619 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003621 } else
3622 ThisElt = LastElt;
3623
Gabor Greifba36cb52008-08-28 21:40:38 +00003624 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003626 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003627 }
3628 }
3629
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003631}
3632
Bill Wendlinga348c562007-03-22 18:42:45 +00003633/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003634///
Dan Gohman475871a2008-07-27 21:46:04 +00003635static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003636 unsigned NumNonZero, unsigned NumZero,
3637 SelectionDAG &DAG,
3638 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003639 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003640 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003641
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003642 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003644 bool First = true;
3645 for (unsigned i = 0; i < 8; ++i) {
3646 bool isNonZero = (NonZeros & (1 << i)) != 0;
3647 if (isNonZero) {
3648 if (First) {
3649 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003651 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003653 First = false;
3654 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003655 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003657 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003658 }
3659 }
3660
3661 return V;
3662}
3663
Evan Chengf26ffe92008-05-29 08:22:04 +00003664/// getVShift - Return a vector logical shift node.
3665///
Owen Andersone50ed302009-08-10 22:56:29 +00003666static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 unsigned NumBits, SelectionDAG &DAG,
3668 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003669 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003671 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003672 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3673 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3674 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003675 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003676}
3677
Dan Gohman475871a2008-07-27 21:46:04 +00003678SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003679X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003680 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003681
3682 // Check if the scalar load can be widened into a vector load. And if
3683 // the address is "base + cst" see if the cst can be "absorbed" into
3684 // the shuffle mask.
3685 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3686 SDValue Ptr = LD->getBasePtr();
3687 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3688 return SDValue();
3689 EVT PVT = LD->getValueType(0);
3690 if (PVT != MVT::i32 && PVT != MVT::f32)
3691 return SDValue();
3692
3693 int FI = -1;
3694 int64_t Offset = 0;
3695 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3696 FI = FINode->getIndex();
3697 Offset = 0;
3698 } else if (Ptr.getOpcode() == ISD::ADD &&
3699 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3700 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3701 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3702 Offset = Ptr.getConstantOperandVal(1);
3703 Ptr = Ptr.getOperand(0);
3704 } else {
3705 return SDValue();
3706 }
3707
3708 SDValue Chain = LD->getChain();
3709 // Make sure the stack object alignment is at least 16.
3710 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3711 if (DAG.InferPtrAlignment(Ptr) < 16) {
3712 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003713 // Can't change the alignment. FIXME: It's possible to compute
3714 // the exact stack offset and reference FI + adjust offset instead.
3715 // If someone *really* cares about this. That's the way to implement it.
3716 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003717 } else {
3718 MFI->setObjectAlignment(FI, 16);
3719 }
3720 }
3721
3722 // (Offset % 16) must be multiple of 4. Then address is then
3723 // Ptr + (Offset & ~15).
3724 if (Offset < 0)
3725 return SDValue();
3726 if ((Offset % 16) & 3)
3727 return SDValue();
3728 int64_t StartOffset = Offset & ~15;
3729 if (StartOffset)
3730 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3731 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3732
3733 int EltNo = (Offset - StartOffset) >> 2;
3734 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3735 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003736 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3737 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003738 // Canonicalize it to a v4i32 shuffle.
3739 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3740 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3741 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3742 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3743 }
3744
3745 return SDValue();
3746}
3747
Nate Begeman1449f292010-03-24 22:19:06 +00003748/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3749/// vector of type 'VT', see if the elements can be replaced by a single large
3750/// load which has the same value as a build_vector whose operands are 'elts'.
3751///
3752/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3753///
3754/// FIXME: we'd also like to handle the case where the last elements are zero
3755/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3756/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003757static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3758 DebugLoc &dl, SelectionDAG &DAG) {
3759 EVT EltVT = VT.getVectorElementType();
3760 unsigned NumElems = Elts.size();
3761
Nate Begemanfdea31a2010-03-24 20:49:50 +00003762 LoadSDNode *LDBase = NULL;
3763 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003764
3765 // For each element in the initializer, see if we've found a load or an undef.
3766 // If we don't find an initial load element, or later load elements are
3767 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003768 for (unsigned i = 0; i < NumElems; ++i) {
3769 SDValue Elt = Elts[i];
3770
3771 if (!Elt.getNode() ||
3772 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3773 return SDValue();
3774 if (!LDBase) {
3775 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3776 return SDValue();
3777 LDBase = cast<LoadSDNode>(Elt.getNode());
3778 LastLoadedElt = i;
3779 continue;
3780 }
3781 if (Elt.getOpcode() == ISD::UNDEF)
3782 continue;
3783
3784 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3785 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3786 return SDValue();
3787 LastLoadedElt = i;
3788 }
Nate Begeman1449f292010-03-24 22:19:06 +00003789
3790 // If we have found an entire vector of loads and undefs, then return a large
3791 // load of the entire vector width starting at the base pointer. If we found
3792 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003793 if (LastLoadedElt == NumElems - 1) {
3794 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3795 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3796 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3797 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3798 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3799 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3800 LDBase->isVolatile(), LDBase->isNonTemporal(),
3801 LDBase->getAlignment());
3802 } else if (NumElems == 4 && LastLoadedElt == 1) {
3803 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3804 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3805 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3806 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3807 }
3808 return SDValue();
3809}
3810
Evan Chengc3630942009-12-09 21:00:30 +00003811SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003812X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003813 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003814 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003815 if (ISD::isBuildVectorAllZeros(Op.getNode())
3816 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003817 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3818 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3819 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003821 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822
Gabor Greifba36cb52008-08-28 21:40:38 +00003823 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003824 return getOnesVector(Op.getValueType(), DAG, dl);
3825 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003826 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827
Owen Andersone50ed302009-08-10 22:56:29 +00003828 EVT VT = Op.getValueType();
3829 EVT ExtVT = VT.getVectorElementType();
3830 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003831
3832 unsigned NumElems = Op.getNumOperands();
3833 unsigned NumZero = 0;
3834 unsigned NumNonZero = 0;
3835 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003836 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003837 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003838 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003839 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003840 if (Elt.getOpcode() == ISD::UNDEF)
3841 continue;
3842 Values.insert(Elt);
3843 if (Elt.getOpcode() != ISD::Constant &&
3844 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003845 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003846 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003847 NumZero++;
3848 else {
3849 NonZeros |= (1 << i);
3850 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851 }
3852 }
3853
Dan Gohman7f321562007-06-25 16:23:39 +00003854 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003855 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003856 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003857 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003858
Chris Lattner67f453a2008-03-09 05:42:06 +00003859 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003860 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003861 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003862 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003863
Chris Lattner62098042008-03-09 01:05:04 +00003864 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3865 // the value are obviously zero, truncate the value to i32 and do the
3866 // insertion that way. Only do this if the value is non-constant or if the
3867 // value is a constant being inserted into element 0. It is cheaper to do
3868 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003870 (!IsAllConstants || Idx == 0)) {
3871 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3872 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3874 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003875
Chris Lattner62098042008-03-09 01:05:04 +00003876 // Truncate the value (which may itself be a constant) to i32, and
3877 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003879 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003880 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3881 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003882
Chris Lattner62098042008-03-09 01:05:04 +00003883 // Now we have our 32-bit value zero extended in the low element of
3884 // a vector. If Idx != 0, swizzle it into place.
3885 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 SmallVector<int, 4> Mask;
3887 Mask.push_back(Idx);
3888 for (unsigned i = 1; i != VecElts; ++i)
3889 Mask.push_back(i);
3890 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003891 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003893 }
Dale Johannesenace16102009-02-03 19:33:06 +00003894 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003895 }
3896 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003897
Chris Lattner19f79692008-03-08 22:59:52 +00003898 // If we have a constant or non-constant insertion into the low element of
3899 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3900 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003901 // depending on what the source datatype is.
3902 if (Idx == 0) {
3903 if (NumZero == 0) {
3904 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3906 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003907 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3908 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3909 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3910 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3912 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3913 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003914 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3915 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3916 Subtarget->hasSSE2(), DAG);
3917 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3918 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003919 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003920
3921 // Is it a vector logical left shift?
3922 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003923 X86::isZeroNode(Op.getOperand(0)) &&
3924 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003925 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003926 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003927 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003928 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003929 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003931
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003932 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003933 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934
Chris Lattner19f79692008-03-08 22:59:52 +00003935 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3936 // is a non-constant being inserted into an element other than the low one,
3937 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3938 // movd/movss) to move this into the low element, then shuffle it into
3939 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003940 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003941 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003942
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003944 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3945 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003947 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 MaskVec.push_back(i == Idx ? 0 : 1);
3949 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950 }
3951 }
3952
Chris Lattner67f453a2008-03-09 05:42:06 +00003953 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003954 if (Values.size() == 1) {
3955 if (EVTBits == 32) {
3956 // Instead of a shuffle like this:
3957 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3958 // Check if it's possible to issue this instead.
3959 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3960 unsigned Idx = CountTrailingZeros_32(NonZeros);
3961 SDValue Item = Op.getOperand(Idx);
3962 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3963 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3964 }
Dan Gohman475871a2008-07-27 21:46:04 +00003965 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003967
Dan Gohmana3941172007-07-24 22:55:08 +00003968 // A vector full of immediates; various special cases are already
3969 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003970 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003971 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003972
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003973 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003974 if (EVTBits == 64) {
3975 if (NumNonZero == 1) {
3976 // One half is zero or undef.
3977 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003978 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003979 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003980 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3981 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003982 }
Dan Gohman475871a2008-07-27 21:46:04 +00003983 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003984 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003985
3986 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003987 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003988 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003989 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003990 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003991 }
3992
Bill Wendling826f36f2007-03-28 00:57:11 +00003993 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003994 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003995 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003996 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003997 }
3998
3999 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004000 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004001 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004002 if (NumElems == 4 && NumZero > 0) {
4003 for (unsigned i = 0; i < 4; ++i) {
4004 bool isZero = !(NonZeros & (1 << i));
4005 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004006 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007 else
Dale Johannesenace16102009-02-03 19:33:06 +00004008 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004009 }
4010
4011 for (unsigned i = 0; i < 2; ++i) {
4012 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4013 default: break;
4014 case 0:
4015 V[i] = V[i*2]; // Must be a zero vector.
4016 break;
4017 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004019 break;
4020 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004022 break;
4023 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004025 break;
4026 }
4027 }
4028
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004030 bool Reverse = (NonZeros & 0x3) == 2;
4031 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4034 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4036 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004037 }
4038
Nate Begemanfdea31a2010-03-24 20:49:50 +00004039 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4040 // Check for a build vector of consecutive loads.
4041 for (unsigned i = 0; i < NumElems; ++i)
4042 V[i] = Op.getOperand(i);
4043
4044 // Check for elements which are consecutive loads.
4045 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4046 if (LD.getNode())
4047 return LD;
4048
4049 // For SSE 4.1, use inserts into undef.
4050 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 V[0] = DAG.getUNDEF(VT);
4052 for (unsigned i = 0; i < NumElems; ++i)
4053 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4054 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4055 Op.getOperand(i), DAG.getIntPtrConstant(i));
4056 return V[0];
4057 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004058
4059 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004060 // e.g. for v4f32
4061 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4062 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4063 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004065 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004066 NumElems >>= 1;
4067 while (NumElems != 0) {
4068 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004070 NumElems >>= 1;
4071 }
4072 return V[0];
4073 }
Dan Gohman475871a2008-07-27 21:46:04 +00004074 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004075}
4076
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004077SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004078X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004079 // We support concatenate two MMX registers and place them in a MMX
4080 // register. This is better than doing a stack convert.
4081 DebugLoc dl = Op.getDebugLoc();
4082 EVT ResVT = Op.getValueType();
4083 assert(Op.getNumOperands() == 2);
4084 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4085 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4086 int Mask[2];
4087 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4088 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4089 InVec = Op.getOperand(1);
4090 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4091 unsigned NumElts = ResVT.getVectorNumElements();
4092 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4093 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4094 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4095 } else {
4096 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4097 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4098 Mask[0] = 0; Mask[1] = 2;
4099 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4100 }
4101 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4102}
4103
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104// v8i16 shuffles - Prefer shuffles in the following order:
4105// 1. [all] pshuflw, pshufhw, optional move
4106// 2. [ssse3] 1 x pshufb
4107// 3. [ssse3] 2 x pshufb + 1 x por
4108// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004109static
Nate Begeman9008ca62009-04-27 18:41:29 +00004110SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004111 SelectionDAG &DAG,
4112 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 SDValue V1 = SVOp->getOperand(0);
4114 SDValue V2 = SVOp->getOperand(1);
4115 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004117
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 // Determine if more than 1 of the words in each of the low and high quadwords
4119 // of the result come from the same quadword of one of the two inputs. Undef
4120 // mask values count as coming from any quadword, for better codegen.
4121 SmallVector<unsigned, 4> LoQuad(4);
4122 SmallVector<unsigned, 4> HiQuad(4);
4123 BitVector InputQuads(4);
4124 for (unsigned i = 0; i < 8; ++i) {
4125 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 MaskVals.push_back(EltIdx);
4128 if (EltIdx < 0) {
4129 ++Quad[0];
4130 ++Quad[1];
4131 ++Quad[2];
4132 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004133 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 }
4135 ++Quad[EltIdx / 4];
4136 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004137 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004138
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004140 unsigned MaxQuad = 1;
4141 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 if (LoQuad[i] > MaxQuad) {
4143 BestLoQuad = i;
4144 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004145 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004146 }
4147
Nate Begemanb9a47b82009-02-23 08:49:38 +00004148 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004149 MaxQuad = 1;
4150 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 if (HiQuad[i] > MaxQuad) {
4152 BestHiQuad = i;
4153 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004154 }
4155 }
4156
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004158 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 // single pshufb instruction is necessary. If There are more than 2 input
4160 // quads, disable the next transformation since it does not help SSSE3.
4161 bool V1Used = InputQuads[0] || InputQuads[1];
4162 bool V2Used = InputQuads[2] || InputQuads[3];
4163 if (TLI.getSubtarget()->hasSSSE3()) {
4164 if (InputQuads.count() == 2 && V1Used && V2Used) {
4165 BestLoQuad = InputQuads.find_first();
4166 BestHiQuad = InputQuads.find_next(BestLoQuad);
4167 }
4168 if (InputQuads.count() > 2) {
4169 BestLoQuad = -1;
4170 BestHiQuad = -1;
4171 }
4172 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004173
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4175 // the shuffle mask. If a quad is scored as -1, that means that it contains
4176 // words from all 4 input quadwords.
4177 SDValue NewV;
4178 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 SmallVector<int, 8> MaskV;
4180 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4181 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004182 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4184 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4185 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4188 // source words for the shuffle, to aid later transformations.
4189 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004190 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004191 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004193 if (idx != (int)i)
4194 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004196 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 AllWordsInNewV = false;
4198 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004199 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4202 if (AllWordsInNewV) {
4203 for (int i = 0; i != 8; ++i) {
4204 int idx = MaskVals[i];
4205 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004206 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004207 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 if ((idx != i) && idx < 4)
4209 pshufhw = false;
4210 if ((idx != i) && idx > 3)
4211 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004212 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 V1 = NewV;
4214 V2Used = false;
4215 BestLoQuad = 0;
4216 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004217 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004218
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4220 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004221 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004222 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004224 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 }
Eric Christopherfd179292009-08-27 18:07:15 +00004226
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 // If we have SSSE3, and all words of the result are from 1 input vector,
4228 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4229 // is present, fall back to case 4.
4230 if (TLI.getSubtarget()->hasSSSE3()) {
4231 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004232
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004234 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 // mask, and elements that come from V1 in the V2 mask, so that the two
4236 // results can be OR'd together.
4237 bool TwoInputs = V1Used && V2Used;
4238 for (unsigned i = 0; i != 8; ++i) {
4239 int EltIdx = MaskVals[i] * 2;
4240 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4242 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 continue;
4244 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4246 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004249 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004250 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004254
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 // Calculate the shuffle mask for the second input, shuffle it, and
4256 // OR it with the first shuffled input.
4257 pshufbMask.clear();
4258 for (unsigned i = 0; i != 8; ++i) {
4259 int EltIdx = MaskVals[i] * 2;
4260 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4262 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 continue;
4264 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4266 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004269 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004270 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 MVT::v16i8, &pshufbMask[0], 16));
4272 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4273 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 }
4275
4276 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4277 // and update MaskVals with new element order.
4278 BitVector InOrder(8);
4279 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 for (int i = 0; i != 4; ++i) {
4282 int idx = MaskVals[i];
4283 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 InOrder.set(i);
4286 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 InOrder.set(i);
4289 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 }
4292 }
4293 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 }
Eric Christopherfd179292009-08-27 18:07:15 +00004298
Nate Begemanb9a47b82009-02-23 08:49:38 +00004299 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4300 // and update MaskVals with the new element order.
4301 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004305 for (unsigned i = 4; i != 8; ++i) {
4306 int idx = MaskVals[i];
4307 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004309 InOrder.set(i);
4310 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 InOrder.set(i);
4313 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004315 }
4316 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 }
Eric Christopherfd179292009-08-27 18:07:15 +00004320
Nate Begemanb9a47b82009-02-23 08:49:38 +00004321 // In case BestHi & BestLo were both -1, which means each quadword has a word
4322 // from each of the four input quadwords, calculate the InOrder bitvector now
4323 // before falling through to the insert/extract cleanup.
4324 if (BestLoQuad == -1 && BestHiQuad == -1) {
4325 NewV = V1;
4326 for (int i = 0; i != 8; ++i)
4327 if (MaskVals[i] < 0 || MaskVals[i] == i)
4328 InOrder.set(i);
4329 }
Eric Christopherfd179292009-08-27 18:07:15 +00004330
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 // The other elements are put in the right place using pextrw and pinsrw.
4332 for (unsigned i = 0; i != 8; ++i) {
4333 if (InOrder[i])
4334 continue;
4335 int EltIdx = MaskVals[i];
4336 if (EltIdx < 0)
4337 continue;
4338 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004340 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 DAG.getIntPtrConstant(i));
4345 }
4346 return NewV;
4347}
4348
4349// v16i8 shuffles - Prefer shuffles in the following order:
4350// 1. [ssse3] 1 x pshufb
4351// 2. [ssse3] 2 x pshufb + 1 x por
4352// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4353static
Nate Begeman9008ca62009-04-27 18:41:29 +00004354SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004355 SelectionDAG &DAG,
4356 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 SDValue V1 = SVOp->getOperand(0);
4358 SDValue V2 = SVOp->getOperand(1);
4359 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004362
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004364 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 // present, fall back to case 3.
4366 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4367 bool V1Only = true;
4368 bool V2Only = true;
4369 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 if (EltIdx < 0)
4372 continue;
4373 if (EltIdx < 16)
4374 V2Only = false;
4375 else
4376 V1Only = false;
4377 }
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4380 if (TLI.getSubtarget()->hasSSSE3()) {
4381 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004382
Nate Begemanb9a47b82009-02-23 08:49:38 +00004383 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004384 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 //
4386 // Otherwise, we have elements from both input vectors, and must zero out
4387 // elements that come from V2 in the first mask, and V1 in the second mask
4388 // so that we can OR them together.
4389 bool TwoInputs = !(V1Only || V2Only);
4390 for (unsigned i = 0; i != 16; ++i) {
4391 int EltIdx = MaskVals[i];
4392 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004394 continue;
4395 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 }
4398 // If all the elements are from V2, assign it to V1 and return after
4399 // building the first pshufb.
4400 if (V2Only)
4401 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004403 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 if (!TwoInputs)
4406 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004407
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 // Calculate the shuffle mask for the second input, shuffle it, and
4409 // OR it with the first shuffled input.
4410 pshufbMask.clear();
4411 for (unsigned i = 0; i != 16; ++i) {
4412 int EltIdx = MaskVals[i];
4413 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004415 continue;
4416 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004418 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004420 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 MVT::v16i8, &pshufbMask[0], 16));
4422 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004423 }
Eric Christopherfd179292009-08-27 18:07:15 +00004424
Nate Begemanb9a47b82009-02-23 08:49:38 +00004425 // No SSSE3 - Calculate in place words and then fix all out of place words
4426 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4427 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4429 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 SDValue NewV = V2Only ? V2 : V1;
4431 for (int i = 0; i != 8; ++i) {
4432 int Elt0 = MaskVals[i*2];
4433 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004434
Nate Begemanb9a47b82009-02-23 08:49:38 +00004435 // This word of the result is all undef, skip it.
4436 if (Elt0 < 0 && Elt1 < 0)
4437 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004438
Nate Begemanb9a47b82009-02-23 08:49:38 +00004439 // This word of the result is already in the correct place, skip it.
4440 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4441 continue;
4442 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4443 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004444
Nate Begemanb9a47b82009-02-23 08:49:38 +00004445 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4446 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4447 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004448
4449 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4450 // using a single extract together, load it and store it.
4451 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004453 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004455 DAG.getIntPtrConstant(i));
4456 continue;
4457 }
4458
Nate Begemanb9a47b82009-02-23 08:49:38 +00004459 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004460 // source byte is not also odd, shift the extracted word left 8 bits
4461 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004462 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004464 DAG.getIntPtrConstant(Elt1 / 2));
4465 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004467 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004468 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4470 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004471 }
4472 // If Elt0 is defined, extract it from the appropriate source. If the
4473 // source byte is not also even, shift the extracted word right 8 bits. If
4474 // Elt1 was also defined, OR the extracted values together before
4475 // inserting them in the result.
4476 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004478 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4479 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004480 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004481 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004482 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4484 DAG.getConstant(0x00FF, MVT::i16));
4485 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004486 : InsElt0;
4487 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004489 DAG.getIntPtrConstant(i));
4490 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004492}
4493
Evan Cheng7a831ce2007-12-15 03:00:47 +00004494/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004495/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004496/// done when every pair / quad of shuffle mask elements point to elements in
4497/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004498/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4499static
Nate Begeman9008ca62009-04-27 18:41:29 +00004500SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4501 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004502 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004503 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 SDValue V1 = SVOp->getOperand(0);
4505 SDValue V2 = SVOp->getOperand(1);
4506 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004507 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004509 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004511 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 case MVT::v4f32: NewVT = MVT::v2f64; break;
4513 case MVT::v4i32: NewVT = MVT::v2i64; break;
4514 case MVT::v8i16: NewVT = MVT::v4i32; break;
4515 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004516 }
4517
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004518 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004519 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004521 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004523 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 int Scale = NumElems / NewWidth;
4525 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004526 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 int StartIdx = -1;
4528 for (int j = 0; j < Scale; ++j) {
4529 int EltIdx = SVOp->getMaskElt(i+j);
4530 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004531 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004533 StartIdx = EltIdx - (EltIdx % Scale);
4534 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004535 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004536 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 if (StartIdx == -1)
4538 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004539 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004540 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004541 }
4542
Dale Johannesenace16102009-02-03 19:33:06 +00004543 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4544 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004546}
4547
Evan Chengd880b972008-05-09 21:53:03 +00004548/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004549///
Owen Andersone50ed302009-08-10 22:56:29 +00004550static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 SDValue SrcOp, SelectionDAG &DAG,
4552 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004554 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004555 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004556 LD = dyn_cast<LoadSDNode>(SrcOp);
4557 if (!LD) {
4558 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4559 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004560 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4561 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004562 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4563 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004564 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004565 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004567 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4568 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4569 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4570 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004571 SrcOp.getOperand(0)
4572 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004573 }
4574 }
4575 }
4576
Dale Johannesenace16102009-02-03 19:33:06 +00004577 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4578 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004579 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004580 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004581}
4582
Evan Chengace3c172008-07-22 21:13:36 +00004583/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4584/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004585static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004586LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4587 SDValue V1 = SVOp->getOperand(0);
4588 SDValue V2 = SVOp->getOperand(1);
4589 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004591
Evan Chengace3c172008-07-22 21:13:36 +00004592 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004593 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 SmallVector<int, 8> Mask1(4U, -1);
4595 SmallVector<int, 8> PermMask;
4596 SVOp->getMask(PermMask);
4597
Evan Chengace3c172008-07-22 21:13:36 +00004598 unsigned NumHi = 0;
4599 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004600 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 int Idx = PermMask[i];
4602 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004603 Locs[i] = std::make_pair(-1, -1);
4604 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4606 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004607 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004609 NumLo++;
4610 } else {
4611 Locs[i] = std::make_pair(1, NumHi);
4612 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004614 NumHi++;
4615 }
4616 }
4617 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004618
Evan Chengace3c172008-07-22 21:13:36 +00004619 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004620 // If no more than two elements come from either vector. This can be
4621 // implemented with two shuffles. First shuffle gather the elements.
4622 // The second shuffle, which takes the first shuffle as both of its
4623 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004625
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004627
Evan Chengace3c172008-07-22 21:13:36 +00004628 for (unsigned i = 0; i != 4; ++i) {
4629 if (Locs[i].first == -1)
4630 continue;
4631 else {
4632 unsigned Idx = (i < 2) ? 0 : 4;
4633 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004635 }
4636 }
4637
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004639 } else if (NumLo == 3 || NumHi == 3) {
4640 // Otherwise, we must have three elements from one vector, call it X, and
4641 // one element from the other, call it Y. First, use a shufps to build an
4642 // intermediate vector with the one element from Y and the element from X
4643 // that will be in the same half in the final destination (the indexes don't
4644 // matter). Then, use a shufps to build the final vector, taking the half
4645 // containing the element from Y from the intermediate, and the other half
4646 // from X.
4647 if (NumHi == 3) {
4648 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004650 std::swap(V1, V2);
4651 }
4652
4653 // Find the element from V2.
4654 unsigned HiIndex;
4655 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 int Val = PermMask[HiIndex];
4657 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004658 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004659 if (Val >= 4)
4660 break;
4661 }
4662
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 Mask1[0] = PermMask[HiIndex];
4664 Mask1[1] = -1;
4665 Mask1[2] = PermMask[HiIndex^1];
4666 Mask1[3] = -1;
4667 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004668
4669 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 Mask1[0] = PermMask[0];
4671 Mask1[1] = PermMask[1];
4672 Mask1[2] = HiIndex & 1 ? 6 : 4;
4673 Mask1[3] = HiIndex & 1 ? 4 : 6;
4674 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004675 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 Mask1[0] = HiIndex & 1 ? 2 : 0;
4677 Mask1[1] = HiIndex & 1 ? 0 : 2;
4678 Mask1[2] = PermMask[2];
4679 Mask1[3] = PermMask[3];
4680 if (Mask1[2] >= 0)
4681 Mask1[2] += 4;
4682 if (Mask1[3] >= 0)
4683 Mask1[3] += 4;
4684 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004685 }
Evan Chengace3c172008-07-22 21:13:36 +00004686 }
4687
4688 // Break it into (shuffle shuffle_hi, shuffle_lo).
4689 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 SmallVector<int,8> LoMask(4U, -1);
4691 SmallVector<int,8> HiMask(4U, -1);
4692
4693 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004694 unsigned MaskIdx = 0;
4695 unsigned LoIdx = 0;
4696 unsigned HiIdx = 2;
4697 for (unsigned i = 0; i != 4; ++i) {
4698 if (i == 2) {
4699 MaskPtr = &HiMask;
4700 MaskIdx = 1;
4701 LoIdx = 0;
4702 HiIdx = 2;
4703 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 int Idx = PermMask[i];
4705 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004706 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004708 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004710 LoIdx++;
4711 } else {
4712 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004714 HiIdx++;
4715 }
4716 }
4717
Nate Begeman9008ca62009-04-27 18:41:29 +00004718 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4719 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4720 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004721 for (unsigned i = 0; i != 4; ++i) {
4722 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004724 } else {
4725 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004727 }
4728 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004730}
4731
Dan Gohman475871a2008-07-27 21:46:04 +00004732SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004733X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004735 SDValue V1 = Op.getOperand(0);
4736 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004737 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004738 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004739 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004740 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004741 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4742 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004743 bool V1IsSplat = false;
4744 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004747 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004748
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 // Promote splats to v4f32.
4750 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004751 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 return Op;
4753 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004754 }
4755
Evan Cheng7a831ce2007-12-15 03:00:47 +00004756 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4757 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004760 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004761 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004762 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004764 // FIXME: Figure out a cleaner way to do this.
4765 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004766 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004768 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4770 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4771 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004772 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004773 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4775 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004776 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004777 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004778 }
4779 }
Eric Christopherfd179292009-08-27 18:07:15 +00004780
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 if (X86::isPSHUFDMask(SVOp))
4782 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004783
Evan Chengf26ffe92008-05-29 08:22:04 +00004784 // Check if this can be converted into a logical shift.
4785 bool isLeft = false;
4786 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004787 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004789 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004790 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004791 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004792 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004793 EVT EltVT = VT.getVectorElementType();
4794 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004795 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004796 }
Eric Christopherfd179292009-08-27 18:07:15 +00004797
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004799 if (V1IsUndef)
4800 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004801 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004802 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004803 if (!isMMX)
4804 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004805 }
Eric Christopherfd179292009-08-27 18:07:15 +00004806
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 // FIXME: fold these into legal mask.
4808 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4809 X86::isMOVSLDUPMask(SVOp) ||
4810 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004811 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004812 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004813 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814
Nate Begeman9008ca62009-04-27 18:41:29 +00004815 if (ShouldXformToMOVHLPS(SVOp) ||
4816 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4817 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004818
Evan Chengf26ffe92008-05-29 08:22:04 +00004819 if (isShift) {
4820 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004821 EVT EltVT = VT.getVectorElementType();
4822 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004823 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004824 }
Eric Christopherfd179292009-08-27 18:07:15 +00004825
Evan Cheng9eca5e82006-10-25 21:49:50 +00004826 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004827 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4828 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004829 V1IsSplat = isSplatVector(V1.getNode());
4830 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004831
Chris Lattner8a594482007-11-25 00:24:49 +00004832 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004833 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004834 Op = CommuteVectorShuffle(SVOp, DAG);
4835 SVOp = cast<ShuffleVectorSDNode>(Op);
4836 V1 = SVOp->getOperand(0);
4837 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004838 std::swap(V1IsSplat, V2IsSplat);
4839 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004840 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004841 }
4842
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4844 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004845 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004846 return V1;
4847 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4848 // the instruction selector will not match, so get a canonical MOVL with
4849 // swapped operands to undo the commute.
4850 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004851 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852
Nate Begeman9008ca62009-04-27 18:41:29 +00004853 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4854 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4855 X86::isUNPCKLMask(SVOp) ||
4856 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004857 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004858
Evan Cheng9bbbb982006-10-25 20:48:19 +00004859 if (V2IsSplat) {
4860 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004861 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004862 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 SDValue NewMask = NormalizeMask(SVOp, DAG);
4864 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4865 if (NSVOp != SVOp) {
4866 if (X86::isUNPCKLMask(NSVOp, true)) {
4867 return NewMask;
4868 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4869 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004870 }
4871 }
4872 }
4873
Evan Cheng9eca5e82006-10-25 21:49:50 +00004874 if (Commuted) {
4875 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 // FIXME: this seems wrong.
4877 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4878 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4879 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4880 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4881 X86::isUNPCKLMask(NewSVOp) ||
4882 X86::isUNPCKHMask(NewSVOp))
4883 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004884 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885
Nate Begemanb9a47b82009-02-23 08:49:38 +00004886 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004887
4888 // Normalize the node to match x86 shuffle ops if needed
4889 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4890 return CommuteVectorShuffle(SVOp, DAG);
4891
4892 // Check for legal shuffle and return?
4893 SmallVector<int, 16> PermMask;
4894 SVOp->getMask(PermMask);
4895 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004896 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004897
Evan Cheng14b32e12007-12-11 01:46:18 +00004898 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004900 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004901 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004902 return NewOp;
4903 }
4904
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004906 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004907 if (NewOp.getNode())
4908 return NewOp;
4909 }
Eric Christopherfd179292009-08-27 18:07:15 +00004910
Evan Chengace3c172008-07-22 21:13:36 +00004911 // Handle all 4 wide cases with a number of shuffles except for MMX.
4912 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004913 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004914
Dan Gohman475871a2008-07-27 21:46:04 +00004915 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004916}
4917
Dan Gohman475871a2008-07-27 21:46:04 +00004918SDValue
4919X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004920 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004921 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004922 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004923 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004925 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004927 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004928 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004929 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004930 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4931 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4932 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4934 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004935 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004937 Op.getOperand(0)),
4938 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004939 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004940 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004942 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004943 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004945 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4946 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004947 // result has a single use which is a store or a bitcast to i32. And in
4948 // the case of a store, it's not worth it if the index is a constant 0,
4949 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004950 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004951 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004952 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004953 if ((User->getOpcode() != ISD::STORE ||
4954 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4955 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004956 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004958 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4960 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004961 Op.getOperand(0)),
4962 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4964 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004965 // ExtractPS works with constant index.
4966 if (isa<ConstantSDNode>(Op.getOperand(1)))
4967 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004968 }
Dan Gohman475871a2008-07-27 21:46:04 +00004969 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004970}
4971
4972
Dan Gohman475871a2008-07-27 21:46:04 +00004973SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004974X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4975 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004976 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004977 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978
Evan Cheng62a3f152008-03-24 21:52:23 +00004979 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004981 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004982 return Res;
4983 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004984
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004986 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004987 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004988 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004990 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004991 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4993 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004994 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004996 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004997 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004998 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004999 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005000 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005001 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005002 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005003 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005004 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005005 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006 if (Idx == 0)
5007 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005008
Evan Cheng0db9fe62006-04-25 20:13:52 +00005009 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005010 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005011 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005012 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005013 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005014 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005015 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005016 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005017 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5018 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5019 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005020 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005021 if (Idx == 0)
5022 return Op;
5023
5024 // UNPCKHPD the element to the lowest double word, then movsd.
5025 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5026 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005027 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005028 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005029 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005030 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005031 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005032 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005033 }
5034
Dan Gohman475871a2008-07-27 21:46:04 +00005035 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005036}
5037
Dan Gohman475871a2008-07-27 21:46:04 +00005038SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005039X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5040 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005041 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005042 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005043 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005044
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue N0 = Op.getOperand(0);
5046 SDValue N1 = Op.getOperand(1);
5047 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005048
Dan Gohman8a55ce42009-09-23 21:02:20 +00005049 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005050 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005051 unsigned Opc;
5052 if (VT == MVT::v8i16)
5053 Opc = X86ISD::PINSRW;
5054 else if (VT == MVT::v4i16)
5055 Opc = X86ISD::MMX_PINSRW;
5056 else if (VT == MVT::v16i8)
5057 Opc = X86ISD::PINSRB;
5058 else
5059 Opc = X86ISD::PINSRB;
5060
Nate Begeman14d12ca2008-02-11 04:19:36 +00005061 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5062 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 if (N1.getValueType() != MVT::i32)
5064 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5065 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005066 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005067 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005068 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005069 // Bits [7:6] of the constant are the source select. This will always be
5070 // zero here. The DAG Combiner may combine an extract_elt index into these
5071 // bits. For example (insert (extract, 3), 2) could be matched by putting
5072 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005073 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005074 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005075 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005076 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005077 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005078 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005080 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005081 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005082 // PINSR* works with constant index.
5083 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005084 }
Dan Gohman475871a2008-07-27 21:46:04 +00005085 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005086}
5087
Dan Gohman475871a2008-07-27 21:46:04 +00005088SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005089X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005090 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005091 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005092
5093 if (Subtarget->hasSSE41())
5094 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5095
Dan Gohman8a55ce42009-09-23 21:02:20 +00005096 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005097 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005098
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005099 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005100 SDValue N0 = Op.getOperand(0);
5101 SDValue N1 = Op.getOperand(1);
5102 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005103
Dan Gohman8a55ce42009-09-23 21:02:20 +00005104 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005105 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5106 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 if (N1.getValueType() != MVT::i32)
5108 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5109 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005110 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005111 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5112 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 }
Dan Gohman475871a2008-07-27 21:46:04 +00005114 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005115}
5116
Dan Gohman475871a2008-07-27 21:46:04 +00005117SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005118X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005119 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005120
5121 if (Op.getValueType() == MVT::v1i64 &&
5122 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005124
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5126 EVT VT = MVT::v2i32;
5127 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005128 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 case MVT::v16i8:
5130 case MVT::v8i16:
5131 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005132 break;
5133 }
Dale Johannesenace16102009-02-03 19:33:06 +00005134 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5135 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136}
5137
Bill Wendling056292f2008-09-16 21:48:12 +00005138// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5139// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5140// one of the above mentioned nodes. It has to be wrapped because otherwise
5141// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5142// be used to form addressing mode. These wrapped nodes will be selected
5143// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005144SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005145X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Chris Lattner41621a22009-06-26 19:22:52 +00005148 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5149 // global base reg.
5150 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005151 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005152 CodeModel::Model M = getTargetMachine().getCodeModel();
5153
Chris Lattner4f066492009-07-11 20:29:19 +00005154 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005155 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005156 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005157 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005158 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005159 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005160 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005161
Evan Cheng1606e8e2009-03-13 07:51:59 +00005162 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005163 CP->getAlignment(),
5164 CP->getOffset(), OpFlag);
5165 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005166 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005167 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005168 if (OpFlag) {
5169 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005170 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005171 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005172 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 }
5174
5175 return Result;
5176}
5177
Dan Gohmand858e902010-04-17 15:26:15 +00005178SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005179 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005180
Chris Lattner18c59872009-06-27 04:16:01 +00005181 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5182 // global base reg.
5183 unsigned char OpFlag = 0;
5184 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005185 CodeModel::Model M = getTargetMachine().getCodeModel();
5186
Chris Lattner4f066492009-07-11 20:29:19 +00005187 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005188 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005189 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005190 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005191 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005192 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005193 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005194
Chris Lattner18c59872009-06-27 04:16:01 +00005195 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5196 OpFlag);
5197 DebugLoc DL = JT->getDebugLoc();
5198 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005199
Chris Lattner18c59872009-06-27 04:16:01 +00005200 // With PIC, the address is actually $g + Offset.
5201 if (OpFlag) {
5202 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5203 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005204 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005205 Result);
5206 }
Eric Christopherfd179292009-08-27 18:07:15 +00005207
Chris Lattner18c59872009-06-27 04:16:01 +00005208 return Result;
5209}
5210
5211SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005212X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005213 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005214
Chris Lattner18c59872009-06-27 04:16:01 +00005215 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5216 // global base reg.
5217 unsigned char OpFlag = 0;
5218 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005219 CodeModel::Model M = getTargetMachine().getCodeModel();
5220
Chris Lattner4f066492009-07-11 20:29:19 +00005221 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005222 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005223 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005224 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005225 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005226 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005227 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005228
Chris Lattner18c59872009-06-27 04:16:01 +00005229 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005230
Chris Lattner18c59872009-06-27 04:16:01 +00005231 DebugLoc DL = Op.getDebugLoc();
5232 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005233
5234
Chris Lattner18c59872009-06-27 04:16:01 +00005235 // With PIC, the address is actually $g + Offset.
5236 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005237 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005238 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5239 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005240 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005241 Result);
5242 }
Eric Christopherfd179292009-08-27 18:07:15 +00005243
Chris Lattner18c59872009-06-27 04:16:01 +00005244 return Result;
5245}
5246
Dan Gohman475871a2008-07-27 21:46:04 +00005247SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005248X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005249 // Create the TargetBlockAddressAddress node.
5250 unsigned char OpFlags =
5251 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005252 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005253 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005254 DebugLoc dl = Op.getDebugLoc();
5255 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5256 /*isTarget=*/true, OpFlags);
5257
Dan Gohmanf705adb2009-10-30 01:28:02 +00005258 if (Subtarget->isPICStyleRIPRel() &&
5259 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005260 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5261 else
5262 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005263
Dan Gohman29cbade2009-11-20 23:18:13 +00005264 // With PIC, the address is actually $g + Offset.
5265 if (isGlobalRelativeToPICBase(OpFlags)) {
5266 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5267 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5268 Result);
5269 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005270
5271 return Result;
5272}
5273
5274SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005275X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005276 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005277 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005278 // Create the TargetGlobalAddress node, folding in the constant
5279 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005280 unsigned char OpFlags =
5281 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005282 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005283 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005284 if (OpFlags == X86II::MO_NO_FLAG &&
5285 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005286 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005287 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005288 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005289 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005290 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005291 }
Eric Christopherfd179292009-08-27 18:07:15 +00005292
Chris Lattner4f066492009-07-11 20:29:19 +00005293 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005294 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005295 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5296 else
5297 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005298
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005299 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005300 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005301 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5302 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005303 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattner36c25012009-07-10 07:34:39 +00005306 // For globals that require a load from a stub to get the address, emit the
5307 // load.
5308 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005309 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005310 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311
Dan Gohman6520e202008-10-18 02:06:02 +00005312 // If there was a non-zero offset that we didn't fold, create an explicit
5313 // addition for it.
5314 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005315 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005316 DAG.getConstant(Offset, getPointerTy()));
5317
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 return Result;
5319}
5320
Evan Chengda43bcf2008-09-24 00:05:32 +00005321SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005322X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005323 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005324 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005325 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005326}
5327
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005328static SDValue
5329GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005330 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005331 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005332 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005334 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005335 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005336 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 GA->getOffset(),
5338 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005339 if (InFlag) {
5340 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005341 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005342 } else {
5343 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005344 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005345 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005346
5347 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005348 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005349
Rafael Espindola15f1b662009-04-24 12:59:40 +00005350 SDValue Flag = Chain.getValue(1);
5351 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005352}
5353
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005354// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005355static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005356LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005357 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005359 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5360 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005361 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005362 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005363 InFlag = Chain.getValue(1);
5364
Chris Lattnerb903bed2009-06-26 21:20:29 +00005365 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005366}
5367
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005368// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005369static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005370LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005371 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005372 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5373 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005374}
5375
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005376// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5377// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005378static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005379 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005380 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005381 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005382 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005383 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005384 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005385 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005387
5388 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005389 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005390
Chris Lattnerb903bed2009-06-26 21:20:29 +00005391 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005392 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5393 // initialexec.
5394 unsigned WrapperKind = X86ISD::Wrapper;
5395 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005396 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005397 } else if (is64Bit) {
5398 assert(model == TLSModel::InitialExec);
5399 OperandFlags = X86II::MO_GOTTPOFF;
5400 WrapperKind = X86ISD::WrapperRIP;
5401 } else {
5402 assert(model == TLSModel::InitialExec);
5403 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005404 }
Eric Christopherfd179292009-08-27 18:07:15 +00005405
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005406 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5407 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005408 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5409 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005410 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005411 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005412
Rafael Espindola9a580232009-02-27 13:37:18 +00005413 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005414 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005415 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005416
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005417 // The address of the thread local variable is the add of the thread
5418 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005419 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005420}
5421
Dan Gohman475871a2008-07-27 21:46:04 +00005422SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005423X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005424
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005425 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005426 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005427
Eric Christopher30ef0e52010-06-03 04:07:48 +00005428 if (Subtarget->isTargetELF()) {
5429 // TODO: implement the "local dynamic" model
5430 // TODO: implement the "initial exec"model for pic executables
5431
5432 // If GV is an alias then use the aliasee for determining
5433 // thread-localness.
5434 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5435 GV = GA->resolveAliasedGlobal(false);
5436
5437 TLSModel::Model model
5438 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5439
5440 switch (model) {
5441 case TLSModel::GeneralDynamic:
5442 case TLSModel::LocalDynamic: // not implemented
5443 if (Subtarget->is64Bit())
5444 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5445 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5446
5447 case TLSModel::InitialExec:
5448 case TLSModel::LocalExec:
5449 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5450 Subtarget->is64Bit());
5451 }
5452 } else if (Subtarget->isTargetDarwin()) {
5453 // Darwin only has one model of TLS. Lower to that.
5454 unsigned char OpFlag = 0;
5455 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5456 X86ISD::WrapperRIP : X86ISD::Wrapper;
5457
5458 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5459 // global base reg.
5460 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5461 !Subtarget->is64Bit();
5462 if (PIC32)
5463 OpFlag = X86II::MO_TLVP_PIC_BASE;
5464 else
5465 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005466 DebugLoc DL = Op.getDebugLoc();
5467 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005468 getPointerTy(),
5469 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005470 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5471
5472 // With PIC32, the address is actually $g + Offset.
5473 if (PIC32)
5474 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5475 DAG.getNode(X86ISD::GlobalBaseReg,
5476 DebugLoc(), getPointerTy()),
5477 Offset);
5478
5479 // Lowering the machine isd will make sure everything is in the right
5480 // location.
5481 SDValue Args[] = { Offset };
5482 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5483
5484 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5485 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5486 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005487
Eric Christopher30ef0e52010-06-03 04:07:48 +00005488 // And our return value (tls address) is in the standard call return value
5489 // location.
5490 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5491 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005492 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005493
5494 assert(false &&
5495 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005496
Torok Edwinc23197a2009-07-14 16:55:14 +00005497 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005498 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005499}
5500
Evan Cheng0db9fe62006-04-25 20:13:52 +00005501
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005502/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005503/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005504SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005505 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005506 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005507 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005508 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005509 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005510 SDValue ShOpLo = Op.getOperand(0);
5511 SDValue ShOpHi = Op.getOperand(1);
5512 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005513 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005515 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005516
Dan Gohman475871a2008-07-27 21:46:04 +00005517 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005518 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005519 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5520 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005521 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005522 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5523 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005524 }
Evan Chenge3413162006-01-09 18:33:28 +00005525
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5527 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005528 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005530
Dan Gohman475871a2008-07-27 21:46:04 +00005531 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005533 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5534 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005535
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005536 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005537 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5538 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005539 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005540 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5541 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005542 }
5543
Dan Gohman475871a2008-07-27 21:46:04 +00005544 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005545 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546}
Evan Chenga3195e82006-01-12 22:54:21 +00005547
Dan Gohmand858e902010-04-17 15:26:15 +00005548SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5549 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005550 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005551
5552 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005554 return Op;
5555 }
5556 return SDValue();
5557 }
5558
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005560 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005561
Eli Friedman36df4992009-05-27 00:47:34 +00005562 // These are really Legal; return the operand so the caller accepts it as
5563 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005565 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005567 Subtarget->is64Bit()) {
5568 return Op;
5569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005571 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005572 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005573 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005574 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005576 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005577 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005578 PseudoSourceValue::getFixedStack(SSFI), 0,
5579 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005580 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5581}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582
Owen Andersone50ed302009-08-10 22:56:29 +00005583SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005584 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005585 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005586 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005587 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005588 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005589 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005590 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005592 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005594 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005595 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005596 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005597
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005598 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005599 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005600 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005601
5602 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5603 // shouldn't be necessary except that RFP cannot be live across
5604 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005605 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005606 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005607 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005609 SDValue Ops[] = {
5610 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5611 };
5612 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005613 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005614 PseudoSourceValue::getFixedStack(SSFI), 0,
5615 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005616 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005617
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 return Result;
5619}
5620
Bill Wendling8b8a6362009-01-17 03:56:04 +00005621// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005622SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5623 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005624 // This algorithm is not obvious. Here it is in C code, more or less:
5625 /*
5626 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5627 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5628 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005629
Bill Wendling8b8a6362009-01-17 03:56:04 +00005630 // Copy ints to xmm registers.
5631 __m128i xh = _mm_cvtsi32_si128( hi );
5632 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005633
Bill Wendling8b8a6362009-01-17 03:56:04 +00005634 // Combine into low half of a single xmm register.
5635 __m128i x = _mm_unpacklo_epi32( xh, xl );
5636 __m128d d;
5637 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005638
Bill Wendling8b8a6362009-01-17 03:56:04 +00005639 // Merge in appropriate exponents to give the integer bits the right
5640 // magnitude.
5641 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005642
Bill Wendling8b8a6362009-01-17 03:56:04 +00005643 // Subtract away the biases to deal with the IEEE-754 double precision
5644 // implicit 1.
5645 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005646
Bill Wendling8b8a6362009-01-17 03:56:04 +00005647 // All conversions up to here are exact. The correctly rounded result is
5648 // calculated using the current rounding mode using the following
5649 // horizontal add.
5650 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5651 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5652 // store doesn't really need to be here (except
5653 // maybe to zero the other double)
5654 return sd;
5655 }
5656 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005657
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005658 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005659 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005660
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005661 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005662 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005663 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5664 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5665 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5666 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005667 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005668 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005669
Bill Wendling8b8a6362009-01-17 03:56:04 +00005670 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005671 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005672 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005673 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005674 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005675 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005676 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005677
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5679 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005680 Op.getOperand(0),
5681 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5683 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005684 Op.getOperand(0),
5685 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5687 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005688 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005689 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5691 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5692 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005693 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005694 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005696
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005697 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005698 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5700 DAG.getUNDEF(MVT::v2f64), ShufMask);
5701 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5702 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005703 DAG.getIntPtrConstant(0));
5704}
5705
Bill Wendling8b8a6362009-01-17 03:56:04 +00005706// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005707SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5708 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005709 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005710 // FP constant to bias correct the final result.
5711 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005713
5714 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5716 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005717 Op.getOperand(0),
5718 DAG.getIntPtrConstant(0)));
5719
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5721 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005722 DAG.getIntPtrConstant(0));
5723
5724 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5726 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005727 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 MVT::v2f64, Load)),
5729 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005730 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 MVT::v2f64, Bias)));
5732 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5733 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005734 DAG.getIntPtrConstant(0));
5735
5736 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005738
5739 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005740 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005741
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005743 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005744 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005746 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005747 }
5748
5749 // Handle final rounding.
5750 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005751}
5752
Dan Gohmand858e902010-04-17 15:26:15 +00005753SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5754 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005755 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005756 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005757
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005758 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005759 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5760 // the optimization here.
5761 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005762 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005763
Owen Andersone50ed302009-08-10 22:56:29 +00005764 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005765 EVT DstVT = Op.getValueType();
5766 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005767 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005768 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005769 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005770
5771 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005773 if (SrcVT == MVT::i32) {
5774 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5775 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5776 getPointerTy(), StackSlot, WordOff);
5777 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5778 StackSlot, NULL, 0, false, false, 0);
5779 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5780 OffsetSlot, NULL, 0, false, false, 0);
5781 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5782 return Fild;
5783 }
5784
5785 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5786 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005787 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005788 // For i64 source, we need to add the appropriate power of 2 if the input
5789 // was negative. This is the same as the optimization in
5790 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5791 // we must be careful to do the computation in x87 extended precision, not
5792 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5793 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5794 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5795 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5796
5797 APInt FF(32, 0x5F800000ULL);
5798
5799 // Check whether the sign bit is set.
5800 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5801 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5802 ISD::SETLT);
5803
5804 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5805 SDValue FudgePtr = DAG.getConstantPool(
5806 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5807 getPointerTy());
5808
5809 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5810 SDValue Zero = DAG.getIntPtrConstant(0);
5811 SDValue Four = DAG.getIntPtrConstant(4);
5812 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5813 Zero, Four);
5814 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5815
5816 // Load the value out, extending it from f32 to f80.
5817 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005818 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005819 FudgePtr, PseudoSourceValue::getConstantPool(),
5820 0, MVT::f32, false, false, 4);
5821 // Extend everything to 80 bits to force it to be done on x87.
5822 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5823 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005824}
5825
Dan Gohman475871a2008-07-27 21:46:04 +00005826std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005827FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005828 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005829
Owen Andersone50ed302009-08-10 22:56:29 +00005830 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005831
5832 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5834 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005835 }
5836
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5838 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005840
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005841 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005843 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005844 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005845 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005847 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005848 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005849
Evan Cheng87c89352007-10-15 20:11:21 +00005850 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5851 // stack slot.
5852 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005853 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005854 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005855 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005856
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005859 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5861 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5862 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005863 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005864
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SDValue Chain = DAG.getEntryNode();
5866 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005867 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005869 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005870 PseudoSourceValue::getFixedStack(SSFI), 0,
5871 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005873 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005874 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5875 };
Dale Johannesenace16102009-02-03 19:33:06 +00005876 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005878 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5880 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005881
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005883 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005885
Chris Lattner27a6c732007-11-24 07:07:01 +00005886 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887}
5888
Dan Gohmand858e902010-04-17 15:26:15 +00005889SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5890 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005891 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 if (Op.getValueType() == MVT::v2i32 &&
5893 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005894 return Op;
5895 }
5896 return SDValue();
5897 }
5898
Eli Friedman948e95a2009-05-23 09:59:16 +00005899 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005900 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005901 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5902 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005903
Chris Lattner27a6c732007-11-24 07:07:01 +00005904 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005905 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005906 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005907}
5908
Dan Gohmand858e902010-04-17 15:26:15 +00005909SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5910 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005911 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5912 SDValue FIST = Vals.first, StackSlot = Vals.second;
5913 assert(FIST.getNode() && "Unexpected failure");
5914
5915 // Load the result.
5916 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005917 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005918}
5919
Dan Gohmand858e902010-04-17 15:26:15 +00005920SDValue X86TargetLowering::LowerFABS(SDValue Op,
5921 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005922 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005923 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005924 EVT VT = Op.getValueType();
5925 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005926 if (VT.isVector())
5927 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005930 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005931 CV.push_back(C);
5932 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005934 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005935 CV.push_back(C);
5936 CV.push_back(C);
5937 CV.push_back(C);
5938 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005939 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005940 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005941 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005942 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005943 PseudoSourceValue::getConstantPool(), 0,
5944 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005945 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946}
5947
Dan Gohmand858e902010-04-17 15:26:15 +00005948SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005949 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005950 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005951 EVT VT = Op.getValueType();
5952 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005953 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005954 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005955 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005957 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005958 CV.push_back(C);
5959 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005961 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005962 CV.push_back(C);
5963 CV.push_back(C);
5964 CV.push_back(C);
5965 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005967 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005968 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005969 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005970 PseudoSourceValue::getConstantPool(), 0,
5971 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005972 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005973 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5975 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005976 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005978 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005979 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005980 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005981}
5982
Dan Gohmand858e902010-04-17 15:26:15 +00005983SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005984 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005985 SDValue Op0 = Op.getOperand(0);
5986 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005987 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005988 EVT VT = Op.getValueType();
5989 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005990
5991 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005992 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005993 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005994 SrcVT = VT;
5995 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005996 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005997 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005998 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005999 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006000 }
6001
6002 // At this point the operands and the result should have the same
6003 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006004
Evan Cheng68c47cb2007-01-05 07:55:56 +00006005 // First get the sign bit of second operand.
6006 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006010 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6012 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6013 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006015 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006016 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006017 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006018 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006019 PseudoSourceValue::getConstantPool(), 0,
6020 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006021 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006022
6023 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006024 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006025 // Op0 is MVT::f32, Op1 is MVT::f64.
6026 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6027 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6028 DAG.getConstant(32, MVT::i32));
6029 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6030 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006031 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006032 }
6033
Evan Cheng73d6cf12007-01-05 21:37:56 +00006034 // Clear first operand sign bit.
6035 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006039 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006040 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6041 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6042 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6043 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006044 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006045 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006046 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006047 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006048 PseudoSourceValue::getConstantPool(), 0,
6049 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006050 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006051
6052 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006053 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006054}
6055
Dan Gohman076aee32009-03-04 19:44:21 +00006056/// Emit nodes that will be selected as "test Op0,Op0", or something
6057/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006058SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006059 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006060 DebugLoc dl = Op.getDebugLoc();
6061
Dan Gohman31125812009-03-07 01:58:32 +00006062 // CF and OF aren't always set the way we want. Determine which
6063 // of these we need.
6064 bool NeedCF = false;
6065 bool NeedOF = false;
6066 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006067 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006068 case X86::COND_A: case X86::COND_AE:
6069 case X86::COND_B: case X86::COND_BE:
6070 NeedCF = true;
6071 break;
6072 case X86::COND_G: case X86::COND_GE:
6073 case X86::COND_L: case X86::COND_LE:
6074 case X86::COND_O: case X86::COND_NO:
6075 NeedOF = true;
6076 break;
Dan Gohman31125812009-03-07 01:58:32 +00006077 }
6078
Dan Gohman076aee32009-03-04 19:44:21 +00006079 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006080 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6081 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006082 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6083 // Emit a CMP with 0, which is the TEST pattern.
6084 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6085 DAG.getConstant(0, Op.getValueType()));
6086
6087 unsigned Opcode = 0;
6088 unsigned NumOperands = 0;
6089 switch (Op.getNode()->getOpcode()) {
6090 case ISD::ADD:
6091 // Due to an isel shortcoming, be conservative if this add is likely to be
6092 // selected as part of a load-modify-store instruction. When the root node
6093 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6094 // uses of other nodes in the match, such as the ADD in this case. This
6095 // leads to the ADD being left around and reselected, with the result being
6096 // two adds in the output. Alas, even if none our users are stores, that
6097 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6098 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6099 // climbing the DAG back to the root, and it doesn't seem to be worth the
6100 // effort.
6101 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006102 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006103 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6104 goto default_case;
6105
6106 if (ConstantSDNode *C =
6107 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6108 // An add of one will be selected as an INC.
6109 if (C->getAPIntValue() == 1) {
6110 Opcode = X86ISD::INC;
6111 NumOperands = 1;
6112 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006113 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006114
6115 // An add of negative one (subtract of one) will be selected as a DEC.
6116 if (C->getAPIntValue().isAllOnesValue()) {
6117 Opcode = X86ISD::DEC;
6118 NumOperands = 1;
6119 break;
6120 }
Dan Gohman076aee32009-03-04 19:44:21 +00006121 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006122
6123 // Otherwise use a regular EFLAGS-setting add.
6124 Opcode = X86ISD::ADD;
6125 NumOperands = 2;
6126 break;
6127 case ISD::AND: {
6128 // If the primary and result isn't used, don't bother using X86ISD::AND,
6129 // because a TEST instruction will be better.
6130 bool NonFlagUse = false;
6131 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6132 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6133 SDNode *User = *UI;
6134 unsigned UOpNo = UI.getOperandNo();
6135 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6136 // Look pass truncate.
6137 UOpNo = User->use_begin().getOperandNo();
6138 User = *User->use_begin();
6139 }
6140
6141 if (User->getOpcode() != ISD::BRCOND &&
6142 User->getOpcode() != ISD::SETCC &&
6143 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6144 NonFlagUse = true;
6145 break;
6146 }
Dan Gohman076aee32009-03-04 19:44:21 +00006147 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006148
6149 if (!NonFlagUse)
6150 break;
6151 }
6152 // FALL THROUGH
6153 case ISD::SUB:
6154 case ISD::OR:
6155 case ISD::XOR:
6156 // Due to the ISEL shortcoming noted above, be conservative if this op is
6157 // likely to be selected as part of a load-modify-store instruction.
6158 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6159 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6160 if (UI->getOpcode() == ISD::STORE)
6161 goto default_case;
6162
6163 // Otherwise use a regular EFLAGS-setting instruction.
6164 switch (Op.getNode()->getOpcode()) {
6165 default: llvm_unreachable("unexpected operator!");
6166 case ISD::SUB: Opcode = X86ISD::SUB; break;
6167 case ISD::OR: Opcode = X86ISD::OR; break;
6168 case ISD::XOR: Opcode = X86ISD::XOR; break;
6169 case ISD::AND: Opcode = X86ISD::AND; break;
6170 }
6171
6172 NumOperands = 2;
6173 break;
6174 case X86ISD::ADD:
6175 case X86ISD::SUB:
6176 case X86ISD::INC:
6177 case X86ISD::DEC:
6178 case X86ISD::OR:
6179 case X86ISD::XOR:
6180 case X86ISD::AND:
6181 return SDValue(Op.getNode(), 1);
6182 default:
6183 default_case:
6184 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006185 }
6186
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006187 if (Opcode == 0)
6188 // Emit a CMP with 0, which is the TEST pattern.
6189 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6190 DAG.getConstant(0, Op.getValueType()));
6191
6192 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6193 SmallVector<SDValue, 4> Ops;
6194 for (unsigned i = 0; i != NumOperands; ++i)
6195 Ops.push_back(Op.getOperand(i));
6196
6197 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6198 DAG.ReplaceAllUsesWith(Op, New);
6199 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006200}
6201
6202/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6203/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006204SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006205 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006206 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6207 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006208 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006209
6210 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006212}
6213
Evan Chengd40d03e2010-01-06 19:38:29 +00006214/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6215/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006216SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6217 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006218 SDValue Op0 = And.getOperand(0);
6219 SDValue Op1 = And.getOperand(1);
6220 if (Op0.getOpcode() == ISD::TRUNCATE)
6221 Op0 = Op0.getOperand(0);
6222 if (Op1.getOpcode() == ISD::TRUNCATE)
6223 Op1 = Op1.getOperand(0);
6224
Evan Chengd40d03e2010-01-06 19:38:29 +00006225 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006226 if (Op1.getOpcode() == ISD::SHL)
6227 std::swap(Op0, Op1);
6228 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006229 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6230 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006231 // If we looked past a truncate, check that it's only truncating away
6232 // known zeros.
6233 unsigned BitWidth = Op0.getValueSizeInBits();
6234 unsigned AndBitWidth = And.getValueSizeInBits();
6235 if (BitWidth > AndBitWidth) {
6236 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6237 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6238 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6239 return SDValue();
6240 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006241 LHS = Op1;
6242 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006243 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006244 } else if (Op1.getOpcode() == ISD::Constant) {
6245 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6246 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006247 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6248 LHS = AndLHS.getOperand(0);
6249 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006250 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006251 }
Evan Cheng0488db92007-09-25 01:57:46 +00006252
Evan Chengd40d03e2010-01-06 19:38:29 +00006253 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006254 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006255 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006256 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006257 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006258 // Also promote i16 to i32 for performance / code size reason.
6259 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006260 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006261 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006262
Evan Chengd40d03e2010-01-06 19:38:29 +00006263 // If the operand types disagree, extend the shift amount to match. Since
6264 // BT ignores high bits (like shifts) we can use anyextend.
6265 if (LHS.getValueType() != RHS.getValueType())
6266 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006267
Evan Chengd40d03e2010-01-06 19:38:29 +00006268 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6269 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6270 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6271 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006272 }
6273
Evan Cheng54de3ea2010-01-05 06:52:31 +00006274 return SDValue();
6275}
6276
Dan Gohmand858e902010-04-17 15:26:15 +00006277SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006278 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6279 SDValue Op0 = Op.getOperand(0);
6280 SDValue Op1 = Op.getOperand(1);
6281 DebugLoc dl = Op.getDebugLoc();
6282 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6283
6284 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006285 // Lower (X & (1 << N)) == 0 to BT(X, N).
6286 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6287 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6288 if (Op0.getOpcode() == ISD::AND &&
6289 Op0.hasOneUse() &&
6290 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006291 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006292 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6293 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6294 if (NewSetCC.getNode())
6295 return NewSetCC;
6296 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006297
Evan Cheng2c755ba2010-02-27 07:36:59 +00006298 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6299 if (Op0.getOpcode() == X86ISD::SETCC &&
6300 Op1.getOpcode() == ISD::Constant &&
6301 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6302 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6303 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6304 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6305 bool Invert = (CC == ISD::SETNE) ^
6306 cast<ConstantSDNode>(Op1)->isNullValue();
6307 if (Invert)
6308 CCode = X86::GetOppositeBranchCondition(CCode);
6309 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6310 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6311 }
6312
Evan Chenge5b51ac2010-04-17 06:13:15 +00006313 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006314 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006315 if (X86CC == X86::COND_INVALID)
6316 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006317
Evan Cheng552f09a2010-04-26 19:06:11 +00006318 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006319
6320 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006321 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006322 return DAG.getNode(ISD::AND, dl, MVT::i8,
6323 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6324 DAG.getConstant(X86CC, MVT::i8), Cond),
6325 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006326
Owen Anderson825b72b2009-08-11 20:47:22 +00006327 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6328 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006329}
6330
Dan Gohmand858e902010-04-17 15:26:15 +00006331SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006332 SDValue Cond;
6333 SDValue Op0 = Op.getOperand(0);
6334 SDValue Op1 = Op.getOperand(1);
6335 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006336 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006337 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6338 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006339 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006340
6341 if (isFP) {
6342 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006343 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6345 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006346 bool Swap = false;
6347
6348 switch (SetCCOpcode) {
6349 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006350 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006351 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006352 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006353 case ISD::SETGT: Swap = true; // Fallthrough
6354 case ISD::SETLT:
6355 case ISD::SETOLT: SSECC = 1; break;
6356 case ISD::SETOGE:
6357 case ISD::SETGE: Swap = true; // Fallthrough
6358 case ISD::SETLE:
6359 case ISD::SETOLE: SSECC = 2; break;
6360 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006361 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006362 case ISD::SETNE: SSECC = 4; break;
6363 case ISD::SETULE: Swap = true;
6364 case ISD::SETUGE: SSECC = 5; break;
6365 case ISD::SETULT: Swap = true;
6366 case ISD::SETUGT: SSECC = 6; break;
6367 case ISD::SETO: SSECC = 7; break;
6368 }
6369 if (Swap)
6370 std::swap(Op0, Op1);
6371
Nate Begemanfb8ead02008-07-25 19:05:58 +00006372 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006373 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006374 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006376 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6377 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006378 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006379 }
6380 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006381 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006382 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6383 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006384 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006385 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006386 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006387 }
6388 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006389 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006391
Nate Begeman30a0de92008-07-17 16:51:19 +00006392 // We are handling one of the integer comparisons here. Since SSE only has
6393 // GT and EQ comparisons for integer, swapping operands and multiple
6394 // operations may be required for some comparisons.
6395 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6396 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006397
Owen Anderson825b72b2009-08-11 20:47:22 +00006398 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006399 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006400 case MVT::v8i8:
6401 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6402 case MVT::v4i16:
6403 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6404 case MVT::v2i32:
6405 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6406 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006408
Nate Begeman30a0de92008-07-17 16:51:19 +00006409 switch (SetCCOpcode) {
6410 default: break;
6411 case ISD::SETNE: Invert = true;
6412 case ISD::SETEQ: Opc = EQOpc; break;
6413 case ISD::SETLT: Swap = true;
6414 case ISD::SETGT: Opc = GTOpc; break;
6415 case ISD::SETGE: Swap = true;
6416 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6417 case ISD::SETULT: Swap = true;
6418 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6419 case ISD::SETUGE: Swap = true;
6420 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6421 }
6422 if (Swap)
6423 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006424
Nate Begeman30a0de92008-07-17 16:51:19 +00006425 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6426 // bits of the inputs before performing those operations.
6427 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006428 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006429 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6430 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006431 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006432 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6433 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006434 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6435 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006437
Dale Johannesenace16102009-02-03 19:33:06 +00006438 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006439
6440 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006441 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006442 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006443
Nate Begeman30a0de92008-07-17 16:51:19 +00006444 return Result;
6445}
Evan Cheng0488db92007-09-25 01:57:46 +00006446
Evan Cheng370e5342008-12-03 08:38:43 +00006447// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006448static bool isX86LogicalCmp(SDValue Op) {
6449 unsigned Opc = Op.getNode()->getOpcode();
6450 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6451 return true;
6452 if (Op.getResNo() == 1 &&
6453 (Opc == X86ISD::ADD ||
6454 Opc == X86ISD::SUB ||
6455 Opc == X86ISD::SMUL ||
6456 Opc == X86ISD::UMUL ||
6457 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006458 Opc == X86ISD::DEC ||
6459 Opc == X86ISD::OR ||
6460 Opc == X86ISD::XOR ||
6461 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006462 return true;
6463
6464 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006465}
6466
Dan Gohmand858e902010-04-17 15:26:15 +00006467SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006468 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006469 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006470 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006471 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006472
Dan Gohman1a492952009-10-20 16:22:37 +00006473 if (Cond.getOpcode() == ISD::SETCC) {
6474 SDValue NewCond = LowerSETCC(Cond, DAG);
6475 if (NewCond.getNode())
6476 Cond = NewCond;
6477 }
Evan Cheng734503b2006-09-11 02:19:56 +00006478
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006479 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6480 SDValue Op1 = Op.getOperand(1);
6481 SDValue Op2 = Op.getOperand(2);
6482 if (Cond.getOpcode() == X86ISD::SETCC &&
6483 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6484 SDValue Cmp = Cond.getOperand(1);
6485 if (Cmp.getOpcode() == X86ISD::CMP) {
6486 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6487 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6488 ConstantSDNode *RHSC =
6489 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6490 if (N1C && N1C->isAllOnesValue() &&
6491 N2C && N2C->isNullValue() &&
6492 RHSC && RHSC->isNullValue()) {
6493 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006494 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006495 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6496 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6497 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6498 }
6499 }
6500 }
6501
Evan Chengad9c0a32009-12-15 00:53:42 +00006502 // Look pass (and (setcc_carry (cmp ...)), 1).
6503 if (Cond.getOpcode() == ISD::AND &&
6504 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6505 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6506 if (C && C->getAPIntValue() == 1)
6507 Cond = Cond.getOperand(0);
6508 }
6509
Evan Cheng3f41d662007-10-08 22:16:29 +00006510 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6511 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006512 if (Cond.getOpcode() == X86ISD::SETCC ||
6513 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006514 CC = Cond.getOperand(0);
6515
Dan Gohman475871a2008-07-27 21:46:04 +00006516 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006517 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006518 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006519
Evan Cheng3f41d662007-10-08 22:16:29 +00006520 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006521 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006522 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006523 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006524
Chris Lattnerd1980a52009-03-12 06:52:53 +00006525 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6526 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006527 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006528 addTest = false;
6529 }
6530 }
6531
6532 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006533 // Look pass the truncate.
6534 if (Cond.getOpcode() == ISD::TRUNCATE)
6535 Cond = Cond.getOperand(0);
6536
6537 // We know the result of AND is compared against zero. Try to match
6538 // it to BT.
6539 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6540 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6541 if (NewSetCC.getNode()) {
6542 CC = NewSetCC.getOperand(0);
6543 Cond = NewSetCC.getOperand(1);
6544 addTest = false;
6545 }
6546 }
6547 }
6548
6549 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006550 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006551 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006552 }
6553
Evan Cheng0488db92007-09-25 01:57:46 +00006554 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6555 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006556 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6557 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006558 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006559}
6560
Evan Cheng370e5342008-12-03 08:38:43 +00006561// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6562// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6563// from the AND / OR.
6564static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6565 Opc = Op.getOpcode();
6566 if (Opc != ISD::OR && Opc != ISD::AND)
6567 return false;
6568 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6569 Op.getOperand(0).hasOneUse() &&
6570 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6571 Op.getOperand(1).hasOneUse());
6572}
6573
Evan Cheng961d6d42009-02-02 08:19:07 +00006574// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6575// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006576static bool isXor1OfSetCC(SDValue Op) {
6577 if (Op.getOpcode() != ISD::XOR)
6578 return false;
6579 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6580 if (N1C && N1C->getAPIntValue() == 1) {
6581 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6582 Op.getOperand(0).hasOneUse();
6583 }
6584 return false;
6585}
6586
Dan Gohmand858e902010-04-17 15:26:15 +00006587SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006588 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006589 SDValue Chain = Op.getOperand(0);
6590 SDValue Cond = Op.getOperand(1);
6591 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006592 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006593 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006594
Dan Gohman1a492952009-10-20 16:22:37 +00006595 if (Cond.getOpcode() == ISD::SETCC) {
6596 SDValue NewCond = LowerSETCC(Cond, DAG);
6597 if (NewCond.getNode())
6598 Cond = NewCond;
6599 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006600#if 0
6601 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006602 else if (Cond.getOpcode() == X86ISD::ADD ||
6603 Cond.getOpcode() == X86ISD::SUB ||
6604 Cond.getOpcode() == X86ISD::SMUL ||
6605 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006606 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006607#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006608
Evan Chengad9c0a32009-12-15 00:53:42 +00006609 // Look pass (and (setcc_carry (cmp ...)), 1).
6610 if (Cond.getOpcode() == ISD::AND &&
6611 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6612 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6613 if (C && C->getAPIntValue() == 1)
6614 Cond = Cond.getOperand(0);
6615 }
6616
Evan Cheng3f41d662007-10-08 22:16:29 +00006617 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6618 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006619 if (Cond.getOpcode() == X86ISD::SETCC ||
6620 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006621 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622
Dan Gohman475871a2008-07-27 21:46:04 +00006623 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006624 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006625 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006626 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006627 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006628 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006629 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006630 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006631 default: break;
6632 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006633 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006634 // These can only come from an arithmetic instruction with overflow,
6635 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006636 Cond = Cond.getNode()->getOperand(1);
6637 addTest = false;
6638 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006639 }
Evan Cheng0488db92007-09-25 01:57:46 +00006640 }
Evan Cheng370e5342008-12-03 08:38:43 +00006641 } else {
6642 unsigned CondOpc;
6643 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6644 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006645 if (CondOpc == ISD::OR) {
6646 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6647 // two branches instead of an explicit OR instruction with a
6648 // separate test.
6649 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006650 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006651 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006653 Chain, Dest, CC, Cmp);
6654 CC = Cond.getOperand(1).getOperand(0);
6655 Cond = Cmp;
6656 addTest = false;
6657 }
6658 } else { // ISD::AND
6659 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6660 // two branches instead of an explicit AND instruction with a
6661 // separate test. However, we only do this if this block doesn't
6662 // have a fall-through edge, because this requires an explicit
6663 // jmp when the condition is false.
6664 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006665 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006666 Op.getNode()->hasOneUse()) {
6667 X86::CondCode CCode =
6668 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6669 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006671 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006672 // Look for an unconditional branch following this conditional branch.
6673 // We need this because we need to reverse the successors in order
6674 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006675 if (User->getOpcode() == ISD::BR) {
6676 SDValue FalseBB = User->getOperand(1);
6677 SDNode *NewBR =
6678 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006679 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006680 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006681 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006682
Dale Johannesene4d209d2009-02-03 20:21:25 +00006683 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006684 Chain, Dest, CC, Cmp);
6685 X86::CondCode CCode =
6686 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6687 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006689 Cond = Cmp;
6690 addTest = false;
6691 }
6692 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006693 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006694 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6695 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6696 // It should be transformed during dag combiner except when the condition
6697 // is set by a arithmetics with overflow node.
6698 X86::CondCode CCode =
6699 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6700 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006702 Cond = Cond.getOperand(0).getOperand(1);
6703 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006704 }
Evan Cheng0488db92007-09-25 01:57:46 +00006705 }
6706
6707 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006708 // Look pass the truncate.
6709 if (Cond.getOpcode() == ISD::TRUNCATE)
6710 Cond = Cond.getOperand(0);
6711
6712 // We know the result of AND is compared against zero. Try to match
6713 // it to BT.
6714 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6715 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6716 if (NewSetCC.getNode()) {
6717 CC = NewSetCC.getOperand(0);
6718 Cond = NewSetCC.getOperand(1);
6719 addTest = false;
6720 }
6721 }
6722 }
6723
6724 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006726 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006727 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006728 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006729 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006730}
6731
Anton Korobeynikove060b532007-04-17 19:34:00 +00006732
6733// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6734// Calls to _alloca is needed to probe the stack when allocating more than 4k
6735// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6736// that the guard pages used by the OS virtual memory manager are allocated in
6737// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006738SDValue
6739X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006740 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006741 assert(Subtarget->isTargetCygMing() &&
6742 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006743 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006744
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006745 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SDValue Chain = Op.getOperand(0);
6747 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006748 // FIXME: Ensure alignment here
6749
Dan Gohman475871a2008-07-27 21:46:04 +00006750 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006751
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006753
Dale Johannesendd64c412009-02-04 00:33:20 +00006754 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006755 Flag = Chain.getValue(1);
6756
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006757 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006758
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006759 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6760 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006761
Dale Johannesendd64c412009-02-04 00:33:20 +00006762 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006763
Dan Gohman475871a2008-07-27 21:46:04 +00006764 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006765 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006766}
6767
Dan Gohmand858e902010-04-17 15:26:15 +00006768SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006769 MachineFunction &MF = DAG.getMachineFunction();
6770 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6771
Dan Gohman69de1932008-02-06 22:27:42 +00006772 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006773 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006774
Evan Cheng25ab6902006-09-08 06:48:29 +00006775 if (!Subtarget->is64Bit()) {
6776 // vastart just stores the address of the VarArgsFrameIndex slot into the
6777 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006778 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6779 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006780 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6781 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006782 }
6783
6784 // __va_list_tag:
6785 // gp_offset (0 - 6 * 8)
6786 // fp_offset (48 - 48 + 8 * 16)
6787 // overflow_arg_area (point to parameters coming in memory).
6788 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006789 SmallVector<SDValue, 8> MemOps;
6790 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006791 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006793 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6794 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006795 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006796 MemOps.push_back(Store);
6797
6798 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006799 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006800 FIN, DAG.getIntPtrConstant(4));
6801 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006802 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6803 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006804 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006805 MemOps.push_back(Store);
6806
6807 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006808 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006810 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6811 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006812 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006813 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006814 MemOps.push_back(Store);
6815
6816 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006817 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006818 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006819 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6820 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006821 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006822 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006823 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006825 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826}
6827
Dan Gohmand858e902010-04-17 15:26:15 +00006828SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006829 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6830 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006831
Chris Lattner75361b62010-04-07 22:58:41 +00006832 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006833 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006834}
6835
Dan Gohmand858e902010-04-17 15:26:15 +00006836SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006837 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006838 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006839 SDValue Chain = Op.getOperand(0);
6840 SDValue DstPtr = Op.getOperand(1);
6841 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006842 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6843 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006844 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006845
Dale Johannesendd64c412009-02-04 00:33:20 +00006846 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006847 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6848 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006849}
6850
Dan Gohman475871a2008-07-27 21:46:04 +00006851SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006852X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006853 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006854 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006856 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006857 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 case Intrinsic::x86_sse_comieq_ss:
6859 case Intrinsic::x86_sse_comilt_ss:
6860 case Intrinsic::x86_sse_comile_ss:
6861 case Intrinsic::x86_sse_comigt_ss:
6862 case Intrinsic::x86_sse_comige_ss:
6863 case Intrinsic::x86_sse_comineq_ss:
6864 case Intrinsic::x86_sse_ucomieq_ss:
6865 case Intrinsic::x86_sse_ucomilt_ss:
6866 case Intrinsic::x86_sse_ucomile_ss:
6867 case Intrinsic::x86_sse_ucomigt_ss:
6868 case Intrinsic::x86_sse_ucomige_ss:
6869 case Intrinsic::x86_sse_ucomineq_ss:
6870 case Intrinsic::x86_sse2_comieq_sd:
6871 case Intrinsic::x86_sse2_comilt_sd:
6872 case Intrinsic::x86_sse2_comile_sd:
6873 case Intrinsic::x86_sse2_comigt_sd:
6874 case Intrinsic::x86_sse2_comige_sd:
6875 case Intrinsic::x86_sse2_comineq_sd:
6876 case Intrinsic::x86_sse2_ucomieq_sd:
6877 case Intrinsic::x86_sse2_ucomilt_sd:
6878 case Intrinsic::x86_sse2_ucomile_sd:
6879 case Intrinsic::x86_sse2_ucomigt_sd:
6880 case Intrinsic::x86_sse2_ucomige_sd:
6881 case Intrinsic::x86_sse2_ucomineq_sd: {
6882 unsigned Opc = 0;
6883 ISD::CondCode CC = ISD::SETCC_INVALID;
6884 switch (IntNo) {
6885 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006886 case Intrinsic::x86_sse_comieq_ss:
6887 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 Opc = X86ISD::COMI;
6889 CC = ISD::SETEQ;
6890 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006891 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006892 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 Opc = X86ISD::COMI;
6894 CC = ISD::SETLT;
6895 break;
6896 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006897 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006898 Opc = X86ISD::COMI;
6899 CC = ISD::SETLE;
6900 break;
6901 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006902 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 Opc = X86ISD::COMI;
6904 CC = ISD::SETGT;
6905 break;
6906 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006907 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006908 Opc = X86ISD::COMI;
6909 CC = ISD::SETGE;
6910 break;
6911 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006912 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006913 Opc = X86ISD::COMI;
6914 CC = ISD::SETNE;
6915 break;
6916 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006917 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006918 Opc = X86ISD::UCOMI;
6919 CC = ISD::SETEQ;
6920 break;
6921 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006922 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006923 Opc = X86ISD::UCOMI;
6924 CC = ISD::SETLT;
6925 break;
6926 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006927 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006928 Opc = X86ISD::UCOMI;
6929 CC = ISD::SETLE;
6930 break;
6931 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006932 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006933 Opc = X86ISD::UCOMI;
6934 CC = ISD::SETGT;
6935 break;
6936 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006937 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006938 Opc = X86ISD::UCOMI;
6939 CC = ISD::SETGE;
6940 break;
6941 case Intrinsic::x86_sse_ucomineq_ss:
6942 case Intrinsic::x86_sse2_ucomineq_sd:
6943 Opc = X86ISD::UCOMI;
6944 CC = ISD::SETNE;
6945 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006946 }
Evan Cheng734503b2006-09-11 02:19:56 +00006947
Dan Gohman475871a2008-07-27 21:46:04 +00006948 SDValue LHS = Op.getOperand(1);
6949 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006950 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006951 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6953 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6954 DAG.getConstant(X86CC, MVT::i8), Cond);
6955 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006956 }
Eric Christopher71c67532009-07-29 00:28:05 +00006957 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006958 // an integer value, not just an instruction so lower it to the ptest
6959 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006960 case Intrinsic::x86_sse41_ptestz:
6961 case Intrinsic::x86_sse41_ptestc:
6962 case Intrinsic::x86_sse41_ptestnzc:{
6963 unsigned X86CC = 0;
6964 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006965 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006966 case Intrinsic::x86_sse41_ptestz:
6967 // ZF = 1
6968 X86CC = X86::COND_E;
6969 break;
6970 case Intrinsic::x86_sse41_ptestc:
6971 // CF = 1
6972 X86CC = X86::COND_B;
6973 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006974 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006975 // ZF and CF = 0
6976 X86CC = X86::COND_A;
6977 break;
6978 }
Eric Christopherfd179292009-08-27 18:07:15 +00006979
Eric Christopher71c67532009-07-29 00:28:05 +00006980 SDValue LHS = Op.getOperand(1);
6981 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6983 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6984 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6985 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006986 }
Evan Cheng5759f972008-05-04 09:15:50 +00006987
6988 // Fix vector shift instructions where the last operand is a non-immediate
6989 // i32 value.
6990 case Intrinsic::x86_sse2_pslli_w:
6991 case Intrinsic::x86_sse2_pslli_d:
6992 case Intrinsic::x86_sse2_pslli_q:
6993 case Intrinsic::x86_sse2_psrli_w:
6994 case Intrinsic::x86_sse2_psrli_d:
6995 case Intrinsic::x86_sse2_psrli_q:
6996 case Intrinsic::x86_sse2_psrai_w:
6997 case Intrinsic::x86_sse2_psrai_d:
6998 case Intrinsic::x86_mmx_pslli_w:
6999 case Intrinsic::x86_mmx_pslli_d:
7000 case Intrinsic::x86_mmx_pslli_q:
7001 case Intrinsic::x86_mmx_psrli_w:
7002 case Intrinsic::x86_mmx_psrli_d:
7003 case Intrinsic::x86_mmx_psrli_q:
7004 case Intrinsic::x86_mmx_psrai_w:
7005 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007006 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007007 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007008 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007009
7010 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007012 switch (IntNo) {
7013 case Intrinsic::x86_sse2_pslli_w:
7014 NewIntNo = Intrinsic::x86_sse2_psll_w;
7015 break;
7016 case Intrinsic::x86_sse2_pslli_d:
7017 NewIntNo = Intrinsic::x86_sse2_psll_d;
7018 break;
7019 case Intrinsic::x86_sse2_pslli_q:
7020 NewIntNo = Intrinsic::x86_sse2_psll_q;
7021 break;
7022 case Intrinsic::x86_sse2_psrli_w:
7023 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7024 break;
7025 case Intrinsic::x86_sse2_psrli_d:
7026 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7027 break;
7028 case Intrinsic::x86_sse2_psrli_q:
7029 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7030 break;
7031 case Intrinsic::x86_sse2_psrai_w:
7032 NewIntNo = Intrinsic::x86_sse2_psra_w;
7033 break;
7034 case Intrinsic::x86_sse2_psrai_d:
7035 NewIntNo = Intrinsic::x86_sse2_psra_d;
7036 break;
7037 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007039 switch (IntNo) {
7040 case Intrinsic::x86_mmx_pslli_w:
7041 NewIntNo = Intrinsic::x86_mmx_psll_w;
7042 break;
7043 case Intrinsic::x86_mmx_pslli_d:
7044 NewIntNo = Intrinsic::x86_mmx_psll_d;
7045 break;
7046 case Intrinsic::x86_mmx_pslli_q:
7047 NewIntNo = Intrinsic::x86_mmx_psll_q;
7048 break;
7049 case Intrinsic::x86_mmx_psrli_w:
7050 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7051 break;
7052 case Intrinsic::x86_mmx_psrli_d:
7053 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7054 break;
7055 case Intrinsic::x86_mmx_psrli_q:
7056 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7057 break;
7058 case Intrinsic::x86_mmx_psrai_w:
7059 NewIntNo = Intrinsic::x86_mmx_psra_w;
7060 break;
7061 case Intrinsic::x86_mmx_psrai_d:
7062 NewIntNo = Intrinsic::x86_mmx_psra_d;
7063 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007064 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007065 }
7066 break;
7067 }
7068 }
Mon P Wangefa42202009-09-03 19:56:25 +00007069
7070 // The vector shift intrinsics with scalars uses 32b shift amounts but
7071 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7072 // to be zero.
7073 SDValue ShOps[4];
7074 ShOps[0] = ShAmt;
7075 ShOps[1] = DAG.getConstant(0, MVT::i32);
7076 if (ShAmtVT == MVT::v4i32) {
7077 ShOps[2] = DAG.getUNDEF(MVT::i32);
7078 ShOps[3] = DAG.getUNDEF(MVT::i32);
7079 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7080 } else {
7081 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7082 }
7083
Owen Andersone50ed302009-08-10 22:56:29 +00007084 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007085 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007087 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007088 Op.getOperand(1), ShAmt);
7089 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007090 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007091}
Evan Cheng72261582005-12-20 06:22:03 +00007092
Dan Gohmand858e902010-04-17 15:26:15 +00007093SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7094 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007095 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7096 MFI->setReturnAddressIsTaken(true);
7097
Bill Wendling64e87322009-01-16 19:25:27 +00007098 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007099 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007100
7101 if (Depth > 0) {
7102 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7103 SDValue Offset =
7104 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007106 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007107 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007108 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007109 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007110 }
7111
7112 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007113 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007114 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007115 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007116}
7117
Dan Gohmand858e902010-04-17 15:26:15 +00007118SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007119 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7120 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007121
Owen Andersone50ed302009-08-10 22:56:29 +00007122 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007123 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007124 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7125 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007126 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007127 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007128 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7129 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007130 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007131}
7132
Dan Gohman475871a2008-07-27 21:46:04 +00007133SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007134 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007135 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007136}
7137
Dan Gohmand858e902010-04-17 15:26:15 +00007138SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007139 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007140 SDValue Chain = Op.getOperand(0);
7141 SDValue Offset = Op.getOperand(1);
7142 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007143 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007144
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007145 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7146 getPointerTy());
7147 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007148
Dale Johannesene4d209d2009-02-03 20:21:25 +00007149 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007150 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007151 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007152 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007153 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007154 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007155
Dale Johannesene4d209d2009-02-03 20:21:25 +00007156 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007158 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007159}
7160
Dan Gohman475871a2008-07-27 21:46:04 +00007161SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007162 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007163 SDValue Root = Op.getOperand(0);
7164 SDValue Trmp = Op.getOperand(1); // trampoline
7165 SDValue FPtr = Op.getOperand(2); // nested function
7166 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007167 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007168
Dan Gohman69de1932008-02-06 22:27:42 +00007169 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007170
7171 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007172 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007173
7174 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007175 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7176 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007177
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007178 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7179 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007180
7181 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7182
7183 // Load the pointer to the nested function into R11.
7184 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007185 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007186 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007187 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007188
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7190 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007191 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7192 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007193
7194 // Load the 'nest' parameter value into R10.
7195 // R10 is specified in X86CallingConv.td
7196 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7198 DAG.getConstant(10, MVT::i64));
7199 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007200 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007201
Owen Anderson825b72b2009-08-11 20:47:22 +00007202 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7203 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007204 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7205 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007206
7207 // Jump to the nested function.
7208 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007209 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7210 DAG.getConstant(20, MVT::i64));
7211 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007212 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007213
7214 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7216 DAG.getConstant(22, MVT::i64));
7217 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007218 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007219
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007221 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007222 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007224 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007225 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007226 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007227 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007228
7229 switch (CC) {
7230 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007231 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007232 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233 case CallingConv::X86_StdCall: {
7234 // Pass 'nest' parameter in ECX.
7235 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007236 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237
7238 // Check that ECX wasn't needed by an 'inreg' parameter.
7239 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007240 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007241
Chris Lattner58d74912008-03-12 17:45:29 +00007242 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007243 unsigned InRegCount = 0;
7244 unsigned Idx = 1;
7245
7246 for (FunctionType::param_iterator I = FTy->param_begin(),
7247 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007248 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007249 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007250 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007251
7252 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007253 report_fatal_error("Nest register in use - reduce number of inreg"
7254 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007255 }
7256 }
7257 break;
7258 }
7259 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007260 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007261 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007262 // Pass 'nest' parameter in EAX.
7263 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007264 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007265 break;
7266 }
7267
Dan Gohman475871a2008-07-27 21:46:04 +00007268 SDValue OutChains[4];
7269 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007270
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7272 DAG.getConstant(10, MVT::i32));
7273 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007274
Chris Lattnera62fe662010-02-05 19:20:30 +00007275 // This is storing the opcode for MOV32ri.
7276 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007277 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007278 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007279 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007280 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007281
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7283 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007284 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7285 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007286
Chris Lattnera62fe662010-02-05 19:20:30 +00007287 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7289 DAG.getConstant(5, MVT::i32));
7290 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007291 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007292
Owen Anderson825b72b2009-08-11 20:47:22 +00007293 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7294 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007295 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7296 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007297
Dan Gohman475871a2008-07-27 21:46:04 +00007298 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007299 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007300 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007301 }
7302}
7303
Dan Gohmand858e902010-04-17 15:26:15 +00007304SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7305 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007306 /*
7307 The rounding mode is in bits 11:10 of FPSR, and has the following
7308 settings:
7309 00 Round to nearest
7310 01 Round to -inf
7311 10 Round to +inf
7312 11 Round to 0
7313
7314 FLT_ROUNDS, on the other hand, expects the following:
7315 -1 Undefined
7316 0 Round to 0
7317 1 Round to nearest
7318 2 Round to +inf
7319 3 Round to -inf
7320
7321 To perform the conversion, we do:
7322 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7323 */
7324
7325 MachineFunction &MF = DAG.getMachineFunction();
7326 const TargetMachine &TM = MF.getTarget();
7327 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7328 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007329 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007330 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007331
7332 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007333 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007334 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007335
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007337 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007338
7339 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007340 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7341 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007342
7343 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007344 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 DAG.getNode(ISD::SRL, dl, MVT::i16,
7346 DAG.getNode(ISD::AND, dl, MVT::i16,
7347 CWD, DAG.getConstant(0x800, MVT::i16)),
7348 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007349 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 DAG.getNode(ISD::SRL, dl, MVT::i16,
7351 DAG.getNode(ISD::AND, dl, MVT::i16,
7352 CWD, DAG.getConstant(0x400, MVT::i16)),
7353 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007354
Dan Gohman475871a2008-07-27 21:46:04 +00007355 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 DAG.getNode(ISD::AND, dl, MVT::i16,
7357 DAG.getNode(ISD::ADD, dl, MVT::i16,
7358 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7359 DAG.getConstant(1, MVT::i16)),
7360 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007361
7362
Duncan Sands83ec4b62008-06-06 12:08:01 +00007363 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007364 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007365}
7366
Dan Gohmand858e902010-04-17 15:26:15 +00007367SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007368 EVT VT = Op.getValueType();
7369 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007370 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007371 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007372
7373 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007375 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007378 }
Evan Cheng18efe262007-12-14 02:13:44 +00007379
Evan Cheng152804e2007-12-14 08:30:15 +00007380 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007382 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007383
7384 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007385 SDValue Ops[] = {
7386 Op,
7387 DAG.getConstant(NumBits+NumBits-1, OpVT),
7388 DAG.getConstant(X86::COND_E, MVT::i8),
7389 Op.getValue(1)
7390 };
7391 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007392
7393 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007395
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 if (VT == MVT::i8)
7397 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007398 return Op;
7399}
7400
Dan Gohmand858e902010-04-17 15:26:15 +00007401SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007402 EVT VT = Op.getValueType();
7403 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007404 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007405 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007406
7407 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 if (VT == MVT::i8) {
7409 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007411 }
Evan Cheng152804e2007-12-14 08:30:15 +00007412
7413 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007416
7417 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007418 SDValue Ops[] = {
7419 Op,
7420 DAG.getConstant(NumBits, OpVT),
7421 DAG.getConstant(X86::COND_E, MVT::i8),
7422 Op.getValue(1)
7423 };
7424 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007425
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 if (VT == MVT::i8)
7427 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007428 return Op;
7429}
7430
Dan Gohmand858e902010-04-17 15:26:15 +00007431SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007432 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007434 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007435
Mon P Wangaf9b9522008-12-18 21:42:19 +00007436 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7437 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7438 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7439 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7440 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7441 //
7442 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7443 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7444 // return AloBlo + AloBhi + AhiBlo;
7445
7446 SDValue A = Op.getOperand(0);
7447 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007448
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7451 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7454 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007455 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007456 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007457 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007460 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007463 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7466 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7469 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7471 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007472 return Res;
7473}
7474
7475
Dan Gohmand858e902010-04-17 15:26:15 +00007476SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007477 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7478 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007479 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7480 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007481 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007482 SDValue LHS = N->getOperand(0);
7483 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007484 unsigned BaseOp = 0;
7485 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007486 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007487
7488 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007489 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007490 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007491 // A subtract of one will be selected as a INC. Note that INC doesn't
7492 // set CF, so we can't do this for UADDO.
7493 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7494 if (C->getAPIntValue() == 1) {
7495 BaseOp = X86ISD::INC;
7496 Cond = X86::COND_O;
7497 break;
7498 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007499 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007500 Cond = X86::COND_O;
7501 break;
7502 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007503 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007504 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007505 break;
7506 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007507 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7508 // set CF, so we can't do this for USUBO.
7509 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7510 if (C->getAPIntValue() == 1) {
7511 BaseOp = X86ISD::DEC;
7512 Cond = X86::COND_O;
7513 break;
7514 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007515 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007516 Cond = X86::COND_O;
7517 break;
7518 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007519 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007520 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007521 break;
7522 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007523 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007524 Cond = X86::COND_O;
7525 break;
7526 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007527 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007528 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007529 break;
7530 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007531
Bill Wendling61edeb52008-12-02 01:06:39 +00007532 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007534 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007535
Bill Wendling61edeb52008-12-02 01:06:39 +00007536 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007539
Bill Wendling61edeb52008-12-02 01:06:39 +00007540 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7541 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007542}
7543
Eric Christopher9a9d2752010-07-22 02:48:34 +00007544SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7545 DebugLoc dl = Op.getDebugLoc();
7546
7547 if (!Subtarget->hasSSE2())
7548 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
7549 DAG.getConstant(0, MVT::i32));
7550
7551 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
7552 if(!isDev)
7553 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7554 else {
7555 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7556 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7557 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7558 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7559
7560 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7561 if (!Op1 && !Op2 && !Op3 && Op4)
7562 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7563
7564 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7565 if (Op1 && !Op2 && !Op3 && !Op4)
7566 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7567
7568 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7569 // (MFENCE)>;
7570 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
7571 }
7572}
7573
Dan Gohmand858e902010-04-17 15:26:15 +00007574SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007575 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007576 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007577 unsigned Reg = 0;
7578 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007580 default:
7581 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 case MVT::i8: Reg = X86::AL; size = 1; break;
7583 case MVT::i16: Reg = X86::AX; size = 2; break;
7584 case MVT::i32: Reg = X86::EAX; size = 4; break;
7585 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007586 assert(Subtarget->is64Bit() && "Node not type legal!");
7587 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007588 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007589 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007590 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007591 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007592 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007593 Op.getOperand(1),
7594 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007596 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007599 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007600 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007601 return cpOut;
7602}
7603
Duncan Sands1607f052008-12-01 11:39:25 +00007604SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007605 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007606 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007608 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007609 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7612 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007613 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7615 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007616 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007618 rdx.getValue(1)
7619 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007621}
7622
Dale Johannesen7d07b482010-05-21 00:52:33 +00007623SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7624 SelectionDAG &DAG) const {
7625 EVT SrcVT = Op.getOperand(0).getValueType();
7626 EVT DstVT = Op.getValueType();
7627 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7628 Subtarget->hasMMX() && !DisableMMX) &&
7629 "Unexpected custom BIT_CONVERT");
7630 assert((DstVT == MVT::i64 ||
7631 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7632 "Unexpected custom BIT_CONVERT");
7633 // i64 <=> MMX conversions are Legal.
7634 if (SrcVT==MVT::i64 && DstVT.isVector())
7635 return Op;
7636 if (DstVT==MVT::i64 && SrcVT.isVector())
7637 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007638 // MMX <=> MMX conversions are Legal.
7639 if (SrcVT.isVector() && DstVT.isVector())
7640 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007641 // All other conversions need to be expanded.
7642 return SDValue();
7643}
Dan Gohmand858e902010-04-17 15:26:15 +00007644SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007645 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007646 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007647 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007648 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007649 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007650 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007651 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007652 Node->getOperand(0),
7653 Node->getOperand(1), negOp,
7654 cast<AtomicSDNode>(Node)->getSrcValue(),
7655 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007656}
7657
Evan Cheng0db9fe62006-04-25 20:13:52 +00007658/// LowerOperation - Provide custom lowering hooks for some operations.
7659///
Dan Gohmand858e902010-04-17 15:26:15 +00007660SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007661 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007662 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007663 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007664 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7665 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007667 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7669 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7670 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7671 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7672 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7673 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007674 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007675 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007676 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007677 case ISD::SHL_PARTS:
7678 case ISD::SRA_PARTS:
7679 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7680 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007681 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007682 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007683 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684 case ISD::FABS: return LowerFABS(Op, DAG);
7685 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007686 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007687 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007688 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007689 case ISD::SELECT: return LowerSELECT(Op, DAG);
7690 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007691 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007692 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007693 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007694 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007696 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7697 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007698 case ISD::FRAME_TO_ARGS_OFFSET:
7699 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007700 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007701 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007702 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007703 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007704 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7705 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007706 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007707 case ISD::SADDO:
7708 case ISD::UADDO:
7709 case ISD::SSUBO:
7710 case ISD::USUBO:
7711 case ISD::SMULO:
7712 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007713 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007714 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007715 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007716}
7717
Duncan Sands1607f052008-12-01 11:39:25 +00007718void X86TargetLowering::
7719ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007720 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007721 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007722 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007724
7725 SDValue Chain = Node->getOperand(0);
7726 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007728 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007730 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007731 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007733 SDValue Result =
7734 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7735 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007736 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007738 Results.push_back(Result.getValue(2));
7739}
7740
Duncan Sands126d9072008-07-04 11:47:58 +00007741/// ReplaceNodeResults - Replace a node with an illegal result type
7742/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007743void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7744 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007745 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007746 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007747 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007748 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007749 assert(false && "Do not know how to custom type legalize this operation!");
7750 return;
7751 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007752 std::pair<SDValue,SDValue> Vals =
7753 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007754 SDValue FIST = Vals.first, StackSlot = Vals.second;
7755 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007756 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007757 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007758 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7759 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007760 }
7761 return;
7762 }
7763 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007764 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007765 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007766 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007767 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007768 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007770 eax.getValue(2));
7771 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7772 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007773 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007774 Results.push_back(edx.getValue(1));
7775 return;
7776 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007777 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007778 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007780 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7782 DAG.getConstant(0, MVT::i32));
7783 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7784 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007785 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7786 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007787 cpInL.getValue(1));
7788 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7790 DAG.getConstant(0, MVT::i32));
7791 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7792 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007793 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007794 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007795 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007796 swapInL.getValue(1));
7797 SDValue Ops[] = { swapInH.getValue(0),
7798 N->getOperand(1),
7799 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007801 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007802 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007804 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007805 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007806 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007808 Results.push_back(cpOutH.getValue(1));
7809 return;
7810 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007811 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007812 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7813 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007814 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007815 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7816 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007817 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007818 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7819 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007820 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007821 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7822 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007823 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007824 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7825 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007826 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007827 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7828 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007829 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007830 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7831 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007832 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007833}
7834
Evan Cheng72261582005-12-20 06:22:03 +00007835const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7836 switch (Opcode) {
7837 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007838 case X86ISD::BSF: return "X86ISD::BSF";
7839 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007840 case X86ISD::SHLD: return "X86ISD::SHLD";
7841 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007842 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007843 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007844 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007845 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007846 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007847 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007848 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7849 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7850 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007851 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007852 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007853 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007854 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007855 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007856 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007857 case X86ISD::COMI: return "X86ISD::COMI";
7858 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007859 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007860 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007861 case X86ISD::CMOV: return "X86ISD::CMOV";
7862 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007863 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007864 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7865 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007866 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007867 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007868 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007869 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007870 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007871 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7872 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007873 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007874 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007875 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007876 case X86ISD::FMAX: return "X86ISD::FMAX";
7877 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007878 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7879 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007880 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007881 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007882 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007883 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007884 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007885 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007886 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7887 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007888 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7889 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7890 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7891 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7892 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7893 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007894 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7895 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007896 case X86ISD::VSHL: return "X86ISD::VSHL";
7897 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007898 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7899 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7900 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7901 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7902 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7903 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7904 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7905 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7906 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7907 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007908 case X86ISD::ADD: return "X86ISD::ADD";
7909 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007910 case X86ISD::SMUL: return "X86ISD::SMUL";
7911 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007912 case X86ISD::INC: return "X86ISD::INC";
7913 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007914 case X86ISD::OR: return "X86ISD::OR";
7915 case X86ISD::XOR: return "X86ISD::XOR";
7916 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007917 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007918 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007919 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007920 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007921 }
7922}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007923
Chris Lattnerc9addb72007-03-30 23:15:24 +00007924// isLegalAddressingMode - Return true if the addressing mode represented
7925// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007926bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007927 const Type *Ty) const {
7928 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007929 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007930
Chris Lattnerc9addb72007-03-30 23:15:24 +00007931 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007932 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007933 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007934
Chris Lattnerc9addb72007-03-30 23:15:24 +00007935 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007936 unsigned GVFlags =
7937 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007938
Chris Lattnerdfed4132009-07-10 07:38:24 +00007939 // If a reference to this global requires an extra load, we can't fold it.
7940 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007941 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007942
Chris Lattnerdfed4132009-07-10 07:38:24 +00007943 // If BaseGV requires a register for the PIC base, we cannot also have a
7944 // BaseReg specified.
7945 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007946 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007947
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007948 // If lower 4G is not available, then we must use rip-relative addressing.
7949 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7950 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007952
Chris Lattnerc9addb72007-03-30 23:15:24 +00007953 switch (AM.Scale) {
7954 case 0:
7955 case 1:
7956 case 2:
7957 case 4:
7958 case 8:
7959 // These scales always work.
7960 break;
7961 case 3:
7962 case 5:
7963 case 9:
7964 // These scales are formed with basereg+scalereg. Only accept if there is
7965 // no basereg yet.
7966 if (AM.HasBaseReg)
7967 return false;
7968 break;
7969 default: // Other stuff never works.
7970 return false;
7971 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007972
Chris Lattnerc9addb72007-03-30 23:15:24 +00007973 return true;
7974}
7975
7976
Evan Cheng2bd122c2007-10-26 01:56:11 +00007977bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007978 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007979 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007980 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7981 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007982 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007983 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007984 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007985}
7986
Owen Andersone50ed302009-08-10 22:56:29 +00007987bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007988 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007989 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007990 unsigned NumBits1 = VT1.getSizeInBits();
7991 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007992 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007993 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007994 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007995}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007996
Dan Gohman97121ba2009-04-08 00:15:30 +00007997bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007998 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007999 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008000}
8001
Owen Andersone50ed302009-08-10 22:56:29 +00008002bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008003 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008005}
8006
Owen Andersone50ed302009-08-10 22:56:29 +00008007bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008008 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008010}
8011
Evan Cheng60c07e12006-07-05 22:17:51 +00008012/// isShuffleMaskLegal - Targets can use this to indicate that they only
8013/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8014/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8015/// are assumed to be legal.
8016bool
Eric Christopherfd179292009-08-27 18:07:15 +00008017X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008018 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008019 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008020 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008021 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008022
Nate Begemana09008b2009-10-19 02:17:23 +00008023 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008024 return (VT.getVectorNumElements() == 2 ||
8025 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8026 isMOVLMask(M, VT) ||
8027 isSHUFPMask(M, VT) ||
8028 isPSHUFDMask(M, VT) ||
8029 isPSHUFHWMask(M, VT) ||
8030 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008031 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008032 isUNPCKLMask(M, VT) ||
8033 isUNPCKHMask(M, VT) ||
8034 isUNPCKL_v_undef_Mask(M, VT) ||
8035 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008036}
8037
Dan Gohman7d8143f2008-04-09 20:09:42 +00008038bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008039X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008040 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008041 unsigned NumElts = VT.getVectorNumElements();
8042 // FIXME: This collection of masks seems suspect.
8043 if (NumElts == 2)
8044 return true;
8045 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8046 return (isMOVLMask(Mask, VT) ||
8047 isCommutedMOVLMask(Mask, VT, true) ||
8048 isSHUFPMask(Mask, VT) ||
8049 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008050 }
8051 return false;
8052}
8053
8054//===----------------------------------------------------------------------===//
8055// X86 Scheduler Hooks
8056//===----------------------------------------------------------------------===//
8057
Mon P Wang63307c32008-05-05 19:05:59 +00008058// private utility function
8059MachineBasicBlock *
8060X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8061 MachineBasicBlock *MBB,
8062 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008063 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008064 unsigned LoadOpc,
8065 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008066 unsigned notOpc,
8067 unsigned EAXreg,
8068 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008069 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008070 // For the atomic bitwise operator, we generate
8071 // thisMBB:
8072 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008073 // ld t1 = [bitinstr.addr]
8074 // op t2 = t1, [bitinstr.val]
8075 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008076 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8077 // bz newMBB
8078 // fallthrough -->nextMBB
8079 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8080 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008081 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008082 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008083
Mon P Wang63307c32008-05-05 19:05:59 +00008084 /// First build the CFG
8085 MachineFunction *F = MBB->getParent();
8086 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008087 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8088 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8089 F->insert(MBBIter, newMBB);
8090 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008091
Dan Gohman14152b42010-07-06 20:24:04 +00008092 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8093 nextMBB->splice(nextMBB->begin(), thisMBB,
8094 llvm::next(MachineBasicBlock::iterator(bInstr)),
8095 thisMBB->end());
8096 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008097
Mon P Wang63307c32008-05-05 19:05:59 +00008098 // Update thisMBB to fall through to newMBB
8099 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008100
Mon P Wang63307c32008-05-05 19:05:59 +00008101 // newMBB jumps to itself and fall through to nextMBB
8102 newMBB->addSuccessor(nextMBB);
8103 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008104
Mon P Wang63307c32008-05-05 19:05:59 +00008105 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008106 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008107 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008109 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008110 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008111 int numArgs = bInstr->getNumOperands() - 1;
8112 for (int i=0; i < numArgs; ++i)
8113 argOpers[i] = &bInstr->getOperand(i+1);
8114
8115 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008116 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008117 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008118
Dale Johannesen140be2d2008-08-19 18:47:28 +00008119 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008121 for (int i=0; i <= lastAddrIndx; ++i)
8122 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008123
Dale Johannesen140be2d2008-08-19 18:47:28 +00008124 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008125 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008126 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008128 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008129 tt = t1;
8130
Dale Johannesen140be2d2008-08-19 18:47:28 +00008131 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008132 assert((argOpers[valArgIndx]->isReg() ||
8133 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008134 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008135 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008136 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008137 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008138 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008139 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008140 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008141
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008142 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008143 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008146 for (int i=0; i <= lastAddrIndx; ++i)
8147 (*MIB).addOperand(*argOpers[i]);
8148 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008149 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008150 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8151 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008152
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008153 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008154 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008155
Mon P Wang63307c32008-05-05 19:05:59 +00008156 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008157 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008158
Dan Gohman14152b42010-07-06 20:24:04 +00008159 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008160 return nextMBB;
8161}
8162
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008163// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008164MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8166 MachineBasicBlock *MBB,
8167 unsigned regOpcL,
8168 unsigned regOpcH,
8169 unsigned immOpcL,
8170 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008171 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 // For the atomic bitwise operator, we generate
8173 // thisMBB (instructions are in pairs, except cmpxchg8b)
8174 // ld t1,t2 = [bitinstr.addr]
8175 // newMBB:
8176 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8177 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008178 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008179 // mov ECX, EBX <- t5, t6
8180 // mov EAX, EDX <- t1, t2
8181 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8182 // mov t3, t4 <- EAX, EDX
8183 // bz newMBB
8184 // result in out1, out2
8185 // fallthrough -->nextMBB
8186
8187 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8188 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 const unsigned NotOpc = X86::NOT32r;
8190 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8191 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8192 MachineFunction::iterator MBBIter = MBB;
8193 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008194
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008195 /// First build the CFG
8196 MachineFunction *F = MBB->getParent();
8197 MachineBasicBlock *thisMBB = MBB;
8198 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8199 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8200 F->insert(MBBIter, newMBB);
8201 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008202
Dan Gohman14152b42010-07-06 20:24:04 +00008203 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8204 nextMBB->splice(nextMBB->begin(), thisMBB,
8205 llvm::next(MachineBasicBlock::iterator(bInstr)),
8206 thisMBB->end());
8207 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008208
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209 // Update thisMBB to fall through to newMBB
8210 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008211
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 // newMBB jumps to itself and fall through to nextMBB
8213 newMBB->addSuccessor(nextMBB);
8214 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 // Insert instructions into newMBB based on incoming instruction
8218 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008219 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008220 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008221 MachineOperand& dest1Oper = bInstr->getOperand(0);
8222 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008223 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8224 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 argOpers[i] = &bInstr->getOperand(i+2);
8226
Dan Gohman71ea4e52010-05-14 21:01:44 +00008227 // We use some of the operands multiple times, so conservatively just
8228 // clear any kill flags that might be present.
8229 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8230 argOpers[i]->setIsKill(false);
8231 }
8232
Evan Chengad5b52f2010-01-08 19:14:57 +00008233 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008234 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008235
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 for (int i=0; i <= lastAddrIndx; ++i)
8239 (*MIB).addOperand(*argOpers[i]);
8240 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008241 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008242 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008243 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008244 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008245 MachineOperand newOp3 = *(argOpers[3]);
8246 if (newOp3.isImm())
8247 newOp3.setImm(newOp3.getImm()+4);
8248 else
8249 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008250 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008251 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008252
8253 // t3/4 are defined later, at the bottom of the loop
8254 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8255 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008256 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008257 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008258 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008259 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8260
Evan Cheng306b4ca2010-01-08 23:41:50 +00008261 // The subsequent operations should be using the destination registers of
8262 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008263 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008264 t1 = F->getRegInfo().createVirtualRegister(RC);
8265 t2 = F->getRegInfo().createVirtualRegister(RC);
8266 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8267 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008268 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008269 t1 = dest1Oper.getReg();
8270 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008271 }
8272
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008273 int valArgIndx = lastAddrIndx + 1;
8274 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008275 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008276 "invalid operand");
8277 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8278 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008279 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008280 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008281 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008282 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008283 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008284 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008285 (*MIB).addOperand(*argOpers[valArgIndx]);
8286 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008287 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008288 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008289 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008290 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008291 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008292 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008293 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008294 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008295 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008296 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008297
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008298 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008299 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008300 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008301 MIB.addReg(t2);
8302
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008303 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008304 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008305 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008306 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008307
Dale Johannesene4d209d2009-02-03 20:21:25 +00008308 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008309 for (int i=0; i <= lastAddrIndx; ++i)
8310 (*MIB).addOperand(*argOpers[i]);
8311
8312 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008313 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8314 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008315
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008316 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008317 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008318 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008319 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008320
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008321 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008322 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008323
Dan Gohman14152b42010-07-06 20:24:04 +00008324 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008325 return nextMBB;
8326}
8327
8328// private utility function
8329MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008330X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8331 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008332 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008333 // For the atomic min/max operator, we generate
8334 // thisMBB:
8335 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008336 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008337 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008338 // cmp t1, t2
8339 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008340 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008341 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8342 // bz newMBB
8343 // fallthrough -->nextMBB
8344 //
8345 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8346 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008347 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008348 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008349
Mon P Wang63307c32008-05-05 19:05:59 +00008350 /// First build the CFG
8351 MachineFunction *F = MBB->getParent();
8352 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008353 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8354 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8355 F->insert(MBBIter, newMBB);
8356 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008357
Dan Gohman14152b42010-07-06 20:24:04 +00008358 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8359 nextMBB->splice(nextMBB->begin(), thisMBB,
8360 llvm::next(MachineBasicBlock::iterator(mInstr)),
8361 thisMBB->end());
8362 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008363
Mon P Wang63307c32008-05-05 19:05:59 +00008364 // Update thisMBB to fall through to newMBB
8365 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008366
Mon P Wang63307c32008-05-05 19:05:59 +00008367 // newMBB jumps to newMBB and fall through to nextMBB
8368 newMBB->addSuccessor(nextMBB);
8369 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008370
Dale Johannesene4d209d2009-02-03 20:21:25 +00008371 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008372 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008373 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008374 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008375 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008376 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008377 int numArgs = mInstr->getNumOperands() - 1;
8378 for (int i=0; i < numArgs; ++i)
8379 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008380
Mon P Wang63307c32008-05-05 19:05:59 +00008381 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008382 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008383 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008384
Mon P Wangab3e7472008-05-05 22:56:23 +00008385 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008386 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008387 for (int i=0; i <= lastAddrIndx; ++i)
8388 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008389
Mon P Wang63307c32008-05-05 19:05:59 +00008390 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008391 assert((argOpers[valArgIndx]->isReg() ||
8392 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008393 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008394
8395 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008396 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008397 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008398 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008399 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008400 (*MIB).addOperand(*argOpers[valArgIndx]);
8401
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008402 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008403 MIB.addReg(t1);
8404
Dale Johannesene4d209d2009-02-03 20:21:25 +00008405 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008406 MIB.addReg(t1);
8407 MIB.addReg(t2);
8408
8409 // Generate movc
8410 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008411 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008412 MIB.addReg(t2);
8413 MIB.addReg(t1);
8414
8415 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008416 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008417 for (int i=0; i <= lastAddrIndx; ++i)
8418 (*MIB).addOperand(*argOpers[i]);
8419 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008420 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008421 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8422 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008423
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008424 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008425 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008426
Mon P Wang63307c32008-05-05 19:05:59 +00008427 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008428 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008429
Dan Gohman14152b42010-07-06 20:24:04 +00008430 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008431 return nextMBB;
8432}
8433
Eric Christopherf83a5de2009-08-27 18:08:16 +00008434// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8435// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008436MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008437X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008438 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008439
Eric Christopherb120ab42009-08-18 22:50:32 +00008440 DebugLoc dl = MI->getDebugLoc();
8441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8442
8443 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008444 if (memArg)
8445 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8446 else
8447 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008448
8449 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8450
8451 for (unsigned i = 0; i < numArgs; ++i) {
8452 MachineOperand &Op = MI->getOperand(i+1);
8453
8454 if (!(Op.isReg() && Op.isImplicit()))
8455 MIB.addOperand(Op);
8456 }
8457
8458 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8459 .addReg(X86::XMM0);
8460
Dan Gohman14152b42010-07-06 20:24:04 +00008461 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008462
8463 return BB;
8464}
8465
8466MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008467X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8468 MachineInstr *MI,
8469 MachineBasicBlock *MBB) const {
8470 // Emit code to save XMM registers to the stack. The ABI says that the
8471 // number of registers to save is given in %al, so it's theoretically
8472 // possible to do an indirect jump trick to avoid saving all of them,
8473 // however this code takes a simpler approach and just executes all
8474 // of the stores if %al is non-zero. It's less code, and it's probably
8475 // easier on the hardware branch predictor, and stores aren't all that
8476 // expensive anyway.
8477
8478 // Create the new basic blocks. One block contains all the XMM stores,
8479 // and one block is the final destination regardless of whether any
8480 // stores were performed.
8481 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8482 MachineFunction *F = MBB->getParent();
8483 MachineFunction::iterator MBBIter = MBB;
8484 ++MBBIter;
8485 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8486 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8487 F->insert(MBBIter, XMMSaveMBB);
8488 F->insert(MBBIter, EndMBB);
8489
Dan Gohman14152b42010-07-06 20:24:04 +00008490 // Transfer the remainder of MBB and its successor edges to EndMBB.
8491 EndMBB->splice(EndMBB->begin(), MBB,
8492 llvm::next(MachineBasicBlock::iterator(MI)),
8493 MBB->end());
8494 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8495
Dan Gohmand6708ea2009-08-15 01:38:56 +00008496 // The original block will now fall through to the XMM save block.
8497 MBB->addSuccessor(XMMSaveMBB);
8498 // The XMMSaveMBB will fall through to the end block.
8499 XMMSaveMBB->addSuccessor(EndMBB);
8500
8501 // Now add the instructions.
8502 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8503 DebugLoc DL = MI->getDebugLoc();
8504
8505 unsigned CountReg = MI->getOperand(0).getReg();
8506 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8507 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8508
8509 if (!Subtarget->isTargetWin64()) {
8510 // If %al is 0, branch around the XMM save block.
8511 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008512 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008513 MBB->addSuccessor(EndMBB);
8514 }
8515
8516 // In the XMM save block, save all the XMM argument registers.
8517 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8518 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008519 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008520 F->getMachineMemOperand(
8521 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8522 MachineMemOperand::MOStore, Offset,
8523 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008524 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8525 .addFrameIndex(RegSaveFrameIndex)
8526 .addImm(/*Scale=*/1)
8527 .addReg(/*IndexReg=*/0)
8528 .addImm(/*Disp=*/Offset)
8529 .addReg(/*Segment=*/0)
8530 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008531 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008532 }
8533
Dan Gohman14152b42010-07-06 20:24:04 +00008534 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008535
8536 return EndMBB;
8537}
Mon P Wang63307c32008-05-05 19:05:59 +00008538
Evan Cheng60c07e12006-07-05 22:17:51 +00008539MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008540X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008541 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008542 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8543 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008544
Chris Lattner52600972009-09-02 05:57:00 +00008545 // To "insert" a SELECT_CC instruction, we actually have to insert the
8546 // diamond control-flow pattern. The incoming instruction knows the
8547 // destination vreg to set, the condition code register to branch on, the
8548 // true/false values to select between, and a branch opcode to use.
8549 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8550 MachineFunction::iterator It = BB;
8551 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008552
Chris Lattner52600972009-09-02 05:57:00 +00008553 // thisMBB:
8554 // ...
8555 // TrueVal = ...
8556 // cmpTY ccX, r1, r2
8557 // bCC copy1MBB
8558 // fallthrough --> copy0MBB
8559 MachineBasicBlock *thisMBB = BB;
8560 MachineFunction *F = BB->getParent();
8561 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8562 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008563 F->insert(It, copy0MBB);
8564 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008565
Bill Wendling730c07e2010-06-25 20:48:10 +00008566 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8567 // live into the sink and copy blocks.
8568 const MachineFunction *MF = BB->getParent();
8569 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8570 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008571
Dan Gohman14152b42010-07-06 20:24:04 +00008572 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8573 const MachineOperand &MO = MI->getOperand(I);
8574 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008575 unsigned Reg = MO.getReg();
8576 if (Reg != X86::EFLAGS) continue;
8577 copy0MBB->addLiveIn(Reg);
8578 sinkMBB->addLiveIn(Reg);
8579 }
8580
Dan Gohman14152b42010-07-06 20:24:04 +00008581 // Transfer the remainder of BB and its successor edges to sinkMBB.
8582 sinkMBB->splice(sinkMBB->begin(), BB,
8583 llvm::next(MachineBasicBlock::iterator(MI)),
8584 BB->end());
8585 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8586
8587 // Add the true and fallthrough blocks as its successors.
8588 BB->addSuccessor(copy0MBB);
8589 BB->addSuccessor(sinkMBB);
8590
8591 // Create the conditional branch instruction.
8592 unsigned Opc =
8593 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8594 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8595
Chris Lattner52600972009-09-02 05:57:00 +00008596 // copy0MBB:
8597 // %FalseValue = ...
8598 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008599 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008600
Chris Lattner52600972009-09-02 05:57:00 +00008601 // sinkMBB:
8602 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8603 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008604 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8605 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008606 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8607 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8608
Dan Gohman14152b42010-07-06 20:24:04 +00008609 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008610 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008611}
8612
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008613MachineBasicBlock *
8614X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008615 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008616 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8617 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008618
8619 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8620 // non-trivial part is impdef of ESP.
8621 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8622 // mingw-w64.
8623
Dan Gohman14152b42010-07-06 20:24:04 +00008624 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008625 .addExternalSymbol("_alloca")
8626 .addReg(X86::EAX, RegState::Implicit)
8627 .addReg(X86::ESP, RegState::Implicit)
8628 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8629 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8630
Dan Gohman14152b42010-07-06 20:24:04 +00008631 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008632 return BB;
8633}
Chris Lattner52600972009-09-02 05:57:00 +00008634
8635MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008636X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8637 MachineBasicBlock *BB) const {
8638 // This is pretty easy. We're taking the value that we received from
8639 // our load from the relocation, sticking it in either RDI (x86-64)
8640 // or EAX and doing an indirect call. The return value will then
8641 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008642 const X86InstrInfo *TII
8643 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008644 DebugLoc DL = MI->getDebugLoc();
8645 MachineFunction *F = BB->getParent();
8646
Eric Christopher54415362010-06-08 22:04:25 +00008647 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8648
Eric Christopher30ef0e52010-06-03 04:07:48 +00008649 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008650 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8651 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008652 .addReg(X86::RIP)
8653 .addImm(0).addReg(0)
8654 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8655 MI->getOperand(3).getTargetFlags())
8656 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008657 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008658 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008659 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008660 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8661 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008662 .addReg(0)
8663 .addImm(0).addReg(0)
8664 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8665 MI->getOperand(3).getTargetFlags())
8666 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008667 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008668 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008669 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008670 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8671 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008672 .addReg(TII->getGlobalBaseReg(F))
8673 .addImm(0).addReg(0)
8674 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8675 MI->getOperand(3).getTargetFlags())
8676 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008677 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008678 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008679 }
8680
Dan Gohman14152b42010-07-06 20:24:04 +00008681 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008682 return BB;
8683}
8684
8685MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008686X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008687 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008688 switch (MI->getOpcode()) {
8689 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008690 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008691 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008692 case X86::TLSCall_32:
8693 case X86::TLSCall_64:
8694 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008695 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008696 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008697 case X86::CMOV_FR32:
8698 case X86::CMOV_FR64:
8699 case X86::CMOV_V4F32:
8700 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008701 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008702 case X86::CMOV_GR16:
8703 case X86::CMOV_GR32:
8704 case X86::CMOV_RFP32:
8705 case X86::CMOV_RFP64:
8706 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008707 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008708
Dale Johannesen849f2142007-07-03 00:53:03 +00008709 case X86::FP32_TO_INT16_IN_MEM:
8710 case X86::FP32_TO_INT32_IN_MEM:
8711 case X86::FP32_TO_INT64_IN_MEM:
8712 case X86::FP64_TO_INT16_IN_MEM:
8713 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008714 case X86::FP64_TO_INT64_IN_MEM:
8715 case X86::FP80_TO_INT16_IN_MEM:
8716 case X86::FP80_TO_INT32_IN_MEM:
8717 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8719 DebugLoc DL = MI->getDebugLoc();
8720
Evan Cheng60c07e12006-07-05 22:17:51 +00008721 // Change the floating point control register to use "round towards zero"
8722 // mode when truncating to an integer value.
8723 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008724 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008725 addFrameReference(BuildMI(*BB, MI, DL,
8726 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008727
8728 // Load the old value of the high byte of the control word...
8729 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008730 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008731 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008732 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008733
8734 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008735 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008736 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008737
8738 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008739 addFrameReference(BuildMI(*BB, MI, DL,
8740 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008741
8742 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008743 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008744 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008745
8746 // Get the X86 opcode to use.
8747 unsigned Opc;
8748 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008749 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008750 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8751 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8752 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8753 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8754 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8755 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008756 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8757 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8758 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008759 }
8760
8761 X86AddressMode AM;
8762 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008763 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008764 AM.BaseType = X86AddressMode::RegBase;
8765 AM.Base.Reg = Op.getReg();
8766 } else {
8767 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008768 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008769 }
8770 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008771 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008772 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008773 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008774 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008775 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008776 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008777 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008778 AM.GV = Op.getGlobal();
8779 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008780 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008781 }
Dan Gohman14152b42010-07-06 20:24:04 +00008782 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008783 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008784
8785 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008786 addFrameReference(BuildMI(*BB, MI, DL,
8787 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008788
Dan Gohman14152b42010-07-06 20:24:04 +00008789 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008790 return BB;
8791 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008792 // String/text processing lowering.
8793 case X86::PCMPISTRM128REG:
8794 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8795 case X86::PCMPISTRM128MEM:
8796 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8797 case X86::PCMPESTRM128REG:
8798 return EmitPCMP(MI, BB, 5, false /* in mem */);
8799 case X86::PCMPESTRM128MEM:
8800 return EmitPCMP(MI, BB, 5, true /* in mem */);
8801
8802 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008803 case X86::ATOMAND32:
8804 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008805 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008806 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008807 X86::NOT32r, X86::EAX,
8808 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008809 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008810 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8811 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008812 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008813 X86::NOT32r, X86::EAX,
8814 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008815 case X86::ATOMXOR32:
8816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008817 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008818 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008819 X86::NOT32r, X86::EAX,
8820 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008821 case X86::ATOMNAND32:
8822 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008823 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008824 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008825 X86::NOT32r, X86::EAX,
8826 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008827 case X86::ATOMMIN32:
8828 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8829 case X86::ATOMMAX32:
8830 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8831 case X86::ATOMUMIN32:
8832 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8833 case X86::ATOMUMAX32:
8834 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008835
8836 case X86::ATOMAND16:
8837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8838 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008839 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008840 X86::NOT16r, X86::AX,
8841 X86::GR16RegisterClass);
8842 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008844 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008845 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008846 X86::NOT16r, X86::AX,
8847 X86::GR16RegisterClass);
8848 case X86::ATOMXOR16:
8849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8850 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008851 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008852 X86::NOT16r, X86::AX,
8853 X86::GR16RegisterClass);
8854 case X86::ATOMNAND16:
8855 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8856 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008857 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008858 X86::NOT16r, X86::AX,
8859 X86::GR16RegisterClass, true);
8860 case X86::ATOMMIN16:
8861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8862 case X86::ATOMMAX16:
8863 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8864 case X86::ATOMUMIN16:
8865 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8866 case X86::ATOMUMAX16:
8867 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8868
8869 case X86::ATOMAND8:
8870 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8871 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008872 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008873 X86::NOT8r, X86::AL,
8874 X86::GR8RegisterClass);
8875 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008876 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008877 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008878 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008879 X86::NOT8r, X86::AL,
8880 X86::GR8RegisterClass);
8881 case X86::ATOMXOR8:
8882 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8883 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008884 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008885 X86::NOT8r, X86::AL,
8886 X86::GR8RegisterClass);
8887 case X86::ATOMNAND8:
8888 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8889 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008890 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008891 X86::NOT8r, X86::AL,
8892 X86::GR8RegisterClass, true);
8893 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008894 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008895 case X86::ATOMAND64:
8896 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008897 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008898 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008899 X86::NOT64r, X86::RAX,
8900 X86::GR64RegisterClass);
8901 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008902 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8903 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008904 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008905 X86::NOT64r, X86::RAX,
8906 X86::GR64RegisterClass);
8907 case X86::ATOMXOR64:
8908 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008909 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008910 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008911 X86::NOT64r, X86::RAX,
8912 X86::GR64RegisterClass);
8913 case X86::ATOMNAND64:
8914 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8915 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008916 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008917 X86::NOT64r, X86::RAX,
8918 X86::GR64RegisterClass, true);
8919 case X86::ATOMMIN64:
8920 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8921 case X86::ATOMMAX64:
8922 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8923 case X86::ATOMUMIN64:
8924 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8925 case X86::ATOMUMAX64:
8926 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008927
8928 // This group does 64-bit operations on a 32-bit host.
8929 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008930 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008931 X86::AND32rr, X86::AND32rr,
8932 X86::AND32ri, X86::AND32ri,
8933 false);
8934 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008935 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008936 X86::OR32rr, X86::OR32rr,
8937 X86::OR32ri, X86::OR32ri,
8938 false);
8939 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008940 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008941 X86::XOR32rr, X86::XOR32rr,
8942 X86::XOR32ri, X86::XOR32ri,
8943 false);
8944 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008945 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008946 X86::AND32rr, X86::AND32rr,
8947 X86::AND32ri, X86::AND32ri,
8948 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008949 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008950 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008951 X86::ADD32rr, X86::ADC32rr,
8952 X86::ADD32ri, X86::ADC32ri,
8953 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008954 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008955 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008956 X86::SUB32rr, X86::SBB32rr,
8957 X86::SUB32ri, X86::SBB32ri,
8958 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008959 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008960 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008961 X86::MOV32rr, X86::MOV32rr,
8962 X86::MOV32ri, X86::MOV32ri,
8963 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008964 case X86::VASTART_SAVE_XMM_REGS:
8965 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008966 }
8967}
8968
8969//===----------------------------------------------------------------------===//
8970// X86 Optimization Hooks
8971//===----------------------------------------------------------------------===//
8972
Dan Gohman475871a2008-07-27 21:46:04 +00008973void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008974 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008975 APInt &KnownZero,
8976 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008977 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008978 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008979 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008980 assert((Opc >= ISD::BUILTIN_OP_END ||
8981 Opc == ISD::INTRINSIC_WO_CHAIN ||
8982 Opc == ISD::INTRINSIC_W_CHAIN ||
8983 Opc == ISD::INTRINSIC_VOID) &&
8984 "Should use MaskedValueIsZero if you don't know whether Op"
8985 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008986
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008987 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008988 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008989 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008990 case X86ISD::ADD:
8991 case X86ISD::SUB:
8992 case X86ISD::SMUL:
8993 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008994 case X86ISD::INC:
8995 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008996 case X86ISD::OR:
8997 case X86ISD::XOR:
8998 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008999 // These nodes' second result is a boolean.
9000 if (Op.getResNo() == 0)
9001 break;
9002 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009003 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009004 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9005 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009006 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009007 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009008}
Chris Lattner259e97c2006-01-31 19:43:35 +00009009
Evan Cheng206ee9d2006-07-07 08:33:52 +00009010/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009011/// node is a GlobalAddress + offset.
9012bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009013 const GlobalValue* &GA,
9014 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009015 if (N->getOpcode() == X86ISD::Wrapper) {
9016 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009017 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009018 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009019 return true;
9020 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009021 }
Evan Chengad4196b2008-05-12 19:56:52 +00009022 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009023}
9024
Evan Cheng206ee9d2006-07-07 08:33:52 +00009025/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9026/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9027/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009028/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009029static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009030 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009031 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009032 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009033 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009034
Eli Friedman7a5e5552009-06-07 06:52:44 +00009035 if (VT.getSizeInBits() != 128)
9036 return SDValue();
9037
Nate Begemanfdea31a2010-03-24 20:49:50 +00009038 SmallVector<SDValue, 16> Elts;
9039 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9040 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9041
9042 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009043}
Evan Chengd880b972008-05-09 21:53:03 +00009044
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009045/// PerformShuffleCombine - Detect vector gather/scatter index generation
9046/// and convert it from being a bunch of shuffles and extracts to a simple
9047/// store and scalar loads to extract the elements.
9048static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9049 const TargetLowering &TLI) {
9050 SDValue InputVector = N->getOperand(0);
9051
9052 // Only operate on vectors of 4 elements, where the alternative shuffling
9053 // gets to be more expensive.
9054 if (InputVector.getValueType() != MVT::v4i32)
9055 return SDValue();
9056
9057 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9058 // single use which is a sign-extend or zero-extend, and all elements are
9059 // used.
9060 SmallVector<SDNode *, 4> Uses;
9061 unsigned ExtractedElements = 0;
9062 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9063 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9064 if (UI.getUse().getResNo() != InputVector.getResNo())
9065 return SDValue();
9066
9067 SDNode *Extract = *UI;
9068 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9069 return SDValue();
9070
9071 if (Extract->getValueType(0) != MVT::i32)
9072 return SDValue();
9073 if (!Extract->hasOneUse())
9074 return SDValue();
9075 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9076 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9077 return SDValue();
9078 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9079 return SDValue();
9080
9081 // Record which element was extracted.
9082 ExtractedElements |=
9083 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9084
9085 Uses.push_back(Extract);
9086 }
9087
9088 // If not all the elements were used, this may not be worthwhile.
9089 if (ExtractedElements != 15)
9090 return SDValue();
9091
9092 // Ok, we've now decided to do the transformation.
9093 DebugLoc dl = InputVector.getDebugLoc();
9094
9095 // Store the value to a temporary stack slot.
9096 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009097 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9098 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009099
9100 // Replace each use (extract) with a load of the appropriate element.
9101 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9102 UE = Uses.end(); UI != UE; ++UI) {
9103 SDNode *Extract = *UI;
9104
9105 // Compute the element's address.
9106 SDValue Idx = Extract->getOperand(1);
9107 unsigned EltSize =
9108 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9109 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9110 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9111
Eric Christopher90eb4022010-07-22 00:26:08 +00009112 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9113 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009114
9115 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009116 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9117 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009118
9119 // Replace the exact with the load.
9120 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9121 }
9122
9123 // The replacement was made in place; don't return anything.
9124 return SDValue();
9125}
9126
Chris Lattner83e6c992006-10-04 06:57:07 +00009127/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009128static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009129 const X86Subtarget *Subtarget) {
9130 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009131 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009132 // Get the LHS/RHS of the select.
9133 SDValue LHS = N->getOperand(1);
9134 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009135
Dan Gohman670e5392009-09-21 18:03:22 +00009136 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009137 // instructions match the semantics of the common C idiom x<y?x:y but not
9138 // x<=y?x:y, because of how they handle negative zero (which can be
9139 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009140 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009141 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009142 Cond.getOpcode() == ISD::SETCC) {
9143 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009144
Chris Lattner47b4ce82009-03-11 05:48:52 +00009145 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009146 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009147 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9148 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009149 switch (CC) {
9150 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009151 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009152 // Converting this to a min would handle NaNs incorrectly, and swapping
9153 // the operands would cause it to handle comparisons between positive
9154 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009155 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009156 if (!UnsafeFPMath &&
9157 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9158 break;
9159 std::swap(LHS, RHS);
9160 }
Dan Gohman670e5392009-09-21 18:03:22 +00009161 Opcode = X86ISD::FMIN;
9162 break;
9163 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009164 // Converting this to a min would handle comparisons between positive
9165 // and negative zero incorrectly.
9166 if (!UnsafeFPMath &&
9167 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9168 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009169 Opcode = X86ISD::FMIN;
9170 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009171 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009172 // Converting this to a min would handle both negative zeros and NaNs
9173 // incorrectly, but we can swap the operands to fix both.
9174 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009175 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009176 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009177 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009178 Opcode = X86ISD::FMIN;
9179 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009180
Dan Gohman670e5392009-09-21 18:03:22 +00009181 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009182 // Converting this to a max would handle comparisons between positive
9183 // and negative zero incorrectly.
9184 if (!UnsafeFPMath &&
9185 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9186 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009187 Opcode = X86ISD::FMAX;
9188 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009189 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009190 // Converting this to a max would handle NaNs incorrectly, and swapping
9191 // the operands would cause it to handle comparisons between positive
9192 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009193 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009194 if (!UnsafeFPMath &&
9195 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9196 break;
9197 std::swap(LHS, RHS);
9198 }
Dan Gohman670e5392009-09-21 18:03:22 +00009199 Opcode = X86ISD::FMAX;
9200 break;
9201 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009202 // Converting this to a max would handle both negative zeros and NaNs
9203 // incorrectly, but we can swap the operands to fix both.
9204 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009205 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009206 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009207 case ISD::SETGE:
9208 Opcode = X86ISD::FMAX;
9209 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009210 }
Dan Gohman670e5392009-09-21 18:03:22 +00009211 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009212 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9213 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009214 switch (CC) {
9215 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009216 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009217 // Converting this to a min would handle comparisons between positive
9218 // and negative zero incorrectly, and swapping the operands would
9219 // cause it to handle NaNs incorrectly.
9220 if (!UnsafeFPMath &&
9221 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009222 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009223 break;
9224 std::swap(LHS, RHS);
9225 }
Dan Gohman670e5392009-09-21 18:03:22 +00009226 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009227 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009228 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009229 // Converting this to a min would handle NaNs incorrectly.
9230 if (!UnsafeFPMath &&
9231 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9232 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009233 Opcode = X86ISD::FMIN;
9234 break;
9235 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009236 // Converting this to a min would handle both negative zeros and NaNs
9237 // incorrectly, but we can swap the operands to fix both.
9238 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009239 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009240 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009241 case ISD::SETGE:
9242 Opcode = X86ISD::FMIN;
9243 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009244
Dan Gohman670e5392009-09-21 18:03:22 +00009245 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009246 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009247 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009248 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009249 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009250 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009251 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009252 // Converting this to a max would handle comparisons between positive
9253 // and negative zero incorrectly, and swapping the operands would
9254 // cause it to handle NaNs incorrectly.
9255 if (!UnsafeFPMath &&
9256 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009257 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009258 break;
9259 std::swap(LHS, RHS);
9260 }
Dan Gohman670e5392009-09-21 18:03:22 +00009261 Opcode = X86ISD::FMAX;
9262 break;
9263 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009264 // Converting this to a max would handle both negative zeros and NaNs
9265 // incorrectly, but we can swap the operands to fix both.
9266 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009267 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009268 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009269 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009270 Opcode = X86ISD::FMAX;
9271 break;
9272 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009273 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009274
Chris Lattner47b4ce82009-03-11 05:48:52 +00009275 if (Opcode)
9276 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009277 }
Eric Christopherfd179292009-08-27 18:07:15 +00009278
Chris Lattnerd1980a52009-03-12 06:52:53 +00009279 // If this is a select between two integer constants, try to do some
9280 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009281 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9282 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009283 // Don't do this for crazy integer types.
9284 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9285 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009286 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009287 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009288
Chris Lattnercee56e72009-03-13 05:53:31 +00009289 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009290 // Efficiently invertible.
9291 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9292 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9293 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9294 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009295 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009296 }
Eric Christopherfd179292009-08-27 18:07:15 +00009297
Chris Lattnerd1980a52009-03-12 06:52:53 +00009298 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009299 if (FalseC->getAPIntValue() == 0 &&
9300 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009301 if (NeedsCondInvert) // Invert the condition if needed.
9302 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9303 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009304
Chris Lattnerd1980a52009-03-12 06:52:53 +00009305 // Zero extend the condition if needed.
9306 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009307
Chris Lattnercee56e72009-03-13 05:53:31 +00009308 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009309 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009311 }
Eric Christopherfd179292009-08-27 18:07:15 +00009312
Chris Lattner97a29a52009-03-13 05:22:11 +00009313 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009314 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009315 if (NeedsCondInvert) // Invert the condition if needed.
9316 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9317 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009318
Chris Lattner97a29a52009-03-13 05:22:11 +00009319 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009320 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9321 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009322 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009323 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009324 }
Eric Christopherfd179292009-08-27 18:07:15 +00009325
Chris Lattnercee56e72009-03-13 05:53:31 +00009326 // Optimize cases that will turn into an LEA instruction. This requires
9327 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009329 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009331
Chris Lattnercee56e72009-03-13 05:53:31 +00009332 bool isFastMultiplier = false;
9333 if (Diff < 10) {
9334 switch ((unsigned char)Diff) {
9335 default: break;
9336 case 1: // result = add base, cond
9337 case 2: // result = lea base( , cond*2)
9338 case 3: // result = lea base(cond, cond*2)
9339 case 4: // result = lea base( , cond*4)
9340 case 5: // result = lea base(cond, cond*4)
9341 case 8: // result = lea base( , cond*8)
9342 case 9: // result = lea base(cond, cond*8)
9343 isFastMultiplier = true;
9344 break;
9345 }
9346 }
Eric Christopherfd179292009-08-27 18:07:15 +00009347
Chris Lattnercee56e72009-03-13 05:53:31 +00009348 if (isFastMultiplier) {
9349 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9350 if (NeedsCondInvert) // Invert the condition if needed.
9351 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9352 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009353
Chris Lattnercee56e72009-03-13 05:53:31 +00009354 // Zero extend the condition if needed.
9355 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9356 Cond);
9357 // Scale the condition by the difference.
9358 if (Diff != 1)
9359 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9360 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009361
Chris Lattnercee56e72009-03-13 05:53:31 +00009362 // Add the base if non-zero.
9363 if (FalseC->getAPIntValue() != 0)
9364 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9365 SDValue(FalseC, 0));
9366 return Cond;
9367 }
Eric Christopherfd179292009-08-27 18:07:15 +00009368 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009369 }
9370 }
Eric Christopherfd179292009-08-27 18:07:15 +00009371
Dan Gohman475871a2008-07-27 21:46:04 +00009372 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009373}
9374
Chris Lattnerd1980a52009-03-12 06:52:53 +00009375/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9376static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9377 TargetLowering::DAGCombinerInfo &DCI) {
9378 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009379
Chris Lattnerd1980a52009-03-12 06:52:53 +00009380 // If the flag operand isn't dead, don't touch this CMOV.
9381 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9382 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009383
Chris Lattnerd1980a52009-03-12 06:52:53 +00009384 // If this is a select between two integer constants, try to do some
9385 // optimizations. Note that the operands are ordered the opposite of SELECT
9386 // operands.
9387 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9388 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9389 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9390 // larger than FalseC (the false value).
9391 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009392
Chris Lattnerd1980a52009-03-12 06:52:53 +00009393 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9394 CC = X86::GetOppositeBranchCondition(CC);
9395 std::swap(TrueC, FalseC);
9396 }
Eric Christopherfd179292009-08-27 18:07:15 +00009397
Chris Lattnerd1980a52009-03-12 06:52:53 +00009398 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009399 // This is efficient for any integer data type (including i8/i16) and
9400 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009401 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9402 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009403 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9404 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009405
Chris Lattnerd1980a52009-03-12 06:52:53 +00009406 // Zero extend the condition if needed.
9407 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009408
Chris Lattnerd1980a52009-03-12 06:52:53 +00009409 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9410 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009411 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009412 if (N->getNumValues() == 2) // Dead flag value?
9413 return DCI.CombineTo(N, Cond, SDValue());
9414 return Cond;
9415 }
Eric Christopherfd179292009-08-27 18:07:15 +00009416
Chris Lattnercee56e72009-03-13 05:53:31 +00009417 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9418 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009419 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9420 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009421 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9422 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009423
Chris Lattner97a29a52009-03-13 05:22:11 +00009424 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009425 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9426 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009427 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9428 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009429
Chris Lattner97a29a52009-03-13 05:22:11 +00009430 if (N->getNumValues() == 2) // Dead flag value?
9431 return DCI.CombineTo(N, Cond, SDValue());
9432 return Cond;
9433 }
Eric Christopherfd179292009-08-27 18:07:15 +00009434
Chris Lattnercee56e72009-03-13 05:53:31 +00009435 // Optimize cases that will turn into an LEA instruction. This requires
9436 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009438 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009439 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009440
Chris Lattnercee56e72009-03-13 05:53:31 +00009441 bool isFastMultiplier = false;
9442 if (Diff < 10) {
9443 switch ((unsigned char)Diff) {
9444 default: break;
9445 case 1: // result = add base, cond
9446 case 2: // result = lea base( , cond*2)
9447 case 3: // result = lea base(cond, cond*2)
9448 case 4: // result = lea base( , cond*4)
9449 case 5: // result = lea base(cond, cond*4)
9450 case 8: // result = lea base( , cond*8)
9451 case 9: // result = lea base(cond, cond*8)
9452 isFastMultiplier = true;
9453 break;
9454 }
9455 }
Eric Christopherfd179292009-08-27 18:07:15 +00009456
Chris Lattnercee56e72009-03-13 05:53:31 +00009457 if (isFastMultiplier) {
9458 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9459 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9461 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009462 // Zero extend the condition if needed.
9463 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9464 Cond);
9465 // Scale the condition by the difference.
9466 if (Diff != 1)
9467 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9468 DAG.getConstant(Diff, Cond.getValueType()));
9469
9470 // Add the base if non-zero.
9471 if (FalseC->getAPIntValue() != 0)
9472 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9473 SDValue(FalseC, 0));
9474 if (N->getNumValues() == 2) // Dead flag value?
9475 return DCI.CombineTo(N, Cond, SDValue());
9476 return Cond;
9477 }
Eric Christopherfd179292009-08-27 18:07:15 +00009478 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009479 }
9480 }
9481 return SDValue();
9482}
9483
9484
Evan Cheng0b0cd912009-03-28 05:57:29 +00009485/// PerformMulCombine - Optimize a single multiply with constant into two
9486/// in order to implement it with two cheaper instructions, e.g.
9487/// LEA + SHL, LEA + LEA.
9488static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9489 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009490 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9491 return SDValue();
9492
Owen Andersone50ed302009-08-10 22:56:29 +00009493 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009495 return SDValue();
9496
9497 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9498 if (!C)
9499 return SDValue();
9500 uint64_t MulAmt = C->getZExtValue();
9501 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9502 return SDValue();
9503
9504 uint64_t MulAmt1 = 0;
9505 uint64_t MulAmt2 = 0;
9506 if ((MulAmt % 9) == 0) {
9507 MulAmt1 = 9;
9508 MulAmt2 = MulAmt / 9;
9509 } else if ((MulAmt % 5) == 0) {
9510 MulAmt1 = 5;
9511 MulAmt2 = MulAmt / 5;
9512 } else if ((MulAmt % 3) == 0) {
9513 MulAmt1 = 3;
9514 MulAmt2 = MulAmt / 3;
9515 }
9516 if (MulAmt2 &&
9517 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9518 DebugLoc DL = N->getDebugLoc();
9519
9520 if (isPowerOf2_64(MulAmt2) &&
9521 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9522 // If second multiplifer is pow2, issue it first. We want the multiply by
9523 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9524 // is an add.
9525 std::swap(MulAmt1, MulAmt2);
9526
9527 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009528 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009529 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009531 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009532 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009533 DAG.getConstant(MulAmt1, VT));
9534
Eric Christopherfd179292009-08-27 18:07:15 +00009535 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009536 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009538 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009539 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009540 DAG.getConstant(MulAmt2, VT));
9541
9542 // Do not add new nodes to DAG combiner worklist.
9543 DCI.CombineTo(N, NewMul, false);
9544 }
9545 return SDValue();
9546}
9547
Evan Chengad9c0a32009-12-15 00:53:42 +00009548static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9549 SDValue N0 = N->getOperand(0);
9550 SDValue N1 = N->getOperand(1);
9551 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9552 EVT VT = N0.getValueType();
9553
9554 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9555 // since the result of setcc_c is all zero's or all ones.
9556 if (N1C && N0.getOpcode() == ISD::AND &&
9557 N0.getOperand(1).getOpcode() == ISD::Constant) {
9558 SDValue N00 = N0.getOperand(0);
9559 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9560 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9561 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9562 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9563 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9564 APInt ShAmt = N1C->getAPIntValue();
9565 Mask = Mask.shl(ShAmt);
9566 if (Mask != 0)
9567 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9568 N00, DAG.getConstant(Mask, VT));
9569 }
9570 }
9571
9572 return SDValue();
9573}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009574
Nate Begeman740ab032009-01-26 00:52:55 +00009575/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9576/// when possible.
9577static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9578 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009579 EVT VT = N->getValueType(0);
9580 if (!VT.isVector() && VT.isInteger() &&
9581 N->getOpcode() == ISD::SHL)
9582 return PerformSHLCombine(N, DAG);
9583
Nate Begeman740ab032009-01-26 00:52:55 +00009584 // On X86 with SSE2 support, we can transform this to a vector shift if
9585 // all elements are shifted by the same amount. We can't do this in legalize
9586 // because the a constant vector is typically transformed to a constant pool
9587 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009588 if (!Subtarget->hasSSE2())
9589 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009590
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009592 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009593
Mon P Wang3becd092009-01-28 08:12:05 +00009594 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009595 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009596 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009597 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009598 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9599 unsigned NumElts = VT.getVectorNumElements();
9600 unsigned i = 0;
9601 for (; i != NumElts; ++i) {
9602 SDValue Arg = ShAmtOp.getOperand(i);
9603 if (Arg.getOpcode() == ISD::UNDEF) continue;
9604 BaseShAmt = Arg;
9605 break;
9606 }
9607 for (; i != NumElts; ++i) {
9608 SDValue Arg = ShAmtOp.getOperand(i);
9609 if (Arg.getOpcode() == ISD::UNDEF) continue;
9610 if (Arg != BaseShAmt) {
9611 return SDValue();
9612 }
9613 }
9614 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009615 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009616 SDValue InVec = ShAmtOp.getOperand(0);
9617 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9618 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9619 unsigned i = 0;
9620 for (; i != NumElts; ++i) {
9621 SDValue Arg = InVec.getOperand(i);
9622 if (Arg.getOpcode() == ISD::UNDEF) continue;
9623 BaseShAmt = Arg;
9624 break;
9625 }
9626 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9627 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009628 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009629 if (C->getZExtValue() == SplatIdx)
9630 BaseShAmt = InVec.getOperand(1);
9631 }
9632 }
9633 if (BaseShAmt.getNode() == 0)
9634 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9635 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009636 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009637 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009638
Mon P Wangefa42202009-09-03 19:56:25 +00009639 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009640 if (EltVT.bitsGT(MVT::i32))
9641 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9642 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009643 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009644
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009645 // The shift amount is identical so we can do a vector shift.
9646 SDValue ValOp = N->getOperand(0);
9647 switch (N->getOpcode()) {
9648 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009649 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009650 break;
9651 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009653 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009654 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009655 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009656 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009657 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009658 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009659 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009660 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009661 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009662 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009663 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009664 break;
9665 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009667 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009669 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009670 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009671 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009672 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009673 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009674 break;
9675 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009676 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009677 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009679 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009681 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009682 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009683 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009684 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009685 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009687 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009688 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009689 }
9690 return SDValue();
9691}
9692
Evan Cheng760d1942010-01-04 21:22:48 +00009693static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009694 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009695 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009696 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009697 return SDValue();
9698
Evan Cheng760d1942010-01-04 21:22:48 +00009699 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009700 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009701 return SDValue();
9702
9703 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9704 SDValue N0 = N->getOperand(0);
9705 SDValue N1 = N->getOperand(1);
9706 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9707 std::swap(N0, N1);
9708 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9709 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009710 if (!N0.hasOneUse() || !N1.hasOneUse())
9711 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009712
9713 SDValue ShAmt0 = N0.getOperand(1);
9714 if (ShAmt0.getValueType() != MVT::i8)
9715 return SDValue();
9716 SDValue ShAmt1 = N1.getOperand(1);
9717 if (ShAmt1.getValueType() != MVT::i8)
9718 return SDValue();
9719 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9720 ShAmt0 = ShAmt0.getOperand(0);
9721 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9722 ShAmt1 = ShAmt1.getOperand(0);
9723
9724 DebugLoc DL = N->getDebugLoc();
9725 unsigned Opc = X86ISD::SHLD;
9726 SDValue Op0 = N0.getOperand(0);
9727 SDValue Op1 = N1.getOperand(0);
9728 if (ShAmt0.getOpcode() == ISD::SUB) {
9729 Opc = X86ISD::SHRD;
9730 std::swap(Op0, Op1);
9731 std::swap(ShAmt0, ShAmt1);
9732 }
9733
Evan Cheng8b1190a2010-04-28 01:18:01 +00009734 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009735 if (ShAmt1.getOpcode() == ISD::SUB) {
9736 SDValue Sum = ShAmt1.getOperand(0);
9737 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009738 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9739 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9740 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9741 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009742 return DAG.getNode(Opc, DL, VT,
9743 Op0, Op1,
9744 DAG.getNode(ISD::TRUNCATE, DL,
9745 MVT::i8, ShAmt0));
9746 }
9747 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9748 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9749 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009750 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009751 return DAG.getNode(Opc, DL, VT,
9752 N0.getOperand(0), N1.getOperand(0),
9753 DAG.getNode(ISD::TRUNCATE, DL,
9754 MVT::i8, ShAmt0));
9755 }
9756
9757 return SDValue();
9758}
9759
Chris Lattner149a4e52008-02-22 02:09:43 +00009760/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009761static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009762 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009763 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9764 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009765 // A preferable solution to the general problem is to figure out the right
9766 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009767
9768 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009769 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009770 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009771 if (VT.getSizeInBits() != 64)
9772 return SDValue();
9773
Devang Patel578efa92009-06-05 21:57:13 +00009774 const Function *F = DAG.getMachineFunction().getFunction();
9775 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009776 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009777 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009778 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009779 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009780 isa<LoadSDNode>(St->getValue()) &&
9781 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9782 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009783 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009784 LoadSDNode *Ld = 0;
9785 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009786 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009787 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009788 // Must be a store of a load. We currently handle two cases: the load
9789 // is a direct child, and it's under an intervening TokenFactor. It is
9790 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009791 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009792 Ld = cast<LoadSDNode>(St->getChain());
9793 else if (St->getValue().hasOneUse() &&
9794 ChainVal->getOpcode() == ISD::TokenFactor) {
9795 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009796 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009797 TokenFactorIndex = i;
9798 Ld = cast<LoadSDNode>(St->getValue());
9799 } else
9800 Ops.push_back(ChainVal->getOperand(i));
9801 }
9802 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009803
Evan Cheng536e6672009-03-12 05:59:15 +00009804 if (!Ld || !ISD::isNormalLoad(Ld))
9805 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009806
Evan Cheng536e6672009-03-12 05:59:15 +00009807 // If this is not the MMX case, i.e. we are just turning i64 load/store
9808 // into f64 load/store, avoid the transformation if there are multiple
9809 // uses of the loaded value.
9810 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9811 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009812
Evan Cheng536e6672009-03-12 05:59:15 +00009813 DebugLoc LdDL = Ld->getDebugLoc();
9814 DebugLoc StDL = N->getDebugLoc();
9815 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9816 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9817 // pair instead.
9818 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009820 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9821 Ld->getBasePtr(), Ld->getSrcValue(),
9822 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009823 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009824 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009825 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009826 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009828 Ops.size());
9829 }
Evan Cheng536e6672009-03-12 05:59:15 +00009830 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009831 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009832 St->isVolatile(), St->isNonTemporal(),
9833 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009834 }
Evan Cheng536e6672009-03-12 05:59:15 +00009835
9836 // Otherwise, lower to two pairs of 32-bit loads / stores.
9837 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9839 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009840
Owen Anderson825b72b2009-08-11 20:47:22 +00009841 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009842 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009843 Ld->isVolatile(), Ld->isNonTemporal(),
9844 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009846 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009847 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009848 MinAlign(Ld->getAlignment(), 4));
9849
9850 SDValue NewChain = LoLd.getValue(1);
9851 if (TokenFactorIndex != -1) {
9852 Ops.push_back(LoLd);
9853 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009854 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009855 Ops.size());
9856 }
9857
9858 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009859 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9860 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009861
9862 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9863 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009864 St->isVolatile(), St->isNonTemporal(),
9865 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009866 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9867 St->getSrcValue(),
9868 St->getSrcValueOffset() + 4,
9869 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009870 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009871 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009873 }
Dan Gohman475871a2008-07-27 21:46:04 +00009874 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009875}
9876
Chris Lattner6cf73262008-01-25 06:14:17 +00009877/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9878/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009879static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009880 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9881 // F[X]OR(0.0, x) -> x
9882 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009883 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9884 if (C->getValueAPF().isPosZero())
9885 return N->getOperand(1);
9886 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9887 if (C->getValueAPF().isPosZero())
9888 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009889 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009890}
9891
9892/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009893static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009894 // FAND(0.0, x) -> 0.0
9895 // FAND(x, 0.0) -> 0.0
9896 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9897 if (C->getValueAPF().isPosZero())
9898 return N->getOperand(0);
9899 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9900 if (C->getValueAPF().isPosZero())
9901 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009902 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009903}
9904
Dan Gohmane5af2d32009-01-29 01:59:02 +00009905static SDValue PerformBTCombine(SDNode *N,
9906 SelectionDAG &DAG,
9907 TargetLowering::DAGCombinerInfo &DCI) {
9908 // BT ignores high bits in the bit index operand.
9909 SDValue Op1 = N->getOperand(1);
9910 if (Op1.hasOneUse()) {
9911 unsigned BitWidth = Op1.getValueSizeInBits();
9912 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9913 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009914 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9915 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009916 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009917 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9918 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9919 DCI.CommitTargetLoweringOpt(TLO);
9920 }
9921 return SDValue();
9922}
Chris Lattner83e6c992006-10-04 06:57:07 +00009923
Eli Friedman7a5e5552009-06-07 06:52:44 +00009924static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9925 SDValue Op = N->getOperand(0);
9926 if (Op.getOpcode() == ISD::BIT_CONVERT)
9927 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009928 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009929 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009930 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009931 OpVT.getVectorElementType().getSizeInBits()) {
9932 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9933 }
9934 return SDValue();
9935}
9936
Evan Cheng2e489c42009-12-16 00:53:11 +00009937static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9938 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9939 // (and (i32 x86isd::setcc_carry), 1)
9940 // This eliminates the zext. This transformation is necessary because
9941 // ISD::SETCC is always legalized to i8.
9942 DebugLoc dl = N->getDebugLoc();
9943 SDValue N0 = N->getOperand(0);
9944 EVT VT = N->getValueType(0);
9945 if (N0.getOpcode() == ISD::AND &&
9946 N0.hasOneUse() &&
9947 N0.getOperand(0).hasOneUse()) {
9948 SDValue N00 = N0.getOperand(0);
9949 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9950 return SDValue();
9951 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9952 if (!C || C->getZExtValue() != 1)
9953 return SDValue();
9954 return DAG.getNode(ISD::AND, dl, VT,
9955 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9956 N00.getOperand(0), N00.getOperand(1)),
9957 DAG.getConstant(1, VT));
9958 }
9959
9960 return SDValue();
9961}
9962
Dan Gohman475871a2008-07-27 21:46:04 +00009963SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009964 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009965 SelectionDAG &DAG = DCI.DAG;
9966 switch (N->getOpcode()) {
9967 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009968 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009969 case ISD::EXTRACT_VECTOR_ELT:
9970 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009971 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009972 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009973 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009974 case ISD::SHL:
9975 case ISD::SRA:
9976 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009977 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009978 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009979 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009980 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9981 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009982 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009983 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009984 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009985 }
9986
Dan Gohman475871a2008-07-27 21:46:04 +00009987 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009988}
9989
Evan Chenge5b51ac2010-04-17 06:13:15 +00009990/// isTypeDesirableForOp - Return true if the target has native support for
9991/// the specified value type and it is 'desirable' to use the type for the
9992/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9993/// instruction encodings are longer and some i16 instructions are slow.
9994bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9995 if (!isTypeLegal(VT))
9996 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009997 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009998 return true;
9999
10000 switch (Opc) {
10001 default:
10002 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010003 case ISD::LOAD:
10004 case ISD::SIGN_EXTEND:
10005 case ISD::ZERO_EXTEND:
10006 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010007 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010008 case ISD::SRL:
10009 case ISD::SUB:
10010 case ISD::ADD:
10011 case ISD::MUL:
10012 case ISD::AND:
10013 case ISD::OR:
10014 case ISD::XOR:
10015 return false;
10016 }
10017}
10018
Evan Chengc82c20b2010-04-24 04:44:57 +000010019static bool MayFoldLoad(SDValue Op) {
10020 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10021}
10022
10023static bool MayFoldIntoStore(SDValue Op) {
10024 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10025}
10026
Evan Chenge5b51ac2010-04-17 06:13:15 +000010027/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010028/// beneficial for dag combiner to promote the specified node. If true, it
10029/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010030bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010031 EVT VT = Op.getValueType();
10032 if (VT != MVT::i16)
10033 return false;
10034
Evan Cheng4c26e932010-04-19 19:29:22 +000010035 bool Promote = false;
10036 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010037 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010038 default: break;
10039 case ISD::LOAD: {
10040 LoadSDNode *LD = cast<LoadSDNode>(Op);
10041 // If the non-extending load has a single use and it's not live out, then it
10042 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010043 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10044 Op.hasOneUse()*/) {
10045 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10046 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10047 // The only case where we'd want to promote LOAD (rather then it being
10048 // promoted as an operand is when it's only use is liveout.
10049 if (UI->getOpcode() != ISD::CopyToReg)
10050 return false;
10051 }
10052 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010053 Promote = true;
10054 break;
10055 }
10056 case ISD::SIGN_EXTEND:
10057 case ISD::ZERO_EXTEND:
10058 case ISD::ANY_EXTEND:
10059 Promote = true;
10060 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010061 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010062 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010063 SDValue N0 = Op.getOperand(0);
10064 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010065 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010066 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010067 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010068 break;
10069 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010070 case ISD::ADD:
10071 case ISD::MUL:
10072 case ISD::AND:
10073 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010074 case ISD::XOR:
10075 Commute = true;
10076 // fallthrough
10077 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010078 SDValue N0 = Op.getOperand(0);
10079 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010080 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010081 return false;
10082 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010083 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010084 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010085 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010086 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010087 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010088 }
10089 }
10090
10091 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010092 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010093}
10094
Evan Cheng60c07e12006-07-05 22:17:51 +000010095//===----------------------------------------------------------------------===//
10096// X86 Inline Assembly Support
10097//===----------------------------------------------------------------------===//
10098
Chris Lattnerb8105652009-07-20 17:51:36 +000010099static bool LowerToBSwap(CallInst *CI) {
10100 // FIXME: this should verify that we are targetting a 486 or better. If not,
10101 // we will turn this bswap into something that will be lowered to logical ops
10102 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10103 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010104
Chris Lattnerb8105652009-07-20 17:51:36 +000010105 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010106 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010107 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010108 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010109 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010110
Chris Lattnerb8105652009-07-20 17:51:36 +000010111 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10112 if (!Ty || Ty->getBitWidth() % 16 != 0)
10113 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010114
Chris Lattnerb8105652009-07-20 17:51:36 +000010115 // Okay, we can do this xform, do so now.
10116 const Type *Tys[] = { Ty };
10117 Module *M = CI->getParent()->getParent()->getParent();
10118 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010119
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010120 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010121 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010122
Chris Lattnerb8105652009-07-20 17:51:36 +000010123 CI->replaceAllUsesWith(Op);
10124 CI->eraseFromParent();
10125 return true;
10126}
10127
10128bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10129 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10130 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10131
10132 std::string AsmStr = IA->getAsmString();
10133
10134 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010135 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010136 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10137
10138 switch (AsmPieces.size()) {
10139 default: return false;
10140 case 1:
10141 AsmStr = AsmPieces[0];
10142 AsmPieces.clear();
10143 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10144
10145 // bswap $0
10146 if (AsmPieces.size() == 2 &&
10147 (AsmPieces[0] == "bswap" ||
10148 AsmPieces[0] == "bswapq" ||
10149 AsmPieces[0] == "bswapl") &&
10150 (AsmPieces[1] == "$0" ||
10151 AsmPieces[1] == "${0:q}")) {
10152 // No need to check constraints, nothing other than the equivalent of
10153 // "=r,0" would be valid here.
10154 return LowerToBSwap(CI);
10155 }
10156 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010157 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010158 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010159 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010160 AsmPieces[1] == "$$8," &&
10161 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010162 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10163 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010164 const std::string &Constraints = IA->getConstraintString();
10165 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010166 std::sort(AsmPieces.begin(), AsmPieces.end());
10167 if (AsmPieces.size() == 4 &&
10168 AsmPieces[0] == "~{cc}" &&
10169 AsmPieces[1] == "~{dirflag}" &&
10170 AsmPieces[2] == "~{flags}" &&
10171 AsmPieces[3] == "~{fpsr}") {
10172 return LowerToBSwap(CI);
10173 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010174 }
10175 break;
10176 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010177 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010178 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010179 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10180 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10181 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010182 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010183 SplitString(AsmPieces[0], Words, " \t");
10184 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10185 Words.clear();
10186 SplitString(AsmPieces[1], Words, " \t");
10187 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10188 Words.clear();
10189 SplitString(AsmPieces[2], Words, " \t,");
10190 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10191 Words[2] == "%edx") {
10192 return LowerToBSwap(CI);
10193 }
10194 }
10195 }
10196 }
10197 break;
10198 }
10199 return false;
10200}
10201
10202
10203
Chris Lattnerf4dff842006-07-11 02:54:03 +000010204/// getConstraintType - Given a constraint letter, return the type of
10205/// constraint it is for this target.
10206X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010207X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10208 if (Constraint.size() == 1) {
10209 switch (Constraint[0]) {
10210 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010211 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010212 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010213 case 'r':
10214 case 'R':
10215 case 'l':
10216 case 'q':
10217 case 'Q':
10218 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010219 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010220 case 'Y':
10221 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010222 case 'e':
10223 case 'Z':
10224 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010225 default:
10226 break;
10227 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010228 }
Chris Lattner4234f572007-03-25 02:14:49 +000010229 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010230}
10231
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010232/// LowerXConstraint - try to replace an X constraint, which matches anything,
10233/// with another that has more specific requirements based on the type of the
10234/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010235const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010236LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010237 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10238 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010239 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010240 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010241 return "Y";
10242 if (Subtarget->hasSSE1())
10243 return "x";
10244 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010245
Chris Lattner5e764232008-04-26 23:02:14 +000010246 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010247}
10248
Chris Lattner48884cd2007-08-25 00:47:38 +000010249/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10250/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010251void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010252 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010253 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010254 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010255 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010256
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010257 switch (Constraint) {
10258 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010259 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010261 if (C->getZExtValue() <= 31) {
10262 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010263 break;
10264 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010265 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010266 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010267 case 'J':
10268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010269 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010270 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10271 break;
10272 }
10273 }
10274 return;
10275 case 'K':
10276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010277 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010278 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10279 break;
10280 }
10281 }
10282 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010283 case 'N':
10284 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010285 if (C->getZExtValue() <= 255) {
10286 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010287 break;
10288 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010289 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010290 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010291 case 'e': {
10292 // 32-bit signed value
10293 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010294 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10295 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010296 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010297 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010298 break;
10299 }
10300 // FIXME gcc accepts some relocatable values here too, but only in certain
10301 // memory models; it's complicated.
10302 }
10303 return;
10304 }
10305 case 'Z': {
10306 // 32-bit unsigned value
10307 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010308 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10309 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010310 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10311 break;
10312 }
10313 }
10314 // FIXME gcc accepts some relocatable values here too, but only in certain
10315 // memory models; it's complicated.
10316 return;
10317 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010318 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010319 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010320 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010321 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010322 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010323 break;
10324 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010325
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010326 // In any sort of PIC mode addresses need to be computed at runtime by
10327 // adding in a register or some sort of table lookup. These can't
10328 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010329 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010330 return;
10331
Chris Lattnerdc43a882007-05-03 16:52:29 +000010332 // If we are in non-pic codegen mode, we allow the address of a global (with
10333 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010334 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010335 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010336
Chris Lattner49921962009-05-08 18:23:14 +000010337 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10338 while (1) {
10339 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10340 Offset += GA->getOffset();
10341 break;
10342 } else if (Op.getOpcode() == ISD::ADD) {
10343 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10344 Offset += C->getZExtValue();
10345 Op = Op.getOperand(0);
10346 continue;
10347 }
10348 } else if (Op.getOpcode() == ISD::SUB) {
10349 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10350 Offset += -C->getZExtValue();
10351 Op = Op.getOperand(0);
10352 continue;
10353 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010354 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010355
Chris Lattner49921962009-05-08 18:23:14 +000010356 // Otherwise, this isn't something we can handle, reject it.
10357 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010358 }
Eric Christopherfd179292009-08-27 18:07:15 +000010359
Dan Gohman46510a72010-04-15 01:51:59 +000010360 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010361 // If we require an extra load to get this address, as in PIC mode, we
10362 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010363 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10364 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010365 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010366
Devang Patel0d881da2010-07-06 22:08:15 +000010367 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10368 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010369 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010370 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010371 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010372
Gabor Greifba36cb52008-08-28 21:40:38 +000010373 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010374 Ops.push_back(Result);
10375 return;
10376 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010377 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010378}
10379
Chris Lattner259e97c2006-01-31 19:43:35 +000010380std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010381getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010382 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010383 if (Constraint.size() == 1) {
10384 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010385 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010386 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010387 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10388 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010389 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010390 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10391 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10392 X86::R10D,X86::R11D,X86::R12D,
10393 X86::R13D,X86::R14D,X86::R15D,
10394 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010395 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010396 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10397 X86::SI, X86::DI, X86::R8W,X86::R9W,
10398 X86::R10W,X86::R11W,X86::R12W,
10399 X86::R13W,X86::R14W,X86::R15W,
10400 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010402 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10403 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10404 X86::R10B,X86::R11B,X86::R12B,
10405 X86::R13B,X86::R14B,X86::R15B,
10406 X86::BPL, X86::SPL, 0);
10407
Owen Anderson825b72b2009-08-11 20:47:22 +000010408 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010409 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10410 X86::RSI, X86::RDI, X86::R8, X86::R9,
10411 X86::R10, X86::R11, X86::R12,
10412 X86::R13, X86::R14, X86::R15,
10413 X86::RBP, X86::RSP, 0);
10414
10415 break;
10416 }
Eric Christopherfd179292009-08-27 18:07:15 +000010417 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010418 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010420 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010421 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010422 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010423 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010424 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010425 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010426 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10427 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010428 }
10429 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010430
Chris Lattner1efa40f2006-02-22 00:56:39 +000010431 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010432}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010433
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010434std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010435X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010436 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010437 // First, see if this is a constraint that directly corresponds to an LLVM
10438 // register class.
10439 if (Constraint.size() == 1) {
10440 // GCC Constraint Letters
10441 switch (Constraint[0]) {
10442 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010443 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010444 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010445 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010446 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010447 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010448 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010449 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010450 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010451 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010452 case 'R': // LEGACY_REGS
10453 if (VT == MVT::i8)
10454 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10455 if (VT == MVT::i16)
10456 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10457 if (VT == MVT::i32 || !Subtarget->is64Bit())
10458 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10459 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010460 case 'f': // FP Stack registers.
10461 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10462 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010463 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010464 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010465 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010466 return std::make_pair(0U, X86::RFP64RegisterClass);
10467 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010468 case 'y': // MMX_REGS if MMX allowed.
10469 if (!Subtarget->hasMMX()) break;
10470 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010471 case 'Y': // SSE_REGS if SSE2 allowed
10472 if (!Subtarget->hasSSE2()) break;
10473 // FALL THROUGH.
10474 case 'x': // SSE_REGS if SSE1 allowed
10475 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010476
Owen Anderson825b72b2009-08-11 20:47:22 +000010477 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010478 default: break;
10479 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010480 case MVT::f32:
10481 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010482 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010483 case MVT::f64:
10484 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010485 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010486 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010487 case MVT::v16i8:
10488 case MVT::v8i16:
10489 case MVT::v4i32:
10490 case MVT::v2i64:
10491 case MVT::v4f32:
10492 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010493 return std::make_pair(0U, X86::VR128RegisterClass);
10494 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010495 break;
10496 }
10497 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010498
Chris Lattnerf76d1802006-07-31 23:26:50 +000010499 // Use the default implementation in TargetLowering to convert the register
10500 // constraint into a member of a register class.
10501 std::pair<unsigned, const TargetRegisterClass*> Res;
10502 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010503
10504 // Not found as a standard register?
10505 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010506 // Map st(0) -> st(7) -> ST0
10507 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10508 tolower(Constraint[1]) == 's' &&
10509 tolower(Constraint[2]) == 't' &&
10510 Constraint[3] == '(' &&
10511 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10512 Constraint[5] == ')' &&
10513 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010514
Chris Lattner56d77c72009-09-13 22:41:48 +000010515 Res.first = X86::ST0+Constraint[4]-'0';
10516 Res.second = X86::RFP80RegisterClass;
10517 return Res;
10518 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010519
Chris Lattner56d77c72009-09-13 22:41:48 +000010520 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010521 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010522 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010523 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010524 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010525 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010526
10527 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010528 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010529 Res.first = X86::EFLAGS;
10530 Res.second = X86::CCRRegisterClass;
10531 return Res;
10532 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010533
Dale Johannesen330169f2008-11-13 21:52:36 +000010534 // 'A' means EAX + EDX.
10535 if (Constraint == "A") {
10536 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010537 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010538 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010539 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010540 return Res;
10541 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010542
Chris Lattnerf76d1802006-07-31 23:26:50 +000010543 // Otherwise, check to see if this is a register class of the wrong value
10544 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10545 // turn into {ax},{dx}.
10546 if (Res.second->hasType(VT))
10547 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010548
Chris Lattnerf76d1802006-07-31 23:26:50 +000010549 // All of the single-register GCC register classes map their values onto
10550 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10551 // really want an 8-bit or 32-bit register, map to the appropriate register
10552 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010553 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010554 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010555 unsigned DestReg = 0;
10556 switch (Res.first) {
10557 default: break;
10558 case X86::AX: DestReg = X86::AL; break;
10559 case X86::DX: DestReg = X86::DL; break;
10560 case X86::CX: DestReg = X86::CL; break;
10561 case X86::BX: DestReg = X86::BL; break;
10562 }
10563 if (DestReg) {
10564 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010565 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010566 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010567 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010568 unsigned DestReg = 0;
10569 switch (Res.first) {
10570 default: break;
10571 case X86::AX: DestReg = X86::EAX; break;
10572 case X86::DX: DestReg = X86::EDX; break;
10573 case X86::CX: DestReg = X86::ECX; break;
10574 case X86::BX: DestReg = X86::EBX; break;
10575 case X86::SI: DestReg = X86::ESI; break;
10576 case X86::DI: DestReg = X86::EDI; break;
10577 case X86::BP: DestReg = X86::EBP; break;
10578 case X86::SP: DestReg = X86::ESP; break;
10579 }
10580 if (DestReg) {
10581 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010582 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010583 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010584 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010585 unsigned DestReg = 0;
10586 switch (Res.first) {
10587 default: break;
10588 case X86::AX: DestReg = X86::RAX; break;
10589 case X86::DX: DestReg = X86::RDX; break;
10590 case X86::CX: DestReg = X86::RCX; break;
10591 case X86::BX: DestReg = X86::RBX; break;
10592 case X86::SI: DestReg = X86::RSI; break;
10593 case X86::DI: DestReg = X86::RDI; break;
10594 case X86::BP: DestReg = X86::RBP; break;
10595 case X86::SP: DestReg = X86::RSP; break;
10596 }
10597 if (DestReg) {
10598 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010599 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010600 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010601 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010602 } else if (Res.second == X86::FR32RegisterClass ||
10603 Res.second == X86::FR64RegisterClass ||
10604 Res.second == X86::VR128RegisterClass) {
10605 // Handle references to XMM physical registers that got mapped into the
10606 // wrong class. This can happen with constraints like {xmm0} where the
10607 // target independent register mapper will just pick the first match it can
10608 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010609 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010610 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010611 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010612 Res.second = X86::FR64RegisterClass;
10613 else if (X86::VR128RegisterClass->hasType(VT))
10614 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010615 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010616
Chris Lattnerf76d1802006-07-31 23:26:50 +000010617 return Res;
10618}