blob: c878096da72c1f2131dbe4368399daf79fc42744 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
Jim Grosbach28f08c92012-03-05 19:33:30 +000092def VecListDPairAsmOperand : AsmOperandClass {
93 let Name = "VecListDPair";
94 let ParserMethod = "parseVectorList";
95 let RenderMethod = "addVecListOperands";
96}
Jim Grosbachc0fc4502012-03-06 22:01:44 +000097def VecListDPair : RegisterOperand<DPair, "printVectorListTwo"> {
Jim Grosbach28f08c92012-03-05 19:33:30 +000098 let ParserMatchClass = VecListDPairAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbachc3384c92012-03-05 21:43:40 +0000119def VecListDPairSpacedAsmOperand : AsmOperandClass {
120 let Name = "VecListDPairSpaced";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000124def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListTwoSpaced"> {
Jim Grosbachc3384c92012-03-05 21:43:40 +0000125 let ParserMatchClass = VecListDPairSpacedAsmOperand;
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000156def VecListDPairAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListDPairAllLanes";
Jim Grosbach13af2222011-11-30 18:21:25 +0000158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000161def VecListDPairAllLanes : RegisterOperand<DPair,
162 "printVectorListTwoAllLanes"> {
163 let ParserMatchClass = VecListDPairAllLanesAsmOperand;
Jim Grosbach13af2222011-11-30 18:21:25 +0000164}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000165// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000166def VecListDPairSpacedAllLanesAsmOperand : AsmOperandClass {
167 let Name = "VecListDPairSpacedAllLanes";
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000168 let ParserMethod = "parseVectorList";
169 let RenderMethod = "addVecListOperands";
170}
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000171def VecListDPairSpacedAllLanes : RegisterOperand<DPair,
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000172 "printVectorListTwoSpacedAllLanes"> {
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000173 let ParserMatchClass = VecListDPairSpacedAllLanesAsmOperand;
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000174}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000175// Register list of three D registers, with "all lanes" subscripting.
176def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
177 let Name = "VecListThreeDAllLanes";
178 let ParserMethod = "parseVectorList";
179 let RenderMethod = "addVecListOperands";
180}
181def VecListThreeDAllLanes : RegisterOperand<DPR,
182 "printVectorListThreeAllLanes"> {
183 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
184}
185// Register list of three D registers spaced by 2 (three sequential Q regs).
186def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
187 let Name = "VecListThreeQAllLanes";
188 let ParserMethod = "parseVectorList";
189 let RenderMethod = "addVecListOperands";
190}
191def VecListThreeQAllLanes : RegisterOperand<DPR,
192 "printVectorListThreeSpacedAllLanes"> {
193 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
194}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000195// Register list of four D registers, with "all lanes" subscripting.
196def VecListFourDAllLanesAsmOperand : AsmOperandClass {
197 let Name = "VecListFourDAllLanes";
198 let ParserMethod = "parseVectorList";
199 let RenderMethod = "addVecListOperands";
200}
201def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
202 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
203}
204// Register list of four D registers spaced by 2 (four sequential Q regs).
205def VecListFourQAllLanesAsmOperand : AsmOperandClass {
206 let Name = "VecListFourQAllLanes";
207 let ParserMethod = "parseVectorList";
208 let RenderMethod = "addVecListOperands";
209}
210def VecListFourQAllLanes : RegisterOperand<DPR,
211 "printVectorListFourSpacedAllLanes"> {
212 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
213}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000214
Jim Grosbach98b05a52011-11-30 01:09:44 +0000215
Jim Grosbach7636bf62011-12-02 00:35:16 +0000216// Register list of one D register, with byte lane subscripting.
217def VecListOneDByteIndexAsmOperand : AsmOperandClass {
218 let Name = "VecListOneDByteIndexed";
219 let ParserMethod = "parseVectorList";
220 let RenderMethod = "addVecListIndexedOperands";
221}
222def VecListOneDByteIndexed : Operand<i32> {
223 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
224 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
225}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000226// ...with half-word lane subscripting.
227def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
228 let Name = "VecListOneDHWordIndexed";
229 let ParserMethod = "parseVectorList";
230 let RenderMethod = "addVecListIndexedOperands";
231}
232def VecListOneDHWordIndexed : Operand<i32> {
233 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
234 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
235}
236// ...with word lane subscripting.
237def VecListOneDWordIndexAsmOperand : AsmOperandClass {
238 let Name = "VecListOneDWordIndexed";
239 let ParserMethod = "parseVectorList";
240 let RenderMethod = "addVecListIndexedOperands";
241}
242def VecListOneDWordIndexed : Operand<i32> {
243 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
244 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
245}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000246
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000247// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000248def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
249 let Name = "VecListTwoDByteIndexed";
250 let ParserMethod = "parseVectorList";
251 let RenderMethod = "addVecListIndexedOperands";
252}
253def VecListTwoDByteIndexed : Operand<i32> {
254 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
255 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
256}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000257// ...with half-word lane subscripting.
258def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
259 let Name = "VecListTwoDHWordIndexed";
260 let ParserMethod = "parseVectorList";
261 let RenderMethod = "addVecListIndexedOperands";
262}
263def VecListTwoDHWordIndexed : Operand<i32> {
264 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
265 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
266}
267// ...with word lane subscripting.
268def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
269 let Name = "VecListTwoDWordIndexed";
270 let ParserMethod = "parseVectorList";
271 let RenderMethod = "addVecListIndexedOperands";
272}
273def VecListTwoDWordIndexed : Operand<i32> {
274 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
275 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
276}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000277// Register list of two Q registers with half-word lane subscripting.
278def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
279 let Name = "VecListTwoQHWordIndexed";
280 let ParserMethod = "parseVectorList";
281 let RenderMethod = "addVecListIndexedOperands";
282}
283def VecListTwoQHWordIndexed : Operand<i32> {
284 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
285 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
286}
287// ...with word lane subscripting.
288def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
289 let Name = "VecListTwoQWordIndexed";
290 let ParserMethod = "parseVectorList";
291 let RenderMethod = "addVecListIndexedOperands";
292}
293def VecListTwoQWordIndexed : Operand<i32> {
294 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
295 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
296}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000297
Jim Grosbach3a678af2012-01-23 21:53:26 +0000298
299// Register list of three D registers with byte lane subscripting.
300def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
301 let Name = "VecListThreeDByteIndexed";
302 let ParserMethod = "parseVectorList";
303 let RenderMethod = "addVecListIndexedOperands";
304}
305def VecListThreeDByteIndexed : Operand<i32> {
306 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
307 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
308}
309// ...with half-word lane subscripting.
310def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
311 let Name = "VecListThreeDHWordIndexed";
312 let ParserMethod = "parseVectorList";
313 let RenderMethod = "addVecListIndexedOperands";
314}
315def VecListThreeDHWordIndexed : Operand<i32> {
316 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
317 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
318}
319// ...with word lane subscripting.
320def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
321 let Name = "VecListThreeDWordIndexed";
322 let ParserMethod = "parseVectorList";
323 let RenderMethod = "addVecListIndexedOperands";
324}
325def VecListThreeDWordIndexed : Operand<i32> {
326 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
327 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
328}
329// Register list of three Q registers with half-word lane subscripting.
330def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
331 let Name = "VecListThreeQHWordIndexed";
332 let ParserMethod = "parseVectorList";
333 let RenderMethod = "addVecListIndexedOperands";
334}
335def VecListThreeQHWordIndexed : Operand<i32> {
336 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
337 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
338}
339// ...with word lane subscripting.
340def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
341 let Name = "VecListThreeQWordIndexed";
342 let ParserMethod = "parseVectorList";
343 let RenderMethod = "addVecListIndexedOperands";
344}
345def VecListThreeQWordIndexed : Operand<i32> {
346 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
347 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
348}
349
Jim Grosbache983a132012-01-24 18:37:25 +0000350// Register list of four D registers with byte lane subscripting.
351def VecListFourDByteIndexAsmOperand : AsmOperandClass {
352 let Name = "VecListFourDByteIndexed";
353 let ParserMethod = "parseVectorList";
354 let RenderMethod = "addVecListIndexedOperands";
355}
356def VecListFourDByteIndexed : Operand<i32> {
357 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
358 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
359}
360// ...with half-word lane subscripting.
361def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
362 let Name = "VecListFourDHWordIndexed";
363 let ParserMethod = "parseVectorList";
364 let RenderMethod = "addVecListIndexedOperands";
365}
366def VecListFourDHWordIndexed : Operand<i32> {
367 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
368 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
369}
370// ...with word lane subscripting.
371def VecListFourDWordIndexAsmOperand : AsmOperandClass {
372 let Name = "VecListFourDWordIndexed";
373 let ParserMethod = "parseVectorList";
374 let RenderMethod = "addVecListIndexedOperands";
375}
376def VecListFourDWordIndexed : Operand<i32> {
377 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
378 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
379}
380// Register list of four Q registers with half-word lane subscripting.
381def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
382 let Name = "VecListFourQHWordIndexed";
383 let ParserMethod = "parseVectorList";
384 let RenderMethod = "addVecListIndexedOperands";
385}
386def VecListFourQHWordIndexed : Operand<i32> {
387 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
388 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
389}
390// ...with word lane subscripting.
391def VecListFourQWordIndexAsmOperand : AsmOperandClass {
392 let Name = "VecListFourQWordIndexed";
393 let ParserMethod = "parseVectorList";
394 let RenderMethod = "addVecListIndexedOperands";
395}
396def VecListFourQWordIndexed : Operand<i32> {
397 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
398 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
399}
400
Jim Grosbach3a678af2012-01-23 21:53:26 +0000401
Bob Wilson5bafff32009-06-22 23:27:02 +0000402//===----------------------------------------------------------------------===//
403// NEON-specific DAG Nodes.
404//===----------------------------------------------------------------------===//
405
406def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000407def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
409def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000410def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000411def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000412def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
413def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000414def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
415def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000416def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
417def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000418def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
419def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
420
421// Types for vector shift by immediates. The "SHX" version is for long and
422// narrow operations where the source and destination vectors have different
423// types. The "SHINS" version is for shift and insert operations.
424def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
425 SDTCisVT<2, i32>]>;
426def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
427 SDTCisVT<2, i32>]>;
428def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
429 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
430
431def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
432def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
433def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
434def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
435def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
436def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
437def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
438
439def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
440def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
441def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
442
443def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
444def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
445def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
446def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
447def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
448def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
449
450def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
451def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
452def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
453
454def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
455def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
456
457def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
458 SDTCisVT<2, i32>]>;
459def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
460def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
461
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000462def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
463def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
464def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000465def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000466
Owen Andersond9668172010-11-03 22:44:51 +0000467def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
468 SDTCisVT<2, i32>]>;
469def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000470def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000471
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000472def NEONvbsl : SDNode<"ARMISD::VBSL",
473 SDTypeProfile<1, 3, [SDTCisVec<0>,
474 SDTCisSameAs<0, 1>,
475 SDTCisSameAs<0, 2>,
476 SDTCisSameAs<0, 3>]>>;
477
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000478def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
479
Bob Wilson0ce37102009-08-14 05:08:32 +0000480// VDUPLANE can produce a quad-register result from a double-register source,
481// so the result is not constrained to match the source.
482def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
483 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
484 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000485
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000486def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
487 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
488def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
489
Bob Wilsond8e17572009-08-12 22:31:50 +0000490def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
491def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
492def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
493def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
494
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000495def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000496 SDTCisSameAs<0, 2>,
497 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000498def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
499def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
500def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000501
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000502def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
503 SDTCisSameAs<1, 2>]>;
504def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
505def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
506
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000507def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
508 SDTCisSameAs<0, 2>]>;
509def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
510def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
511
Bob Wilsoncba270d2010-07-13 21:16:48 +0000512def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
513 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000514 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000515 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
516 return (EltBits == 32 && EltVal == 0);
517}]>;
518
519def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
520 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000521 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000522 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
523 return (EltBits == 8 && EltVal == 0xff);
524}]>;
525
Bob Wilson5bafff32009-06-22 23:27:02 +0000526//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000527// NEON load / store instructions
528//===----------------------------------------------------------------------===//
529
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000530// Use VLDM to load a Q register as a D register pair.
531// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000532def VLDMQIA
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000533 : PseudoVFPLdStM<(outs DPair:$dst), (ins GPR:$Rn),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000534 IIC_fpLoad_m, "",
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000535 [(set DPair:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000536
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000537// Use VSTM to store a Q register as a D register pair.
538// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000539def VSTMQIA
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000540 : PseudoVFPLdStM<(outs), (ins DPair:$src, GPR:$Rn),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000541 IIC_fpStore_m, "",
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000542 [(store (v2f64 DPair:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000543
Bob Wilsonffde0802010-09-02 16:00:54 +0000544// Classes for VLD* pseudo-instructions with multi-register operands.
545// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000546class VLDQPseudo<InstrItinClass itin>
547 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
548class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000549 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000550 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000551 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000552class VLDQWBfixedPseudo<InstrItinClass itin>
553 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
554 (ins addrmode6:$addr), itin,
555 "$addr.addr = $wb">;
556class VLDQWBregisterPseudo<InstrItinClass itin>
557 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
558 (ins addrmode6:$addr, rGPR:$offset), itin,
559 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000560
Bob Wilson9d84fb32010-09-14 20:59:49 +0000561class VLDQQPseudo<InstrItinClass itin>
562 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
563class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000564 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000565 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000566 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000567class VLDQQWBfixedPseudo<InstrItinClass itin>
568 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
569 (ins addrmode6:$addr), itin,
570 "$addr.addr = $wb">;
571class VLDQQWBregisterPseudo<InstrItinClass itin>
572 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
573 (ins addrmode6:$addr, rGPR:$offset), itin,
574 "$addr.addr = $wb">;
575
576
Bob Wilson7de68142011-02-07 17:43:15 +0000577class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000578 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
579 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000580class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000581 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000582 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000583 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000584
Bob Wilson2a0e9742010-11-27 06:35:16 +0000585let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
586
Bob Wilson205a5ca2009-07-08 18:11:30 +0000587// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000588class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000589 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000590 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000591 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000592 let Rm = 0b1111;
593 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000594 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000595}
Bob Wilson621f1952010-03-23 05:25:43 +0000596class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +0000597 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000598 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000599 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 let Rm = 0b1111;
601 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000603}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000604
Owen Andersond9aa7d32010-11-02 00:05:05 +0000605def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
606def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
607def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
608def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000609
Owen Andersond9aa7d32010-11-02 00:05:05 +0000610def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
611def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
612def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
613def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000614
615// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000616multiclass VLD1DWB<bits<4> op7_4, string Dt> {
617 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
618 (ins addrmode6:$Rn), IIC_VLD1u,
619 "vld1", Dt, "$Vd, $Rn!",
620 "$Rn.addr = $wb", []> {
621 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
622 let Inst{4} = Rn{4};
623 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000624 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000625 }
626 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
627 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
628 "vld1", Dt, "$Vd, $Rn, $Rm",
629 "$Rn.addr = $wb", []> {
630 let Inst{4} = Rn{4};
631 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000632 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000633 }
Owen Andersone85bd772010-11-02 00:24:52 +0000634}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000635multiclass VLD1QWB<bits<4> op7_4, string Dt> {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000636 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000637 (ins addrmode6:$Rn), IIC_VLD1x2u,
638 "vld1", Dt, "$Vd, $Rn!",
639 "$Rn.addr = $wb", []> {
640 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
641 let Inst{5-4} = Rn{5-4};
642 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000643 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000644 }
Jim Grosbach28f08c92012-03-05 19:33:30 +0000645 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000646 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
647 "vld1", Dt, "$Vd, $Rn, $Rm",
648 "$Rn.addr = $wb", []> {
649 let Inst{5-4} = Rn{5-4};
650 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000651 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000652 }
Owen Andersone85bd772010-11-02 00:24:52 +0000653}
Bob Wilson99493b22010-03-20 17:59:03 +0000654
Jim Grosbach10b90a92011-10-24 21:45:13 +0000655defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
656defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
657defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
658defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
659defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
660defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
661defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
662defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000663
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000664// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000665class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000666 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000668 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 let Rm = 0b1111;
670 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000672}
Jim Grosbach59216752011-10-24 23:26:05 +0000673multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
674 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
675 (ins addrmode6:$Rn), IIC_VLD1x2u,
676 "vld1", Dt, "$Vd, $Rn!",
677 "$Rn.addr = $wb", []> {
678 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000679 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000680 let DecoderMethod = "DecodeVLDInstruction";
681 let AsmMatchConverter = "cvtVLDwbFixed";
682 }
683 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
684 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
685 "vld1", Dt, "$Vd, $Rn, $Rm",
686 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000687 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000688 let DecoderMethod = "DecodeVLDInstruction";
689 let AsmMatchConverter = "cvtVLDwbRegister";
690 }
Owen Andersone85bd772010-11-02 00:24:52 +0000691}
Bob Wilson052ba452010-03-22 18:22:06 +0000692
Owen Andersone85bd772010-11-02 00:24:52 +0000693def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
694def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
695def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
696def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000697
Jim Grosbach59216752011-10-24 23:26:05 +0000698defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
699defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
700defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
701defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000702
Jim Grosbach59216752011-10-24 23:26:05 +0000703def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000704
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000705// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000706class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000707 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000709 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000710 let Rm = 0b1111;
711 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000712 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000713}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000714multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
715 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
716 (ins addrmode6:$Rn), IIC_VLD1x2u,
717 "vld1", Dt, "$Vd, $Rn!",
718 "$Rn.addr = $wb", []> {
719 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
720 let Inst{5-4} = Rn{5-4};
721 let DecoderMethod = "DecodeVLDInstruction";
722 let AsmMatchConverter = "cvtVLDwbFixed";
723 }
724 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
725 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
726 "vld1", Dt, "$Vd, $Rn, $Rm",
727 "$Rn.addr = $wb", []> {
728 let Inst{5-4} = Rn{5-4};
729 let DecoderMethod = "DecodeVLDInstruction";
730 let AsmMatchConverter = "cvtVLDwbRegister";
731 }
Owen Andersone85bd772010-11-02 00:24:52 +0000732}
Johnny Chend7283d92010-02-23 20:51:23 +0000733
Owen Andersone85bd772010-11-02 00:24:52 +0000734def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
735def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
736def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
737def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000738
Jim Grosbach399cdca2011-10-25 00:14:01 +0000739defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
740defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
741defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
742defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000743
Jim Grosbach399cdca2011-10-25 00:14:01 +0000744def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000745
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000746// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000747class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
748 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000749 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000750 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000751 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Rm = 0b1111;
753 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000755}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000756
Jim Grosbach28f08c92012-03-05 19:33:30 +0000757def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>;
758def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>;
759def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000760
Jim Grosbach2af50d92011-12-09 19:07:20 +0000761def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
762def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
763def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000764
Evan Chengd2ca8132010-10-09 01:03:04 +0000765def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
766def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
767def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000768
Bob Wilson92cb9322010-03-20 20:10:51 +0000769// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000770multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
771 RegisterOperand VdTy, InstrItinClass itin> {
772 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
773 (ins addrmode6:$Rn), itin,
774 "vld2", Dt, "$Vd, $Rn!",
775 "$Rn.addr = $wb", []> {
776 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
777 let Inst{5-4} = Rn{5-4};
778 let DecoderMethod = "DecodeVLDInstruction";
779 let AsmMatchConverter = "cvtVLDwbFixed";
780 }
781 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
782 (ins addrmode6:$Rn, rGPR:$Rm), itin,
783 "vld2", Dt, "$Vd, $Rn, $Rm",
784 "$Rn.addr = $wb", []> {
785 let Inst{5-4} = Rn{5-4};
786 let DecoderMethod = "DecodeVLDInstruction";
787 let AsmMatchConverter = "cvtVLDwbRegister";
788 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000789}
Bob Wilson92cb9322010-03-20 20:10:51 +0000790
Jim Grosbach28f08c92012-03-05 19:33:30 +0000791defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>;
792defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>;
793defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000794
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000795defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
796defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
797defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000798
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000799def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
800def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
801def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
802def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
803def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
804def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000805
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000806// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +0000807def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>;
808def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>;
809def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>;
810defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>;
811defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>;
812defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000813
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000814// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000815class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000816 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000817 (ins addrmode6:$Rn), IIC_VLD3,
818 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
819 let Rm = 0b1111;
820 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000821 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000822}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000823
Owen Andersoncf667be2010-11-02 01:24:55 +0000824def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
825def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
826def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000827
Bob Wilson9d84fb32010-09-14 20:59:49 +0000828def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
829def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
830def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000831
Bob Wilson92cb9322010-03-20 20:10:51 +0000832// ...with address register writeback:
833class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
834 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000835 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000836 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
837 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
838 "$Rn.addr = $wb", []> {
839 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000841}
Bob Wilson92cb9322010-03-20 20:10:51 +0000842
Owen Andersoncf667be2010-11-02 01:24:55 +0000843def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
844def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
845def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000846
Evan Cheng84f69e82010-10-09 01:45:34 +0000847def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
848def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
849def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000850
Bob Wilson7de68142011-02-07 17:43:15 +0000851// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000852def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
853def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
854def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
855def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
856def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
857def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000858
Evan Cheng84f69e82010-10-09 01:45:34 +0000859def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
860def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
861def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000862
Bob Wilson92cb9322010-03-20 20:10:51 +0000863// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000864def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
865def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
866def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
867
Evan Cheng84f69e82010-10-09 01:45:34 +0000868def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
869def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
870def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000871
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000872// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000873class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
874 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000875 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 (ins addrmode6:$Rn), IIC_VLD4,
877 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
878 let Rm = 0b1111;
879 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000880 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000881}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000882
Owen Andersoncf667be2010-11-02 01:24:55 +0000883def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
884def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
885def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000886
Bob Wilson9d84fb32010-09-14 20:59:49 +0000887def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
888def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
889def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000890
Bob Wilson92cb9322010-03-20 20:10:51 +0000891// ...with address register writeback:
892class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
893 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000894 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000895 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
897 "$Rn.addr = $wb", []> {
898 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000899 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000900}
Bob Wilson92cb9322010-03-20 20:10:51 +0000901
Owen Andersoncf667be2010-11-02 01:24:55 +0000902def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
903def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
904def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000905
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000906def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
907def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
908def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000909
Bob Wilson7de68142011-02-07 17:43:15 +0000910// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000911def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
912def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
913def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
914def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
915def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
916def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000917
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000918def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
919def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
920def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000921
Bob Wilson92cb9322010-03-20 20:10:51 +0000922// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000923def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
924def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
925def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
926
927def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
928def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
929def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000930
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000931} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
932
Bob Wilson8466fa12010-09-13 23:01:35 +0000933// Classes for VLD*LN pseudo-instructions with multi-register operands.
934// These are expanded to real instructions after register allocation.
935class VLDQLNPseudo<InstrItinClass itin>
936 : PseudoNLdSt<(outs QPR:$dst),
937 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
938 itin, "$src = $dst">;
939class VLDQLNWBPseudo<InstrItinClass itin>
940 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
941 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
942 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
943class VLDQQLNPseudo<InstrItinClass itin>
944 : PseudoNLdSt<(outs QQPR:$dst),
945 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
946 itin, "$src = $dst">;
947class VLDQQLNWBPseudo<InstrItinClass itin>
948 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
949 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
950 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
951class VLDQQQQLNPseudo<InstrItinClass itin>
952 : PseudoNLdSt<(outs QQQQPR:$dst),
953 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
954 itin, "$src = $dst">;
955class VLDQQQQLNWBPseudo<InstrItinClass itin>
956 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
957 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
958 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
959
Bob Wilsonb07c1712009-10-07 21:53:04 +0000960// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000961class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
962 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000963 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000964 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
965 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000966 "$src = $Vd",
967 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000969 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000971 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000972}
Mon P Wang183c6272011-05-09 17:47:27 +0000973class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
974 PatFrag LoadOp>
975 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
976 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
977 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
978 "$src = $Vd",
979 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
980 (i32 (LoadOp addrmode6oneL32:$Rn)),
981 imm:$lane))]> {
982 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000983 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000984}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000985class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
986 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
987 (i32 (LoadOp addrmode6:$addr)),
988 imm:$lane))];
989}
990
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
992 let Inst{7-5} = lane{2-0};
993}
994def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
995 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000996 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000997}
Mon P Wang183c6272011-05-09 17:47:27 +0000998def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001000 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001002
1003def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1004def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1005def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1006
Bob Wilson746fa172010-12-10 22:13:32 +00001007def : Pat<(vector_insert (v2f32 DPR:$src),
1008 (f32 (load addrmode6:$addr)), imm:$lane),
1009 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1010def : Pat<(vector_insert (v4f32 QPR:$src),
1011 (f32 (load addrmode6:$addr)), imm:$lane),
1012 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1013
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001014let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1015
1016// ...with address register writeback:
1017class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001018 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001020 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001021 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001022 "$src = $Vd, $Rn.addr = $wb", []> {
1023 let DecoderMethod = "DecodeVLD1LN";
1024}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001025
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001026def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1027 let Inst{7-5} = lane{2-0};
1028}
1029def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1030 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001031 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
1033def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1034 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001035 let Inst{5} = Rn{4};
1036 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001037}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001038
1039def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1040def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1041def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001042
Bob Wilson243fcc52009-09-01 04:26:28 +00001043// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001044class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001045 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001046 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1047 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001048 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001049 let Rm = 0b1111;
1050 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001051 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001052}
Bob Wilson243fcc52009-09-01 04:26:28 +00001053
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001054def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1055 let Inst{7-5} = lane{2-0};
1056}
1057def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1058 let Inst{7-6} = lane{1-0};
1059}
1060def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1061 let Inst{7} = lane{0};
1062}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001063
Evan Chengd2ca8132010-10-09 01:03:04 +00001064def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1065def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1066def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001067
Bob Wilson41315282010-03-20 20:39:53 +00001068// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001069def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1070 let Inst{7-6} = lane{1-0};
1071}
1072def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1073 let Inst{7} = lane{0};
1074}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001075
Evan Chengd2ca8132010-10-09 01:03:04 +00001076def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1077def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001078
Bob Wilsona1023642010-03-20 20:47:18 +00001079// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001080class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001081 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001083 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1085 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1086 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001087 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001088}
Bob Wilsona1023642010-03-20 20:47:18 +00001089
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001090def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1091 let Inst{7-5} = lane{2-0};
1092}
1093def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1094 let Inst{7-6} = lane{1-0};
1095}
1096def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1097 let Inst{7} = lane{0};
1098}
Bob Wilsona1023642010-03-20 20:47:18 +00001099
Evan Chengd2ca8132010-10-09 01:03:04 +00001100def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1101def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1102def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001103
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001104def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1105 let Inst{7-6} = lane{1-0};
1106}
1107def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1108 let Inst{7} = lane{0};
1109}
Bob Wilsona1023642010-03-20 20:47:18 +00001110
Evan Chengd2ca8132010-10-09 01:03:04 +00001111def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1112def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001113
Bob Wilson243fcc52009-09-01 04:26:28 +00001114// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001115class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001116 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001118 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001120 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001121 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001122 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilson243fcc52009-09-01 04:26:28 +00001124
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001125def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1126 let Inst{7-5} = lane{2-0};
1127}
1128def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1129 let Inst{7-6} = lane{1-0};
1130}
1131def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1132 let Inst{7} = lane{0};
1133}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001134
Evan Cheng84f69e82010-10-09 01:45:34 +00001135def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1136def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1137def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001138
Bob Wilson41315282010-03-20 20:39:53 +00001139// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001140def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1141 let Inst{7-6} = lane{1-0};
1142}
1143def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1144 let Inst{7} = lane{0};
1145}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001146
Evan Cheng84f69e82010-10-09 01:45:34 +00001147def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1148def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001149
Bob Wilsona1023642010-03-20 20:47:18 +00001150// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001151class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001152 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001153 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001154 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001155 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001156 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1158 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001159 []> {
1160 let DecoderMethod = "DecodeVLD3LN";
1161}
Bob Wilsona1023642010-03-20 20:47:18 +00001162
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001163def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1164 let Inst{7-5} = lane{2-0};
1165}
1166def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1167 let Inst{7-6} = lane{1-0};
1168}
1169def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001170 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001171}
Bob Wilsona1023642010-03-20 20:47:18 +00001172
Evan Cheng84f69e82010-10-09 01:45:34 +00001173def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1174def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1175def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001176
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001177def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1178 let Inst{7-6} = lane{1-0};
1179}
1180def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001181 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001182}
Bob Wilsona1023642010-03-20 20:47:18 +00001183
Evan Cheng84f69e82010-10-09 01:45:34 +00001184def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1185def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001186
Bob Wilson243fcc52009-09-01 04:26:28 +00001187// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001188class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001189 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001190 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001191 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001192 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001193 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001194 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001195 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001196 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001197 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001198}
Bob Wilson243fcc52009-09-01 04:26:28 +00001199
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001200def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1201 let Inst{7-5} = lane{2-0};
1202}
1203def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1204 let Inst{7-6} = lane{1-0};
1205}
1206def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001207 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001208 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001209}
Bob Wilson62e053e2009-10-08 22:53:57 +00001210
Evan Cheng10dc63f2010-10-09 04:07:58 +00001211def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1212def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1213def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001214
Bob Wilson41315282010-03-20 20:39:53 +00001215// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001216def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1217 let Inst{7-6} = lane{1-0};
1218}
1219def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001220 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001221 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001222}
Bob Wilson62e053e2009-10-08 22:53:57 +00001223
Evan Cheng10dc63f2010-10-09 04:07:58 +00001224def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1225def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001226
Bob Wilsona1023642010-03-20 20:47:18 +00001227// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001228class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001229 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001230 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001232 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001233 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001234"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1235"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001236 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001238 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001239}
Bob Wilsona1023642010-03-20 20:47:18 +00001240
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001241def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1242 let Inst{7-5} = lane{2-0};
1243}
1244def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1245 let Inst{7-6} = lane{1-0};
1246}
1247def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001248 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001250}
Bob Wilsona1023642010-03-20 20:47:18 +00001251
Evan Cheng10dc63f2010-10-09 04:07:58 +00001252def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1253def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1254def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001255
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001256def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1257 let Inst{7-6} = lane{1-0};
1258}
1259def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001260 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001262}
Bob Wilsona1023642010-03-20 20:47:18 +00001263
Evan Cheng10dc63f2010-10-09 04:07:58 +00001264def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1265def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001266
Bob Wilson2a0e9742010-11-27 06:35:16 +00001267} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1268
Bob Wilsonb07c1712009-10-07 21:53:04 +00001269// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001270class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001271 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1272 (ins addrmode6dup:$Rn),
1273 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1274 [(set VecListOneDAllLanes:$Vd,
1275 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001276 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001277 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001278 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001279}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001280def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1281def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1282def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001283
Bob Wilson746fa172010-12-10 22:13:32 +00001284def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1285 (VLD1DUPd32 addrmode6:$addr)>;
Bob Wilson746fa172010-12-10 22:13:32 +00001286
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001287class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
1288 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListDPairAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001289 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001290 "vld1", Dt, "$Vd, $Rn", "",
1291 [(set VecListDPairAllLanes:$Vd,
1292 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001293 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001294 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001296}
1297
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001298def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
1299def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
1300def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001301
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001302def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1303 (VLD1DUPq32 addrmode6:$addr)>;
1304
1305let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001306// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001307multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1308 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1309 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1310 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1311 "vld1", Dt, "$Vd, $Rn!",
1312 "$Rn.addr = $wb", []> {
1313 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1314 let Inst{4} = Rn{4};
1315 let DecoderMethod = "DecodeVLD1DupInstruction";
1316 let AsmMatchConverter = "cvtVLDwbFixed";
1317 }
1318 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1319 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1320 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1321 "vld1", Dt, "$Vd, $Rn, $Rm",
1322 "$Rn.addr = $wb", []> {
1323 let Inst{4} = Rn{4};
1324 let DecoderMethod = "DecodeVLD1DupInstruction";
1325 let AsmMatchConverter = "cvtVLDwbRegister";
1326 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001327}
Jim Grosbach096334e2011-11-30 19:35:44 +00001328multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1329 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001330 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001331 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1332 "vld1", Dt, "$Vd, $Rn!",
1333 "$Rn.addr = $wb", []> {
1334 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1335 let Inst{4} = Rn{4};
1336 let DecoderMethod = "DecodeVLD1DupInstruction";
1337 let AsmMatchConverter = "cvtVLDwbFixed";
1338 }
1339 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001340 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001341 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1342 "vld1", Dt, "$Vd, $Rn, $Rm",
1343 "$Rn.addr = $wb", []> {
1344 let Inst{4} = Rn{4};
1345 let DecoderMethod = "DecodeVLD1DupInstruction";
1346 let AsmMatchConverter = "cvtVLDwbRegister";
1347 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001348}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001349
Jim Grosbach096334e2011-11-30 19:35:44 +00001350defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1351defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1352defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001353
Jim Grosbach096334e2011-11-30 19:35:44 +00001354defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1355defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1356defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001357
Bob Wilsonb07c1712009-10-07 21:53:04 +00001358// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001359class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1360 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001361 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001362 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001363 let Rm = 0b1111;
1364 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001365 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001366}
1367
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001368def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListDPairAllLanes>;
1369def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListDPairAllLanes>;
1370def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001371
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001372// ...with double-spaced registers
1373def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListDPairSpacedAllLanes>;
1374def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1375def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001376
1377// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001378multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1379 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1380 (outs VdTy:$Vd, GPR:$wb),
1381 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1382 "vld2", Dt, "$Vd, $Rn!",
1383 "$Rn.addr = $wb", []> {
1384 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1385 let Inst{4} = Rn{4};
1386 let DecoderMethod = "DecodeVLD2DupInstruction";
1387 let AsmMatchConverter = "cvtVLDwbFixed";
1388 }
1389 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1390 (outs VdTy:$Vd, GPR:$wb),
1391 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1392 "vld2", Dt, "$Vd, $Rn, $Rm",
1393 "$Rn.addr = $wb", []> {
1394 let Inst{4} = Rn{4};
1395 let DecoderMethod = "DecodeVLD2DupInstruction";
1396 let AsmMatchConverter = "cvtVLDwbRegister";
1397 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001398}
1399
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001400defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListDPairAllLanes>;
1401defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListDPairAllLanes>;
1402defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001403
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001404defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListDPairSpacedAllLanes>;
1405defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1406defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001407
Bob Wilsonb07c1712009-10-07 21:53:04 +00001408// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001409class VLD3DUP<bits<4> op7_4, string Dt>
1410 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001411 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001412 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1413 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001414 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001415 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001416}
1417
1418def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1419def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1420def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1421
1422def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1423def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1424def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1425
1426// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001427def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1428def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1429def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001430
1431// ...with address register writeback:
1432class VLD3DUPWB<bits<4> op7_4, string Dt>
1433 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001434 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001435 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1436 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001437 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001439}
1440
1441def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1442def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1443def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1444
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001445def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1446def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1447def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001448
1449def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1450def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1451def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1452
Bob Wilsonb07c1712009-10-07 21:53:04 +00001453// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001454class VLD4DUP<bits<4> op7_4, string Dt>
1455 : NLdSt<1, 0b10, 0b1111, op7_4,
1456 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001457 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001458 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1459 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001460 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001462}
1463
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001464def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1465def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1466def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001467
1468def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1469def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1470def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1471
1472// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001473def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1474def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1475def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001476
1477// ...with address register writeback:
1478class VLD4DUPWB<bits<4> op7_4, string Dt>
1479 : NLdSt<1, 0b10, 0b1111, op7_4,
1480 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001481 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001482 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001483 "$Rn.addr = $wb", []> {
1484 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001485 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001486}
1487
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001488def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1489def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1490def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1491
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001492def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1493def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1494def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001495
1496def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1497def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1498def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1499
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001500} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001501
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001502let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001503
Bob Wilson709d5922010-08-25 23:27:42 +00001504// Classes for VST* pseudo-instructions with multi-register operands.
1505// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001506class VSTQPseudo<InstrItinClass itin>
1507 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1508class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001509 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001510 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001511 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001512class VSTQWBfixedPseudo<InstrItinClass itin>
1513 : PseudoNLdSt<(outs GPR:$wb),
1514 (ins addrmode6:$addr, QPR:$src), itin,
1515 "$addr.addr = $wb">;
1516class VSTQWBregisterPseudo<InstrItinClass itin>
1517 : PseudoNLdSt<(outs GPR:$wb),
1518 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1519 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001520class VSTQQPseudo<InstrItinClass itin>
1521 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1522class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001523 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001524 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001525 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001526class VSTQQWBfixedPseudo<InstrItinClass itin>
1527 : PseudoNLdSt<(outs GPR:$wb),
1528 (ins addrmode6:$addr, QQPR:$src), itin,
1529 "$addr.addr = $wb">;
1530class VSTQQWBregisterPseudo<InstrItinClass itin>
1531 : PseudoNLdSt<(outs GPR:$wb),
1532 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1533 "$addr.addr = $wb">;
1534
Bob Wilson7de68142011-02-07 17:43:15 +00001535class VSTQQQQPseudo<InstrItinClass itin>
1536 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001537class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001538 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001539 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001540 "$addr.addr = $wb">;
1541
Bob Wilson11d98992010-03-23 06:20:33 +00001542// VST1 : Vector Store (multiple single elements)
1543class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001544 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1545 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001546 let Rm = 0b1111;
1547 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001548 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001549}
Bob Wilson11d98992010-03-23 06:20:33 +00001550class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +00001551 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd),
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001552 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 let Rm = 0b1111;
1554 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001555 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001556}
Bob Wilson11d98992010-03-23 06:20:33 +00001557
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001558def VST1d8 : VST1D<{0,0,0,?}, "8">;
1559def VST1d16 : VST1D<{0,1,0,?}, "16">;
1560def VST1d32 : VST1D<{1,0,0,?}, "32">;
1561def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001562
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001563def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1564def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1565def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1566def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001567
Bob Wilson25eb5012010-03-20 20:54:36 +00001568// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001569multiclass VST1DWB<bits<4> op7_4, string Dt> {
1570 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1571 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1572 "vst1", Dt, "$Vd, $Rn!",
1573 "$Rn.addr = $wb", []> {
1574 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1575 let Inst{4} = Rn{4};
1576 let DecoderMethod = "DecodeVSTInstruction";
1577 let AsmMatchConverter = "cvtVSTwbFixed";
1578 }
1579 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1580 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1581 IIC_VLD1u,
1582 "vst1", Dt, "$Vd, $Rn, $Rm",
1583 "$Rn.addr = $wb", []> {
1584 let Inst{4} = Rn{4};
1585 let DecoderMethod = "DecodeVSTInstruction";
1586 let AsmMatchConverter = "cvtVSTwbRegister";
1587 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001588}
Jim Grosbach4334e032011-10-31 21:50:31 +00001589multiclass VST1QWB<bits<4> op7_4, string Dt> {
1590 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001591 (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u,
Jim Grosbach4334e032011-10-31 21:50:31 +00001592 "vst1", Dt, "$Vd, $Rn!",
1593 "$Rn.addr = $wb", []> {
1594 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1595 let Inst{5-4} = Rn{5-4};
1596 let DecoderMethod = "DecodeVSTInstruction";
1597 let AsmMatchConverter = "cvtVSTwbFixed";
1598 }
1599 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001600 (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd),
Jim Grosbach4334e032011-10-31 21:50:31 +00001601 IIC_VLD1x2u,
1602 "vst1", Dt, "$Vd, $Rn, $Rm",
1603 "$Rn.addr = $wb", []> {
1604 let Inst{5-4} = Rn{5-4};
1605 let DecoderMethod = "DecodeVSTInstruction";
1606 let AsmMatchConverter = "cvtVSTwbRegister";
1607 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001608}
Bob Wilson25eb5012010-03-20 20:54:36 +00001609
Jim Grosbach4334e032011-10-31 21:50:31 +00001610defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1611defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1612defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1613defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001614
Jim Grosbach4334e032011-10-31 21:50:31 +00001615defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1616defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1617defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1618defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001619
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001620// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001621class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001622 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001623 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1624 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001625 let Rm = 0b1111;
1626 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001628}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001629multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1630 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1631 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1632 "vst1", Dt, "$Vd, $Rn!",
1633 "$Rn.addr = $wb", []> {
1634 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1635 let Inst{5-4} = Rn{5-4};
1636 let DecoderMethod = "DecodeVSTInstruction";
1637 let AsmMatchConverter = "cvtVSTwbFixed";
1638 }
1639 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1640 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1641 IIC_VLD1x3u,
1642 "vst1", Dt, "$Vd, $Rn, $Rm",
1643 "$Rn.addr = $wb", []> {
1644 let Inst{5-4} = Rn{5-4};
1645 let DecoderMethod = "DecodeVSTInstruction";
1646 let AsmMatchConverter = "cvtVSTwbRegister";
1647 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001648}
Bob Wilson052ba452010-03-22 18:22:06 +00001649
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001650def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1651def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1652def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1653def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001654
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001655defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1656defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1657defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1658defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001659
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001660def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1661def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1662def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001663
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001664// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001665class VST1D4<bits<4> op7_4, string Dt>
1666 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001667 (ins addrmode6:$Rn, VecListFourD:$Vd),
1668 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001669 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001670 let Rm = 0b1111;
1671 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001672 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001673}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001674multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1675 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1676 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1677 "vst1", Dt, "$Vd, $Rn!",
1678 "$Rn.addr = $wb", []> {
1679 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1680 let Inst{5-4} = Rn{5-4};
1681 let DecoderMethod = "DecodeVSTInstruction";
1682 let AsmMatchConverter = "cvtVSTwbFixed";
1683 }
1684 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1685 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1686 IIC_VLD1x4u,
1687 "vst1", Dt, "$Vd, $Rn, $Rm",
1688 "$Rn.addr = $wb", []> {
1689 let Inst{5-4} = Rn{5-4};
1690 let DecoderMethod = "DecodeVSTInstruction";
1691 let AsmMatchConverter = "cvtVSTwbRegister";
1692 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001693}
Bob Wilson25eb5012010-03-20 20:54:36 +00001694
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001695def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1696def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1697def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1698def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001699
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001700defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1701defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1702defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1703defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001704
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001705def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1706def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1707def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001708
Bob Wilsonb36ec862009-08-06 18:47:44 +00001709// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001710class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1711 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001712 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001713 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001714 let Rm = 0b1111;
1715 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001716 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001717}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001718
Jim Grosbach28f08c92012-03-05 19:33:30 +00001719def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>;
1720def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>;
1721def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001722
Jim Grosbach20accfc2011-12-14 20:59:15 +00001723def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1724def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1725def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001726
Evan Cheng60ff8792010-10-11 22:03:18 +00001727def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1728def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1729def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001730
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001731// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001732multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1733 RegisterOperand VdTy> {
1734 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1735 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1736 "vst2", Dt, "$Vd, $Rn!",
1737 "$Rn.addr = $wb", []> {
1738 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001739 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001740 let DecoderMethod = "DecodeVSTInstruction";
1741 let AsmMatchConverter = "cvtVSTwbFixed";
1742 }
1743 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1744 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1745 "vst2", Dt, "$Vd, $Rn, $Rm",
1746 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001747 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001748 let DecoderMethod = "DecodeVSTInstruction";
1749 let AsmMatchConverter = "cvtVSTwbRegister";
1750 }
Owen Andersond2f37942010-11-02 21:16:58 +00001751}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001752multiclass VST2QWB<bits<4> op7_4, string Dt> {
1753 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1754 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1755 "vst2", Dt, "$Vd, $Rn!",
1756 "$Rn.addr = $wb", []> {
1757 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001758 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001759 let DecoderMethod = "DecodeVSTInstruction";
1760 let AsmMatchConverter = "cvtVSTwbFixed";
1761 }
1762 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1763 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1764 IIC_VLD1u,
1765 "vst2", Dt, "$Vd, $Rn, $Rm",
1766 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001767 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001768 let DecoderMethod = "DecodeVSTInstruction";
1769 let AsmMatchConverter = "cvtVSTwbRegister";
1770 }
Owen Andersond2f37942010-11-02 21:16:58 +00001771}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001772
Jim Grosbach28f08c92012-03-05 19:33:30 +00001773defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>;
1774defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>;
1775defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001776
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001777defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1778defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1779defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001780
Jim Grosbach6d567302012-01-20 19:16:00 +00001781def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1782def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1783def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1784def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1785def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1786def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001787
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001788// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +00001789def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>;
1790def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>;
1791def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>;
1792defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>;
1793defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>;
1794defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001795
Bob Wilsonb36ec862009-08-06 18:47:44 +00001796// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001797class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1798 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1800 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1801 let Rm = 0b1111;
1802 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001803 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001804}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001805
Owen Andersona1a45fd2010-11-02 21:47:03 +00001806def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1807def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1808def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001809
Evan Cheng60ff8792010-10-11 22:03:18 +00001810def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1811def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1812def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001813
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001814// ...with address register writeback:
1815class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1816 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001817 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001818 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001819 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1820 "$Rn.addr = $wb", []> {
1821 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001822 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001823}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001824
Owen Andersona1a45fd2010-11-02 21:47:03 +00001825def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1826def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1827def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001828
Evan Cheng60ff8792010-10-11 22:03:18 +00001829def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1830def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1831def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001832
Bob Wilson7de68142011-02-07 17:43:15 +00001833// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001834def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1835def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1836def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1837def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1838def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1839def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001840
Evan Cheng60ff8792010-10-11 22:03:18 +00001841def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1842def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1843def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001844
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001845// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001846def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1847def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1848def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1849
Evan Cheng60ff8792010-10-11 22:03:18 +00001850def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1851def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1852def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001853
Bob Wilsonb36ec862009-08-06 18:47:44 +00001854// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001855class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1856 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001857 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1858 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001859 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001860 let Rm = 0b1111;
1861 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001862 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001863}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001864
Owen Andersona1a45fd2010-11-02 21:47:03 +00001865def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1866def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1867def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001868
Evan Cheng60ff8792010-10-11 22:03:18 +00001869def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1870def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1871def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001872
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001873// ...with address register writeback:
1874class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1875 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001876 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001877 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1879 "$Rn.addr = $wb", []> {
1880 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001881 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001882}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001883
Owen Andersona1a45fd2010-11-02 21:47:03 +00001884def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1885def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1886def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001887
Evan Cheng60ff8792010-10-11 22:03:18 +00001888def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1889def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1890def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001891
Bob Wilson7de68142011-02-07 17:43:15 +00001892// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001893def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1894def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1895def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1896def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1897def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1898def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001899
Evan Cheng60ff8792010-10-11 22:03:18 +00001900def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1901def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1902def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001903
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001904// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001905def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1906def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1907def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1908
Evan Cheng60ff8792010-10-11 22:03:18 +00001909def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1910def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1911def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001912
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001913} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1914
Bob Wilson8466fa12010-09-13 23:01:35 +00001915// Classes for VST*LN pseudo-instructions with multi-register operands.
1916// These are expanded to real instructions after register allocation.
1917class VSTQLNPseudo<InstrItinClass itin>
1918 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1919 itin, "">;
1920class VSTQLNWBPseudo<InstrItinClass itin>
1921 : PseudoNLdSt<(outs GPR:$wb),
1922 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1923 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1924class VSTQQLNPseudo<InstrItinClass itin>
1925 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1926 itin, "">;
1927class VSTQQLNWBPseudo<InstrItinClass itin>
1928 : PseudoNLdSt<(outs GPR:$wb),
1929 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1930 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1931class VSTQQQQLNPseudo<InstrItinClass itin>
1932 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1933 itin, "">;
1934class VSTQQQQLNWBPseudo<InstrItinClass itin>
1935 : PseudoNLdSt<(outs GPR:$wb),
1936 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1937 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1938
Bob Wilsonb07c1712009-10-07 21:53:04 +00001939// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001940class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001941 PatFrag StoreOp, SDNode ExtractOp, Operand AddrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00001942 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001943 (ins AddrMode:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001944 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Richard Barton6e9d66c2012-03-28 10:18:11 +00001945 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), AddrMode:$Rn)]> {
Mon P Wang183c6272011-05-09 17:47:27 +00001946 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001947 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001948}
Bob Wilsond168cef2010-11-03 16:24:53 +00001949class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1950 : VSTQLNPseudo<IIC_VST1ln> {
1951 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1952 addrmode6:$addr)];
1953}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001954
Bob Wilsond168cef2010-11-03 16:24:53 +00001955def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001956 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001957 let Inst{7-5} = lane{2-0};
1958}
Bob Wilsond168cef2010-11-03 16:24:53 +00001959def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001960 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001961 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001962 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001963}
Mon P Wang183c6272011-05-09 17:47:27 +00001964
Richard Barton6e9d66c2012-03-28 10:18:11 +00001965def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt,
1966 addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00001967 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001968 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001969}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001970
Bob Wilsond168cef2010-11-03 16:24:53 +00001971def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1972def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1973def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001974
Bob Wilson746fa172010-12-10 22:13:32 +00001975def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1976 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1977def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1978 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1979
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001980// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001981class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001982 PatFrag StoreOp, SDNode ExtractOp, Operand AdrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00001983 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001984 (ins AdrMode:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001985 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001986 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001987 "$Rn.addr = $wb",
1988 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001989 AdrMode:$Rn, am6offset:$Rm))]> {
Owen Anderson7a2e1772011-08-15 18:44:44 +00001990 let DecoderMethod = "DecodeVST1LN";
1991}
Bob Wilsonda525062011-02-25 06:42:42 +00001992class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1993 : VSTQLNWBPseudo<IIC_VST1lnu> {
1994 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1995 addrmode6:$addr, am6offset:$offset))];
1996}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001997
Bob Wilsonda525062011-02-25 06:42:42 +00001998def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001999 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002000 let Inst{7-5} = lane{2-0};
2001}
Bob Wilsonda525062011-02-25 06:42:42 +00002002def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002003 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002004 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002005 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002006}
Bob Wilsonda525062011-02-25 06:42:42 +00002007def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002008 extractelt, addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00002009 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002010 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002011}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002012
Bob Wilsonda525062011-02-25 06:42:42 +00002013def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2014def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2015def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2016
2017let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002018
Bob Wilson8a3198b2009-09-01 18:51:56 +00002019// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002020class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002021 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002022 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2023 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002024 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002025 let Rm = 0b1111;
2026 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002027 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002028}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002029
Owen Andersonb20594f2010-11-02 22:18:18 +00002030def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2031 let Inst{7-5} = lane{2-0};
2032}
2033def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2034 let Inst{7-6} = lane{1-0};
2035}
2036def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2037 let Inst{7} = lane{0};
2038}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002039
Evan Cheng60ff8792010-10-11 22:03:18 +00002040def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2041def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2042def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002043
Bob Wilson41315282010-03-20 20:39:53 +00002044// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002045def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2046 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002047 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002048}
2049def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2050 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002051 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002052}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002053
Evan Cheng60ff8792010-10-11 22:03:18 +00002054def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2055def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002056
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002057// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002058class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002059 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002060 (ins addrmode6:$Rn, am6offset:$Rm,
2061 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2062 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2063 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002064 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002065 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002066}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002067
Owen Andersonb20594f2010-11-02 22:18:18 +00002068def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2069 let Inst{7-5} = lane{2-0};
2070}
2071def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2072 let Inst{7-6} = lane{1-0};
2073}
2074def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2075 let Inst{7} = lane{0};
2076}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002077
Evan Cheng60ff8792010-10-11 22:03:18 +00002078def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2079def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2080def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002081
Owen Andersonb20594f2010-11-02 22:18:18 +00002082def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2083 let Inst{7-6} = lane{1-0};
2084}
2085def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2086 let Inst{7} = lane{0};
2087}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002088
Evan Cheng60ff8792010-10-11 22:03:18 +00002089def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2090def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002091
Bob Wilson8a3198b2009-09-01 18:51:56 +00002092// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002093class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002094 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002095 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002096 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002097 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2098 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002099 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002100}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002101
Owen Andersonb20594f2010-11-02 22:18:18 +00002102def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2103 let Inst{7-5} = lane{2-0};
2104}
2105def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2106 let Inst{7-6} = lane{1-0};
2107}
2108def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2109 let Inst{7} = lane{0};
2110}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002111
Evan Cheng60ff8792010-10-11 22:03:18 +00002112def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2113def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2114def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002115
Bob Wilson41315282010-03-20 20:39:53 +00002116// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002117def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2118 let Inst{7-6} = lane{1-0};
2119}
2120def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2121 let Inst{7} = lane{0};
2122}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002123
Evan Cheng60ff8792010-10-11 22:03:18 +00002124def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2125def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002126
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002127// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002128class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002129 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002130 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002131 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002132 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002133 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002134 "$Rn.addr = $wb", []> {
2135 let DecoderMethod = "DecodeVST3LN";
2136}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002137
Owen Andersonb20594f2010-11-02 22:18:18 +00002138def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2139 let Inst{7-5} = lane{2-0};
2140}
2141def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2142 let Inst{7-6} = lane{1-0};
2143}
2144def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2145 let Inst{7} = lane{0};
2146}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002147
Evan Cheng60ff8792010-10-11 22:03:18 +00002148def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2149def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2150def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002151
Owen Andersonb20594f2010-11-02 22:18:18 +00002152def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2153 let Inst{7-6} = lane{1-0};
2154}
2155def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2156 let Inst{7} = lane{0};
2157}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002158
Evan Cheng60ff8792010-10-11 22:03:18 +00002159def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2160def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002161
Bob Wilson8a3198b2009-09-01 18:51:56 +00002162// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002163class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002164 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002165 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002166 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002167 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002168 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002169 let Rm = 0b1111;
2170 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002171 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002172}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002173
Owen Andersonb20594f2010-11-02 22:18:18 +00002174def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2175 let Inst{7-5} = lane{2-0};
2176}
2177def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2178 let Inst{7-6} = lane{1-0};
2179}
2180def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2181 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002182 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002183}
Bob Wilson56311392009-10-09 00:01:36 +00002184
Evan Cheng60ff8792010-10-11 22:03:18 +00002185def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2186def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2187def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002188
Bob Wilson41315282010-03-20 20:39:53 +00002189// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002190def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2191 let Inst{7-6} = lane{1-0};
2192}
2193def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2194 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002195 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002196}
Bob Wilson56311392009-10-09 00:01:36 +00002197
Evan Cheng60ff8792010-10-11 22:03:18 +00002198def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2199def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002200
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002201// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002202class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002203 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002204 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002205 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002206 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002207 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2208 "$Rn.addr = $wb", []> {
2209 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002210 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002211}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002212
Owen Andersonb20594f2010-11-02 22:18:18 +00002213def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2214 let Inst{7-5} = lane{2-0};
2215}
2216def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2217 let Inst{7-6} = lane{1-0};
2218}
2219def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2220 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002221 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002222}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002223
Evan Cheng60ff8792010-10-11 22:03:18 +00002224def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2225def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2226def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002227
Owen Andersonb20594f2010-11-02 22:18:18 +00002228def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2229 let Inst{7-6} = lane{1-0};
2230}
2231def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2232 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002233 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002234}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002235
Evan Cheng60ff8792010-10-11 22:03:18 +00002236def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2237def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002238
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002239} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002240
Bob Wilson205a5ca2009-07-08 18:11:30 +00002241
Bob Wilson5bafff32009-06-22 23:27:02 +00002242//===----------------------------------------------------------------------===//
2243// NEON pattern fragments
2244//===----------------------------------------------------------------------===//
2245
2246// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002247def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002248 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2249 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002250}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002251def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002252 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2253 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002254}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002255def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002256 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2257 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002259def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002260 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2261 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002262}]>;
2263
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002264// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002265def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002266 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2267 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002268}]>;
2269
Bob Wilson5bafff32009-06-22 23:27:02 +00002270// Translate lane numbers from Q registers to D subregs.
2271def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002273}]>;
2274def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002276}]>;
2277def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002279}]>;
2280
2281//===----------------------------------------------------------------------===//
2282// Instruction Classes
2283//===----------------------------------------------------------------------===//
2284
Bob Wilson4711d5c2010-12-13 23:02:37 +00002285// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002286class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002287 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2288 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2290 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2291 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002292class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002293 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2294 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002295 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2296 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2297 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298
Bob Wilson69bfbd62010-02-17 22:42:54 +00002299// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002300class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002301 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002302 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002304 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2305 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2306 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002308 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002310 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002311 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2312 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2313 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314
Bob Wilson973a0742010-08-30 20:02:30 +00002315// Narrow 2-register operations.
2316class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2317 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2318 InstrItinClass itin, string OpcodeStr, string Dt,
2319 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002320 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2321 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2322 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002323
Bob Wilson5bafff32009-06-22 23:27:02 +00002324// Narrow 2-register intrinsics.
2325class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2326 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002328 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002329 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2330 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2331 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002333// Long 2-register operations (currently only used for VMOVL).
2334class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2335 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2336 InstrItinClass itin, string OpcodeStr, string Dt,
2337 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002338 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2339 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2340 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
Bob Wilson04063562010-12-15 22:14:12 +00002342// Long 2-register intrinsics.
2343class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2344 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2345 InstrItinClass itin, string OpcodeStr, string Dt,
2346 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2347 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2348 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2349 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2350
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002351// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002352class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002354 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002355 OpcodeStr, Dt, "$Vd, $Vm",
2356 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002357class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002358 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002359 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2360 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2361 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002362
Bob Wilson4711d5c2010-12-13 23:02:37 +00002363// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002364class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002366 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002368 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2369 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2370 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002371 // All of these have a two-operand InstAlias.
2372 let TwoOperandAliasConstraint = "$Vn = $Vd";
Evan Chengf81bf152009-11-23 21:57:23 +00002373 let isCommutable = Commutable;
2374}
2375// Same as N3VD but no data type.
2376class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2377 InstrItinClass itin, string OpcodeStr,
2378 ValueType ResTy, ValueType OpTy,
2379 SDNode OpNode, bit Commutable>
2380 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002381 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2382 OpcodeStr, "$Vd, $Vn, $Vm", "",
2383 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002384 // All of these have a two-operand InstAlias.
2385 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 let isCommutable = Commutable;
2387}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002388
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002389class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 InstrItinClass itin, string OpcodeStr, string Dt,
2391 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002392 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002393 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2394 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 [(set (Ty DPR:$Vd),
2396 (Ty (ShOp (Ty DPR:$Vn),
2397 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002398 // All of these have a two-operand InstAlias.
2399 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002400 let isCommutable = 0;
2401}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002402class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002404 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002405 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2406 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 [(set (Ty DPR:$Vd),
2408 (Ty (ShOp (Ty DPR:$Vn),
2409 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002410 // All of these have a two-operand InstAlias.
2411 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002412 let isCommutable = 0;
2413}
2414
Bob Wilson5bafff32009-06-22 23:27:02 +00002415class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002417 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002418 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2420 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2421 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002422 // All of these have a two-operand InstAlias.
2423 let TwoOperandAliasConstraint = "$Vn = $Vd";
Evan Chengf81bf152009-11-23 21:57:23 +00002424 let isCommutable = Commutable;
2425}
2426class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2427 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002428 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002429 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002430 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2431 OpcodeStr, "$Vd, $Vn, $Vm", "",
2432 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002433 // All of these have a two-operand InstAlias.
2434 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 let isCommutable = Commutable;
2436}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002437class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002439 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002440 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002441 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2442 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002443 [(set (ResTy QPR:$Vd),
2444 (ResTy (ShOp (ResTy QPR:$Vn),
2445 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002446 imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002447 // All of these have a two-operand InstAlias.
2448 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002449 let isCommutable = 0;
2450}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002451class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002452 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002453 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002454 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2455 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002456 [(set (ResTy QPR:$Vd),
2457 (ResTy (ShOp (ResTy QPR:$Vn),
2458 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002459 imm:$lane)))))]> {
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00002460 // All of these have a two-operand InstAlias.
2461 let TwoOperandAliasConstraint = "$Vn = $Vd";
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002462 let isCommutable = 0;
2463}
Bob Wilson5bafff32009-06-22 23:27:02 +00002464
2465// Basic 3-register intrinsics, both double- and quad-register.
2466class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002467 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002468 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002469 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002470 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2471 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2472 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002473 // All of these have a two-operand InstAlias.
2474 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002475 let isCommutable = Commutable;
2476}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002477class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002479 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002480 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2481 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002482 [(set (Ty DPR:$Vd),
2483 (Ty (IntOp (Ty DPR:$Vn),
2484 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002485 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002486 let isCommutable = 0;
2487}
David Goodwin658ea602009-09-25 18:38:29 +00002488class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002490 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002491 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2492 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 [(set (Ty DPR:$Vd),
2494 (Ty (IntOp (Ty DPR:$Vn),
2495 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002496 let isCommutable = 0;
2497}
Owen Anderson3557d002010-10-26 20:56:57 +00002498class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2499 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002500 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002501 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2502 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2503 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2504 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002505 let TwoOperandAliasConstraint = "$Vm = $Vd";
Owen Andersonac922622010-10-26 21:13:59 +00002506 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002507}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002508
Bob Wilson5bafff32009-06-22 23:27:02 +00002509class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002510 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002511 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002512 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002513 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2514 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2515 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002516 // All of these have a two-operand InstAlias.
2517 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 let isCommutable = Commutable;
2519}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002520class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002521 string OpcodeStr, string Dt,
2522 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002523 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002524 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2525 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002526 [(set (ResTy QPR:$Vd),
2527 (ResTy (IntOp (ResTy QPR:$Vn),
2528 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002529 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002530 let isCommutable = 0;
2531}
David Goodwin658ea602009-09-25 18:38:29 +00002532class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 string OpcodeStr, string Dt,
2534 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002535 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002536 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2537 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002538 [(set (ResTy QPR:$Vd),
2539 (ResTy (IntOp (ResTy QPR:$Vn),
2540 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002541 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002542 let isCommutable = 0;
2543}
Owen Anderson3557d002010-10-26 20:56:57 +00002544class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2545 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002546 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002547 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2548 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2549 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2550 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002551 let TwoOperandAliasConstraint = "$Vm = $Vd";
Owen Andersonac922622010-10-26 21:13:59 +00002552 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002553}
Bob Wilson5bafff32009-06-22 23:27:02 +00002554
Bob Wilson4711d5c2010-12-13 23:02:37 +00002555// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002556class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002558 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002559 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002560 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2561 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2562 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2563 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2564
David Goodwin658ea602009-09-25 18:38:29 +00002565class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002566 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002567 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002568 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002569 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002570 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002571 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002572 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002573 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002574 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 (Ty (MulOp DPR:$Vn,
2576 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002577 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002578class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 string OpcodeStr, string Dt,
2580 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002581 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002582 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002583 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002584 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002585 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002586 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002587 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002588 (Ty (MulOp DPR:$Vn,
2589 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002590 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002591
Bob Wilson5bafff32009-06-22 23:27:02 +00002592class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002594 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002595 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002596 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2597 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2598 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2599 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002600class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002601 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002602 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002603 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002604 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002605 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002606 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002607 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002608 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002609 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002610 (ResTy (MulOp QPR:$Vn,
2611 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002612 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002613class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002614 string OpcodeStr, string Dt,
2615 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002616 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002617 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002619 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002620 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002621 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002622 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002623 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002624 (ResTy (MulOp QPR:$Vn,
2625 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002626 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002627
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002628// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2629class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2630 InstrItinClass itin, string OpcodeStr, string Dt,
2631 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2632 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002633 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2634 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2635 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2636 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002637class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2638 InstrItinClass itin, string OpcodeStr, string Dt,
2639 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2640 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002641 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2642 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2643 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2644 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002645
Bob Wilson5bafff32009-06-22 23:27:02 +00002646// Neon 3-argument intrinsics, both double- and quad-register.
2647// The destination register is also used as the first source operand register.
2648class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002649 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002650 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002651 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002652 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2653 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2654 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2655 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002656class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002657 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002658 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002659 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002660 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2661 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2662 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2663 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002664
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002665// Long Multiply-Add/Sub operations.
2666class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2667 InstrItinClass itin, string OpcodeStr, string Dt,
2668 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2669 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002670 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2671 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2672 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2673 (TyQ (MulOp (TyD DPR:$Vn),
2674 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002675class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2676 InstrItinClass itin, string OpcodeStr, string Dt,
2677 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002678 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002679 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002680 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002681 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002683 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002684 (TyQ (MulOp (TyD DPR:$Vn),
2685 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002686 imm:$lane))))))]>;
2687class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2688 InstrItinClass itin, string OpcodeStr, string Dt,
2689 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002690 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002691 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002692 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002693 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002694 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002695 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002696 (TyQ (MulOp (TyD DPR:$Vn),
2697 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002698 imm:$lane))))))]>;
2699
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002700// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2701class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2702 InstrItinClass itin, string OpcodeStr, string Dt,
2703 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2704 SDNode OpNode>
2705 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002706 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2707 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2708 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2709 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2710 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002711
Bob Wilson5bafff32009-06-22 23:27:02 +00002712// Neon Long 3-argument intrinsic. The destination register is
2713// a quad-register and is also used as the first source operand register.
2714class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002716 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002718 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2719 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2720 [(set QPR:$Vd,
2721 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002722class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 string OpcodeStr, string Dt,
2724 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002725 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002726 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002727 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002728 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002729 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002730 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002731 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002732 (OpTy DPR:$Vn),
2733 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002734 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002735class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2736 InstrItinClass itin, string OpcodeStr, string Dt,
2737 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002738 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002739 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002740 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002741 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002742 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002743 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002744 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002745 (OpTy DPR:$Vn),
2746 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002747 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002748
Bob Wilson5bafff32009-06-22 23:27:02 +00002749// Narrowing 3-register intrinsics.
2750class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002751 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 Intrinsic IntOp, bit Commutable>
2753 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002754 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2755 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2756 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 let isCommutable = Commutable;
2758}
2759
Bob Wilson04d6c282010-08-29 05:57:34 +00002760// Long 3-register operations.
2761class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2762 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002763 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2764 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002765 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2766 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2767 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002768 let isCommutable = Commutable;
2769}
2770class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2771 InstrItinClass itin, string OpcodeStr, string Dt,
2772 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002773 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002774 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2775 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002776 [(set QPR:$Vd,
2777 (TyQ (OpNode (TyD DPR:$Vn),
2778 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002779class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2780 InstrItinClass itin, string OpcodeStr, string Dt,
2781 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002782 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002783 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2784 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002785 [(set QPR:$Vd,
2786 (TyQ (OpNode (TyD DPR:$Vn),
2787 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002788
2789// Long 3-register operations with explicitly extended operands.
2790class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2791 InstrItinClass itin, string OpcodeStr, string Dt,
2792 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2793 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002794 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002795 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2796 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2797 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2798 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002799 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002800}
2801
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002802// Long 3-register intrinsics with explicit extend (VABDL).
2803class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2804 InstrItinClass itin, string OpcodeStr, string Dt,
2805 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2806 bit Commutable>
2807 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002808 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2809 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2810 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2811 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002812 let isCommutable = Commutable;
2813}
2814
Bob Wilson5bafff32009-06-22 23:27:02 +00002815// Long 3-register intrinsics.
2816class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002817 InstrItinClass itin, string OpcodeStr, string Dt,
2818 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002820 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2821 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2822 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002823 let isCommutable = Commutable;
2824}
David Goodwin658ea602009-09-25 18:38:29 +00002825class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 string OpcodeStr, string Dt,
2827 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002828 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002829 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2830 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002831 [(set (ResTy QPR:$Vd),
2832 (ResTy (IntOp (OpTy DPR:$Vn),
2833 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002834 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002835class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2836 InstrItinClass itin, string OpcodeStr, string Dt,
2837 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002838 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002839 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2840 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002841 [(set (ResTy QPR:$Vd),
2842 (ResTy (IntOp (OpTy DPR:$Vn),
2843 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002844 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845
Bob Wilson04d6c282010-08-29 05:57:34 +00002846// Wide 3-register operations.
2847class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2848 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2849 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002851 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2852 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2853 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2854 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Jim Grosbachd8b3ed82012-04-20 18:12:54 +00002855 // All of these have a two-operand InstAlias.
2856 let TwoOperandAliasConstraint = "$Vn = $Vd";
Bob Wilson5bafff32009-06-22 23:27:02 +00002857 let isCommutable = Commutable;
2858}
2859
2860// Pairwise long 2-register intrinsics, both double- and quad-register.
2861class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 bits<2> op17_16, bits<5> op11_7, bit op4,
2863 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002865 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2866 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2867 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002868class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002869 bits<2> op17_16, bits<5> op11_7, bit op4,
2870 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002872 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2873 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2874 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002875
2876// Pairwise long 2-register accumulate intrinsics,
2877// both double- and quad-register.
2878// The destination register is also used as the first source operand register.
2879class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 bits<2> op17_16, bits<5> op11_7, bit op4,
2881 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2883 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002884 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2885 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2886 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002887class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 bits<2> op17_16, bits<5> op11_7, bit op4,
2889 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2891 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002892 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2893 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2894 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895
2896// Shift by immediate,
2897// both double- and quad-register.
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002898let TwoOperandAliasConstraint = "$Vm = $Vd" in {
Bob Wilson507df402009-10-21 02:15:46 +00002899class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002900 Format f, InstrItinClass itin, Operand ImmTy,
2901 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002902 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002903 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002904 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2905 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002906class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002907 Format f, InstrItinClass itin, Operand ImmTy,
2908 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002909 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002910 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002911 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2912 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Jim Grosbachd83c9ea2012-04-20 23:30:14 +00002913}
Bob Wilson5bafff32009-06-22 23:27:02 +00002914
Johnny Chen6c8648b2010-03-17 23:26:50 +00002915// Long shift by immediate.
2916class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2917 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002918 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002919 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002920 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002921 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2922 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002923 (i32 imm:$SIMM))))]>;
2924
Bob Wilson5bafff32009-06-22 23:27:02 +00002925// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002926class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002928 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002929 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002930 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002931 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2932 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002933 (i32 imm:$SIMM))))]>;
2934
2935// Shift right by immediate and accumulate,
2936// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002937class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002938 Operand ImmTy, string OpcodeStr, string Dt,
2939 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002940 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002941 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002942 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2943 [(set DPR:$Vd, (Ty (add DPR:$src1,
2944 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002945class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002946 Operand ImmTy, string OpcodeStr, string Dt,
2947 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002948 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002949 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002950 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2951 [(set QPR:$Vd, (Ty (add QPR:$src1,
2952 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953
2954// Shift by immediate and insert,
2955// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002956class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002957 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2958 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002959 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002960 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002961 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2962 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002963class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002964 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2965 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002966 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002967 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002968 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2969 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971// Convert, with fractional bits immediate,
2972// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002973class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002974 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002975 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002976 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002977 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2978 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2979 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002980class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002983 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002984 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2985 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2986 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002987
2988//===----------------------------------------------------------------------===//
2989// Multiclasses
2990//===----------------------------------------------------------------------===//
2991
Bob Wilson916ac5b2009-10-03 04:44:16 +00002992// Abbreviations used in multiclass suffixes:
2993// Q = quarter int (8 bit) elements
2994// H = half int (16 bit) elements
2995// S = single int (32 bit) elements
2996// D = double int (64 bit) elements
2997
Bob Wilson094dd802010-12-18 00:42:58 +00002998// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002999
Bob Wilson094dd802010-12-18 00:42:58 +00003000// Neon 2-register comparisons.
3001// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00003002multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3003 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00003004 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003005 // 64-bit vector types.
3006 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003007 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003008 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003009 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003010 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003011 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003012 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003013 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003014 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003015 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003016 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003017 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003018 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003019 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003020 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003021 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003022 let Inst{10} = 1; // overwrite F = 1
3023 }
3024
3025 // 128-bit vector types.
3026 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003027 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003028 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003029 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003030 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003031 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003032 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003033 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003034 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003035 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003036 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003037 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003038 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003039 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003040 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003041 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003042 let Inst{10} = 1; // overwrite F = 1
3043 }
3044}
3045
Bob Wilson094dd802010-12-18 00:42:58 +00003046
3047// Neon 2-register vector intrinsics,
3048// element sizes of 8, 16 and 32 bits:
3049multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3050 bits<5> op11_7, bit op4,
3051 InstrItinClass itinD, InstrItinClass itinQ,
3052 string OpcodeStr, string Dt, Intrinsic IntOp> {
3053 // 64-bit vector types.
3054 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3055 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3056 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3057 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3058 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3059 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3060
3061 // 128-bit vector types.
3062 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3063 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3064 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3065 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3066 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3067 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3068}
3069
3070
3071// Neon Narrowing 2-register vector operations,
3072// source operand element sizes of 16, 32 and 64 bits:
3073multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3074 bits<5> op11_7, bit op6, bit op4,
3075 InstrItinClass itin, string OpcodeStr, string Dt,
3076 SDNode OpNode> {
3077 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3078 itin, OpcodeStr, !strconcat(Dt, "16"),
3079 v8i8, v8i16, OpNode>;
3080 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3081 itin, OpcodeStr, !strconcat(Dt, "32"),
3082 v4i16, v4i32, OpNode>;
3083 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3084 itin, OpcodeStr, !strconcat(Dt, "64"),
3085 v2i32, v2i64, OpNode>;
3086}
3087
3088// Neon Narrowing 2-register vector intrinsics,
3089// source operand element sizes of 16, 32 and 64 bits:
3090multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3091 bits<5> op11_7, bit op6, bit op4,
3092 InstrItinClass itin, string OpcodeStr, string Dt,
3093 Intrinsic IntOp> {
3094 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3095 itin, OpcodeStr, !strconcat(Dt, "16"),
3096 v8i8, v8i16, IntOp>;
3097 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3098 itin, OpcodeStr, !strconcat(Dt, "32"),
3099 v4i16, v4i32, IntOp>;
3100 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3101 itin, OpcodeStr, !strconcat(Dt, "64"),
3102 v2i32, v2i64, IntOp>;
3103}
3104
3105
3106// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3107// source operand element sizes of 16, 32 and 64 bits:
3108multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3109 string OpcodeStr, string Dt, SDNode OpNode> {
3110 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3111 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3112 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3113 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3114 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3115 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3116}
3117
3118
Bob Wilson5bafff32009-06-22 23:27:02 +00003119// Neon 3-register vector operations.
3120
3121// First with only element sizes of 8, 16 and 32 bits:
3122multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003123 InstrItinClass itinD16, InstrItinClass itinD32,
3124 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 string OpcodeStr, string Dt,
3126 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003127 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003128 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "8"),
3130 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003131 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003132 OpcodeStr, !strconcat(Dt, "16"),
3133 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003134 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003135 OpcodeStr, !strconcat(Dt, "32"),
3136 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003137
3138 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003139 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003140 OpcodeStr, !strconcat(Dt, "8"),
3141 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003142 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003143 OpcodeStr, !strconcat(Dt, "16"),
3144 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003145 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003146 OpcodeStr, !strconcat(Dt, "32"),
3147 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003148}
3149
Jim Grosbach45755a72011-12-05 20:09:44 +00003150multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003151 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3152 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003153 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003154 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003155 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003156}
3157
Bob Wilson5bafff32009-06-22 23:27:02 +00003158// ....then also with element size 64 bits:
3159multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003160 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003161 string OpcodeStr, string Dt,
3162 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003163 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003164 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003165 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 OpcodeStr, !strconcat(Dt, "64"),
3167 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003168 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003169 OpcodeStr, !strconcat(Dt, "64"),
3170 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171}
3172
3173
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// Neon 3-register vector intrinsics.
3175
3176// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003177multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003178 InstrItinClass itinD16, InstrItinClass itinD32,
3179 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 string OpcodeStr, string Dt,
3181 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003183 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003184 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003185 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003186 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003188 v2i32, v2i32, IntOp, Commutable>;
3189
3190 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003191 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003194 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003196 v4i32, v4i32, IntOp, Commutable>;
3197}
Owen Anderson3557d002010-10-26 20:56:57 +00003198multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3199 InstrItinClass itinD16, InstrItinClass itinD32,
3200 InstrItinClass itinQ16, InstrItinClass itinQ32,
3201 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003202 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003203 // 64-bit vector types.
3204 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3205 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003206 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003207 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3208 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003209 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003210
3211 // 128-bit vector types.
3212 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3213 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003214 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003215 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3216 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003217 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003218}
Bob Wilson5bafff32009-06-22 23:27:02 +00003219
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003220multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003221 InstrItinClass itinD16, InstrItinClass itinD32,
3222 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003224 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003226 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003228 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003229 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003230 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003232}
3233
Bob Wilson5bafff32009-06-22 23:27:02 +00003234// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003235multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003236 InstrItinClass itinD16, InstrItinClass itinD32,
3237 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 string OpcodeStr, string Dt,
3239 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003240 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003242 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003243 OpcodeStr, !strconcat(Dt, "8"),
3244 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003245 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 OpcodeStr, !strconcat(Dt, "8"),
3247 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003248}
Owen Anderson3557d002010-10-26 20:56:57 +00003249multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3250 InstrItinClass itinD16, InstrItinClass itinD32,
3251 InstrItinClass itinQ16, InstrItinClass itinQ32,
3252 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003253 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003254 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003255 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003256 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3257 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003258 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003259 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3260 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003261 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003262}
3263
Bob Wilson5bafff32009-06-22 23:27:02 +00003264
3265// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003266multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003267 InstrItinClass itinD16, InstrItinClass itinD32,
3268 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 string OpcodeStr, string Dt,
3270 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003271 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003273 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003274 OpcodeStr, !strconcat(Dt, "64"),
3275 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003276 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003277 OpcodeStr, !strconcat(Dt, "64"),
3278 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279}
Owen Anderson3557d002010-10-26 20:56:57 +00003280multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3281 InstrItinClass itinD16, InstrItinClass itinD32,
3282 InstrItinClass itinQ16, InstrItinClass itinQ32,
3283 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003284 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003285 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003286 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003287 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3288 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003289 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003290 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3291 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003292 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003293}
Bob Wilson5bafff32009-06-22 23:27:02 +00003294
Bob Wilson5bafff32009-06-22 23:27:02 +00003295// Neon Narrowing 3-register vector intrinsics,
3296// source operand element sizes of 16, 32 and 64 bits:
3297multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 string OpcodeStr, string Dt,
3299 Intrinsic IntOp, bit Commutable = 0> {
3300 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3301 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003302 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003303 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3304 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003305 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003306 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3307 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003308 v2i32, v2i64, IntOp, Commutable>;
3309}
3310
3311
Bob Wilson04d6c282010-08-29 05:57:34 +00003312// Neon Long 3-register vector operations.
3313
3314multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3315 InstrItinClass itin16, InstrItinClass itin32,
3316 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003317 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003318 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3319 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003320 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003321 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003322 OpcodeStr, !strconcat(Dt, "16"),
3323 v4i32, v4i16, OpNode, Commutable>;
3324 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3325 OpcodeStr, !strconcat(Dt, "32"),
3326 v2i64, v2i32, OpNode, Commutable>;
3327}
3328
3329multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3330 InstrItinClass itin, string OpcodeStr, string Dt,
3331 SDNode OpNode> {
3332 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3333 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3334 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3335 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3336}
3337
3338multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3339 InstrItinClass itin16, InstrItinClass itin32,
3340 string OpcodeStr, string Dt,
3341 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3342 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3343 OpcodeStr, !strconcat(Dt, "8"),
3344 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003345 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003346 OpcodeStr, !strconcat(Dt, "16"),
3347 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3348 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3349 OpcodeStr, !strconcat(Dt, "32"),
3350 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003351}
3352
Bob Wilson5bafff32009-06-22 23:27:02 +00003353// Neon Long 3-register vector intrinsics.
3354
3355// First with only element sizes of 16 and 32 bits:
3356multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003357 InstrItinClass itin16, InstrItinClass itin32,
3358 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003359 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003360 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003361 OpcodeStr, !strconcat(Dt, "16"),
3362 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003363 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003364 OpcodeStr, !strconcat(Dt, "32"),
3365 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366}
3367
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003368multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003369 InstrItinClass itin, string OpcodeStr, string Dt,
3370 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003371 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003373 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003375}
3376
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// ....then also with element size of 8 bits:
3378multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003379 InstrItinClass itin16, InstrItinClass itin32,
3380 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003381 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003382 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003384 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 OpcodeStr, !strconcat(Dt, "8"),
3386 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003387}
3388
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003389// ....with explicit extend (VABDL).
3390multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3391 InstrItinClass itin, string OpcodeStr, string Dt,
3392 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3393 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3394 OpcodeStr, !strconcat(Dt, "8"),
3395 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003396 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003397 OpcodeStr, !strconcat(Dt, "16"),
3398 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3399 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3400 OpcodeStr, !strconcat(Dt, "32"),
3401 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3402}
3403
Bob Wilson5bafff32009-06-22 23:27:02 +00003404
3405// Neon Wide 3-register vector intrinsics,
3406// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003407multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3408 string OpcodeStr, string Dt,
3409 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3410 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3411 OpcodeStr, !strconcat(Dt, "8"),
3412 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3413 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3414 OpcodeStr, !strconcat(Dt, "16"),
3415 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3416 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3417 OpcodeStr, !strconcat(Dt, "32"),
3418 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003419}
3420
3421
3422// Neon Multiply-Op vector operations,
3423// element sizes of 8, 16 and 32 bits:
3424multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003425 InstrItinClass itinD16, InstrItinClass itinD32,
3426 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003427 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003428 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003429 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003431 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003433 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003435
3436 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003437 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003439 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003441 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003442 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003443}
3444
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003445multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003446 InstrItinClass itinD16, InstrItinClass itinD32,
3447 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003449 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003451 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003453 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003454 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3455 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003456 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003457 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3458 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003459}
Bob Wilson5bafff32009-06-22 23:27:02 +00003460
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003461// Neon Intrinsic-Op vector operations,
3462// element sizes of 8, 16 and 32 bits:
3463multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3464 InstrItinClass itinD, InstrItinClass itinQ,
3465 string OpcodeStr, string Dt, Intrinsic IntOp,
3466 SDNode OpNode> {
3467 // 64-bit vector types.
3468 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3469 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3470 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3471 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3472 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3473 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3474
3475 // 128-bit vector types.
3476 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3477 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3478 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3479 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3480 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3481 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3482}
3483
Bob Wilson5bafff32009-06-22 23:27:02 +00003484// Neon 3-argument intrinsics,
3485// element sizes of 8, 16 and 32 bits:
3486multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003487 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003489 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003490 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003491 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003492 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003493 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003494 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003495 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003496
3497 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003498 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003499 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003500 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003501 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003502 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003503 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003504}
3505
3506
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003507// Neon Long Multiply-Op vector operations,
3508// element sizes of 8, 16 and 32 bits:
3509multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3510 InstrItinClass itin16, InstrItinClass itin32,
3511 string OpcodeStr, string Dt, SDNode MulOp,
3512 SDNode OpNode> {
3513 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3514 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3515 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3516 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3517 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3518 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3519}
3520
3521multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3522 string Dt, SDNode MulOp, SDNode OpNode> {
3523 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3524 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3525 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3526 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3527}
3528
3529
Bob Wilson5bafff32009-06-22 23:27:02 +00003530// Neon Long 3-argument intrinsics.
3531
3532// First with only element sizes of 16 and 32 bits:
3533multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003534 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003535 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003536 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003537 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003538 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003539 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003540}
3541
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003542multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003543 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003544 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003545 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003546 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003548}
3549
Bob Wilson5bafff32009-06-22 23:27:02 +00003550// ....then also with element size of 8 bits:
3551multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003552 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003554 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3555 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003556 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003557}
3558
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003559// ....with explicit extend (VABAL).
3560multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3561 InstrItinClass itin, string OpcodeStr, string Dt,
3562 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3563 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3564 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3565 IntOp, ExtOp, OpNode>;
3566 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3567 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3568 IntOp, ExtOp, OpNode>;
3569 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3570 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3571 IntOp, ExtOp, OpNode>;
3572}
3573
Bob Wilson5bafff32009-06-22 23:27:02 +00003574
Bob Wilson5bafff32009-06-22 23:27:02 +00003575// Neon Pairwise long 2-register intrinsics,
3576// element sizes of 8, 16 and 32 bits:
3577multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3578 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003579 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003580 // 64-bit vector types.
3581 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003582 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003583 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003584 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003586 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003587
3588 // 128-bit vector types.
3589 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003590 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003591 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003592 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003593 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003594 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003595}
3596
3597
3598// Neon Pairwise long 2-register accumulate intrinsics,
3599// element sizes of 8, 16 and 32 bits:
3600multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3601 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003602 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003603 // 64-bit vector types.
3604 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003605 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003606 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003607 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003608 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003609 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003610
3611 // 128-bit vector types.
3612 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003613 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003615 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003616 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003617 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003618}
3619
3620
3621// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003622// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003623// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003624multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3625 InstrItinClass itin, string OpcodeStr, string Dt,
3626 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003628 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003629 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003630 let Inst{21-19} = 0b001; // imm6 = 001xxx
3631 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003632 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003633 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003634 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3635 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003636 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003637 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003638 let Inst{21} = 0b1; // imm6 = 1xxxxx
3639 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003640 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003641 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003642 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003645 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003646 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003647 let Inst{21-19} = 0b001; // imm6 = 001xxx
3648 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003649 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003650 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003651 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3652 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003653 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003654 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003655 let Inst{21} = 0b1; // imm6 = 1xxxxx
3656 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003657 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3658 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3659 // imm6 = xxxxxx
3660}
3661multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3662 InstrItinClass itin, string OpcodeStr, string Dt,
Jim Grosbach22378fd2012-04-05 07:23:53 +00003663 string baseOpc, SDNode OpNode> {
Bill Wendling7c6b6082011-03-08 23:48:09 +00003664 // 64-bit vector types.
3665 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3666 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3667 let Inst{21-19} = 0b001; // imm6 = 001xxx
3668 }
3669 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3670 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3671 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3672 }
3673 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3674 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3675 let Inst{21} = 0b1; // imm6 = 1xxxxx
3676 }
3677 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3678 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3679 // imm6 = xxxxxx
3680
3681 // 128-bit vector types.
3682 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3683 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3684 let Inst{21-19} = 0b001; // imm6 = 001xxx
3685 }
3686 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3687 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3688 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3689 }
3690 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3691 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3692 let Inst{21} = 0b1; // imm6 = 1xxxxx
3693 }
3694 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003695 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003696 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003697}
3698
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// Neon Shift-Accumulate vector operations,
3700// element sizes of 8, 16, 32 and 64 bits:
3701multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003702 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003703 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003704 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003705 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003706 let Inst{21-19} = 0b001; // imm6 = 001xxx
3707 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003708 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003709 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003710 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3711 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003712 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003713 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003714 let Inst{21} = 0b1; // imm6 = 1xxxxx
3715 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003716 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003717 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003718 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003719
3720 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003721 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003722 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003723 let Inst{21-19} = 0b001; // imm6 = 001xxx
3724 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003725 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003726 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003727 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3728 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003729 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003730 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003731 let Inst{21} = 0b1; // imm6 = 1xxxxx
3732 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003733 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003734 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003735 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003736}
3737
Bob Wilson5bafff32009-06-22 23:27:02 +00003738// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003739// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003740// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003741multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3742 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003743 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003744 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3745 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003746 let Inst{21-19} = 0b001; // imm6 = 001xxx
3747 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003748 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3749 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003750 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3751 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003752 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3753 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003754 let Inst{21} = 0b1; // imm6 = 1xxxxx
3755 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003756 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3757 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003758 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003759
3760 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003761 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3762 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003763 let Inst{21-19} = 0b001; // imm6 = 001xxx
3764 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003765 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3766 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003767 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3768 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003769 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3770 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003771 let Inst{21} = 0b1; // imm6 = 1xxxxx
3772 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003773 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3774 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3775 // imm6 = xxxxxx
3776}
3777multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3778 string OpcodeStr> {
3779 // 64-bit vector types.
3780 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3781 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3782 let Inst{21-19} = 0b001; // imm6 = 001xxx
3783 }
3784 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3785 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3786 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3787 }
3788 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3789 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3790 let Inst{21} = 0b1; // imm6 = 1xxxxx
3791 }
3792 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3793 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3794 // imm6 = xxxxxx
3795
3796 // 128-bit vector types.
3797 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3798 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3799 let Inst{21-19} = 0b001; // imm6 = 001xxx
3800 }
3801 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3802 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3803 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3804 }
3805 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3806 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3807 let Inst{21} = 0b1; // imm6 = 1xxxxx
3808 }
3809 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3810 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003811 // imm6 = xxxxxx
3812}
3813
3814// Neon Shift Long operations,
3815// element sizes of 8, 16, 32 bits:
3816multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003817 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003818 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003819 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003820 let Inst{21-19} = 0b001; // imm6 = 001xxx
3821 }
3822 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003823 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003824 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3825 }
3826 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003827 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003828 let Inst{21} = 0b1; // imm6 = 1xxxxx
3829 }
3830}
3831
3832// Neon Shift Narrow operations,
3833// element sizes of 16, 32, 64 bits:
3834multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003835 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003836 SDNode OpNode> {
3837 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003838 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003839 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003840 let Inst{21-19} = 0b001; // imm6 = 001xxx
3841 }
3842 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003843 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003844 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003845 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3846 }
3847 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003848 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003849 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003850 let Inst{21} = 0b1; // imm6 = 1xxxxx
3851 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003852}
3853
3854//===----------------------------------------------------------------------===//
3855// Instruction Definitions.
3856//===----------------------------------------------------------------------===//
3857
3858// Vector Add Operations.
3859
3860// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003861defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003862 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003863def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003864 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003865def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003866 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003867// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003868defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3869 "vaddl", "s", add, sext, 1>;
3870defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3871 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003872// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003873defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3874defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003875// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003876defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3877 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3878 "vhadd", "s", int_arm_neon_vhadds, 1>;
3879defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3880 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3881 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003882// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003883defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3884 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3885 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3886defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3887 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3888 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003889// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003890defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3891 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3892 "vqadd", "s", int_arm_neon_vqadds, 1>;
3893defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3894 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3895 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003896// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003897defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3898 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003899// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003900defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3901 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003902
3903// Vector Multiply Operations.
3904
3905// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003906defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003907 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003908def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3909 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3910def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3911 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003912def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003913 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003914def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003915 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003916defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003917def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3918def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3919 v2f32, fmul>;
3920
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003921def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3922 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3923 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3924 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003925 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003926 (SubReg_i16_lane imm:$lane)))>;
3927def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3928 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3929 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3930 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003931 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003932 (SubReg_i32_lane imm:$lane)))>;
3933def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3934 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3935 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3936 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003937 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003938 (SubReg_i32_lane imm:$lane)))>;
3939
Bob Wilson5bafff32009-06-22 23:27:02 +00003940// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003941defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003942 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003943 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003944defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3945 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003946 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003947def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003948 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3949 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003950 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3951 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003952 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003953 (SubReg_i16_lane imm:$lane)))>;
3954def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003955 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3956 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003957 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3958 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003959 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003960 (SubReg_i32_lane imm:$lane)))>;
3961
Bob Wilson5bafff32009-06-22 23:27:02 +00003962// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3964 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003965 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003966defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3967 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003968 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003969def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003970 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3971 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003972 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3973 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003974 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003975 (SubReg_i16_lane imm:$lane)))>;
3976def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003977 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3978 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003979 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3980 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003981 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003982 (SubReg_i32_lane imm:$lane)))>;
3983
Bob Wilson5bafff32009-06-22 23:27:02 +00003984// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003985defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3986 "vmull", "s", NEONvmulls, 1>;
3987defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3988 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003989def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003990 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003991defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3992defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003993
Bob Wilson5bafff32009-06-22 23:27:02 +00003994// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003995defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3996 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3997defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3998 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003999
4000// Vector Multiply-Accumulate and Multiply-Subtract Operations.
4001
4002// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00004003defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004004 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4005def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004006 v2f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004007 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004008def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004009 v4f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004010 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
David Goodwin658ea602009-09-25 18:38:29 +00004011defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004012 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4013def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004014 v2f32, fmul_su, fadd_mlx>,
4015 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004016def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004017 v4f32, v2f32, fmul_su, fadd_mlx>,
4018 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004019
4020def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004021 (mul (v8i16 QPR:$src2),
4022 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4023 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004024 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004025 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004026 (SubReg_i16_lane imm:$lane)))>;
4027
4028def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004029 (mul (v4i32 QPR:$src2),
4030 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4031 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004032 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004033 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004034 (SubReg_i32_lane imm:$lane)))>;
4035
Evan Cheng48575f62010-12-05 22:04:16 +00004036def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4037 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004038 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004039 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4040 (v4f32 QPR:$src2),
4041 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004042 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004043 (SubReg_i32_lane imm:$lane)))>,
4044 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004045
Bob Wilson5bafff32009-06-22 23:27:02 +00004046// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004047defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4048 "vmlal", "s", NEONvmulls, add>;
4049defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4050 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004051
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004052defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4053defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004054
Bob Wilson5bafff32009-06-22 23:27:02 +00004055// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004056defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004057 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004058defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004059
Bob Wilson5bafff32009-06-22 23:27:02 +00004060// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004061defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004062 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4063def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004064 v2f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004065 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004066def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004067 v4f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004068 Requires<[HasNEON, UseFPVMLx, DontUseFusedMAC]>;
David Goodwin658ea602009-09-25 18:38:29 +00004069defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004070 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4071def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004072 v2f32, fmul_su, fsub_mlx>,
4073 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004074def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004075 v4f32, v2f32, fmul_su, fsub_mlx>,
4076 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004077
4078def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004079 (mul (v8i16 QPR:$src2),
4080 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4081 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004082 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004083 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004084 (SubReg_i16_lane imm:$lane)))>;
4085
4086def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004087 (mul (v4i32 QPR:$src2),
4088 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4089 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004090 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004091 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004092 (SubReg_i32_lane imm:$lane)))>;
4093
Evan Cheng48575f62010-12-05 22:04:16 +00004094def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4095 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004096 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4097 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004098 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004099 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004100 (SubReg_i32_lane imm:$lane)))>,
4101 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004102
Bob Wilson5bafff32009-06-22 23:27:02 +00004103// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004104defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4105 "vmlsl", "s", NEONvmulls, sub>;
4106defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4107 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004108
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004109defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4110defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004111
Bob Wilson5bafff32009-06-22 23:27:02 +00004112// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004113defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004114 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004115defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004116
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004117// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4118def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4119 v2f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004120 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004121
4122def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4123 v4f32, fmul_su, fadd_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004124 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004125
4126// Fused Vector Multiply Subtract (floating-point)
4127def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4128 v2f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004129 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004130def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4131 v4f32, fmul_su, fsub_mlx>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004132 Requires<[HasVFP4,UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004133
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004134// Match @llvm.fma.* intrinsics
Evan Cheng14b4c032012-04-11 06:59:47 +00004135def : Pat<(v2f32 (fma DPR:$src1, DPR:$Vn, DPR:$Vm)),
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004136 (VFMAfd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004137 Requires<[HasVFP4]>;
Evan Cheng14b4c032012-04-11 06:59:47 +00004138def : Pat<(v4f32 (fma QPR:$src1, QPR:$Vn, QPR:$Vm)),
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004139 (VFMAfq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
Evan Chengbee78fe2012-04-11 05:33:07 +00004140 Requires<[HasVFP4]>;
Evan Cheng14b4c032012-04-11 06:59:47 +00004141def : Pat<(v2f32 (fma (fneg DPR:$src1), DPR:$Vn, DPR:$Vm)),
4142 (VFMSfd DPR:$src1, DPR:$Vn, DPR:$Vm)>,
4143 Requires<[HasVFP4]>;
4144def : Pat<(v4f32 (fma (fneg QPR:$src1), QPR:$Vn, QPR:$Vm)),
4145 (VFMSfq QPR:$src1, QPR:$Vn, QPR:$Vm)>,
4146 Requires<[HasVFP4]>;
Evan Cheng3aef2ff2012-04-10 21:40:28 +00004147
Bob Wilson5bafff32009-06-22 23:27:02 +00004148// Vector Subtract Operations.
4149
4150// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004151defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004152 "vsub", "i", sub, 0>;
4153def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004154 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004155def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004156 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004157// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004158defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4159 "vsubl", "s", sub, sext, 0>;
4160defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4161 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004162// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004163defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4164defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004166defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004167 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004168 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004169defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004170 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004171 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004172// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004174 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004175 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004177 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004178 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004179// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004180defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4181 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004182// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004183defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4184 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// Vector Comparisons.
4187
4188// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004189defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4190 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004191def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004192 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004193def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004194 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004195
Johnny Chen363ac582010-02-23 01:42:58 +00004196defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004197 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004198
Bob Wilson5bafff32009-06-22 23:27:02 +00004199// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004200defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4201 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004202defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004203 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004204def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4205 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004206def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004207 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004208
Johnny Chen363ac582010-02-23 01:42:58 +00004209defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004210 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004211defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004212 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004213
Bob Wilson5bafff32009-06-22 23:27:02 +00004214// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004215defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4216 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4217defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4218 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004219def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004220 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004221def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004222 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004223
Johnny Chen363ac582010-02-23 01:42:58 +00004224defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004225 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004226defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004227 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004228
Bob Wilson5bafff32009-06-22 23:27:02 +00004229// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004230def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4231 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4232def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4233 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004234// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004235def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4236 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4237def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4238 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004240defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004241 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004242
4243// Vector Bitwise Operations.
4244
Bob Wilsoncba270d2010-07-13 21:16:48 +00004245def vnotd : PatFrag<(ops node:$in),
4246 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4247def vnotq : PatFrag<(ops node:$in),
4248 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004249
4250
Bob Wilson5bafff32009-06-22 23:27:02 +00004251// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004252def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4253 v2i32, v2i32, and, 1>;
4254def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4255 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004256
4257// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004258def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4259 v2i32, v2i32, xor, 1>;
4260def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4261 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004262
4263// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004264def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4265 v2i32, v2i32, or, 1>;
4266def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4267 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004268
Owen Andersond9668172010-11-03 22:44:51 +00004269def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004270 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004271 IIC_VMOVImm,
4272 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4273 [(set DPR:$Vd,
4274 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4275 let Inst{9} = SIMM{9};
4276}
4277
Owen Anderson080c0922010-11-05 19:27:46 +00004278def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004279 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004280 IIC_VMOVImm,
4281 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4282 [(set DPR:$Vd,
4283 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004284 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004285}
4286
4287def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004288 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004289 IIC_VMOVImm,
4290 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4291 [(set QPR:$Vd,
4292 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4293 let Inst{9} = SIMM{9};
4294}
4295
Owen Anderson080c0922010-11-05 19:27:46 +00004296def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004297 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004298 IIC_VMOVImm,
4299 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4300 [(set QPR:$Vd,
4301 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004302 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004303}
4304
4305
Bob Wilson5bafff32009-06-22 23:27:02 +00004306// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004307def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4308 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4309 "vbic", "$Vd, $Vn, $Vm", "",
4310 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4311 (vnotd DPR:$Vm))))]>;
4312def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4313 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4314 "vbic", "$Vd, $Vn, $Vm", "",
4315 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4316 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004317
Owen Anderson080c0922010-11-05 19:27:46 +00004318def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004319 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004320 IIC_VMOVImm,
4321 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4322 [(set DPR:$Vd,
4323 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4324 let Inst{9} = SIMM{9};
4325}
4326
4327def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004328 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004329 IIC_VMOVImm,
4330 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4331 [(set DPR:$Vd,
4332 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4333 let Inst{10-9} = SIMM{10-9};
4334}
4335
4336def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004337 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004338 IIC_VMOVImm,
4339 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4340 [(set QPR:$Vd,
4341 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4342 let Inst{9} = SIMM{9};
4343}
4344
4345def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004346 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004347 IIC_VMOVImm,
4348 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4349 [(set QPR:$Vd,
4350 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4351 let Inst{10-9} = SIMM{10-9};
4352}
4353
Bob Wilson5bafff32009-06-22 23:27:02 +00004354// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004355def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4356 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4357 "vorn", "$Vd, $Vn, $Vm", "",
4358 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4359 (vnotd DPR:$Vm))))]>;
4360def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4361 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4362 "vorn", "$Vd, $Vn, $Vm", "",
4363 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4364 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004365
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004366// VMVN : Vector Bitwise NOT (Immediate)
4367
4368let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004369
Owen Andersonca6945e2010-12-01 00:28:25 +00004370def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004371 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004372 "vmvn", "i16", "$Vd, $SIMM", "",
4373 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004374 let Inst{9} = SIMM{9};
4375}
4376
Owen Andersonca6945e2010-12-01 00:28:25 +00004377def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004378 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004379 "vmvn", "i16", "$Vd, $SIMM", "",
4380 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004381 let Inst{9} = SIMM{9};
4382}
4383
Owen Andersonca6945e2010-12-01 00:28:25 +00004384def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004385 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004386 "vmvn", "i32", "$Vd, $SIMM", "",
4387 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004388 let Inst{11-8} = SIMM{11-8};
4389}
4390
Owen Andersonca6945e2010-12-01 00:28:25 +00004391def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004392 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004393 "vmvn", "i32", "$Vd, $SIMM", "",
4394 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004395 let Inst{11-8} = SIMM{11-8};
4396}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004397}
4398
Bob Wilson5bafff32009-06-22 23:27:02 +00004399// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004400def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004401 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4402 "vmvn", "$Vd, $Vm", "",
4403 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004404def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004405 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4406 "vmvn", "$Vd, $Vm", "",
4407 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004408def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4409def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004410
4411// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004412def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4413 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004414 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004415 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004416 [(set DPR:$Vd,
4417 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004418
4419def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4420 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4421 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4422
Owen Anderson4110b432010-10-25 20:13:13 +00004423def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4424 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004425 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004426 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004427 [(set QPR:$Vd,
4428 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004429
4430def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4431 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4432 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004433
4434// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004435// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004436// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004437def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004438 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004439 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004440 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004441 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004442def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004443 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004444 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004445 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004446 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004447
Bob Wilson5bafff32009-06-22 23:27:02 +00004448// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004449// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004450// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004451def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004452 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004453 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004454 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004455 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004456def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004457 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004458 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004459 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004460 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004461
4462// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004463// for equivalent operations with different register constraints; it just
4464// inserts copies.
4465
4466// Vector Absolute Differences.
4467
4468// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004469defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004470 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004471 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004472defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004473 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004474 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004475def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004476 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004477def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004478 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004479
4480// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004481defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4482 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4483defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4484 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004485
4486// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004487defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4488 "vaba", "s", int_arm_neon_vabds, add>;
4489defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4490 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004491
4492// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004493defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4494 "vabal", "s", int_arm_neon_vabds, zext, add>;
4495defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4496 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004497
4498// Vector Maximum and Minimum.
4499
4500// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004501defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004502 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004503 "vmax", "s", int_arm_neon_vmaxs, 1>;
4504defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004505 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004506 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004507def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4508 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004509 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004510def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4511 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004512 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4513
4514// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004515defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4516 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4517 "vmin", "s", int_arm_neon_vmins, 1>;
4518defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4519 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4520 "vmin", "u", int_arm_neon_vminu, 1>;
4521def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4522 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004523 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004524def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4525 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004526 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004527
4528// Vector Pairwise Operations.
4529
4530// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004531def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4532 "vpadd", "i8",
4533 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4534def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4535 "vpadd", "i16",
4536 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4537def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4538 "vpadd", "i32",
4539 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004540def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004541 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004542 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004543
4544// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004545defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004546 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004547defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004548 int_arm_neon_vpaddlu>;
4549
4550// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004551defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004552 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004553defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004554 int_arm_neon_vpadalu>;
4555
4556// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004557def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004558 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004559def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004560 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004561def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004562 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004563def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004564 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004565def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004566 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004567def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004568 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004569def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004570 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004571
4572// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004573def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004574 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004575def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004576 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004577def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004578 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004579def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004580 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004581def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004582 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004583def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004584 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004585def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004586 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004587
4588// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4589
4590// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004591def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004592 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004593 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004594def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004595 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004596 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004597def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004598 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004599 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004600def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004601 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004602 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004603
4604// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004605def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004606 IIC_VRECSD, "vrecps", "f32",
4607 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004608def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004609 IIC_VRECSQ, "vrecps", "f32",
4610 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004611
4612// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004613def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004614 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004615 v2i32, v2i32, int_arm_neon_vrsqrte>;
4616def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004617 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004618 v4i32, v4i32, int_arm_neon_vrsqrte>;
4619def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004620 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004621 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004622def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004623 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004624 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004625
4626// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004627def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004628 IIC_VRECSD, "vrsqrts", "f32",
4629 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004630def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004631 IIC_VRECSQ, "vrsqrts", "f32",
4632 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004633
4634// Vector Shifts.
4635
4636// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004637defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004638 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004639 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004640defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004641 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004642 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004643
Bob Wilson5bafff32009-06-22 23:27:02 +00004644// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004645defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4646
Bob Wilson5bafff32009-06-22 23:27:02 +00004647// VSHR : Vector Shift Right (Immediate)
Jim Grosbach22378fd2012-04-05 07:23:53 +00004648defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", "VSHRs",
4649 NEONvshrs>;
4650defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", "VSHRu",
4651 NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004652
4653// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004654defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4655defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004656
4657// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004658class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004659 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004660 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004661 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004662 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004663 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004664 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004665}
Evan Chengf81bf152009-11-23 21:57:23 +00004666def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004667 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004668def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004669 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004670def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004671 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004672
4673// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004674defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004675 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004676
4677// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004678defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004679 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004680 "vrshl", "s", int_arm_neon_vrshifts>;
4681defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004682 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004683 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004684// VRSHR : Vector Rounding Shift Right
Jim Grosbach22378fd2012-04-05 07:23:53 +00004685defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", "VRSHRs",
4686 NEONvrshrs>;
4687defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", "VRSHRu",
4688 NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004689
4690// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004691defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004692 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004693
4694// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004695defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004696 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004697 "vqshl", "s", int_arm_neon_vqshifts>;
4698defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004699 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004700 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004701// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004702defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4703defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4704
Bob Wilson5bafff32009-06-22 23:27:02 +00004705// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004706defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004707
4708// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004709defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004710 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004711defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004712 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004713
4714// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004715defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004716 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004717
4718// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004719defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004720 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004721 "vqrshl", "s", int_arm_neon_vqrshifts>;
4722defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004723 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004724 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004725
4726// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004727defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004728 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004729defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004730 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004731
4732// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004733defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004734 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735
4736// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004737defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4738defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004739// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004740defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4741defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004742
4743// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004744defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4745
Bob Wilson5bafff32009-06-22 23:27:02 +00004746// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004747defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004748
4749// Vector Absolute and Saturating Absolute.
4750
4751// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004752defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004753 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004754 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004755def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004756 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004757 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004758def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004759 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004760 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004761
4762// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004763defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004764 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004765 int_arm_neon_vqabs>;
4766
4767// Vector Negate.
4768
Bob Wilsoncba270d2010-07-13 21:16:48 +00004769def vnegd : PatFrag<(ops node:$in),
4770 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4771def vnegq : PatFrag<(ops node:$in),
4772 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004773
Evan Chengf81bf152009-11-23 21:57:23 +00004774class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004775 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4776 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4777 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004778class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004779 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4780 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4781 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004782
Chris Lattner0a00ed92010-03-28 08:39:10 +00004783// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004784def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4785def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4786def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4787def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4788def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4789def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004790
4791// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004792def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004793 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4794 "vneg", "f32", "$Vd, $Vm", "",
4795 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004796def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004797 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4798 "vneg", "f32", "$Vd, $Vm", "",
4799 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004800
Bob Wilsoncba270d2010-07-13 21:16:48 +00004801def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4802def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4803def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4804def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4805def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4806def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004807
4808// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004809defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004810 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004811 int_arm_neon_vqneg>;
4812
4813// Vector Bit Counting Operations.
4814
4815// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004816defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004817 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004818 int_arm_neon_vcls>;
4819// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004820defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004821 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004822 int_arm_neon_vclz>;
4823// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004824def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004825 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004826 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004827def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004828 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004829 v16i8, v16i8, int_arm_neon_vcnt>;
4830
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004831// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004832def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Jim Grosbacha45e3742012-03-30 18:53:01 +00004833 (outs DPR:$Vd, DPR:$Vm), (ins DPR:$in1, DPR:$in2),
4834 NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm",
Lang Hames2cc494b2012-02-13 23:37:19 +00004835 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004836def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Jim Grosbacha45e3742012-03-30 18:53:01 +00004837 (outs QPR:$Vd, QPR:$Vm), (ins QPR:$in1, QPR:$in2),
4838 NoItinerary, "vswp", "$Vd, $Vm", "$in1 = $Vd, $in2 = $Vm",
Lang Hames2cc494b2012-02-13 23:37:19 +00004839 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004840
Bob Wilson5bafff32009-06-22 23:27:02 +00004841// Vector Move Operations.
4842
4843// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004844def : InstAlias<"vmov${p} $Vd, $Vm",
4845 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4846def : InstAlias<"vmov${p} $Vd, $Vm",
4847 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004848
Bob Wilson5bafff32009-06-22 23:27:02 +00004849// VMOV : Vector Move (Immediate)
4850
Evan Cheng47006be2010-05-17 21:54:50 +00004851let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004852def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004853 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004854 "vmov", "i8", "$Vd, $SIMM", "",
4855 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4856def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004857 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004858 "vmov", "i8", "$Vd, $SIMM", "",
4859 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004860
Owen Andersonca6945e2010-12-01 00:28:25 +00004861def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004862 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004863 "vmov", "i16", "$Vd, $SIMM", "",
4864 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004865 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004866}
4867
Owen Andersonca6945e2010-12-01 00:28:25 +00004868def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004869 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004870 "vmov", "i16", "$Vd, $SIMM", "",
4871 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004872 let Inst{9} = SIMM{9};
4873}
Bob Wilson5bafff32009-06-22 23:27:02 +00004874
Owen Andersonca6945e2010-12-01 00:28:25 +00004875def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004876 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004877 "vmov", "i32", "$Vd, $SIMM", "",
4878 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004879 let Inst{11-8} = SIMM{11-8};
4880}
4881
Owen Andersonca6945e2010-12-01 00:28:25 +00004882def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004883 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004884 "vmov", "i32", "$Vd, $SIMM", "",
4885 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004886 let Inst{11-8} = SIMM{11-8};
4887}
Bob Wilson5bafff32009-06-22 23:27:02 +00004888
Owen Andersonca6945e2010-12-01 00:28:25 +00004889def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004890 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004891 "vmov", "i64", "$Vd, $SIMM", "",
4892 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4893def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004894 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004895 "vmov", "i64", "$Vd, $SIMM", "",
4896 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004897
4898def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4899 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4900 "vmov", "f32", "$Vd, $SIMM", "",
4901 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4902def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4903 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4904 "vmov", "f32", "$Vd, $SIMM", "",
4905 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004906} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004907
4908// VMOV : Vector Get Lane (move scalar to ARM core register)
4909
Johnny Chen131c4a52009-11-23 17:48:17 +00004910def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004911 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4912 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004913 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4914 imm:$lane))]> {
4915 let Inst{21} = lane{2};
4916 let Inst{6-5} = lane{1-0};
4917}
Johnny Chen131c4a52009-11-23 17:48:17 +00004918def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004919 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4920 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004921 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4922 imm:$lane))]> {
4923 let Inst{21} = lane{1};
4924 let Inst{6} = lane{0};
4925}
Johnny Chen131c4a52009-11-23 17:48:17 +00004926def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004927 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4928 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004929 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4930 imm:$lane))]> {
4931 let Inst{21} = lane{2};
4932 let Inst{6-5} = lane{1-0};
4933}
Johnny Chen131c4a52009-11-23 17:48:17 +00004934def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004935 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4936 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004937 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4938 imm:$lane))]> {
4939 let Inst{21} = lane{1};
4940 let Inst{6} = lane{0};
4941}
Johnny Chen131c4a52009-11-23 17:48:17 +00004942def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004943 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4944 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004945 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4946 imm:$lane))]> {
4947 let Inst{21} = lane{0};
4948}
Bob Wilson5bafff32009-06-22 23:27:02 +00004949// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4950def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4951 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004952 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004953 (SubReg_i8_lane imm:$lane))>;
4954def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4955 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004956 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004957 (SubReg_i16_lane imm:$lane))>;
4958def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4959 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004960 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004961 (SubReg_i8_lane imm:$lane))>;
4962def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4963 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004964 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004965 (SubReg_i16_lane imm:$lane))>;
4966def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4967 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004968 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004969 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004970def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004971 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004972 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004973def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004974 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004975 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004976//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004977// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004978def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004979 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004980
4981
4982// VMOV : Vector Set Lane (move ARM core register to scalar)
4983
Owen Andersond2fbdb72010-10-27 21:28:09 +00004984let Constraints = "$src1 = $V" in {
4985def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004986 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4987 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004988 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4989 GPR:$R, imm:$lane))]> {
4990 let Inst{21} = lane{2};
4991 let Inst{6-5} = lane{1-0};
4992}
4993def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004994 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4995 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004996 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4997 GPR:$R, imm:$lane))]> {
4998 let Inst{21} = lane{1};
4999 let Inst{6} = lane{0};
5000}
5001def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005002 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
5003 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005004 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
5005 GPR:$R, imm:$lane))]> {
5006 let Inst{21} = lane{0};
5007}
Bob Wilson5bafff32009-06-22 23:27:02 +00005008}
5009def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005010 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005011 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005012 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005013 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005014 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005015def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005016 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005017 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005018 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005019 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005020 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005021def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005022 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005023 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005024 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005025 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005026 (DSubReg_i32_reg imm:$lane)))>;
5027
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00005028def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005029 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
5030 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005031def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005032 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
5033 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005034
5035//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005036// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005037def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005038 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005039
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005040def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005041 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005042def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005043 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005044def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005045 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005046
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005047def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5048 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5049def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5050 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5051def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5052 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5053
5054def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5055 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5056 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005057 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005058def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5059 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5060 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005061 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005062def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5063 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5064 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005065 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005066
Bob Wilson5bafff32009-06-22 23:27:02 +00005067// VDUP : Vector Duplicate (from ARM core register to all elements)
5068
Evan Chengf81bf152009-11-23 21:57:23 +00005069class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005070 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5071 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5072 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005073class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005074 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5075 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5076 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005077
Evan Chengf81bf152009-11-23 21:57:23 +00005078def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5079def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5080def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5081def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5082def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5083def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005084
Jim Grosbach958108a2011-03-11 20:44:08 +00005085def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5086def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005087
5088// VDUP : Vector Duplicate Lane (from scalar to all elements)
5089
Johnny Chene4614f72010-03-25 17:01:27 +00005090class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005091 ValueType Ty, Operand IdxTy>
5092 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5093 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005094 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005095
Johnny Chene4614f72010-03-25 17:01:27 +00005096class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005097 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5098 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5099 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005100 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005101 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005102
Bob Wilson507df402009-10-21 02:15:46 +00005103// Inst{19-16} is partially specified depending on the element size.
5104
Jim Grosbach460a9052011-10-07 23:56:00 +00005105def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5106 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005107 let Inst{19-17} = lane{2-0};
5108}
Jim Grosbach460a9052011-10-07 23:56:00 +00005109def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5110 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005111 let Inst{19-18} = lane{1-0};
5112}
Jim Grosbach460a9052011-10-07 23:56:00 +00005113def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5114 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005115 let Inst{19} = lane{0};
5116}
Jim Grosbach460a9052011-10-07 23:56:00 +00005117def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5118 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005119 let Inst{19-17} = lane{2-0};
5120}
Jim Grosbach460a9052011-10-07 23:56:00 +00005121def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5122 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005123 let Inst{19-18} = lane{1-0};
5124}
Jim Grosbach460a9052011-10-07 23:56:00 +00005125def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5126 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005127 let Inst{19} = lane{0};
5128}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005129
5130def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5131 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5132
5133def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5134 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005135
Bob Wilson0ce37102009-08-14 05:08:32 +00005136def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5137 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5138 (DSubReg_i8_reg imm:$lane))),
5139 (SubReg_i8_lane imm:$lane)))>;
5140def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5141 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5142 (DSubReg_i16_reg imm:$lane))),
5143 (SubReg_i16_lane imm:$lane)))>;
5144def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5145 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5146 (DSubReg_i32_reg imm:$lane))),
5147 (SubReg_i32_lane imm:$lane)))>;
5148def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005149 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005150 (DSubReg_i32_reg imm:$lane))),
5151 (SubReg_i32_lane imm:$lane)))>;
5152
Jim Grosbach65dc3032010-10-06 21:16:16 +00005153def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005154 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005155def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005156 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005157
Bob Wilson5bafff32009-06-22 23:27:02 +00005158// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005159defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005160 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005161// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005162defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5163 "vqmovn", "s", int_arm_neon_vqmovns>;
5164defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5165 "vqmovn", "u", int_arm_neon_vqmovnu>;
5166defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5167 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005168// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005169defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5170defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005171def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5172def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5173def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005174
5175// Vector Conversions.
5176
Johnny Chen9e088762010-03-17 17:52:21 +00005177// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005178def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5179 v2i32, v2f32, fp_to_sint>;
5180def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5181 v2i32, v2f32, fp_to_uint>;
5182def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5183 v2f32, v2i32, sint_to_fp>;
5184def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5185 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005186
Johnny Chen6c8648b2010-03-17 23:26:50 +00005187def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5188 v4i32, v4f32, fp_to_sint>;
5189def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5190 v4i32, v4f32, fp_to_uint>;
5191def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5192 v4f32, v4i32, sint_to_fp>;
5193def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5194 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005195
5196// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005197let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005198def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005199 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005200def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005201 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005202def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005203 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005204def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005205 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005206}
Bob Wilson5bafff32009-06-22 23:27:02 +00005207
Owen Andersonb589be92011-11-15 19:55:00 +00005208let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005209def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005210 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005211def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005212 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005213def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005214 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005215def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005216 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005217}
Bob Wilson5bafff32009-06-22 23:27:02 +00005218
Bob Wilson04063562010-12-15 22:14:12 +00005219// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5220def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5221 IIC_VUNAQ, "vcvt", "f16.f32",
5222 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5223 Requires<[HasNEON, HasFP16]>;
5224def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5225 IIC_VUNAQ, "vcvt", "f32.f16",
5226 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5227 Requires<[HasNEON, HasFP16]>;
5228
Bob Wilsond8e17572009-08-12 22:31:50 +00005229// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005230
5231// VREV64 : Vector Reverse elements within 64-bit doublewords
5232
Evan Chengf81bf152009-11-23 21:57:23 +00005233class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005234 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5235 (ins DPR:$Vm), IIC_VMOVD,
5236 OpcodeStr, Dt, "$Vd, $Vm", "",
5237 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005238class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005239 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5240 (ins QPR:$Vm), IIC_VMOVQ,
5241 OpcodeStr, Dt, "$Vd, $Vm", "",
5242 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005243
Evan Chengf81bf152009-11-23 21:57:23 +00005244def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5245def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5246def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005247def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005248
Evan Chengf81bf152009-11-23 21:57:23 +00005249def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5250def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5251def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005252def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005253
5254// VREV32 : Vector Reverse elements within 32-bit words
5255
Evan Chengf81bf152009-11-23 21:57:23 +00005256class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005257 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5258 (ins DPR:$Vm), IIC_VMOVD,
5259 OpcodeStr, Dt, "$Vd, $Vm", "",
5260 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005261class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005262 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5263 (ins QPR:$Vm), IIC_VMOVQ,
5264 OpcodeStr, Dt, "$Vd, $Vm", "",
5265 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005266
Evan Chengf81bf152009-11-23 21:57:23 +00005267def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5268def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005269
Evan Chengf81bf152009-11-23 21:57:23 +00005270def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5271def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005272
5273// VREV16 : Vector Reverse elements within 16-bit halfwords
5274
Evan Chengf81bf152009-11-23 21:57:23 +00005275class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005276 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5277 (ins DPR:$Vm), IIC_VMOVD,
5278 OpcodeStr, Dt, "$Vd, $Vm", "",
5279 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005280class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005281 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5282 (ins QPR:$Vm), IIC_VMOVQ,
5283 OpcodeStr, Dt, "$Vd, $Vm", "",
5284 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005285
Evan Chengf81bf152009-11-23 21:57:23 +00005286def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5287def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005288
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005289// Other Vector Shuffles.
5290
Bob Wilson5e8b8332011-01-07 04:59:04 +00005291// Aligned extractions: really just dropping registers
5292
5293class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5294 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5295 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5296
5297def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5298
5299def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5300
5301def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5302
5303def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5304
5305def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5306
5307
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005308// VEXT : Vector Extract
5309
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00005310
5311// All of these have a two-operand InstAlias.
5312let TwoOperandAliasConstraint = "$Vn = $Vd" in {
Jim Grosbach587f5062011-12-02 23:34:39 +00005313class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005314 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005315 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005316 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5317 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005318 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005319 bits<4> index;
5320 let Inst{11-8} = index{3-0};
5321}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005322
Jim Grosbach587f5062011-12-02 23:34:39 +00005323class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005324 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005325 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005326 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5327 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005328 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005329 bits<4> index;
5330 let Inst{11-8} = index{3-0};
5331}
Jim Grosbach8e3c17a2012-04-20 23:46:33 +00005332}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005333
Jim Grosbach587f5062011-12-02 23:34:39 +00005334def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005335 let Inst{11-8} = index{3-0};
5336}
Jim Grosbach587f5062011-12-02 23:34:39 +00005337def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005338 let Inst{11-9} = index{2-0};
5339 let Inst{8} = 0b0;
5340}
Jim Grosbach587f5062011-12-02 23:34:39 +00005341def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005342 let Inst{11-10} = index{1-0};
5343 let Inst{9-8} = 0b00;
5344}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005345def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5346 (v2f32 DPR:$Vm),
5347 (i32 imm:$index))),
5348 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005349
Jim Grosbach587f5062011-12-02 23:34:39 +00005350def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005351 let Inst{11-8} = index{3-0};
5352}
Jim Grosbach587f5062011-12-02 23:34:39 +00005353def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005354 let Inst{11-9} = index{2-0};
5355 let Inst{8} = 0b0;
5356}
Jim Grosbach587f5062011-12-02 23:34:39 +00005357def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005358 let Inst{11-10} = index{1-0};
5359 let Inst{9-8} = 0b00;
5360}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005361def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005362 let Inst{11} = index{0};
5363 let Inst{10-8} = 0b000;
5364}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005365def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5366 (v4f32 QPR:$Vm),
5367 (i32 imm:$index))),
5368 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005369
Bob Wilson64efd902009-08-08 05:53:00 +00005370// VTRN : Vector Transpose
5371
Evan Chengf81bf152009-11-23 21:57:23 +00005372def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5373def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5374def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005375
Evan Chengf81bf152009-11-23 21:57:23 +00005376def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5377def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5378def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005379
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005380// VUZP : Vector Unzip (Deinterleave)
5381
Evan Chengf81bf152009-11-23 21:57:23 +00005382def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5383def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
Jim Grosbach18355472012-04-11 17:40:18 +00005384// vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
5385def : NEONInstAlias<"vuzp${p}.32 $Dd, $Dm",
5386 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005387
Evan Chengf81bf152009-11-23 21:57:23 +00005388def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5389def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5390def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005391
5392// VZIP : Vector Zip (Interleave)
5393
Evan Chengf81bf152009-11-23 21:57:23 +00005394def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5395def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
Jim Grosbach6073b302012-04-11 16:53:25 +00005396// vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
5397def : NEONInstAlias<"vzip${p}.32 $Dd, $Dm",
5398 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005399
Evan Chengf81bf152009-11-23 21:57:23 +00005400def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5401def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5402def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005403
Bob Wilson114a2662009-08-12 20:51:55 +00005404// Vector Table Lookup and Table Extension.
5405
5406// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005407let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005408def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005409 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005410 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5411 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5412 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005413let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005414def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005415 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005416 (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005417 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005418def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005419 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005420 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5421 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005422def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005423 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005424 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005425 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005426 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005427} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005428
Bob Wilsonbd916c52010-09-13 23:55:10 +00005429def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005430 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005431def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005432 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005433
Bob Wilson114a2662009-08-12 20:51:55 +00005434// VTBX : Vector Table Extension
5435def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005436 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005437 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5438 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005439 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005440 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005441let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005442def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005443 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005444 (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005445 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005446def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005447 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005448 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005449 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005450 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005451 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005452def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005453 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5454 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5455 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005456 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005457} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005458
Bob Wilsonbd916c52010-09-13 23:55:10 +00005459def VTBX3Pseudo
5460 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005461 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005462def VTBX4Pseudo
5463 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005464 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005465} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005466
Bob Wilson5bafff32009-06-22 23:27:02 +00005467//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005468// NEON instructions for single-precision FP math
5469//===----------------------------------------------------------------------===//
5470
Bob Wilson0e6d5402010-12-13 23:02:31 +00005471class N2VSPat<SDNode OpNode, NeonI Inst>
5472 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005473 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005474 (v2f32 (COPY_TO_REGCLASS (Inst
5475 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005476 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5477 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005478
5479class N3VSPat<SDNode OpNode, NeonI Inst>
5480 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005481 (EXTRACT_SUBREG
5482 (v2f32 (COPY_TO_REGCLASS (Inst
5483 (INSERT_SUBREG
5484 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5485 SPR:$a, ssub_0),
5486 (INSERT_SUBREG
5487 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5488 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005489
5490class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5491 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005492 (EXTRACT_SUBREG
5493 (v2f32 (COPY_TO_REGCLASS (Inst
5494 (INSERT_SUBREG
5495 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5496 SPR:$acc, ssub_0),
5497 (INSERT_SUBREG
5498 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5499 SPR:$a, ssub_0),
5500 (INSERT_SUBREG
5501 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5502 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005503
Bob Wilson4711d5c2010-12-13 23:02:37 +00005504def : N3VSPat<fadd, VADDfd>;
5505def : N3VSPat<fsub, VSUBfd>;
5506def : N3VSPat<fmul, VMULfd>;
5507def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005508 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005509def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005510 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, DontUseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005511def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005512 Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005513def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
Evan Chengbee78fe2012-04-11 05:33:07 +00005514 Requires<[HasVFP4, UseNEONForFP, UseFusedMAC]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005515def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005516def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005517def : N3VSPat<NEONfmax, VMAXfd>;
5518def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005519def : N2VSPat<arm_ftosi, VCVTf2sd>;
5520def : N2VSPat<arm_ftoui, VCVTf2ud>;
5521def : N2VSPat<arm_sitof, VCVTs2fd>;
5522def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005523
Evan Cheng1d2426c2009-08-07 19:30:41 +00005524//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005525// Non-Instruction Patterns
5526//===----------------------------------------------------------------------===//
5527
5528// bit_convert
5529def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5530def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5531def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5532def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5533def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5534def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5535def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5536def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5537def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5538def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5539def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5540def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5541def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5542def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5543def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5544def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5545def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5546def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5547def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5548def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5549def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5550def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5551def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5552def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5553def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5554def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5555def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5556def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5557def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5558def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5559
5560def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5561def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5562def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5563def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5564def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5565def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5566def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5567def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5568def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5569def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5570def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5571def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5572def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5573def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5574def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5575def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5576def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5577def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5578def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5579def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5580def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5581def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5582def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5583def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5584def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5585def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5586def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5587def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5588def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5589def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005590
James Molloy873fd5f2012-02-20 09:24:05 +00005591// Vector lengthening move with load, matching extending loads.
5592
5593// extload, zextload and sextload for a standard lengthening load. Example:
5594// Lengthen_Single<"8", "i16", "i8"> = Pat<(v8i16 (extloadvi8 addrmode5:$addr))
5595// (VMOVLuv8i16 (VLDRD addrmode5:$addr))>;
5596multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
5597 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5598 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5599 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5600 (VLDRD addrmode5:$addr))>;
5601 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5602 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5603 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5604 (VLDRD addrmode5:$addr))>;
5605 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5606 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5607 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
5608 (VLDRD addrmode5:$addr))>;
5609}
5610
5611// extload, zextload and sextload for a lengthening load which only uses
5612// half the lanes available. Example:
5613// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
5614// Pat<(v4i16 (extloadvi8 addrmode5:$addr))
5615// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5616// (VLDRS addrmode5:$addr),
5617// ssub_0)),
5618// dsub_0)>;
5619multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5620 string InsnLanes, string InsnTy> {
5621 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5622 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5623 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5624 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5625 dsub_0)>;
5626 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5627 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5628 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5629 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5630 dsub_0)>;
5631 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5632 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5633 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
5634 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5635 dsub_0)>;
5636}
5637
5638// extload, zextload and sextload for a lengthening load followed by another
5639// lengthening load, to quadruple the initial length.
James Molloy72aadc02012-04-17 08:18:00 +00005640//
James Molloy873fd5f2012-02-20 09:24:05 +00005641// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0> =
5642// Pat<(v4i32 (extloadvi8 addrmode5:$addr))
5643// (EXTRACT_SUBREG (VMOVLuv4i32
5644// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5645// (VLDRS addrmode5:$addr),
5646// ssub_0)),
5647// dsub_0)),
5648// qsub_0)>;
5649multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5650 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
James Molloy72aadc02012-04-17 08:18:00 +00005651 string Insn2Ty> {
5652 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5653 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5654 (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5655 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5656 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5657 ssub_0)), dsub_0))>;
5658 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5659 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5660 (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5661 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5662 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5663 ssub_0)), dsub_0))>;
5664 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5665 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5666 (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5667 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
5668 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5669 ssub_0)), dsub_0))>;
5670}
5671
5672// extload, zextload and sextload for a lengthening load followed by another
5673// lengthening load, to quadruple the initial length, but which ends up only
5674// requiring half the available lanes (a 64-bit outcome instead of a 128-bit).
5675//
5676// Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32"> =
5677// Pat<(v4i32 (extloadvi8 addrmode5:$addr))
5678// (EXTRACT_SUBREG (VMOVLuv4i32
5679// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5680// (VLDRS addrmode5:$addr),
5681// ssub_0)),
5682// dsub_0)),
5683// dsub_0)>;
5684multiclass Lengthen_HalfDouble<string DestLanes, string DestTy, string SrcTy,
5685 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5686 string Insn2Ty> {
James Molloy873fd5f2012-02-20 09:24:05 +00005687 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5688 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5689 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5690 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5691 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5692 ssub_0)), dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005693 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005694 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5695 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5696 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5697 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5698 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5699 ssub_0)), dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005700 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005701 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5702 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5703 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5704 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
5705 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5706 ssub_0)), dsub_0)),
James Molloy72aadc02012-04-17 08:18:00 +00005707 dsub_0)>;
James Molloy873fd5f2012-02-20 09:24:05 +00005708}
5709
5710defm : Lengthen_Single<"8", "i16", "i8">; // v8i8 -> v8i16
5711defm : Lengthen_Single<"4", "i32", "i16">; // v4i16 -> v4i32
5712defm : Lengthen_Single<"2", "i64", "i32">; // v2i32 -> v2i64
5713
5714defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
5715defm : Lengthen_HalfSingle<"2", "i16", "i8", "8", "i16">; // v2i8 -> v2i16
5716defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5717
James Molloy72aadc02012-04-17 08:18:00 +00005718// Double lengthening - v4i8 -> v4i16 -> v4i32
5719defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32">;
James Molloy873fd5f2012-02-20 09:24:05 +00005720// v2i8 -> v2i16 -> v2i32
James Molloy72aadc02012-04-17 08:18:00 +00005721defm : Lengthen_HalfDouble<"2", "i32", "i8", "8", "i16", "4", "i32">;
James Molloy873fd5f2012-02-20 09:24:05 +00005722// v2i16 -> v2i32 -> v2i64
James Molloy72aadc02012-04-17 08:18:00 +00005723defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64">;
James Molloy873fd5f2012-02-20 09:24:05 +00005724
5725// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
5726def : Pat<(v2i64 (extloadvi8 addrmode5:$addr)),
5727 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5728 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5729 dsub_0)), dsub_0))>;
5730def : Pat<(v2i64 (zextloadvi8 addrmode5:$addr)),
5731 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5732 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5733 dsub_0)), dsub_0))>;
5734def : Pat<(v2i64 (sextloadvi8 addrmode5:$addr)),
5735 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
5736 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5737 dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005738
5739//===----------------------------------------------------------------------===//
5740// Assembler aliases
5741//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005742
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005743def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5744 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5745def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5746 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5747
Jim Grosbach43329832011-12-09 21:46:04 +00005748// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005749defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005750 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005751defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005752 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005753defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005754 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005755defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005756 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005757defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005758 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005759defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005760 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005761defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005762 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005763defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005764 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005765// ... two-operand aliases
Jim Grosbach78d13e12012-01-24 17:23:29 +00005766defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005767 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005768defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005769 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005770defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005771 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005772defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005773 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005774defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005775 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005776defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005777 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005778
Jim Grosbach872eedb2011-12-02 22:01:52 +00005779// VLD1 single-lane pseudo-instructions. These need special handling for
5780// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005781def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005782 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005783def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005784 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005785def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005786 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005787
Jim Grosbach8b31f952012-01-23 19:39:08 +00005788def VLD1LNdWB_fixed_Asm_8 :
5789 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005790 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005791def VLD1LNdWB_fixed_Asm_16 :
5792 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005793 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005794def VLD1LNdWB_fixed_Asm_32 :
5795 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005796 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005797def VLD1LNdWB_register_Asm_8 :
5798 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005799 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5800 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005801def VLD1LNdWB_register_Asm_16 :
5802 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005803 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005804 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005805def VLD1LNdWB_register_Asm_32 :
5806 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005807 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005808 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005809
5810
5811// VST1 single-lane pseudo-instructions. These need special handling for
5812// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005813def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005814 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005815def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005816 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005817def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005818 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005819
Jim Grosbach8b31f952012-01-23 19:39:08 +00005820def VST1LNdWB_fixed_Asm_8 :
5821 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005822 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005823def VST1LNdWB_fixed_Asm_16 :
5824 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005825 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005826def VST1LNdWB_fixed_Asm_32 :
5827 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005828 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005829def VST1LNdWB_register_Asm_8 :
5830 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005831 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5832 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005833def VST1LNdWB_register_Asm_16 :
5834 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005835 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005836 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005837def VST1LNdWB_register_Asm_32 :
5838 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005839 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005840 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005841
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005842// VLD2 single-lane pseudo-instructions. These need special handling for
5843// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005844def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005845 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005846def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005847 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005848def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005849 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005850def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005851 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005852def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005853 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005854
Jim Grosbach8b31f952012-01-23 19:39:08 +00005855def VLD2LNdWB_fixed_Asm_8 :
5856 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005857 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005858def VLD2LNdWB_fixed_Asm_16 :
5859 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005860 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005861def VLD2LNdWB_fixed_Asm_32 :
5862 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005863 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005864def VLD2LNqWB_fixed_Asm_16 :
5865 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005866 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005867def VLD2LNqWB_fixed_Asm_32 :
5868 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005869 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005870def VLD2LNdWB_register_Asm_8 :
5871 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005872 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5873 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005874def VLD2LNdWB_register_Asm_16 :
5875 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005876 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005877 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005878def VLD2LNdWB_register_Asm_32 :
5879 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005880 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005881 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005882def VLD2LNqWB_register_Asm_16 :
5883 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005884 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5885 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005886def VLD2LNqWB_register_Asm_32 :
5887 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005888 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5889 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005890
5891
5892// VST2 single-lane pseudo-instructions. These need special handling for
5893// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005894def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005895 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005896def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005897 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005898def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005899 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005900def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005901 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005902def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005903 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005904
Jim Grosbach8b31f952012-01-23 19:39:08 +00005905def VST2LNdWB_fixed_Asm_8 :
5906 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005907 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005908def VST2LNdWB_fixed_Asm_16 :
5909 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005910 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005911def VST2LNdWB_fixed_Asm_32 :
5912 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005913 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005914def VST2LNqWB_fixed_Asm_16 :
5915 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005916 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005917def VST2LNqWB_fixed_Asm_32 :
5918 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005919 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005920def VST2LNdWB_register_Asm_8 :
5921 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005922 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5923 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005924def VST2LNdWB_register_Asm_16 :
5925 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005926 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005927 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005928def VST2LNdWB_register_Asm_32 :
5929 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005930 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005931 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005932def VST2LNqWB_register_Asm_16 :
5933 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005934 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5935 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005936def VST2LNqWB_register_Asm_32 :
5937 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005938 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5939 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005940
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005941// VLD3 all-lanes pseudo-instructions. These need special handling for
5942// the lane index that an InstAlias can't handle, so we use these instead.
5943def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
5944 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
5945def VLD3DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
5946 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
5947def VLD3DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
5948 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
5949def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
5950 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5951def VLD3DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
5952 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5953def VLD3DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
5954 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5955
5956def VLD3DUPdWB_fixed_Asm_8 :
5957 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
5958 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
5959def VLD3DUPdWB_fixed_Asm_16 :
5960 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
5961 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
5962def VLD3DUPdWB_fixed_Asm_32 :
5963 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
5964 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
5965def VLD3DUPqWB_fixed_Asm_8 :
5966 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
5967 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5968def VLD3DUPqWB_fixed_Asm_16 :
5969 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
5970 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5971def VLD3DUPqWB_fixed_Asm_32 :
5972 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
5973 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
5974def VLD3DUPdWB_register_Asm_8 :
5975 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
5976 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
5977 rGPR:$Rm, pred:$p)>;
5978def VLD3DUPdWB_register_Asm_16 :
5979 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
5980 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
5981 rGPR:$Rm, pred:$p)>;
5982def VLD3DUPdWB_register_Asm_32 :
5983 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
5984 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
5985 rGPR:$Rm, pred:$p)>;
5986def VLD3DUPqWB_register_Asm_8 :
5987 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
5988 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
5989 rGPR:$Rm, pred:$p)>;
5990def VLD3DUPqWB_register_Asm_16 :
5991 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
5992 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
5993 rGPR:$Rm, pred:$p)>;
5994def VLD3DUPqWB_register_Asm_32 :
5995 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
5996 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
5997 rGPR:$Rm, pred:$p)>;
5998
Jim Grosbach8b31f952012-01-23 19:39:08 +00005999
Jim Grosbach3a678af2012-01-23 21:53:26 +00006000// VLD3 single-lane pseudo-instructions. These need special handling for
6001// the lane index that an InstAlias can't handle, so we use these instead.
6002def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6003 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6004def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6005 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6006def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6007 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6008def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6009 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6010def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6011 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6012
6013def VLD3LNdWB_fixed_Asm_8 :
6014 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6015 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6016def VLD3LNdWB_fixed_Asm_16 :
6017 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6018 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6019def VLD3LNdWB_fixed_Asm_32 :
6020 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6021 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6022def VLD3LNqWB_fixed_Asm_16 :
6023 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6024 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6025def VLD3LNqWB_fixed_Asm_32 :
6026 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6027 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6028def VLD3LNdWB_register_Asm_8 :
6029 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6030 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6031 rGPR:$Rm, pred:$p)>;
6032def VLD3LNdWB_register_Asm_16 :
6033 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6034 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6035 rGPR:$Rm, pred:$p)>;
6036def VLD3LNdWB_register_Asm_32 :
6037 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6038 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6039 rGPR:$Rm, pred:$p)>;
6040def VLD3LNqWB_register_Asm_16 :
6041 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6042 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6043 rGPR:$Rm, pred:$p)>;
6044def VLD3LNqWB_register_Asm_32 :
6045 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6046 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6047 rGPR:$Rm, pred:$p)>;
6048
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006049// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006050// the vector operands that the normal instructions don't yet model.
6051// FIXME: Remove these when the register classes and instructions are updated.
6052def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6053 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6054def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6055 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6056def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6057 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6058def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6059 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6060def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6061 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6062def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6063 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6064
6065def VLD3dWB_fixed_Asm_8 :
6066 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6067 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6068def VLD3dWB_fixed_Asm_16 :
6069 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6070 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6071def VLD3dWB_fixed_Asm_32 :
6072 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6073 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6074def VLD3qWB_fixed_Asm_8 :
6075 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6076 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6077def VLD3qWB_fixed_Asm_16 :
6078 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6079 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6080def VLD3qWB_fixed_Asm_32 :
6081 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6082 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6083def VLD3dWB_register_Asm_8 :
6084 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6085 (ins VecListThreeD:$list, addrmode6:$addr,
6086 rGPR:$Rm, pred:$p)>;
6087def VLD3dWB_register_Asm_16 :
6088 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6089 (ins VecListThreeD:$list, addrmode6:$addr,
6090 rGPR:$Rm, pred:$p)>;
6091def VLD3dWB_register_Asm_32 :
6092 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6093 (ins VecListThreeD:$list, addrmode6:$addr,
6094 rGPR:$Rm, pred:$p)>;
6095def VLD3qWB_register_Asm_8 :
6096 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6097 (ins VecListThreeQ:$list, addrmode6:$addr,
6098 rGPR:$Rm, pred:$p)>;
6099def VLD3qWB_register_Asm_16 :
6100 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6101 (ins VecListThreeQ:$list, addrmode6:$addr,
6102 rGPR:$Rm, pred:$p)>;
6103def VLD3qWB_register_Asm_32 :
6104 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6105 (ins VecListThreeQ:$list, addrmode6:$addr,
6106 rGPR:$Rm, pred:$p)>;
6107
Jim Grosbach4adb1822012-01-24 00:07:41 +00006108// VST3 single-lane pseudo-instructions. These need special handling for
6109// the lane index that an InstAlias can't handle, so we use these instead.
6110def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6111 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6112def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6113 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6114def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6115 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6116def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6117 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6118def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6119 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6120
6121def VST3LNdWB_fixed_Asm_8 :
6122 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6123 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6124def VST3LNdWB_fixed_Asm_16 :
6125 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6126 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6127def VST3LNdWB_fixed_Asm_32 :
6128 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6129 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6130def VST3LNqWB_fixed_Asm_16 :
6131 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6132 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6133def VST3LNqWB_fixed_Asm_32 :
6134 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6135 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6136def VST3LNdWB_register_Asm_8 :
6137 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6138 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6139 rGPR:$Rm, pred:$p)>;
6140def VST3LNdWB_register_Asm_16 :
6141 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6142 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6143 rGPR:$Rm, pred:$p)>;
6144def VST3LNdWB_register_Asm_32 :
6145 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6146 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6147 rGPR:$Rm, pred:$p)>;
6148def VST3LNqWB_register_Asm_16 :
6149 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6150 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6151 rGPR:$Rm, pred:$p)>;
6152def VST3LNqWB_register_Asm_32 :
6153 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6154 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6155 rGPR:$Rm, pred:$p)>;
6156
6157
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006158// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006159// the vector operands that the normal instructions don't yet model.
6160// FIXME: Remove these when the register classes and instructions are updated.
6161def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6162 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6163def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6164 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6165def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6166 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6167def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6168 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6169def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6170 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6171def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6172 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6173
6174def VST3dWB_fixed_Asm_8 :
6175 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6176 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6177def VST3dWB_fixed_Asm_16 :
6178 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6179 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6180def VST3dWB_fixed_Asm_32 :
6181 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6182 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6183def VST3qWB_fixed_Asm_8 :
6184 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6185 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6186def VST3qWB_fixed_Asm_16 :
6187 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6188 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6189def VST3qWB_fixed_Asm_32 :
6190 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6191 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6192def VST3dWB_register_Asm_8 :
6193 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6194 (ins VecListThreeD:$list, addrmode6:$addr,
6195 rGPR:$Rm, pred:$p)>;
6196def VST3dWB_register_Asm_16 :
6197 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6198 (ins VecListThreeD:$list, addrmode6:$addr,
6199 rGPR:$Rm, pred:$p)>;
6200def VST3dWB_register_Asm_32 :
6201 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6202 (ins VecListThreeD:$list, addrmode6:$addr,
6203 rGPR:$Rm, pred:$p)>;
6204def VST3qWB_register_Asm_8 :
6205 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6206 (ins VecListThreeQ:$list, addrmode6:$addr,
6207 rGPR:$Rm, pred:$p)>;
6208def VST3qWB_register_Asm_16 :
6209 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6210 (ins VecListThreeQ:$list, addrmode6:$addr,
6211 rGPR:$Rm, pred:$p)>;
6212def VST3qWB_register_Asm_32 :
6213 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6214 (ins VecListThreeQ:$list, addrmode6:$addr,
6215 rGPR:$Rm, pred:$p)>;
6216
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006217// VLD4 all-lanes pseudo-instructions. These need special handling for
6218// the lane index that an InstAlias can't handle, so we use these instead.
6219def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6220 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6221def VLD4DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6222 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6223def VLD4DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6224 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6225def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6226 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6227def VLD4DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6228 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6229def VLD4DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6230 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6231
6232def VLD4DUPdWB_fixed_Asm_8 :
6233 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6234 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6235def VLD4DUPdWB_fixed_Asm_16 :
6236 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6237 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6238def VLD4DUPdWB_fixed_Asm_32 :
6239 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6240 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6241def VLD4DUPqWB_fixed_Asm_8 :
6242 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6243 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6244def VLD4DUPqWB_fixed_Asm_16 :
6245 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6246 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6247def VLD4DUPqWB_fixed_Asm_32 :
6248 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6249 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6250def VLD4DUPdWB_register_Asm_8 :
6251 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6252 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6253 rGPR:$Rm, pred:$p)>;
6254def VLD4DUPdWB_register_Asm_16 :
6255 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6256 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6257 rGPR:$Rm, pred:$p)>;
6258def VLD4DUPdWB_register_Asm_32 :
6259 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6260 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6261 rGPR:$Rm, pred:$p)>;
6262def VLD4DUPqWB_register_Asm_8 :
6263 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6264 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6265 rGPR:$Rm, pred:$p)>;
6266def VLD4DUPqWB_register_Asm_16 :
6267 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6268 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6269 rGPR:$Rm, pred:$p)>;
6270def VLD4DUPqWB_register_Asm_32 :
6271 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6272 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6273 rGPR:$Rm, pred:$p)>;
6274
6275
Jim Grosbache983a132012-01-24 18:37:25 +00006276// VLD4 single-lane pseudo-instructions. These need special handling for
6277// the lane index that an InstAlias can't handle, so we use these instead.
6278def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6279 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6280def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6281 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6282def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6283 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6284def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6285 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6286def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6287 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6288
6289def VLD4LNdWB_fixed_Asm_8 :
6290 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6291 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6292def VLD4LNdWB_fixed_Asm_16 :
6293 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6294 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6295def VLD4LNdWB_fixed_Asm_32 :
6296 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6297 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6298def VLD4LNqWB_fixed_Asm_16 :
6299 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6300 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6301def VLD4LNqWB_fixed_Asm_32 :
6302 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6303 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6304def VLD4LNdWB_register_Asm_8 :
6305 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6306 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6307 rGPR:$Rm, pred:$p)>;
6308def VLD4LNdWB_register_Asm_16 :
6309 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6310 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6311 rGPR:$Rm, pred:$p)>;
6312def VLD4LNdWB_register_Asm_32 :
6313 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6314 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6315 rGPR:$Rm, pred:$p)>;
6316def VLD4LNqWB_register_Asm_16 :
6317 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6318 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6319 rGPR:$Rm, pred:$p)>;
6320def VLD4LNqWB_register_Asm_32 :
6321 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6322 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6323 rGPR:$Rm, pred:$p)>;
6324
Jim Grosbachc387fc62012-01-23 23:20:46 +00006325
6326
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006327// VLD4 multiple structure pseudo-instructions. These need special handling for
6328// the vector operands that the normal instructions don't yet model.
6329// FIXME: Remove these when the register classes and instructions are updated.
6330def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6331 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6332def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6333 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6334def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6335 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6336def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6337 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6338def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6339 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6340def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6341 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6342
6343def VLD4dWB_fixed_Asm_8 :
6344 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6345 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6346def VLD4dWB_fixed_Asm_16 :
6347 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6348 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6349def VLD4dWB_fixed_Asm_32 :
6350 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6351 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6352def VLD4qWB_fixed_Asm_8 :
6353 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6354 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6355def VLD4qWB_fixed_Asm_16 :
6356 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6357 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6358def VLD4qWB_fixed_Asm_32 :
6359 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6360 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6361def VLD4dWB_register_Asm_8 :
6362 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6363 (ins VecListFourD:$list, addrmode6:$addr,
6364 rGPR:$Rm, pred:$p)>;
6365def VLD4dWB_register_Asm_16 :
6366 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6367 (ins VecListFourD:$list, addrmode6:$addr,
6368 rGPR:$Rm, pred:$p)>;
6369def VLD4dWB_register_Asm_32 :
6370 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6371 (ins VecListFourD:$list, addrmode6:$addr,
6372 rGPR:$Rm, pred:$p)>;
6373def VLD4qWB_register_Asm_8 :
6374 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6375 (ins VecListFourQ:$list, addrmode6:$addr,
6376 rGPR:$Rm, pred:$p)>;
6377def VLD4qWB_register_Asm_16 :
6378 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6379 (ins VecListFourQ:$list, addrmode6:$addr,
6380 rGPR:$Rm, pred:$p)>;
6381def VLD4qWB_register_Asm_32 :
6382 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6383 (ins VecListFourQ:$list, addrmode6:$addr,
6384 rGPR:$Rm, pred:$p)>;
6385
Jim Grosbach88a54de2012-01-24 18:53:13 +00006386// VST4 single-lane pseudo-instructions. These need special handling for
6387// the lane index that an InstAlias can't handle, so we use these instead.
6388def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6389 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6390def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6391 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6392def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6393 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6394def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6395 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6396def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6397 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6398
6399def VST4LNdWB_fixed_Asm_8 :
6400 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6401 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6402def VST4LNdWB_fixed_Asm_16 :
6403 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6404 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6405def VST4LNdWB_fixed_Asm_32 :
6406 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6407 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6408def VST4LNqWB_fixed_Asm_16 :
6409 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6410 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6411def VST4LNqWB_fixed_Asm_32 :
6412 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6413 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6414def VST4LNdWB_register_Asm_8 :
6415 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6416 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6417 rGPR:$Rm, pred:$p)>;
6418def VST4LNdWB_register_Asm_16 :
6419 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6420 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6421 rGPR:$Rm, pred:$p)>;
6422def VST4LNdWB_register_Asm_32 :
6423 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6424 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6425 rGPR:$Rm, pred:$p)>;
6426def VST4LNqWB_register_Asm_16 :
6427 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6428 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6429 rGPR:$Rm, pred:$p)>;
6430def VST4LNqWB_register_Asm_32 :
6431 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6432 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6433 rGPR:$Rm, pred:$p)>;
6434
Jim Grosbach539aab72012-01-24 00:58:13 +00006435
6436// VST4 multiple structure pseudo-instructions. These need special handling for
6437// the vector operands that the normal instructions don't yet model.
6438// FIXME: Remove these when the register classes and instructions are updated.
6439def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6440 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6441def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6442 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6443def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6444 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6445def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6446 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6447def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6448 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6449def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6450 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6451
6452def VST4dWB_fixed_Asm_8 :
6453 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6454 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6455def VST4dWB_fixed_Asm_16 :
6456 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6457 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6458def VST4dWB_fixed_Asm_32 :
6459 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6460 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6461def VST4qWB_fixed_Asm_8 :
6462 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6463 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6464def VST4qWB_fixed_Asm_16 :
6465 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6466 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6467def VST4qWB_fixed_Asm_32 :
6468 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6469 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6470def VST4dWB_register_Asm_8 :
6471 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6472 (ins VecListFourD:$list, addrmode6:$addr,
6473 rGPR:$Rm, pred:$p)>;
6474def VST4dWB_register_Asm_16 :
6475 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6476 (ins VecListFourD:$list, addrmode6:$addr,
6477 rGPR:$Rm, pred:$p)>;
6478def VST4dWB_register_Asm_32 :
6479 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6480 (ins VecListFourD:$list, addrmode6:$addr,
6481 rGPR:$Rm, pred:$p)>;
6482def VST4qWB_register_Asm_8 :
6483 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6484 (ins VecListFourQ:$list, addrmode6:$addr,
6485 rGPR:$Rm, pred:$p)>;
6486def VST4qWB_register_Asm_16 :
6487 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6488 (ins VecListFourQ:$list, addrmode6:$addr,
6489 rGPR:$Rm, pred:$p)>;
6490def VST4qWB_register_Asm_32 :
6491 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6492 (ins VecListFourQ:$list, addrmode6:$addr,
6493 rGPR:$Rm, pred:$p)>;
6494
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006495// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006496defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006497 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006498defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006499 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6500
Jim Grosbach470855b2011-12-07 17:51:15 +00006501// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6502// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006503def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6504 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6505def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6506 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6507def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6508 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6509def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6510 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6511def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6512 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6513def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6514 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6515def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6516 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6517// Q-register versions.
6518def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6519 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6520def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6521 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6522def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6523 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6524def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6525 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6526def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6527 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6528def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6529 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6530def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6531 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6532
6533// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6534// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006535def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6536 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6537def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6538 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6539def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6540 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6541def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6542 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6543def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6544 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6545def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6546 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6547def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6548 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6549// Q-register versions.
6550def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6551 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6552def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6553 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6554def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6555 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6556def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6557 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6558def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6559 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6560def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6561 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6562def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6563 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006564
Jim Grosbach1ac20602012-01-24 17:55:36 +00006565// Two-operand variants for VSRA.
6566 // Signed.
6567def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6568 (VSRAsv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6569def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6570 (VSRAsv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6571def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6572 (VSRAsv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6573def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6574 (VSRAsv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6575
6576def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6577 (VSRAsv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6578def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6579 (VSRAsv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6580def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6581 (VSRAsv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6582def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6583 (VSRAsv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6584
6585 // Unsigned.
6586def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6587 (VSRAuv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6588def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6589 (VSRAuv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6590def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6591 (VSRAuv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6592def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6593 (VSRAuv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6594
6595def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6596 (VSRAuv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6597def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6598 (VSRAuv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6599def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6600 (VSRAuv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6601def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6602 (VSRAuv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6603
Jim Grosbachd8ee0cc2012-01-24 17:46:58 +00006604// Two-operand variants for VSRI.
6605def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6606 (VSRIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6607def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6608 (VSRIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6609def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6610 (VSRIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6611def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6612 (VSRIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6613
6614def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6615 (VSRIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6616def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6617 (VSRIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6618def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6619 (VSRIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6620def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6621 (VSRIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6622
Jim Grosbach5e497d32012-01-24 17:49:15 +00006623// Two-operand variants for VSLI.
6624def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6625 (VSLIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6626def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6627 (VSLIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6628def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6629 (VSLIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6630def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6631 (VSLIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6632
6633def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6634 (VSLIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6635def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6636 (VSLIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6637def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6638 (VSLIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6639def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6640 (VSLIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6641
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006642// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006643defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006644 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006645defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006646 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6647
Jim Grosbachc94206e2012-02-28 19:11:07 +00006648// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
6649defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6650 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6651defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6652 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6653defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6654 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6655defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6656 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6657defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6658 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6659defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6660 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6661
Jim Grosbach9b087852011-12-19 23:51:07 +00006662// "vmov Rd, #-imm" can be handled via "vmvn".
6663def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6664 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6665def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6666 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6667def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6668 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6669def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6670 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6671
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006672// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6673// these should restrict to just the Q register variants, but the register
6674// classes are enough to match correctly regardless, so we keep it simple
6675// and just use MnemonicAlias.
6676def : NEONMnemonicAlias<"vbicq", "vbic">;
6677def : NEONMnemonicAlias<"vandq", "vand">;
6678def : NEONMnemonicAlias<"veorq", "veor">;
6679def : NEONMnemonicAlias<"vorrq", "vorr">;
6680
6681def : NEONMnemonicAlias<"vmovq", "vmov">;
6682def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006683// Explicit versions for floating point so that the FPImm variants get
6684// handled early. The parser gets confused otherwise.
6685def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6686def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006687
6688def : NEONMnemonicAlias<"vaddq", "vadd">;
6689def : NEONMnemonicAlias<"vsubq", "vsub">;
6690
6691def : NEONMnemonicAlias<"vminq", "vmin">;
6692def : NEONMnemonicAlias<"vmaxq", "vmax">;
6693
6694def : NEONMnemonicAlias<"vmulq", "vmul">;
6695
6696def : NEONMnemonicAlias<"vabsq", "vabs">;
6697
6698def : NEONMnemonicAlias<"vshlq", "vshl">;
6699def : NEONMnemonicAlias<"vshrq", "vshr">;
6700
6701def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6702
6703def : NEONMnemonicAlias<"vcleq", "vcle">;
6704def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006705
6706def : NEONMnemonicAlias<"vzipq", "vzip">;
6707def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006708
6709def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6710def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006711
6712
6713// Alias for loading floating point immediates that aren't representable
6714// using the vmov.f32 encoding but the bitpattern is representable using
6715// the .i32 encoding.
6716def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6717 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6718def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6719 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;