blob: 8a706b1e4f0a6fe1b55b11b78fc1a02f564dd1e9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
Jim Grosbach28f08c92012-03-05 19:33:30 +000092def VecListDPairAsmOperand : AsmOperandClass {
93 let Name = "VecListDPair";
94 let ParserMethod = "parseVectorList";
95 let RenderMethod = "addVecListOperands";
96}
Jim Grosbachc0fc4502012-03-06 22:01:44 +000097def VecListDPair : RegisterOperand<DPair, "printVectorListTwo"> {
Jim Grosbach28f08c92012-03-05 19:33:30 +000098 let ParserMatchClass = VecListDPairAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbachc3384c92012-03-05 21:43:40 +0000119def VecListDPairSpacedAsmOperand : AsmOperandClass {
120 let Name = "VecListDPairSpaced";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000124def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListTwoSpaced"> {
Jim Grosbachc3384c92012-03-05 21:43:40 +0000125 let ParserMatchClass = VecListDPairSpacedAsmOperand;
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000156def VecListDPairAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListDPairAllLanes";
Jim Grosbach13af2222011-11-30 18:21:25 +0000158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000161def VecListDPairAllLanes : RegisterOperand<DPair,
162 "printVectorListTwoAllLanes"> {
163 let ParserMatchClass = VecListDPairAllLanesAsmOperand;
Jim Grosbach13af2222011-11-30 18:21:25 +0000164}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000165// Register list of two D registers spaced by 2 (two sequential Q registers).
166def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
167 let Name = "VecListTwoQAllLanes";
168 let ParserMethod = "parseVectorList";
169 let RenderMethod = "addVecListOperands";
170}
171def VecListTwoQAllLanes : RegisterOperand<DPR,
172 "printVectorListTwoSpacedAllLanes"> {
173 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
174}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000175// Register list of three D registers, with "all lanes" subscripting.
176def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
177 let Name = "VecListThreeDAllLanes";
178 let ParserMethod = "parseVectorList";
179 let RenderMethod = "addVecListOperands";
180}
181def VecListThreeDAllLanes : RegisterOperand<DPR,
182 "printVectorListThreeAllLanes"> {
183 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
184}
185// Register list of three D registers spaced by 2 (three sequential Q regs).
186def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
187 let Name = "VecListThreeQAllLanes";
188 let ParserMethod = "parseVectorList";
189 let RenderMethod = "addVecListOperands";
190}
191def VecListThreeQAllLanes : RegisterOperand<DPR,
192 "printVectorListThreeSpacedAllLanes"> {
193 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
194}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000195// Register list of four D registers, with "all lanes" subscripting.
196def VecListFourDAllLanesAsmOperand : AsmOperandClass {
197 let Name = "VecListFourDAllLanes";
198 let ParserMethod = "parseVectorList";
199 let RenderMethod = "addVecListOperands";
200}
201def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
202 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
203}
204// Register list of four D registers spaced by 2 (four sequential Q regs).
205def VecListFourQAllLanesAsmOperand : AsmOperandClass {
206 let Name = "VecListFourQAllLanes";
207 let ParserMethod = "parseVectorList";
208 let RenderMethod = "addVecListOperands";
209}
210def VecListFourQAllLanes : RegisterOperand<DPR,
211 "printVectorListFourSpacedAllLanes"> {
212 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
213}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000214
Jim Grosbach98b05a52011-11-30 01:09:44 +0000215
Jim Grosbach7636bf62011-12-02 00:35:16 +0000216// Register list of one D register, with byte lane subscripting.
217def VecListOneDByteIndexAsmOperand : AsmOperandClass {
218 let Name = "VecListOneDByteIndexed";
219 let ParserMethod = "parseVectorList";
220 let RenderMethod = "addVecListIndexedOperands";
221}
222def VecListOneDByteIndexed : Operand<i32> {
223 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
224 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
225}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000226// ...with half-word lane subscripting.
227def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
228 let Name = "VecListOneDHWordIndexed";
229 let ParserMethod = "parseVectorList";
230 let RenderMethod = "addVecListIndexedOperands";
231}
232def VecListOneDHWordIndexed : Operand<i32> {
233 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
234 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
235}
236// ...with word lane subscripting.
237def VecListOneDWordIndexAsmOperand : AsmOperandClass {
238 let Name = "VecListOneDWordIndexed";
239 let ParserMethod = "parseVectorList";
240 let RenderMethod = "addVecListIndexedOperands";
241}
242def VecListOneDWordIndexed : Operand<i32> {
243 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
244 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
245}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000246
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000247// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000248def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
249 let Name = "VecListTwoDByteIndexed";
250 let ParserMethod = "parseVectorList";
251 let RenderMethod = "addVecListIndexedOperands";
252}
253def VecListTwoDByteIndexed : Operand<i32> {
254 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
255 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
256}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000257// ...with half-word lane subscripting.
258def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
259 let Name = "VecListTwoDHWordIndexed";
260 let ParserMethod = "parseVectorList";
261 let RenderMethod = "addVecListIndexedOperands";
262}
263def VecListTwoDHWordIndexed : Operand<i32> {
264 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
265 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
266}
267// ...with word lane subscripting.
268def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
269 let Name = "VecListTwoDWordIndexed";
270 let ParserMethod = "parseVectorList";
271 let RenderMethod = "addVecListIndexedOperands";
272}
273def VecListTwoDWordIndexed : Operand<i32> {
274 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
275 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
276}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000277// Register list of two Q registers with half-word lane subscripting.
278def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
279 let Name = "VecListTwoQHWordIndexed";
280 let ParserMethod = "parseVectorList";
281 let RenderMethod = "addVecListIndexedOperands";
282}
283def VecListTwoQHWordIndexed : Operand<i32> {
284 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
285 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
286}
287// ...with word lane subscripting.
288def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
289 let Name = "VecListTwoQWordIndexed";
290 let ParserMethod = "parseVectorList";
291 let RenderMethod = "addVecListIndexedOperands";
292}
293def VecListTwoQWordIndexed : Operand<i32> {
294 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
295 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
296}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000297
Jim Grosbach3a678af2012-01-23 21:53:26 +0000298
299// Register list of three D registers with byte lane subscripting.
300def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
301 let Name = "VecListThreeDByteIndexed";
302 let ParserMethod = "parseVectorList";
303 let RenderMethod = "addVecListIndexedOperands";
304}
305def VecListThreeDByteIndexed : Operand<i32> {
306 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
307 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
308}
309// ...with half-word lane subscripting.
310def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
311 let Name = "VecListThreeDHWordIndexed";
312 let ParserMethod = "parseVectorList";
313 let RenderMethod = "addVecListIndexedOperands";
314}
315def VecListThreeDHWordIndexed : Operand<i32> {
316 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
317 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
318}
319// ...with word lane subscripting.
320def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
321 let Name = "VecListThreeDWordIndexed";
322 let ParserMethod = "parseVectorList";
323 let RenderMethod = "addVecListIndexedOperands";
324}
325def VecListThreeDWordIndexed : Operand<i32> {
326 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
327 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
328}
329// Register list of three Q registers with half-word lane subscripting.
330def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
331 let Name = "VecListThreeQHWordIndexed";
332 let ParserMethod = "parseVectorList";
333 let RenderMethod = "addVecListIndexedOperands";
334}
335def VecListThreeQHWordIndexed : Operand<i32> {
336 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
337 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
338}
339// ...with word lane subscripting.
340def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
341 let Name = "VecListThreeQWordIndexed";
342 let ParserMethod = "parseVectorList";
343 let RenderMethod = "addVecListIndexedOperands";
344}
345def VecListThreeQWordIndexed : Operand<i32> {
346 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
347 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
348}
349
Jim Grosbache983a132012-01-24 18:37:25 +0000350// Register list of four D registers with byte lane subscripting.
351def VecListFourDByteIndexAsmOperand : AsmOperandClass {
352 let Name = "VecListFourDByteIndexed";
353 let ParserMethod = "parseVectorList";
354 let RenderMethod = "addVecListIndexedOperands";
355}
356def VecListFourDByteIndexed : Operand<i32> {
357 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
358 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
359}
360// ...with half-word lane subscripting.
361def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
362 let Name = "VecListFourDHWordIndexed";
363 let ParserMethod = "parseVectorList";
364 let RenderMethod = "addVecListIndexedOperands";
365}
366def VecListFourDHWordIndexed : Operand<i32> {
367 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
368 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
369}
370// ...with word lane subscripting.
371def VecListFourDWordIndexAsmOperand : AsmOperandClass {
372 let Name = "VecListFourDWordIndexed";
373 let ParserMethod = "parseVectorList";
374 let RenderMethod = "addVecListIndexedOperands";
375}
376def VecListFourDWordIndexed : Operand<i32> {
377 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
378 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
379}
380// Register list of four Q registers with half-word lane subscripting.
381def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
382 let Name = "VecListFourQHWordIndexed";
383 let ParserMethod = "parseVectorList";
384 let RenderMethod = "addVecListIndexedOperands";
385}
386def VecListFourQHWordIndexed : Operand<i32> {
387 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
388 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
389}
390// ...with word lane subscripting.
391def VecListFourQWordIndexAsmOperand : AsmOperandClass {
392 let Name = "VecListFourQWordIndexed";
393 let ParserMethod = "parseVectorList";
394 let RenderMethod = "addVecListIndexedOperands";
395}
396def VecListFourQWordIndexed : Operand<i32> {
397 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
398 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
399}
400
Jim Grosbach3a678af2012-01-23 21:53:26 +0000401
Bob Wilson5bafff32009-06-22 23:27:02 +0000402//===----------------------------------------------------------------------===//
403// NEON-specific DAG Nodes.
404//===----------------------------------------------------------------------===//
405
406def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000407def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
409def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000410def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000411def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000412def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
413def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000414def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
415def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000416def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
417def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000418def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
419def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
420
421// Types for vector shift by immediates. The "SHX" version is for long and
422// narrow operations where the source and destination vectors have different
423// types. The "SHINS" version is for shift and insert operations.
424def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
425 SDTCisVT<2, i32>]>;
426def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
427 SDTCisVT<2, i32>]>;
428def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
429 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
430
431def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
432def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
433def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
434def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
435def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
436def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
437def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
438
439def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
440def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
441def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
442
443def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
444def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
445def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
446def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
447def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
448def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
449
450def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
451def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
452def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
453
454def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
455def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
456
457def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
458 SDTCisVT<2, i32>]>;
459def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
460def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
461
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000462def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
463def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
464def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000465def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000466
Owen Andersond9668172010-11-03 22:44:51 +0000467def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
468 SDTCisVT<2, i32>]>;
469def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000470def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000471
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000472def NEONvbsl : SDNode<"ARMISD::VBSL",
473 SDTypeProfile<1, 3, [SDTCisVec<0>,
474 SDTCisSameAs<0, 1>,
475 SDTCisSameAs<0, 2>,
476 SDTCisSameAs<0, 3>]>>;
477
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000478def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
479
Bob Wilson0ce37102009-08-14 05:08:32 +0000480// VDUPLANE can produce a quad-register result from a double-register source,
481// so the result is not constrained to match the source.
482def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
483 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
484 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000485
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000486def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
487 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
488def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
489
Bob Wilsond8e17572009-08-12 22:31:50 +0000490def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
491def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
492def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
493def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
494
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000495def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000496 SDTCisSameAs<0, 2>,
497 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000498def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
499def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
500def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000501
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000502def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
503 SDTCisSameAs<1, 2>]>;
504def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
505def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
506
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000507def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
508 SDTCisSameAs<0, 2>]>;
509def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
510def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
511
Bob Wilsoncba270d2010-07-13 21:16:48 +0000512def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
513 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000514 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000515 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
516 return (EltBits == 32 && EltVal == 0);
517}]>;
518
519def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
520 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000521 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000522 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
523 return (EltBits == 8 && EltVal == 0xff);
524}]>;
525
Bob Wilson5bafff32009-06-22 23:27:02 +0000526//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000527// NEON load / store instructions
528//===----------------------------------------------------------------------===//
529
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000530// Use VLDM to load a Q register as a D register pair.
531// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000532def VLDMQIA
533 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
534 IIC_fpLoad_m, "",
535 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000536
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000537// Use VSTM to store a Q register as a D register pair.
538// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000539def VSTMQIA
540 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
541 IIC_fpStore_m, "",
542 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000543
Bob Wilsonffde0802010-09-02 16:00:54 +0000544// Classes for VLD* pseudo-instructions with multi-register operands.
545// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000546class VLDQPseudo<InstrItinClass itin>
547 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
548class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000549 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000550 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000551 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000552class VLDQWBfixedPseudo<InstrItinClass itin>
553 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
554 (ins addrmode6:$addr), itin,
555 "$addr.addr = $wb">;
556class VLDQWBregisterPseudo<InstrItinClass itin>
557 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
558 (ins addrmode6:$addr, rGPR:$offset), itin,
559 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000560
Bob Wilson9d84fb32010-09-14 20:59:49 +0000561class VLDQQPseudo<InstrItinClass itin>
562 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
563class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000564 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000565 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000566 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000567class VLDQQWBfixedPseudo<InstrItinClass itin>
568 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
569 (ins addrmode6:$addr), itin,
570 "$addr.addr = $wb">;
571class VLDQQWBregisterPseudo<InstrItinClass itin>
572 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
573 (ins addrmode6:$addr, rGPR:$offset), itin,
574 "$addr.addr = $wb">;
575
576
Bob Wilson7de68142011-02-07 17:43:15 +0000577class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000578 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
579 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000580class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000581 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000582 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000583 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000584
Bob Wilson2a0e9742010-11-27 06:35:16 +0000585let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
586
Bob Wilson205a5ca2009-07-08 18:11:30 +0000587// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000588class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000589 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000590 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000591 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000592 let Rm = 0b1111;
593 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000594 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000595}
Bob Wilson621f1952010-03-23 05:25:43 +0000596class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +0000597 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000598 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000599 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 let Rm = 0b1111;
601 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000603}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000604
Owen Andersond9aa7d32010-11-02 00:05:05 +0000605def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
606def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
607def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
608def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000609
Owen Andersond9aa7d32010-11-02 00:05:05 +0000610def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
611def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
612def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
613def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000614
615// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000616multiclass VLD1DWB<bits<4> op7_4, string Dt> {
617 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
618 (ins addrmode6:$Rn), IIC_VLD1u,
619 "vld1", Dt, "$Vd, $Rn!",
620 "$Rn.addr = $wb", []> {
621 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
622 let Inst{4} = Rn{4};
623 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000624 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000625 }
626 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
627 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
628 "vld1", Dt, "$Vd, $Rn, $Rm",
629 "$Rn.addr = $wb", []> {
630 let Inst{4} = Rn{4};
631 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000632 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000633 }
Owen Andersone85bd772010-11-02 00:24:52 +0000634}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000635multiclass VLD1QWB<bits<4> op7_4, string Dt> {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000636 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000637 (ins addrmode6:$Rn), IIC_VLD1x2u,
638 "vld1", Dt, "$Vd, $Rn!",
639 "$Rn.addr = $wb", []> {
640 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
641 let Inst{5-4} = Rn{5-4};
642 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000643 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000644 }
Jim Grosbach28f08c92012-03-05 19:33:30 +0000645 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000646 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
647 "vld1", Dt, "$Vd, $Rn, $Rm",
648 "$Rn.addr = $wb", []> {
649 let Inst{5-4} = Rn{5-4};
650 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000651 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000652 }
Owen Andersone85bd772010-11-02 00:24:52 +0000653}
Bob Wilson99493b22010-03-20 17:59:03 +0000654
Jim Grosbach10b90a92011-10-24 21:45:13 +0000655defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
656defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
657defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
658defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
659defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
660defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
661defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
662defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000663
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000664// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000665class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000666 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000668 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 let Rm = 0b1111;
670 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000672}
Jim Grosbach59216752011-10-24 23:26:05 +0000673multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
674 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
675 (ins addrmode6:$Rn), IIC_VLD1x2u,
676 "vld1", Dt, "$Vd, $Rn!",
677 "$Rn.addr = $wb", []> {
678 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000679 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000680 let DecoderMethod = "DecodeVLDInstruction";
681 let AsmMatchConverter = "cvtVLDwbFixed";
682 }
683 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
684 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
685 "vld1", Dt, "$Vd, $Rn, $Rm",
686 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000687 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000688 let DecoderMethod = "DecodeVLDInstruction";
689 let AsmMatchConverter = "cvtVLDwbRegister";
690 }
Owen Andersone85bd772010-11-02 00:24:52 +0000691}
Bob Wilson052ba452010-03-22 18:22:06 +0000692
Owen Andersone85bd772010-11-02 00:24:52 +0000693def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
694def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
695def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
696def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000697
Jim Grosbach59216752011-10-24 23:26:05 +0000698defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
699defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
700defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
701defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000702
Jim Grosbach59216752011-10-24 23:26:05 +0000703def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000704
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000705// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000706class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000707 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000709 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000710 let Rm = 0b1111;
711 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000712 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000713}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000714multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
715 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
716 (ins addrmode6:$Rn), IIC_VLD1x2u,
717 "vld1", Dt, "$Vd, $Rn!",
718 "$Rn.addr = $wb", []> {
719 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
720 let Inst{5-4} = Rn{5-4};
721 let DecoderMethod = "DecodeVLDInstruction";
722 let AsmMatchConverter = "cvtVLDwbFixed";
723 }
724 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
725 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
726 "vld1", Dt, "$Vd, $Rn, $Rm",
727 "$Rn.addr = $wb", []> {
728 let Inst{5-4} = Rn{5-4};
729 let DecoderMethod = "DecodeVLDInstruction";
730 let AsmMatchConverter = "cvtVLDwbRegister";
731 }
Owen Andersone85bd772010-11-02 00:24:52 +0000732}
Johnny Chend7283d92010-02-23 20:51:23 +0000733
Owen Andersone85bd772010-11-02 00:24:52 +0000734def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
735def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
736def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
737def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000738
Jim Grosbach399cdca2011-10-25 00:14:01 +0000739defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
740defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
741defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
742defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000743
Jim Grosbach399cdca2011-10-25 00:14:01 +0000744def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000745
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000746// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000747class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
748 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000749 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000750 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000751 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Rm = 0b1111;
753 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000755}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000756
Jim Grosbach28f08c92012-03-05 19:33:30 +0000757def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>;
758def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>;
759def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000760
Jim Grosbach2af50d92011-12-09 19:07:20 +0000761def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
762def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
763def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000764
Evan Chengd2ca8132010-10-09 01:03:04 +0000765def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
766def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
767def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000768
Bob Wilson92cb9322010-03-20 20:10:51 +0000769// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000770multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
771 RegisterOperand VdTy, InstrItinClass itin> {
772 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
773 (ins addrmode6:$Rn), itin,
774 "vld2", Dt, "$Vd, $Rn!",
775 "$Rn.addr = $wb", []> {
776 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
777 let Inst{5-4} = Rn{5-4};
778 let DecoderMethod = "DecodeVLDInstruction";
779 let AsmMatchConverter = "cvtVLDwbFixed";
780 }
781 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
782 (ins addrmode6:$Rn, rGPR:$Rm), itin,
783 "vld2", Dt, "$Vd, $Rn, $Rm",
784 "$Rn.addr = $wb", []> {
785 let Inst{5-4} = Rn{5-4};
786 let DecoderMethod = "DecodeVLDInstruction";
787 let AsmMatchConverter = "cvtVLDwbRegister";
788 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000789}
Bob Wilson92cb9322010-03-20 20:10:51 +0000790
Jim Grosbach28f08c92012-03-05 19:33:30 +0000791defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>;
792defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>;
793defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000794
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000795defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
796defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
797defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000798
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000799def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
800def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
801def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
802def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
803def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
804def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000805
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000806// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +0000807def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>;
808def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>;
809def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>;
810defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>;
811defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>;
812defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000813
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000814// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000815class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000816 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000817 (ins addrmode6:$Rn), IIC_VLD3,
818 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
819 let Rm = 0b1111;
820 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000821 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000822}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000823
Owen Andersoncf667be2010-11-02 01:24:55 +0000824def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
825def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
826def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000827
Bob Wilson9d84fb32010-09-14 20:59:49 +0000828def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
829def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
830def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000831
Bob Wilson92cb9322010-03-20 20:10:51 +0000832// ...with address register writeback:
833class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
834 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000835 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000836 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
837 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
838 "$Rn.addr = $wb", []> {
839 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000841}
Bob Wilson92cb9322010-03-20 20:10:51 +0000842
Owen Andersoncf667be2010-11-02 01:24:55 +0000843def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
844def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
845def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000846
Evan Cheng84f69e82010-10-09 01:45:34 +0000847def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
848def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
849def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000850
Bob Wilson7de68142011-02-07 17:43:15 +0000851// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000852def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
853def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
854def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
855def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
856def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
857def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000858
Evan Cheng84f69e82010-10-09 01:45:34 +0000859def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
860def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
861def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000862
Bob Wilson92cb9322010-03-20 20:10:51 +0000863// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000864def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
865def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
866def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
867
Evan Cheng84f69e82010-10-09 01:45:34 +0000868def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
869def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
870def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000871
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000872// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000873class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
874 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000875 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 (ins addrmode6:$Rn), IIC_VLD4,
877 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
878 let Rm = 0b1111;
879 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000880 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000881}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000882
Owen Andersoncf667be2010-11-02 01:24:55 +0000883def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
884def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
885def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000886
Bob Wilson9d84fb32010-09-14 20:59:49 +0000887def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
888def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
889def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000890
Bob Wilson92cb9322010-03-20 20:10:51 +0000891// ...with address register writeback:
892class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
893 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000894 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000895 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
897 "$Rn.addr = $wb", []> {
898 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000899 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000900}
Bob Wilson92cb9322010-03-20 20:10:51 +0000901
Owen Andersoncf667be2010-11-02 01:24:55 +0000902def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
903def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
904def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000905
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000906def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
907def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
908def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000909
Bob Wilson7de68142011-02-07 17:43:15 +0000910// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000911def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
912def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
913def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
914def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
915def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
916def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000917
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000918def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
919def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
920def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000921
Bob Wilson92cb9322010-03-20 20:10:51 +0000922// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000923def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
924def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
925def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
926
927def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
928def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
929def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000930
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000931} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
932
Bob Wilson8466fa12010-09-13 23:01:35 +0000933// Classes for VLD*LN pseudo-instructions with multi-register operands.
934// These are expanded to real instructions after register allocation.
935class VLDQLNPseudo<InstrItinClass itin>
936 : PseudoNLdSt<(outs QPR:$dst),
937 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
938 itin, "$src = $dst">;
939class VLDQLNWBPseudo<InstrItinClass itin>
940 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
941 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
942 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
943class VLDQQLNPseudo<InstrItinClass itin>
944 : PseudoNLdSt<(outs QQPR:$dst),
945 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
946 itin, "$src = $dst">;
947class VLDQQLNWBPseudo<InstrItinClass itin>
948 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
949 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
950 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
951class VLDQQQQLNPseudo<InstrItinClass itin>
952 : PseudoNLdSt<(outs QQQQPR:$dst),
953 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
954 itin, "$src = $dst">;
955class VLDQQQQLNWBPseudo<InstrItinClass itin>
956 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
957 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
958 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
959
Bob Wilsonb07c1712009-10-07 21:53:04 +0000960// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000961class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
962 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000963 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000964 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
965 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000966 "$src = $Vd",
967 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000969 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000971 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000972}
Mon P Wang183c6272011-05-09 17:47:27 +0000973class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
974 PatFrag LoadOp>
975 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
976 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
977 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
978 "$src = $Vd",
979 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
980 (i32 (LoadOp addrmode6oneL32:$Rn)),
981 imm:$lane))]> {
982 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000983 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000984}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000985class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
986 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
987 (i32 (LoadOp addrmode6:$addr)),
988 imm:$lane))];
989}
990
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
992 let Inst{7-5} = lane{2-0};
993}
994def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
995 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000996 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000997}
Mon P Wang183c6272011-05-09 17:47:27 +0000998def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001000 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001002
1003def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1004def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1005def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1006
Bob Wilson746fa172010-12-10 22:13:32 +00001007def : Pat<(vector_insert (v2f32 DPR:$src),
1008 (f32 (load addrmode6:$addr)), imm:$lane),
1009 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1010def : Pat<(vector_insert (v4f32 QPR:$src),
1011 (f32 (load addrmode6:$addr)), imm:$lane),
1012 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1013
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001014let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1015
1016// ...with address register writeback:
1017class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001018 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001020 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001021 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001022 "$src = $Vd, $Rn.addr = $wb", []> {
1023 let DecoderMethod = "DecodeVLD1LN";
1024}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001025
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001026def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1027 let Inst{7-5} = lane{2-0};
1028}
1029def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1030 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001031 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
1033def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1034 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001035 let Inst{5} = Rn{4};
1036 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001037}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001038
1039def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1040def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1041def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001042
Bob Wilson243fcc52009-09-01 04:26:28 +00001043// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001044class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001045 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001046 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1047 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001048 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001049 let Rm = 0b1111;
1050 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001051 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001052}
Bob Wilson243fcc52009-09-01 04:26:28 +00001053
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001054def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1055 let Inst{7-5} = lane{2-0};
1056}
1057def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1058 let Inst{7-6} = lane{1-0};
1059}
1060def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1061 let Inst{7} = lane{0};
1062}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001063
Evan Chengd2ca8132010-10-09 01:03:04 +00001064def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1065def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1066def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001067
Bob Wilson41315282010-03-20 20:39:53 +00001068// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001069def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1070 let Inst{7-6} = lane{1-0};
1071}
1072def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1073 let Inst{7} = lane{0};
1074}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001075
Evan Chengd2ca8132010-10-09 01:03:04 +00001076def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1077def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001078
Bob Wilsona1023642010-03-20 20:47:18 +00001079// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001080class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001081 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001083 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1085 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1086 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001087 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001088}
Bob Wilsona1023642010-03-20 20:47:18 +00001089
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001090def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1091 let Inst{7-5} = lane{2-0};
1092}
1093def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1094 let Inst{7-6} = lane{1-0};
1095}
1096def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1097 let Inst{7} = lane{0};
1098}
Bob Wilsona1023642010-03-20 20:47:18 +00001099
Evan Chengd2ca8132010-10-09 01:03:04 +00001100def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1101def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1102def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001103
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001104def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1105 let Inst{7-6} = lane{1-0};
1106}
1107def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1108 let Inst{7} = lane{0};
1109}
Bob Wilsona1023642010-03-20 20:47:18 +00001110
Evan Chengd2ca8132010-10-09 01:03:04 +00001111def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1112def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001113
Bob Wilson243fcc52009-09-01 04:26:28 +00001114// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001115class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001116 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001118 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001120 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001121 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001122 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilson243fcc52009-09-01 04:26:28 +00001124
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001125def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1126 let Inst{7-5} = lane{2-0};
1127}
1128def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1129 let Inst{7-6} = lane{1-0};
1130}
1131def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1132 let Inst{7} = lane{0};
1133}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001134
Evan Cheng84f69e82010-10-09 01:45:34 +00001135def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1136def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1137def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001138
Bob Wilson41315282010-03-20 20:39:53 +00001139// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001140def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1141 let Inst{7-6} = lane{1-0};
1142}
1143def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1144 let Inst{7} = lane{0};
1145}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001146
Evan Cheng84f69e82010-10-09 01:45:34 +00001147def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1148def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001149
Bob Wilsona1023642010-03-20 20:47:18 +00001150// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001151class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001152 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001153 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001154 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001155 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001156 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1158 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001159 []> {
1160 let DecoderMethod = "DecodeVLD3LN";
1161}
Bob Wilsona1023642010-03-20 20:47:18 +00001162
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001163def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1164 let Inst{7-5} = lane{2-0};
1165}
1166def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1167 let Inst{7-6} = lane{1-0};
1168}
1169def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001170 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001171}
Bob Wilsona1023642010-03-20 20:47:18 +00001172
Evan Cheng84f69e82010-10-09 01:45:34 +00001173def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1174def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1175def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001176
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001177def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1178 let Inst{7-6} = lane{1-0};
1179}
1180def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001181 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001182}
Bob Wilsona1023642010-03-20 20:47:18 +00001183
Evan Cheng84f69e82010-10-09 01:45:34 +00001184def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1185def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001186
Bob Wilson243fcc52009-09-01 04:26:28 +00001187// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001188class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001189 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001190 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001191 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001192 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001193 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001194 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001195 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001196 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001197 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001198}
Bob Wilson243fcc52009-09-01 04:26:28 +00001199
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001200def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1201 let Inst{7-5} = lane{2-0};
1202}
1203def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1204 let Inst{7-6} = lane{1-0};
1205}
1206def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001207 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001208 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001209}
Bob Wilson62e053e2009-10-08 22:53:57 +00001210
Evan Cheng10dc63f2010-10-09 04:07:58 +00001211def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1212def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1213def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001214
Bob Wilson41315282010-03-20 20:39:53 +00001215// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001216def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1217 let Inst{7-6} = lane{1-0};
1218}
1219def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001220 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001221 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001222}
Bob Wilson62e053e2009-10-08 22:53:57 +00001223
Evan Cheng10dc63f2010-10-09 04:07:58 +00001224def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1225def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001226
Bob Wilsona1023642010-03-20 20:47:18 +00001227// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001228class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001229 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001230 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001232 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001233 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001234"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1235"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001236 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001238 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001239}
Bob Wilsona1023642010-03-20 20:47:18 +00001240
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001241def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1242 let Inst{7-5} = lane{2-0};
1243}
1244def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1245 let Inst{7-6} = lane{1-0};
1246}
1247def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001248 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001250}
Bob Wilsona1023642010-03-20 20:47:18 +00001251
Evan Cheng10dc63f2010-10-09 04:07:58 +00001252def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1253def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1254def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001255
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001256def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1257 let Inst{7-6} = lane{1-0};
1258}
1259def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001260 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001262}
Bob Wilsona1023642010-03-20 20:47:18 +00001263
Evan Cheng10dc63f2010-10-09 04:07:58 +00001264def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1265def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001266
Bob Wilson2a0e9742010-11-27 06:35:16 +00001267} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1268
Bob Wilsonb07c1712009-10-07 21:53:04 +00001269// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001270class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001271 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1272 (ins addrmode6dup:$Rn),
1273 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1274 [(set VecListOneDAllLanes:$Vd,
1275 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001276 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001277 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001278 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001279}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001280def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1281def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1282def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001283
Bob Wilson746fa172010-12-10 22:13:32 +00001284def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1285 (VLD1DUPd32 addrmode6:$addr)>;
Bob Wilson746fa172010-12-10 22:13:32 +00001286
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001287class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
1288 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListDPairAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001289 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001290 "vld1", Dt, "$Vd, $Rn", "",
1291 [(set VecListDPairAllLanes:$Vd,
1292 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001293 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001294 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001296}
1297
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001298def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
1299def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
1300def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001301
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001302def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1303 (VLD1DUPq32 addrmode6:$addr)>;
1304
1305let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001306// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001307multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1308 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1309 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1310 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1311 "vld1", Dt, "$Vd, $Rn!",
1312 "$Rn.addr = $wb", []> {
1313 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1314 let Inst{4} = Rn{4};
1315 let DecoderMethod = "DecodeVLD1DupInstruction";
1316 let AsmMatchConverter = "cvtVLDwbFixed";
1317 }
1318 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1319 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1320 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1321 "vld1", Dt, "$Vd, $Rn, $Rm",
1322 "$Rn.addr = $wb", []> {
1323 let Inst{4} = Rn{4};
1324 let DecoderMethod = "DecodeVLD1DupInstruction";
1325 let AsmMatchConverter = "cvtVLDwbRegister";
1326 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001327}
Jim Grosbach096334e2011-11-30 19:35:44 +00001328multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1329 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001330 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001331 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1332 "vld1", Dt, "$Vd, $Rn!",
1333 "$Rn.addr = $wb", []> {
1334 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1335 let Inst{4} = Rn{4};
1336 let DecoderMethod = "DecodeVLD1DupInstruction";
1337 let AsmMatchConverter = "cvtVLDwbFixed";
1338 }
1339 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001340 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001341 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1342 "vld1", Dt, "$Vd, $Rn, $Rm",
1343 "$Rn.addr = $wb", []> {
1344 let Inst{4} = Rn{4};
1345 let DecoderMethod = "DecodeVLD1DupInstruction";
1346 let AsmMatchConverter = "cvtVLDwbRegister";
1347 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001348}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001349
Jim Grosbach096334e2011-11-30 19:35:44 +00001350defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1351defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1352defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001353
Jim Grosbach096334e2011-11-30 19:35:44 +00001354defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1355defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1356defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001357
Bob Wilsonb07c1712009-10-07 21:53:04 +00001358// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001359class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1360 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001361 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001362 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001363 let Rm = 0b1111;
1364 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001365 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001366}
1367
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001368def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListDPairAllLanes>;
1369def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListDPairAllLanes>;
1370def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001371
1372// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001373def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1374def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1375def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001376
1377// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001378multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1379 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1380 (outs VdTy:$Vd, GPR:$wb),
1381 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1382 "vld2", Dt, "$Vd, $Rn!",
1383 "$Rn.addr = $wb", []> {
1384 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1385 let Inst{4} = Rn{4};
1386 let DecoderMethod = "DecodeVLD2DupInstruction";
1387 let AsmMatchConverter = "cvtVLDwbFixed";
1388 }
1389 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1390 (outs VdTy:$Vd, GPR:$wb),
1391 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1392 "vld2", Dt, "$Vd, $Rn, $Rm",
1393 "$Rn.addr = $wb", []> {
1394 let Inst{4} = Rn{4};
1395 let DecoderMethod = "DecodeVLD2DupInstruction";
1396 let AsmMatchConverter = "cvtVLDwbRegister";
1397 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001398}
1399
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001400defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListDPairAllLanes>;
1401defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListDPairAllLanes>;
1402defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001403
Jim Grosbache6949b12011-12-21 19:40:55 +00001404defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1405defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1406defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001407
Bob Wilsonb07c1712009-10-07 21:53:04 +00001408// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001409class VLD3DUP<bits<4> op7_4, string Dt>
1410 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001411 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001412 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1413 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001414 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001415 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001416}
1417
1418def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1419def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1420def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1421
1422def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1423def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1424def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1425
1426// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001427def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1428def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1429def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001430
1431// ...with address register writeback:
1432class VLD3DUPWB<bits<4> op7_4, string Dt>
1433 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001434 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001435 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1436 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001437 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001439}
1440
1441def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1442def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1443def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1444
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001445def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1446def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1447def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001448
1449def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1450def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1451def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1452
Bob Wilsonb07c1712009-10-07 21:53:04 +00001453// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001454class VLD4DUP<bits<4> op7_4, string Dt>
1455 : NLdSt<1, 0b10, 0b1111, op7_4,
1456 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001457 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001458 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1459 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001460 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001462}
1463
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001464def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1465def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1466def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001467
1468def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1469def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1470def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1471
1472// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001473def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1474def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1475def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001476
1477// ...with address register writeback:
1478class VLD4DUPWB<bits<4> op7_4, string Dt>
1479 : NLdSt<1, 0b10, 0b1111, op7_4,
1480 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001481 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001482 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001483 "$Rn.addr = $wb", []> {
1484 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001485 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001486}
1487
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001488def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1489def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1490def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1491
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001492def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1493def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1494def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001495
1496def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1497def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1498def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1499
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001500} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001501
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001502let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001503
Bob Wilson709d5922010-08-25 23:27:42 +00001504// Classes for VST* pseudo-instructions with multi-register operands.
1505// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001506class VSTQPseudo<InstrItinClass itin>
1507 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1508class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001509 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001510 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001511 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001512class VSTQWBfixedPseudo<InstrItinClass itin>
1513 : PseudoNLdSt<(outs GPR:$wb),
1514 (ins addrmode6:$addr, QPR:$src), itin,
1515 "$addr.addr = $wb">;
1516class VSTQWBregisterPseudo<InstrItinClass itin>
1517 : PseudoNLdSt<(outs GPR:$wb),
1518 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1519 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001520class VSTQQPseudo<InstrItinClass itin>
1521 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1522class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001523 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001524 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001525 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001526class VSTQQWBfixedPseudo<InstrItinClass itin>
1527 : PseudoNLdSt<(outs GPR:$wb),
1528 (ins addrmode6:$addr, QQPR:$src), itin,
1529 "$addr.addr = $wb">;
1530class VSTQQWBregisterPseudo<InstrItinClass itin>
1531 : PseudoNLdSt<(outs GPR:$wb),
1532 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1533 "$addr.addr = $wb">;
1534
Bob Wilson7de68142011-02-07 17:43:15 +00001535class VSTQQQQPseudo<InstrItinClass itin>
1536 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001537class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001538 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001539 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001540 "$addr.addr = $wb">;
1541
Bob Wilson11d98992010-03-23 06:20:33 +00001542// VST1 : Vector Store (multiple single elements)
1543class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001544 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1545 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001546 let Rm = 0b1111;
1547 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001548 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001549}
Bob Wilson11d98992010-03-23 06:20:33 +00001550class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +00001551 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd),
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001552 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 let Rm = 0b1111;
1554 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001555 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001556}
Bob Wilson11d98992010-03-23 06:20:33 +00001557
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001558def VST1d8 : VST1D<{0,0,0,?}, "8">;
1559def VST1d16 : VST1D<{0,1,0,?}, "16">;
1560def VST1d32 : VST1D<{1,0,0,?}, "32">;
1561def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001562
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001563def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1564def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1565def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1566def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001567
Bob Wilson25eb5012010-03-20 20:54:36 +00001568// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001569multiclass VST1DWB<bits<4> op7_4, string Dt> {
1570 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1571 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1572 "vst1", Dt, "$Vd, $Rn!",
1573 "$Rn.addr = $wb", []> {
1574 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1575 let Inst{4} = Rn{4};
1576 let DecoderMethod = "DecodeVSTInstruction";
1577 let AsmMatchConverter = "cvtVSTwbFixed";
1578 }
1579 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1580 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1581 IIC_VLD1u,
1582 "vst1", Dt, "$Vd, $Rn, $Rm",
1583 "$Rn.addr = $wb", []> {
1584 let Inst{4} = Rn{4};
1585 let DecoderMethod = "DecodeVSTInstruction";
1586 let AsmMatchConverter = "cvtVSTwbRegister";
1587 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001588}
Jim Grosbach4334e032011-10-31 21:50:31 +00001589multiclass VST1QWB<bits<4> op7_4, string Dt> {
1590 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001591 (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u,
Jim Grosbach4334e032011-10-31 21:50:31 +00001592 "vst1", Dt, "$Vd, $Rn!",
1593 "$Rn.addr = $wb", []> {
1594 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1595 let Inst{5-4} = Rn{5-4};
1596 let DecoderMethod = "DecodeVSTInstruction";
1597 let AsmMatchConverter = "cvtVSTwbFixed";
1598 }
1599 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001600 (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd),
Jim Grosbach4334e032011-10-31 21:50:31 +00001601 IIC_VLD1x2u,
1602 "vst1", Dt, "$Vd, $Rn, $Rm",
1603 "$Rn.addr = $wb", []> {
1604 let Inst{5-4} = Rn{5-4};
1605 let DecoderMethod = "DecodeVSTInstruction";
1606 let AsmMatchConverter = "cvtVSTwbRegister";
1607 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001608}
Bob Wilson25eb5012010-03-20 20:54:36 +00001609
Jim Grosbach4334e032011-10-31 21:50:31 +00001610defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1611defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1612defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1613defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001614
Jim Grosbach4334e032011-10-31 21:50:31 +00001615defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1616defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1617defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1618defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001619
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001620// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001621class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001622 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001623 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1624 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001625 let Rm = 0b1111;
1626 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001628}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001629multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1630 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1631 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1632 "vst1", Dt, "$Vd, $Rn!",
1633 "$Rn.addr = $wb", []> {
1634 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1635 let Inst{5-4} = Rn{5-4};
1636 let DecoderMethod = "DecodeVSTInstruction";
1637 let AsmMatchConverter = "cvtVSTwbFixed";
1638 }
1639 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1640 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1641 IIC_VLD1x3u,
1642 "vst1", Dt, "$Vd, $Rn, $Rm",
1643 "$Rn.addr = $wb", []> {
1644 let Inst{5-4} = Rn{5-4};
1645 let DecoderMethod = "DecodeVSTInstruction";
1646 let AsmMatchConverter = "cvtVSTwbRegister";
1647 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001648}
Bob Wilson052ba452010-03-22 18:22:06 +00001649
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001650def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1651def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1652def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1653def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001654
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001655defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1656defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1657defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1658defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001659
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001660def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1661def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1662def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001663
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001664// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001665class VST1D4<bits<4> op7_4, string Dt>
1666 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001667 (ins addrmode6:$Rn, VecListFourD:$Vd),
1668 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001669 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001670 let Rm = 0b1111;
1671 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001672 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001673}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001674multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1675 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1676 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1677 "vst1", Dt, "$Vd, $Rn!",
1678 "$Rn.addr = $wb", []> {
1679 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1680 let Inst{5-4} = Rn{5-4};
1681 let DecoderMethod = "DecodeVSTInstruction";
1682 let AsmMatchConverter = "cvtVSTwbFixed";
1683 }
1684 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1685 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1686 IIC_VLD1x4u,
1687 "vst1", Dt, "$Vd, $Rn, $Rm",
1688 "$Rn.addr = $wb", []> {
1689 let Inst{5-4} = Rn{5-4};
1690 let DecoderMethod = "DecodeVSTInstruction";
1691 let AsmMatchConverter = "cvtVSTwbRegister";
1692 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001693}
Bob Wilson25eb5012010-03-20 20:54:36 +00001694
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001695def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1696def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1697def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1698def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001699
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001700defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1701defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1702defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1703defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001704
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001705def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1706def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1707def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001708
Bob Wilsonb36ec862009-08-06 18:47:44 +00001709// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001710class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1711 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001712 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001713 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001714 let Rm = 0b1111;
1715 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001716 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001717}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001718
Jim Grosbach28f08c92012-03-05 19:33:30 +00001719def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>;
1720def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>;
1721def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001722
Jim Grosbach20accfc2011-12-14 20:59:15 +00001723def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1724def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1725def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001726
Evan Cheng60ff8792010-10-11 22:03:18 +00001727def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1728def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1729def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001730
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001731// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001732multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1733 RegisterOperand VdTy> {
1734 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1735 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1736 "vst2", Dt, "$Vd, $Rn!",
1737 "$Rn.addr = $wb", []> {
1738 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001739 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001740 let DecoderMethod = "DecodeVSTInstruction";
1741 let AsmMatchConverter = "cvtVSTwbFixed";
1742 }
1743 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1744 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1745 "vst2", Dt, "$Vd, $Rn, $Rm",
1746 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001747 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001748 let DecoderMethod = "DecodeVSTInstruction";
1749 let AsmMatchConverter = "cvtVSTwbRegister";
1750 }
Owen Andersond2f37942010-11-02 21:16:58 +00001751}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001752multiclass VST2QWB<bits<4> op7_4, string Dt> {
1753 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1754 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1755 "vst2", Dt, "$Vd, $Rn!",
1756 "$Rn.addr = $wb", []> {
1757 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001758 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001759 let DecoderMethod = "DecodeVSTInstruction";
1760 let AsmMatchConverter = "cvtVSTwbFixed";
1761 }
1762 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1763 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1764 IIC_VLD1u,
1765 "vst2", Dt, "$Vd, $Rn, $Rm",
1766 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001767 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001768 let DecoderMethod = "DecodeVSTInstruction";
1769 let AsmMatchConverter = "cvtVSTwbRegister";
1770 }
Owen Andersond2f37942010-11-02 21:16:58 +00001771}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001772
Jim Grosbach28f08c92012-03-05 19:33:30 +00001773defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>;
1774defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>;
1775defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001776
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001777defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1778defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1779defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001780
Jim Grosbach6d567302012-01-20 19:16:00 +00001781def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1782def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1783def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1784def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1785def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1786def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001787
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001788// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +00001789def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>;
1790def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>;
1791def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>;
1792defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>;
1793defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>;
1794defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001795
Bob Wilsonb36ec862009-08-06 18:47:44 +00001796// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001797class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1798 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1800 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1801 let Rm = 0b1111;
1802 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001803 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001804}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001805
Owen Andersona1a45fd2010-11-02 21:47:03 +00001806def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1807def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1808def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001809
Evan Cheng60ff8792010-10-11 22:03:18 +00001810def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1811def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1812def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001813
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001814// ...with address register writeback:
1815class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1816 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001817 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001818 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001819 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1820 "$Rn.addr = $wb", []> {
1821 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001822 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001823}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001824
Owen Andersona1a45fd2010-11-02 21:47:03 +00001825def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1826def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1827def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001828
Evan Cheng60ff8792010-10-11 22:03:18 +00001829def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1830def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1831def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001832
Bob Wilson7de68142011-02-07 17:43:15 +00001833// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001834def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1835def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1836def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1837def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1838def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1839def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001840
Evan Cheng60ff8792010-10-11 22:03:18 +00001841def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1842def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1843def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001844
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001845// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001846def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1847def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1848def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1849
Evan Cheng60ff8792010-10-11 22:03:18 +00001850def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1851def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1852def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001853
Bob Wilsonb36ec862009-08-06 18:47:44 +00001854// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001855class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1856 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001857 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1858 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001859 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001860 let Rm = 0b1111;
1861 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001862 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001863}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001864
Owen Andersona1a45fd2010-11-02 21:47:03 +00001865def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1866def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1867def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001868
Evan Cheng60ff8792010-10-11 22:03:18 +00001869def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1870def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1871def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001872
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001873// ...with address register writeback:
1874class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1875 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001876 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001877 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1879 "$Rn.addr = $wb", []> {
1880 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001881 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001882}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001883
Owen Andersona1a45fd2010-11-02 21:47:03 +00001884def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1885def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1886def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001887
Evan Cheng60ff8792010-10-11 22:03:18 +00001888def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1889def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1890def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001891
Bob Wilson7de68142011-02-07 17:43:15 +00001892// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001893def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1894def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1895def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1896def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1897def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1898def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001899
Evan Cheng60ff8792010-10-11 22:03:18 +00001900def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1901def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1902def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001903
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001904// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001905def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1906def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1907def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1908
Evan Cheng60ff8792010-10-11 22:03:18 +00001909def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1910def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1911def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001912
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001913} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1914
Bob Wilson8466fa12010-09-13 23:01:35 +00001915// Classes for VST*LN pseudo-instructions with multi-register operands.
1916// These are expanded to real instructions after register allocation.
1917class VSTQLNPseudo<InstrItinClass itin>
1918 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1919 itin, "">;
1920class VSTQLNWBPseudo<InstrItinClass itin>
1921 : PseudoNLdSt<(outs GPR:$wb),
1922 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1923 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1924class VSTQQLNPseudo<InstrItinClass itin>
1925 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1926 itin, "">;
1927class VSTQQLNWBPseudo<InstrItinClass itin>
1928 : PseudoNLdSt<(outs GPR:$wb),
1929 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1930 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1931class VSTQQQQLNPseudo<InstrItinClass itin>
1932 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1933 itin, "">;
1934class VSTQQQQLNWBPseudo<InstrItinClass itin>
1935 : PseudoNLdSt<(outs GPR:$wb),
1936 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1937 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1938
Bob Wilsonb07c1712009-10-07 21:53:04 +00001939// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001940class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1941 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001942 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001943 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001944 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1945 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001946 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001947 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001948}
Mon P Wang183c6272011-05-09 17:47:27 +00001949class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1950 PatFrag StoreOp, SDNode ExtractOp>
1951 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1952 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1953 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001954 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001955 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001956 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001957}
Bob Wilsond168cef2010-11-03 16:24:53 +00001958class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1959 : VSTQLNPseudo<IIC_VST1ln> {
1960 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1961 addrmode6:$addr)];
1962}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001963
Bob Wilsond168cef2010-11-03 16:24:53 +00001964def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1965 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001966 let Inst{7-5} = lane{2-0};
1967}
Bob Wilsond168cef2010-11-03 16:24:53 +00001968def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1969 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001970 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001971 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001972}
Mon P Wang183c6272011-05-09 17:47:27 +00001973
1974def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001975 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001976 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001977}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001978
Bob Wilsond168cef2010-11-03 16:24:53 +00001979def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1980def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1981def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001982
Bob Wilson746fa172010-12-10 22:13:32 +00001983def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1984 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1985def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1986 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1987
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001988// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001989class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1990 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001991 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001992 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001993 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001994 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001995 "$Rn.addr = $wb",
1996 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001997 addrmode6:$Rn, am6offset:$Rm))]> {
1998 let DecoderMethod = "DecodeVST1LN";
1999}
Bob Wilsonda525062011-02-25 06:42:42 +00002000class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2001 : VSTQLNWBPseudo<IIC_VST1lnu> {
2002 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2003 addrmode6:$addr, am6offset:$offset))];
2004}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002005
Bob Wilsonda525062011-02-25 06:42:42 +00002006def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
2007 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002008 let Inst{7-5} = lane{2-0};
2009}
Bob Wilsonda525062011-02-25 06:42:42 +00002010def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
2011 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002012 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002013 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002014}
Bob Wilsonda525062011-02-25 06:42:42 +00002015def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
2016 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00002017 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002018 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002019}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002020
Bob Wilsonda525062011-02-25 06:42:42 +00002021def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2022def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2023def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2024
2025let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002026
Bob Wilson8a3198b2009-09-01 18:51:56 +00002027// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002028class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002029 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002030 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2031 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002032 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002033 let Rm = 0b1111;
2034 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002035 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002036}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002037
Owen Andersonb20594f2010-11-02 22:18:18 +00002038def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2039 let Inst{7-5} = lane{2-0};
2040}
2041def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2042 let Inst{7-6} = lane{1-0};
2043}
2044def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2045 let Inst{7} = lane{0};
2046}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002047
Evan Cheng60ff8792010-10-11 22:03:18 +00002048def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2049def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2050def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002051
Bob Wilson41315282010-03-20 20:39:53 +00002052// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002053def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2054 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002055 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002056}
2057def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2058 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002059 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002060}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002061
Evan Cheng60ff8792010-10-11 22:03:18 +00002062def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2063def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002064
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002065// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002066class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002067 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002068 (ins addrmode6:$Rn, am6offset:$Rm,
2069 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2070 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2071 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002072 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002073 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002074}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002075
Owen Andersonb20594f2010-11-02 22:18:18 +00002076def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2077 let Inst{7-5} = lane{2-0};
2078}
2079def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2080 let Inst{7-6} = lane{1-0};
2081}
2082def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2083 let Inst{7} = lane{0};
2084}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002085
Evan Cheng60ff8792010-10-11 22:03:18 +00002086def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2087def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2088def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002089
Owen Andersonb20594f2010-11-02 22:18:18 +00002090def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2091 let Inst{7-6} = lane{1-0};
2092}
2093def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2094 let Inst{7} = lane{0};
2095}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002096
Evan Cheng60ff8792010-10-11 22:03:18 +00002097def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2098def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002099
Bob Wilson8a3198b2009-09-01 18:51:56 +00002100// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002101class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002102 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002103 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002104 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002105 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2106 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002107 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002108}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002109
Owen Andersonb20594f2010-11-02 22:18:18 +00002110def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2111 let Inst{7-5} = lane{2-0};
2112}
2113def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2114 let Inst{7-6} = lane{1-0};
2115}
2116def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2117 let Inst{7} = lane{0};
2118}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002119
Evan Cheng60ff8792010-10-11 22:03:18 +00002120def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2121def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2122def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002123
Bob Wilson41315282010-03-20 20:39:53 +00002124// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002125def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2126 let Inst{7-6} = lane{1-0};
2127}
2128def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2129 let Inst{7} = lane{0};
2130}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002131
Evan Cheng60ff8792010-10-11 22:03:18 +00002132def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2133def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002134
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002135// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002136class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002137 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002138 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002139 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002140 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002141 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002142 "$Rn.addr = $wb", []> {
2143 let DecoderMethod = "DecodeVST3LN";
2144}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002145
Owen Andersonb20594f2010-11-02 22:18:18 +00002146def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2147 let Inst{7-5} = lane{2-0};
2148}
2149def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2150 let Inst{7-6} = lane{1-0};
2151}
2152def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2153 let Inst{7} = lane{0};
2154}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002155
Evan Cheng60ff8792010-10-11 22:03:18 +00002156def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2157def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2158def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002159
Owen Andersonb20594f2010-11-02 22:18:18 +00002160def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2161 let Inst{7-6} = lane{1-0};
2162}
2163def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2164 let Inst{7} = lane{0};
2165}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002166
Evan Cheng60ff8792010-10-11 22:03:18 +00002167def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2168def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002169
Bob Wilson8a3198b2009-09-01 18:51:56 +00002170// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002171class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002172 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002173 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002174 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002175 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002176 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002177 let Rm = 0b1111;
2178 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002179 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002180}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002181
Owen Andersonb20594f2010-11-02 22:18:18 +00002182def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2183 let Inst{7-5} = lane{2-0};
2184}
2185def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2186 let Inst{7-6} = lane{1-0};
2187}
2188def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2189 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002190 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002191}
Bob Wilson56311392009-10-09 00:01:36 +00002192
Evan Cheng60ff8792010-10-11 22:03:18 +00002193def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2194def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2195def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002196
Bob Wilson41315282010-03-20 20:39:53 +00002197// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002198def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2199 let Inst{7-6} = lane{1-0};
2200}
2201def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2202 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002203 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002204}
Bob Wilson56311392009-10-09 00:01:36 +00002205
Evan Cheng60ff8792010-10-11 22:03:18 +00002206def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2207def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002208
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002209// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002210class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002211 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002212 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002213 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002214 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002215 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2216 "$Rn.addr = $wb", []> {
2217 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002218 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002219}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002220
Owen Andersonb20594f2010-11-02 22:18:18 +00002221def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2222 let Inst{7-5} = lane{2-0};
2223}
2224def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2225 let Inst{7-6} = lane{1-0};
2226}
2227def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2228 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002229 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002230}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002231
Evan Cheng60ff8792010-10-11 22:03:18 +00002232def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2233def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2234def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002235
Owen Andersonb20594f2010-11-02 22:18:18 +00002236def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2237 let Inst{7-6} = lane{1-0};
2238}
2239def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2240 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002241 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002242}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002243
Evan Cheng60ff8792010-10-11 22:03:18 +00002244def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2245def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002246
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002247} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002248
Bob Wilson205a5ca2009-07-08 18:11:30 +00002249
Bob Wilson5bafff32009-06-22 23:27:02 +00002250//===----------------------------------------------------------------------===//
2251// NEON pattern fragments
2252//===----------------------------------------------------------------------===//
2253
2254// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002255def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002256 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2257 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002259def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002260 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2261 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002262}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002263def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002264 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2265 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002266}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002267def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002268 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2269 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002270}]>;
2271
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002272// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002273def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002274 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2275 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002276}]>;
2277
Bob Wilson5bafff32009-06-22 23:27:02 +00002278// Translate lane numbers from Q registers to D subregs.
2279def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002281}]>;
2282def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002284}]>;
2285def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002287}]>;
2288
2289//===----------------------------------------------------------------------===//
2290// Instruction Classes
2291//===----------------------------------------------------------------------===//
2292
Bob Wilson4711d5c2010-12-13 23:02:37 +00002293// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002294class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002295 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2296 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002297 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2298 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2299 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002301 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2302 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002303 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2304 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2305 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306
Bob Wilson69bfbd62010-02-17 22:42:54 +00002307// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002308class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002309 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002312 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2313 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2314 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002315class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002316 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002318 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002319 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2320 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2321 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
Bob Wilson973a0742010-08-30 20:02:30 +00002323// Narrow 2-register operations.
2324class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2325 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2326 InstrItinClass itin, string OpcodeStr, string Dt,
2327 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002328 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2329 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2330 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002331
Bob Wilson5bafff32009-06-22 23:27:02 +00002332// Narrow 2-register intrinsics.
2333class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2334 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002336 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2338 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2339 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002340
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002341// Long 2-register operations (currently only used for VMOVL).
2342class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2343 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2344 InstrItinClass itin, string OpcodeStr, string Dt,
2345 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002346 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2347 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2348 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002349
Bob Wilson04063562010-12-15 22:14:12 +00002350// Long 2-register intrinsics.
2351class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2352 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2353 InstrItinClass itin, string OpcodeStr, string Dt,
2354 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2355 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2356 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2357 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2358
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002359// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002360class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002361 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002362 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002363 OpcodeStr, Dt, "$Vd, $Vm",
2364 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002365class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002366 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002367 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2368 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2369 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002370
Bob Wilson4711d5c2010-12-13 23:02:37 +00002371// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002372class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002374 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002376 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2377 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2378 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002379 let isCommutable = Commutable;
2380}
2381// Same as N3VD but no data type.
2382class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2383 InstrItinClass itin, string OpcodeStr,
2384 ValueType ResTy, ValueType OpTy,
2385 SDNode OpNode, bit Commutable>
2386 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002387 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2388 OpcodeStr, "$Vd, $Vn, $Vm", "",
2389 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 let isCommutable = Commutable;
2391}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002392
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002393class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 InstrItinClass itin, string OpcodeStr, string Dt,
2395 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002396 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002397 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2398 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 [(set (Ty DPR:$Vd),
2400 (Ty (ShOp (Ty DPR:$Vn),
2401 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002402 let isCommutable = 0;
2403}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002404class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002405 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002406 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002407 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2408 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002409 [(set (Ty DPR:$Vd),
2410 (Ty (ShOp (Ty DPR:$Vn),
2411 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002412 let isCommutable = 0;
2413}
2414
Bob Wilson5bafff32009-06-22 23:27:02 +00002415class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002417 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002418 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2420 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2421 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002422 let isCommutable = Commutable;
2423}
2424class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2425 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002426 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002427 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002428 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2429 OpcodeStr, "$Vd, $Vn, $Vm", "",
2430 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002431 let isCommutable = Commutable;
2432}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002433class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002435 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002436 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002437 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2438 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002439 [(set (ResTy QPR:$Vd),
2440 (ResTy (ShOp (ResTy QPR:$Vn),
2441 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002442 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002443 let isCommutable = 0;
2444}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002445class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002447 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002448 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2449 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002450 [(set (ResTy QPR:$Vd),
2451 (ResTy (ShOp (ResTy QPR:$Vn),
2452 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002453 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002454 let isCommutable = 0;
2455}
Bob Wilson5bafff32009-06-22 23:27:02 +00002456
2457// Basic 3-register intrinsics, both double- and quad-register.
2458class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002459 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002460 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002461 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002462 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2463 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2464 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 let isCommutable = Commutable;
2466}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002467class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002469 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002470 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2471 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002472 [(set (Ty DPR:$Vd),
2473 (Ty (IntOp (Ty DPR:$Vn),
2474 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002475 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002476 let isCommutable = 0;
2477}
David Goodwin658ea602009-09-25 18:38:29 +00002478class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002480 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002481 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2482 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002483 [(set (Ty DPR:$Vd),
2484 (Ty (IntOp (Ty DPR:$Vn),
2485 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002486 let isCommutable = 0;
2487}
Owen Anderson3557d002010-10-26 20:56:57 +00002488class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2489 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002490 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002491 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2492 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2493 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2494 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002495 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002496}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002497
Bob Wilson5bafff32009-06-22 23:27:02 +00002498class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002499 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002500 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002501 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002502 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2503 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2504 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 let isCommutable = Commutable;
2506}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002507class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002508 string OpcodeStr, string Dt,
2509 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002510 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002511 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2512 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 [(set (ResTy QPR:$Vd),
2514 (ResTy (IntOp (ResTy QPR:$Vn),
2515 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002516 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002517 let isCommutable = 0;
2518}
David Goodwin658ea602009-09-25 18:38:29 +00002519class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 string OpcodeStr, string Dt,
2521 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002522 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002523 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2524 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002525 [(set (ResTy QPR:$Vd),
2526 (ResTy (IntOp (ResTy QPR:$Vn),
2527 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002528 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002529 let isCommutable = 0;
2530}
Owen Anderson3557d002010-10-26 20:56:57 +00002531class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2532 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002533 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002534 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2535 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2536 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2537 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002538 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002539}
Bob Wilson5bafff32009-06-22 23:27:02 +00002540
Bob Wilson4711d5c2010-12-13 23:02:37 +00002541// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002542class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002543 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002544 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002546 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2547 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2548 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2549 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2550
David Goodwin658ea602009-09-25 18:38:29 +00002551class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002553 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002554 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002555 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002556 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002557 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002558 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002560 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002561 (Ty (MulOp DPR:$Vn,
2562 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002563 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002564class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 string OpcodeStr, string Dt,
2566 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002567 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002568 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002569 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002570 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002571 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002572 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002573 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002574 (Ty (MulOp DPR:$Vn,
2575 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002576 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002577
Bob Wilson5bafff32009-06-22 23:27:02 +00002578class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002580 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002582 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2583 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2584 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2585 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002586class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002588 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002589 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002590 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002591 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002592 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002593 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002594 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002595 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002596 (ResTy (MulOp QPR:$Vn,
2597 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002598 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002599class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002600 string OpcodeStr, string Dt,
2601 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002602 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002603 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002604 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002605 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002606 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002607 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002608 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002609 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002610 (ResTy (MulOp QPR:$Vn,
2611 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002612 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002613
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002614// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2615class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2616 InstrItinClass itin, string OpcodeStr, string Dt,
2617 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2618 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002619 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2620 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2621 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2622 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002623class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2624 InstrItinClass itin, string OpcodeStr, string Dt,
2625 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2626 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002627 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2628 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2629 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2630 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002631
Bob Wilson5bafff32009-06-22 23:27:02 +00002632// Neon 3-argument intrinsics, both double- and quad-register.
2633// The destination register is also used as the first source operand register.
2634class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002636 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002638 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2639 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2640 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2641 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002642class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002643 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002644 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002646 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2647 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2648 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2649 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002650
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002651// Long Multiply-Add/Sub operations.
2652class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2653 InstrItinClass itin, string OpcodeStr, string Dt,
2654 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2655 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002656 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2657 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2658 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2659 (TyQ (MulOp (TyD DPR:$Vn),
2660 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002661class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2662 InstrItinClass itin, string OpcodeStr, string Dt,
2663 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002664 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002665 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002666 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002667 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002668 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002669 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002670 (TyQ (MulOp (TyD DPR:$Vn),
2671 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002672 imm:$lane))))))]>;
2673class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2674 InstrItinClass itin, string OpcodeStr, string Dt,
2675 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002676 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002677 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002678 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002679 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002680 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002681 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 (TyQ (MulOp (TyD DPR:$Vn),
2683 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002684 imm:$lane))))))]>;
2685
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002686// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2687class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2688 InstrItinClass itin, string OpcodeStr, string Dt,
2689 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2690 SDNode OpNode>
2691 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002692 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2693 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2694 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2695 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2696 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002697
Bob Wilson5bafff32009-06-22 23:27:02 +00002698// Neon Long 3-argument intrinsic. The destination register is
2699// a quad-register and is also used as the first source operand register.
2700class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002701 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002702 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002703 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002704 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2705 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2706 [(set QPR:$Vd,
2707 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002708class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 string OpcodeStr, string Dt,
2710 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002711 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002712 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002713 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002714 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002715 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002716 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002717 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002718 (OpTy DPR:$Vn),
2719 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002720 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002721class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2722 InstrItinClass itin, string OpcodeStr, string Dt,
2723 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002724 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002725 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002726 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002727 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002728 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002729 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002730 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002731 (OpTy DPR:$Vn),
2732 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002733 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002734
Bob Wilson5bafff32009-06-22 23:27:02 +00002735// Narrowing 3-register intrinsics.
2736class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002737 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002738 Intrinsic IntOp, bit Commutable>
2739 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002740 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2741 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2742 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 let isCommutable = Commutable;
2744}
2745
Bob Wilson04d6c282010-08-29 05:57:34 +00002746// Long 3-register operations.
2747class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2748 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002749 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2750 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002751 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2752 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2753 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002754 let isCommutable = Commutable;
2755}
2756class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2757 InstrItinClass itin, string OpcodeStr, string Dt,
2758 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002759 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002760 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2761 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002762 [(set QPR:$Vd,
2763 (TyQ (OpNode (TyD DPR:$Vn),
2764 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002765class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2766 InstrItinClass itin, string OpcodeStr, string Dt,
2767 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002768 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002769 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2770 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002771 [(set QPR:$Vd,
2772 (TyQ (OpNode (TyD DPR:$Vn),
2773 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002774
2775// Long 3-register operations with explicitly extended operands.
2776class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2777 InstrItinClass itin, string OpcodeStr, string Dt,
2778 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2779 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002780 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002781 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2782 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2783 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2784 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002785 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002786}
2787
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002788// Long 3-register intrinsics with explicit extend (VABDL).
2789class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2790 InstrItinClass itin, string OpcodeStr, string Dt,
2791 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2792 bit Commutable>
2793 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002794 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2795 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2796 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2797 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002798 let isCommutable = Commutable;
2799}
2800
Bob Wilson5bafff32009-06-22 23:27:02 +00002801// Long 3-register intrinsics.
2802class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002803 InstrItinClass itin, string OpcodeStr, string Dt,
2804 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002805 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002806 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2807 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2808 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 let isCommutable = Commutable;
2810}
David Goodwin658ea602009-09-25 18:38:29 +00002811class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002812 string OpcodeStr, string Dt,
2813 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002814 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002815 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2816 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002817 [(set (ResTy QPR:$Vd),
2818 (ResTy (IntOp (OpTy DPR:$Vn),
2819 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002820 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002821class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2822 InstrItinClass itin, string OpcodeStr, string Dt,
2823 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002824 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002825 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2826 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002827 [(set (ResTy QPR:$Vd),
2828 (ResTy (IntOp (OpTy DPR:$Vn),
2829 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002830 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002831
Bob Wilson04d6c282010-08-29 05:57:34 +00002832// Wide 3-register operations.
2833class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2834 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2835 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002836 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002837 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2838 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2839 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2840 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002841 let isCommutable = Commutable;
2842}
2843
2844// Pairwise long 2-register intrinsics, both double- and quad-register.
2845class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 bits<2> op17_16, bits<5> op11_7, bit op4,
2847 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002849 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2850 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2851 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002852class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002853 bits<2> op17_16, bits<5> op11_7, bit op4,
2854 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002855 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002856 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2857 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2858 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002859
2860// Pairwise long 2-register accumulate intrinsics,
2861// both double- and quad-register.
2862// The destination register is also used as the first source operand register.
2863class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 bits<2> op17_16, bits<5> op11_7, bit op4,
2865 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2867 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002868 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2869 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2870 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 bits<2> op17_16, bits<5> op11_7, bit op4,
2873 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2875 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002876 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2877 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2878 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002879
2880// Shift by immediate,
2881// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002882class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002883 Format f, InstrItinClass itin, Operand ImmTy,
2884 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002885 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002886 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002887 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2888 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002889class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002890 Format f, InstrItinClass itin, Operand ImmTy,
2891 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002892 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002893 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002894 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2895 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002896
Johnny Chen6c8648b2010-03-17 23:26:50 +00002897// Long shift by immediate.
2898class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2899 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002900 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002901 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002902 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002903 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2904 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002905 (i32 imm:$SIMM))))]>;
2906
Bob Wilson5bafff32009-06-22 23:27:02 +00002907// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002908class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002910 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002911 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002912 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002913 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2914 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 (i32 imm:$SIMM))))]>;
2916
2917// Shift right by immediate and accumulate,
2918// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002919class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002920 Operand ImmTy, string OpcodeStr, string Dt,
2921 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002922 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002923 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002924 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2925 [(set DPR:$Vd, (Ty (add DPR:$src1,
2926 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002927class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002928 Operand ImmTy, string OpcodeStr, string Dt,
2929 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002930 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002931 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002932 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2933 [(set QPR:$Vd, (Ty (add QPR:$src1,
2934 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935
2936// Shift by immediate and insert,
2937// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002938class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002939 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2940 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002941 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002942 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002943 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2944 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002945class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002946 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2947 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002948 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002949 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002950 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2951 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952
2953// Convert, with fractional bits immediate,
2954// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002955class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002957 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002958 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002959 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2960 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2961 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002962class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002963 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002964 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002965 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002966 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2967 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2968 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969
2970//===----------------------------------------------------------------------===//
2971// Multiclasses
2972//===----------------------------------------------------------------------===//
2973
Bob Wilson916ac5b2009-10-03 04:44:16 +00002974// Abbreviations used in multiclass suffixes:
2975// Q = quarter int (8 bit) elements
2976// H = half int (16 bit) elements
2977// S = single int (32 bit) elements
2978// D = double int (64 bit) elements
2979
Bob Wilson094dd802010-12-18 00:42:58 +00002980// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002981
Bob Wilson094dd802010-12-18 00:42:58 +00002982// Neon 2-register comparisons.
2983// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002984multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2985 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002986 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002987 // 64-bit vector types.
2988 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002989 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002990 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002991 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002992 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002993 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002994 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002995 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002996 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002997 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002998 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002999 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003000 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003001 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003002 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003003 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003004 let Inst{10} = 1; // overwrite F = 1
3005 }
3006
3007 // 128-bit vector types.
3008 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003009 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003010 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003011 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003012 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003013 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003014 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003015 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003016 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003017 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003018 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003019 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003020 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003021 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003022 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003023 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003024 let Inst{10} = 1; // overwrite F = 1
3025 }
3026}
3027
Bob Wilson094dd802010-12-18 00:42:58 +00003028
3029// Neon 2-register vector intrinsics,
3030// element sizes of 8, 16 and 32 bits:
3031multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3032 bits<5> op11_7, bit op4,
3033 InstrItinClass itinD, InstrItinClass itinQ,
3034 string OpcodeStr, string Dt, Intrinsic IntOp> {
3035 // 64-bit vector types.
3036 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3037 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3038 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3039 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3040 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3041 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3042
3043 // 128-bit vector types.
3044 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3045 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3046 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3047 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3048 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3049 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3050}
3051
3052
3053// Neon Narrowing 2-register vector operations,
3054// source operand element sizes of 16, 32 and 64 bits:
3055multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3056 bits<5> op11_7, bit op6, bit op4,
3057 InstrItinClass itin, string OpcodeStr, string Dt,
3058 SDNode OpNode> {
3059 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3060 itin, OpcodeStr, !strconcat(Dt, "16"),
3061 v8i8, v8i16, OpNode>;
3062 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3063 itin, OpcodeStr, !strconcat(Dt, "32"),
3064 v4i16, v4i32, OpNode>;
3065 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3066 itin, OpcodeStr, !strconcat(Dt, "64"),
3067 v2i32, v2i64, OpNode>;
3068}
3069
3070// Neon Narrowing 2-register vector intrinsics,
3071// source operand element sizes of 16, 32 and 64 bits:
3072multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3073 bits<5> op11_7, bit op6, bit op4,
3074 InstrItinClass itin, string OpcodeStr, string Dt,
3075 Intrinsic IntOp> {
3076 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3077 itin, OpcodeStr, !strconcat(Dt, "16"),
3078 v8i8, v8i16, IntOp>;
3079 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3080 itin, OpcodeStr, !strconcat(Dt, "32"),
3081 v4i16, v4i32, IntOp>;
3082 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3083 itin, OpcodeStr, !strconcat(Dt, "64"),
3084 v2i32, v2i64, IntOp>;
3085}
3086
3087
3088// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3089// source operand element sizes of 16, 32 and 64 bits:
3090multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3091 string OpcodeStr, string Dt, SDNode OpNode> {
3092 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3093 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3094 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3095 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3096 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3097 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3098}
3099
3100
Bob Wilson5bafff32009-06-22 23:27:02 +00003101// Neon 3-register vector operations.
3102
3103// First with only element sizes of 8, 16 and 32 bits:
3104multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003105 InstrItinClass itinD16, InstrItinClass itinD32,
3106 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 string OpcodeStr, string Dt,
3108 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003109 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003110 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 OpcodeStr, !strconcat(Dt, "8"),
3112 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003113 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003114 OpcodeStr, !strconcat(Dt, "16"),
3115 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003116 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003117 OpcodeStr, !strconcat(Dt, "32"),
3118 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003119
3120 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003121 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003122 OpcodeStr, !strconcat(Dt, "8"),
3123 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003124 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003125 OpcodeStr, !strconcat(Dt, "16"),
3126 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003127 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003128 OpcodeStr, !strconcat(Dt, "32"),
3129 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130}
3131
Jim Grosbach45755a72011-12-05 20:09:44 +00003132multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003133 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3134 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003135 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003136 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003137 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003138}
3139
Bob Wilson5bafff32009-06-22 23:27:02 +00003140// ....then also with element size 64 bits:
3141multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003142 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 string OpcodeStr, string Dt,
3144 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003145 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003147 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "64"),
3149 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003150 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 OpcodeStr, !strconcat(Dt, "64"),
3152 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153}
3154
3155
Bob Wilson5bafff32009-06-22 23:27:02 +00003156// Neon 3-register vector intrinsics.
3157
3158// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003159multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003160 InstrItinClass itinD16, InstrItinClass itinD32,
3161 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 string OpcodeStr, string Dt,
3163 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003164 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003165 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003168 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003169 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 v2i32, v2i32, IntOp, Commutable>;
3171
3172 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003173 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003174 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003176 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003178 v4i32, v4i32, IntOp, Commutable>;
3179}
Owen Anderson3557d002010-10-26 20:56:57 +00003180multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3181 InstrItinClass itinD16, InstrItinClass itinD32,
3182 InstrItinClass itinQ16, InstrItinClass itinQ32,
3183 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003184 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003185 // 64-bit vector types.
3186 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3187 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003188 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003189 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3190 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003191 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003192
3193 // 128-bit vector types.
3194 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3195 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003196 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003197 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3198 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003199 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003200}
Bob Wilson5bafff32009-06-22 23:27:02 +00003201
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003202multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003203 InstrItinClass itinD16, InstrItinClass itinD32,
3204 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003206 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003208 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003210 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003212 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003213 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003214}
3215
Bob Wilson5bafff32009-06-22 23:27:02 +00003216// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003217multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003218 InstrItinClass itinD16, InstrItinClass itinD32,
3219 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 string OpcodeStr, string Dt,
3221 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003222 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003224 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003225 OpcodeStr, !strconcat(Dt, "8"),
3226 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003227 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 OpcodeStr, !strconcat(Dt, "8"),
3229 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003230}
Owen Anderson3557d002010-10-26 20:56:57 +00003231multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3232 InstrItinClass itinD16, InstrItinClass itinD32,
3233 InstrItinClass itinQ16, InstrItinClass itinQ32,
3234 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003235 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003236 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003237 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003238 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3239 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003240 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003241 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3242 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003243 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003244}
3245
Bob Wilson5bafff32009-06-22 23:27:02 +00003246
3247// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003248multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003249 InstrItinClass itinD16, InstrItinClass itinD32,
3250 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 string OpcodeStr, string Dt,
3252 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003253 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003254 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003255 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003256 OpcodeStr, !strconcat(Dt, "64"),
3257 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003258 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003259 OpcodeStr, !strconcat(Dt, "64"),
3260 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003261}
Owen Anderson3557d002010-10-26 20:56:57 +00003262multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3263 InstrItinClass itinD16, InstrItinClass itinD32,
3264 InstrItinClass itinQ16, InstrItinClass itinQ32,
3265 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003266 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003267 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003268 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003269 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3270 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003271 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003272 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3273 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003274 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003275}
Bob Wilson5bafff32009-06-22 23:27:02 +00003276
Bob Wilson5bafff32009-06-22 23:27:02 +00003277// Neon Narrowing 3-register vector intrinsics,
3278// source operand element sizes of 16, 32 and 64 bits:
3279multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 string OpcodeStr, string Dt,
3281 Intrinsic IntOp, bit Commutable = 0> {
3282 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3283 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003284 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003285 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3286 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003287 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003288 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3289 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003290 v2i32, v2i64, IntOp, Commutable>;
3291}
3292
3293
Bob Wilson04d6c282010-08-29 05:57:34 +00003294// Neon Long 3-register vector operations.
3295
3296multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3297 InstrItinClass itin16, InstrItinClass itin32,
3298 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003299 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003300 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3301 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003302 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003303 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003304 OpcodeStr, !strconcat(Dt, "16"),
3305 v4i32, v4i16, OpNode, Commutable>;
3306 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3307 OpcodeStr, !strconcat(Dt, "32"),
3308 v2i64, v2i32, OpNode, Commutable>;
3309}
3310
3311multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3312 InstrItinClass itin, string OpcodeStr, string Dt,
3313 SDNode OpNode> {
3314 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3315 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3316 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3317 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3318}
3319
3320multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3321 InstrItinClass itin16, InstrItinClass itin32,
3322 string OpcodeStr, string Dt,
3323 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3324 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3325 OpcodeStr, !strconcat(Dt, "8"),
3326 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003327 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003328 OpcodeStr, !strconcat(Dt, "16"),
3329 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3330 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3331 OpcodeStr, !strconcat(Dt, "32"),
3332 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003333}
3334
Bob Wilson5bafff32009-06-22 23:27:02 +00003335// Neon Long 3-register vector intrinsics.
3336
3337// First with only element sizes of 16 and 32 bits:
3338multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003339 InstrItinClass itin16, InstrItinClass itin32,
3340 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003341 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003342 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 OpcodeStr, !strconcat(Dt, "16"),
3344 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003345 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 OpcodeStr, !strconcat(Dt, "32"),
3347 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348}
3349
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003350multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003351 InstrItinClass itin, string OpcodeStr, string Dt,
3352 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003353 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003354 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003355 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003356 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003357}
3358
Bob Wilson5bafff32009-06-22 23:27:02 +00003359// ....then also with element size of 8 bits:
3360multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003361 InstrItinClass itin16, InstrItinClass itin32,
3362 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003363 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003364 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003365 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003366 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003367 OpcodeStr, !strconcat(Dt, "8"),
3368 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003369}
3370
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003371// ....with explicit extend (VABDL).
3372multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3373 InstrItinClass itin, string OpcodeStr, string Dt,
3374 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3375 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3376 OpcodeStr, !strconcat(Dt, "8"),
3377 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003378 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003379 OpcodeStr, !strconcat(Dt, "16"),
3380 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3381 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3382 OpcodeStr, !strconcat(Dt, "32"),
3383 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3384}
3385
Bob Wilson5bafff32009-06-22 23:27:02 +00003386
3387// Neon Wide 3-register vector intrinsics,
3388// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003389multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3390 string OpcodeStr, string Dt,
3391 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3392 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3393 OpcodeStr, !strconcat(Dt, "8"),
3394 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3395 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3396 OpcodeStr, !strconcat(Dt, "16"),
3397 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3398 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3399 OpcodeStr, !strconcat(Dt, "32"),
3400 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003401}
3402
3403
3404// Neon Multiply-Op vector operations,
3405// element sizes of 8, 16 and 32 bits:
3406multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003407 InstrItinClass itinD16, InstrItinClass itinD32,
3408 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003409 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003410 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003411 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003413 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003415 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417
3418 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003419 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003420 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003421 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003422 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003423 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425}
3426
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003427multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003428 InstrItinClass itinD16, InstrItinClass itinD32,
3429 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003431 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003433 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003435 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003436 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3437 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003438 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003439 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3440 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003441}
Bob Wilson5bafff32009-06-22 23:27:02 +00003442
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003443// Neon Intrinsic-Op vector operations,
3444// element sizes of 8, 16 and 32 bits:
3445multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3446 InstrItinClass itinD, InstrItinClass itinQ,
3447 string OpcodeStr, string Dt, Intrinsic IntOp,
3448 SDNode OpNode> {
3449 // 64-bit vector types.
3450 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3451 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3452 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3453 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3454 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3455 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3456
3457 // 128-bit vector types.
3458 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3459 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3460 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3461 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3462 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3463 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3464}
3465
Bob Wilson5bafff32009-06-22 23:27:02 +00003466// Neon 3-argument intrinsics,
3467// element sizes of 8, 16 and 32 bits:
3468multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003469 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003471 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003472 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003473 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003474 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003475 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003476 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003477 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003478
3479 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003480 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003481 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003482 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003483 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003484 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003485 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003486}
3487
3488
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003489// Neon Long Multiply-Op vector operations,
3490// element sizes of 8, 16 and 32 bits:
3491multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3492 InstrItinClass itin16, InstrItinClass itin32,
3493 string OpcodeStr, string Dt, SDNode MulOp,
3494 SDNode OpNode> {
3495 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3496 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3497 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3498 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3499 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3500 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3501}
3502
3503multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3504 string Dt, SDNode MulOp, SDNode OpNode> {
3505 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3506 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3507 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3508 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3509}
3510
3511
Bob Wilson5bafff32009-06-22 23:27:02 +00003512// Neon Long 3-argument intrinsics.
3513
3514// First with only element sizes of 16 and 32 bits:
3515multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003516 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003518 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003520 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003521 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003522}
3523
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003524multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003525 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003526 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003527 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003528 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003529 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003530}
3531
Bob Wilson5bafff32009-06-22 23:27:02 +00003532// ....then also with element size of 8 bits:
3533multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003534 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003535 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003536 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3537 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003539}
3540
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003541// ....with explicit extend (VABAL).
3542multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3543 InstrItinClass itin, string OpcodeStr, string Dt,
3544 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3545 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3546 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3547 IntOp, ExtOp, OpNode>;
3548 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3549 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3550 IntOp, ExtOp, OpNode>;
3551 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3552 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3553 IntOp, ExtOp, OpNode>;
3554}
3555
Bob Wilson5bafff32009-06-22 23:27:02 +00003556
Bob Wilson5bafff32009-06-22 23:27:02 +00003557// Neon Pairwise long 2-register intrinsics,
3558// element sizes of 8, 16 and 32 bits:
3559multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3560 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003561 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003562 // 64-bit vector types.
3563 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003564 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003565 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003567 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003568 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003569
3570 // 128-bit vector types.
3571 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003572 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003574 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003575 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003576 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003577}
3578
3579
3580// Neon Pairwise long 2-register accumulate intrinsics,
3581// element sizes of 8, 16 and 32 bits:
3582multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3583 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003584 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 // 64-bit vector types.
3586 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003587 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003588 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003590 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003591 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003592
3593 // 128-bit vector types.
3594 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003595 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003596 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003598 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003599 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003600}
3601
3602
3603// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003604// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003605// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003606multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3607 InstrItinClass itin, string OpcodeStr, string Dt,
3608 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003609 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003610 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003611 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003612 let Inst{21-19} = 0b001; // imm6 = 001xxx
3613 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003614 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003615 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003616 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3617 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003618 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003619 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003620 let Inst{21} = 0b1; // imm6 = 1xxxxx
3621 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003622 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003623 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003624 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003625
3626 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003627 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003629 let Inst{21-19} = 0b001; // imm6 = 001xxx
3630 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003631 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003632 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003633 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3634 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003635 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003636 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003637 let Inst{21} = 0b1; // imm6 = 1xxxxx
3638 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003639 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3640 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3641 // imm6 = xxxxxx
3642}
3643multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3644 InstrItinClass itin, string OpcodeStr, string Dt,
3645 SDNode OpNode> {
3646 // 64-bit vector types.
3647 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3648 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3649 let Inst{21-19} = 0b001; // imm6 = 001xxx
3650 }
3651 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3652 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3653 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3654 }
3655 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3656 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3657 let Inst{21} = 0b1; // imm6 = 1xxxxx
3658 }
3659 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3660 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3661 // imm6 = xxxxxx
3662
3663 // 128-bit vector types.
3664 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3665 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3666 let Inst{21-19} = 0b001; // imm6 = 001xxx
3667 }
3668 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3669 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3670 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3671 }
3672 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3673 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3674 let Inst{21} = 0b1; // imm6 = 1xxxxx
3675 }
3676 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003677 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003678 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003679}
3680
Bob Wilson5bafff32009-06-22 23:27:02 +00003681// Neon Shift-Accumulate vector operations,
3682// element sizes of 8, 16, 32 and 64 bits:
3683multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003684 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003685 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003686 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003687 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003688 let Inst{21-19} = 0b001; // imm6 = 001xxx
3689 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003690 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003691 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003692 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3693 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003694 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003695 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003696 let Inst{21} = 0b1; // imm6 = 1xxxxx
3697 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003698 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003699 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003700 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003701
3702 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003703 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003705 let Inst{21-19} = 0b001; // imm6 = 001xxx
3706 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003707 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003709 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3710 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003711 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003712 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003713 let Inst{21} = 0b1; // imm6 = 1xxxxx
3714 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003715 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003716 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003717 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003718}
3719
Bob Wilson5bafff32009-06-22 23:27:02 +00003720// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003721// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003722// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003723multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3724 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003725 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003726 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3727 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003728 let Inst{21-19} = 0b001; // imm6 = 001xxx
3729 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003730 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3731 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003732 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3733 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003734 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3735 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003736 let Inst{21} = 0b1; // imm6 = 1xxxxx
3737 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003738 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3739 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003740 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003741
3742 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003743 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3744 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003745 let Inst{21-19} = 0b001; // imm6 = 001xxx
3746 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003747 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3748 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003749 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3750 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003751 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3752 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003753 let Inst{21} = 0b1; // imm6 = 1xxxxx
3754 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003755 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3756 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3757 // imm6 = xxxxxx
3758}
3759multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3760 string OpcodeStr> {
3761 // 64-bit vector types.
3762 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3763 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3764 let Inst{21-19} = 0b001; // imm6 = 001xxx
3765 }
3766 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3767 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3768 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3769 }
3770 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3771 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3772 let Inst{21} = 0b1; // imm6 = 1xxxxx
3773 }
3774 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3775 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3776 // imm6 = xxxxxx
3777
3778 // 128-bit vector types.
3779 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3780 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3781 let Inst{21-19} = 0b001; // imm6 = 001xxx
3782 }
3783 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3784 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3785 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3786 }
3787 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3788 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3789 let Inst{21} = 0b1; // imm6 = 1xxxxx
3790 }
3791 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3792 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003793 // imm6 = xxxxxx
3794}
3795
3796// Neon Shift Long operations,
3797// element sizes of 8, 16, 32 bits:
3798multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003799 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003800 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003801 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003802 let Inst{21-19} = 0b001; // imm6 = 001xxx
3803 }
3804 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003805 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003806 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3807 }
3808 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003809 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003810 let Inst{21} = 0b1; // imm6 = 1xxxxx
3811 }
3812}
3813
3814// Neon Shift Narrow operations,
3815// element sizes of 16, 32, 64 bits:
3816multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003817 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003818 SDNode OpNode> {
3819 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003820 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003821 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003822 let Inst{21-19} = 0b001; // imm6 = 001xxx
3823 }
3824 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003825 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003826 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003827 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3828 }
3829 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003830 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003831 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003832 let Inst{21} = 0b1; // imm6 = 1xxxxx
3833 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003834}
3835
3836//===----------------------------------------------------------------------===//
3837// Instruction Definitions.
3838//===----------------------------------------------------------------------===//
3839
3840// Vector Add Operations.
3841
3842// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003843defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003844 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003845def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003846 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003847def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003848 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003849// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003850defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3851 "vaddl", "s", add, sext, 1>;
3852defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3853 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003854// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003855defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3856defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003857// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003858defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3859 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3860 "vhadd", "s", int_arm_neon_vhadds, 1>;
3861defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3862 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3863 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003864// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003865defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3866 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3867 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3868defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3869 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3870 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003871// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003872defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3873 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3874 "vqadd", "s", int_arm_neon_vqadds, 1>;
3875defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3876 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3877 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003878// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003879defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3880 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003882defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3883 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003884
3885// Vector Multiply Operations.
3886
3887// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003888defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003889 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003890def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3891 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3892def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3893 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003894def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003895 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003896def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003897 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003898defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003899def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3900def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3901 v2f32, fmul>;
3902
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003903def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3904 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3905 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3906 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003907 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003908 (SubReg_i16_lane imm:$lane)))>;
3909def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3910 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3911 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3912 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003913 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003914 (SubReg_i32_lane imm:$lane)))>;
3915def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3916 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3917 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3918 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003919 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003920 (SubReg_i32_lane imm:$lane)))>;
3921
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003923defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003924 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003925 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003926defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3927 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003928 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003929def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003930 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3931 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003932 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3933 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003934 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003935 (SubReg_i16_lane imm:$lane)))>;
3936def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003937 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3938 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003939 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3940 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003941 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003942 (SubReg_i32_lane imm:$lane)))>;
3943
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003945defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3946 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003947 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003948defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3949 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003950 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003951def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003952 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3953 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003954 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3955 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003956 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003957 (SubReg_i16_lane imm:$lane)))>;
3958def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003959 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3960 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003961 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3962 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003963 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003964 (SubReg_i32_lane imm:$lane)))>;
3965
Bob Wilson5bafff32009-06-22 23:27:02 +00003966// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003967defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3968 "vmull", "s", NEONvmulls, 1>;
3969defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3970 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003971def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003972 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003973defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3974defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003975
Bob Wilson5bafff32009-06-22 23:27:02 +00003976// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003977defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3978 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3979defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3980 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003981
3982// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3983
3984// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003985defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003986 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3987def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003988 v2f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00003989 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003990def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003991 v4f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00003992 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
David Goodwin658ea602009-09-25 18:38:29 +00003993defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003994 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3995def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003996 v2f32, fmul_su, fadd_mlx>,
3997 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003998def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003999 v4f32, v2f32, fmul_su, fadd_mlx>,
4000 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004001
4002def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004003 (mul (v8i16 QPR:$src2),
4004 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4005 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004006 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004007 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004008 (SubReg_i16_lane imm:$lane)))>;
4009
4010def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004011 (mul (v4i32 QPR:$src2),
4012 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4013 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004014 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004015 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004016 (SubReg_i32_lane imm:$lane)))>;
4017
Evan Cheng48575f62010-12-05 22:04:16 +00004018def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4019 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004020 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004021 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4022 (v4f32 QPR:$src2),
4023 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004024 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004025 (SubReg_i32_lane imm:$lane)))>,
4026 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004027
Bob Wilson5bafff32009-06-22 23:27:02 +00004028// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004029defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4030 "vmlal", "s", NEONvmulls, add>;
4031defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4032 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004033
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004034defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4035defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004036
Bob Wilson5bafff32009-06-22 23:27:02 +00004037// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004038defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004039 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004040defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004041
Bob Wilson5bafff32009-06-22 23:27:02 +00004042// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004043defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004044 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4045def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004046 v2f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004047 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004048def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004049 v4f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004050 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
David Goodwin658ea602009-09-25 18:38:29 +00004051defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004052 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4053def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004054 v2f32, fmul_su, fsub_mlx>,
4055 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004056def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004057 v4f32, v2f32, fmul_su, fsub_mlx>,
4058 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004059
4060def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004061 (mul (v8i16 QPR:$src2),
4062 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4063 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004064 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004065 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004066 (SubReg_i16_lane imm:$lane)))>;
4067
4068def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004069 (mul (v4i32 QPR:$src2),
4070 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4071 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004072 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004073 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004074 (SubReg_i32_lane imm:$lane)))>;
4075
Evan Cheng48575f62010-12-05 22:04:16 +00004076def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4077 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004078 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4079 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004080 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004081 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004082 (SubReg_i32_lane imm:$lane)))>,
4083 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004084
Bob Wilson5bafff32009-06-22 23:27:02 +00004085// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004086defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4087 "vmlsl", "s", NEONvmulls, sub>;
4088defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4089 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004090
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004091defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4092defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004093
Bob Wilson5bafff32009-06-22 23:27:02 +00004094// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004095defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004096 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004097defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004098
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004099
4100// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4101def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4102 v2f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004103 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004104
4105def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4106 v4f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004107 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004108
4109// Fused Vector Multiply Subtract (floating-point)
4110def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4111 v2f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004112 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004113def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4114 v4f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004115 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004116
Bob Wilson5bafff32009-06-22 23:27:02 +00004117// Vector Subtract Operations.
4118
4119// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004120defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004121 "vsub", "i", sub, 0>;
4122def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004123 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004124def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004125 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004126// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004127defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4128 "vsubl", "s", sub, sext, 0>;
4129defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4130 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004131// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004132defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4133defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004134// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004135defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004136 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004137 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004138defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004139 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004140 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004141// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004142defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004143 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004144 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004145defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004146 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004147 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004148// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004149defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4150 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004151// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004152defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4153 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004154
4155// Vector Comparisons.
4156
4157// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004158defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4159 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004160def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004161 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004162def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004163 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004164
Johnny Chen363ac582010-02-23 01:42:58 +00004165defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004166 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004167
Bob Wilson5bafff32009-06-22 23:27:02 +00004168// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004169defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4170 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004171defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004172 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004173def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4174 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004175def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004176 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004177
Johnny Chen363ac582010-02-23 01:42:58 +00004178defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004179 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004180defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004181 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004182
Bob Wilson5bafff32009-06-22 23:27:02 +00004183// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004184defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4185 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4186defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4187 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004188def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004189 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004190def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004191 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004192
Johnny Chen363ac582010-02-23 01:42:58 +00004193defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004194 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004195defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004196 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004197
Bob Wilson5bafff32009-06-22 23:27:02 +00004198// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004199def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4200 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4201def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4202 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4205 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4206def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4207 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004208// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004209defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004210 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
4212// Vector Bitwise Operations.
4213
Bob Wilsoncba270d2010-07-13 21:16:48 +00004214def vnotd : PatFrag<(ops node:$in),
4215 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4216def vnotq : PatFrag<(ops node:$in),
4217 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004218
4219
Bob Wilson5bafff32009-06-22 23:27:02 +00004220// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004221def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4222 v2i32, v2i32, and, 1>;
4223def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4224 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225
4226// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004227def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4228 v2i32, v2i32, xor, 1>;
4229def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4230 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231
4232// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004233def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4234 v2i32, v2i32, or, 1>;
4235def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4236 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004237
Owen Andersond9668172010-11-03 22:44:51 +00004238def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004239 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004240 IIC_VMOVImm,
4241 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4242 [(set DPR:$Vd,
4243 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4244 let Inst{9} = SIMM{9};
4245}
4246
Owen Anderson080c0922010-11-05 19:27:46 +00004247def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004248 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004249 IIC_VMOVImm,
4250 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4251 [(set DPR:$Vd,
4252 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004253 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004254}
4255
4256def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004257 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004258 IIC_VMOVImm,
4259 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4260 [(set QPR:$Vd,
4261 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4262 let Inst{9} = SIMM{9};
4263}
4264
Owen Anderson080c0922010-11-05 19:27:46 +00004265def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004266 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004267 IIC_VMOVImm,
4268 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4269 [(set QPR:$Vd,
4270 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004271 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004272}
4273
4274
Bob Wilson5bafff32009-06-22 23:27:02 +00004275// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004276def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4277 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4278 "vbic", "$Vd, $Vn, $Vm", "",
4279 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4280 (vnotd DPR:$Vm))))]>;
4281def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4282 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4283 "vbic", "$Vd, $Vn, $Vm", "",
4284 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4285 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004286
Owen Anderson080c0922010-11-05 19:27:46 +00004287def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004288 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004289 IIC_VMOVImm,
4290 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4291 [(set DPR:$Vd,
4292 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4293 let Inst{9} = SIMM{9};
4294}
4295
4296def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004297 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004298 IIC_VMOVImm,
4299 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4300 [(set DPR:$Vd,
4301 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4302 let Inst{10-9} = SIMM{10-9};
4303}
4304
4305def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004306 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004307 IIC_VMOVImm,
4308 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4309 [(set QPR:$Vd,
4310 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4311 let Inst{9} = SIMM{9};
4312}
4313
4314def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004315 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004316 IIC_VMOVImm,
4317 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4318 [(set QPR:$Vd,
4319 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4320 let Inst{10-9} = SIMM{10-9};
4321}
4322
Bob Wilson5bafff32009-06-22 23:27:02 +00004323// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004324def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4325 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4326 "vorn", "$Vd, $Vn, $Vm", "",
4327 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4328 (vnotd DPR:$Vm))))]>;
4329def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4330 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4331 "vorn", "$Vd, $Vn, $Vm", "",
4332 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4333 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004334
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004335// VMVN : Vector Bitwise NOT (Immediate)
4336
4337let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004338
Owen Andersonca6945e2010-12-01 00:28:25 +00004339def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004340 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004341 "vmvn", "i16", "$Vd, $SIMM", "",
4342 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004343 let Inst{9} = SIMM{9};
4344}
4345
Owen Andersonca6945e2010-12-01 00:28:25 +00004346def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004347 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004348 "vmvn", "i16", "$Vd, $SIMM", "",
4349 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004350 let Inst{9} = SIMM{9};
4351}
4352
Owen Andersonca6945e2010-12-01 00:28:25 +00004353def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004354 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004355 "vmvn", "i32", "$Vd, $SIMM", "",
4356 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004357 let Inst{11-8} = SIMM{11-8};
4358}
4359
Owen Andersonca6945e2010-12-01 00:28:25 +00004360def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004361 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004362 "vmvn", "i32", "$Vd, $SIMM", "",
4363 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004364 let Inst{11-8} = SIMM{11-8};
4365}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004366}
4367
Bob Wilson5bafff32009-06-22 23:27:02 +00004368// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004369def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004370 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4371 "vmvn", "$Vd, $Vm", "",
4372 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004373def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004374 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4375 "vmvn", "$Vd, $Vm", "",
4376 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004377def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4378def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004379
4380// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004381def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4382 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004383 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004384 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004385 [(set DPR:$Vd,
4386 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004387
4388def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4389 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4390 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4391
Owen Anderson4110b432010-10-25 20:13:13 +00004392def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4393 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004394 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004395 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004396 [(set QPR:$Vd,
4397 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004398
4399def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4400 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4401 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004402
4403// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004404// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004405// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004406def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004407 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004408 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004409 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004410 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004411def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004412 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004413 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004414 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004415 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004416
Bob Wilson5bafff32009-06-22 23:27:02 +00004417// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004418// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004419// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004420def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004421 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004422 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004423 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004424 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004425def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004426 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004427 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004428 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004429 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004430
4431// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004432// for equivalent operations with different register constraints; it just
4433// inserts copies.
4434
4435// Vector Absolute Differences.
4436
4437// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004438defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004439 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004440 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004441defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004442 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004443 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004444def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004445 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004446def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004447 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004448
4449// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004450defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4451 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4452defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4453 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004454
4455// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004456defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4457 "vaba", "s", int_arm_neon_vabds, add>;
4458defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4459 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004460
4461// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004462defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4463 "vabal", "s", int_arm_neon_vabds, zext, add>;
4464defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4465 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004466
4467// Vector Maximum and Minimum.
4468
4469// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004470defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004471 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004472 "vmax", "s", int_arm_neon_vmaxs, 1>;
4473defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004474 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004475 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004476def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4477 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004478 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004479def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4480 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004481 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4482
4483// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004484defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4485 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4486 "vmin", "s", int_arm_neon_vmins, 1>;
4487defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4488 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4489 "vmin", "u", int_arm_neon_vminu, 1>;
4490def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4491 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004492 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004493def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4494 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004495 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496
4497// Vector Pairwise Operations.
4498
4499// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004500def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4501 "vpadd", "i8",
4502 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4503def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4504 "vpadd", "i16",
4505 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4506def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4507 "vpadd", "i32",
4508 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004509def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004510 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004511 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004512
4513// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004514defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004515 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004516defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004517 int_arm_neon_vpaddlu>;
4518
4519// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004520defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004521 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004522defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004523 int_arm_neon_vpadalu>;
4524
4525// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004526def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004527 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004528def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004529 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004530def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004531 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004532def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004533 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004534def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004535 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004536def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004537 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004538def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004539 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004540
4541// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004542def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004543 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004544def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004545 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004546def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004547 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004548def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004549 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004550def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004551 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004552def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004553 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004554def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004555 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004556
4557// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4558
4559// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004560def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004561 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004562 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004563def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004564 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004565 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004566def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004567 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004568 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004569def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004570 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004571 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004572
4573// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004574def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004575 IIC_VRECSD, "vrecps", "f32",
4576 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004577def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004578 IIC_VRECSQ, "vrecps", "f32",
4579 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004580
4581// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004582def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004583 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004584 v2i32, v2i32, int_arm_neon_vrsqrte>;
4585def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004586 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004587 v4i32, v4i32, int_arm_neon_vrsqrte>;
4588def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004589 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004590 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004591def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004592 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004593 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004594
4595// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004596def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004597 IIC_VRECSD, "vrsqrts", "f32",
4598 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004599def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004600 IIC_VRECSQ, "vrsqrts", "f32",
4601 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004602
4603// Vector Shifts.
4604
4605// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004606defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004607 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004608 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004609defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004610 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004611 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004612
Bob Wilson5bafff32009-06-22 23:27:02 +00004613// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004614defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4615
Bob Wilson5bafff32009-06-22 23:27:02 +00004616// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004617defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4618defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004619
4620// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004621defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4622defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004623
4624// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004625class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004626 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004627 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004628 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004629 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004630 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004631 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004632}
Evan Chengf81bf152009-11-23 21:57:23 +00004633def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004634 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004635def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004636 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004637def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004638 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004639
4640// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004641defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004642 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004643
4644// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004645defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004646 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004647 "vrshl", "s", int_arm_neon_vrshifts>;
4648defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004649 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004650 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004651// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004652defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4653defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004654
4655// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004656defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004657 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658
4659// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004660defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004661 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004662 "vqshl", "s", int_arm_neon_vqshifts>;
4663defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004664 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004665 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004666// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004667defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4668defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4669
Bob Wilson5bafff32009-06-22 23:27:02 +00004670// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004671defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004672
4673// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004674defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004675 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004676defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004677 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004678
4679// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004680defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004681 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004682
4683// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004684defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004685 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004686 "vqrshl", "s", int_arm_neon_vqrshifts>;
4687defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004688 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004689 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004690
4691// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004692defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004693 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004694defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004695 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004696
4697// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004698defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004699 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004700
4701// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004702defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4703defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004704// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004705defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4706defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004707
4708// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004709defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4710
Bob Wilson5bafff32009-06-22 23:27:02 +00004711// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004712defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004713
4714// Vector Absolute and Saturating Absolute.
4715
4716// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004717defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004718 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004719 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004720def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004721 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004722 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004723def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004724 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004725 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004726
4727// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004728defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004729 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004730 int_arm_neon_vqabs>;
4731
4732// Vector Negate.
4733
Bob Wilsoncba270d2010-07-13 21:16:48 +00004734def vnegd : PatFrag<(ops node:$in),
4735 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4736def vnegq : PatFrag<(ops node:$in),
4737 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004738
Evan Chengf81bf152009-11-23 21:57:23 +00004739class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004740 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4741 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4742 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004743class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004744 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4745 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4746 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747
Chris Lattner0a00ed92010-03-28 08:39:10 +00004748// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004749def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4750def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4751def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4752def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4753def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4754def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004755
4756// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004757def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004758 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4759 "vneg", "f32", "$Vd, $Vm", "",
4760 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004761def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004762 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4763 "vneg", "f32", "$Vd, $Vm", "",
4764 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004765
Bob Wilsoncba270d2010-07-13 21:16:48 +00004766def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4767def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4768def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4769def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4770def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4771def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004772
4773// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004774defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004775 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004776 int_arm_neon_vqneg>;
4777
4778// Vector Bit Counting Operations.
4779
4780// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004781defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004782 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004783 int_arm_neon_vcls>;
4784// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004785defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004786 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004787 int_arm_neon_vclz>;
4788// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004789def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004790 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004791 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004792def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004793 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004794 v16i8, v16i8, int_arm_neon_vcnt>;
4795
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004796// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004797def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004798 (outs DPR:$Vd, DPR:$Vd1), (ins DPR:$Vm, DPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004799 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004800 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004801def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004802 (outs QPR:$Vd, QPR:$Vd1), (ins QPR:$Vm, QPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004803 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004804 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004805
Bob Wilson5bafff32009-06-22 23:27:02 +00004806// Vector Move Operations.
4807
4808// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004809def : InstAlias<"vmov${p} $Vd, $Vm",
4810 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4811def : InstAlias<"vmov${p} $Vd, $Vm",
4812 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004813
Bob Wilson5bafff32009-06-22 23:27:02 +00004814// VMOV : Vector Move (Immediate)
4815
Evan Cheng47006be2010-05-17 21:54:50 +00004816let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004817def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004818 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004819 "vmov", "i8", "$Vd, $SIMM", "",
4820 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4821def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004822 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004823 "vmov", "i8", "$Vd, $SIMM", "",
4824 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004825
Owen Andersonca6945e2010-12-01 00:28:25 +00004826def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004827 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004828 "vmov", "i16", "$Vd, $SIMM", "",
4829 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004830 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004831}
4832
Owen Andersonca6945e2010-12-01 00:28:25 +00004833def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004834 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004835 "vmov", "i16", "$Vd, $SIMM", "",
4836 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004837 let Inst{9} = SIMM{9};
4838}
Bob Wilson5bafff32009-06-22 23:27:02 +00004839
Owen Andersonca6945e2010-12-01 00:28:25 +00004840def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004841 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004842 "vmov", "i32", "$Vd, $SIMM", "",
4843 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004844 let Inst{11-8} = SIMM{11-8};
4845}
4846
Owen Andersonca6945e2010-12-01 00:28:25 +00004847def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004848 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004849 "vmov", "i32", "$Vd, $SIMM", "",
4850 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004851 let Inst{11-8} = SIMM{11-8};
4852}
Bob Wilson5bafff32009-06-22 23:27:02 +00004853
Owen Andersonca6945e2010-12-01 00:28:25 +00004854def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004855 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004856 "vmov", "i64", "$Vd, $SIMM", "",
4857 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4858def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004859 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004860 "vmov", "i64", "$Vd, $SIMM", "",
4861 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004862
4863def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4864 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4865 "vmov", "f32", "$Vd, $SIMM", "",
4866 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4867def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4868 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4869 "vmov", "f32", "$Vd, $SIMM", "",
4870 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004871} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004872
4873// VMOV : Vector Get Lane (move scalar to ARM core register)
4874
Johnny Chen131c4a52009-11-23 17:48:17 +00004875def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004876 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4877 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004878 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4879 imm:$lane))]> {
4880 let Inst{21} = lane{2};
4881 let Inst{6-5} = lane{1-0};
4882}
Johnny Chen131c4a52009-11-23 17:48:17 +00004883def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004884 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4885 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004886 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4887 imm:$lane))]> {
4888 let Inst{21} = lane{1};
4889 let Inst{6} = lane{0};
4890}
Johnny Chen131c4a52009-11-23 17:48:17 +00004891def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004892 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4893 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004894 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4895 imm:$lane))]> {
4896 let Inst{21} = lane{2};
4897 let Inst{6-5} = lane{1-0};
4898}
Johnny Chen131c4a52009-11-23 17:48:17 +00004899def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004900 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4901 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004902 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4903 imm:$lane))]> {
4904 let Inst{21} = lane{1};
4905 let Inst{6} = lane{0};
4906}
Johnny Chen131c4a52009-11-23 17:48:17 +00004907def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004908 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4909 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004910 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4911 imm:$lane))]> {
4912 let Inst{21} = lane{0};
4913}
Bob Wilson5bafff32009-06-22 23:27:02 +00004914// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4915def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4916 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004917 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004918 (SubReg_i8_lane imm:$lane))>;
4919def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4920 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004921 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004922 (SubReg_i16_lane imm:$lane))>;
4923def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4924 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004925 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004926 (SubReg_i8_lane imm:$lane))>;
4927def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4928 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004929 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004930 (SubReg_i16_lane imm:$lane))>;
4931def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4932 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004933 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004934 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004935def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004936 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004937 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004938def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004939 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004940 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004941//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004942// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004943def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004944 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004945
4946
4947// VMOV : Vector Set Lane (move ARM core register to scalar)
4948
Owen Andersond2fbdb72010-10-27 21:28:09 +00004949let Constraints = "$src1 = $V" in {
4950def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004951 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4952 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004953 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4954 GPR:$R, imm:$lane))]> {
4955 let Inst{21} = lane{2};
4956 let Inst{6-5} = lane{1-0};
4957}
4958def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004959 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4960 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004961 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4962 GPR:$R, imm:$lane))]> {
4963 let Inst{21} = lane{1};
4964 let Inst{6} = lane{0};
4965}
4966def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004967 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4968 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004969 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4970 GPR:$R, imm:$lane))]> {
4971 let Inst{21} = lane{0};
4972}
Bob Wilson5bafff32009-06-22 23:27:02 +00004973}
4974def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004975 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004976 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004977 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004978 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004979 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004980def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004981 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004982 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004983 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004984 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004985 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004986def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004987 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004988 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004989 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004990 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004991 (DSubReg_i32_reg imm:$lane)))>;
4992
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004993def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004994 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4995 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004996def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004997 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4998 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004999
5000//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005001// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005002def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005003 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005004
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005005def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005006 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005007def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005008 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005009def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005010 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005011
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005012def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5013 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5014def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5015 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5016def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5017 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5018
5019def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5020 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5021 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005022 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005023def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5024 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5025 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005026 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005027def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5028 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5029 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005030 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005031
Bob Wilson5bafff32009-06-22 23:27:02 +00005032// VDUP : Vector Duplicate (from ARM core register to all elements)
5033
Evan Chengf81bf152009-11-23 21:57:23 +00005034class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005035 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5036 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5037 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005038class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005039 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5040 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5041 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005042
Evan Chengf81bf152009-11-23 21:57:23 +00005043def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5044def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5045def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5046def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5047def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5048def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005049
Jim Grosbach958108a2011-03-11 20:44:08 +00005050def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5051def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005052
5053// VDUP : Vector Duplicate Lane (from scalar to all elements)
5054
Johnny Chene4614f72010-03-25 17:01:27 +00005055class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005056 ValueType Ty, Operand IdxTy>
5057 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5058 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005059 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005060
Johnny Chene4614f72010-03-25 17:01:27 +00005061class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005062 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5063 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5064 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005065 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005066 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005067
Bob Wilson507df402009-10-21 02:15:46 +00005068// Inst{19-16} is partially specified depending on the element size.
5069
Jim Grosbach460a9052011-10-07 23:56:00 +00005070def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5071 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005072 let Inst{19-17} = lane{2-0};
5073}
Jim Grosbach460a9052011-10-07 23:56:00 +00005074def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5075 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005076 let Inst{19-18} = lane{1-0};
5077}
Jim Grosbach460a9052011-10-07 23:56:00 +00005078def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5079 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005080 let Inst{19} = lane{0};
5081}
Jim Grosbach460a9052011-10-07 23:56:00 +00005082def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5083 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005084 let Inst{19-17} = lane{2-0};
5085}
Jim Grosbach460a9052011-10-07 23:56:00 +00005086def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5087 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005088 let Inst{19-18} = lane{1-0};
5089}
Jim Grosbach460a9052011-10-07 23:56:00 +00005090def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5091 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005092 let Inst{19} = lane{0};
5093}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005094
5095def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5096 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5097
5098def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5099 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005100
Bob Wilson0ce37102009-08-14 05:08:32 +00005101def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5102 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5103 (DSubReg_i8_reg imm:$lane))),
5104 (SubReg_i8_lane imm:$lane)))>;
5105def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5106 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5107 (DSubReg_i16_reg imm:$lane))),
5108 (SubReg_i16_lane imm:$lane)))>;
5109def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5110 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5111 (DSubReg_i32_reg imm:$lane))),
5112 (SubReg_i32_lane imm:$lane)))>;
5113def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005114 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005115 (DSubReg_i32_reg imm:$lane))),
5116 (SubReg_i32_lane imm:$lane)))>;
5117
Jim Grosbach65dc3032010-10-06 21:16:16 +00005118def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005119 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005120def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005121 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005122
Bob Wilson5bafff32009-06-22 23:27:02 +00005123// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005124defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005125 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005126// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005127defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5128 "vqmovn", "s", int_arm_neon_vqmovns>;
5129defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5130 "vqmovn", "u", int_arm_neon_vqmovnu>;
5131defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5132 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005133// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005134defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5135defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005136def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5137def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5138def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005139
5140// Vector Conversions.
5141
Johnny Chen9e088762010-03-17 17:52:21 +00005142// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005143def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5144 v2i32, v2f32, fp_to_sint>;
5145def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5146 v2i32, v2f32, fp_to_uint>;
5147def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5148 v2f32, v2i32, sint_to_fp>;
5149def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5150 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005151
Johnny Chen6c8648b2010-03-17 23:26:50 +00005152def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5153 v4i32, v4f32, fp_to_sint>;
5154def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5155 v4i32, v4f32, fp_to_uint>;
5156def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5157 v4f32, v4i32, sint_to_fp>;
5158def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5159 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005160
5161// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005162let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005163def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005164 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005165def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005166 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005167def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005168 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005169def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005170 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005171}
Bob Wilson5bafff32009-06-22 23:27:02 +00005172
Owen Andersonb589be92011-11-15 19:55:00 +00005173let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005174def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005175 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005176def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005177 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005178def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005179 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005180def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005181 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005182}
Bob Wilson5bafff32009-06-22 23:27:02 +00005183
Bob Wilson04063562010-12-15 22:14:12 +00005184// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5185def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5186 IIC_VUNAQ, "vcvt", "f16.f32",
5187 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5188 Requires<[HasNEON, HasFP16]>;
5189def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5190 IIC_VUNAQ, "vcvt", "f32.f16",
5191 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5192 Requires<[HasNEON, HasFP16]>;
5193
Bob Wilsond8e17572009-08-12 22:31:50 +00005194// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005195
5196// VREV64 : Vector Reverse elements within 64-bit doublewords
5197
Evan Chengf81bf152009-11-23 21:57:23 +00005198class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005199 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5200 (ins DPR:$Vm), IIC_VMOVD,
5201 OpcodeStr, Dt, "$Vd, $Vm", "",
5202 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005203class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005204 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5205 (ins QPR:$Vm), IIC_VMOVQ,
5206 OpcodeStr, Dt, "$Vd, $Vm", "",
5207 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005208
Evan Chengf81bf152009-11-23 21:57:23 +00005209def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5210def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5211def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005212def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005213
Evan Chengf81bf152009-11-23 21:57:23 +00005214def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5215def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5216def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005217def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005218
5219// VREV32 : Vector Reverse elements within 32-bit words
5220
Evan Chengf81bf152009-11-23 21:57:23 +00005221class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005222 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5223 (ins DPR:$Vm), IIC_VMOVD,
5224 OpcodeStr, Dt, "$Vd, $Vm", "",
5225 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005226class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005227 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5228 (ins QPR:$Vm), IIC_VMOVQ,
5229 OpcodeStr, Dt, "$Vd, $Vm", "",
5230 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005231
Evan Chengf81bf152009-11-23 21:57:23 +00005232def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5233def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005234
Evan Chengf81bf152009-11-23 21:57:23 +00005235def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5236def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005237
5238// VREV16 : Vector Reverse elements within 16-bit halfwords
5239
Evan Chengf81bf152009-11-23 21:57:23 +00005240class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005241 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5242 (ins DPR:$Vm), IIC_VMOVD,
5243 OpcodeStr, Dt, "$Vd, $Vm", "",
5244 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005245class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005246 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5247 (ins QPR:$Vm), IIC_VMOVQ,
5248 OpcodeStr, Dt, "$Vd, $Vm", "",
5249 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005250
Evan Chengf81bf152009-11-23 21:57:23 +00005251def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5252def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005253
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005254// Other Vector Shuffles.
5255
Bob Wilson5e8b8332011-01-07 04:59:04 +00005256// Aligned extractions: really just dropping registers
5257
5258class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5259 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5260 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5261
5262def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5263
5264def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5265
5266def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5267
5268def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5269
5270def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5271
5272
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005273// VEXT : Vector Extract
5274
Jim Grosbach587f5062011-12-02 23:34:39 +00005275class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005276 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005277 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005278 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5279 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005280 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005281 bits<4> index;
5282 let Inst{11-8} = index{3-0};
5283}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005284
Jim Grosbach587f5062011-12-02 23:34:39 +00005285class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005286 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005287 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005288 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5289 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005290 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005291 bits<4> index;
5292 let Inst{11-8} = index{3-0};
5293}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005294
Jim Grosbach587f5062011-12-02 23:34:39 +00005295def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005296 let Inst{11-8} = index{3-0};
5297}
Jim Grosbach587f5062011-12-02 23:34:39 +00005298def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005299 let Inst{11-9} = index{2-0};
5300 let Inst{8} = 0b0;
5301}
Jim Grosbach587f5062011-12-02 23:34:39 +00005302def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005303 let Inst{11-10} = index{1-0};
5304 let Inst{9-8} = 0b00;
5305}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005306def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5307 (v2f32 DPR:$Vm),
5308 (i32 imm:$index))),
5309 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005310
Jim Grosbach587f5062011-12-02 23:34:39 +00005311def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005312 let Inst{11-8} = index{3-0};
5313}
Jim Grosbach587f5062011-12-02 23:34:39 +00005314def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005315 let Inst{11-9} = index{2-0};
5316 let Inst{8} = 0b0;
5317}
Jim Grosbach587f5062011-12-02 23:34:39 +00005318def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005319 let Inst{11-10} = index{1-0};
5320 let Inst{9-8} = 0b00;
5321}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005322def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005323 let Inst{11} = index{0};
5324 let Inst{10-8} = 0b000;
5325}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005326def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5327 (v4f32 QPR:$Vm),
5328 (i32 imm:$index))),
5329 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005330
Bob Wilson64efd902009-08-08 05:53:00 +00005331// VTRN : Vector Transpose
5332
Evan Chengf81bf152009-11-23 21:57:23 +00005333def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5334def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5335def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005336
Evan Chengf81bf152009-11-23 21:57:23 +00005337def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5338def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5339def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005340
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005341// VUZP : Vector Unzip (Deinterleave)
5342
Evan Chengf81bf152009-11-23 21:57:23 +00005343def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5344def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5345def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005346
Evan Chengf81bf152009-11-23 21:57:23 +00005347def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5348def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5349def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005350
5351// VZIP : Vector Zip (Interleave)
5352
Evan Chengf81bf152009-11-23 21:57:23 +00005353def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5354def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5355def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005356
Evan Chengf81bf152009-11-23 21:57:23 +00005357def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5358def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5359def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005360
Bob Wilson114a2662009-08-12 20:51:55 +00005361// Vector Table Lookup and Table Extension.
5362
5363// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005364let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005365def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005366 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005367 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5368 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5369 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005370let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005371def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005372 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005373 (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005374 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005375def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005376 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005377 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5378 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005379def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005380 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005381 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005382 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005383 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005384} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005385
Bob Wilsonbd916c52010-09-13 23:55:10 +00005386def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005387 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005388def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005389 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005390
Bob Wilson114a2662009-08-12 20:51:55 +00005391// VTBX : Vector Table Extension
5392def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005393 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005394 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5395 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005396 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005397 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005398let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005399def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005400 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005401 (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005402 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005403def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005404 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005405 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005406 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005407 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005408 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005409def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005410 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5411 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5412 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005413 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005414} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005415
Bob Wilsonbd916c52010-09-13 23:55:10 +00005416def VTBX3Pseudo
5417 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005418 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005419def VTBX4Pseudo
5420 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005421 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005422} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005423
Bob Wilson5bafff32009-06-22 23:27:02 +00005424//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005425// NEON instructions for single-precision FP math
5426//===----------------------------------------------------------------------===//
5427
Bob Wilson0e6d5402010-12-13 23:02:31 +00005428class N2VSPat<SDNode OpNode, NeonI Inst>
5429 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005430 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005431 (v2f32 (COPY_TO_REGCLASS (Inst
5432 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005433 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5434 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005435
5436class N3VSPat<SDNode OpNode, NeonI Inst>
5437 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005438 (EXTRACT_SUBREG
5439 (v2f32 (COPY_TO_REGCLASS (Inst
5440 (INSERT_SUBREG
5441 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5442 SPR:$a, ssub_0),
5443 (INSERT_SUBREG
5444 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5445 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005446
5447class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5448 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005449 (EXTRACT_SUBREG
5450 (v2f32 (COPY_TO_REGCLASS (Inst
5451 (INSERT_SUBREG
5452 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5453 SPR:$acc, ssub_0),
5454 (INSERT_SUBREG
5455 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5456 SPR:$a, ssub_0),
5457 (INSERT_SUBREG
5458 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5459 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005460
Bob Wilson4711d5c2010-12-13 23:02:37 +00005461def : N3VSPat<fadd, VADDfd>;
5462def : N3VSPat<fsub, VSUBfd>;
5463def : N3VSPat<fmul, VMULfd>;
5464def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005465 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEON2]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005466def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005467 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEON2]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005468def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005469 Requires<[HasNEON2, UseNEONForFP,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005470def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005471 Requires<[HasNEON2, UseNEONForFP,FPContractions]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005472def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005473def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005474def : N3VSPat<NEONfmax, VMAXfd>;
5475def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005476def : N2VSPat<arm_ftosi, VCVTf2sd>;
5477def : N2VSPat<arm_ftoui, VCVTf2ud>;
5478def : N2VSPat<arm_sitof, VCVTs2fd>;
5479def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005480
Evan Cheng1d2426c2009-08-07 19:30:41 +00005481//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005482// Non-Instruction Patterns
5483//===----------------------------------------------------------------------===//
5484
5485// bit_convert
5486def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5487def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5488def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5489def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5490def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5491def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5492def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5493def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5494def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5495def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5496def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5497def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5498def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5499def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5500def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5501def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5502def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5503def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5504def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5505def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5506def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5507def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5508def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5509def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5510def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5511def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5512def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5513def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5514def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5515def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5516
5517def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5518def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5519def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5520def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5521def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5522def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5523def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5524def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5525def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5526def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5527def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5528def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5529def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5530def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5531def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5532def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5533def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5534def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5535def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5536def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5537def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5538def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5539def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5540def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5541def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5542def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5543def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5544def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5545def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5546def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005547
James Molloy873fd5f2012-02-20 09:24:05 +00005548// Vector lengthening move with load, matching extending loads.
5549
5550// extload, zextload and sextload for a standard lengthening load. Example:
5551// Lengthen_Single<"8", "i16", "i8"> = Pat<(v8i16 (extloadvi8 addrmode5:$addr))
5552// (VMOVLuv8i16 (VLDRD addrmode5:$addr))>;
5553multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
5554 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5555 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5556 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5557 (VLDRD addrmode5:$addr))>;
5558 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5559 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5560 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5561 (VLDRD addrmode5:$addr))>;
5562 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5563 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5564 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
5565 (VLDRD addrmode5:$addr))>;
5566}
5567
5568// extload, zextload and sextload for a lengthening load which only uses
5569// half the lanes available. Example:
5570// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
5571// Pat<(v4i16 (extloadvi8 addrmode5:$addr))
5572// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5573// (VLDRS addrmode5:$addr),
5574// ssub_0)),
5575// dsub_0)>;
5576multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5577 string InsnLanes, string InsnTy> {
5578 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5579 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5580 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5581 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5582 dsub_0)>;
5583 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5584 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5585 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5586 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5587 dsub_0)>;
5588 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5589 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5590 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
5591 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5592 dsub_0)>;
5593}
5594
5595// extload, zextload and sextload for a lengthening load followed by another
5596// lengthening load, to quadruple the initial length.
5597// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0> =
5598// Pat<(v4i32 (extloadvi8 addrmode5:$addr))
5599// (EXTRACT_SUBREG (VMOVLuv4i32
5600// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5601// (VLDRS addrmode5:$addr),
5602// ssub_0)),
5603// dsub_0)),
5604// qsub_0)>;
5605multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5606 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5607 string Insn2Ty, SubRegIndex RegType> {
5608 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5609 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5610 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5611 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5612 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5613 ssub_0)), dsub_0)),
5614 RegType)>;
5615 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5616 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5617 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5618 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5619 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5620 ssub_0)), dsub_0)),
5621 RegType)>;
5622 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5623 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5624 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5625 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
5626 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5627 ssub_0)), dsub_0)),
5628 RegType)>;
5629}
5630
5631defm : Lengthen_Single<"8", "i16", "i8">; // v8i8 -> v8i16
5632defm : Lengthen_Single<"4", "i32", "i16">; // v4i16 -> v4i32
5633defm : Lengthen_Single<"2", "i64", "i32">; // v2i32 -> v2i64
5634
5635defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
5636defm : Lengthen_HalfSingle<"2", "i16", "i8", "8", "i16">; // v2i8 -> v2i16
5637defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5638
5639// Double lengthening - v4i8 -> v4i16 -> v4i32
5640defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0>;
5641// v2i8 -> v2i16 -> v2i32
5642defm : Lengthen_Double<"2", "i32", "i8", "8", "i16", "4", "i32", dsub_0>;
5643// v2i16 -> v2i32 -> v2i64
5644defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64", qsub_0>;
5645
5646// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
5647def : Pat<(v2i64 (extloadvi8 addrmode5:$addr)),
5648 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5649 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5650 dsub_0)), dsub_0))>;
5651def : Pat<(v2i64 (zextloadvi8 addrmode5:$addr)),
5652 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5653 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5654 dsub_0)), dsub_0))>;
5655def : Pat<(v2i64 (sextloadvi8 addrmode5:$addr)),
5656 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
5657 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5658 dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005659
5660//===----------------------------------------------------------------------===//
5661// Assembler aliases
5662//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005663
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005664def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5665 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5666def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5667 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5668
Jim Grosbachef448762011-11-14 23:11:19 +00005669
Jim Grosbachd9004412011-12-07 22:52:54 +00005670// VADD two-operand aliases.
5671def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5672 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5673def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5674 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5675def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5676 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5677def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5678 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5679
5680def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5681 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5682def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5683 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5684def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5685 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5686def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5687 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5688
5689def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5690 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5691def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5692 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5693
Jim Grosbach12031342011-12-08 20:56:26 +00005694// VSUB two-operand aliases.
5695def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5696 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5697def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5698 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5699def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5700 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5701def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5702 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5703
5704def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5705 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5706def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5707 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5708def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5709 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5710def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5711 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5712
5713def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5714 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5715def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5716 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5717
Jim Grosbach30a264e2011-12-07 23:01:10 +00005718// VADDW two-operand aliases.
5719def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5720 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5721def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5722 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5723def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5724 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5725def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5726 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5727def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5728 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5729def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5730 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5731
Jim Grosbach43329832011-12-09 21:46:04 +00005732// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005733defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005734 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005735defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005736 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005737defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005738 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005739defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005740 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005741defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005742 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005743defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005744 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005745defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005746 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005747defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005748 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005749// ... two-operand aliases
5750def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5751 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5752def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5753 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005754def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5755 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5756def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5757 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005758def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5759 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5760def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5761 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005762def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005763 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005764def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005765 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5766
Jim Grosbach78d13e12012-01-24 17:23:29 +00005767defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005768 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005769defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005770 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005771defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005772 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005773defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005774 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005775defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005776 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005777defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005778 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005779
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005780// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005781def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5782 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5783def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5784 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5785def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5786 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5787def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5788 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5789
5790def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5791 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5792def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5793 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5794def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5795 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5796def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5797 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5798
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005799def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5800 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5801def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5802 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5803
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005804def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5805 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5806 VectorIndex16:$lane, pred:$p)>;
5807def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5808 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5809 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005810
5811def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5812 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5813 VectorIndex32:$lane, pred:$p)>;
5814def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5815 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5816 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005817
5818def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5819 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5820 VectorIndex32:$lane, pred:$p)>;
5821def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5822 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5823 VectorIndex32:$lane, pred:$p)>;
5824
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005825// VQADD (register) two-operand aliases.
5826def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5827 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5828def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5829 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5830def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5831 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5832def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5833 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5834def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5835 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5836def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5837 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5838def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5839 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5840def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5841 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5842
5843def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5844 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5845def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5846 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5847def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5848 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5849def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5850 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5851def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5852 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5853def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5854 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5855def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5856 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5857def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5858 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5859
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005860// VSHL (immediate) two-operand aliases.
5861def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5862 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5863def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5864 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5865def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5866 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5867def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5868 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5869
5870def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5871 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5872def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5873 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5874def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5875 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5876def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5877 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5878
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005879// VSHL (register) two-operand aliases.
5880def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5881 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5882def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5883 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5884def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5885 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5886def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5887 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5888def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5889 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5890def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5891 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5892def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5893 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5894def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5895 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5896
5897def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5898 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5899def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5900 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5901def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5902 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5903def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5904 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5905def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5906 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5907def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5908 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5909def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5910 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5911def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5912 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5913
Jim Grosbach6b044c22011-12-08 22:06:06 +00005914// VSHL (immediate) two-operand aliases.
5915def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5916 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5917def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5918 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5919def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5920 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5921def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5922 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5923
5924def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5925 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5926def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5927 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5928def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5929 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5930def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5931 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5932
5933def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5934 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5935def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5936 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5937def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5938 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5939def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5940 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5941
5942def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5943 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5944def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5945 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5946def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5947 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5948def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5949 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5950
Jim Grosbach872eedb2011-12-02 22:01:52 +00005951// VLD1 single-lane pseudo-instructions. These need special handling for
5952// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005953def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005954 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005955def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005956 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005957def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005958 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005959
Jim Grosbach8b31f952012-01-23 19:39:08 +00005960def VLD1LNdWB_fixed_Asm_8 :
5961 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005962 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005963def VLD1LNdWB_fixed_Asm_16 :
5964 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005965 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005966def VLD1LNdWB_fixed_Asm_32 :
5967 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005968 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005969def VLD1LNdWB_register_Asm_8 :
5970 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005971 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5972 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005973def VLD1LNdWB_register_Asm_16 :
5974 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005975 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005976 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005977def VLD1LNdWB_register_Asm_32 :
5978 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005979 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005980 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005981
5982
5983// VST1 single-lane pseudo-instructions. These need special handling for
5984// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005985def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005986 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005987def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005988 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005989def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005990 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005991
Jim Grosbach8b31f952012-01-23 19:39:08 +00005992def VST1LNdWB_fixed_Asm_8 :
5993 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005994 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005995def VST1LNdWB_fixed_Asm_16 :
5996 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005997 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005998def VST1LNdWB_fixed_Asm_32 :
5999 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006000 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006001def VST1LNdWB_register_Asm_8 :
6002 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00006003 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
6004 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006005def VST1LNdWB_register_Asm_16 :
6006 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006007 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006008 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006009def VST1LNdWB_register_Asm_32 :
6010 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006011 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006012 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006013
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006014// VLD2 single-lane pseudo-instructions. These need special handling for
6015// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006016def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006017 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006018def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006019 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006020def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006021 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006022def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006023 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006024def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006025 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006026
Jim Grosbach8b31f952012-01-23 19:39:08 +00006027def VLD2LNdWB_fixed_Asm_8 :
6028 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006029 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006030def VLD2LNdWB_fixed_Asm_16 :
6031 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006032 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006033def VLD2LNdWB_fixed_Asm_32 :
6034 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006035 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006036def VLD2LNqWB_fixed_Asm_16 :
6037 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006038 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006039def VLD2LNqWB_fixed_Asm_32 :
6040 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006041 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006042def VLD2LNdWB_register_Asm_8 :
6043 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006044 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6045 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006046def VLD2LNdWB_register_Asm_16 :
6047 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006048 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006049 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006050def VLD2LNdWB_register_Asm_32 :
6051 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006052 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006053 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006054def VLD2LNqWB_register_Asm_16 :
6055 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006056 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6057 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006058def VLD2LNqWB_register_Asm_32 :
6059 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006060 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6061 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006062
6063
6064// VST2 single-lane pseudo-instructions. These need special handling for
6065// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006066def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006067 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006068def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006069 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006070def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006071 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006072def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006073 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006074def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006075 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006076
Jim Grosbach8b31f952012-01-23 19:39:08 +00006077def VST2LNdWB_fixed_Asm_8 :
6078 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006079 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006080def VST2LNdWB_fixed_Asm_16 :
6081 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006082 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006083def VST2LNdWB_fixed_Asm_32 :
6084 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006085 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006086def VST2LNqWB_fixed_Asm_16 :
6087 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006088 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006089def VST2LNqWB_fixed_Asm_32 :
6090 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006091 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006092def VST2LNdWB_register_Asm_8 :
6093 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006094 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6095 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006096def VST2LNdWB_register_Asm_16 :
6097 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006098 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006099 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006100def VST2LNdWB_register_Asm_32 :
6101 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006102 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006103 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006104def VST2LNqWB_register_Asm_16 :
6105 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006106 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6107 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006108def VST2LNqWB_register_Asm_32 :
6109 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006110 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6111 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006112
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006113// VLD3 all-lanes pseudo-instructions. These need special handling for
6114// the lane index that an InstAlias can't handle, so we use these instead.
6115def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6116 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6117def VLD3DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6118 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6119def VLD3DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6120 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6121def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6122 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6123def VLD3DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6124 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6125def VLD3DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6126 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6127
6128def VLD3DUPdWB_fixed_Asm_8 :
6129 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6130 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6131def VLD3DUPdWB_fixed_Asm_16 :
6132 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6133 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6134def VLD3DUPdWB_fixed_Asm_32 :
6135 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6136 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6137def VLD3DUPqWB_fixed_Asm_8 :
6138 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6139 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6140def VLD3DUPqWB_fixed_Asm_16 :
6141 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6142 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6143def VLD3DUPqWB_fixed_Asm_32 :
6144 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6145 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6146def VLD3DUPdWB_register_Asm_8 :
6147 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6148 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6149 rGPR:$Rm, pred:$p)>;
6150def VLD3DUPdWB_register_Asm_16 :
6151 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6152 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6153 rGPR:$Rm, pred:$p)>;
6154def VLD3DUPdWB_register_Asm_32 :
6155 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6156 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6157 rGPR:$Rm, pred:$p)>;
6158def VLD3DUPqWB_register_Asm_8 :
6159 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6160 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6161 rGPR:$Rm, pred:$p)>;
6162def VLD3DUPqWB_register_Asm_16 :
6163 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6164 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6165 rGPR:$Rm, pred:$p)>;
6166def VLD3DUPqWB_register_Asm_32 :
6167 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6168 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6169 rGPR:$Rm, pred:$p)>;
6170
Jim Grosbach8b31f952012-01-23 19:39:08 +00006171
Jim Grosbach3a678af2012-01-23 21:53:26 +00006172// VLD3 single-lane pseudo-instructions. These need special handling for
6173// the lane index that an InstAlias can't handle, so we use these instead.
6174def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6175 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6176def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6177 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6178def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6179 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6180def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6181 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6182def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6183 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6184
6185def VLD3LNdWB_fixed_Asm_8 :
6186 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6187 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6188def VLD3LNdWB_fixed_Asm_16 :
6189 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6190 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6191def VLD3LNdWB_fixed_Asm_32 :
6192 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6193 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6194def VLD3LNqWB_fixed_Asm_16 :
6195 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6196 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6197def VLD3LNqWB_fixed_Asm_32 :
6198 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6199 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6200def VLD3LNdWB_register_Asm_8 :
6201 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6202 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6203 rGPR:$Rm, pred:$p)>;
6204def VLD3LNdWB_register_Asm_16 :
6205 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6206 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6207 rGPR:$Rm, pred:$p)>;
6208def VLD3LNdWB_register_Asm_32 :
6209 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6210 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6211 rGPR:$Rm, pred:$p)>;
6212def VLD3LNqWB_register_Asm_16 :
6213 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6214 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6215 rGPR:$Rm, pred:$p)>;
6216def VLD3LNqWB_register_Asm_32 :
6217 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6218 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6219 rGPR:$Rm, pred:$p)>;
6220
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006221// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006222// the vector operands that the normal instructions don't yet model.
6223// FIXME: Remove these when the register classes and instructions are updated.
6224def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6225 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6226def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6227 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6228def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6229 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6230def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6231 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6232def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6233 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6234def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6235 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6236
6237def VLD3dWB_fixed_Asm_8 :
6238 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6239 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6240def VLD3dWB_fixed_Asm_16 :
6241 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6242 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6243def VLD3dWB_fixed_Asm_32 :
6244 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6245 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6246def VLD3qWB_fixed_Asm_8 :
6247 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6248 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6249def VLD3qWB_fixed_Asm_16 :
6250 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6251 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6252def VLD3qWB_fixed_Asm_32 :
6253 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6254 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6255def VLD3dWB_register_Asm_8 :
6256 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6257 (ins VecListThreeD:$list, addrmode6:$addr,
6258 rGPR:$Rm, pred:$p)>;
6259def VLD3dWB_register_Asm_16 :
6260 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6261 (ins VecListThreeD:$list, addrmode6:$addr,
6262 rGPR:$Rm, pred:$p)>;
6263def VLD3dWB_register_Asm_32 :
6264 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6265 (ins VecListThreeD:$list, addrmode6:$addr,
6266 rGPR:$Rm, pred:$p)>;
6267def VLD3qWB_register_Asm_8 :
6268 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6269 (ins VecListThreeQ:$list, addrmode6:$addr,
6270 rGPR:$Rm, pred:$p)>;
6271def VLD3qWB_register_Asm_16 :
6272 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6273 (ins VecListThreeQ:$list, addrmode6:$addr,
6274 rGPR:$Rm, pred:$p)>;
6275def VLD3qWB_register_Asm_32 :
6276 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6277 (ins VecListThreeQ:$list, addrmode6:$addr,
6278 rGPR:$Rm, pred:$p)>;
6279
Jim Grosbach4adb1822012-01-24 00:07:41 +00006280// VST3 single-lane pseudo-instructions. These need special handling for
6281// the lane index that an InstAlias can't handle, so we use these instead.
6282def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6283 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6284def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6285 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6286def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6287 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6288def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6289 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6290def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6291 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6292
6293def VST3LNdWB_fixed_Asm_8 :
6294 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6295 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6296def VST3LNdWB_fixed_Asm_16 :
6297 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6298 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6299def VST3LNdWB_fixed_Asm_32 :
6300 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6301 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6302def VST3LNqWB_fixed_Asm_16 :
6303 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6304 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6305def VST3LNqWB_fixed_Asm_32 :
6306 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6307 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6308def VST3LNdWB_register_Asm_8 :
6309 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6310 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6311 rGPR:$Rm, pred:$p)>;
6312def VST3LNdWB_register_Asm_16 :
6313 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6314 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6315 rGPR:$Rm, pred:$p)>;
6316def VST3LNdWB_register_Asm_32 :
6317 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6318 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6319 rGPR:$Rm, pred:$p)>;
6320def VST3LNqWB_register_Asm_16 :
6321 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6322 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6323 rGPR:$Rm, pred:$p)>;
6324def VST3LNqWB_register_Asm_32 :
6325 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6326 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6327 rGPR:$Rm, pred:$p)>;
6328
6329
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006330// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006331// the vector operands that the normal instructions don't yet model.
6332// FIXME: Remove these when the register classes and instructions are updated.
6333def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6334 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6335def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6336 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6337def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6338 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6339def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6340 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6341def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6342 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6343def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6344 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6345
6346def VST3dWB_fixed_Asm_8 :
6347 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6348 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6349def VST3dWB_fixed_Asm_16 :
6350 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6351 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6352def VST3dWB_fixed_Asm_32 :
6353 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6354 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6355def VST3qWB_fixed_Asm_8 :
6356 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6357 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6358def VST3qWB_fixed_Asm_16 :
6359 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6360 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6361def VST3qWB_fixed_Asm_32 :
6362 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6363 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6364def VST3dWB_register_Asm_8 :
6365 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6366 (ins VecListThreeD:$list, addrmode6:$addr,
6367 rGPR:$Rm, pred:$p)>;
6368def VST3dWB_register_Asm_16 :
6369 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6370 (ins VecListThreeD:$list, addrmode6:$addr,
6371 rGPR:$Rm, pred:$p)>;
6372def VST3dWB_register_Asm_32 :
6373 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6374 (ins VecListThreeD:$list, addrmode6:$addr,
6375 rGPR:$Rm, pred:$p)>;
6376def VST3qWB_register_Asm_8 :
6377 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6378 (ins VecListThreeQ:$list, addrmode6:$addr,
6379 rGPR:$Rm, pred:$p)>;
6380def VST3qWB_register_Asm_16 :
6381 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6382 (ins VecListThreeQ:$list, addrmode6:$addr,
6383 rGPR:$Rm, pred:$p)>;
6384def VST3qWB_register_Asm_32 :
6385 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6386 (ins VecListThreeQ:$list, addrmode6:$addr,
6387 rGPR:$Rm, pred:$p)>;
6388
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006389// VLD4 all-lanes pseudo-instructions. These need special handling for
6390// the lane index that an InstAlias can't handle, so we use these instead.
6391def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6392 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6393def VLD4DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6394 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6395def VLD4DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6396 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6397def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6398 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6399def VLD4DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6400 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6401def VLD4DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6402 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6403
6404def VLD4DUPdWB_fixed_Asm_8 :
6405 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6406 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6407def VLD4DUPdWB_fixed_Asm_16 :
6408 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6409 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6410def VLD4DUPdWB_fixed_Asm_32 :
6411 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6412 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6413def VLD4DUPqWB_fixed_Asm_8 :
6414 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6415 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6416def VLD4DUPqWB_fixed_Asm_16 :
6417 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6418 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6419def VLD4DUPqWB_fixed_Asm_32 :
6420 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6421 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6422def VLD4DUPdWB_register_Asm_8 :
6423 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6424 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6425 rGPR:$Rm, pred:$p)>;
6426def VLD4DUPdWB_register_Asm_16 :
6427 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6428 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6429 rGPR:$Rm, pred:$p)>;
6430def VLD4DUPdWB_register_Asm_32 :
6431 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6432 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6433 rGPR:$Rm, pred:$p)>;
6434def VLD4DUPqWB_register_Asm_8 :
6435 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6436 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6437 rGPR:$Rm, pred:$p)>;
6438def VLD4DUPqWB_register_Asm_16 :
6439 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6440 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6441 rGPR:$Rm, pred:$p)>;
6442def VLD4DUPqWB_register_Asm_32 :
6443 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6444 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6445 rGPR:$Rm, pred:$p)>;
6446
6447
Jim Grosbache983a132012-01-24 18:37:25 +00006448// VLD4 single-lane pseudo-instructions. These need special handling for
6449// the lane index that an InstAlias can't handle, so we use these instead.
6450def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6451 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6452def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6453 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6454def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6455 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6456def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6457 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6458def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6459 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6460
6461def VLD4LNdWB_fixed_Asm_8 :
6462 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6463 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6464def VLD4LNdWB_fixed_Asm_16 :
6465 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6466 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6467def VLD4LNdWB_fixed_Asm_32 :
6468 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6469 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6470def VLD4LNqWB_fixed_Asm_16 :
6471 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6472 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6473def VLD4LNqWB_fixed_Asm_32 :
6474 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6475 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6476def VLD4LNdWB_register_Asm_8 :
6477 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6478 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6479 rGPR:$Rm, pred:$p)>;
6480def VLD4LNdWB_register_Asm_16 :
6481 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6482 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6483 rGPR:$Rm, pred:$p)>;
6484def VLD4LNdWB_register_Asm_32 :
6485 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6486 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6487 rGPR:$Rm, pred:$p)>;
6488def VLD4LNqWB_register_Asm_16 :
6489 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6490 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6491 rGPR:$Rm, pred:$p)>;
6492def VLD4LNqWB_register_Asm_32 :
6493 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6494 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6495 rGPR:$Rm, pred:$p)>;
6496
Jim Grosbachc387fc62012-01-23 23:20:46 +00006497
6498
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006499// VLD4 multiple structure pseudo-instructions. These need special handling for
6500// the vector operands that the normal instructions don't yet model.
6501// FIXME: Remove these when the register classes and instructions are updated.
6502def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6503 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6504def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6505 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6506def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6507 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6508def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6509 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6510def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6511 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6512def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6513 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6514
6515def VLD4dWB_fixed_Asm_8 :
6516 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6517 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6518def VLD4dWB_fixed_Asm_16 :
6519 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6520 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6521def VLD4dWB_fixed_Asm_32 :
6522 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6523 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6524def VLD4qWB_fixed_Asm_8 :
6525 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6526 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6527def VLD4qWB_fixed_Asm_16 :
6528 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6529 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6530def VLD4qWB_fixed_Asm_32 :
6531 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6532 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6533def VLD4dWB_register_Asm_8 :
6534 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6535 (ins VecListFourD:$list, addrmode6:$addr,
6536 rGPR:$Rm, pred:$p)>;
6537def VLD4dWB_register_Asm_16 :
6538 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6539 (ins VecListFourD:$list, addrmode6:$addr,
6540 rGPR:$Rm, pred:$p)>;
6541def VLD4dWB_register_Asm_32 :
6542 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6543 (ins VecListFourD:$list, addrmode6:$addr,
6544 rGPR:$Rm, pred:$p)>;
6545def VLD4qWB_register_Asm_8 :
6546 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6547 (ins VecListFourQ:$list, addrmode6:$addr,
6548 rGPR:$Rm, pred:$p)>;
6549def VLD4qWB_register_Asm_16 :
6550 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6551 (ins VecListFourQ:$list, addrmode6:$addr,
6552 rGPR:$Rm, pred:$p)>;
6553def VLD4qWB_register_Asm_32 :
6554 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6555 (ins VecListFourQ:$list, addrmode6:$addr,
6556 rGPR:$Rm, pred:$p)>;
6557
Jim Grosbach88a54de2012-01-24 18:53:13 +00006558// VST4 single-lane pseudo-instructions. These need special handling for
6559// the lane index that an InstAlias can't handle, so we use these instead.
6560def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6561 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6562def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6563 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6564def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6565 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6566def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6567 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6568def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6569 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6570
6571def VST4LNdWB_fixed_Asm_8 :
6572 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6573 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6574def VST4LNdWB_fixed_Asm_16 :
6575 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6576 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6577def VST4LNdWB_fixed_Asm_32 :
6578 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6579 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6580def VST4LNqWB_fixed_Asm_16 :
6581 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6582 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6583def VST4LNqWB_fixed_Asm_32 :
6584 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6585 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6586def VST4LNdWB_register_Asm_8 :
6587 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6588 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6589 rGPR:$Rm, pred:$p)>;
6590def VST4LNdWB_register_Asm_16 :
6591 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6592 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6593 rGPR:$Rm, pred:$p)>;
6594def VST4LNdWB_register_Asm_32 :
6595 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6596 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6597 rGPR:$Rm, pred:$p)>;
6598def VST4LNqWB_register_Asm_16 :
6599 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6600 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6601 rGPR:$Rm, pred:$p)>;
6602def VST4LNqWB_register_Asm_32 :
6603 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6604 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6605 rGPR:$Rm, pred:$p)>;
6606
Jim Grosbach539aab72012-01-24 00:58:13 +00006607
6608// VST4 multiple structure pseudo-instructions. These need special handling for
6609// the vector operands that the normal instructions don't yet model.
6610// FIXME: Remove these when the register classes and instructions are updated.
6611def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6612 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6613def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6614 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6615def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6616 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6617def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6618 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6619def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6620 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6621def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6622 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6623
6624def VST4dWB_fixed_Asm_8 :
6625 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6626 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6627def VST4dWB_fixed_Asm_16 :
6628 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6629 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6630def VST4dWB_fixed_Asm_32 :
6631 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6632 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6633def VST4qWB_fixed_Asm_8 :
6634 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6635 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6636def VST4qWB_fixed_Asm_16 :
6637 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6638 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6639def VST4qWB_fixed_Asm_32 :
6640 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6641 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6642def VST4dWB_register_Asm_8 :
6643 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6644 (ins VecListFourD:$list, addrmode6:$addr,
6645 rGPR:$Rm, pred:$p)>;
6646def VST4dWB_register_Asm_16 :
6647 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6648 (ins VecListFourD:$list, addrmode6:$addr,
6649 rGPR:$Rm, pred:$p)>;
6650def VST4dWB_register_Asm_32 :
6651 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6652 (ins VecListFourD:$list, addrmode6:$addr,
6653 rGPR:$Rm, pred:$p)>;
6654def VST4qWB_register_Asm_8 :
6655 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6656 (ins VecListFourQ:$list, addrmode6:$addr,
6657 rGPR:$Rm, pred:$p)>;
6658def VST4qWB_register_Asm_16 :
6659 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6660 (ins VecListFourQ:$list, addrmode6:$addr,
6661 rGPR:$Rm, pred:$p)>;
6662def VST4qWB_register_Asm_32 :
6663 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6664 (ins VecListFourQ:$list, addrmode6:$addr,
6665 rGPR:$Rm, pred:$p)>;
6666
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006667// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006668defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006669 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006670defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006671 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6672
Jim Grosbach470855b2011-12-07 17:51:15 +00006673// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6674// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006675def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6676 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6677def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6678 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6679def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6680 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6681def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6682 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6683def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6684 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6685def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6686 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6687def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6688 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6689// Q-register versions.
6690def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6691 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6692def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6693 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6694def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6695 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6696def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6697 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6698def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6699 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6700def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6701 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6702def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6703 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6704
6705// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6706// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006707def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6708 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6709def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6710 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6711def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6712 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6713def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6714 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6715def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6716 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6717def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6718 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6719def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6720 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6721// Q-register versions.
6722def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6723 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6724def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6725 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6726def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6727 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6728def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6729 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6730def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6731 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6732def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6733 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6734def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6735 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006736
6737// Two-operand variants for VEXT
6738def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6739 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
6740def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6741 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
6742def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6743 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
6744
6745def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6746 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
6747def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6748 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
6749def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6750 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6751def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6752 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006753
Jim Grosbach0f293de2011-12-13 20:40:37 +00006754// Two-operand variants for VQDMULH
6755def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6756 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6757def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6758 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6759
6760def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6761 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6762def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6763 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6764
Jim Grosbach61b74b42011-12-19 18:57:38 +00006765// Two-operand variants for VMAX.
6766def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6767 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6768def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6769 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6770def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6771 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6772def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6773 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6774def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6775 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6776def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6777 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6778def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6779 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6780
6781def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6782 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6783def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6784 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6785def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6786 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6787def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6788 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6789def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6790 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6791def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6792 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6793def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6794 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6795
6796// Two-operand variants for VMIN.
6797def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6798 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6799def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6800 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6801def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6802 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6803def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6804 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6805def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6806 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6807def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6808 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6809def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6810 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6811
6812def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6813 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6814def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6815 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6816def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6817 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6818def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6819 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6820def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6821 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6822def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6823 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6824def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6825 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6826
Jim Grosbachd22170e2011-12-19 19:51:03 +00006827// Two-operand variants for VPADD.
6828def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6829 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6830def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6831 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6832def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6833 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6834def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6835 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6836
Jim Grosbach1ac20602012-01-24 17:55:36 +00006837// Two-operand variants for VSRA.
6838 // Signed.
6839def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6840 (VSRAsv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6841def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6842 (VSRAsv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6843def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6844 (VSRAsv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6845def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6846 (VSRAsv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6847
6848def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6849 (VSRAsv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6850def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6851 (VSRAsv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6852def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6853 (VSRAsv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6854def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6855 (VSRAsv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6856
6857 // Unsigned.
6858def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6859 (VSRAuv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6860def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6861 (VSRAuv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6862def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6863 (VSRAuv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6864def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6865 (VSRAuv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6866
6867def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6868 (VSRAuv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6869def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6870 (VSRAuv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6871def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6872 (VSRAuv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6873def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6874 (VSRAuv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6875
Jim Grosbachd8ee0cc2012-01-24 17:46:58 +00006876// Two-operand variants for VSRI.
6877def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6878 (VSRIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6879def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6880 (VSRIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6881def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6882 (VSRIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6883def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6884 (VSRIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6885
6886def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6887 (VSRIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6888def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6889 (VSRIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6890def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6891 (VSRIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6892def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6893 (VSRIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6894
Jim Grosbach5e497d32012-01-24 17:49:15 +00006895// Two-operand variants for VSLI.
6896def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6897 (VSLIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6898def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6899 (VSLIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6900def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6901 (VSLIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6902def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6903 (VSLIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6904
6905def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6906 (VSLIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6907def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6908 (VSLIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6909def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6910 (VSLIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6911def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6912 (VSLIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6913
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006914// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006915defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006916 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006917defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006918 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6919
Jim Grosbachc94206e2012-02-28 19:11:07 +00006920// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
6921defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6922 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6923defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6924 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6925defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6926 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6927defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6928 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6929defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6930 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6931defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6932 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6933
Jim Grosbach9b087852011-12-19 23:51:07 +00006934// "vmov Rd, #-imm" can be handled via "vmvn".
6935def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6936 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6937def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6938 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6939def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6940 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6941def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6942 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6943
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006944// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6945// these should restrict to just the Q register variants, but the register
6946// classes are enough to match correctly regardless, so we keep it simple
6947// and just use MnemonicAlias.
6948def : NEONMnemonicAlias<"vbicq", "vbic">;
6949def : NEONMnemonicAlias<"vandq", "vand">;
6950def : NEONMnemonicAlias<"veorq", "veor">;
6951def : NEONMnemonicAlias<"vorrq", "vorr">;
6952
6953def : NEONMnemonicAlias<"vmovq", "vmov">;
6954def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006955// Explicit versions for floating point so that the FPImm variants get
6956// handled early. The parser gets confused otherwise.
6957def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6958def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006959
6960def : NEONMnemonicAlias<"vaddq", "vadd">;
6961def : NEONMnemonicAlias<"vsubq", "vsub">;
6962
6963def : NEONMnemonicAlias<"vminq", "vmin">;
6964def : NEONMnemonicAlias<"vmaxq", "vmax">;
6965
6966def : NEONMnemonicAlias<"vmulq", "vmul">;
6967
6968def : NEONMnemonicAlias<"vabsq", "vabs">;
6969
6970def : NEONMnemonicAlias<"vshlq", "vshl">;
6971def : NEONMnemonicAlias<"vshrq", "vshr">;
6972
6973def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6974
6975def : NEONMnemonicAlias<"vcleq", "vcle">;
6976def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006977
6978def : NEONMnemonicAlias<"vzipq", "vzip">;
6979def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006980
6981def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6982def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006983
6984
6985// Alias for loading floating point immediates that aren't representable
6986// using the vmov.f32 encoding but the bitpattern is representable using
6987// the .i32 encoding.
6988def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6989 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6990def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6991 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;