blob: a804b6ec39211ee87057479a93aaaf2168fd8611 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
Jim Grosbach28f08c92012-03-05 19:33:30 +000092def VecListDPairAsmOperand : AsmOperandClass {
93 let Name = "VecListDPair";
94 let ParserMethod = "parseVectorList";
95 let RenderMethod = "addVecListOperands";
96}
Jim Grosbachc0fc4502012-03-06 22:01:44 +000097def VecListDPair : RegisterOperand<DPair, "printVectorListTwo"> {
Jim Grosbach28f08c92012-03-05 19:33:30 +000098 let ParserMatchClass = VecListDPairAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbachc3384c92012-03-05 21:43:40 +0000119def VecListDPairSpacedAsmOperand : AsmOperandClass {
120 let Name = "VecListDPairSpaced";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000124def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListTwoSpaced"> {
Jim Grosbachc3384c92012-03-05 21:43:40 +0000125 let ParserMatchClass = VecListDPairSpacedAsmOperand;
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000156def VecListDPairAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListDPairAllLanes";
Jim Grosbach13af2222011-11-30 18:21:25 +0000158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
Jim Grosbachc0fc4502012-03-06 22:01:44 +0000161def VecListDPairAllLanes : RegisterOperand<DPair,
162 "printVectorListTwoAllLanes"> {
163 let ParserMatchClass = VecListDPairAllLanesAsmOperand;
Jim Grosbach13af2222011-11-30 18:21:25 +0000164}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000165// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000166def VecListDPairSpacedAllLanesAsmOperand : AsmOperandClass {
167 let Name = "VecListDPairSpacedAllLanes";
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000168 let ParserMethod = "parseVectorList";
169 let RenderMethod = "addVecListOperands";
170}
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000171def VecListDPairSpacedAllLanes : RegisterOperand<DPair,
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000172 "printVectorListTwoSpacedAllLanes"> {
Jim Grosbach4d0983a2012-03-06 23:10:38 +0000173 let ParserMatchClass = VecListDPairSpacedAllLanesAsmOperand;
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000174}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000175// Register list of three D registers, with "all lanes" subscripting.
176def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
177 let Name = "VecListThreeDAllLanes";
178 let ParserMethod = "parseVectorList";
179 let RenderMethod = "addVecListOperands";
180}
181def VecListThreeDAllLanes : RegisterOperand<DPR,
182 "printVectorListThreeAllLanes"> {
183 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
184}
185// Register list of three D registers spaced by 2 (three sequential Q regs).
186def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
187 let Name = "VecListThreeQAllLanes";
188 let ParserMethod = "parseVectorList";
189 let RenderMethod = "addVecListOperands";
190}
191def VecListThreeQAllLanes : RegisterOperand<DPR,
192 "printVectorListThreeSpacedAllLanes"> {
193 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
194}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000195// Register list of four D registers, with "all lanes" subscripting.
196def VecListFourDAllLanesAsmOperand : AsmOperandClass {
197 let Name = "VecListFourDAllLanes";
198 let ParserMethod = "parseVectorList";
199 let RenderMethod = "addVecListOperands";
200}
201def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
202 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
203}
204// Register list of four D registers spaced by 2 (four sequential Q regs).
205def VecListFourQAllLanesAsmOperand : AsmOperandClass {
206 let Name = "VecListFourQAllLanes";
207 let ParserMethod = "parseVectorList";
208 let RenderMethod = "addVecListOperands";
209}
210def VecListFourQAllLanes : RegisterOperand<DPR,
211 "printVectorListFourSpacedAllLanes"> {
212 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
213}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000214
Jim Grosbach98b05a52011-11-30 01:09:44 +0000215
Jim Grosbach7636bf62011-12-02 00:35:16 +0000216// Register list of one D register, with byte lane subscripting.
217def VecListOneDByteIndexAsmOperand : AsmOperandClass {
218 let Name = "VecListOneDByteIndexed";
219 let ParserMethod = "parseVectorList";
220 let RenderMethod = "addVecListIndexedOperands";
221}
222def VecListOneDByteIndexed : Operand<i32> {
223 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
224 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
225}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000226// ...with half-word lane subscripting.
227def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
228 let Name = "VecListOneDHWordIndexed";
229 let ParserMethod = "parseVectorList";
230 let RenderMethod = "addVecListIndexedOperands";
231}
232def VecListOneDHWordIndexed : Operand<i32> {
233 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
234 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
235}
236// ...with word lane subscripting.
237def VecListOneDWordIndexAsmOperand : AsmOperandClass {
238 let Name = "VecListOneDWordIndexed";
239 let ParserMethod = "parseVectorList";
240 let RenderMethod = "addVecListIndexedOperands";
241}
242def VecListOneDWordIndexed : Operand<i32> {
243 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
244 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
245}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000246
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000247// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000248def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
249 let Name = "VecListTwoDByteIndexed";
250 let ParserMethod = "parseVectorList";
251 let RenderMethod = "addVecListIndexedOperands";
252}
253def VecListTwoDByteIndexed : Operand<i32> {
254 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
255 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
256}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000257// ...with half-word lane subscripting.
258def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
259 let Name = "VecListTwoDHWordIndexed";
260 let ParserMethod = "parseVectorList";
261 let RenderMethod = "addVecListIndexedOperands";
262}
263def VecListTwoDHWordIndexed : Operand<i32> {
264 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
265 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
266}
267// ...with word lane subscripting.
268def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
269 let Name = "VecListTwoDWordIndexed";
270 let ParserMethod = "parseVectorList";
271 let RenderMethod = "addVecListIndexedOperands";
272}
273def VecListTwoDWordIndexed : Operand<i32> {
274 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
275 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
276}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000277// Register list of two Q registers with half-word lane subscripting.
278def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
279 let Name = "VecListTwoQHWordIndexed";
280 let ParserMethod = "parseVectorList";
281 let RenderMethod = "addVecListIndexedOperands";
282}
283def VecListTwoQHWordIndexed : Operand<i32> {
284 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
285 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
286}
287// ...with word lane subscripting.
288def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
289 let Name = "VecListTwoQWordIndexed";
290 let ParserMethod = "parseVectorList";
291 let RenderMethod = "addVecListIndexedOperands";
292}
293def VecListTwoQWordIndexed : Operand<i32> {
294 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
295 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
296}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000297
Jim Grosbach3a678af2012-01-23 21:53:26 +0000298
299// Register list of three D registers with byte lane subscripting.
300def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
301 let Name = "VecListThreeDByteIndexed";
302 let ParserMethod = "parseVectorList";
303 let RenderMethod = "addVecListIndexedOperands";
304}
305def VecListThreeDByteIndexed : Operand<i32> {
306 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
307 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
308}
309// ...with half-word lane subscripting.
310def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
311 let Name = "VecListThreeDHWordIndexed";
312 let ParserMethod = "parseVectorList";
313 let RenderMethod = "addVecListIndexedOperands";
314}
315def VecListThreeDHWordIndexed : Operand<i32> {
316 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
317 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
318}
319// ...with word lane subscripting.
320def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
321 let Name = "VecListThreeDWordIndexed";
322 let ParserMethod = "parseVectorList";
323 let RenderMethod = "addVecListIndexedOperands";
324}
325def VecListThreeDWordIndexed : Operand<i32> {
326 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
327 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
328}
329// Register list of three Q registers with half-word lane subscripting.
330def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
331 let Name = "VecListThreeQHWordIndexed";
332 let ParserMethod = "parseVectorList";
333 let RenderMethod = "addVecListIndexedOperands";
334}
335def VecListThreeQHWordIndexed : Operand<i32> {
336 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
337 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
338}
339// ...with word lane subscripting.
340def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
341 let Name = "VecListThreeQWordIndexed";
342 let ParserMethod = "parseVectorList";
343 let RenderMethod = "addVecListIndexedOperands";
344}
345def VecListThreeQWordIndexed : Operand<i32> {
346 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
347 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
348}
349
Jim Grosbache983a132012-01-24 18:37:25 +0000350// Register list of four D registers with byte lane subscripting.
351def VecListFourDByteIndexAsmOperand : AsmOperandClass {
352 let Name = "VecListFourDByteIndexed";
353 let ParserMethod = "parseVectorList";
354 let RenderMethod = "addVecListIndexedOperands";
355}
356def VecListFourDByteIndexed : Operand<i32> {
357 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
358 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
359}
360// ...with half-word lane subscripting.
361def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
362 let Name = "VecListFourDHWordIndexed";
363 let ParserMethod = "parseVectorList";
364 let RenderMethod = "addVecListIndexedOperands";
365}
366def VecListFourDHWordIndexed : Operand<i32> {
367 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
368 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
369}
370// ...with word lane subscripting.
371def VecListFourDWordIndexAsmOperand : AsmOperandClass {
372 let Name = "VecListFourDWordIndexed";
373 let ParserMethod = "parseVectorList";
374 let RenderMethod = "addVecListIndexedOperands";
375}
376def VecListFourDWordIndexed : Operand<i32> {
377 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
378 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
379}
380// Register list of four Q registers with half-word lane subscripting.
381def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
382 let Name = "VecListFourQHWordIndexed";
383 let ParserMethod = "parseVectorList";
384 let RenderMethod = "addVecListIndexedOperands";
385}
386def VecListFourQHWordIndexed : Operand<i32> {
387 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
388 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
389}
390// ...with word lane subscripting.
391def VecListFourQWordIndexAsmOperand : AsmOperandClass {
392 let Name = "VecListFourQWordIndexed";
393 let ParserMethod = "parseVectorList";
394 let RenderMethod = "addVecListIndexedOperands";
395}
396def VecListFourQWordIndexed : Operand<i32> {
397 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
398 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
399}
400
Jim Grosbach3a678af2012-01-23 21:53:26 +0000401
Bob Wilson5bafff32009-06-22 23:27:02 +0000402//===----------------------------------------------------------------------===//
403// NEON-specific DAG Nodes.
404//===----------------------------------------------------------------------===//
405
406def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000407def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
409def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000410def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000411def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000412def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
413def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000414def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
415def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000416def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
417def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000418def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
419def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
420
421// Types for vector shift by immediates. The "SHX" version is for long and
422// narrow operations where the source and destination vectors have different
423// types. The "SHINS" version is for shift and insert operations.
424def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
425 SDTCisVT<2, i32>]>;
426def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
427 SDTCisVT<2, i32>]>;
428def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
429 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
430
431def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
432def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
433def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
434def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
435def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
436def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
437def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
438
439def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
440def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
441def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
442
443def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
444def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
445def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
446def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
447def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
448def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
449
450def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
451def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
452def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
453
454def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
455def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
456
457def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
458 SDTCisVT<2, i32>]>;
459def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
460def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
461
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000462def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
463def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
464def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000465def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000466
Owen Andersond9668172010-11-03 22:44:51 +0000467def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
468 SDTCisVT<2, i32>]>;
469def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000470def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000471
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000472def NEONvbsl : SDNode<"ARMISD::VBSL",
473 SDTypeProfile<1, 3, [SDTCisVec<0>,
474 SDTCisSameAs<0, 1>,
475 SDTCisSameAs<0, 2>,
476 SDTCisSameAs<0, 3>]>>;
477
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000478def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
479
Bob Wilson0ce37102009-08-14 05:08:32 +0000480// VDUPLANE can produce a quad-register result from a double-register source,
481// so the result is not constrained to match the source.
482def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
483 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
484 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000485
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000486def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
487 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
488def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
489
Bob Wilsond8e17572009-08-12 22:31:50 +0000490def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
491def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
492def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
493def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
494
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000495def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000496 SDTCisSameAs<0, 2>,
497 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000498def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
499def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
500def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000501
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000502def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
503 SDTCisSameAs<1, 2>]>;
504def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
505def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
506
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000507def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
508 SDTCisSameAs<0, 2>]>;
509def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
510def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
511
Bob Wilsoncba270d2010-07-13 21:16:48 +0000512def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
513 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000514 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000515 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
516 return (EltBits == 32 && EltVal == 0);
517}]>;
518
519def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
520 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000521 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000522 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
523 return (EltBits == 8 && EltVal == 0xff);
524}]>;
525
Bob Wilson5bafff32009-06-22 23:27:02 +0000526//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000527// NEON load / store instructions
528//===----------------------------------------------------------------------===//
529
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000530// Use VLDM to load a Q register as a D register pair.
531// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000532def VLDMQIA
533 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
534 IIC_fpLoad_m, "",
535 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000536
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000537// Use VSTM to store a Q register as a D register pair.
538// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000539def VSTMQIA
540 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
541 IIC_fpStore_m, "",
542 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000543
Bob Wilsonffde0802010-09-02 16:00:54 +0000544// Classes for VLD* pseudo-instructions with multi-register operands.
545// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000546class VLDQPseudo<InstrItinClass itin>
547 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
548class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000549 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000550 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000551 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000552class VLDQWBfixedPseudo<InstrItinClass itin>
553 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
554 (ins addrmode6:$addr), itin,
555 "$addr.addr = $wb">;
556class VLDQWBregisterPseudo<InstrItinClass itin>
557 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
558 (ins addrmode6:$addr, rGPR:$offset), itin,
559 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000560
Bob Wilson9d84fb32010-09-14 20:59:49 +0000561class VLDQQPseudo<InstrItinClass itin>
562 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
563class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000564 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000565 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000566 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000567class VLDQQWBfixedPseudo<InstrItinClass itin>
568 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
569 (ins addrmode6:$addr), itin,
570 "$addr.addr = $wb">;
571class VLDQQWBregisterPseudo<InstrItinClass itin>
572 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
573 (ins addrmode6:$addr, rGPR:$offset), itin,
574 "$addr.addr = $wb">;
575
576
Bob Wilson7de68142011-02-07 17:43:15 +0000577class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000578 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
579 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000580class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000581 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000582 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000583 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000584
Bob Wilson2a0e9742010-11-27 06:35:16 +0000585let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
586
Bob Wilson205a5ca2009-07-08 18:11:30 +0000587// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000588class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000589 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000590 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000591 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000592 let Rm = 0b1111;
593 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000594 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000595}
Bob Wilson621f1952010-03-23 05:25:43 +0000596class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +0000597 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000598 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000599 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 let Rm = 0b1111;
601 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000603}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000604
Owen Andersond9aa7d32010-11-02 00:05:05 +0000605def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
606def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
607def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
608def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000609
Owen Andersond9aa7d32010-11-02 00:05:05 +0000610def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
611def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
612def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
613def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000614
615// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000616multiclass VLD1DWB<bits<4> op7_4, string Dt> {
617 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
618 (ins addrmode6:$Rn), IIC_VLD1u,
619 "vld1", Dt, "$Vd, $Rn!",
620 "$Rn.addr = $wb", []> {
621 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
622 let Inst{4} = Rn{4};
623 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000624 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000625 }
626 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
627 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
628 "vld1", Dt, "$Vd, $Rn, $Rm",
629 "$Rn.addr = $wb", []> {
630 let Inst{4} = Rn{4};
631 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000632 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000633 }
Owen Andersone85bd772010-11-02 00:24:52 +0000634}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000635multiclass VLD1QWB<bits<4> op7_4, string Dt> {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000636 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000637 (ins addrmode6:$Rn), IIC_VLD1x2u,
638 "vld1", Dt, "$Vd, $Rn!",
639 "$Rn.addr = $wb", []> {
640 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
641 let Inst{5-4} = Rn{5-4};
642 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000643 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000644 }
Jim Grosbach28f08c92012-03-05 19:33:30 +0000645 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000646 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
647 "vld1", Dt, "$Vd, $Rn, $Rm",
648 "$Rn.addr = $wb", []> {
649 let Inst{5-4} = Rn{5-4};
650 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000651 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000652 }
Owen Andersone85bd772010-11-02 00:24:52 +0000653}
Bob Wilson99493b22010-03-20 17:59:03 +0000654
Jim Grosbach10b90a92011-10-24 21:45:13 +0000655defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
656defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
657defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
658defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
659defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
660defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
661defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
662defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000663
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000664// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000665class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000666 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000668 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 let Rm = 0b1111;
670 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000672}
Jim Grosbach59216752011-10-24 23:26:05 +0000673multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
674 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
675 (ins addrmode6:$Rn), IIC_VLD1x2u,
676 "vld1", Dt, "$Vd, $Rn!",
677 "$Rn.addr = $wb", []> {
678 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000679 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000680 let DecoderMethod = "DecodeVLDInstruction";
681 let AsmMatchConverter = "cvtVLDwbFixed";
682 }
683 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
684 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
685 "vld1", Dt, "$Vd, $Rn, $Rm",
686 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000687 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000688 let DecoderMethod = "DecodeVLDInstruction";
689 let AsmMatchConverter = "cvtVLDwbRegister";
690 }
Owen Andersone85bd772010-11-02 00:24:52 +0000691}
Bob Wilson052ba452010-03-22 18:22:06 +0000692
Owen Andersone85bd772010-11-02 00:24:52 +0000693def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
694def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
695def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
696def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000697
Jim Grosbach59216752011-10-24 23:26:05 +0000698defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
699defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
700defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
701defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000702
Jim Grosbach59216752011-10-24 23:26:05 +0000703def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000704
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000705// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000706class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000707 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000709 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000710 let Rm = 0b1111;
711 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000712 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000713}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000714multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
715 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
716 (ins addrmode6:$Rn), IIC_VLD1x2u,
717 "vld1", Dt, "$Vd, $Rn!",
718 "$Rn.addr = $wb", []> {
719 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
720 let Inst{5-4} = Rn{5-4};
721 let DecoderMethod = "DecodeVLDInstruction";
722 let AsmMatchConverter = "cvtVLDwbFixed";
723 }
724 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
725 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
726 "vld1", Dt, "$Vd, $Rn, $Rm",
727 "$Rn.addr = $wb", []> {
728 let Inst{5-4} = Rn{5-4};
729 let DecoderMethod = "DecodeVLDInstruction";
730 let AsmMatchConverter = "cvtVLDwbRegister";
731 }
Owen Andersone85bd772010-11-02 00:24:52 +0000732}
Johnny Chend7283d92010-02-23 20:51:23 +0000733
Owen Andersone85bd772010-11-02 00:24:52 +0000734def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
735def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
736def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
737def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000738
Jim Grosbach399cdca2011-10-25 00:14:01 +0000739defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
740defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
741defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
742defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000743
Jim Grosbach399cdca2011-10-25 00:14:01 +0000744def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000745
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000746// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000747class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
748 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000749 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000750 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000751 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Rm = 0b1111;
753 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000755}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000756
Jim Grosbach28f08c92012-03-05 19:33:30 +0000757def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>;
758def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>;
759def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000760
Jim Grosbach2af50d92011-12-09 19:07:20 +0000761def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
762def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
763def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000764
Evan Chengd2ca8132010-10-09 01:03:04 +0000765def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
766def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
767def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000768
Bob Wilson92cb9322010-03-20 20:10:51 +0000769// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000770multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
771 RegisterOperand VdTy, InstrItinClass itin> {
772 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
773 (ins addrmode6:$Rn), itin,
774 "vld2", Dt, "$Vd, $Rn!",
775 "$Rn.addr = $wb", []> {
776 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
777 let Inst{5-4} = Rn{5-4};
778 let DecoderMethod = "DecodeVLDInstruction";
779 let AsmMatchConverter = "cvtVLDwbFixed";
780 }
781 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
782 (ins addrmode6:$Rn, rGPR:$Rm), itin,
783 "vld2", Dt, "$Vd, $Rn, $Rm",
784 "$Rn.addr = $wb", []> {
785 let Inst{5-4} = Rn{5-4};
786 let DecoderMethod = "DecodeVLDInstruction";
787 let AsmMatchConverter = "cvtVLDwbRegister";
788 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000789}
Bob Wilson92cb9322010-03-20 20:10:51 +0000790
Jim Grosbach28f08c92012-03-05 19:33:30 +0000791defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>;
792defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>;
793defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000794
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000795defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
796defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
797defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000798
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000799def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
800def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
801def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
802def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
803def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
804def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000805
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000806// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +0000807def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>;
808def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>;
809def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>;
810defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>;
811defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>;
812defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000813
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000814// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000815class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000816 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000817 (ins addrmode6:$Rn), IIC_VLD3,
818 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
819 let Rm = 0b1111;
820 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000821 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000822}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000823
Owen Andersoncf667be2010-11-02 01:24:55 +0000824def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
825def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
826def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000827
Bob Wilson9d84fb32010-09-14 20:59:49 +0000828def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
829def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
830def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000831
Bob Wilson92cb9322010-03-20 20:10:51 +0000832// ...with address register writeback:
833class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
834 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000835 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000836 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
837 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
838 "$Rn.addr = $wb", []> {
839 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000841}
Bob Wilson92cb9322010-03-20 20:10:51 +0000842
Owen Andersoncf667be2010-11-02 01:24:55 +0000843def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
844def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
845def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000846
Evan Cheng84f69e82010-10-09 01:45:34 +0000847def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
848def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
849def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000850
Bob Wilson7de68142011-02-07 17:43:15 +0000851// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000852def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
853def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
854def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
855def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
856def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
857def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000858
Evan Cheng84f69e82010-10-09 01:45:34 +0000859def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
860def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
861def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000862
Bob Wilson92cb9322010-03-20 20:10:51 +0000863// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000864def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
865def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
866def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
867
Evan Cheng84f69e82010-10-09 01:45:34 +0000868def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
869def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
870def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000871
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000872// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000873class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
874 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000875 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 (ins addrmode6:$Rn), IIC_VLD4,
877 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
878 let Rm = 0b1111;
879 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000880 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000881}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000882
Owen Andersoncf667be2010-11-02 01:24:55 +0000883def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
884def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
885def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000886
Bob Wilson9d84fb32010-09-14 20:59:49 +0000887def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
888def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
889def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000890
Bob Wilson92cb9322010-03-20 20:10:51 +0000891// ...with address register writeback:
892class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
893 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000894 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000895 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
897 "$Rn.addr = $wb", []> {
898 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000899 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000900}
Bob Wilson92cb9322010-03-20 20:10:51 +0000901
Owen Andersoncf667be2010-11-02 01:24:55 +0000902def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
903def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
904def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000905
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000906def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
907def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
908def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000909
Bob Wilson7de68142011-02-07 17:43:15 +0000910// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000911def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
912def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
913def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
914def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
915def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
916def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000917
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000918def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
919def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
920def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000921
Bob Wilson92cb9322010-03-20 20:10:51 +0000922// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000923def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
924def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
925def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
926
927def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
928def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
929def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000930
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000931} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
932
Bob Wilson8466fa12010-09-13 23:01:35 +0000933// Classes for VLD*LN pseudo-instructions with multi-register operands.
934// These are expanded to real instructions after register allocation.
935class VLDQLNPseudo<InstrItinClass itin>
936 : PseudoNLdSt<(outs QPR:$dst),
937 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
938 itin, "$src = $dst">;
939class VLDQLNWBPseudo<InstrItinClass itin>
940 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
941 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
942 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
943class VLDQQLNPseudo<InstrItinClass itin>
944 : PseudoNLdSt<(outs QQPR:$dst),
945 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
946 itin, "$src = $dst">;
947class VLDQQLNWBPseudo<InstrItinClass itin>
948 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
949 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
950 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
951class VLDQQQQLNPseudo<InstrItinClass itin>
952 : PseudoNLdSt<(outs QQQQPR:$dst),
953 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
954 itin, "$src = $dst">;
955class VLDQQQQLNWBPseudo<InstrItinClass itin>
956 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
957 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
958 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
959
Bob Wilsonb07c1712009-10-07 21:53:04 +0000960// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000961class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
962 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000963 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000964 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
965 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000966 "$src = $Vd",
967 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000969 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000971 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000972}
Mon P Wang183c6272011-05-09 17:47:27 +0000973class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
974 PatFrag LoadOp>
975 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
976 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
977 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
978 "$src = $Vd",
979 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
980 (i32 (LoadOp addrmode6oneL32:$Rn)),
981 imm:$lane))]> {
982 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000983 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000984}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000985class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
986 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
987 (i32 (LoadOp addrmode6:$addr)),
988 imm:$lane))];
989}
990
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
992 let Inst{7-5} = lane{2-0};
993}
994def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
995 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000996 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000997}
Mon P Wang183c6272011-05-09 17:47:27 +0000998def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001000 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001002
1003def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1004def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1005def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1006
Bob Wilson746fa172010-12-10 22:13:32 +00001007def : Pat<(vector_insert (v2f32 DPR:$src),
1008 (f32 (load addrmode6:$addr)), imm:$lane),
1009 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1010def : Pat<(vector_insert (v4f32 QPR:$src),
1011 (f32 (load addrmode6:$addr)), imm:$lane),
1012 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1013
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001014let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1015
1016// ...with address register writeback:
1017class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001018 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001020 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001021 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001022 "$src = $Vd, $Rn.addr = $wb", []> {
1023 let DecoderMethod = "DecodeVLD1LN";
1024}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001025
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001026def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1027 let Inst{7-5} = lane{2-0};
1028}
1029def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1030 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001031 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
1033def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1034 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001035 let Inst{5} = Rn{4};
1036 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001037}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001038
1039def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1040def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1041def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001042
Bob Wilson243fcc52009-09-01 04:26:28 +00001043// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001044class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001045 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001046 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1047 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001048 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001049 let Rm = 0b1111;
1050 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001051 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001052}
Bob Wilson243fcc52009-09-01 04:26:28 +00001053
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001054def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1055 let Inst{7-5} = lane{2-0};
1056}
1057def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1058 let Inst{7-6} = lane{1-0};
1059}
1060def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1061 let Inst{7} = lane{0};
1062}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001063
Evan Chengd2ca8132010-10-09 01:03:04 +00001064def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1065def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1066def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001067
Bob Wilson41315282010-03-20 20:39:53 +00001068// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001069def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1070 let Inst{7-6} = lane{1-0};
1071}
1072def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1073 let Inst{7} = lane{0};
1074}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001075
Evan Chengd2ca8132010-10-09 01:03:04 +00001076def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1077def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001078
Bob Wilsona1023642010-03-20 20:47:18 +00001079// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001080class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001081 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001083 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1085 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1086 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001087 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001088}
Bob Wilsona1023642010-03-20 20:47:18 +00001089
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001090def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1091 let Inst{7-5} = lane{2-0};
1092}
1093def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1094 let Inst{7-6} = lane{1-0};
1095}
1096def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1097 let Inst{7} = lane{0};
1098}
Bob Wilsona1023642010-03-20 20:47:18 +00001099
Evan Chengd2ca8132010-10-09 01:03:04 +00001100def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1101def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1102def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001103
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001104def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1105 let Inst{7-6} = lane{1-0};
1106}
1107def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1108 let Inst{7} = lane{0};
1109}
Bob Wilsona1023642010-03-20 20:47:18 +00001110
Evan Chengd2ca8132010-10-09 01:03:04 +00001111def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1112def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001113
Bob Wilson243fcc52009-09-01 04:26:28 +00001114// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001115class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001116 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001118 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001120 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001121 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001122 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilson243fcc52009-09-01 04:26:28 +00001124
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001125def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1126 let Inst{7-5} = lane{2-0};
1127}
1128def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1129 let Inst{7-6} = lane{1-0};
1130}
1131def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1132 let Inst{7} = lane{0};
1133}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001134
Evan Cheng84f69e82010-10-09 01:45:34 +00001135def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1136def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1137def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001138
Bob Wilson41315282010-03-20 20:39:53 +00001139// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001140def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1141 let Inst{7-6} = lane{1-0};
1142}
1143def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1144 let Inst{7} = lane{0};
1145}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001146
Evan Cheng84f69e82010-10-09 01:45:34 +00001147def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1148def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001149
Bob Wilsona1023642010-03-20 20:47:18 +00001150// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001151class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001152 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001153 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001154 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001155 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001156 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1158 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001159 []> {
1160 let DecoderMethod = "DecodeVLD3LN";
1161}
Bob Wilsona1023642010-03-20 20:47:18 +00001162
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001163def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1164 let Inst{7-5} = lane{2-0};
1165}
1166def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1167 let Inst{7-6} = lane{1-0};
1168}
1169def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001170 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001171}
Bob Wilsona1023642010-03-20 20:47:18 +00001172
Evan Cheng84f69e82010-10-09 01:45:34 +00001173def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1174def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1175def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001176
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001177def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1178 let Inst{7-6} = lane{1-0};
1179}
1180def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001181 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001182}
Bob Wilsona1023642010-03-20 20:47:18 +00001183
Evan Cheng84f69e82010-10-09 01:45:34 +00001184def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1185def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001186
Bob Wilson243fcc52009-09-01 04:26:28 +00001187// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001188class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001189 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001190 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001191 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001192 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001193 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001194 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001195 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001196 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001197 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001198}
Bob Wilson243fcc52009-09-01 04:26:28 +00001199
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001200def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1201 let Inst{7-5} = lane{2-0};
1202}
1203def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1204 let Inst{7-6} = lane{1-0};
1205}
1206def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001207 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001208 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001209}
Bob Wilson62e053e2009-10-08 22:53:57 +00001210
Evan Cheng10dc63f2010-10-09 04:07:58 +00001211def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1212def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1213def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001214
Bob Wilson41315282010-03-20 20:39:53 +00001215// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001216def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1217 let Inst{7-6} = lane{1-0};
1218}
1219def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001220 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001221 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001222}
Bob Wilson62e053e2009-10-08 22:53:57 +00001223
Evan Cheng10dc63f2010-10-09 04:07:58 +00001224def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1225def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001226
Bob Wilsona1023642010-03-20 20:47:18 +00001227// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001228class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001229 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001230 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001232 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001233 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001234"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1235"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001236 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001238 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001239}
Bob Wilsona1023642010-03-20 20:47:18 +00001240
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001241def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1242 let Inst{7-5} = lane{2-0};
1243}
1244def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1245 let Inst{7-6} = lane{1-0};
1246}
1247def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001248 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001250}
Bob Wilsona1023642010-03-20 20:47:18 +00001251
Evan Cheng10dc63f2010-10-09 04:07:58 +00001252def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1253def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1254def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001255
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001256def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1257 let Inst{7-6} = lane{1-0};
1258}
1259def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001260 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001262}
Bob Wilsona1023642010-03-20 20:47:18 +00001263
Evan Cheng10dc63f2010-10-09 04:07:58 +00001264def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1265def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001266
Bob Wilson2a0e9742010-11-27 06:35:16 +00001267} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1268
Bob Wilsonb07c1712009-10-07 21:53:04 +00001269// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001270class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001271 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1272 (ins addrmode6dup:$Rn),
1273 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1274 [(set VecListOneDAllLanes:$Vd,
1275 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001276 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001277 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001278 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001279}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001280def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1281def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1282def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001283
Bob Wilson746fa172010-12-10 22:13:32 +00001284def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1285 (VLD1DUPd32 addrmode6:$addr)>;
Bob Wilson746fa172010-12-10 22:13:32 +00001286
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001287class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
1288 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListDPairAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001289 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001290 "vld1", Dt, "$Vd, $Rn", "",
1291 [(set VecListDPairAllLanes:$Vd,
1292 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001293 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001294 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001296}
1297
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001298def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
1299def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
1300def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001301
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001302def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1303 (VLD1DUPq32 addrmode6:$addr)>;
1304
1305let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001306// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001307multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1308 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1309 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1310 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1311 "vld1", Dt, "$Vd, $Rn!",
1312 "$Rn.addr = $wb", []> {
1313 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1314 let Inst{4} = Rn{4};
1315 let DecoderMethod = "DecodeVLD1DupInstruction";
1316 let AsmMatchConverter = "cvtVLDwbFixed";
1317 }
1318 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1319 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1320 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1321 "vld1", Dt, "$Vd, $Rn, $Rm",
1322 "$Rn.addr = $wb", []> {
1323 let Inst{4} = Rn{4};
1324 let DecoderMethod = "DecodeVLD1DupInstruction";
1325 let AsmMatchConverter = "cvtVLDwbRegister";
1326 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001327}
Jim Grosbach096334e2011-11-30 19:35:44 +00001328multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1329 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001330 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001331 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1332 "vld1", Dt, "$Vd, $Rn!",
1333 "$Rn.addr = $wb", []> {
1334 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1335 let Inst{4} = Rn{4};
1336 let DecoderMethod = "DecodeVLD1DupInstruction";
1337 let AsmMatchConverter = "cvtVLDwbFixed";
1338 }
1339 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001340 (outs VecListDPairAllLanes:$Vd, GPR:$wb),
Jim Grosbach096334e2011-11-30 19:35:44 +00001341 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1342 "vld1", Dt, "$Vd, $Rn, $Rm",
1343 "$Rn.addr = $wb", []> {
1344 let Inst{4} = Rn{4};
1345 let DecoderMethod = "DecodeVLD1DupInstruction";
1346 let AsmMatchConverter = "cvtVLDwbRegister";
1347 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001348}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001349
Jim Grosbach096334e2011-11-30 19:35:44 +00001350defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1351defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1352defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001353
Jim Grosbach096334e2011-11-30 19:35:44 +00001354defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1355defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1356defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001357
Bob Wilsonb07c1712009-10-07 21:53:04 +00001358// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001359class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1360 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001361 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001362 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001363 let Rm = 0b1111;
1364 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001365 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001366}
1367
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001368def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListDPairAllLanes>;
1369def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListDPairAllLanes>;
1370def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001371
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001372// ...with double-spaced registers
1373def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListDPairSpacedAllLanes>;
1374def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1375def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001376
1377// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001378multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1379 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1380 (outs VdTy:$Vd, GPR:$wb),
1381 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1382 "vld2", Dt, "$Vd, $Rn!",
1383 "$Rn.addr = $wb", []> {
1384 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1385 let Inst{4} = Rn{4};
1386 let DecoderMethod = "DecodeVLD2DupInstruction";
1387 let AsmMatchConverter = "cvtVLDwbFixed";
1388 }
1389 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1390 (outs VdTy:$Vd, GPR:$wb),
1391 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1392 "vld2", Dt, "$Vd, $Rn, $Rm",
1393 "$Rn.addr = $wb", []> {
1394 let Inst{4} = Rn{4};
1395 let DecoderMethod = "DecodeVLD2DupInstruction";
1396 let AsmMatchConverter = "cvtVLDwbRegister";
1397 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001398}
1399
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001400defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListDPairAllLanes>;
1401defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListDPairAllLanes>;
1402defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListDPairAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001403
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001404defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListDPairSpacedAllLanes>;
1405defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListDPairSpacedAllLanes>;
1406defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListDPairSpacedAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001407
Bob Wilsonb07c1712009-10-07 21:53:04 +00001408// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001409class VLD3DUP<bits<4> op7_4, string Dt>
1410 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001411 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001412 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1413 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001414 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001415 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001416}
1417
1418def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1419def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1420def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1421
1422def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1423def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1424def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1425
1426// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001427def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1428def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1429def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001430
1431// ...with address register writeback:
1432class VLD3DUPWB<bits<4> op7_4, string Dt>
1433 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001434 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001435 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1436 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001437 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001439}
1440
1441def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1442def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1443def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1444
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001445def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1446def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1447def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001448
1449def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1450def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1451def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1452
Bob Wilsonb07c1712009-10-07 21:53:04 +00001453// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001454class VLD4DUP<bits<4> op7_4, string Dt>
1455 : NLdSt<1, 0b10, 0b1111, op7_4,
1456 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001457 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001458 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1459 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001460 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001462}
1463
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001464def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1465def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1466def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001467
1468def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1469def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1470def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1471
1472// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001473def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1474def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1475def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001476
1477// ...with address register writeback:
1478class VLD4DUPWB<bits<4> op7_4, string Dt>
1479 : NLdSt<1, 0b10, 0b1111, op7_4,
1480 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001481 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001482 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001483 "$Rn.addr = $wb", []> {
1484 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001485 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001486}
1487
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001488def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1489def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1490def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1491
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001492def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1493def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1494def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001495
1496def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1497def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1498def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1499
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001500} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001501
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001502let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001503
Bob Wilson709d5922010-08-25 23:27:42 +00001504// Classes for VST* pseudo-instructions with multi-register operands.
1505// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001506class VSTQPseudo<InstrItinClass itin>
1507 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1508class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001509 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001510 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001511 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001512class VSTQWBfixedPseudo<InstrItinClass itin>
1513 : PseudoNLdSt<(outs GPR:$wb),
1514 (ins addrmode6:$addr, QPR:$src), itin,
1515 "$addr.addr = $wb">;
1516class VSTQWBregisterPseudo<InstrItinClass itin>
1517 : PseudoNLdSt<(outs GPR:$wb),
1518 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1519 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001520class VSTQQPseudo<InstrItinClass itin>
1521 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1522class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001523 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001524 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001525 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001526class VSTQQWBfixedPseudo<InstrItinClass itin>
1527 : PseudoNLdSt<(outs GPR:$wb),
1528 (ins addrmode6:$addr, QQPR:$src), itin,
1529 "$addr.addr = $wb">;
1530class VSTQQWBregisterPseudo<InstrItinClass itin>
1531 : PseudoNLdSt<(outs GPR:$wb),
1532 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1533 "$addr.addr = $wb">;
1534
Bob Wilson7de68142011-02-07 17:43:15 +00001535class VSTQQQQPseudo<InstrItinClass itin>
1536 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001537class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001538 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001539 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001540 "$addr.addr = $wb">;
1541
Bob Wilson11d98992010-03-23 06:20:33 +00001542// VST1 : Vector Store (multiple single elements)
1543class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001544 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1545 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001546 let Rm = 0b1111;
1547 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001548 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001549}
Bob Wilson11d98992010-03-23 06:20:33 +00001550class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +00001551 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd),
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001552 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 let Rm = 0b1111;
1554 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001555 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001556}
Bob Wilson11d98992010-03-23 06:20:33 +00001557
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001558def VST1d8 : VST1D<{0,0,0,?}, "8">;
1559def VST1d16 : VST1D<{0,1,0,?}, "16">;
1560def VST1d32 : VST1D<{1,0,0,?}, "32">;
1561def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001562
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001563def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1564def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1565def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1566def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001567
Bob Wilson25eb5012010-03-20 20:54:36 +00001568// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001569multiclass VST1DWB<bits<4> op7_4, string Dt> {
1570 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1571 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1572 "vst1", Dt, "$Vd, $Rn!",
1573 "$Rn.addr = $wb", []> {
1574 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1575 let Inst{4} = Rn{4};
1576 let DecoderMethod = "DecodeVSTInstruction";
1577 let AsmMatchConverter = "cvtVSTwbFixed";
1578 }
1579 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1580 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1581 IIC_VLD1u,
1582 "vst1", Dt, "$Vd, $Rn, $Rm",
1583 "$Rn.addr = $wb", []> {
1584 let Inst{4} = Rn{4};
1585 let DecoderMethod = "DecodeVSTInstruction";
1586 let AsmMatchConverter = "cvtVSTwbRegister";
1587 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001588}
Jim Grosbach4334e032011-10-31 21:50:31 +00001589multiclass VST1QWB<bits<4> op7_4, string Dt> {
1590 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001591 (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u,
Jim Grosbach4334e032011-10-31 21:50:31 +00001592 "vst1", Dt, "$Vd, $Rn!",
1593 "$Rn.addr = $wb", []> {
1594 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1595 let Inst{5-4} = Rn{5-4};
1596 let DecoderMethod = "DecodeVSTInstruction";
1597 let AsmMatchConverter = "cvtVSTwbFixed";
1598 }
1599 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001600 (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd),
Jim Grosbach4334e032011-10-31 21:50:31 +00001601 IIC_VLD1x2u,
1602 "vst1", Dt, "$Vd, $Rn, $Rm",
1603 "$Rn.addr = $wb", []> {
1604 let Inst{5-4} = Rn{5-4};
1605 let DecoderMethod = "DecodeVSTInstruction";
1606 let AsmMatchConverter = "cvtVSTwbRegister";
1607 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001608}
Bob Wilson25eb5012010-03-20 20:54:36 +00001609
Jim Grosbach4334e032011-10-31 21:50:31 +00001610defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1611defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1612defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1613defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001614
Jim Grosbach4334e032011-10-31 21:50:31 +00001615defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1616defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1617defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1618defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001619
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001620// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001621class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001622 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001623 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1624 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001625 let Rm = 0b1111;
1626 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001628}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001629multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1630 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1631 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1632 "vst1", Dt, "$Vd, $Rn!",
1633 "$Rn.addr = $wb", []> {
1634 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1635 let Inst{5-4} = Rn{5-4};
1636 let DecoderMethod = "DecodeVSTInstruction";
1637 let AsmMatchConverter = "cvtVSTwbFixed";
1638 }
1639 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1640 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1641 IIC_VLD1x3u,
1642 "vst1", Dt, "$Vd, $Rn, $Rm",
1643 "$Rn.addr = $wb", []> {
1644 let Inst{5-4} = Rn{5-4};
1645 let DecoderMethod = "DecodeVSTInstruction";
1646 let AsmMatchConverter = "cvtVSTwbRegister";
1647 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001648}
Bob Wilson052ba452010-03-22 18:22:06 +00001649
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001650def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1651def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1652def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1653def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001654
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001655defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1656defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1657defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1658defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001659
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001660def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1661def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1662def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001663
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001664// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001665class VST1D4<bits<4> op7_4, string Dt>
1666 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001667 (ins addrmode6:$Rn, VecListFourD:$Vd),
1668 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001669 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001670 let Rm = 0b1111;
1671 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001672 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001673}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001674multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1675 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1676 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1677 "vst1", Dt, "$Vd, $Rn!",
1678 "$Rn.addr = $wb", []> {
1679 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1680 let Inst{5-4} = Rn{5-4};
1681 let DecoderMethod = "DecodeVSTInstruction";
1682 let AsmMatchConverter = "cvtVSTwbFixed";
1683 }
1684 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1685 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1686 IIC_VLD1x4u,
1687 "vst1", Dt, "$Vd, $Rn, $Rm",
1688 "$Rn.addr = $wb", []> {
1689 let Inst{5-4} = Rn{5-4};
1690 let DecoderMethod = "DecodeVSTInstruction";
1691 let AsmMatchConverter = "cvtVSTwbRegister";
1692 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001693}
Bob Wilson25eb5012010-03-20 20:54:36 +00001694
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001695def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1696def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1697def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1698def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001699
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001700defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1701defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1702defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1703defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001704
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001705def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1706def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1707def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001708
Bob Wilsonb36ec862009-08-06 18:47:44 +00001709// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001710class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1711 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001712 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001713 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001714 let Rm = 0b1111;
1715 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001716 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001717}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001718
Jim Grosbach28f08c92012-03-05 19:33:30 +00001719def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>;
1720def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>;
1721def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001722
Jim Grosbach20accfc2011-12-14 20:59:15 +00001723def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1724def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1725def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001726
Evan Cheng60ff8792010-10-11 22:03:18 +00001727def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1728def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1729def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001730
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001731// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001732multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1733 RegisterOperand VdTy> {
1734 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1735 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1736 "vst2", Dt, "$Vd, $Rn!",
1737 "$Rn.addr = $wb", []> {
1738 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001739 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001740 let DecoderMethod = "DecodeVSTInstruction";
1741 let AsmMatchConverter = "cvtVSTwbFixed";
1742 }
1743 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1744 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1745 "vst2", Dt, "$Vd, $Rn, $Rm",
1746 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001747 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001748 let DecoderMethod = "DecodeVSTInstruction";
1749 let AsmMatchConverter = "cvtVSTwbRegister";
1750 }
Owen Andersond2f37942010-11-02 21:16:58 +00001751}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001752multiclass VST2QWB<bits<4> op7_4, string Dt> {
1753 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1754 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1755 "vst2", Dt, "$Vd, $Rn!",
1756 "$Rn.addr = $wb", []> {
1757 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001758 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001759 let DecoderMethod = "DecodeVSTInstruction";
1760 let AsmMatchConverter = "cvtVSTwbFixed";
1761 }
1762 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1763 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1764 IIC_VLD1u,
1765 "vst2", Dt, "$Vd, $Rn, $Rm",
1766 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001767 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001768 let DecoderMethod = "DecodeVSTInstruction";
1769 let AsmMatchConverter = "cvtVSTwbRegister";
1770 }
Owen Andersond2f37942010-11-02 21:16:58 +00001771}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001772
Jim Grosbach28f08c92012-03-05 19:33:30 +00001773defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>;
1774defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>;
1775defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001776
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001777defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1778defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1779defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001780
Jim Grosbach6d567302012-01-20 19:16:00 +00001781def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1782def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1783def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1784def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1785def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1786def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001787
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001788// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +00001789def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>;
1790def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>;
1791def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>;
1792defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>;
1793defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>;
1794defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001795
Bob Wilsonb36ec862009-08-06 18:47:44 +00001796// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001797class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1798 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1800 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1801 let Rm = 0b1111;
1802 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001803 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001804}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001805
Owen Andersona1a45fd2010-11-02 21:47:03 +00001806def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1807def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1808def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001809
Evan Cheng60ff8792010-10-11 22:03:18 +00001810def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1811def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1812def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001813
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001814// ...with address register writeback:
1815class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1816 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001817 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001818 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001819 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1820 "$Rn.addr = $wb", []> {
1821 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001822 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001823}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001824
Owen Andersona1a45fd2010-11-02 21:47:03 +00001825def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1826def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1827def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001828
Evan Cheng60ff8792010-10-11 22:03:18 +00001829def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1830def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1831def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001832
Bob Wilson7de68142011-02-07 17:43:15 +00001833// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001834def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1835def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1836def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1837def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1838def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1839def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001840
Evan Cheng60ff8792010-10-11 22:03:18 +00001841def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1842def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1843def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001844
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001845// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001846def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1847def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1848def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1849
Evan Cheng60ff8792010-10-11 22:03:18 +00001850def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1851def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1852def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001853
Bob Wilsonb36ec862009-08-06 18:47:44 +00001854// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001855class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1856 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001857 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1858 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001859 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001860 let Rm = 0b1111;
1861 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001862 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001863}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001864
Owen Andersona1a45fd2010-11-02 21:47:03 +00001865def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1866def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1867def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001868
Evan Cheng60ff8792010-10-11 22:03:18 +00001869def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1870def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1871def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001872
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001873// ...with address register writeback:
1874class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1875 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001876 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001877 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1879 "$Rn.addr = $wb", []> {
1880 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001881 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001882}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001883
Owen Andersona1a45fd2010-11-02 21:47:03 +00001884def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1885def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1886def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001887
Evan Cheng60ff8792010-10-11 22:03:18 +00001888def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1889def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1890def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001891
Bob Wilson7de68142011-02-07 17:43:15 +00001892// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001893def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1894def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1895def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1896def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1897def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1898def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001899
Evan Cheng60ff8792010-10-11 22:03:18 +00001900def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1901def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1902def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001903
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001904// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001905def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1906def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1907def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1908
Evan Cheng60ff8792010-10-11 22:03:18 +00001909def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1910def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1911def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001912
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001913} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1914
Bob Wilson8466fa12010-09-13 23:01:35 +00001915// Classes for VST*LN pseudo-instructions with multi-register operands.
1916// These are expanded to real instructions after register allocation.
1917class VSTQLNPseudo<InstrItinClass itin>
1918 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1919 itin, "">;
1920class VSTQLNWBPseudo<InstrItinClass itin>
1921 : PseudoNLdSt<(outs GPR:$wb),
1922 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1923 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1924class VSTQQLNPseudo<InstrItinClass itin>
1925 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1926 itin, "">;
1927class VSTQQLNWBPseudo<InstrItinClass itin>
1928 : PseudoNLdSt<(outs GPR:$wb),
1929 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1930 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1931class VSTQQQQLNPseudo<InstrItinClass itin>
1932 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1933 itin, "">;
1934class VSTQQQQLNWBPseudo<InstrItinClass itin>
1935 : PseudoNLdSt<(outs GPR:$wb),
1936 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1937 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1938
Bob Wilsonb07c1712009-10-07 21:53:04 +00001939// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001940class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001941 PatFrag StoreOp, SDNode ExtractOp, Operand AddrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00001942 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001943 (ins AddrMode:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001944 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Richard Barton6e9d66c2012-03-28 10:18:11 +00001945 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), AddrMode:$Rn)]> {
Mon P Wang183c6272011-05-09 17:47:27 +00001946 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001947 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001948}
Bob Wilsond168cef2010-11-03 16:24:53 +00001949class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1950 : VSTQLNPseudo<IIC_VST1ln> {
1951 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1952 addrmode6:$addr)];
1953}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001954
Bob Wilsond168cef2010-11-03 16:24:53 +00001955def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001956 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001957 let Inst{7-5} = lane{2-0};
1958}
Bob Wilsond168cef2010-11-03 16:24:53 +00001959def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001960 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00001961 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001962 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001963}
Mon P Wang183c6272011-05-09 17:47:27 +00001964
Richard Barton6e9d66c2012-03-28 10:18:11 +00001965def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt,
1966 addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00001967 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001968 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001969}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001970
Bob Wilsond168cef2010-11-03 16:24:53 +00001971def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1972def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1973def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001974
Bob Wilson746fa172010-12-10 22:13:32 +00001975def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1976 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1977def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1978 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1979
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001980// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001981class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001982 PatFrag StoreOp, SDNode ExtractOp, Operand AdrMode>
Owen Andersone95c9462010-11-02 21:54:45 +00001983 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001984 (ins AdrMode:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001985 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001986 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001987 "$Rn.addr = $wb",
1988 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Richard Barton6e9d66c2012-03-28 10:18:11 +00001989 AdrMode:$Rn, am6offset:$Rm))]> {
Owen Anderson7a2e1772011-08-15 18:44:44 +00001990 let DecoderMethod = "DecodeVST1LN";
1991}
Bob Wilsonda525062011-02-25 06:42:42 +00001992class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1993 : VSTQLNWBPseudo<IIC_VST1lnu> {
1994 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1995 addrmode6:$addr, am6offset:$offset))];
1996}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001997
Bob Wilsonda525062011-02-25 06:42:42 +00001998def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
Richard Barton6e9d66c2012-03-28 10:18:11 +00001999 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002000 let Inst{7-5} = lane{2-0};
2001}
Bob Wilsonda525062011-02-25 06:42:42 +00002002def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002003 NEONvgetlaneu, addrmode6> {
Owen Andersone95c9462010-11-02 21:54:45 +00002004 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002005 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002006}
Bob Wilsonda525062011-02-25 06:42:42 +00002007def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
Richard Barton6e9d66c2012-03-28 10:18:11 +00002008 extractelt, addrmode6oneL32> {
Owen Andersone95c9462010-11-02 21:54:45 +00002009 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002010 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002011}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002012
Bob Wilsonda525062011-02-25 06:42:42 +00002013def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2014def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2015def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2016
2017let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002018
Bob Wilson8a3198b2009-09-01 18:51:56 +00002019// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002020class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002021 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002022 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2023 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002024 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002025 let Rm = 0b1111;
2026 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002027 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002028}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002029
Owen Andersonb20594f2010-11-02 22:18:18 +00002030def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2031 let Inst{7-5} = lane{2-0};
2032}
2033def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2034 let Inst{7-6} = lane{1-0};
2035}
2036def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2037 let Inst{7} = lane{0};
2038}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002039
Evan Cheng60ff8792010-10-11 22:03:18 +00002040def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2041def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2042def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002043
Bob Wilson41315282010-03-20 20:39:53 +00002044// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002045def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2046 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002047 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002048}
2049def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2050 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002051 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002052}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002053
Evan Cheng60ff8792010-10-11 22:03:18 +00002054def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2055def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002056
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002057// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002058class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002059 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002060 (ins addrmode6:$Rn, am6offset:$Rm,
2061 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2062 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2063 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002064 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002065 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002066}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002067
Owen Andersonb20594f2010-11-02 22:18:18 +00002068def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2069 let Inst{7-5} = lane{2-0};
2070}
2071def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2072 let Inst{7-6} = lane{1-0};
2073}
2074def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2075 let Inst{7} = lane{0};
2076}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002077
Evan Cheng60ff8792010-10-11 22:03:18 +00002078def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2079def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2080def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002081
Owen Andersonb20594f2010-11-02 22:18:18 +00002082def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2083 let Inst{7-6} = lane{1-0};
2084}
2085def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2086 let Inst{7} = lane{0};
2087}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002088
Evan Cheng60ff8792010-10-11 22:03:18 +00002089def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2090def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002091
Bob Wilson8a3198b2009-09-01 18:51:56 +00002092// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002093class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002094 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002095 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002096 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002097 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2098 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002099 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002100}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002101
Owen Andersonb20594f2010-11-02 22:18:18 +00002102def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2103 let Inst{7-5} = lane{2-0};
2104}
2105def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2106 let Inst{7-6} = lane{1-0};
2107}
2108def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2109 let Inst{7} = lane{0};
2110}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002111
Evan Cheng60ff8792010-10-11 22:03:18 +00002112def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2113def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2114def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002115
Bob Wilson41315282010-03-20 20:39:53 +00002116// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002117def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2118 let Inst{7-6} = lane{1-0};
2119}
2120def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2121 let Inst{7} = lane{0};
2122}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002123
Evan Cheng60ff8792010-10-11 22:03:18 +00002124def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2125def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002126
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002127// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002128class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002129 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002130 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002131 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002132 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002133 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002134 "$Rn.addr = $wb", []> {
2135 let DecoderMethod = "DecodeVST3LN";
2136}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002137
Owen Andersonb20594f2010-11-02 22:18:18 +00002138def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2139 let Inst{7-5} = lane{2-0};
2140}
2141def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2142 let Inst{7-6} = lane{1-0};
2143}
2144def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2145 let Inst{7} = lane{0};
2146}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002147
Evan Cheng60ff8792010-10-11 22:03:18 +00002148def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2149def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2150def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002151
Owen Andersonb20594f2010-11-02 22:18:18 +00002152def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2153 let Inst{7-6} = lane{1-0};
2154}
2155def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2156 let Inst{7} = lane{0};
2157}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002158
Evan Cheng60ff8792010-10-11 22:03:18 +00002159def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2160def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002161
Bob Wilson8a3198b2009-09-01 18:51:56 +00002162// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002163class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002164 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002165 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002166 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002167 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002168 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002169 let Rm = 0b1111;
2170 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002171 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002172}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002173
Owen Andersonb20594f2010-11-02 22:18:18 +00002174def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2175 let Inst{7-5} = lane{2-0};
2176}
2177def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2178 let Inst{7-6} = lane{1-0};
2179}
2180def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2181 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002182 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002183}
Bob Wilson56311392009-10-09 00:01:36 +00002184
Evan Cheng60ff8792010-10-11 22:03:18 +00002185def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2186def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2187def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002188
Bob Wilson41315282010-03-20 20:39:53 +00002189// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002190def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2191 let Inst{7-6} = lane{1-0};
2192}
2193def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2194 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002195 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002196}
Bob Wilson56311392009-10-09 00:01:36 +00002197
Evan Cheng60ff8792010-10-11 22:03:18 +00002198def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2199def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002200
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002201// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002202class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002203 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002204 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002205 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002206 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002207 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2208 "$Rn.addr = $wb", []> {
2209 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002210 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002211}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002212
Owen Andersonb20594f2010-11-02 22:18:18 +00002213def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2214 let Inst{7-5} = lane{2-0};
2215}
2216def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2217 let Inst{7-6} = lane{1-0};
2218}
2219def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2220 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002221 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002222}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002223
Evan Cheng60ff8792010-10-11 22:03:18 +00002224def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2225def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2226def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002227
Owen Andersonb20594f2010-11-02 22:18:18 +00002228def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2229 let Inst{7-6} = lane{1-0};
2230}
2231def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2232 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002233 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002234}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002235
Evan Cheng60ff8792010-10-11 22:03:18 +00002236def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2237def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002238
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002239} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002240
Bob Wilson205a5ca2009-07-08 18:11:30 +00002241
Bob Wilson5bafff32009-06-22 23:27:02 +00002242//===----------------------------------------------------------------------===//
2243// NEON pattern fragments
2244//===----------------------------------------------------------------------===//
2245
2246// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002247def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002248 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2249 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002250}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002251def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002252 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2253 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002254}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002255def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002256 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2257 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002259def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002260 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2261 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002262}]>;
2263
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002264// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002265def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002266 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2267 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002268}]>;
2269
Bob Wilson5bafff32009-06-22 23:27:02 +00002270// Translate lane numbers from Q registers to D subregs.
2271def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002273}]>;
2274def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002276}]>;
2277def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002279}]>;
2280
2281//===----------------------------------------------------------------------===//
2282// Instruction Classes
2283//===----------------------------------------------------------------------===//
2284
Bob Wilson4711d5c2010-12-13 23:02:37 +00002285// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002286class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002287 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2288 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2290 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2291 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002292class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002293 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2294 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002295 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2296 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2297 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298
Bob Wilson69bfbd62010-02-17 22:42:54 +00002299// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002300class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002301 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002302 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002304 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2305 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2306 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002308 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002310 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002311 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2312 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2313 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314
Bob Wilson973a0742010-08-30 20:02:30 +00002315// Narrow 2-register operations.
2316class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2317 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2318 InstrItinClass itin, string OpcodeStr, string Dt,
2319 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002320 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2321 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2322 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002323
Bob Wilson5bafff32009-06-22 23:27:02 +00002324// Narrow 2-register intrinsics.
2325class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2326 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002328 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002329 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2330 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2331 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002333// Long 2-register operations (currently only used for VMOVL).
2334class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2335 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2336 InstrItinClass itin, string OpcodeStr, string Dt,
2337 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002338 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2339 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2340 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
Bob Wilson04063562010-12-15 22:14:12 +00002342// Long 2-register intrinsics.
2343class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2344 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2345 InstrItinClass itin, string OpcodeStr, string Dt,
2346 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2347 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2348 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2349 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2350
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002351// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002352class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002354 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002355 OpcodeStr, Dt, "$Vd, $Vm",
2356 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002357class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002358 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002359 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2360 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2361 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002362
Bob Wilson4711d5c2010-12-13 23:02:37 +00002363// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002364class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002366 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002368 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2369 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2370 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002371 let isCommutable = Commutable;
2372}
2373// Same as N3VD but no data type.
2374class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2375 InstrItinClass itin, string OpcodeStr,
2376 ValueType ResTy, ValueType OpTy,
2377 SDNode OpNode, bit Commutable>
2378 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002379 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2380 OpcodeStr, "$Vd, $Vn, $Vm", "",
2381 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 let isCommutable = Commutable;
2383}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002384
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002385class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 InstrItinClass itin, string OpcodeStr, string Dt,
2387 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002388 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002389 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2390 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 [(set (Ty DPR:$Vd),
2392 (Ty (ShOp (Ty DPR:$Vn),
2393 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002394 let isCommutable = 0;
2395}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002396class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002398 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002399 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2400 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 [(set (Ty DPR:$Vd),
2402 (Ty (ShOp (Ty DPR:$Vn),
2403 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002404 let isCommutable = 0;
2405}
2406
Bob Wilson5bafff32009-06-22 23:27:02 +00002407class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002409 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002411 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2412 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2413 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002414 let isCommutable = Commutable;
2415}
2416class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2417 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002418 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002419 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002420 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2421 OpcodeStr, "$Vd, $Vn, $Vm", "",
2422 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 let isCommutable = Commutable;
2424}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002425class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002427 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002428 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002429 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2430 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002431 [(set (ResTy QPR:$Vd),
2432 (ResTy (ShOp (ResTy QPR:$Vn),
2433 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002434 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002435 let isCommutable = 0;
2436}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002437class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002439 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002440 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2441 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002442 [(set (ResTy QPR:$Vd),
2443 (ResTy (ShOp (ResTy QPR:$Vn),
2444 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002445 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002446 let isCommutable = 0;
2447}
Bob Wilson5bafff32009-06-22 23:27:02 +00002448
2449// Basic 3-register intrinsics, both double- and quad-register.
2450class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002451 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002452 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002453 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002454 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2455 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2456 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 let isCommutable = Commutable;
2458}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002459class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002460 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002461 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002462 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2463 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002464 [(set (Ty DPR:$Vd),
2465 (Ty (IntOp (Ty DPR:$Vn),
2466 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002467 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002468 let isCommutable = 0;
2469}
David Goodwin658ea602009-09-25 18:38:29 +00002470class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002472 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002473 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2474 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002475 [(set (Ty DPR:$Vd),
2476 (Ty (IntOp (Ty DPR:$Vn),
2477 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002478 let isCommutable = 0;
2479}
Owen Anderson3557d002010-10-26 20:56:57 +00002480class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2481 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002482 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002483 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2484 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2485 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2486 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002487 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002488}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002489
Bob Wilson5bafff32009-06-22 23:27:02 +00002490class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002491 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002492 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002493 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002494 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2495 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2496 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002497 let isCommutable = Commutable;
2498}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002499class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002500 string OpcodeStr, string Dt,
2501 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002502 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002503 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2504 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002505 [(set (ResTy QPR:$Vd),
2506 (ResTy (IntOp (ResTy QPR:$Vn),
2507 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002508 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002509 let isCommutable = 0;
2510}
David Goodwin658ea602009-09-25 18:38:29 +00002511class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 string OpcodeStr, string Dt,
2513 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002514 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002515 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2516 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 [(set (ResTy QPR:$Vd),
2518 (ResTy (IntOp (ResTy QPR:$Vn),
2519 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002520 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002521 let isCommutable = 0;
2522}
Owen Anderson3557d002010-10-26 20:56:57 +00002523class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2524 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002525 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002526 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2527 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2528 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2529 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002530 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002531}
Bob Wilson5bafff32009-06-22 23:27:02 +00002532
Bob Wilson4711d5c2010-12-13 23:02:37 +00002533// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002534class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002535 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002536 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002537 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002538 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2539 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2540 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2541 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2542
David Goodwin658ea602009-09-25 18:38:29 +00002543class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002545 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002546 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002547 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002548 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002549 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002550 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002551 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002552 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002553 (Ty (MulOp DPR:$Vn,
2554 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002555 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002556class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 string OpcodeStr, string Dt,
2558 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002559 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002560 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002561 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002562 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002563 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002564 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002565 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002566 (Ty (MulOp DPR:$Vn,
2567 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002568 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002569
Bob Wilson5bafff32009-06-22 23:27:02 +00002570class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002571 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002572 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002573 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002574 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2575 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2576 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2577 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002578class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002580 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002581 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002583 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002584 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002585 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002586 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002587 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002588 (ResTy (MulOp QPR:$Vn,
2589 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002590 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002591class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 string OpcodeStr, string Dt,
2593 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002594 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002595 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002596 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002597 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002598 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002599 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002600 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002601 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002602 (ResTy (MulOp QPR:$Vn,
2603 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002604 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002606// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2607class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2608 InstrItinClass itin, string OpcodeStr, string Dt,
2609 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2610 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002611 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2612 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2613 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2614 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002615class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2616 InstrItinClass itin, string OpcodeStr, string Dt,
2617 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2618 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002619 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2620 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2621 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2622 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002623
Bob Wilson5bafff32009-06-22 23:27:02 +00002624// Neon 3-argument intrinsics, both double- and quad-register.
2625// The destination register is also used as the first source operand register.
2626class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002628 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002630 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2631 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2632 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2633 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002634class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002636 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002638 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2639 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2640 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2641 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002642
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002643// Long Multiply-Add/Sub operations.
2644class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2645 InstrItinClass itin, string OpcodeStr, string Dt,
2646 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2647 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002648 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2649 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2650 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2651 (TyQ (MulOp (TyD DPR:$Vn),
2652 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002653class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2654 InstrItinClass itin, string OpcodeStr, string Dt,
2655 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002656 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002657 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002658 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002659 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002660 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002661 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002662 (TyQ (MulOp (TyD DPR:$Vn),
2663 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002664 imm:$lane))))))]>;
2665class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2666 InstrItinClass itin, string OpcodeStr, string Dt,
2667 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002668 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002669 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002670 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002671 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002672 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002673 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002674 (TyQ (MulOp (TyD DPR:$Vn),
2675 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002676 imm:$lane))))))]>;
2677
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002678// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2679class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2680 InstrItinClass itin, string OpcodeStr, string Dt,
2681 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2682 SDNode OpNode>
2683 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002684 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2685 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2686 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2687 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2688 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002689
Bob Wilson5bafff32009-06-22 23:27:02 +00002690// Neon Long 3-argument intrinsic. The destination register is
2691// a quad-register and is also used as the first source operand register.
2692class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002693 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002694 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002696 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2697 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2698 [(set QPR:$Vd,
2699 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002700class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002701 string OpcodeStr, string Dt,
2702 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002703 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002704 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002705 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002706 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002707 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002708 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002709 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002710 (OpTy DPR:$Vn),
2711 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002712 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002713class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2714 InstrItinClass itin, string OpcodeStr, string Dt,
2715 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002716 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002717 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002718 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002719 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002720 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002721 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002722 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002723 (OpTy DPR:$Vn),
2724 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002725 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002726
Bob Wilson5bafff32009-06-22 23:27:02 +00002727// Narrowing 3-register intrinsics.
2728class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002729 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002730 Intrinsic IntOp, bit Commutable>
2731 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002732 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2733 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2734 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 let isCommutable = Commutable;
2736}
2737
Bob Wilson04d6c282010-08-29 05:57:34 +00002738// Long 3-register operations.
2739class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2740 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002741 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2742 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002743 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2744 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2745 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002746 let isCommutable = Commutable;
2747}
2748class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2749 InstrItinClass itin, string OpcodeStr, string Dt,
2750 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002751 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002752 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2753 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002754 [(set QPR:$Vd,
2755 (TyQ (OpNode (TyD DPR:$Vn),
2756 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002757class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2758 InstrItinClass itin, string OpcodeStr, string Dt,
2759 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002760 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002761 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2762 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002763 [(set QPR:$Vd,
2764 (TyQ (OpNode (TyD DPR:$Vn),
2765 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002766
2767// Long 3-register operations with explicitly extended operands.
2768class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2769 InstrItinClass itin, string OpcodeStr, string Dt,
2770 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2771 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002772 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002773 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2774 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2775 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2776 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002777 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002778}
2779
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002780// Long 3-register intrinsics with explicit extend (VABDL).
2781class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2782 InstrItinClass itin, string OpcodeStr, string Dt,
2783 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2784 bit Commutable>
2785 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002786 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2787 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2788 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2789 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002790 let isCommutable = Commutable;
2791}
2792
Bob Wilson5bafff32009-06-22 23:27:02 +00002793// Long 3-register intrinsics.
2794class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 InstrItinClass itin, string OpcodeStr, string Dt,
2796 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002798 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2799 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2800 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002801 let isCommutable = Commutable;
2802}
David Goodwin658ea602009-09-25 18:38:29 +00002803class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002804 string OpcodeStr, string Dt,
2805 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002806 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002807 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2808 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002809 [(set (ResTy QPR:$Vd),
2810 (ResTy (IntOp (OpTy DPR:$Vn),
2811 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002812 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002813class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2814 InstrItinClass itin, string OpcodeStr, string Dt,
2815 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002816 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002817 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2818 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002819 [(set (ResTy QPR:$Vd),
2820 (ResTy (IntOp (OpTy DPR:$Vn),
2821 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002822 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002823
Bob Wilson04d6c282010-08-29 05:57:34 +00002824// Wide 3-register operations.
2825class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2826 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2827 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002828 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002829 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2830 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2831 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2832 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 let isCommutable = Commutable;
2834}
2835
2836// Pairwise long 2-register intrinsics, both double- and quad-register.
2837class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002838 bits<2> op17_16, bits<5> op11_7, bit op4,
2839 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002841 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2842 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2843 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 bits<2> op17_16, bits<5> op11_7, bit op4,
2846 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002847 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002848 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2849 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2850 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002851
2852// Pairwise long 2-register accumulate intrinsics,
2853// both double- and quad-register.
2854// The destination register is also used as the first source operand register.
2855class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002856 bits<2> op17_16, bits<5> op11_7, bit op4,
2857 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002858 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2859 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002860 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2861 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2862 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 bits<2> op17_16, bits<5> op11_7, bit op4,
2865 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2867 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002868 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2869 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2870 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871
2872// Shift by immediate,
2873// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002874class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002875 Format f, InstrItinClass itin, Operand ImmTy,
2876 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002877 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002878 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002879 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2880 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002881class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002882 Format f, InstrItinClass itin, Operand ImmTy,
2883 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002884 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002885 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002886 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2887 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888
Johnny Chen6c8648b2010-03-17 23:26:50 +00002889// Long shift by immediate.
2890class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2891 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002892 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002893 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002894 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002895 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2896 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002897 (i32 imm:$SIMM))))]>;
2898
Bob Wilson5bafff32009-06-22 23:27:02 +00002899// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002900class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002901 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002902 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002903 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002904 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002905 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2906 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 (i32 imm:$SIMM))))]>;
2908
2909// Shift right by immediate and accumulate,
2910// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002911class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002912 Operand ImmTy, string OpcodeStr, string Dt,
2913 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002914 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002915 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002916 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2917 [(set DPR:$Vd, (Ty (add DPR:$src1,
2918 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002919class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002920 Operand ImmTy, string OpcodeStr, string Dt,
2921 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002922 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002923 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002924 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2925 [(set QPR:$Vd, (Ty (add QPR:$src1,
2926 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002927
2928// Shift by immediate and insert,
2929// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002930class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002931 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2932 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002933 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002934 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002935 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2936 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002937class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002938 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2939 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002940 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002941 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002942 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2943 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002944
2945// Convert, with fractional bits immediate,
2946// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002947class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002948 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002949 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002950 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002951 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2952 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2953 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002954class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002956 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002957 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002958 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2959 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2960 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002961
2962//===----------------------------------------------------------------------===//
2963// Multiclasses
2964//===----------------------------------------------------------------------===//
2965
Bob Wilson916ac5b2009-10-03 04:44:16 +00002966// Abbreviations used in multiclass suffixes:
2967// Q = quarter int (8 bit) elements
2968// H = half int (16 bit) elements
2969// S = single int (32 bit) elements
2970// D = double int (64 bit) elements
2971
Bob Wilson094dd802010-12-18 00:42:58 +00002972// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002973
Bob Wilson094dd802010-12-18 00:42:58 +00002974// Neon 2-register comparisons.
2975// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002976multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2977 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002978 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002979 // 64-bit vector types.
2980 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002981 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002982 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002983 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002984 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002985 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002986 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002987 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002988 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002989 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002990 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002991 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002992 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002993 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002994 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002995 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002996 let Inst{10} = 1; // overwrite F = 1
2997 }
2998
2999 // 128-bit vector types.
3000 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003001 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003002 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003003 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003004 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003005 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003006 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003007 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003008 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003009 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003010 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003011 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003012 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003013 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003014 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003015 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003016 let Inst{10} = 1; // overwrite F = 1
3017 }
3018}
3019
Bob Wilson094dd802010-12-18 00:42:58 +00003020
3021// Neon 2-register vector intrinsics,
3022// element sizes of 8, 16 and 32 bits:
3023multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3024 bits<5> op11_7, bit op4,
3025 InstrItinClass itinD, InstrItinClass itinQ,
3026 string OpcodeStr, string Dt, Intrinsic IntOp> {
3027 // 64-bit vector types.
3028 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3029 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3030 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3031 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3032 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3033 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3034
3035 // 128-bit vector types.
3036 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3037 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3038 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3039 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3040 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3041 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3042}
3043
3044
3045// Neon Narrowing 2-register vector operations,
3046// source operand element sizes of 16, 32 and 64 bits:
3047multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3048 bits<5> op11_7, bit op6, bit op4,
3049 InstrItinClass itin, string OpcodeStr, string Dt,
3050 SDNode OpNode> {
3051 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3052 itin, OpcodeStr, !strconcat(Dt, "16"),
3053 v8i8, v8i16, OpNode>;
3054 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3055 itin, OpcodeStr, !strconcat(Dt, "32"),
3056 v4i16, v4i32, OpNode>;
3057 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3058 itin, OpcodeStr, !strconcat(Dt, "64"),
3059 v2i32, v2i64, OpNode>;
3060}
3061
3062// Neon Narrowing 2-register vector intrinsics,
3063// source operand element sizes of 16, 32 and 64 bits:
3064multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3065 bits<5> op11_7, bit op6, bit op4,
3066 InstrItinClass itin, string OpcodeStr, string Dt,
3067 Intrinsic IntOp> {
3068 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3069 itin, OpcodeStr, !strconcat(Dt, "16"),
3070 v8i8, v8i16, IntOp>;
3071 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3072 itin, OpcodeStr, !strconcat(Dt, "32"),
3073 v4i16, v4i32, IntOp>;
3074 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3075 itin, OpcodeStr, !strconcat(Dt, "64"),
3076 v2i32, v2i64, IntOp>;
3077}
3078
3079
3080// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3081// source operand element sizes of 16, 32 and 64 bits:
3082multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3083 string OpcodeStr, string Dt, SDNode OpNode> {
3084 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3085 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3086 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3087 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3088 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3089 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3090}
3091
3092
Bob Wilson5bafff32009-06-22 23:27:02 +00003093// Neon 3-register vector operations.
3094
3095// First with only element sizes of 8, 16 and 32 bits:
3096multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003097 InstrItinClass itinD16, InstrItinClass itinD32,
3098 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 string OpcodeStr, string Dt,
3100 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003101 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003102 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt, "8"),
3104 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003105 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003106 OpcodeStr, !strconcat(Dt, "16"),
3107 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003108 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003109 OpcodeStr, !strconcat(Dt, "32"),
3110 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003111
3112 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003113 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003114 OpcodeStr, !strconcat(Dt, "8"),
3115 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003116 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003117 OpcodeStr, !strconcat(Dt, "16"),
3118 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003119 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003120 OpcodeStr, !strconcat(Dt, "32"),
3121 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003122}
3123
Jim Grosbach45755a72011-12-05 20:09:44 +00003124multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003125 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3126 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003127 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003128 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003129 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003130}
3131
Bob Wilson5bafff32009-06-22 23:27:02 +00003132// ....then also with element size 64 bits:
3133multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003134 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 string OpcodeStr, string Dt,
3136 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003137 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003139 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt, "64"),
3141 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003142 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 OpcodeStr, !strconcat(Dt, "64"),
3144 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145}
3146
3147
Bob Wilson5bafff32009-06-22 23:27:02 +00003148// Neon 3-register vector intrinsics.
3149
3150// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003151multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003152 InstrItinClass itinD16, InstrItinClass itinD32,
3153 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003154 string OpcodeStr, string Dt,
3155 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003157 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003158 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003160 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003161 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 v2i32, v2i32, IntOp, Commutable>;
3163
3164 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003165 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003168 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003169 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 v4i32, v4i32, IntOp, Commutable>;
3171}
Owen Anderson3557d002010-10-26 20:56:57 +00003172multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3173 InstrItinClass itinD16, InstrItinClass itinD32,
3174 InstrItinClass itinQ16, InstrItinClass itinQ32,
3175 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003176 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003177 // 64-bit vector types.
3178 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3179 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003180 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003181 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3182 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003183 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003184
3185 // 128-bit vector types.
3186 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3187 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003188 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003189 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3190 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003191 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003192}
Bob Wilson5bafff32009-06-22 23:27:02 +00003193
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003194multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003195 InstrItinClass itinD16, InstrItinClass itinD32,
3196 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003198 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003200 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003202 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003203 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003204 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003206}
3207
Bob Wilson5bafff32009-06-22 23:27:02 +00003208// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003209multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003210 InstrItinClass itinD16, InstrItinClass itinD32,
3211 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 string OpcodeStr, string Dt,
3213 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003214 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003215 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003216 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003217 OpcodeStr, !strconcat(Dt, "8"),
3218 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003219 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, !strconcat(Dt, "8"),
3221 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003222}
Owen Anderson3557d002010-10-26 20:56:57 +00003223multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3224 InstrItinClass itinD16, InstrItinClass itinD32,
3225 InstrItinClass itinQ16, InstrItinClass itinQ32,
3226 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003227 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003228 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003229 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003230 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3231 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003232 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003233 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3234 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003235 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003236}
3237
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
3239// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003240multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003241 InstrItinClass itinD16, InstrItinClass itinD32,
3242 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003243 string OpcodeStr, string Dt,
3244 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003245 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003247 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003248 OpcodeStr, !strconcat(Dt, "64"),
3249 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003250 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003251 OpcodeStr, !strconcat(Dt, "64"),
3252 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003253}
Owen Anderson3557d002010-10-26 20:56:57 +00003254multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3255 InstrItinClass itinD16, InstrItinClass itinD32,
3256 InstrItinClass itinQ16, InstrItinClass itinQ32,
3257 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003258 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003259 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003260 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003261 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3262 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003263 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003264 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3265 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003266 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003267}
Bob Wilson5bafff32009-06-22 23:27:02 +00003268
Bob Wilson5bafff32009-06-22 23:27:02 +00003269// Neon Narrowing 3-register vector intrinsics,
3270// source operand element sizes of 16, 32 and 64 bits:
3271multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 string OpcodeStr, string Dt,
3273 Intrinsic IntOp, bit Commutable = 0> {
3274 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3275 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003276 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003277 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3278 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003279 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003280 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3281 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003282 v2i32, v2i64, IntOp, Commutable>;
3283}
3284
3285
Bob Wilson04d6c282010-08-29 05:57:34 +00003286// Neon Long 3-register vector operations.
3287
3288multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3289 InstrItinClass itin16, InstrItinClass itin32,
3290 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003291 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003292 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3293 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003294 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003295 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003296 OpcodeStr, !strconcat(Dt, "16"),
3297 v4i32, v4i16, OpNode, Commutable>;
3298 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3299 OpcodeStr, !strconcat(Dt, "32"),
3300 v2i64, v2i32, OpNode, Commutable>;
3301}
3302
3303multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3304 InstrItinClass itin, string OpcodeStr, string Dt,
3305 SDNode OpNode> {
3306 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3307 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3308 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3309 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3310}
3311
3312multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3313 InstrItinClass itin16, InstrItinClass itin32,
3314 string OpcodeStr, string Dt,
3315 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3316 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3317 OpcodeStr, !strconcat(Dt, "8"),
3318 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003319 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003320 OpcodeStr, !strconcat(Dt, "16"),
3321 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3322 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3323 OpcodeStr, !strconcat(Dt, "32"),
3324 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003325}
3326
Bob Wilson5bafff32009-06-22 23:27:02 +00003327// Neon Long 3-register vector intrinsics.
3328
3329// First with only element sizes of 16 and 32 bits:
3330multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003331 InstrItinClass itin16, InstrItinClass itin32,
3332 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003333 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003334 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 OpcodeStr, !strconcat(Dt, "16"),
3336 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003337 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003338 OpcodeStr, !strconcat(Dt, "32"),
3339 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003340}
3341
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003342multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 InstrItinClass itin, string OpcodeStr, string Dt,
3344 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003345 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003347 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003348 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003349}
3350
Bob Wilson5bafff32009-06-22 23:27:02 +00003351// ....then also with element size of 8 bits:
3352multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003353 InstrItinClass itin16, InstrItinClass itin32,
3354 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003355 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003356 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003357 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003358 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003359 OpcodeStr, !strconcat(Dt, "8"),
3360 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003361}
3362
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003363// ....with explicit extend (VABDL).
3364multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3365 InstrItinClass itin, string OpcodeStr, string Dt,
3366 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3367 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3368 OpcodeStr, !strconcat(Dt, "8"),
3369 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003370 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003371 OpcodeStr, !strconcat(Dt, "16"),
3372 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3373 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3374 OpcodeStr, !strconcat(Dt, "32"),
3375 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3376}
3377
Bob Wilson5bafff32009-06-22 23:27:02 +00003378
3379// Neon Wide 3-register vector intrinsics,
3380// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003381multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3382 string OpcodeStr, string Dt,
3383 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3384 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3385 OpcodeStr, !strconcat(Dt, "8"),
3386 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3387 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3388 OpcodeStr, !strconcat(Dt, "16"),
3389 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3390 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3391 OpcodeStr, !strconcat(Dt, "32"),
3392 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003393}
3394
3395
3396// Neon Multiply-Op vector operations,
3397// element sizes of 8, 16 and 32 bits:
3398multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003399 InstrItinClass itinD16, InstrItinClass itinD32,
3400 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003401 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003402 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003403 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003405 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003406 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003407 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003408 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003409
3410 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003411 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003413 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003415 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417}
3418
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003419multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003420 InstrItinClass itinD16, InstrItinClass itinD32,
3421 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003422 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003423 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003425 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003426 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003427 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003428 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3429 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003430 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003431 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3432 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003433}
Bob Wilson5bafff32009-06-22 23:27:02 +00003434
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003435// Neon Intrinsic-Op vector operations,
3436// element sizes of 8, 16 and 32 bits:
3437multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3438 InstrItinClass itinD, InstrItinClass itinQ,
3439 string OpcodeStr, string Dt, Intrinsic IntOp,
3440 SDNode OpNode> {
3441 // 64-bit vector types.
3442 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3443 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3444 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3445 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3446 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3447 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3448
3449 // 128-bit vector types.
3450 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3451 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3452 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3453 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3454 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3455 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3456}
3457
Bob Wilson5bafff32009-06-22 23:27:02 +00003458// Neon 3-argument intrinsics,
3459// element sizes of 8, 16 and 32 bits:
3460multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003461 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003462 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003464 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003465 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003466 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003467 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003468 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003469 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003470
3471 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003472 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003473 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003474 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003475 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003476 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003477 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003478}
3479
3480
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003481// Neon Long Multiply-Op vector operations,
3482// element sizes of 8, 16 and 32 bits:
3483multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3484 InstrItinClass itin16, InstrItinClass itin32,
3485 string OpcodeStr, string Dt, SDNode MulOp,
3486 SDNode OpNode> {
3487 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3488 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3489 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3490 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3491 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3492 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3493}
3494
3495multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3496 string Dt, SDNode MulOp, SDNode OpNode> {
3497 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3498 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3499 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3500 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3501}
3502
3503
Bob Wilson5bafff32009-06-22 23:27:02 +00003504// Neon Long 3-argument intrinsics.
3505
3506// First with only element sizes of 16 and 32 bits:
3507multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003508 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003509 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003510 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003511 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003512 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003514}
3515
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003516multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003518 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003520 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003521 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003522}
3523
Bob Wilson5bafff32009-06-22 23:27:02 +00003524// ....then also with element size of 8 bits:
3525multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003526 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003527 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003528 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3529 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003530 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003531}
3532
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003533// ....with explicit extend (VABAL).
3534multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3535 InstrItinClass itin, string OpcodeStr, string Dt,
3536 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3537 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3538 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3539 IntOp, ExtOp, OpNode>;
3540 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3541 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3542 IntOp, ExtOp, OpNode>;
3543 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3544 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3545 IntOp, ExtOp, OpNode>;
3546}
3547
Bob Wilson5bafff32009-06-22 23:27:02 +00003548
Bob Wilson5bafff32009-06-22 23:27:02 +00003549// Neon Pairwise long 2-register intrinsics,
3550// element sizes of 8, 16 and 32 bits:
3551multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3552 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003554 // 64-bit vector types.
3555 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003556 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003557 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003558 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003559 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003560 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003561
3562 // 128-bit vector types.
3563 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003564 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003565 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003567 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003568 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003569}
3570
3571
3572// Neon Pairwise long 2-register accumulate intrinsics,
3573// element sizes of 8, 16 and 32 bits:
3574multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3575 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003576 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003577 // 64-bit vector types.
3578 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003579 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003580 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003581 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003582 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003583 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003584
3585 // 128-bit vector types.
3586 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003587 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003588 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003590 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003591 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003592}
3593
3594
3595// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003596// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003597// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003598multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3599 InstrItinClass itin, string OpcodeStr, string Dt,
3600 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003601 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003602 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003603 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003604 let Inst{21-19} = 0b001; // imm6 = 001xxx
3605 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003606 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003607 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003608 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3609 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003610 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003611 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003612 let Inst{21} = 0b1; // imm6 = 1xxxxx
3613 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003614 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003615 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003616 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003617
3618 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003619 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003620 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003621 let Inst{21-19} = 0b001; // imm6 = 001xxx
3622 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003623 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003624 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003625 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3626 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003627 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003629 let Inst{21} = 0b1; // imm6 = 1xxxxx
3630 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003631 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3632 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3633 // imm6 = xxxxxx
3634}
3635multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3636 InstrItinClass itin, string OpcodeStr, string Dt,
3637 SDNode OpNode> {
3638 // 64-bit vector types.
3639 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3640 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3641 let Inst{21-19} = 0b001; // imm6 = 001xxx
3642 }
3643 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3644 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3645 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3646 }
3647 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3648 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3649 let Inst{21} = 0b1; // imm6 = 1xxxxx
3650 }
3651 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3652 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3653 // imm6 = xxxxxx
3654
3655 // 128-bit vector types.
3656 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3657 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3658 let Inst{21-19} = 0b001; // imm6 = 001xxx
3659 }
3660 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3661 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3662 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3663 }
3664 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3665 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3666 let Inst{21} = 0b1; // imm6 = 1xxxxx
3667 }
3668 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003670 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003671}
3672
Bob Wilson5bafff32009-06-22 23:27:02 +00003673// Neon Shift-Accumulate vector operations,
3674// element sizes of 8, 16, 32 and 64 bits:
3675multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003676 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003677 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003678 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003679 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003680 let Inst{21-19} = 0b001; // imm6 = 001xxx
3681 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003682 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003683 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003684 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3685 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003686 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003687 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003688 let Inst{21} = 0b1; // imm6 = 1xxxxx
3689 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003690 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003691 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003692 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003693
3694 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003695 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003696 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003697 let Inst{21-19} = 0b001; // imm6 = 001xxx
3698 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003699 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003701 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3702 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003703 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003705 let Inst{21} = 0b1; // imm6 = 1xxxxx
3706 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003707 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003709 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003710}
3711
Bob Wilson5bafff32009-06-22 23:27:02 +00003712// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003713// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003714// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003715multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3716 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003717 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003718 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3719 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003720 let Inst{21-19} = 0b001; // imm6 = 001xxx
3721 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003722 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3723 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003724 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3725 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003726 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3727 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003728 let Inst{21} = 0b1; // imm6 = 1xxxxx
3729 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003730 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3731 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003732 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003733
3734 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003735 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3736 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003737 let Inst{21-19} = 0b001; // imm6 = 001xxx
3738 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003739 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3740 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003741 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3742 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003743 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3744 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003745 let Inst{21} = 0b1; // imm6 = 1xxxxx
3746 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003747 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3748 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3749 // imm6 = xxxxxx
3750}
3751multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3752 string OpcodeStr> {
3753 // 64-bit vector types.
3754 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3755 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3756 let Inst{21-19} = 0b001; // imm6 = 001xxx
3757 }
3758 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3759 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3760 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3761 }
3762 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3763 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3764 let Inst{21} = 0b1; // imm6 = 1xxxxx
3765 }
3766 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3767 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3768 // imm6 = xxxxxx
3769
3770 // 128-bit vector types.
3771 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3772 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3773 let Inst{21-19} = 0b001; // imm6 = 001xxx
3774 }
3775 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3776 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3777 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3778 }
3779 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3780 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3781 let Inst{21} = 0b1; // imm6 = 1xxxxx
3782 }
3783 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3784 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003785 // imm6 = xxxxxx
3786}
3787
3788// Neon Shift Long operations,
3789// element sizes of 8, 16, 32 bits:
3790multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003791 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003792 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003793 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003794 let Inst{21-19} = 0b001; // imm6 = 001xxx
3795 }
3796 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003797 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003798 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3799 }
3800 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003801 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003802 let Inst{21} = 0b1; // imm6 = 1xxxxx
3803 }
3804}
3805
3806// Neon Shift Narrow operations,
3807// element sizes of 16, 32, 64 bits:
3808multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003809 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003810 SDNode OpNode> {
3811 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003812 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003813 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003814 let Inst{21-19} = 0b001; // imm6 = 001xxx
3815 }
3816 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003817 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003818 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003819 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3820 }
3821 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003822 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003823 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003824 let Inst{21} = 0b1; // imm6 = 1xxxxx
3825 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003826}
3827
3828//===----------------------------------------------------------------------===//
3829// Instruction Definitions.
3830//===----------------------------------------------------------------------===//
3831
3832// Vector Add Operations.
3833
3834// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003835defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003836 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003837def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003838 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003839def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003840 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003841// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003842defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3843 "vaddl", "s", add, sext, 1>;
3844defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3845 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003847defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3848defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003849// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003850defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3851 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3852 "vhadd", "s", int_arm_neon_vhadds, 1>;
3853defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3854 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3855 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003856// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003857defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3858 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3859 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3860defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3861 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3862 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003863// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003864defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3865 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3866 "vqadd", "s", int_arm_neon_vqadds, 1>;
3867defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3868 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3869 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003870// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003871defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3872 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003873// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003874defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3875 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003876
3877// Vector Multiply Operations.
3878
3879// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003880defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003881 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003882def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3883 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3884def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3885 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003886def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003887 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003888def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003889 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003890defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003891def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3892def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3893 v2f32, fmul>;
3894
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003895def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3896 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3897 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3898 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003899 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003900 (SubReg_i16_lane imm:$lane)))>;
3901def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3902 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3903 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3904 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003905 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003906 (SubReg_i32_lane imm:$lane)))>;
3907def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3908 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3909 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3910 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003911 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003912 (SubReg_i32_lane imm:$lane)))>;
3913
Bob Wilson5bafff32009-06-22 23:27:02 +00003914// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003915defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003916 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003917 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003918defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3919 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003920 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003921def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003922 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3923 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003924 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3925 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003926 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003927 (SubReg_i16_lane imm:$lane)))>;
3928def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003929 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3930 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003931 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3932 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003933 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003934 (SubReg_i32_lane imm:$lane)))>;
3935
Bob Wilson5bafff32009-06-22 23:27:02 +00003936// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003937defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3938 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003939 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003940defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3941 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003942 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003943def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003944 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3945 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003946 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3947 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003948 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003949 (SubReg_i16_lane imm:$lane)))>;
3950def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003951 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3952 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003953 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3954 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003955 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003956 (SubReg_i32_lane imm:$lane)))>;
3957
Bob Wilson5bafff32009-06-22 23:27:02 +00003958// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003959defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3960 "vmull", "s", NEONvmulls, 1>;
3961defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3962 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003963def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003964 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003965defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3966defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003967
Bob Wilson5bafff32009-06-22 23:27:02 +00003968// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003969defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3970 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3971defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3972 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3975
3976// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003977defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003978 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3979def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003980 v2f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00003981 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003982def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003983 v4f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00003984 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
David Goodwin658ea602009-09-25 18:38:29 +00003985defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003986 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3987def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003988 v2f32, fmul_su, fadd_mlx>,
3989 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003990def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003991 v4f32, v2f32, fmul_su, fadd_mlx>,
3992 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003993
3994def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003995 (mul (v8i16 QPR:$src2),
3996 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3997 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003998 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003999 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004000 (SubReg_i16_lane imm:$lane)))>;
4001
4002def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004003 (mul (v4i32 QPR:$src2),
4004 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4005 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004006 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004007 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004008 (SubReg_i32_lane imm:$lane)))>;
4009
Evan Cheng48575f62010-12-05 22:04:16 +00004010def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4011 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004012 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004013 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4014 (v4f32 QPR:$src2),
4015 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004016 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004017 (SubReg_i32_lane imm:$lane)))>,
4018 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004019
Bob Wilson5bafff32009-06-22 23:27:02 +00004020// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004021defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4022 "vmlal", "s", NEONvmulls, add>;
4023defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4024 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004025
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004026defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4027defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004028
Bob Wilson5bafff32009-06-22 23:27:02 +00004029// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004030defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004031 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004032defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004033
Bob Wilson5bafff32009-06-22 23:27:02 +00004034// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004035defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004036 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4037def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004038 v2f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004039 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004040def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004041 v4f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004042 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
David Goodwin658ea602009-09-25 18:38:29 +00004043defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004044 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4045def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004046 v2f32, fmul_su, fsub_mlx>,
4047 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004048def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004049 v4f32, v2f32, fmul_su, fsub_mlx>,
4050 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004051
4052def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004053 (mul (v8i16 QPR:$src2),
4054 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4055 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004056 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004057 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004058 (SubReg_i16_lane imm:$lane)))>;
4059
4060def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004061 (mul (v4i32 QPR:$src2),
4062 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4063 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004064 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004065 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004066 (SubReg_i32_lane imm:$lane)))>;
4067
Evan Cheng48575f62010-12-05 22:04:16 +00004068def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4069 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004070 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4071 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004072 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004073 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004074 (SubReg_i32_lane imm:$lane)))>,
4075 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004076
Bob Wilson5bafff32009-06-22 23:27:02 +00004077// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004078defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4079 "vmlsl", "s", NEONvmulls, sub>;
4080defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4081 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004082
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004083defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4084defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004085
Bob Wilson5bafff32009-06-22 23:27:02 +00004086// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004087defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004088 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004089defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004090
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004091
4092// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4093def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4094 v2f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004095 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004096
4097def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4098 v4f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004099 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004100
4101// Fused Vector Multiply Subtract (floating-point)
4102def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4103 v2f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004104 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004105def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4106 v4f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004107 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004108
Bob Wilson5bafff32009-06-22 23:27:02 +00004109// Vector Subtract Operations.
4110
4111// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004112defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004113 "vsub", "i", sub, 0>;
4114def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004115 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004116def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004117 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004118// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004119defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4120 "vsubl", "s", sub, sext, 0>;
4121defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4122 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004124defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4125defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004126// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004127defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004128 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004129 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004130defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004131 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004132 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004133// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004134defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004135 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004136 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004137defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004138 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004139 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004140// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004141defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4142 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004143// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004144defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4145 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004146
4147// Vector Comparisons.
4148
4149// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004150defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4151 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004152def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004153 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004154def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004155 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004156
Johnny Chen363ac582010-02-23 01:42:58 +00004157defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004158 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004159
Bob Wilson5bafff32009-06-22 23:27:02 +00004160// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004161defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4162 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004163defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004164 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004165def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4166 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004167def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004168 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004169
Johnny Chen363ac582010-02-23 01:42:58 +00004170defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004171 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004172defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004173 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004174
Bob Wilson5bafff32009-06-22 23:27:02 +00004175// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004176defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4177 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4178defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4179 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004180def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004181 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004182def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004183 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004184
Johnny Chen363ac582010-02-23 01:42:58 +00004185defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004186 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004187defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004188 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004189
Bob Wilson5bafff32009-06-22 23:27:02 +00004190// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004191def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4192 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4193def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4194 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004195// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004196def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4197 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4198def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4199 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004200// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004201defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004202 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203
4204// Vector Bitwise Operations.
4205
Bob Wilsoncba270d2010-07-13 21:16:48 +00004206def vnotd : PatFrag<(ops node:$in),
4207 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4208def vnotq : PatFrag<(ops node:$in),
4209 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004210
4211
Bob Wilson5bafff32009-06-22 23:27:02 +00004212// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004213def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4214 v2i32, v2i32, and, 1>;
4215def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4216 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217
4218// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004219def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4220 v2i32, v2i32, xor, 1>;
4221def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4222 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004225def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4226 v2i32, v2i32, or, 1>;
4227def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4228 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
Owen Andersond9668172010-11-03 22:44:51 +00004230def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004231 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004232 IIC_VMOVImm,
4233 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4234 [(set DPR:$Vd,
4235 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4236 let Inst{9} = SIMM{9};
4237}
4238
Owen Anderson080c0922010-11-05 19:27:46 +00004239def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004240 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004241 IIC_VMOVImm,
4242 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4243 [(set DPR:$Vd,
4244 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004245 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004246}
4247
4248def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004249 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004250 IIC_VMOVImm,
4251 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4252 [(set QPR:$Vd,
4253 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4254 let Inst{9} = SIMM{9};
4255}
4256
Owen Anderson080c0922010-11-05 19:27:46 +00004257def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004258 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004259 IIC_VMOVImm,
4260 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4261 [(set QPR:$Vd,
4262 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004263 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004264}
4265
4266
Bob Wilson5bafff32009-06-22 23:27:02 +00004267// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004268def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4269 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4270 "vbic", "$Vd, $Vn, $Vm", "",
4271 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4272 (vnotd DPR:$Vm))))]>;
4273def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4274 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4275 "vbic", "$Vd, $Vn, $Vm", "",
4276 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4277 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004278
Owen Anderson080c0922010-11-05 19:27:46 +00004279def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004280 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004281 IIC_VMOVImm,
4282 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4283 [(set DPR:$Vd,
4284 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4285 let Inst{9} = SIMM{9};
4286}
4287
4288def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004289 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004290 IIC_VMOVImm,
4291 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4292 [(set DPR:$Vd,
4293 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4294 let Inst{10-9} = SIMM{10-9};
4295}
4296
4297def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004298 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004299 IIC_VMOVImm,
4300 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4301 [(set QPR:$Vd,
4302 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4303 let Inst{9} = SIMM{9};
4304}
4305
4306def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004307 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004308 IIC_VMOVImm,
4309 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4310 [(set QPR:$Vd,
4311 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4312 let Inst{10-9} = SIMM{10-9};
4313}
4314
Bob Wilson5bafff32009-06-22 23:27:02 +00004315// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004316def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4317 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4318 "vorn", "$Vd, $Vn, $Vm", "",
4319 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4320 (vnotd DPR:$Vm))))]>;
4321def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4322 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4323 "vorn", "$Vd, $Vn, $Vm", "",
4324 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4325 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004326
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004327// VMVN : Vector Bitwise NOT (Immediate)
4328
4329let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004330
Owen Andersonca6945e2010-12-01 00:28:25 +00004331def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004332 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004333 "vmvn", "i16", "$Vd, $SIMM", "",
4334 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004335 let Inst{9} = SIMM{9};
4336}
4337
Owen Andersonca6945e2010-12-01 00:28:25 +00004338def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004339 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004340 "vmvn", "i16", "$Vd, $SIMM", "",
4341 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004342 let Inst{9} = SIMM{9};
4343}
4344
Owen Andersonca6945e2010-12-01 00:28:25 +00004345def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004346 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004347 "vmvn", "i32", "$Vd, $SIMM", "",
4348 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004349 let Inst{11-8} = SIMM{11-8};
4350}
4351
Owen Andersonca6945e2010-12-01 00:28:25 +00004352def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004353 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004354 "vmvn", "i32", "$Vd, $SIMM", "",
4355 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004356 let Inst{11-8} = SIMM{11-8};
4357}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004358}
4359
Bob Wilson5bafff32009-06-22 23:27:02 +00004360// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004361def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004362 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4363 "vmvn", "$Vd, $Vm", "",
4364 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004365def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004366 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4367 "vmvn", "$Vd, $Vm", "",
4368 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004369def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4370def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004371
4372// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004373def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4374 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004375 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004376 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004377 [(set DPR:$Vd,
4378 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004379
4380def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4381 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4382 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4383
Owen Anderson4110b432010-10-25 20:13:13 +00004384def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4385 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004386 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004387 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004388 [(set QPR:$Vd,
4389 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004390
4391def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4392 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4393 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004394
4395// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004396// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004397// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004398def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004399 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004400 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004401 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004402 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004403def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004404 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004405 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004406 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004407 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004408
Bob Wilson5bafff32009-06-22 23:27:02 +00004409// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004410// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004411// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004412def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004413 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004414 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004415 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004416 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004417def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004418 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004419 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004420 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004421 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004422
4423// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004424// for equivalent operations with different register constraints; it just
4425// inserts copies.
4426
4427// Vector Absolute Differences.
4428
4429// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004430defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004431 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004432 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004433defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004434 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004435 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004436def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004437 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004438def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004439 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004440
4441// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004442defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4443 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4444defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4445 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004446
4447// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004448defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4449 "vaba", "s", int_arm_neon_vabds, add>;
4450defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4451 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004452
4453// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004454defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4455 "vabal", "s", int_arm_neon_vabds, zext, add>;
4456defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4457 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004458
4459// Vector Maximum and Minimum.
4460
4461// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004462defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004463 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004464 "vmax", "s", int_arm_neon_vmaxs, 1>;
4465defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004466 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004467 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004468def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4469 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004470 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004471def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4472 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004473 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4474
4475// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004476defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4477 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4478 "vmin", "s", int_arm_neon_vmins, 1>;
4479defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4480 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4481 "vmin", "u", int_arm_neon_vminu, 1>;
4482def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4483 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004484 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004485def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4486 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004487 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004488
4489// Vector Pairwise Operations.
4490
4491// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004492def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4493 "vpadd", "i8",
4494 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4495def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4496 "vpadd", "i16",
4497 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4498def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4499 "vpadd", "i32",
4500 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004501def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004502 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004503 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004504
4505// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004506defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004507 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004508defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004509 int_arm_neon_vpaddlu>;
4510
4511// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004512defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004513 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004514defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004515 int_arm_neon_vpadalu>;
4516
4517// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004518def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004519 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004520def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004521 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004522def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004523 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004524def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004525 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004526def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004527 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004528def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004529 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004530def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004531 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004532
4533// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004534def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004535 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004536def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004537 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004538def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004539 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004540def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004541 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004542def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004543 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004544def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004545 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004546def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004547 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004548
4549// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4550
4551// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004552def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004553 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004554 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004555def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004556 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004557 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004558def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004559 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004560 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004561def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004562 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004563 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004564
4565// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004566def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004567 IIC_VRECSD, "vrecps", "f32",
4568 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004569def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004570 IIC_VRECSQ, "vrecps", "f32",
4571 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004572
4573// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004574def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004575 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004576 v2i32, v2i32, int_arm_neon_vrsqrte>;
4577def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004578 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004579 v4i32, v4i32, int_arm_neon_vrsqrte>;
4580def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004581 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004582 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004583def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004584 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004585 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004586
4587// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004588def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004589 IIC_VRECSD, "vrsqrts", "f32",
4590 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004591def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004592 IIC_VRECSQ, "vrsqrts", "f32",
4593 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004594
4595// Vector Shifts.
4596
4597// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004598defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004599 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004600 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004601defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004602 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004603 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004604
Bob Wilson5bafff32009-06-22 23:27:02 +00004605// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004606defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4607
Bob Wilson5bafff32009-06-22 23:27:02 +00004608// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004609defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4610defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004611
4612// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004613defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4614defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004615
4616// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004617class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004618 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004619 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004620 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004621 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004622 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004623 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004624}
Evan Chengf81bf152009-11-23 21:57:23 +00004625def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004626 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004627def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004628 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004629def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004630 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004631
4632// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004633defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004634 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004635
4636// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004637defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004638 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004639 "vrshl", "s", int_arm_neon_vrshifts>;
4640defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004641 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004642 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004643// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004644defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4645defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004646
4647// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004648defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004649 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004650
4651// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004652defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004653 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004654 "vqshl", "s", int_arm_neon_vqshifts>;
4655defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004656 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004657 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004659defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4660defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4661
Bob Wilson5bafff32009-06-22 23:27:02 +00004662// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004663defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004664
4665// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004666defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004667 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004668defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004669 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004670
4671// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004672defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004673 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004674
4675// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004676defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004677 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004678 "vqrshl", "s", int_arm_neon_vqrshifts>;
4679defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004680 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004681 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004682
4683// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004684defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004685 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004686defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004687 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004688
4689// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004690defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004691 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004692
4693// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004694defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4695defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004696// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004697defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4698defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004699
4700// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004701defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4702
Bob Wilson5bafff32009-06-22 23:27:02 +00004703// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004704defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004705
4706// Vector Absolute and Saturating Absolute.
4707
4708// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004709defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004710 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004711 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004712def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004713 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004714 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004715def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004716 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004717 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004718
4719// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004720defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004721 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004722 int_arm_neon_vqabs>;
4723
4724// Vector Negate.
4725
Bob Wilsoncba270d2010-07-13 21:16:48 +00004726def vnegd : PatFrag<(ops node:$in),
4727 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4728def vnegq : PatFrag<(ops node:$in),
4729 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004730
Evan Chengf81bf152009-11-23 21:57:23 +00004731class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004732 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4733 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4734 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004735class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004736 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4737 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4738 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004739
Chris Lattner0a00ed92010-03-28 08:39:10 +00004740// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004741def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4742def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4743def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4744def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4745def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4746def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747
4748// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004749def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004750 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4751 "vneg", "f32", "$Vd, $Vm", "",
4752 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004753def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004754 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4755 "vneg", "f32", "$Vd, $Vm", "",
4756 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004757
Bob Wilsoncba270d2010-07-13 21:16:48 +00004758def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4759def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4760def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4761def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4762def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4763def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004764
4765// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004766defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004767 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004768 int_arm_neon_vqneg>;
4769
4770// Vector Bit Counting Operations.
4771
4772// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004773defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004774 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004775 int_arm_neon_vcls>;
4776// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004777defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004778 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004779 int_arm_neon_vclz>;
4780// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004781def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004782 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004783 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004784def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004785 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004786 v16i8, v16i8, int_arm_neon_vcnt>;
4787
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004788// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004789def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004790 (outs DPR:$Vd, DPR:$Vd1), (ins DPR:$Vm, DPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004791 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004792 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004793def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004794 (outs QPR:$Vd, QPR:$Vd1), (ins QPR:$Vm, QPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004795 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004796 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004797
Bob Wilson5bafff32009-06-22 23:27:02 +00004798// Vector Move Operations.
4799
4800// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004801def : InstAlias<"vmov${p} $Vd, $Vm",
4802 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4803def : InstAlias<"vmov${p} $Vd, $Vm",
4804 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004805
Bob Wilson5bafff32009-06-22 23:27:02 +00004806// VMOV : Vector Move (Immediate)
4807
Evan Cheng47006be2010-05-17 21:54:50 +00004808let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004809def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004810 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004811 "vmov", "i8", "$Vd, $SIMM", "",
4812 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4813def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004814 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004815 "vmov", "i8", "$Vd, $SIMM", "",
4816 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004817
Owen Andersonca6945e2010-12-01 00:28:25 +00004818def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004819 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004820 "vmov", "i16", "$Vd, $SIMM", "",
4821 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004822 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004823}
4824
Owen Andersonca6945e2010-12-01 00:28:25 +00004825def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004826 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004827 "vmov", "i16", "$Vd, $SIMM", "",
4828 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004829 let Inst{9} = SIMM{9};
4830}
Bob Wilson5bafff32009-06-22 23:27:02 +00004831
Owen Andersonca6945e2010-12-01 00:28:25 +00004832def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004833 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004834 "vmov", "i32", "$Vd, $SIMM", "",
4835 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004836 let Inst{11-8} = SIMM{11-8};
4837}
4838
Owen Andersonca6945e2010-12-01 00:28:25 +00004839def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004840 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004841 "vmov", "i32", "$Vd, $SIMM", "",
4842 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004843 let Inst{11-8} = SIMM{11-8};
4844}
Bob Wilson5bafff32009-06-22 23:27:02 +00004845
Owen Andersonca6945e2010-12-01 00:28:25 +00004846def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004847 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004848 "vmov", "i64", "$Vd, $SIMM", "",
4849 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4850def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004851 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004852 "vmov", "i64", "$Vd, $SIMM", "",
4853 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004854
4855def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4856 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4857 "vmov", "f32", "$Vd, $SIMM", "",
4858 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4859def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4860 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4861 "vmov", "f32", "$Vd, $SIMM", "",
4862 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004863} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004864
4865// VMOV : Vector Get Lane (move scalar to ARM core register)
4866
Johnny Chen131c4a52009-11-23 17:48:17 +00004867def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004868 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4869 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004870 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4871 imm:$lane))]> {
4872 let Inst{21} = lane{2};
4873 let Inst{6-5} = lane{1-0};
4874}
Johnny Chen131c4a52009-11-23 17:48:17 +00004875def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004876 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4877 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004878 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4879 imm:$lane))]> {
4880 let Inst{21} = lane{1};
4881 let Inst{6} = lane{0};
4882}
Johnny Chen131c4a52009-11-23 17:48:17 +00004883def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004884 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4885 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004886 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4887 imm:$lane))]> {
4888 let Inst{21} = lane{2};
4889 let Inst{6-5} = lane{1-0};
4890}
Johnny Chen131c4a52009-11-23 17:48:17 +00004891def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004892 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4893 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004894 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4895 imm:$lane))]> {
4896 let Inst{21} = lane{1};
4897 let Inst{6} = lane{0};
4898}
Johnny Chen131c4a52009-11-23 17:48:17 +00004899def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004900 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4901 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004902 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4903 imm:$lane))]> {
4904 let Inst{21} = lane{0};
4905}
Bob Wilson5bafff32009-06-22 23:27:02 +00004906// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4907def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4908 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004909 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004910 (SubReg_i8_lane imm:$lane))>;
4911def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4912 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004913 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004914 (SubReg_i16_lane imm:$lane))>;
4915def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4916 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004917 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004918 (SubReg_i8_lane imm:$lane))>;
4919def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4920 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004921 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004922 (SubReg_i16_lane imm:$lane))>;
4923def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4924 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004925 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004926 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004927def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004928 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004929 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004930def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004931 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004932 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004933//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004934// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004935def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004936 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004937
4938
4939// VMOV : Vector Set Lane (move ARM core register to scalar)
4940
Owen Andersond2fbdb72010-10-27 21:28:09 +00004941let Constraints = "$src1 = $V" in {
4942def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004943 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4944 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004945 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4946 GPR:$R, imm:$lane))]> {
4947 let Inst{21} = lane{2};
4948 let Inst{6-5} = lane{1-0};
4949}
4950def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004951 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4952 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004953 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4954 GPR:$R, imm:$lane))]> {
4955 let Inst{21} = lane{1};
4956 let Inst{6} = lane{0};
4957}
4958def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004959 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4960 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004961 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4962 GPR:$R, imm:$lane))]> {
4963 let Inst{21} = lane{0};
4964}
Bob Wilson5bafff32009-06-22 23:27:02 +00004965}
4966def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004967 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004968 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004969 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004970 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004971 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004972def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004973 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004974 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004975 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004976 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004977 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004978def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004979 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004980 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004981 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004982 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004983 (DSubReg_i32_reg imm:$lane)))>;
4984
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004985def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004986 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4987 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004988def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004989 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4990 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004991
4992//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004993// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004994def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004995 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004996
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004997def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004998 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004999def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005000 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005001def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005002 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005003
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005004def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5005 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5006def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5007 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5008def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5009 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5010
5011def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5012 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5013 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005014 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005015def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5016 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5017 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005018 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005019def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5020 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5021 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005022 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005023
Bob Wilson5bafff32009-06-22 23:27:02 +00005024// VDUP : Vector Duplicate (from ARM core register to all elements)
5025
Evan Chengf81bf152009-11-23 21:57:23 +00005026class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005027 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5028 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5029 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005030class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005031 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5032 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5033 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005034
Evan Chengf81bf152009-11-23 21:57:23 +00005035def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5036def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5037def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5038def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5039def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5040def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005041
Jim Grosbach958108a2011-03-11 20:44:08 +00005042def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5043def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005044
5045// VDUP : Vector Duplicate Lane (from scalar to all elements)
5046
Johnny Chene4614f72010-03-25 17:01:27 +00005047class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005048 ValueType Ty, Operand IdxTy>
5049 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5050 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005051 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005052
Johnny Chene4614f72010-03-25 17:01:27 +00005053class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005054 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5055 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5056 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005057 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005058 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005059
Bob Wilson507df402009-10-21 02:15:46 +00005060// Inst{19-16} is partially specified depending on the element size.
5061
Jim Grosbach460a9052011-10-07 23:56:00 +00005062def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5063 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005064 let Inst{19-17} = lane{2-0};
5065}
Jim Grosbach460a9052011-10-07 23:56:00 +00005066def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5067 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005068 let Inst{19-18} = lane{1-0};
5069}
Jim Grosbach460a9052011-10-07 23:56:00 +00005070def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5071 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005072 let Inst{19} = lane{0};
5073}
Jim Grosbach460a9052011-10-07 23:56:00 +00005074def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5075 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005076 let Inst{19-17} = lane{2-0};
5077}
Jim Grosbach460a9052011-10-07 23:56:00 +00005078def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5079 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005080 let Inst{19-18} = lane{1-0};
5081}
Jim Grosbach460a9052011-10-07 23:56:00 +00005082def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5083 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005084 let Inst{19} = lane{0};
5085}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005086
5087def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5088 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5089
5090def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5091 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005092
Bob Wilson0ce37102009-08-14 05:08:32 +00005093def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5094 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5095 (DSubReg_i8_reg imm:$lane))),
5096 (SubReg_i8_lane imm:$lane)))>;
5097def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5098 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5099 (DSubReg_i16_reg imm:$lane))),
5100 (SubReg_i16_lane imm:$lane)))>;
5101def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5102 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5103 (DSubReg_i32_reg imm:$lane))),
5104 (SubReg_i32_lane imm:$lane)))>;
5105def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005106 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005107 (DSubReg_i32_reg imm:$lane))),
5108 (SubReg_i32_lane imm:$lane)))>;
5109
Jim Grosbach65dc3032010-10-06 21:16:16 +00005110def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005111 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005112def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005113 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005114
Bob Wilson5bafff32009-06-22 23:27:02 +00005115// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005116defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005117 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005118// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005119defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5120 "vqmovn", "s", int_arm_neon_vqmovns>;
5121defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5122 "vqmovn", "u", int_arm_neon_vqmovnu>;
5123defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5124 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005125// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005126defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5127defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005128def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5129def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5130def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005131
5132// Vector Conversions.
5133
Johnny Chen9e088762010-03-17 17:52:21 +00005134// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005135def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5136 v2i32, v2f32, fp_to_sint>;
5137def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5138 v2i32, v2f32, fp_to_uint>;
5139def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5140 v2f32, v2i32, sint_to_fp>;
5141def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5142 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005143
Johnny Chen6c8648b2010-03-17 23:26:50 +00005144def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5145 v4i32, v4f32, fp_to_sint>;
5146def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5147 v4i32, v4f32, fp_to_uint>;
5148def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5149 v4f32, v4i32, sint_to_fp>;
5150def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5151 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005152
5153// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005154let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005155def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005156 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005157def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005158 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005159def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005160 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005161def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005162 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005163}
Bob Wilson5bafff32009-06-22 23:27:02 +00005164
Owen Andersonb589be92011-11-15 19:55:00 +00005165let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005166def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005167 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005168def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005169 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005170def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005171 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005172def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005173 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005174}
Bob Wilson5bafff32009-06-22 23:27:02 +00005175
Bob Wilson04063562010-12-15 22:14:12 +00005176// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5177def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5178 IIC_VUNAQ, "vcvt", "f16.f32",
5179 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5180 Requires<[HasNEON, HasFP16]>;
5181def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5182 IIC_VUNAQ, "vcvt", "f32.f16",
5183 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5184 Requires<[HasNEON, HasFP16]>;
5185
Bob Wilsond8e17572009-08-12 22:31:50 +00005186// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005187
5188// VREV64 : Vector Reverse elements within 64-bit doublewords
5189
Evan Chengf81bf152009-11-23 21:57:23 +00005190class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005191 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5192 (ins DPR:$Vm), IIC_VMOVD,
5193 OpcodeStr, Dt, "$Vd, $Vm", "",
5194 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005195class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005196 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5197 (ins QPR:$Vm), IIC_VMOVQ,
5198 OpcodeStr, Dt, "$Vd, $Vm", "",
5199 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005200
Evan Chengf81bf152009-11-23 21:57:23 +00005201def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5202def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5203def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005204def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005205
Evan Chengf81bf152009-11-23 21:57:23 +00005206def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5207def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5208def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005209def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005210
5211// VREV32 : Vector Reverse elements within 32-bit words
5212
Evan Chengf81bf152009-11-23 21:57:23 +00005213class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005214 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5215 (ins DPR:$Vm), IIC_VMOVD,
5216 OpcodeStr, Dt, "$Vd, $Vm", "",
5217 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005218class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005219 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5220 (ins QPR:$Vm), IIC_VMOVQ,
5221 OpcodeStr, Dt, "$Vd, $Vm", "",
5222 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005223
Evan Chengf81bf152009-11-23 21:57:23 +00005224def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5225def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005226
Evan Chengf81bf152009-11-23 21:57:23 +00005227def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5228def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005229
5230// VREV16 : Vector Reverse elements within 16-bit halfwords
5231
Evan Chengf81bf152009-11-23 21:57:23 +00005232class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005233 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5234 (ins DPR:$Vm), IIC_VMOVD,
5235 OpcodeStr, Dt, "$Vd, $Vm", "",
5236 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005237class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005238 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5239 (ins QPR:$Vm), IIC_VMOVQ,
5240 OpcodeStr, Dt, "$Vd, $Vm", "",
5241 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005242
Evan Chengf81bf152009-11-23 21:57:23 +00005243def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5244def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005245
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005246// Other Vector Shuffles.
5247
Bob Wilson5e8b8332011-01-07 04:59:04 +00005248// Aligned extractions: really just dropping registers
5249
5250class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5251 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5252 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5253
5254def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5255
5256def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5257
5258def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5259
5260def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5261
5262def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5263
5264
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005265// VEXT : Vector Extract
5266
Jim Grosbach587f5062011-12-02 23:34:39 +00005267class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005268 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005269 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005270 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5271 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005272 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005273 bits<4> index;
5274 let Inst{11-8} = index{3-0};
5275}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005276
Jim Grosbach587f5062011-12-02 23:34:39 +00005277class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005278 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005279 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005280 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5281 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005282 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005283 bits<4> index;
5284 let Inst{11-8} = index{3-0};
5285}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005286
Jim Grosbach587f5062011-12-02 23:34:39 +00005287def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005288 let Inst{11-8} = index{3-0};
5289}
Jim Grosbach587f5062011-12-02 23:34:39 +00005290def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005291 let Inst{11-9} = index{2-0};
5292 let Inst{8} = 0b0;
5293}
Jim Grosbach587f5062011-12-02 23:34:39 +00005294def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005295 let Inst{11-10} = index{1-0};
5296 let Inst{9-8} = 0b00;
5297}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005298def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5299 (v2f32 DPR:$Vm),
5300 (i32 imm:$index))),
5301 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005302
Jim Grosbach587f5062011-12-02 23:34:39 +00005303def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005304 let Inst{11-8} = index{3-0};
5305}
Jim Grosbach587f5062011-12-02 23:34:39 +00005306def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005307 let Inst{11-9} = index{2-0};
5308 let Inst{8} = 0b0;
5309}
Jim Grosbach587f5062011-12-02 23:34:39 +00005310def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005311 let Inst{11-10} = index{1-0};
5312 let Inst{9-8} = 0b00;
5313}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005314def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005315 let Inst{11} = index{0};
5316 let Inst{10-8} = 0b000;
5317}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005318def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5319 (v4f32 QPR:$Vm),
5320 (i32 imm:$index))),
5321 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005322
Bob Wilson64efd902009-08-08 05:53:00 +00005323// VTRN : Vector Transpose
5324
Evan Chengf81bf152009-11-23 21:57:23 +00005325def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5326def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5327def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005328
Evan Chengf81bf152009-11-23 21:57:23 +00005329def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5330def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5331def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005332
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005333// VUZP : Vector Unzip (Deinterleave)
5334
Evan Chengf81bf152009-11-23 21:57:23 +00005335def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5336def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5337def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005338
Evan Chengf81bf152009-11-23 21:57:23 +00005339def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5340def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5341def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005342
5343// VZIP : Vector Zip (Interleave)
5344
Evan Chengf81bf152009-11-23 21:57:23 +00005345def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5346def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5347def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005348
Evan Chengf81bf152009-11-23 21:57:23 +00005349def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5350def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5351def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005352
Bob Wilson114a2662009-08-12 20:51:55 +00005353// Vector Table Lookup and Table Extension.
5354
5355// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005356let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005357def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005358 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005359 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5360 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5361 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005362let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005363def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005364 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005365 (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005366 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005367def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005368 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005369 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5370 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005371def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005372 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005373 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005374 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005375 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005376} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005377
Bob Wilsonbd916c52010-09-13 23:55:10 +00005378def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005379 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005380def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005381 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005382
Bob Wilson114a2662009-08-12 20:51:55 +00005383// VTBX : Vector Table Extension
5384def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005385 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005386 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5387 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005388 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005389 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005390let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005391def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005392 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005393 (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005394 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005395def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005396 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005397 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005398 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005399 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005400 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005401def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005402 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5403 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5404 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005405 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005406} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005407
Bob Wilsonbd916c52010-09-13 23:55:10 +00005408def VTBX3Pseudo
5409 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005410 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005411def VTBX4Pseudo
5412 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005413 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005414} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005415
Bob Wilson5bafff32009-06-22 23:27:02 +00005416//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005417// NEON instructions for single-precision FP math
5418//===----------------------------------------------------------------------===//
5419
Bob Wilson0e6d5402010-12-13 23:02:31 +00005420class N2VSPat<SDNode OpNode, NeonI Inst>
5421 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005422 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005423 (v2f32 (COPY_TO_REGCLASS (Inst
5424 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005425 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5426 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005427
5428class N3VSPat<SDNode OpNode, NeonI Inst>
5429 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005430 (EXTRACT_SUBREG
5431 (v2f32 (COPY_TO_REGCLASS (Inst
5432 (INSERT_SUBREG
5433 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5434 SPR:$a, ssub_0),
5435 (INSERT_SUBREG
5436 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5437 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005438
5439class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5440 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005441 (EXTRACT_SUBREG
5442 (v2f32 (COPY_TO_REGCLASS (Inst
5443 (INSERT_SUBREG
5444 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5445 SPR:$acc, ssub_0),
5446 (INSERT_SUBREG
5447 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5448 SPR:$a, ssub_0),
5449 (INSERT_SUBREG
5450 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5451 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005452
Bob Wilson4711d5c2010-12-13 23:02:37 +00005453def : N3VSPat<fadd, VADDfd>;
5454def : N3VSPat<fsub, VSUBfd>;
5455def : N3VSPat<fmul, VMULfd>;
5456def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005457 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEON2]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005458def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005459 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEON2]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005460def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005461 Requires<[HasNEON2, UseNEONForFP,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005462def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005463 Requires<[HasNEON2, UseNEONForFP,FPContractions]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005464def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005465def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005466def : N3VSPat<NEONfmax, VMAXfd>;
5467def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005468def : N2VSPat<arm_ftosi, VCVTf2sd>;
5469def : N2VSPat<arm_ftoui, VCVTf2ud>;
5470def : N2VSPat<arm_sitof, VCVTs2fd>;
5471def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005472
Evan Cheng1d2426c2009-08-07 19:30:41 +00005473//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005474// Non-Instruction Patterns
5475//===----------------------------------------------------------------------===//
5476
5477// bit_convert
5478def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5479def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5480def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5481def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5482def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5483def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5484def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5485def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5486def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5487def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5488def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5489def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5490def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5491def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5492def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5493def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5494def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5495def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5496def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5497def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5498def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5499def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5500def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5501def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5502def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5503def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5504def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5505def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5506def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5507def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5508
5509def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5510def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5511def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5512def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5513def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5514def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5515def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5516def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5517def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5518def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5519def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5520def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5521def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5522def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5523def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5524def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5525def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5526def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5527def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5528def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5529def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5530def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5531def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5532def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5533def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5534def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5535def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5536def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5537def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5538def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005539
James Molloy873fd5f2012-02-20 09:24:05 +00005540// Vector lengthening move with load, matching extending loads.
5541
5542// extload, zextload and sextload for a standard lengthening load. Example:
5543// Lengthen_Single<"8", "i16", "i8"> = Pat<(v8i16 (extloadvi8 addrmode5:$addr))
5544// (VMOVLuv8i16 (VLDRD addrmode5:$addr))>;
5545multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
5546 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5547 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5548 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5549 (VLDRD addrmode5:$addr))>;
5550 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5551 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5552 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5553 (VLDRD addrmode5:$addr))>;
5554 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5555 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5556 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
5557 (VLDRD addrmode5:$addr))>;
5558}
5559
5560// extload, zextload and sextload for a lengthening load which only uses
5561// half the lanes available. Example:
5562// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
5563// Pat<(v4i16 (extloadvi8 addrmode5:$addr))
5564// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5565// (VLDRS addrmode5:$addr),
5566// ssub_0)),
5567// dsub_0)>;
5568multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5569 string InsnLanes, string InsnTy> {
5570 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5571 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5572 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5573 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5574 dsub_0)>;
5575 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5576 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5577 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5578 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5579 dsub_0)>;
5580 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5581 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5582 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
5583 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5584 dsub_0)>;
5585}
5586
5587// extload, zextload and sextload for a lengthening load followed by another
5588// lengthening load, to quadruple the initial length.
5589// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0> =
5590// Pat<(v4i32 (extloadvi8 addrmode5:$addr))
5591// (EXTRACT_SUBREG (VMOVLuv4i32
5592// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5593// (VLDRS addrmode5:$addr),
5594// ssub_0)),
5595// dsub_0)),
5596// qsub_0)>;
5597multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5598 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5599 string Insn2Ty, SubRegIndex RegType> {
5600 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5601 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5602 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5603 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5604 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5605 ssub_0)), dsub_0)),
5606 RegType)>;
5607 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5608 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5609 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5610 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5611 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5612 ssub_0)), dsub_0)),
5613 RegType)>;
5614 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5615 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5616 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5617 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
5618 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5619 ssub_0)), dsub_0)),
5620 RegType)>;
5621}
5622
5623defm : Lengthen_Single<"8", "i16", "i8">; // v8i8 -> v8i16
5624defm : Lengthen_Single<"4", "i32", "i16">; // v4i16 -> v4i32
5625defm : Lengthen_Single<"2", "i64", "i32">; // v2i32 -> v2i64
5626
5627defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
5628defm : Lengthen_HalfSingle<"2", "i16", "i8", "8", "i16">; // v2i8 -> v2i16
5629defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5630
5631// Double lengthening - v4i8 -> v4i16 -> v4i32
5632defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0>;
5633// v2i8 -> v2i16 -> v2i32
5634defm : Lengthen_Double<"2", "i32", "i8", "8", "i16", "4", "i32", dsub_0>;
5635// v2i16 -> v2i32 -> v2i64
5636defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64", qsub_0>;
5637
5638// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
5639def : Pat<(v2i64 (extloadvi8 addrmode5:$addr)),
5640 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5641 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5642 dsub_0)), dsub_0))>;
5643def : Pat<(v2i64 (zextloadvi8 addrmode5:$addr)),
5644 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5645 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5646 dsub_0)), dsub_0))>;
5647def : Pat<(v2i64 (sextloadvi8 addrmode5:$addr)),
5648 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
5649 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5650 dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005651
5652//===----------------------------------------------------------------------===//
5653// Assembler aliases
5654//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005655
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005656def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5657 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5658def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5659 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5660
Jim Grosbachef448762011-11-14 23:11:19 +00005661
Jim Grosbachd9004412011-12-07 22:52:54 +00005662// VADD two-operand aliases.
5663def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5664 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5665def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5666 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5667def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5668 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5669def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5670 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5671
5672def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5673 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5674def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5675 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5676def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5677 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5678def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5679 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5680
5681def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5682 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5683def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5684 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5685
Jim Grosbach12031342011-12-08 20:56:26 +00005686// VSUB two-operand aliases.
5687def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5688 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5689def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5690 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5691def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5692 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5693def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5694 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5695
5696def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5697 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5698def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5699 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5700def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5701 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5702def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5703 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5704
5705def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5706 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5707def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5708 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5709
Jim Grosbach30a264e2011-12-07 23:01:10 +00005710// VADDW two-operand aliases.
5711def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5712 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5713def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5714 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5715def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5716 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5717def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5718 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5719def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5720 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5721def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5722 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5723
Jim Grosbach43329832011-12-09 21:46:04 +00005724// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005725defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005726 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005727defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005728 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005729defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005730 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005731defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005732 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005733defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005734 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005735defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005736 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005737defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005738 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005739defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005740 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005741// ... two-operand aliases
5742def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5743 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5744def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5745 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005746def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5747 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5748def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5749 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005750def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5751 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5752def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5753 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005754def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005755 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005756def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005757 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5758
Jim Grosbach78d13e12012-01-24 17:23:29 +00005759defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005760 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005761defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005762 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005763defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005764 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005765defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005766 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005767defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005768 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005769defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005770 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005771
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005772// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005773def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5774 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5775def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5776 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5777def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5778 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5779def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5780 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5781
5782def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5783 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5784def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5785 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5786def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5787 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5788def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5789 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5790
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005791def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5792 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5793def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5794 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5795
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005796def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5797 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5798 VectorIndex16:$lane, pred:$p)>;
5799def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5800 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5801 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005802
5803def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5804 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5805 VectorIndex32:$lane, pred:$p)>;
5806def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5807 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5808 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005809
5810def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5811 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5812 VectorIndex32:$lane, pred:$p)>;
5813def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5814 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5815 VectorIndex32:$lane, pred:$p)>;
5816
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005817// VQADD (register) two-operand aliases.
5818def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5819 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5820def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5821 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5822def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5823 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5824def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5825 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5826def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5827 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5828def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5829 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5830def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5831 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5832def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5833 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5834
5835def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5836 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5837def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5838 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5839def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5840 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5841def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5842 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5843def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5844 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5845def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5846 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5847def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5848 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5849def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5850 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5851
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005852// VSHL (immediate) two-operand aliases.
5853def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5854 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5855def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5856 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5857def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5858 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5859def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5860 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5861
5862def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5863 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5864def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5865 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5866def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5867 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5868def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5869 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5870
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005871// VSHL (register) two-operand aliases.
5872def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5873 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5874def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5875 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5876def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5877 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5878def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5879 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5880def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5881 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5882def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5883 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5884def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5885 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5886def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5887 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5888
5889def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5890 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5891def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5892 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5893def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5894 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5895def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5896 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5897def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5898 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5899def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5900 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5901def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5902 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5903def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5904 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5905
Jim Grosbach6b044c22011-12-08 22:06:06 +00005906// VSHL (immediate) two-operand aliases.
5907def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5908 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5909def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5910 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5911def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5912 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5913def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5914 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5915
5916def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5917 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5918def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5919 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5920def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5921 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5922def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5923 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5924
5925def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5926 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5927def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5928 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5929def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5930 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5931def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5932 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5933
5934def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5935 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5936def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5937 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5938def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5939 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5940def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5941 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5942
Jim Grosbach872eedb2011-12-02 22:01:52 +00005943// VLD1 single-lane pseudo-instructions. These need special handling for
5944// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005945def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005946 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005947def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005948 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005949def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005950 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005951
Jim Grosbach8b31f952012-01-23 19:39:08 +00005952def VLD1LNdWB_fixed_Asm_8 :
5953 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005954 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005955def VLD1LNdWB_fixed_Asm_16 :
5956 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005957 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005958def VLD1LNdWB_fixed_Asm_32 :
5959 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005960 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005961def VLD1LNdWB_register_Asm_8 :
5962 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005963 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5964 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005965def VLD1LNdWB_register_Asm_16 :
5966 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005967 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005968 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005969def VLD1LNdWB_register_Asm_32 :
5970 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005971 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005972 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005973
5974
5975// VST1 single-lane pseudo-instructions. These need special handling for
5976// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005977def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005978 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005979def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005980 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005981def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005982 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005983
Jim Grosbach8b31f952012-01-23 19:39:08 +00005984def VST1LNdWB_fixed_Asm_8 :
5985 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005986 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005987def VST1LNdWB_fixed_Asm_16 :
5988 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005989 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005990def VST1LNdWB_fixed_Asm_32 :
5991 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005992 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005993def VST1LNdWB_register_Asm_8 :
5994 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005995 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5996 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005997def VST1LNdWB_register_Asm_16 :
5998 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005999 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006000 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006001def VST1LNdWB_register_Asm_32 :
6002 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006003 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006004 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006005
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006006// VLD2 single-lane pseudo-instructions. These need special handling for
6007// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006008def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006009 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006010def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006011 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006012def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006013 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006014def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006015 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006016def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006017 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006018
Jim Grosbach8b31f952012-01-23 19:39:08 +00006019def VLD2LNdWB_fixed_Asm_8 :
6020 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006021 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006022def VLD2LNdWB_fixed_Asm_16 :
6023 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006024 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006025def VLD2LNdWB_fixed_Asm_32 :
6026 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006027 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006028def VLD2LNqWB_fixed_Asm_16 :
6029 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006030 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006031def VLD2LNqWB_fixed_Asm_32 :
6032 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006033 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006034def VLD2LNdWB_register_Asm_8 :
6035 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006036 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6037 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006038def VLD2LNdWB_register_Asm_16 :
6039 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006040 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006041 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006042def VLD2LNdWB_register_Asm_32 :
6043 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006044 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006045 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006046def VLD2LNqWB_register_Asm_16 :
6047 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006048 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6049 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006050def VLD2LNqWB_register_Asm_32 :
6051 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006052 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6053 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006054
6055
6056// VST2 single-lane pseudo-instructions. These need special handling for
6057// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006058def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006059 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006060def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006061 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006062def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006063 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006064def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006065 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006066def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006067 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006068
Jim Grosbach8b31f952012-01-23 19:39:08 +00006069def VST2LNdWB_fixed_Asm_8 :
6070 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006071 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006072def VST2LNdWB_fixed_Asm_16 :
6073 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006074 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006075def VST2LNdWB_fixed_Asm_32 :
6076 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006077 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006078def VST2LNqWB_fixed_Asm_16 :
6079 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006080 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006081def VST2LNqWB_fixed_Asm_32 :
6082 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006083 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006084def VST2LNdWB_register_Asm_8 :
6085 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006086 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6087 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006088def VST2LNdWB_register_Asm_16 :
6089 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006090 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006091 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006092def VST2LNdWB_register_Asm_32 :
6093 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006094 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006095 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006096def VST2LNqWB_register_Asm_16 :
6097 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006098 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6099 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006100def VST2LNqWB_register_Asm_32 :
6101 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006102 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6103 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006104
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006105// VLD3 all-lanes pseudo-instructions. These need special handling for
6106// the lane index that an InstAlias can't handle, so we use these instead.
6107def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6108 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6109def VLD3DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6110 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6111def VLD3DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6112 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6113def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6114 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6115def VLD3DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6116 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6117def VLD3DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6118 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6119
6120def VLD3DUPdWB_fixed_Asm_8 :
6121 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6122 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6123def VLD3DUPdWB_fixed_Asm_16 :
6124 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6125 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6126def VLD3DUPdWB_fixed_Asm_32 :
6127 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6128 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6129def VLD3DUPqWB_fixed_Asm_8 :
6130 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6131 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6132def VLD3DUPqWB_fixed_Asm_16 :
6133 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6134 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6135def VLD3DUPqWB_fixed_Asm_32 :
6136 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6137 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6138def VLD3DUPdWB_register_Asm_8 :
6139 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6140 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6141 rGPR:$Rm, pred:$p)>;
6142def VLD3DUPdWB_register_Asm_16 :
6143 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6144 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6145 rGPR:$Rm, pred:$p)>;
6146def VLD3DUPdWB_register_Asm_32 :
6147 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6148 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6149 rGPR:$Rm, pred:$p)>;
6150def VLD3DUPqWB_register_Asm_8 :
6151 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6152 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6153 rGPR:$Rm, pred:$p)>;
6154def VLD3DUPqWB_register_Asm_16 :
6155 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6156 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6157 rGPR:$Rm, pred:$p)>;
6158def VLD3DUPqWB_register_Asm_32 :
6159 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6160 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6161 rGPR:$Rm, pred:$p)>;
6162
Jim Grosbach8b31f952012-01-23 19:39:08 +00006163
Jim Grosbach3a678af2012-01-23 21:53:26 +00006164// VLD3 single-lane pseudo-instructions. These need special handling for
6165// the lane index that an InstAlias can't handle, so we use these instead.
6166def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6167 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6168def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6169 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6170def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6171 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6172def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6173 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6174def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6175 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6176
6177def VLD3LNdWB_fixed_Asm_8 :
6178 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6179 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6180def VLD3LNdWB_fixed_Asm_16 :
6181 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6182 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6183def VLD3LNdWB_fixed_Asm_32 :
6184 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6185 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6186def VLD3LNqWB_fixed_Asm_16 :
6187 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6188 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6189def VLD3LNqWB_fixed_Asm_32 :
6190 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6191 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6192def VLD3LNdWB_register_Asm_8 :
6193 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6194 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6195 rGPR:$Rm, pred:$p)>;
6196def VLD3LNdWB_register_Asm_16 :
6197 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6198 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6199 rGPR:$Rm, pred:$p)>;
6200def VLD3LNdWB_register_Asm_32 :
6201 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6202 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6203 rGPR:$Rm, pred:$p)>;
6204def VLD3LNqWB_register_Asm_16 :
6205 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6206 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6207 rGPR:$Rm, pred:$p)>;
6208def VLD3LNqWB_register_Asm_32 :
6209 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6210 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6211 rGPR:$Rm, pred:$p)>;
6212
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006213// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006214// the vector operands that the normal instructions don't yet model.
6215// FIXME: Remove these when the register classes and instructions are updated.
6216def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6217 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6218def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6219 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6220def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6221 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6222def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6223 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6224def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6225 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6226def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6227 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6228
6229def VLD3dWB_fixed_Asm_8 :
6230 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6231 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6232def VLD3dWB_fixed_Asm_16 :
6233 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6234 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6235def VLD3dWB_fixed_Asm_32 :
6236 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6237 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6238def VLD3qWB_fixed_Asm_8 :
6239 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6240 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6241def VLD3qWB_fixed_Asm_16 :
6242 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6243 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6244def VLD3qWB_fixed_Asm_32 :
6245 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6246 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6247def VLD3dWB_register_Asm_8 :
6248 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6249 (ins VecListThreeD:$list, addrmode6:$addr,
6250 rGPR:$Rm, pred:$p)>;
6251def VLD3dWB_register_Asm_16 :
6252 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6253 (ins VecListThreeD:$list, addrmode6:$addr,
6254 rGPR:$Rm, pred:$p)>;
6255def VLD3dWB_register_Asm_32 :
6256 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6257 (ins VecListThreeD:$list, addrmode6:$addr,
6258 rGPR:$Rm, pred:$p)>;
6259def VLD3qWB_register_Asm_8 :
6260 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6261 (ins VecListThreeQ:$list, addrmode6:$addr,
6262 rGPR:$Rm, pred:$p)>;
6263def VLD3qWB_register_Asm_16 :
6264 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6265 (ins VecListThreeQ:$list, addrmode6:$addr,
6266 rGPR:$Rm, pred:$p)>;
6267def VLD3qWB_register_Asm_32 :
6268 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6269 (ins VecListThreeQ:$list, addrmode6:$addr,
6270 rGPR:$Rm, pred:$p)>;
6271
Jim Grosbach4adb1822012-01-24 00:07:41 +00006272// VST3 single-lane pseudo-instructions. These need special handling for
6273// the lane index that an InstAlias can't handle, so we use these instead.
6274def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6275 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6276def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6277 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6278def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6279 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6280def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6281 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6282def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6283 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6284
6285def VST3LNdWB_fixed_Asm_8 :
6286 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6287 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6288def VST3LNdWB_fixed_Asm_16 :
6289 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6290 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6291def VST3LNdWB_fixed_Asm_32 :
6292 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6293 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6294def VST3LNqWB_fixed_Asm_16 :
6295 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6296 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6297def VST3LNqWB_fixed_Asm_32 :
6298 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6299 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6300def VST3LNdWB_register_Asm_8 :
6301 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6302 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6303 rGPR:$Rm, pred:$p)>;
6304def VST3LNdWB_register_Asm_16 :
6305 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6306 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6307 rGPR:$Rm, pred:$p)>;
6308def VST3LNdWB_register_Asm_32 :
6309 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6310 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6311 rGPR:$Rm, pred:$p)>;
6312def VST3LNqWB_register_Asm_16 :
6313 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6314 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6315 rGPR:$Rm, pred:$p)>;
6316def VST3LNqWB_register_Asm_32 :
6317 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6318 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6319 rGPR:$Rm, pred:$p)>;
6320
6321
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006322// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006323// the vector operands that the normal instructions don't yet model.
6324// FIXME: Remove these when the register classes and instructions are updated.
6325def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6326 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6327def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6328 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6329def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6330 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6331def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6332 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6333def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6334 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6335def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6336 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6337
6338def VST3dWB_fixed_Asm_8 :
6339 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6340 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6341def VST3dWB_fixed_Asm_16 :
6342 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6343 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6344def VST3dWB_fixed_Asm_32 :
6345 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6346 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6347def VST3qWB_fixed_Asm_8 :
6348 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6349 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6350def VST3qWB_fixed_Asm_16 :
6351 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6352 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6353def VST3qWB_fixed_Asm_32 :
6354 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6355 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6356def VST3dWB_register_Asm_8 :
6357 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6358 (ins VecListThreeD:$list, addrmode6:$addr,
6359 rGPR:$Rm, pred:$p)>;
6360def VST3dWB_register_Asm_16 :
6361 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6362 (ins VecListThreeD:$list, addrmode6:$addr,
6363 rGPR:$Rm, pred:$p)>;
6364def VST3dWB_register_Asm_32 :
6365 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6366 (ins VecListThreeD:$list, addrmode6:$addr,
6367 rGPR:$Rm, pred:$p)>;
6368def VST3qWB_register_Asm_8 :
6369 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6370 (ins VecListThreeQ:$list, addrmode6:$addr,
6371 rGPR:$Rm, pred:$p)>;
6372def VST3qWB_register_Asm_16 :
6373 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6374 (ins VecListThreeQ:$list, addrmode6:$addr,
6375 rGPR:$Rm, pred:$p)>;
6376def VST3qWB_register_Asm_32 :
6377 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6378 (ins VecListThreeQ:$list, addrmode6:$addr,
6379 rGPR:$Rm, pred:$p)>;
6380
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006381// VLD4 all-lanes pseudo-instructions. These need special handling for
6382// the lane index that an InstAlias can't handle, so we use these instead.
6383def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6384 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6385def VLD4DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6386 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6387def VLD4DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6388 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6389def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6390 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6391def VLD4DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6392 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6393def VLD4DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6394 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6395
6396def VLD4DUPdWB_fixed_Asm_8 :
6397 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6398 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6399def VLD4DUPdWB_fixed_Asm_16 :
6400 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6401 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6402def VLD4DUPdWB_fixed_Asm_32 :
6403 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6404 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6405def VLD4DUPqWB_fixed_Asm_8 :
6406 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6407 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6408def VLD4DUPqWB_fixed_Asm_16 :
6409 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6410 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6411def VLD4DUPqWB_fixed_Asm_32 :
6412 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6413 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6414def VLD4DUPdWB_register_Asm_8 :
6415 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6416 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6417 rGPR:$Rm, pred:$p)>;
6418def VLD4DUPdWB_register_Asm_16 :
6419 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6420 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6421 rGPR:$Rm, pred:$p)>;
6422def VLD4DUPdWB_register_Asm_32 :
6423 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6424 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6425 rGPR:$Rm, pred:$p)>;
6426def VLD4DUPqWB_register_Asm_8 :
6427 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6428 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6429 rGPR:$Rm, pred:$p)>;
6430def VLD4DUPqWB_register_Asm_16 :
6431 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6432 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6433 rGPR:$Rm, pred:$p)>;
6434def VLD4DUPqWB_register_Asm_32 :
6435 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6436 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6437 rGPR:$Rm, pred:$p)>;
6438
6439
Jim Grosbache983a132012-01-24 18:37:25 +00006440// VLD4 single-lane pseudo-instructions. These need special handling for
6441// the lane index that an InstAlias can't handle, so we use these instead.
6442def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6443 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6444def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6445 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6446def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6447 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6448def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6449 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6450def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6451 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6452
6453def VLD4LNdWB_fixed_Asm_8 :
6454 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6455 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6456def VLD4LNdWB_fixed_Asm_16 :
6457 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6458 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6459def VLD4LNdWB_fixed_Asm_32 :
6460 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6461 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6462def VLD4LNqWB_fixed_Asm_16 :
6463 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6464 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6465def VLD4LNqWB_fixed_Asm_32 :
6466 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6467 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6468def VLD4LNdWB_register_Asm_8 :
6469 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6470 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6471 rGPR:$Rm, pred:$p)>;
6472def VLD4LNdWB_register_Asm_16 :
6473 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6474 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6475 rGPR:$Rm, pred:$p)>;
6476def VLD4LNdWB_register_Asm_32 :
6477 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6478 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6479 rGPR:$Rm, pred:$p)>;
6480def VLD4LNqWB_register_Asm_16 :
6481 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6482 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6483 rGPR:$Rm, pred:$p)>;
6484def VLD4LNqWB_register_Asm_32 :
6485 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6486 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6487 rGPR:$Rm, pred:$p)>;
6488
Jim Grosbachc387fc62012-01-23 23:20:46 +00006489
6490
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006491// VLD4 multiple structure pseudo-instructions. These need special handling for
6492// the vector operands that the normal instructions don't yet model.
6493// FIXME: Remove these when the register classes and instructions are updated.
6494def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6495 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6496def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6497 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6498def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6499 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6500def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6501 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6502def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6503 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6504def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6505 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6506
6507def VLD4dWB_fixed_Asm_8 :
6508 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6509 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6510def VLD4dWB_fixed_Asm_16 :
6511 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6512 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6513def VLD4dWB_fixed_Asm_32 :
6514 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6515 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6516def VLD4qWB_fixed_Asm_8 :
6517 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6518 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6519def VLD4qWB_fixed_Asm_16 :
6520 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6521 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6522def VLD4qWB_fixed_Asm_32 :
6523 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6524 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6525def VLD4dWB_register_Asm_8 :
6526 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6527 (ins VecListFourD:$list, addrmode6:$addr,
6528 rGPR:$Rm, pred:$p)>;
6529def VLD4dWB_register_Asm_16 :
6530 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6531 (ins VecListFourD:$list, addrmode6:$addr,
6532 rGPR:$Rm, pred:$p)>;
6533def VLD4dWB_register_Asm_32 :
6534 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6535 (ins VecListFourD:$list, addrmode6:$addr,
6536 rGPR:$Rm, pred:$p)>;
6537def VLD4qWB_register_Asm_8 :
6538 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6539 (ins VecListFourQ:$list, addrmode6:$addr,
6540 rGPR:$Rm, pred:$p)>;
6541def VLD4qWB_register_Asm_16 :
6542 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6543 (ins VecListFourQ:$list, addrmode6:$addr,
6544 rGPR:$Rm, pred:$p)>;
6545def VLD4qWB_register_Asm_32 :
6546 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6547 (ins VecListFourQ:$list, addrmode6:$addr,
6548 rGPR:$Rm, pred:$p)>;
6549
Jim Grosbach88a54de2012-01-24 18:53:13 +00006550// VST4 single-lane pseudo-instructions. These need special handling for
6551// the lane index that an InstAlias can't handle, so we use these instead.
6552def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6553 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6554def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6555 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6556def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6557 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6558def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6559 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6560def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6561 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6562
6563def VST4LNdWB_fixed_Asm_8 :
6564 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6565 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6566def VST4LNdWB_fixed_Asm_16 :
6567 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6568 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6569def VST4LNdWB_fixed_Asm_32 :
6570 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6571 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6572def VST4LNqWB_fixed_Asm_16 :
6573 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6574 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6575def VST4LNqWB_fixed_Asm_32 :
6576 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6577 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6578def VST4LNdWB_register_Asm_8 :
6579 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6580 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6581 rGPR:$Rm, pred:$p)>;
6582def VST4LNdWB_register_Asm_16 :
6583 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6584 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6585 rGPR:$Rm, pred:$p)>;
6586def VST4LNdWB_register_Asm_32 :
6587 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6588 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6589 rGPR:$Rm, pred:$p)>;
6590def VST4LNqWB_register_Asm_16 :
6591 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6592 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6593 rGPR:$Rm, pred:$p)>;
6594def VST4LNqWB_register_Asm_32 :
6595 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6596 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6597 rGPR:$Rm, pred:$p)>;
6598
Jim Grosbach539aab72012-01-24 00:58:13 +00006599
6600// VST4 multiple structure pseudo-instructions. These need special handling for
6601// the vector operands that the normal instructions don't yet model.
6602// FIXME: Remove these when the register classes and instructions are updated.
6603def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6604 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6605def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6606 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6607def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6608 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6609def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6610 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6611def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6612 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6613def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6614 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6615
6616def VST4dWB_fixed_Asm_8 :
6617 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6618 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6619def VST4dWB_fixed_Asm_16 :
6620 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6621 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6622def VST4dWB_fixed_Asm_32 :
6623 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6624 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6625def VST4qWB_fixed_Asm_8 :
6626 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6627 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6628def VST4qWB_fixed_Asm_16 :
6629 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6630 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6631def VST4qWB_fixed_Asm_32 :
6632 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6633 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6634def VST4dWB_register_Asm_8 :
6635 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6636 (ins VecListFourD:$list, addrmode6:$addr,
6637 rGPR:$Rm, pred:$p)>;
6638def VST4dWB_register_Asm_16 :
6639 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6640 (ins VecListFourD:$list, addrmode6:$addr,
6641 rGPR:$Rm, pred:$p)>;
6642def VST4dWB_register_Asm_32 :
6643 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6644 (ins VecListFourD:$list, addrmode6:$addr,
6645 rGPR:$Rm, pred:$p)>;
6646def VST4qWB_register_Asm_8 :
6647 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6648 (ins VecListFourQ:$list, addrmode6:$addr,
6649 rGPR:$Rm, pred:$p)>;
6650def VST4qWB_register_Asm_16 :
6651 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6652 (ins VecListFourQ:$list, addrmode6:$addr,
6653 rGPR:$Rm, pred:$p)>;
6654def VST4qWB_register_Asm_32 :
6655 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6656 (ins VecListFourQ:$list, addrmode6:$addr,
6657 rGPR:$Rm, pred:$p)>;
6658
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006659// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006660defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006661 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006662defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006663 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6664
Jim Grosbach470855b2011-12-07 17:51:15 +00006665// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6666// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006667def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6668 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6669def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6670 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6671def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6672 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6673def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6674 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6675def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6676 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6677def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6678 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6679def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6680 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6681// Q-register versions.
6682def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6683 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6684def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6685 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6686def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6687 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6688def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6689 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6690def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6691 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6692def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6693 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6694def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6695 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6696
6697// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6698// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006699def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6700 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6701def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6702 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6703def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6704 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6705def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6706 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6707def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6708 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6709def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6710 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6711def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6712 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6713// Q-register versions.
6714def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6715 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6716def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6717 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6718def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6719 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6720def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6721 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6722def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6723 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6724def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6725 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6726def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6727 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006728
6729// Two-operand variants for VEXT
6730def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6731 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
6732def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6733 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
6734def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6735 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
6736
6737def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6738 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
6739def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6740 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
6741def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6742 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6743def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6744 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006745
Jim Grosbach0f293de2011-12-13 20:40:37 +00006746// Two-operand variants for VQDMULH
6747def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6748 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6749def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6750 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6751
6752def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6753 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6754def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6755 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6756
Jim Grosbach61b74b42011-12-19 18:57:38 +00006757// Two-operand variants for VMAX.
6758def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6759 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6760def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6761 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6762def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6763 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6764def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6765 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6766def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6767 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6768def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6769 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6770def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6771 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6772
6773def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6774 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6775def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6776 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6777def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6778 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6779def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6780 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6781def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6782 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6783def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6784 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6785def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6786 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6787
6788// Two-operand variants for VMIN.
6789def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6790 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6791def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6792 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6793def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6794 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6795def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6796 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6797def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6798 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6799def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6800 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6801def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6802 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6803
6804def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6805 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6806def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6807 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6808def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6809 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6810def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6811 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6812def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6813 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6814def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6815 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6816def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6817 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6818
Jim Grosbachd22170e2011-12-19 19:51:03 +00006819// Two-operand variants for VPADD.
6820def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6821 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6822def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6823 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6824def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6825 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6826def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6827 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6828
Jim Grosbach1ac20602012-01-24 17:55:36 +00006829// Two-operand variants for VSRA.
6830 // Signed.
6831def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6832 (VSRAsv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6833def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6834 (VSRAsv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6835def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6836 (VSRAsv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6837def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6838 (VSRAsv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6839
6840def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6841 (VSRAsv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6842def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6843 (VSRAsv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6844def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6845 (VSRAsv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6846def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6847 (VSRAsv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6848
6849 // Unsigned.
6850def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6851 (VSRAuv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6852def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6853 (VSRAuv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6854def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6855 (VSRAuv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6856def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6857 (VSRAuv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6858
6859def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6860 (VSRAuv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6861def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6862 (VSRAuv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6863def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6864 (VSRAuv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6865def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6866 (VSRAuv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6867
Jim Grosbachd8ee0cc2012-01-24 17:46:58 +00006868// Two-operand variants for VSRI.
6869def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6870 (VSRIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6871def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6872 (VSRIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6873def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6874 (VSRIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6875def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6876 (VSRIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6877
6878def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6879 (VSRIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6880def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6881 (VSRIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6882def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6883 (VSRIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6884def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6885 (VSRIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6886
Jim Grosbach5e497d32012-01-24 17:49:15 +00006887// Two-operand variants for VSLI.
6888def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6889 (VSLIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6890def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6891 (VSLIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6892def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6893 (VSLIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6894def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6895 (VSLIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6896
6897def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6898 (VSLIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6899def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6900 (VSLIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6901def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6902 (VSLIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6903def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6904 (VSLIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6905
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006906// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006907defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006908 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006909defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006910 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6911
Jim Grosbachc94206e2012-02-28 19:11:07 +00006912// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
6913defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6914 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6915defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6916 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6917defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6918 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6919defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6920 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6921defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6922 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6923defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6924 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6925
Jim Grosbach9b087852011-12-19 23:51:07 +00006926// "vmov Rd, #-imm" can be handled via "vmvn".
6927def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6928 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6929def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6930 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6931def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6932 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6933def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6934 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6935
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006936// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6937// these should restrict to just the Q register variants, but the register
6938// classes are enough to match correctly regardless, so we keep it simple
6939// and just use MnemonicAlias.
6940def : NEONMnemonicAlias<"vbicq", "vbic">;
6941def : NEONMnemonicAlias<"vandq", "vand">;
6942def : NEONMnemonicAlias<"veorq", "veor">;
6943def : NEONMnemonicAlias<"vorrq", "vorr">;
6944
6945def : NEONMnemonicAlias<"vmovq", "vmov">;
6946def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006947// Explicit versions for floating point so that the FPImm variants get
6948// handled early. The parser gets confused otherwise.
6949def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6950def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006951
6952def : NEONMnemonicAlias<"vaddq", "vadd">;
6953def : NEONMnemonicAlias<"vsubq", "vsub">;
6954
6955def : NEONMnemonicAlias<"vminq", "vmin">;
6956def : NEONMnemonicAlias<"vmaxq", "vmax">;
6957
6958def : NEONMnemonicAlias<"vmulq", "vmul">;
6959
6960def : NEONMnemonicAlias<"vabsq", "vabs">;
6961
6962def : NEONMnemonicAlias<"vshlq", "vshl">;
6963def : NEONMnemonicAlias<"vshrq", "vshr">;
6964
6965def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6966
6967def : NEONMnemonicAlias<"vcleq", "vcle">;
6968def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006969
6970def : NEONMnemonicAlias<"vzipq", "vzip">;
6971def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006972
6973def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6974def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006975
6976
6977// Alias for loading floating point immediates that aren't representable
6978// using the vmov.f32 encoding but the bitpattern is representable using
6979// the .i32 encoding.
6980def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6981 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6982def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6983 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;