blob: a4d76319f0295b80b4980795c81df6fc6b0b6eb1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300332 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
333 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300334}
335
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300336/**
337 * Returns whether any output on the specified pipe is of the specified type
338 */
339static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
340{
341 struct drm_device *dev = crtc->dev;
342 struct intel_encoder *encoder;
343
344 for_each_encoder_on_crtc(dev, crtc, encoder)
345 if (encoder->type == type)
346 return true;
347
348 return false;
349}
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300411 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100412 } else if (!IS_GEN2(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
414 limit = &intel_limits_i9xx_lvds;
415 else
416 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 } else {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700419 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200420 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else
423 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 }
425 return limit;
426}
427
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428/* m1 is reserved as 0 in Pineview, n is a ring counter */
429static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
Shaohua Li21778322009-02-23 15:19:16 +0800431 clock->m = clock->m2 + 2;
432 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300433 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
434 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800435}
436
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200437static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
438{
439 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
440}
441
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200442static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800443{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300446 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
447 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800448}
449
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800450#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800451/**
452 * Returns whether the given set of divisors are valid for a given refclk with
453 * the given connectors.
454 */
455
Chris Wilson1b894b52010-12-14 20:04:54 +0000456static bool intel_PLL_is_valid(struct drm_device *dev,
457 const intel_limit_t *limit,
458 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300460 if (clock->n < limit->n.min || limit->n.max < clock->n)
461 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400463 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300468
469 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
470 if (clock->m1 <= clock->m2)
471 INTELPllInvalid("m1 <= m2\n");
472
473 if (!IS_VALLEYVIEW(dev)) {
474 if (clock->p < limit->p.min || limit->p.max < clock->p)
475 INTELPllInvalid("p out of range\n");
476 if (clock->m < limit->m.min || limit->m.max < clock->m)
477 INTELPllInvalid("m out of range\n");
478 }
479
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700672{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300673 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300674 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300676 /* min update 19.2 MHz */
677 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300678 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 target *= 5; /* fast clock */
681
682 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700683
684 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300686 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300687 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300688 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700690 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300692 unsigned int ppm, diff;
693
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300694 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
695 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300696
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 vlv_clock(refclk, &clock);
698
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300699 if (!intel_PLL_is_valid(dev, limit,
700 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701 continue;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 diff = abs(clock.dot - target);
704 ppm = div_u64(1000000ULL * diff, target);
705
706 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300708 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300709 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300711
Ville Syrjäläc6861222013-09-24 21:26:21 +0300712 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300713 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700716 }
717 }
718 }
719 }
720 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700721
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300722 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700723}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300725bool intel_crtc_active(struct drm_crtc *crtc)
726{
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
729 /* Be paranoid as we can arrive here with only partial
730 * state retrieved from the hardware during setup.
731 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300733 * as Haswell has gained clock readout/fastboot support.
734 *
735 * We can ditch the crtc->fb check as soon as we can
736 * properly reconstruct framebuffers.
737 */
738 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100739 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300740}
741
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200742enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
743 enum pipe pipe)
744{
745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
747
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200749}
750
Paulo Zanonia928d532012-05-04 17:18:15 -0300751static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 frame, frame_reg = PIPEFRAME(pipe);
755
756 frame = I915_READ(frame_reg);
757
758 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
759 DRM_DEBUG_KMS("vblank wait timed out\n");
760}
761
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762/**
763 * intel_wait_for_vblank - wait for vblank on a given pipe
764 * @dev: drm device
765 * @pipe: pipe to wait for
766 *
767 * Wait for vblank to occur on a given pipe. Needed for various bits of
768 * mode setting code.
769 */
770void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800773 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774
Paulo Zanonia928d532012-05-04 17:18:15 -0300775 if (INTEL_INFO(dev)->gen >= 5) {
776 ironlake_wait_for_vblank(dev, pipe);
777 return;
778 }
779
Chris Wilson300387c2010-09-05 20:25:43 +0100780 /* Clear existing vblank status. Note this will clear any other
781 * sticky status fields as well.
782 *
783 * This races with i915_driver_irq_handler() with the result
784 * that either function could miss a vblank event. Here it is not
785 * fatal, as we will either wait upon the next vblank interrupt or
786 * timeout. Generally speaking intel_wait_for_vblank() is only
787 * called during modeset at which time the GPU should be idle and
788 * should *not* be performing page flips and thus not waiting on
789 * vblanks...
790 * Currently, the result of us stealing a vblank from the irq
791 * handler is that a single frame will be skipped during swapbuffers.
792 */
793 I915_WRITE(pipestat_reg,
794 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
795
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700796 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100797 if (wait_for(I915_READ(pipestat_reg) &
798 PIPE_VBLANK_INTERRUPT_STATUS,
799 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700800 DRM_DEBUG_KMS("vblank wait timed out\n");
801}
802
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300803static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
804{
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 u32 reg = PIPEDSL(pipe);
807 u32 line1, line2;
808 u32 line_mask;
809
810 if (IS_GEN2(dev))
811 line_mask = DSL_LINEMASK_GEN2;
812 else
813 line_mask = DSL_LINEMASK_GEN3;
814
815 line1 = I915_READ(reg) & line_mask;
816 mdelay(5);
817 line2 = I915_READ(reg) & line_mask;
818
819 return line1 == line2;
820}
821
Keith Packardab7ad7f2010-10-03 00:33:06 -0700822/*
823 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700824 * @dev: drm device
825 * @pipe: pipe to wait for
826 *
827 * After disabling a pipe, we can't wait for vblank in the usual way,
828 * spinning on the vblank interrupt status bit, since we won't actually
829 * see an interrupt when the pipe is disabled.
830 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831 * On Gen4 and above:
832 * wait for the pipe register state bit to turn off
833 *
834 * Otherwise:
835 * wait for the display line value to settle (it usually
836 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100837 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700838 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100839void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700840{
841 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200842 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
843 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200846 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100849 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
850 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200851 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700852 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700853 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300854 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200855 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800857}
858
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000859/*
860 * ibx_digital_port_connected - is the specified port connected?
861 * @dev_priv: i915 private structure
862 * @port: the port to test
863 *
864 * Returns true if @port is connected, false otherwise.
865 */
866bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
867 struct intel_digital_port *port)
868{
869 u32 bit;
870
Damien Lespiauc36346e2012-12-13 16:09:03 +0000871 if (HAS_PCH_IBX(dev_priv->dev)) {
872 switch(port->port) {
873 case PORT_B:
874 bit = SDE_PORTB_HOTPLUG;
875 break;
876 case PORT_C:
877 bit = SDE_PORTC_HOTPLUG;
878 break;
879 case PORT_D:
880 bit = SDE_PORTD_HOTPLUG;
881 break;
882 default:
883 return true;
884 }
885 } else {
886 switch(port->port) {
887 case PORT_B:
888 bit = SDE_PORTB_HOTPLUG_CPT;
889 break;
890 case PORT_C:
891 bit = SDE_PORTC_HOTPLUG_CPT;
892 break;
893 case PORT_D:
894 bit = SDE_PORTD_HOTPLUG_CPT;
895 break;
896 default:
897 return true;
898 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000899 }
900
901 return I915_READ(SDEISR) & bit;
902}
903
Jesse Barnesb24e7172011-01-04 15:09:30 -0800904static const char *state_string(bool enabled)
905{
906 return enabled ? "on" : "off";
907}
908
909/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200910void assert_pll(struct drm_i915_private *dev_priv,
911 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800912{
913 int reg;
914 u32 val;
915 bool cur_state;
916
917 reg = DPLL(pipe);
918 val = I915_READ(reg);
919 cur_state = !!(val & DPLL_VCO_ENABLE);
920 WARN(cur_state != state,
921 "PLL state assertion failure (expected %s, current %s)\n",
922 state_string(state), state_string(cur_state));
923}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
Jani Nikula23538ef2013-08-27 15:12:22 +0300925/* XXX: the dsi pll is shared between MIPI DSI ports */
926static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
927{
928 u32 val;
929 bool cur_state;
930
931 mutex_lock(&dev_priv->dpio_lock);
932 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
933 mutex_unlock(&dev_priv->dpio_lock);
934
935 cur_state = val & DSI_PLL_VCO_EN;
936 WARN(cur_state != state,
937 "DSI PLL state assertion failure (expected %s, current %s)\n",
938 state_string(state), state_string(cur_state));
939}
940#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
941#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
942
Daniel Vetter55607e82013-06-16 21:42:39 +0200943struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200944intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800945{
Daniel Vettere2b78262013-06-07 23:10:03 +0200946 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
947
Daniel Vettera43f6e02013-06-07 23:10:32 +0200948 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200949 return NULL;
950
Daniel Vettera43f6e02013-06-07 23:10:32 +0200951 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200952}
953
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200955void assert_shared_dpll(struct drm_i915_private *dev_priv,
956 struct intel_shared_dpll *pll,
957 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800958{
Jesse Barnes040484a2011-01-03 12:14:26 -0800959 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200960 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800961
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300962 if (HAS_PCH_LPT(dev_priv->dev)) {
963 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
964 return;
965 }
966
Chris Wilson92b27b02012-05-20 18:10:50 +0100967 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200968 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100970
Daniel Vetter53589012013-06-05 13:34:16 +0200971 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100972 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200973 "%s assertion failure (expected %s, current %s)\n",
974 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800975}
Jesse Barnes040484a2011-01-03 12:14:26 -0800976
977static void assert_fdi_tx(struct drm_i915_private *dev_priv,
978 enum pipe pipe, bool state)
979{
980 int reg;
981 u32 val;
982 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
984 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200986 if (HAS_DDI(dev_priv->dev)) {
987 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200988 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300989 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200990 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300991 } else {
992 reg = FDI_TX_CTL(pipe);
993 val = I915_READ(reg);
994 cur_state = !!(val & FDI_TX_ENABLE);
995 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800996 WARN(cur_state != state,
997 "FDI TX state assertion failure (expected %s, current %s)\n",
998 state_string(state), state_string(cur_state));
999}
1000#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1001#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1002
1003static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
1005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001010 reg = FDI_RX_CTL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001013 WARN(cur_state != state,
1014 "FDI RX state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
1017#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1018#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1019
1020static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 /* ILK FDI PLL is always enabled */
1027 if (dev_priv->info->gen == 5)
1028 return;
1029
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001030 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001031 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001032 return;
1033
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 reg = FDI_TX_CTL(pipe);
1035 val = I915_READ(reg);
1036 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1037}
1038
Daniel Vetter55607e82013-06-16 21:42:39 +02001039void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001041{
1042 int reg;
1043 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001044 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001045
1046 reg = FDI_RX_CTL(pipe);
1047 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001048 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1049 WARN(cur_state != state,
1050 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001052}
1053
Jesse Barnesea0760c2011-01-04 15:09:32 -08001054static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1055 enum pipe pipe)
1056{
1057 int pp_reg, lvds_reg;
1058 u32 val;
1059 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001060 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001061
1062 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1063 pp_reg = PCH_PP_CONTROL;
1064 lvds_reg = PCH_LVDS;
1065 } else {
1066 pp_reg = PP_CONTROL;
1067 lvds_reg = LVDS;
1068 }
1069
1070 val = I915_READ(pp_reg);
1071 if (!(val & PANEL_POWER_ON) ||
1072 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1073 locked = false;
1074
1075 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1076 panel_pipe = PIPE_B;
1077
1078 WARN(panel_pipe == pipe && locked,
1079 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001081}
1082
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001083static void assert_cursor(struct drm_i915_private *dev_priv,
1084 enum pipe pipe, bool state)
1085{
1086 struct drm_device *dev = dev_priv->dev;
1087 bool cur_state;
1088
1089 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1090 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1091 else if (IS_845G(dev) || IS_I865G(dev))
1092 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1093 else
1094 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1095
1096 WARN(cur_state != state,
1097 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1098 pipe_name(pipe), state_string(state), state_string(cur_state));
1099}
1100#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1101#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1102
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001103void assert_pipe(struct drm_i915_private *dev_priv,
1104 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105{
1106 int reg;
1107 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1110 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Daniel Vetter8e636782012-01-22 01:36:48 +01001112 /* if we need the pipe A quirk it must be always on */
1113 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1114 state = true;
1115
Paulo Zanonib97186f2013-05-03 12:15:36 -03001116 if (!intel_display_power_enabled(dev_priv->dev,
1117 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001118 cur_state = false;
1119 } else {
1120 reg = PIPECONF(cpu_transcoder);
1121 val = I915_READ(reg);
1122 cur_state = !!(val & PIPECONF_ENABLE);
1123 }
1124
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001125 WARN(cur_state != state,
1126 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001128}
1129
Chris Wilson931872f2012-01-16 23:01:13 +00001130static void assert_plane(struct drm_i915_private *dev_priv,
1131 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132{
1133 int reg;
1134 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001135 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
1137 reg = DSPCNTR(plane);
1138 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001139 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1140 WARN(cur_state != state,
1141 "plane %c assertion failure (expected %s, current %s)\n",
1142 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143}
1144
Chris Wilson931872f2012-01-16 23:01:13 +00001145#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1146#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1147
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1149 enum pipe pipe)
1150{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001151 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152 int reg, i;
1153 u32 val;
1154 int cur_pipe;
1155
Ville Syrjälä653e1022013-06-04 13:49:05 +03001156 /* Primary planes are fixed to pipes on gen4+ */
1157 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001158 reg = DSPCNTR(pipe);
1159 val = I915_READ(reg);
1160 WARN((val & DISPLAY_PLANE_ENABLE),
1161 "plane %c assertion failure, should be disabled but not\n",
1162 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001163 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001164 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001167 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 reg = DSPCNTR(i);
1169 val = I915_READ(reg);
1170 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1171 DISPPLANE_SEL_PIPE_SHIFT;
1172 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1174 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 }
1176}
1177
Jesse Barnes19332d72013-03-28 09:55:38 -07001178static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1179 enum pipe pipe)
1180{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001181 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001182 int reg, i;
1183 u32 val;
1184
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001185 if (IS_VALLEYVIEW(dev)) {
1186 for (i = 0; i < dev_priv->num_plane; i++) {
1187 reg = SPCNTR(pipe, i);
1188 val = I915_READ(reg);
1189 WARN((val & SP_ENABLE),
1190 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1191 sprite_name(pipe, i), pipe_name(pipe));
1192 }
1193 } else if (INTEL_INFO(dev)->gen >= 7) {
1194 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001195 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001196 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001197 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001198 plane_name(pipe), pipe_name(pipe));
1199 } else if (INTEL_INFO(dev)->gen >= 5) {
1200 reg = DVSCNTR(pipe);
1201 val = I915_READ(reg);
1202 WARN((val & DVS_ENABLE),
1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001205 }
1206}
1207
Jesse Barnes92f25842011-01-04 15:09:34 -08001208static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1209{
1210 u32 val;
1211 bool enabled;
1212
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001213 if (HAS_PCH_LPT(dev_priv->dev)) {
1214 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1215 return;
1216 }
1217
Jesse Barnes92f25842011-01-04 15:09:34 -08001218 val = I915_READ(PCH_DREF_CONTROL);
1219 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1220 DREF_SUPERSPREAD_SOURCE_MASK));
1221 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1222}
1223
Daniel Vetterab9412b2013-05-03 11:49:46 +02001224static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001226{
1227 int reg;
1228 u32 val;
1229 bool enabled;
1230
Daniel Vetterab9412b2013-05-03 11:49:46 +02001231 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001232 val = I915_READ(reg);
1233 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 WARN(enabled,
1235 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1236 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001237}
1238
Keith Packard4e634382011-08-06 10:39:45 -07001239static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001241{
1242 if ((val & DP_PORT_EN) == 0)
1243 return false;
1244
1245 if (HAS_PCH_CPT(dev_priv->dev)) {
1246 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1247 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1248 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1249 return false;
1250 } else {
1251 if ((val & DP_PIPE_MASK) != (pipe << 30))
1252 return false;
1253 }
1254 return true;
1255}
1256
Keith Packard1519b992011-08-06 10:35:34 -07001257static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001260 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001261 return false;
1262
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001264 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001265 return false;
1266 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 }
1270 return true;
1271}
1272
1273static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, u32 val)
1275{
1276 if ((val & LVDS_PORT_EN) == 0)
1277 return false;
1278
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
1289static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, u32 val)
1291{
1292 if ((val & ADPA_DAC_ENABLE) == 0)
1293 return false;
1294 if (HAS_PCH_CPT(dev_priv->dev)) {
1295 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1296 return false;
1297 } else {
1298 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1299 return false;
1300 }
1301 return true;
1302}
1303
Jesse Barnes291906f2011-02-02 12:28:03 -08001304static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001305 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001306{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001307 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001308 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001309 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001311
Daniel Vetter75c5da22012-09-10 21:58:29 +02001312 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1313 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001315}
1316
1317static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, int reg)
1319{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001320 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001321 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001322 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001324
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001325 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001326 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001328}
1329
1330static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1331 enum pipe pipe)
1332{
1333 int reg;
1334 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001335
Keith Packardf0575e92011-07-25 22:12:43 -07001336 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1337 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1338 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001339
1340 reg = PCH_ADPA;
1341 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001342 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001343 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001344 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_LVDS;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
Paulo Zanonie2debe92013-02-18 19:00:27 -03001352 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1353 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1354 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001355}
1356
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001357static void intel_init_dpio(struct drm_device *dev)
1358{
1359 struct drm_i915_private *dev_priv = dev->dev_private;
1360
1361 if (!IS_VALLEYVIEW(dev))
1362 return;
1363
1364 /*
1365 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1366 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1367 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1368 * b. The other bits such as sfr settings / modesel may all be set
1369 * to 0.
1370 *
1371 * This should only be done on init and resume from S3 with both
1372 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1373 */
1374 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1375}
1376
Daniel Vetter426115c2013-07-11 22:13:42 +02001377static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378{
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 struct drm_device *dev = crtc->base.dev;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 int reg = DPLL(crtc->pipe);
1382 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001383
Daniel Vetter426115c2013-07-11 22:13:42 +02001384 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001385
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001386 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001387 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1388
1389 /* PLL is protected by panel, make sure we can write it */
1390 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001391 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001392
Daniel Vetter426115c2013-07-11 22:13:42 +02001393 I915_WRITE(reg, dpll);
1394 POSTING_READ(reg);
1395 udelay(150);
1396
1397 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1398 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1399
1400 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1401 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001402
1403 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001404 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001405 POSTING_READ(reg);
1406 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001407 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 POSTING_READ(reg);
1409 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001410 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 POSTING_READ(reg);
1412 udelay(150); /* wait for warmup */
1413}
1414
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001415static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001416{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 struct drm_device *dev = crtc->base.dev;
1418 struct drm_i915_private *dev_priv = dev->dev_private;
1419 int reg = DPLL(crtc->pipe);
1420 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001421
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001422 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* No really, not for ILK+ */
1425 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001426
1427 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001428 if (IS_MOBILE(dev) && !IS_I830(dev))
1429 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001431 I915_WRITE(reg, dpll);
1432
1433 /* Wait for the clocks to stabilize. */
1434 POSTING_READ(reg);
1435 udelay(150);
1436
1437 if (INTEL_INFO(dev)->gen >= 4) {
1438 I915_WRITE(DPLL_MD(crtc->pipe),
1439 crtc->config.dpll_hw_state.dpll_md);
1440 } else {
1441 /* The pixel multiplier can only be updated once the
1442 * DPLL is enabled and the clocks are stable.
1443 *
1444 * So write it again.
1445 */
1446 I915_WRITE(reg, dpll);
1447 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448
1449 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001450 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001453 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001462 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001470static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 /* Don't disable pipe A or pipe A PLLs if needed */
1473 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1474 return;
1475
1476 /* Make sure the pipe isn't still relying on us */
1477 assert_pipe_disabled(dev_priv, pipe);
1478
Daniel Vetter50b44a42013-06-05 13:34:33 +02001479 I915_WRITE(DPLL(pipe), 0);
1480 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481}
1482
Jesse Barnesf6071162013-10-01 10:41:38 -07001483static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1484{
1485 u32 val = 0;
1486
1487 /* Make sure the pipe isn't still relying on us */
1488 assert_pipe_disabled(dev_priv, pipe);
1489
1490 /* Leave integrated clock source enabled */
1491 if (pipe == PIPE_B)
1492 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1493 I915_WRITE(DPLL(pipe), val);
1494 POSTING_READ(DPLL(pipe));
1495}
1496
Jesse Barnes89b667f2013-04-18 14:51:36 -07001497void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1498{
1499 u32 port_mask;
1500
1501 if (!port)
1502 port_mask = DPLL_PORTB_READY_MASK;
1503 else
1504 port_mask = DPLL_PORTC_READY_MASK;
1505
1506 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1507 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1508 'B' + port, I915_READ(DPLL(0)));
1509}
1510
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001512 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001513 * @dev_priv: i915 private structure
1514 * @pipe: pipe PLL to enable
1515 *
1516 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1517 * drives the transcoder clock.
1518 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001519static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001520{
Daniel Vettere2b78262013-06-07 23:10:03 +02001521 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1522 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001523
Chris Wilson48da64a2012-05-13 20:16:12 +01001524 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001525 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001526 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001527 return;
1528
1529 if (WARN_ON(pll->refcount == 0))
1530 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001531
Daniel Vetter46edb022013-06-05 13:34:12 +02001532 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1533 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001534 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001535
Daniel Vettercdbd2312013-06-05 13:34:03 +02001536 if (pll->active++) {
1537 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001538 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001539 return;
1540 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001541 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001542
Daniel Vetter46edb022013-06-05 13:34:12 +02001543 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001544 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001546}
1547
Daniel Vettere2b78262013-06-07 23:10:03 +02001548static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001549{
Daniel Vettere2b78262013-06-07 23:10:03 +02001550 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1551 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001552
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 /* PCH only available on ILK+ */
1554 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001555 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001556 return;
1557
Chris Wilson48da64a2012-05-13 20:16:12 +01001558 if (WARN_ON(pll->refcount == 0))
1559 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560
Daniel Vetter46edb022013-06-05 13:34:12 +02001561 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1562 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001563 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564
Chris Wilson48da64a2012-05-13 20:16:12 +01001565 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001566 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 return;
1568 }
1569
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001571 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001572 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001573 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001586 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001587
1588 /* PCH only available on ILK+ */
1589 BUG_ON(dev_priv->info->gen < 5);
1590
1591 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001592 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001593 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Daniel Vetterab9412b2013-05-03 11:49:46 +02001608 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Daniel Vetterab9412b2013-05-03 11:49:46 +02001662 I915_WRITE(LPT_TRANSCONF, val);
1663 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Daniel Vetterab9412b2013-05-03 11:49:46 +02001680 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Daniel Vetterab9412b2013-05-03 11:49:46 +02001701 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001703 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001705 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001729 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001738 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001739 assert_sprites_disabled(dev_priv, pipe);
1740
Paulo Zanoni681e5812012-12-06 11:12:38 -02001741 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001742 pch_transcoder = TRANSCODER_A;
1743 else
1744 pch_transcoder = pipe;
1745
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 /*
1747 * A pipe without a PLL won't actually be able to drive bits from
1748 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1749 * need the check.
1750 */
1751 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001752 if (dsi)
1753 assert_dsi_pll_enabled(dev_priv);
1754 else
1755 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001756 else {
1757 if (pch_port) {
1758 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001759 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001760 assert_fdi_tx_pll_enabled(dev_priv,
1761 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 }
1763 /* FIXME: assert CPU port conditions for SNB+ */
1764 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001766 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001768 if (val & PIPECONF_ENABLE)
1769 return;
1770
1771 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
1775/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001776 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 * @dev_priv: i915 private structure
1778 * @pipe: pipe to disable
1779 *
1780 * Disable @pipe, making sure that various hardware specific requirements
1781 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1782 *
1783 * @pipe should be %PIPE_A or %PIPE_B.
1784 *
1785 * Will wait until the pipe has shut down before returning.
1786 */
1787static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1788 enum pipe pipe)
1789{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001790 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1791 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792 int reg;
1793 u32 val;
1794
1795 /*
1796 * Make sure planes won't keep trying to pump pixels to us,
1797 * or we might hang the display.
1798 */
1799 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001800 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001801 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001802
1803 /* Don't disable pipe A or pipe A PLLs if needed */
1804 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1805 return;
1806
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001807 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001809 if ((val & PIPECONF_ENABLE) == 0)
1810 return;
1811
1812 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001813 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1814}
1815
Keith Packardd74362c2011-07-28 14:47:14 -07001816/*
1817 * Plane regs are double buffered, going from enabled->disabled needs a
1818 * trigger in order to latch. The display address reg provides this.
1819 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001820void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1821 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001822{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001823 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1824
1825 I915_WRITE(reg, I915_READ(reg));
1826 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001827}
1828
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001830 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 * @dev_priv: i915 private structure
1832 * @plane: plane to enable
1833 * @pipe: pipe being fed
1834 *
1835 * Enable @plane on @pipe, making sure that @pipe is running first.
1836 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001837static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1838 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001840 struct intel_crtc *intel_crtc =
1841 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 int reg;
1843 u32 val;
1844
1845 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1846 assert_pipe_enabled(dev_priv, pipe);
1847
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001848 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001849
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001850 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001851
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 reg = DSPCNTR(plane);
1853 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001854 if (val & DISPLAY_PLANE_ENABLE)
1855 return;
1856
1857 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001858 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_wait_for_vblank(dev_priv->dev, pipe);
1860}
1861
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001863 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 * @dev_priv: i915 private structure
1865 * @plane: plane to disable
1866 * @pipe: pipe consuming the data
1867 *
1868 * Disable @plane; should be an independent operation.
1869 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001870static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1871 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001872{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001873 struct intel_crtc *intel_crtc =
1874 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 int reg;
1876 u32 val;
1877
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001878 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001879
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001880 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001881
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 reg = DSPCNTR(plane);
1883 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001884 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1885 return;
1886
1887 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001888 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 intel_wait_for_vblank(dev_priv->dev, pipe);
1890}
1891
Chris Wilson693db182013-03-05 14:52:39 +00001892static bool need_vtd_wa(struct drm_device *dev)
1893{
1894#ifdef CONFIG_INTEL_IOMMU
1895 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1896 return true;
1897#endif
1898 return false;
1899}
1900
Chris Wilson127bd2a2010-07-23 23:32:05 +01001901int
Chris Wilson48b956c2010-09-14 12:50:34 +01001902intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001903 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001904 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905{
Chris Wilsonce453d82011-02-21 14:43:56 +00001906 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001907 u32 alignment;
1908 int ret;
1909
Chris Wilson05394f32010-11-08 19:18:58 +00001910 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001912 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1913 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001914 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001915 alignment = 4 * 1024;
1916 else
1917 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918 break;
1919 case I915_TILING_X:
1920 /* pin() will align the object as required by fence */
1921 alignment = 0;
1922 break;
1923 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001924 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001925 return -EINVAL;
1926 default:
1927 BUG();
1928 }
1929
Chris Wilson693db182013-03-05 14:52:39 +00001930 /* Note that the w/a also requires 64 PTE of padding following the
1931 * bo. We currently fill all unused PTE with the shadow page and so
1932 * we should always have valid PTE following the scanout preventing
1933 * the VT-d warning.
1934 */
1935 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1936 alignment = 256 * 1024;
1937
Chris Wilsonce453d82011-02-21 14:43:56 +00001938 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001939 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001940 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001941 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001942
1943 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1944 * fence, whereas 965+ only requires a fence if using
1945 * framebuffer compression. For simplicity, we always install
1946 * a fence as the cost is not that onerous.
1947 */
Chris Wilson06d98132012-04-17 15:31:24 +01001948 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001949 if (ret)
1950 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001951
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001952 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001953
Chris Wilsonce453d82011-02-21 14:43:56 +00001954 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001955 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001956
1957err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001958 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001959err_interruptible:
1960 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001961 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962}
1963
Chris Wilson1690e1e2011-12-14 13:57:08 +01001964void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1965{
1966 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001967 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001968}
1969
Daniel Vetterc2c75132012-07-05 12:17:30 +02001970/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1971 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001972unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1973 unsigned int tiling_mode,
1974 unsigned int cpp,
1975 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976{
Chris Wilsonbc752862013-02-21 20:04:31 +00001977 if (tiling_mode != I915_TILING_NONE) {
1978 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979
Chris Wilsonbc752862013-02-21 20:04:31 +00001980 tile_rows = *y / 8;
1981 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001982
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 tiles = *x / (512/cpp);
1984 *x %= 512/cpp;
1985
1986 return tile_rows * pitch * 8 + tiles * 4096;
1987 } else {
1988 unsigned int offset;
1989
1990 offset = *y * pitch + *x * cpp;
1991 *y = 0;
1992 *x = (offset & 4095) / cpp;
1993 return offset & -4096;
1994 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995}
1996
Jesse Barnes17638cd2011-06-24 12:19:23 -07001997static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1998 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001999{
2000 struct drm_device *dev = crtc->dev;
2001 struct drm_i915_private *dev_priv = dev->dev_private;
2002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2003 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002004 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002005 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002006 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002007 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002009
2010 switch (plane) {
2011 case 0:
2012 case 1:
2013 break;
2014 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002015 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002016 return -EINVAL;
2017 }
2018
2019 intel_fb = to_intel_framebuffer(fb);
2020 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002021
Chris Wilson5eddb702010-09-11 13:48:45 +01002022 reg = DSPCNTR(plane);
2023 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002024 /* Mask out pixel format bits in case we change it */
2025 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002026 switch (fb->pixel_format) {
2027 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002028 dspcntr |= DISPPLANE_8BPP;
2029 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002030 case DRM_FORMAT_XRGB1555:
2031 case DRM_FORMAT_ARGB1555:
2032 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002033 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002034 case DRM_FORMAT_RGB565:
2035 dspcntr |= DISPPLANE_BGRX565;
2036 break;
2037 case DRM_FORMAT_XRGB8888:
2038 case DRM_FORMAT_ARGB8888:
2039 dspcntr |= DISPPLANE_BGRX888;
2040 break;
2041 case DRM_FORMAT_XBGR8888:
2042 case DRM_FORMAT_ABGR8888:
2043 dspcntr |= DISPPLANE_RGBX888;
2044 break;
2045 case DRM_FORMAT_XRGB2101010:
2046 case DRM_FORMAT_ARGB2101010:
2047 dspcntr |= DISPPLANE_BGRX101010;
2048 break;
2049 case DRM_FORMAT_XBGR2101010:
2050 case DRM_FORMAT_ABGR2101010:
2051 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002052 break;
2053 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002054 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002055 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002056
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002057 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002058 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002059 dspcntr |= DISPPLANE_TILED;
2060 else
2061 dspcntr &= ~DISPPLANE_TILED;
2062 }
2063
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002064 if (IS_G4X(dev))
2065 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2066
Chris Wilson5eddb702010-09-11 13:48:45 +01002067 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002068
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002070
Daniel Vetterc2c75132012-07-05 12:17:30 +02002071 if (INTEL_INFO(dev)->gen >= 4) {
2072 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002073 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2074 fb->bits_per_pixel / 8,
2075 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002076 linear_offset -= intel_crtc->dspaddr_offset;
2077 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002078 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002079 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002081 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2082 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2083 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002084 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002085 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002086 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002087 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002089 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002091 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002092 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002093
Jesse Barnes17638cd2011-06-24 12:19:23 -07002094 return 0;
2095}
2096
2097static int ironlake_update_plane(struct drm_crtc *crtc,
2098 struct drm_framebuffer *fb, int x, int y)
2099{
2100 struct drm_device *dev = crtc->dev;
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2103 struct intel_framebuffer *intel_fb;
2104 struct drm_i915_gem_object *obj;
2105 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002106 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002107 u32 dspcntr;
2108 u32 reg;
2109
2110 switch (plane) {
2111 case 0:
2112 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002113 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114 break;
2115 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002116 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002117 return -EINVAL;
2118 }
2119
2120 intel_fb = to_intel_framebuffer(fb);
2121 obj = intel_fb->obj;
2122
2123 reg = DSPCNTR(plane);
2124 dspcntr = I915_READ(reg);
2125 /* Mask out pixel format bits in case we change it */
2126 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002127 switch (fb->pixel_format) {
2128 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002129 dspcntr |= DISPPLANE_8BPP;
2130 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002131 case DRM_FORMAT_RGB565:
2132 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002133 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002134 case DRM_FORMAT_XRGB8888:
2135 case DRM_FORMAT_ARGB8888:
2136 dspcntr |= DISPPLANE_BGRX888;
2137 break;
2138 case DRM_FORMAT_XBGR8888:
2139 case DRM_FORMAT_ABGR8888:
2140 dspcntr |= DISPPLANE_RGBX888;
2141 break;
2142 case DRM_FORMAT_XRGB2101010:
2143 case DRM_FORMAT_ARGB2101010:
2144 dspcntr |= DISPPLANE_BGRX101010;
2145 break;
2146 case DRM_FORMAT_XBGR2101010:
2147 case DRM_FORMAT_ABGR2101010:
2148 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 break;
2150 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002151 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152 }
2153
2154 if (obj->tiling_mode != I915_TILING_NONE)
2155 dspcntr |= DISPPLANE_TILED;
2156 else
2157 dspcntr &= ~DISPPLANE_TILED;
2158
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002159 if (IS_HASWELL(dev))
2160 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2161 else
2162 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163
2164 I915_WRITE(reg, dspcntr);
2165
Daniel Vettere506a0c2012-07-05 12:17:29 +02002166 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002167 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002168 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2169 fb->bits_per_pixel / 8,
2170 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002171 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002172
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002173 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2174 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2175 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002176 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002177 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002178 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002179 if (IS_HASWELL(dev)) {
2180 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2181 } else {
2182 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2183 I915_WRITE(DSPLINOFF(plane), linear_offset);
2184 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002185 POSTING_READ(reg);
2186
2187 return 0;
2188}
2189
2190/* Assume fb object is pinned & idle & fenced and just update base pointers */
2191static int
2192intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2193 int x, int y, enum mode_set_atomic state)
2194{
2195 struct drm_device *dev = crtc->dev;
2196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002197
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002198 if (dev_priv->display.disable_fbc)
2199 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002200 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002201
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002202 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002203}
2204
Ville Syrjälä96a02912013-02-18 19:08:49 +02002205void intel_display_handle_reset(struct drm_device *dev)
2206{
2207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 struct drm_crtc *crtc;
2209
2210 /*
2211 * Flips in the rings have been nuked by the reset,
2212 * so complete all pending flips so that user space
2213 * will get its events and not get stuck.
2214 *
2215 * Also update the base address of all primary
2216 * planes to the the last fb to make sure we're
2217 * showing the correct fb after a reset.
2218 *
2219 * Need to make two loops over the crtcs so that we
2220 * don't try to grab a crtc mutex before the
2221 * pending_flip_queue really got woken up.
2222 */
2223
2224 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2226 enum plane plane = intel_crtc->plane;
2227
2228 intel_prepare_page_flip(dev, plane);
2229 intel_finish_page_flip_plane(dev, plane);
2230 }
2231
2232 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2234
2235 mutex_lock(&crtc->mutex);
2236 if (intel_crtc->active)
2237 dev_priv->display.update_plane(crtc, crtc->fb,
2238 crtc->x, crtc->y);
2239 mutex_unlock(&crtc->mutex);
2240 }
2241}
2242
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243static int
Chris Wilson14667a42012-04-03 17:58:35 +01002244intel_finish_fb(struct drm_framebuffer *old_fb)
2245{
2246 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2247 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2248 bool was_interruptible = dev_priv->mm.interruptible;
2249 int ret;
2250
Chris Wilson14667a42012-04-03 17:58:35 +01002251 /* Big Hammer, we also need to ensure that any pending
2252 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2253 * current scanout is retired before unpinning the old
2254 * framebuffer.
2255 *
2256 * This should only fail upon a hung GPU, in which case we
2257 * can safely continue.
2258 */
2259 dev_priv->mm.interruptible = false;
2260 ret = i915_gem_object_finish_gpu(obj);
2261 dev_priv->mm.interruptible = was_interruptible;
2262
2263 return ret;
2264}
2265
Ville Syrjälä198598d2012-10-31 17:50:24 +02002266static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2267{
2268 struct drm_device *dev = crtc->dev;
2269 struct drm_i915_master_private *master_priv;
2270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2271
2272 if (!dev->primary->master)
2273 return;
2274
2275 master_priv = dev->primary->master->driver_priv;
2276 if (!master_priv->sarea_priv)
2277 return;
2278
2279 switch (intel_crtc->pipe) {
2280 case 0:
2281 master_priv->sarea_priv->pipeA_x = x;
2282 master_priv->sarea_priv->pipeA_y = y;
2283 break;
2284 case 1:
2285 master_priv->sarea_priv->pipeB_x = x;
2286 master_priv->sarea_priv->pipeB_y = y;
2287 break;
2288 default:
2289 break;
2290 }
2291}
2292
Chris Wilson14667a42012-04-03 17:58:35 +01002293static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002294intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002295 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002296{
2297 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002300 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002301 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002302
2303 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002304 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002305 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002306 return 0;
2307 }
2308
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002309 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002310 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2311 plane_name(intel_crtc->plane),
2312 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002313 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002314 }
2315
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002316 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002317 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002318 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002319 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002320 if (ret != 0) {
2321 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002322 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002323 return ret;
2324 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002325
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002326 /*
2327 * Update pipe size and adjust fitter if needed: the reason for this is
2328 * that in compute_mode_changes we check the native mode (not the pfit
2329 * mode) to see if we can flip rather than do a full mode set. In the
2330 * fastboot case, we'll flip, but if we don't update the pipesrc and
2331 * pfit state, we'll end up with a big fb scanned out into the wrong
2332 * sized surface.
2333 *
2334 * To fix this properly, we need to hoist the checks up into
2335 * compute_mode_changes (or above), check the actual pfit state and
2336 * whether the platform allows pfit disable with pipe active, and only
2337 * then update the pipesrc and pfit state, even on the flip path.
2338 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002339 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002340 const struct drm_display_mode *adjusted_mode =
2341 &intel_crtc->config.adjusted_mode;
2342
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002343 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002344 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2345 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002346 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002347 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2348 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2349 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2350 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2351 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2352 }
2353 }
2354
Daniel Vetter94352cf2012-07-05 22:51:56 +02002355 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002356 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002357 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002359 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002360 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002361 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002362
Daniel Vetter94352cf2012-07-05 22:51:56 +02002363 old_fb = crtc->fb;
2364 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002365 crtc->x = x;
2366 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002367
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002368 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002369 if (intel_crtc->active && old_fb != fb)
2370 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002371 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002372 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002373
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002374 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002375 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002376 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002377
Ville Syrjälä198598d2012-10-31 17:50:24 +02002378 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002379
2380 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002381}
2382
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002383static void intel_fdi_normal_train(struct drm_crtc *crtc)
2384{
2385 struct drm_device *dev = crtc->dev;
2386 struct drm_i915_private *dev_priv = dev->dev_private;
2387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2388 int pipe = intel_crtc->pipe;
2389 u32 reg, temp;
2390
2391 /* enable normal train */
2392 reg = FDI_TX_CTL(pipe);
2393 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002394 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002395 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2396 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002397 } else {
2398 temp &= ~FDI_LINK_TRAIN_NONE;
2399 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002400 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002401 I915_WRITE(reg, temp);
2402
2403 reg = FDI_RX_CTL(pipe);
2404 temp = I915_READ(reg);
2405 if (HAS_PCH_CPT(dev)) {
2406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2407 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2408 } else {
2409 temp &= ~FDI_LINK_TRAIN_NONE;
2410 temp |= FDI_LINK_TRAIN_NONE;
2411 }
2412 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2413
2414 /* wait one idle pattern time */
2415 POSTING_READ(reg);
2416 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002417
2418 /* IVB wants error correction enabled */
2419 if (IS_IVYBRIDGE(dev))
2420 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2421 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002422}
2423
Daniel Vetter1e833f42013-02-19 22:31:57 +01002424static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2425{
2426 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2427}
2428
Daniel Vetter01a415f2012-10-27 15:58:40 +02002429static void ivb_modeset_global_resources(struct drm_device *dev)
2430{
2431 struct drm_i915_private *dev_priv = dev->dev_private;
2432 struct intel_crtc *pipe_B_crtc =
2433 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2434 struct intel_crtc *pipe_C_crtc =
2435 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2436 uint32_t temp;
2437
Daniel Vetter1e833f42013-02-19 22:31:57 +01002438 /*
2439 * When everything is off disable fdi C so that we could enable fdi B
2440 * with all lanes. Note that we don't care about enabled pipes without
2441 * an enabled pch encoder.
2442 */
2443 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2444 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002445 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2446 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2447
2448 temp = I915_READ(SOUTH_CHICKEN1);
2449 temp &= ~FDI_BC_BIFURCATION_SELECT;
2450 DRM_DEBUG_KMS("disabling fdi C rx\n");
2451 I915_WRITE(SOUTH_CHICKEN1, temp);
2452 }
2453}
2454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455/* The FDI link training functions for ILK/Ibexpeak. */
2456static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2457{
2458 struct drm_device *dev = crtc->dev;
2459 struct drm_i915_private *dev_priv = dev->dev_private;
2460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2461 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002462 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002465 /* FDI needs bits from pipe & plane first */
2466 assert_pipe_enabled(dev_priv, pipe);
2467 assert_plane_enabled(dev_priv, plane);
2468
Adam Jacksone1a44742010-06-25 15:32:14 -04002469 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2470 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_IMR(pipe);
2472 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 temp &= ~FDI_RX_SYMBOL_LOCK;
2474 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 udelay(150);
2478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_TX_CTL(pipe);
2481 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002482 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2483 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 reg = FDI_RX_CTL(pipe);
2489 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 temp &= ~FDI_LINK_TRAIN_NONE;
2491 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2493
2494 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 udelay(150);
2496
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002497 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002498 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2499 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2500 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002501
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002503 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2506
2507 if ((temp & FDI_RX_BIT_LOCK)) {
2508 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 break;
2511 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002513 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515
2516 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 reg = FDI_TX_CTL(pipe);
2518 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 temp &= ~FDI_LINK_TRAIN_NONE;
2520 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 reg = FDI_RX_CTL(pipe);
2524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 temp &= ~FDI_LINK_TRAIN_NONE;
2526 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp);
2528
2529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 udelay(150);
2531
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002533 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2536
2537 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539 DRM_DEBUG_KMS("FDI train 2 done.\n");
2540 break;
2541 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002543 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545
2546 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002547
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548}
2549
Akshay Joshi0206e352011-08-16 15:34:10 -04002550static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2552 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2553 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2554 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2555};
2556
2557/* The FDI link training functions for SNB/Cougarpoint. */
2558static void gen6_fdi_link_train(struct drm_crtc *crtc)
2559{
2560 struct drm_device *dev = crtc->dev;
2561 struct drm_i915_private *dev_priv = dev->dev_private;
2562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2563 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002564 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565
Adam Jacksone1a44742010-06-25 15:32:14 -04002566 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2567 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 reg = FDI_RX_IMR(pipe);
2569 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002570 temp &= ~FDI_RX_SYMBOL_LOCK;
2571 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002572 I915_WRITE(reg, temp);
2573
2574 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002575 udelay(150);
2576
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 reg = FDI_TX_CTL(pipe);
2579 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002580 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2581 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002582 temp &= ~FDI_LINK_TRAIN_NONE;
2583 temp |= FDI_LINK_TRAIN_PATTERN_1;
2584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2585 /* SNB-B */
2586 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588
Daniel Vetterd74cf322012-10-26 10:58:13 +02002589 I915_WRITE(FDI_RX_MISC(pipe),
2590 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2591
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 reg = FDI_RX_CTL(pipe);
2593 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594 if (HAS_PCH_CPT(dev)) {
2595 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2596 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2597 } else {
2598 temp &= ~FDI_LINK_TRAIN_NONE;
2599 temp |= FDI_LINK_TRAIN_PATTERN_1;
2600 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2602
2603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604 udelay(150);
2605
Akshay Joshi0206e352011-08-16 15:34:10 -04002606 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 reg = FDI_TX_CTL(pipe);
2608 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2610 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614 udelay(500);
2615
Sean Paulfa37d392012-03-02 12:53:39 -05002616 for (retry = 0; retry < 5; retry++) {
2617 reg = FDI_RX_IIR(pipe);
2618 temp = I915_READ(reg);
2619 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2620 if (temp & FDI_RX_BIT_LOCK) {
2621 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2622 DRM_DEBUG_KMS("FDI train 1 done.\n");
2623 break;
2624 }
2625 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626 }
Sean Paulfa37d392012-03-02 12:53:39 -05002627 if (retry < 5)
2628 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 }
2630 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632
2633 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 reg = FDI_TX_CTL(pipe);
2635 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002636 temp &= ~FDI_LINK_TRAIN_NONE;
2637 temp |= FDI_LINK_TRAIN_PATTERN_2;
2638 if (IS_GEN6(dev)) {
2639 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2640 /* SNB-B */
2641 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2642 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644
Chris Wilson5eddb702010-09-11 13:48:45 +01002645 reg = FDI_RX_CTL(pipe);
2646 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002647 if (HAS_PCH_CPT(dev)) {
2648 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2649 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2650 } else {
2651 temp &= ~FDI_LINK_TRAIN_NONE;
2652 temp |= FDI_LINK_TRAIN_PATTERN_2;
2653 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 I915_WRITE(reg, temp);
2655
2656 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657 udelay(150);
2658
Akshay Joshi0206e352011-08-16 15:34:10 -04002659 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002660 reg = FDI_TX_CTL(pipe);
2661 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2663 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 I915_WRITE(reg, temp);
2665
2666 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 udelay(500);
2668
Sean Paulfa37d392012-03-02 12:53:39 -05002669 for (retry = 0; retry < 5; retry++) {
2670 reg = FDI_RX_IIR(pipe);
2671 temp = I915_READ(reg);
2672 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2673 if (temp & FDI_RX_SYMBOL_LOCK) {
2674 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2675 DRM_DEBUG_KMS("FDI train 2 done.\n");
2676 break;
2677 }
2678 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 }
Sean Paulfa37d392012-03-02 12:53:39 -05002680 if (retry < 5)
2681 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682 }
2683 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685
2686 DRM_DEBUG_KMS("FDI train done.\n");
2687}
2688
Jesse Barnes357555c2011-04-28 15:09:55 -07002689/* Manual link training for Ivy Bridge A0 parts */
2690static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2691{
2692 struct drm_device *dev = crtc->dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
2694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2695 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002696 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002697
2698 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2699 for train result */
2700 reg = FDI_RX_IMR(pipe);
2701 temp = I915_READ(reg);
2702 temp &= ~FDI_RX_SYMBOL_LOCK;
2703 temp &= ~FDI_RX_BIT_LOCK;
2704 I915_WRITE(reg, temp);
2705
2706 POSTING_READ(reg);
2707 udelay(150);
2708
Daniel Vetter01a415f2012-10-27 15:58:40 +02002709 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2710 I915_READ(FDI_RX_IIR(pipe)));
2711
Jesse Barnes139ccd32013-08-19 11:04:55 -07002712 /* Try each vswing and preemphasis setting twice before moving on */
2713 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2714 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002715 reg = FDI_TX_CTL(pipe);
2716 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002717 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2718 temp &= ~FDI_TX_ENABLE;
2719 I915_WRITE(reg, temp);
2720
2721 reg = FDI_RX_CTL(pipe);
2722 temp = I915_READ(reg);
2723 temp &= ~FDI_LINK_TRAIN_AUTO;
2724 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2725 temp &= ~FDI_RX_ENABLE;
2726 I915_WRITE(reg, temp);
2727
2728 /* enable CPU FDI TX and PCH FDI RX */
2729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2732 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2733 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002734 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002735 temp |= snb_b_fdi_train_param[j/2];
2736 temp |= FDI_COMPOSITE_SYNC;
2737 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2738
2739 I915_WRITE(FDI_RX_MISC(pipe),
2740 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2741
2742 reg = FDI_RX_CTL(pipe);
2743 temp = I915_READ(reg);
2744 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2745 temp |= FDI_COMPOSITE_SYNC;
2746 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2747
2748 POSTING_READ(reg);
2749 udelay(1); /* should be 0.5us */
2750
2751 for (i = 0; i < 4; i++) {
2752 reg = FDI_RX_IIR(pipe);
2753 temp = I915_READ(reg);
2754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2755
2756 if (temp & FDI_RX_BIT_LOCK ||
2757 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2758 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2759 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2760 i);
2761 break;
2762 }
2763 udelay(1); /* should be 0.5us */
2764 }
2765 if (i == 4) {
2766 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2767 continue;
2768 }
2769
2770 /* Train 2 */
2771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2774 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2775 I915_WRITE(reg, temp);
2776
2777 reg = FDI_RX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2780 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002781 I915_WRITE(reg, temp);
2782
2783 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002784 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002785
Jesse Barnes139ccd32013-08-19 11:04:55 -07002786 for (i = 0; i < 4; i++) {
2787 reg = FDI_RX_IIR(pipe);
2788 temp = I915_READ(reg);
2789 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002790
Jesse Barnes139ccd32013-08-19 11:04:55 -07002791 if (temp & FDI_RX_SYMBOL_LOCK ||
2792 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2793 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2794 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2795 i);
2796 goto train_done;
2797 }
2798 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002799 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002800 if (i == 4)
2801 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002802 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002803
Jesse Barnes139ccd32013-08-19 11:04:55 -07002804train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002805 DRM_DEBUG_KMS("FDI train done.\n");
2806}
2807
Daniel Vetter88cefb62012-08-12 19:27:14 +02002808static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002809{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002810 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002811 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002812 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002813 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002814
Jesse Barnesc64e3112010-09-10 11:27:03 -07002815
Jesse Barnes0e23b992010-09-10 11:10:00 -07002816 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002817 reg = FDI_RX_CTL(pipe);
2818 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002819 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2820 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002821 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2823
2824 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002825 udelay(200);
2826
2827 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002828 temp = I915_READ(reg);
2829 I915_WRITE(reg, temp | FDI_PCDCLK);
2830
2831 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002832 udelay(200);
2833
Paulo Zanoni20749732012-11-23 15:30:38 -02002834 /* Enable CPU FDI TX PLL, always on for Ironlake */
2835 reg = FDI_TX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2838 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002839
Paulo Zanoni20749732012-11-23 15:30:38 -02002840 POSTING_READ(reg);
2841 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002842 }
2843}
2844
Daniel Vetter88cefb62012-08-12 19:27:14 +02002845static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2846{
2847 struct drm_device *dev = intel_crtc->base.dev;
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849 int pipe = intel_crtc->pipe;
2850 u32 reg, temp;
2851
2852 /* Switch from PCDclk to Rawclk */
2853 reg = FDI_RX_CTL(pipe);
2854 temp = I915_READ(reg);
2855 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2856
2857 /* Disable CPU FDI TX PLL */
2858 reg = FDI_TX_CTL(pipe);
2859 temp = I915_READ(reg);
2860 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2861
2862 POSTING_READ(reg);
2863 udelay(100);
2864
2865 reg = FDI_RX_CTL(pipe);
2866 temp = I915_READ(reg);
2867 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2868
2869 /* Wait for the clocks to turn off. */
2870 POSTING_READ(reg);
2871 udelay(100);
2872}
2873
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002874static void ironlake_fdi_disable(struct drm_crtc *crtc)
2875{
2876 struct drm_device *dev = crtc->dev;
2877 struct drm_i915_private *dev_priv = dev->dev_private;
2878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2879 int pipe = intel_crtc->pipe;
2880 u32 reg, temp;
2881
2882 /* disable CPU FDI tx and PCH FDI rx */
2883 reg = FDI_TX_CTL(pipe);
2884 temp = I915_READ(reg);
2885 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2886 POSTING_READ(reg);
2887
2888 reg = FDI_RX_CTL(pipe);
2889 temp = I915_READ(reg);
2890 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002891 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002892 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2893
2894 POSTING_READ(reg);
2895 udelay(100);
2896
2897 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002898 if (HAS_PCH_IBX(dev)) {
2899 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002900 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002901
2902 /* still set train pattern 1 */
2903 reg = FDI_TX_CTL(pipe);
2904 temp = I915_READ(reg);
2905 temp &= ~FDI_LINK_TRAIN_NONE;
2906 temp |= FDI_LINK_TRAIN_PATTERN_1;
2907 I915_WRITE(reg, temp);
2908
2909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 if (HAS_PCH_CPT(dev)) {
2912 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 } else {
2915 temp &= ~FDI_LINK_TRAIN_NONE;
2916 temp |= FDI_LINK_TRAIN_PATTERN_1;
2917 }
2918 /* BPC in FDI rx is consistent with that in PIPECONF */
2919 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002920 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002921 I915_WRITE(reg, temp);
2922
2923 POSTING_READ(reg);
2924 udelay(100);
2925}
2926
Chris Wilson5bb61642012-09-27 21:25:58 +01002927static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2928{
2929 struct drm_device *dev = crtc->dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002932 unsigned long flags;
2933 bool pending;
2934
Ville Syrjälä10d83732013-01-29 18:13:34 +02002935 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2936 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002937 return false;
2938
2939 spin_lock_irqsave(&dev->event_lock, flags);
2940 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2941 spin_unlock_irqrestore(&dev->event_lock, flags);
2942
2943 return pending;
2944}
2945
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002946static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2947{
Chris Wilson0f911282012-04-17 10:05:38 +01002948 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002950
2951 if (crtc->fb == NULL)
2952 return;
2953
Daniel Vetter2c10d572012-12-20 21:24:07 +01002954 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2955
Chris Wilson5bb61642012-09-27 21:25:58 +01002956 wait_event(dev_priv->pending_flip_queue,
2957 !intel_crtc_has_pending_flip(crtc));
2958
Chris Wilson0f911282012-04-17 10:05:38 +01002959 mutex_lock(&dev->struct_mutex);
2960 intel_finish_fb(crtc->fb);
2961 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002962}
2963
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002964/* Program iCLKIP clock to the desired frequency */
2965static void lpt_program_iclkip(struct drm_crtc *crtc)
2966{
2967 struct drm_device *dev = crtc->dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002969 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002970 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2971 u32 temp;
2972
Daniel Vetter09153002012-12-12 14:06:44 +01002973 mutex_lock(&dev_priv->dpio_lock);
2974
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002975 /* It is necessary to ungate the pixclk gate prior to programming
2976 * the divisors, and gate it back when it is done.
2977 */
2978 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2979
2980 /* Disable SSCCTL */
2981 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002982 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2983 SBI_SSCCTL_DISABLE,
2984 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002985
2986 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002987 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002988 auxdiv = 1;
2989 divsel = 0x41;
2990 phaseinc = 0x20;
2991 } else {
2992 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002993 * but the adjusted_mode->crtc_clock in in KHz. To get the
2994 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002995 * convert the virtual clock precision to KHz here for higher
2996 * precision.
2997 */
2998 u32 iclk_virtual_root_freq = 172800 * 1000;
2999 u32 iclk_pi_range = 64;
3000 u32 desired_divisor, msb_divisor_value, pi_value;
3001
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003002 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003003 msb_divisor_value = desired_divisor / iclk_pi_range;
3004 pi_value = desired_divisor % iclk_pi_range;
3005
3006 auxdiv = 0;
3007 divsel = msb_divisor_value - 2;
3008 phaseinc = pi_value;
3009 }
3010
3011 /* This should not happen with any sane values */
3012 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3013 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3014 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3015 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3016
3017 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003018 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003019 auxdiv,
3020 divsel,
3021 phasedir,
3022 phaseinc);
3023
3024 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003025 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003026 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3027 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3028 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3029 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3030 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3031 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003032 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003033
3034 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003035 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3037 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003038 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003039
3040 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003041 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003042 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003043 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003044
3045 /* Wait for initialization time */
3046 udelay(24);
3047
3048 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003049
3050 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003051}
3052
Daniel Vetter275f01b22013-05-03 11:49:47 +02003053static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3054 enum pipe pch_transcoder)
3055{
3056 struct drm_device *dev = crtc->base.dev;
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3059
3060 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3061 I915_READ(HTOTAL(cpu_transcoder)));
3062 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3063 I915_READ(HBLANK(cpu_transcoder)));
3064 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3065 I915_READ(HSYNC(cpu_transcoder)));
3066
3067 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3068 I915_READ(VTOTAL(cpu_transcoder)));
3069 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3070 I915_READ(VBLANK(cpu_transcoder)));
3071 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3072 I915_READ(VSYNC(cpu_transcoder)));
3073 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3074 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3075}
3076
Jesse Barnesf67a5592011-01-05 10:31:48 -08003077/*
3078 * Enable PCH resources required for PCH ports:
3079 * - PCH PLLs
3080 * - FDI training & RX/TX
3081 * - update transcoder timings
3082 * - DP transcoding bits
3083 * - transcoder
3084 */
3085static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003086{
3087 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003088 struct drm_i915_private *dev_priv = dev->dev_private;
3089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3090 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003091 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003092
Daniel Vetterab9412b2013-05-03 11:49:46 +02003093 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003094
Daniel Vettercd986ab2012-10-26 10:58:12 +02003095 /* Write the TU size bits before fdi link training, so that error
3096 * detection works. */
3097 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3098 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3099
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003101 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003102
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003103 /* We need to program the right clock selection before writing the pixel
3104 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003105 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003106 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003107
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003108 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003109 temp |= TRANS_DPLL_ENABLE(pipe);
3110 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003111 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003112 temp |= sel;
3113 else
3114 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003116 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003117
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003118 /* XXX: pch pll's can be enabled any time before we enable the PCH
3119 * transcoder, and we actually should do this to not upset any PCH
3120 * transcoder that already use the clock when we share it.
3121 *
3122 * Note that enable_shared_dpll tries to do the right thing, but
3123 * get_shared_dpll unconditionally resets the pll - we need that to have
3124 * the right LVDS enable sequence. */
3125 ironlake_enable_shared_dpll(intel_crtc);
3126
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003127 /* set transcoder timing, panel must allow it */
3128 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003129 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003130
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003131 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003132
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003133 /* For PCH DP, enable TRANS_DP_CTL */
3134 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003135 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3136 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003137 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003138 reg = TRANS_DP_CTL(pipe);
3139 temp = I915_READ(reg);
3140 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003141 TRANS_DP_SYNC_MASK |
3142 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 temp |= (TRANS_DP_OUTPUT_ENABLE |
3144 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003145 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003146
3147 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003149 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003150 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003151
3152 switch (intel_trans_dp_port_sel(crtc)) {
3153 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003155 break;
3156 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003157 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003158 break;
3159 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003160 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 break;
3162 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003163 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003164 }
3165
Chris Wilson5eddb702010-09-11 13:48:45 +01003166 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003167 }
3168
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003169 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003170}
3171
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003172static void lpt_pch_enable(struct drm_crtc *crtc)
3173{
3174 struct drm_device *dev = crtc->dev;
3175 struct drm_i915_private *dev_priv = dev->dev_private;
3176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003177 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003178
Daniel Vetterab9412b2013-05-03 11:49:46 +02003179 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003180
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003181 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003182
Paulo Zanoni0540e482012-10-31 18:12:40 -02003183 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003184 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003185
Paulo Zanoni937bb612012-10-31 18:12:47 -02003186 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003187}
3188
Daniel Vettere2b78262013-06-07 23:10:03 +02003189static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003190{
Daniel Vettere2b78262013-06-07 23:10:03 +02003191 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003192
3193 if (pll == NULL)
3194 return;
3195
3196 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003197 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003198 return;
3199 }
3200
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003201 if (--pll->refcount == 0) {
3202 WARN_ON(pll->on);
3203 WARN_ON(pll->active);
3204 }
3205
Daniel Vettera43f6e02013-06-07 23:10:32 +02003206 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003207}
3208
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003209static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210{
Daniel Vettere2b78262013-06-07 23:10:03 +02003211 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3212 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3213 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003214
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003215 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003216 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3217 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003218 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003219 }
3220
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003221 if (HAS_PCH_IBX(dev_priv->dev)) {
3222 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003223 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003224 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003225
Daniel Vetter46edb022013-06-05 13:34:12 +02003226 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3227 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003228
3229 goto found;
3230 }
3231
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003232 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3233 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003234
3235 /* Only want to check enabled timings first */
3236 if (pll->refcount == 0)
3237 continue;
3238
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003239 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3240 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003241 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003242 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003243 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003244
3245 goto found;
3246 }
3247 }
3248
3249 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003250 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3251 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003252 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003253 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3254 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003255 goto found;
3256 }
3257 }
3258
3259 return NULL;
3260
3261found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003262 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003263 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3264 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003265
Daniel Vettercdbd2312013-06-05 13:34:03 +02003266 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003267 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3268 sizeof(pll->hw_state));
3269
Daniel Vetter46edb022013-06-05 13:34:12 +02003270 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003271 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003272 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003273
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003274 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003275 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003277
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003278 return pll;
3279}
3280
Daniel Vettera1520312013-05-03 11:49:50 +02003281static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003282{
3283 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003284 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003285 u32 temp;
3286
3287 temp = I915_READ(dslreg);
3288 udelay(500);
3289 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003290 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003291 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003292 }
3293}
3294
Jesse Barnesb074cec2013-04-25 12:55:02 -07003295static void ironlake_pfit_enable(struct intel_crtc *crtc)
3296{
3297 struct drm_device *dev = crtc->base.dev;
3298 struct drm_i915_private *dev_priv = dev->dev_private;
3299 int pipe = crtc->pipe;
3300
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003301 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003302 /* Force use of hard-coded filter coefficients
3303 * as some pre-programmed values are broken,
3304 * e.g. x201.
3305 */
3306 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3307 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3308 PF_PIPE_SEL_IVB(pipe));
3309 else
3310 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3311 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3312 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003313 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003314}
3315
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003316static void intel_enable_planes(struct drm_crtc *crtc)
3317{
3318 struct drm_device *dev = crtc->dev;
3319 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3320 struct intel_plane *intel_plane;
3321
3322 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3323 if (intel_plane->pipe == pipe)
3324 intel_plane_restore(&intel_plane->base);
3325}
3326
3327static void intel_disable_planes(struct drm_crtc *crtc)
3328{
3329 struct drm_device *dev = crtc->dev;
3330 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3331 struct intel_plane *intel_plane;
3332
3333 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3334 if (intel_plane->pipe == pipe)
3335 intel_plane_disable(&intel_plane->base);
3336}
3337
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003338void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003339{
3340 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3341
3342 if (!crtc->config.ips_enabled)
3343 return;
3344
3345 /* We can only enable IPS after we enable a plane and wait for a vblank.
3346 * We guarantee that the plane is enabled by calling intel_enable_ips
3347 * only after intel_enable_plane. And intel_enable_plane already waits
3348 * for a vblank, so all we need to do here is to enable the IPS bit. */
3349 assert_plane_enabled(dev_priv, crtc->plane);
3350 I915_WRITE(IPS_CTL, IPS_ENABLE);
Paulo Zanoni5ade2c22013-09-19 17:03:06 -03003351
3352 /* The bit only becomes 1 in the next vblank, so this wait here is
3353 * essentially intel_wait_for_vblank. If we don't have this and don't
3354 * wait for vblanks until the end of crtc_enable, then the HW state
3355 * readout code will complain that the expected IPS_CTL value is not the
3356 * one we read. */
3357 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3358 DRM_ERROR("Timed out waiting for IPS enable\n");
Paulo Zanonid77e4532013-09-24 13:52:55 -03003359}
3360
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003361void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003362{
3363 struct drm_device *dev = crtc->base.dev;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365
3366 if (!crtc->config.ips_enabled)
3367 return;
3368
3369 assert_plane_enabled(dev_priv, crtc->plane);
3370 I915_WRITE(IPS_CTL, 0);
3371 POSTING_READ(IPS_CTL);
3372
3373 /* We need to wait for a vblank before we can disable the plane. */
3374 intel_wait_for_vblank(dev, crtc->pipe);
3375}
3376
3377/** Loads the palette/gamma unit for the CRTC with the prepared values */
3378static void intel_crtc_load_lut(struct drm_crtc *crtc)
3379{
3380 struct drm_device *dev = crtc->dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
3382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3383 enum pipe pipe = intel_crtc->pipe;
3384 int palreg = PALETTE(pipe);
3385 int i;
3386 bool reenable_ips = false;
3387
3388 /* The clocks have to be on to load the palette. */
3389 if (!crtc->enabled || !intel_crtc->active)
3390 return;
3391
3392 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3393 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3394 assert_dsi_pll_enabled(dev_priv);
3395 else
3396 assert_pll_enabled(dev_priv, pipe);
3397 }
3398
3399 /* use legacy palette for Ironlake */
3400 if (HAS_PCH_SPLIT(dev))
3401 palreg = LGC_PALETTE(pipe);
3402
3403 /* Workaround : Do not read or write the pipe palette/gamma data while
3404 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3405 */
3406 if (intel_crtc->config.ips_enabled &&
3407 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3408 GAMMA_MODE_MODE_SPLIT)) {
3409 hsw_disable_ips(intel_crtc);
3410 reenable_ips = true;
3411 }
3412
3413 for (i = 0; i < 256; i++) {
3414 I915_WRITE(palreg + 4 * i,
3415 (intel_crtc->lut_r[i] << 16) |
3416 (intel_crtc->lut_g[i] << 8) |
3417 intel_crtc->lut_b[i]);
3418 }
3419
3420 if (reenable_ips)
3421 hsw_enable_ips(intel_crtc);
3422}
3423
Jesse Barnesf67a5592011-01-05 10:31:48 -08003424static void ironlake_crtc_enable(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003429 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003430 int pipe = intel_crtc->pipe;
3431 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003432
Daniel Vetter08a48462012-07-02 11:43:47 +02003433 WARN_ON(!crtc->enabled);
3434
Jesse Barnesf67a5592011-01-05 10:31:48 -08003435 if (intel_crtc->active)
3436 return;
3437
3438 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003439
3440 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3441 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3442
Daniel Vetterf6736a12013-06-05 13:34:30 +02003443 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003444 if (encoder->pre_enable)
3445 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003446
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003447 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003448 /* Note: FDI PLL enabling _must_ be done before we enable the
3449 * cpu pipes, hence this is separate from all the other fdi/pch
3450 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003451 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003452 } else {
3453 assert_fdi_tx_disabled(dev_priv, pipe);
3454 assert_fdi_rx_disabled(dev_priv, pipe);
3455 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003456
Jesse Barnesb074cec2013-04-25 12:55:02 -07003457 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003458
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003459 /*
3460 * On ILK+ LUT must be loaded before the pipe is running but with
3461 * clocks enabled
3462 */
3463 intel_crtc_load_lut(crtc);
3464
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003465 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003466 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003467 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003468 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003469 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003470 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003471
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003472 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003473 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003475 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003476 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003477 mutex_unlock(&dev->struct_mutex);
3478
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003479 for_each_encoder_on_crtc(dev, crtc, encoder)
3480 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003481
3482 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003483 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003484
3485 /*
3486 * There seems to be a race in PCH platform hw (at least on some
3487 * outputs) where an enabled pipe still completes any pageflip right
3488 * away (as if the pipe is off) instead of waiting for vblank. As soon
3489 * as the first vblank happend, everything works as expected. Hence just
3490 * wait for one vblank before returning to avoid strange things
3491 * happening.
3492 */
3493 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003494}
3495
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003496/* IPS only exists on ULT machines and is tied to pipe A. */
3497static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3498{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003499 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003500}
3501
Ville Syrjälädda9a662013-09-19 17:00:37 -03003502static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 int pipe = intel_crtc->pipe;
3508 int plane = intel_crtc->plane;
3509
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003510 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003511 intel_enable_planes(crtc);
3512 intel_crtc_update_cursor(crtc, true);
3513
3514 hsw_enable_ips(intel_crtc);
3515
3516 mutex_lock(&dev->struct_mutex);
3517 intel_update_fbc(dev);
3518 mutex_unlock(&dev->struct_mutex);
3519}
3520
3521static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3522{
3523 struct drm_device *dev = crtc->dev;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3526 int pipe = intel_crtc->pipe;
3527 int plane = intel_crtc->plane;
3528
3529 intel_crtc_wait_for_pending_flips(crtc);
3530 drm_vblank_off(dev, pipe);
3531
3532 /* FBC must be disabled before disabling the plane on HSW. */
3533 if (dev_priv->fbc.plane == plane)
3534 intel_disable_fbc(dev);
3535
3536 hsw_disable_ips(intel_crtc);
3537
3538 intel_crtc_update_cursor(crtc, false);
3539 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003540 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003541}
3542
Paulo Zanonie4916942013-09-20 16:21:19 -03003543/*
3544 * This implements the workaround described in the "notes" section of the mode
3545 * set sequence documentation. When going from no pipes or single pipe to
3546 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3547 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3548 */
3549static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3550{
3551 struct drm_device *dev = crtc->base.dev;
3552 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3553
3554 /* We want to get the other_active_crtc only if there's only 1 other
3555 * active crtc. */
3556 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3557 if (!crtc_it->active || crtc_it == crtc)
3558 continue;
3559
3560 if (other_active_crtc)
3561 return;
3562
3563 other_active_crtc = crtc_it;
3564 }
3565 if (!other_active_crtc)
3566 return;
3567
3568 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3569 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3570}
3571
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003572static void haswell_crtc_enable(struct drm_crtc *crtc)
3573{
3574 struct drm_device *dev = crtc->dev;
3575 struct drm_i915_private *dev_priv = dev->dev_private;
3576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3577 struct intel_encoder *encoder;
3578 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003579
3580 WARN_ON(!crtc->enabled);
3581
3582 if (intel_crtc->active)
3583 return;
3584
3585 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003586
3587 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3588 if (intel_crtc->config.has_pch_encoder)
3589 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3590
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003591 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003592 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003593
3594 for_each_encoder_on_crtc(dev, crtc, encoder)
3595 if (encoder->pre_enable)
3596 encoder->pre_enable(encoder);
3597
Paulo Zanoni1f544382012-10-24 11:32:00 -02003598 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003599
Jesse Barnesb074cec2013-04-25 12:55:02 -07003600 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003601
3602 /*
3603 * On ILK+ LUT must be loaded before the pipe is running but with
3604 * clocks enabled
3605 */
3606 intel_crtc_load_lut(crtc);
3607
Paulo Zanoni1f544382012-10-24 11:32:00 -02003608 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003609 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003610
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003611 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003612 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003613 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003614
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003615 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003616 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003617
Jani Nikula8807e552013-08-30 19:40:32 +03003618 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003619 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003620 intel_opregion_notify_encoder(encoder, true);
3621 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003622
Paulo Zanonie4916942013-09-20 16:21:19 -03003623 /* If we change the relative order between pipe/planes enabling, we need
3624 * to change the workaround. */
3625 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003626 haswell_crtc_enable_planes(crtc);
3627
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003628 /*
3629 * There seems to be a race in PCH platform hw (at least on some
3630 * outputs) where an enabled pipe still completes any pageflip right
3631 * away (as if the pipe is off) instead of waiting for vblank. As soon
3632 * as the first vblank happend, everything works as expected. Hence just
3633 * wait for one vblank before returning to avoid strange things
3634 * happening.
3635 */
3636 intel_wait_for_vblank(dev, intel_crtc->pipe);
3637}
3638
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003639static void ironlake_pfit_disable(struct intel_crtc *crtc)
3640{
3641 struct drm_device *dev = crtc->base.dev;
3642 struct drm_i915_private *dev_priv = dev->dev_private;
3643 int pipe = crtc->pipe;
3644
3645 /* To avoid upsetting the power well on haswell only disable the pfit if
3646 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003647 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003648 I915_WRITE(PF_CTL(pipe), 0);
3649 I915_WRITE(PF_WIN_POS(pipe), 0);
3650 I915_WRITE(PF_WIN_SZ(pipe), 0);
3651 }
3652}
3653
Jesse Barnes6be4a602010-09-10 10:26:01 -07003654static void ironlake_crtc_disable(struct drm_crtc *crtc)
3655{
3656 struct drm_device *dev = crtc->dev;
3657 struct drm_i915_private *dev_priv = dev->dev_private;
3658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003659 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003660 int pipe = intel_crtc->pipe;
3661 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003662 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003663
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003664
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003665 if (!intel_crtc->active)
3666 return;
3667
Daniel Vetterea9d7582012-07-10 10:42:52 +02003668 for_each_encoder_on_crtc(dev, crtc, encoder)
3669 encoder->disable(encoder);
3670
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003671 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003672 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003673
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003674 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003675 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003676
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003677 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003678 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003679 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003680
Daniel Vetterd925c592013-06-05 13:34:04 +02003681 if (intel_crtc->config.has_pch_encoder)
3682 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3683
Jesse Barnesb24e7172011-01-04 15:09:30 -08003684 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003685
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003686 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003687
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003688 for_each_encoder_on_crtc(dev, crtc, encoder)
3689 if (encoder->post_disable)
3690 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003691
Daniel Vetterd925c592013-06-05 13:34:04 +02003692 if (intel_crtc->config.has_pch_encoder) {
3693 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003694
Daniel Vetterd925c592013-06-05 13:34:04 +02003695 ironlake_disable_pch_transcoder(dev_priv, pipe);
3696 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003697
Daniel Vetterd925c592013-06-05 13:34:04 +02003698 if (HAS_PCH_CPT(dev)) {
3699 /* disable TRANS_DP_CTL */
3700 reg = TRANS_DP_CTL(pipe);
3701 temp = I915_READ(reg);
3702 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3703 TRANS_DP_PORT_SEL_MASK);
3704 temp |= TRANS_DP_PORT_SEL_NONE;
3705 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003706
Daniel Vetterd925c592013-06-05 13:34:04 +02003707 /* disable DPLL_SEL */
3708 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003709 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003710 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003711 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003712
3713 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003714 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003715
3716 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003717 }
3718
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003719 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003720 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003721
3722 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003723 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003724 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003725}
3726
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003727static void haswell_crtc_disable(struct drm_crtc *crtc)
3728{
3729 struct drm_device *dev = crtc->dev;
3730 struct drm_i915_private *dev_priv = dev->dev_private;
3731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3732 struct intel_encoder *encoder;
3733 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003734 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003735
3736 if (!intel_crtc->active)
3737 return;
3738
Ville Syrjälädda9a662013-09-19 17:00:37 -03003739 haswell_crtc_disable_planes(crtc);
3740
Jani Nikula8807e552013-08-30 19:40:32 +03003741 for_each_encoder_on_crtc(dev, crtc, encoder) {
3742 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003744 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003745
Paulo Zanoni86642812013-04-12 17:57:57 -03003746 if (intel_crtc->config.has_pch_encoder)
3747 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003748 intel_disable_pipe(dev_priv, pipe);
3749
Paulo Zanoniad80a812012-10-24 16:06:19 -02003750 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003751
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003752 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003753
Paulo Zanoni1f544382012-10-24 11:32:00 -02003754 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003755
3756 for_each_encoder_on_crtc(dev, crtc, encoder)
3757 if (encoder->post_disable)
3758 encoder->post_disable(encoder);
3759
Daniel Vetter88adfff2013-03-28 10:42:01 +01003760 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003761 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003762 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003763 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003764 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003765
3766 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003767 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003768
3769 mutex_lock(&dev->struct_mutex);
3770 intel_update_fbc(dev);
3771 mutex_unlock(&dev->struct_mutex);
3772}
3773
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003774static void ironlake_crtc_off(struct drm_crtc *crtc)
3775{
3776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003777 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003778}
3779
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003780static void haswell_crtc_off(struct drm_crtc *crtc)
3781{
3782 intel_ddi_put_crtc_pll(crtc);
3783}
3784
Daniel Vetter02e792f2009-09-15 22:57:34 +02003785static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3786{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003787 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003788 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003789 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003790
Chris Wilson23f09ce2010-08-12 13:53:37 +01003791 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003792 dev_priv->mm.interruptible = false;
3793 (void) intel_overlay_switch_off(intel_crtc->overlay);
3794 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003795 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003796 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003797
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003798 /* Let userspace switch the overlay on again. In most cases userspace
3799 * has to recompute where to put it anyway.
3800 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003801}
3802
Egbert Eich61bc95c2013-03-04 09:24:38 -05003803/**
3804 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3805 * cursor plane briefly if not already running after enabling the display
3806 * plane.
3807 * This workaround avoids occasional blank screens when self refresh is
3808 * enabled.
3809 */
3810static void
3811g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3812{
3813 u32 cntl = I915_READ(CURCNTR(pipe));
3814
3815 if ((cntl & CURSOR_MODE) == 0) {
3816 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3817
3818 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3819 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3820 intel_wait_for_vblank(dev_priv->dev, pipe);
3821 I915_WRITE(CURCNTR(pipe), cntl);
3822 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3823 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3824 }
3825}
3826
Jesse Barnes2dd24552013-04-25 12:55:01 -07003827static void i9xx_pfit_enable(struct intel_crtc *crtc)
3828{
3829 struct drm_device *dev = crtc->base.dev;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
3831 struct intel_crtc_config *pipe_config = &crtc->config;
3832
Daniel Vetter328d8e82013-05-08 10:36:31 +02003833 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003834 return;
3835
Daniel Vetterc0b03412013-05-28 12:05:54 +02003836 /*
3837 * The panel fitter should only be adjusted whilst the pipe is disabled,
3838 * according to register description and PRM.
3839 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003840 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3841 assert_pipe_disabled(dev_priv, crtc->pipe);
3842
Jesse Barnesb074cec2013-04-25 12:55:02 -07003843 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3844 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003845
3846 /* Border color in case we don't scale up to the full screen. Black by
3847 * default, change to something else for debugging. */
3848 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003849}
3850
Jesse Barnes89b667f2013-04-18 14:51:36 -07003851static void valleyview_crtc_enable(struct drm_crtc *crtc)
3852{
3853 struct drm_device *dev = crtc->dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
3855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3856 struct intel_encoder *encoder;
3857 int pipe = intel_crtc->pipe;
3858 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003859 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003860
3861 WARN_ON(!crtc->enabled);
3862
3863 if (intel_crtc->active)
3864 return;
3865
3866 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003867
Jesse Barnes89b667f2013-04-18 14:51:36 -07003868 for_each_encoder_on_crtc(dev, crtc, encoder)
3869 if (encoder->pre_pll_enable)
3870 encoder->pre_pll_enable(encoder);
3871
Jani Nikula23538ef2013-08-27 15:12:22 +03003872 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3873
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003874 if (!is_dsi)
3875 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003876
3877 for_each_encoder_on_crtc(dev, crtc, encoder)
3878 if (encoder->pre_enable)
3879 encoder->pre_enable(encoder);
3880
Jesse Barnes2dd24552013-04-25 12:55:01 -07003881 i9xx_pfit_enable(intel_crtc);
3882
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003883 intel_crtc_load_lut(crtc);
3884
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003885 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003886 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003887 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003888 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003889 intel_crtc_update_cursor(crtc, true);
3890
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003891 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003892
3893 for_each_encoder_on_crtc(dev, crtc, encoder)
3894 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003895}
3896
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003897static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003898{
3899 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003902 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003903 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003904 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003905
Daniel Vetter08a48462012-07-02 11:43:47 +02003906 WARN_ON(!crtc->enabled);
3907
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003908 if (intel_crtc->active)
3909 return;
3910
3911 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003912
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003913 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003914 if (encoder->pre_enable)
3915 encoder->pre_enable(encoder);
3916
Daniel Vetterf6736a12013-06-05 13:34:30 +02003917 i9xx_enable_pll(intel_crtc);
3918
Jesse Barnes2dd24552013-04-25 12:55:01 -07003919 i9xx_pfit_enable(intel_crtc);
3920
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003921 intel_crtc_load_lut(crtc);
3922
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003923 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003924 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003925 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003926 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003927 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003928 if (IS_G4X(dev))
3929 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003930 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003931
3932 /* Give the overlay scaler a chance to enable if it's on this pipe */
3933 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003934
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003935 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003936
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003937 for_each_encoder_on_crtc(dev, crtc, encoder)
3938 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003939}
3940
Daniel Vetter87476d62013-04-11 16:29:06 +02003941static void i9xx_pfit_disable(struct intel_crtc *crtc)
3942{
3943 struct drm_device *dev = crtc->base.dev;
3944 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003945
3946 if (!crtc->config.gmch_pfit.control)
3947 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003948
3949 assert_pipe_disabled(dev_priv, crtc->pipe);
3950
Daniel Vetter328d8e82013-05-08 10:36:31 +02003951 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3952 I915_READ(PFIT_CONTROL));
3953 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003954}
3955
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003956static void i9xx_crtc_disable(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
3960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003961 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003962 int pipe = intel_crtc->pipe;
3963 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003964
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003965 if (!intel_crtc->active)
3966 return;
3967
Daniel Vetterea9d7582012-07-10 10:42:52 +02003968 for_each_encoder_on_crtc(dev, crtc, encoder)
3969 encoder->disable(encoder);
3970
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003971 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003972 intel_crtc_wait_for_pending_flips(crtc);
3973 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003974
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003975 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003976 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003977
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003978 intel_crtc_dpms_overlay(intel_crtc, false);
3979 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003980 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003981 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003982
Jesse Barnesb24e7172011-01-04 15:09:30 -08003983 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003984
Daniel Vetter87476d62013-04-11 16:29:06 +02003985 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003986
Jesse Barnes89b667f2013-04-18 14:51:36 -07003987 for_each_encoder_on_crtc(dev, crtc, encoder)
3988 if (encoder->post_disable)
3989 encoder->post_disable(encoder);
3990
Jesse Barnesf6071162013-10-01 10:41:38 -07003991 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3992 vlv_disable_pll(dev_priv, pipe);
3993 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003994 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003995
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003996 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003997 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003998
Chris Wilson6b383a72010-09-13 13:54:26 +01003999 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004000}
4001
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004002static void i9xx_crtc_off(struct drm_crtc *crtc)
4003{
4004}
4005
Daniel Vetter976f8a22012-07-08 22:34:21 +02004006static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4007 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004008{
4009 struct drm_device *dev = crtc->dev;
4010 struct drm_i915_master_private *master_priv;
4011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4012 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004013
4014 if (!dev->primary->master)
4015 return;
4016
4017 master_priv = dev->primary->master->driver_priv;
4018 if (!master_priv->sarea_priv)
4019 return;
4020
Jesse Barnes79e53942008-11-07 14:24:08 -08004021 switch (pipe) {
4022 case 0:
4023 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4024 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4025 break;
4026 case 1:
4027 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4028 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4029 break;
4030 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004031 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004032 break;
4033 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004034}
4035
Daniel Vetter976f8a22012-07-08 22:34:21 +02004036/**
4037 * Sets the power management mode of the pipe and plane.
4038 */
4039void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004040{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004041 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004042 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004043 struct intel_encoder *intel_encoder;
4044 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004045
Daniel Vetter976f8a22012-07-08 22:34:21 +02004046 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4047 enable |= intel_encoder->connectors_active;
4048
4049 if (enable)
4050 dev_priv->display.crtc_enable(crtc);
4051 else
4052 dev_priv->display.crtc_disable(crtc);
4053
4054 intel_crtc_update_sarea(crtc, enable);
4055}
4056
Daniel Vetter976f8a22012-07-08 22:34:21 +02004057static void intel_crtc_disable(struct drm_crtc *crtc)
4058{
4059 struct drm_device *dev = crtc->dev;
4060 struct drm_connector *connector;
4061 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004063
4064 /* crtc should still be enabled when we disable it. */
4065 WARN_ON(!crtc->enabled);
4066
4067 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004068 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004069 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004070 dev_priv->display.off(crtc);
4071
Chris Wilson931872f2012-01-16 23:01:13 +00004072 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004073 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004074 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004075
4076 if (crtc->fb) {
4077 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004078 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004079 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004080 crtc->fb = NULL;
4081 }
4082
4083 /* Update computed state. */
4084 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4085 if (!connector->encoder || !connector->encoder->crtc)
4086 continue;
4087
4088 if (connector->encoder->crtc != crtc)
4089 continue;
4090
4091 connector->dpms = DRM_MODE_DPMS_OFF;
4092 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004093 }
4094}
4095
Chris Wilsonea5b2132010-08-04 13:50:23 +01004096void intel_encoder_destroy(struct drm_encoder *encoder)
4097{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004098 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004099
Chris Wilsonea5b2132010-08-04 13:50:23 +01004100 drm_encoder_cleanup(encoder);
4101 kfree(intel_encoder);
4102}
4103
Damien Lespiau92373292013-08-08 22:28:57 +01004104/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004105 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4106 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004107static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004108{
4109 if (mode == DRM_MODE_DPMS_ON) {
4110 encoder->connectors_active = true;
4111
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004112 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004113 } else {
4114 encoder->connectors_active = false;
4115
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004116 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004117 }
4118}
4119
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004120/* Cross check the actual hw state with our own modeset state tracking (and it's
4121 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004122static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004123{
4124 if (connector->get_hw_state(connector)) {
4125 struct intel_encoder *encoder = connector->encoder;
4126 struct drm_crtc *crtc;
4127 bool encoder_enabled;
4128 enum pipe pipe;
4129
4130 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4131 connector->base.base.id,
4132 drm_get_connector_name(&connector->base));
4133
4134 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4135 "wrong connector dpms state\n");
4136 WARN(connector->base.encoder != &encoder->base,
4137 "active connector not linked to encoder\n");
4138 WARN(!encoder->connectors_active,
4139 "encoder->connectors_active not set\n");
4140
4141 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4142 WARN(!encoder_enabled, "encoder not enabled\n");
4143 if (WARN_ON(!encoder->base.crtc))
4144 return;
4145
4146 crtc = encoder->base.crtc;
4147
4148 WARN(!crtc->enabled, "crtc not enabled\n");
4149 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4150 WARN(pipe != to_intel_crtc(crtc)->pipe,
4151 "encoder active on the wrong pipe\n");
4152 }
4153}
4154
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004155/* Even simpler default implementation, if there's really no special case to
4156 * consider. */
4157void intel_connector_dpms(struct drm_connector *connector, int mode)
4158{
4159 struct intel_encoder *encoder = intel_attached_encoder(connector);
4160
4161 /* All the simple cases only support two dpms states. */
4162 if (mode != DRM_MODE_DPMS_ON)
4163 mode = DRM_MODE_DPMS_OFF;
4164
4165 if (mode == connector->dpms)
4166 return;
4167
4168 connector->dpms = mode;
4169
4170 /* Only need to change hw state when actually enabled */
4171 if (encoder->base.crtc)
4172 intel_encoder_dpms(encoder, mode);
4173 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004174 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004175
Daniel Vetterb9805142012-08-31 17:37:33 +02004176 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004177}
4178
Daniel Vetterf0947c32012-07-02 13:10:34 +02004179/* Simple connector->get_hw_state implementation for encoders that support only
4180 * one connector and no cloning and hence the encoder state determines the state
4181 * of the connector. */
4182bool intel_connector_get_hw_state(struct intel_connector *connector)
4183{
Daniel Vetter24929352012-07-02 20:28:59 +02004184 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004185 struct intel_encoder *encoder = connector->encoder;
4186
4187 return encoder->get_hw_state(encoder, &pipe);
4188}
4189
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004190static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4191 struct intel_crtc_config *pipe_config)
4192{
4193 struct drm_i915_private *dev_priv = dev->dev_private;
4194 struct intel_crtc *pipe_B_crtc =
4195 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4196
4197 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4198 pipe_name(pipe), pipe_config->fdi_lanes);
4199 if (pipe_config->fdi_lanes > 4) {
4200 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4201 pipe_name(pipe), pipe_config->fdi_lanes);
4202 return false;
4203 }
4204
4205 if (IS_HASWELL(dev)) {
4206 if (pipe_config->fdi_lanes > 2) {
4207 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4208 pipe_config->fdi_lanes);
4209 return false;
4210 } else {
4211 return true;
4212 }
4213 }
4214
4215 if (INTEL_INFO(dev)->num_pipes == 2)
4216 return true;
4217
4218 /* Ivybridge 3 pipe is really complicated */
4219 switch (pipe) {
4220 case PIPE_A:
4221 return true;
4222 case PIPE_B:
4223 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4224 pipe_config->fdi_lanes > 2) {
4225 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4226 pipe_name(pipe), pipe_config->fdi_lanes);
4227 return false;
4228 }
4229 return true;
4230 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004231 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004232 pipe_B_crtc->config.fdi_lanes <= 2) {
4233 if (pipe_config->fdi_lanes > 2) {
4234 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4235 pipe_name(pipe), pipe_config->fdi_lanes);
4236 return false;
4237 }
4238 } else {
4239 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4240 return false;
4241 }
4242 return true;
4243 default:
4244 BUG();
4245 }
4246}
4247
Daniel Vettere29c22c2013-02-21 00:00:16 +01004248#define RETRY 1
4249static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4250 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004251{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004252 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004253 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004254 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004255 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004256
Daniel Vettere29c22c2013-02-21 00:00:16 +01004257retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004258 /* FDI is a binary signal running at ~2.7GHz, encoding
4259 * each output octet as 10 bits. The actual frequency
4260 * is stored as a divider into a 100MHz clock, and the
4261 * mode pixel clock is stored in units of 1KHz.
4262 * Hence the bw of each lane in terms of the mode signal
4263 * is:
4264 */
4265 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4266
Damien Lespiau241bfc32013-09-25 16:45:37 +01004267 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004268
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004269 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004270 pipe_config->pipe_bpp);
4271
4272 pipe_config->fdi_lanes = lane;
4273
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004274 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004275 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004276
Daniel Vettere29c22c2013-02-21 00:00:16 +01004277 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4278 intel_crtc->pipe, pipe_config);
4279 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4280 pipe_config->pipe_bpp -= 2*3;
4281 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4282 pipe_config->pipe_bpp);
4283 needs_recompute = true;
4284 pipe_config->bw_constrained = true;
4285
4286 goto retry;
4287 }
4288
4289 if (needs_recompute)
4290 return RETRY;
4291
4292 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004293}
4294
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004295static void hsw_compute_ips_config(struct intel_crtc *crtc,
4296 struct intel_crtc_config *pipe_config)
4297{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004298 pipe_config->ips_enabled = i915_enable_ips &&
4299 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004300 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004301}
4302
Daniel Vettera43f6e02013-06-07 23:10:32 +02004303static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004304 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004305{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004306 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004307 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004308
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004309 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004310 if (INTEL_INFO(dev)->gen < 4) {
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 int clock_limit =
4313 dev_priv->display.get_display_clock_speed(dev);
4314
4315 /*
4316 * Enable pixel doubling when the dot clock
4317 * is > 90% of the (display) core speed.
4318 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004319 * GDG double wide on either pipe,
4320 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004321 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004322 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004323 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004324 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004325 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004326 }
4327
Damien Lespiau241bfc32013-09-25 16:45:37 +01004328 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004329 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004330 }
Chris Wilson89749352010-09-12 18:25:19 +01004331
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004332 /*
4333 * Pipe horizontal size must be even in:
4334 * - DVO ganged mode
4335 * - LVDS dual channel mode
4336 * - Double wide pipe
4337 */
4338 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4339 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4340 pipe_config->pipe_src_w &= ~1;
4341
Damien Lespiau8693a822013-05-03 18:48:11 +01004342 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4343 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004344 */
4345 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4346 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004347 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004348
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004349 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004350 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004351 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004352 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4353 * for lvds. */
4354 pipe_config->pipe_bpp = 8*3;
4355 }
4356
Damien Lespiauf5adf942013-06-24 18:29:34 +01004357 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004358 hsw_compute_ips_config(crtc, pipe_config);
4359
4360 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4361 * clock survives for now. */
4362 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4363 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004364
Daniel Vetter877d48d2013-04-19 11:24:43 +02004365 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004366 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004367
Daniel Vettere29c22c2013-02-21 00:00:16 +01004368 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004369}
4370
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004371static int valleyview_get_display_clock_speed(struct drm_device *dev)
4372{
4373 return 400000; /* FIXME */
4374}
4375
Jesse Barnese70236a2009-09-21 10:42:27 -07004376static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004377{
Jesse Barnese70236a2009-09-21 10:42:27 -07004378 return 400000;
4379}
Jesse Barnes79e53942008-11-07 14:24:08 -08004380
Jesse Barnese70236a2009-09-21 10:42:27 -07004381static int i915_get_display_clock_speed(struct drm_device *dev)
4382{
4383 return 333000;
4384}
Jesse Barnes79e53942008-11-07 14:24:08 -08004385
Jesse Barnese70236a2009-09-21 10:42:27 -07004386static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4387{
4388 return 200000;
4389}
Jesse Barnes79e53942008-11-07 14:24:08 -08004390
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004391static int pnv_get_display_clock_speed(struct drm_device *dev)
4392{
4393 u16 gcfgc = 0;
4394
4395 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4396
4397 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4398 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4399 return 267000;
4400 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4401 return 333000;
4402 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4403 return 444000;
4404 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4405 return 200000;
4406 default:
4407 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4408 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4409 return 133000;
4410 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4411 return 167000;
4412 }
4413}
4414
Jesse Barnese70236a2009-09-21 10:42:27 -07004415static int i915gm_get_display_clock_speed(struct drm_device *dev)
4416{
4417 u16 gcfgc = 0;
4418
4419 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4420
4421 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004422 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004423 else {
4424 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4425 case GC_DISPLAY_CLOCK_333_MHZ:
4426 return 333000;
4427 default:
4428 case GC_DISPLAY_CLOCK_190_200_MHZ:
4429 return 190000;
4430 }
4431 }
4432}
Jesse Barnes79e53942008-11-07 14:24:08 -08004433
Jesse Barnese70236a2009-09-21 10:42:27 -07004434static int i865_get_display_clock_speed(struct drm_device *dev)
4435{
4436 return 266000;
4437}
4438
4439static int i855_get_display_clock_speed(struct drm_device *dev)
4440{
4441 u16 hpllcc = 0;
4442 /* Assume that the hardware is in the high speed state. This
4443 * should be the default.
4444 */
4445 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4446 case GC_CLOCK_133_200:
4447 case GC_CLOCK_100_200:
4448 return 200000;
4449 case GC_CLOCK_166_250:
4450 return 250000;
4451 case GC_CLOCK_100_133:
4452 return 133000;
4453 }
4454
4455 /* Shouldn't happen */
4456 return 0;
4457}
4458
4459static int i830_get_display_clock_speed(struct drm_device *dev)
4460{
4461 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004462}
4463
Zhenyu Wang2c072452009-06-05 15:38:42 +08004464static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004465intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004466{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004467 while (*num > DATA_LINK_M_N_MASK ||
4468 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004469 *num >>= 1;
4470 *den >>= 1;
4471 }
4472}
4473
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004474static void compute_m_n(unsigned int m, unsigned int n,
4475 uint32_t *ret_m, uint32_t *ret_n)
4476{
4477 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4478 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4479 intel_reduce_m_n_ratio(ret_m, ret_n);
4480}
4481
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004482void
4483intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4484 int pixel_clock, int link_clock,
4485 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004486{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004487 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004488
4489 compute_m_n(bits_per_pixel * pixel_clock,
4490 link_clock * nlanes * 8,
4491 &m_n->gmch_m, &m_n->gmch_n);
4492
4493 compute_m_n(pixel_clock, link_clock,
4494 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004495}
4496
Chris Wilsona7615032011-01-12 17:04:08 +00004497static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4498{
Keith Packard72bbe582011-09-26 16:09:45 -07004499 if (i915_panel_use_ssc >= 0)
4500 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004501 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004502 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004503}
4504
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004505static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4506{
4507 struct drm_device *dev = crtc->dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 int refclk;
4510
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004511 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004512 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004513 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004514 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004515 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004516 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4517 refclk / 1000);
4518 } else if (!IS_GEN2(dev)) {
4519 refclk = 96000;
4520 } else {
4521 refclk = 48000;
4522 }
4523
4524 return refclk;
4525}
4526
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004527static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004528{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004529 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004530}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004531
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004532static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4533{
4534 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004535}
4536
Daniel Vetterf47709a2013-03-28 10:42:02 +01004537static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004538 intel_clock_t *reduced_clock)
4539{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004540 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004542 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004543 u32 fp, fp2 = 0;
4544
4545 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004546 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004547 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004548 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004549 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004550 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004551 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004552 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004553 }
4554
4555 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004556 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004557
Daniel Vetterf47709a2013-03-28 10:42:02 +01004558 crtc->lowfreq_avail = false;
4559 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004560 reduced_clock && i915_powersave) {
4561 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004562 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004563 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004564 } else {
4565 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004566 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004567 }
4568}
4569
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004570static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4571 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004572{
4573 u32 reg_val;
4574
4575 /*
4576 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4577 * and set it to a reasonable value instead.
4578 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004579 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004580 reg_val &= 0xffffff00;
4581 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004582 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004583
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004584 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004585 reg_val &= 0x8cffffff;
4586 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004587 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004588
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004589 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004590 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004591 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004592
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004593 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004594 reg_val &= 0x00ffffff;
4595 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004596 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004597}
4598
Daniel Vetterb5518422013-05-03 11:49:48 +02004599static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4600 struct intel_link_m_n *m_n)
4601{
4602 struct drm_device *dev = crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 int pipe = crtc->pipe;
4605
Daniel Vettere3b95f12013-05-03 11:49:49 +02004606 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4607 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4608 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4609 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004610}
4611
4612static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4613 struct intel_link_m_n *m_n)
4614{
4615 struct drm_device *dev = crtc->base.dev;
4616 struct drm_i915_private *dev_priv = dev->dev_private;
4617 int pipe = crtc->pipe;
4618 enum transcoder transcoder = crtc->config.cpu_transcoder;
4619
4620 if (INTEL_INFO(dev)->gen >= 5) {
4621 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4622 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4623 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4624 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4625 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004626 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4627 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4628 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4629 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004630 }
4631}
4632
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004633static void intel_dp_set_m_n(struct intel_crtc *crtc)
4634{
4635 if (crtc->config.has_pch_encoder)
4636 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4637 else
4638 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4639}
4640
Daniel Vetterf47709a2013-03-28 10:42:02 +01004641static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004642{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004643 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004644 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004645 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004646 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004647 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004648 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004649
Daniel Vetter09153002012-12-12 14:06:44 +01004650 mutex_lock(&dev_priv->dpio_lock);
4651
Daniel Vetterf47709a2013-03-28 10:42:02 +01004652 bestn = crtc->config.dpll.n;
4653 bestm1 = crtc->config.dpll.m1;
4654 bestm2 = crtc->config.dpll.m2;
4655 bestp1 = crtc->config.dpll.p1;
4656 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004657
Jesse Barnes89b667f2013-04-18 14:51:36 -07004658 /* See eDP HDMI DPIO driver vbios notes doc */
4659
4660 /* PLL B needs special handling */
4661 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004662 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004663
4664 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004665 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004666
4667 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004668 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004669 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004670 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004671
4672 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004673 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004674
4675 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004676 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4677 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4678 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004679 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004680
4681 /*
4682 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4683 * but we don't support that).
4684 * Note: don't use the DAC post divider as it seems unstable.
4685 */
4686 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004687 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004688
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004689 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004690 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004691
Jesse Barnes89b667f2013-04-18 14:51:36 -07004692 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004693 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004694 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004695 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004696 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004697 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004698 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004699 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004700 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004701
Jesse Barnes89b667f2013-04-18 14:51:36 -07004702 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4703 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4704 /* Use SSC source */
4705 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004706 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004707 0x0df40000);
4708 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004709 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004710 0x0df70000);
4711 } else { /* HDMI or VGA */
4712 /* Use bend source */
4713 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004714 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004715 0x0df70000);
4716 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004717 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004718 0x0df40000);
4719 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004720
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004721 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004722 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4723 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4724 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4725 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004726 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004727
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004728 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004729
Jesse Barnes89b667f2013-04-18 14:51:36 -07004730 /* Enable DPIO clock input */
4731 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4732 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004733 /* We should never disable this, set it here for state tracking */
4734 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004735 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004736 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004737 crtc->config.dpll_hw_state.dpll = dpll;
4738
Daniel Vetteref1b4602013-06-01 17:17:04 +02004739 dpll_md = (crtc->config.pixel_multiplier - 1)
4740 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004741 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4742
Daniel Vetterf47709a2013-03-28 10:42:02 +01004743 if (crtc->config.has_dp_encoder)
4744 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304745
Daniel Vetter09153002012-12-12 14:06:44 +01004746 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004747}
4748
Daniel Vetterf47709a2013-03-28 10:42:02 +01004749static void i9xx_update_pll(struct intel_crtc *crtc,
4750 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004751 int num_connectors)
4752{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004753 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004754 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004755 u32 dpll;
4756 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004757 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004758
Daniel Vetterf47709a2013-03-28 10:42:02 +01004759 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304760
Daniel Vetterf47709a2013-03-28 10:42:02 +01004761 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4762 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004763
4764 dpll = DPLL_VGA_MODE_DIS;
4765
Daniel Vetterf47709a2013-03-28 10:42:02 +01004766 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004767 dpll |= DPLLB_MODE_LVDS;
4768 else
4769 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004770
Daniel Vetteref1b4602013-06-01 17:17:04 +02004771 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004772 dpll |= (crtc->config.pixel_multiplier - 1)
4773 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004774 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004775
4776 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004777 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004778
Daniel Vetterf47709a2013-03-28 10:42:02 +01004779 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004780 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004781
4782 /* compute bitmask from p1 value */
4783 if (IS_PINEVIEW(dev))
4784 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4785 else {
4786 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4787 if (IS_G4X(dev) && reduced_clock)
4788 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4789 }
4790 switch (clock->p2) {
4791 case 5:
4792 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4793 break;
4794 case 7:
4795 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4796 break;
4797 case 10:
4798 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4799 break;
4800 case 14:
4801 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4802 break;
4803 }
4804 if (INTEL_INFO(dev)->gen >= 4)
4805 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4806
Daniel Vetter09ede542013-04-30 14:01:45 +02004807 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004808 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004809 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004810 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4811 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4812 else
4813 dpll |= PLL_REF_INPUT_DREFCLK;
4814
4815 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004816 crtc->config.dpll_hw_state.dpll = dpll;
4817
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004818 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004819 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4820 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004821 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004822 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004823
4824 if (crtc->config.has_dp_encoder)
4825 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004826}
4827
Daniel Vetterf47709a2013-03-28 10:42:02 +01004828static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004829 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004830 int num_connectors)
4831{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004832 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004834 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004835 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004836
Daniel Vetterf47709a2013-03-28 10:42:02 +01004837 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304838
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004839 dpll = DPLL_VGA_MODE_DIS;
4840
Daniel Vetterf47709a2013-03-28 10:42:02 +01004841 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004842 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4843 } else {
4844 if (clock->p1 == 2)
4845 dpll |= PLL_P1_DIVIDE_BY_TWO;
4846 else
4847 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4848 if (clock->p2 == 4)
4849 dpll |= PLL_P2_DIVIDE_BY_4;
4850 }
4851
Daniel Vetter4a33e482013-07-06 12:52:05 +02004852 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4853 dpll |= DPLL_DVO_2X_MODE;
4854
Daniel Vetterf47709a2013-03-28 10:42:02 +01004855 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004856 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4857 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4858 else
4859 dpll |= PLL_REF_INPUT_DREFCLK;
4860
4861 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004862 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004863}
4864
Daniel Vetter8a654f32013-06-01 17:16:22 +02004865static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004866{
4867 struct drm_device *dev = intel_crtc->base.dev;
4868 struct drm_i915_private *dev_priv = dev->dev_private;
4869 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004870 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004871 struct drm_display_mode *adjusted_mode =
4872 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004873 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4874
4875 /* We need to be careful not to changed the adjusted mode, for otherwise
4876 * the hw state checker will get angry at the mismatch. */
4877 crtc_vtotal = adjusted_mode->crtc_vtotal;
4878 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004879
4880 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4881 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004882 crtc_vtotal -= 1;
4883 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004884 vsyncshift = adjusted_mode->crtc_hsync_start
4885 - adjusted_mode->crtc_htotal / 2;
4886 } else {
4887 vsyncshift = 0;
4888 }
4889
4890 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004891 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004892
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004893 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004894 (adjusted_mode->crtc_hdisplay - 1) |
4895 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004896 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004897 (adjusted_mode->crtc_hblank_start - 1) |
4898 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004899 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004900 (adjusted_mode->crtc_hsync_start - 1) |
4901 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4902
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004903 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004904 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004905 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004906 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004907 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004908 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004909 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004910 (adjusted_mode->crtc_vsync_start - 1) |
4911 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4912
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004913 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4914 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4915 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4916 * bits. */
4917 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4918 (pipe == PIPE_B || pipe == PIPE_C))
4919 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4920
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004921 /* pipesrc controls the size that is scaled from, which should
4922 * always be the user's requested size.
4923 */
4924 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004925 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4926 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004927}
4928
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004929static void intel_get_pipe_timings(struct intel_crtc *crtc,
4930 struct intel_crtc_config *pipe_config)
4931{
4932 struct drm_device *dev = crtc->base.dev;
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4935 uint32_t tmp;
4936
4937 tmp = I915_READ(HTOTAL(cpu_transcoder));
4938 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4939 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4940 tmp = I915_READ(HBLANK(cpu_transcoder));
4941 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4942 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4943 tmp = I915_READ(HSYNC(cpu_transcoder));
4944 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4945 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4946
4947 tmp = I915_READ(VTOTAL(cpu_transcoder));
4948 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4949 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4950 tmp = I915_READ(VBLANK(cpu_transcoder));
4951 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4952 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4953 tmp = I915_READ(VSYNC(cpu_transcoder));
4954 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4955 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4956
4957 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4958 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4959 pipe_config->adjusted_mode.crtc_vtotal += 1;
4960 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4961 }
4962
4963 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004964 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4965 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4966
4967 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4968 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004969}
4970
Jesse Barnesbabea612013-06-26 18:57:38 +03004971static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4972 struct intel_crtc_config *pipe_config)
4973{
4974 struct drm_crtc *crtc = &intel_crtc->base;
4975
4976 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4977 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4978 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4979 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4980
4981 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4982 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4983 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4984 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4985
4986 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4987
Damien Lespiau241bfc32013-09-25 16:45:37 +01004988 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004989 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4990}
4991
Daniel Vetter84b046f2013-02-19 18:48:54 +01004992static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4993{
4994 struct drm_device *dev = intel_crtc->base.dev;
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996 uint32_t pipeconf;
4997
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004998 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004999
Daniel Vetter67c72a12013-09-24 11:46:14 +02005000 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5001 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5002 pipeconf |= PIPECONF_ENABLE;
5003
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005004 if (intel_crtc->config.double_wide)
5005 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005006
Daniel Vetterff9ce462013-04-24 14:57:17 +02005007 /* only g4x and later have fancy bpc/dither controls */
5008 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005009 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5010 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5011 pipeconf |= PIPECONF_DITHER_EN |
5012 PIPECONF_DITHER_TYPE_SP;
5013
5014 switch (intel_crtc->config.pipe_bpp) {
5015 case 18:
5016 pipeconf |= PIPECONF_6BPC;
5017 break;
5018 case 24:
5019 pipeconf |= PIPECONF_8BPC;
5020 break;
5021 case 30:
5022 pipeconf |= PIPECONF_10BPC;
5023 break;
5024 default:
5025 /* Case prevented by intel_choose_pipe_bpp_dither. */
5026 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005027 }
5028 }
5029
5030 if (HAS_PIPE_CXSR(dev)) {
5031 if (intel_crtc->lowfreq_avail) {
5032 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5033 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5034 } else {
5035 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005036 }
5037 }
5038
Daniel Vetter84b046f2013-02-19 18:48:54 +01005039 if (!IS_GEN2(dev) &&
5040 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5041 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5042 else
5043 pipeconf |= PIPECONF_PROGRESSIVE;
5044
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005045 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5046 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005047
Daniel Vetter84b046f2013-02-19 18:48:54 +01005048 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5049 POSTING_READ(PIPECONF(intel_crtc->pipe));
5050}
5051
Eric Anholtf564048e2011-03-30 13:01:02 -07005052static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005053 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005054 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005055{
5056 struct drm_device *dev = crtc->dev;
5057 struct drm_i915_private *dev_priv = dev->dev_private;
5058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5059 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005060 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005061 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005062 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005063 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005064 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005065 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005066 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005067 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005068 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005069
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005070 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005071 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005072 case INTEL_OUTPUT_LVDS:
5073 is_lvds = true;
5074 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005075 case INTEL_OUTPUT_DSI:
5076 is_dsi = true;
5077 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005078 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005079
Eric Anholtc751ce42010-03-25 11:48:48 -07005080 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005081 }
5082
Jani Nikulaf2335332013-09-13 11:03:09 +03005083 if (is_dsi)
5084 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005085
Jani Nikulaf2335332013-09-13 11:03:09 +03005086 if (!intel_crtc->config.clock_set) {
5087 refclk = i9xx_get_refclk(crtc, num_connectors);
5088
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005089 /*
5090 * Returns a set of divisors for the desired target clock with
5091 * the given refclk, or FALSE. The returned values represent
5092 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5093 * 2) / p1 / p2.
5094 */
5095 limit = intel_limit(crtc, refclk);
5096 ok = dev_priv->display.find_dpll(limit, crtc,
5097 intel_crtc->config.port_clock,
5098 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005099 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005100 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5101 return -EINVAL;
5102 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005103
Jani Nikulaf2335332013-09-13 11:03:09 +03005104 if (is_lvds && dev_priv->lvds_downclock_avail) {
5105 /*
5106 * Ensure we match the reduced clock's P to the target
5107 * clock. If the clocks don't match, we can't switch
5108 * the display clock by using the FP0/FP1. In such case
5109 * we will disable the LVDS downclock feature.
5110 */
5111 has_reduced_clock =
5112 dev_priv->display.find_dpll(limit, crtc,
5113 dev_priv->lvds_downclock,
5114 refclk, &clock,
5115 &reduced_clock);
5116 }
5117 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005118 intel_crtc->config.dpll.n = clock.n;
5119 intel_crtc->config.dpll.m1 = clock.m1;
5120 intel_crtc->config.dpll.m2 = clock.m2;
5121 intel_crtc->config.dpll.p1 = clock.p1;
5122 intel_crtc->config.dpll.p2 = clock.p2;
5123 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005124
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005125 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005126 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305127 has_reduced_clock ? &reduced_clock : NULL,
5128 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005129 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005130 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005131 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005132 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005133 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005134 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005135 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005136
Jani Nikulaf2335332013-09-13 11:03:09 +03005137skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005138 /* Set up the display plane register */
5139 dspcntr = DISPPLANE_GAMMA_ENABLE;
5140
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005141 if (!IS_VALLEYVIEW(dev)) {
5142 if (pipe == 0)
5143 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5144 else
5145 dspcntr |= DISPPLANE_SEL_PIPE_B;
5146 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005147
Daniel Vetter8a654f32013-06-01 17:16:22 +02005148 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005149
5150 /* pipesrc and dspsize control the size that is scaled from,
5151 * which should always be the user's requested size.
5152 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005153 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005154 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5155 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005156 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005157
Daniel Vetter84b046f2013-02-19 18:48:54 +01005158 i9xx_set_pipeconf(intel_crtc);
5159
Eric Anholtf564048e2011-03-30 13:01:02 -07005160 I915_WRITE(DSPCNTR(plane), dspcntr);
5161 POSTING_READ(DSPCNTR(plane));
5162
Daniel Vetter94352cf2012-07-05 22:51:56 +02005163 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005164
Eric Anholtf564048e2011-03-30 13:01:02 -07005165 return ret;
5166}
5167
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005168static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5169 struct intel_crtc_config *pipe_config)
5170{
5171 struct drm_device *dev = crtc->base.dev;
5172 struct drm_i915_private *dev_priv = dev->dev_private;
5173 uint32_t tmp;
5174
5175 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005176 if (!(tmp & PFIT_ENABLE))
5177 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005178
Daniel Vetter06922822013-07-11 13:35:40 +02005179 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005180 if (INTEL_INFO(dev)->gen < 4) {
5181 if (crtc->pipe != PIPE_B)
5182 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005183 } else {
5184 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5185 return;
5186 }
5187
Daniel Vetter06922822013-07-11 13:35:40 +02005188 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005189 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5190 if (INTEL_INFO(dev)->gen < 5)
5191 pipe_config->gmch_pfit.lvds_border_bits =
5192 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5193}
5194
Jesse Barnesacbec812013-09-20 11:29:32 -07005195static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5196 struct intel_crtc_config *pipe_config)
5197{
5198 struct drm_device *dev = crtc->base.dev;
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 int pipe = pipe_config->cpu_transcoder;
5201 intel_clock_t clock;
5202 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005203 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005204
5205 mutex_lock(&dev_priv->dpio_lock);
5206 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5207 mutex_unlock(&dev_priv->dpio_lock);
5208
5209 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5210 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5211 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5212 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5213 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5214
Ville Syrjäläf6466282013-10-14 14:50:31 +03005215 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005216
Ville Syrjäläf6466282013-10-14 14:50:31 +03005217 /* clock.dot is the fast clock */
5218 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005219}
5220
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005221static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5222 struct intel_crtc_config *pipe_config)
5223{
5224 struct drm_device *dev = crtc->base.dev;
5225 struct drm_i915_private *dev_priv = dev->dev_private;
5226 uint32_t tmp;
5227
Daniel Vettere143a212013-07-04 12:01:15 +02005228 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005229 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005230
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005231 tmp = I915_READ(PIPECONF(crtc->pipe));
5232 if (!(tmp & PIPECONF_ENABLE))
5233 return false;
5234
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005235 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5236 switch (tmp & PIPECONF_BPC_MASK) {
5237 case PIPECONF_6BPC:
5238 pipe_config->pipe_bpp = 18;
5239 break;
5240 case PIPECONF_8BPC:
5241 pipe_config->pipe_bpp = 24;
5242 break;
5243 case PIPECONF_10BPC:
5244 pipe_config->pipe_bpp = 30;
5245 break;
5246 default:
5247 break;
5248 }
5249 }
5250
Ville Syrjälä282740f2013-09-04 18:30:03 +03005251 if (INTEL_INFO(dev)->gen < 4)
5252 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5253
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005254 intel_get_pipe_timings(crtc, pipe_config);
5255
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005256 i9xx_get_pfit_config(crtc, pipe_config);
5257
Daniel Vetter6c49f242013-06-06 12:45:25 +02005258 if (INTEL_INFO(dev)->gen >= 4) {
5259 tmp = I915_READ(DPLL_MD(crtc->pipe));
5260 pipe_config->pixel_multiplier =
5261 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5262 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005263 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005264 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5265 tmp = I915_READ(DPLL(crtc->pipe));
5266 pipe_config->pixel_multiplier =
5267 ((tmp & SDVO_MULTIPLIER_MASK)
5268 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5269 } else {
5270 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5271 * port and will be fixed up in the encoder->get_config
5272 * function. */
5273 pipe_config->pixel_multiplier = 1;
5274 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005275 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5276 if (!IS_VALLEYVIEW(dev)) {
5277 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5278 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005279 } else {
5280 /* Mask out read-only status bits. */
5281 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5282 DPLL_PORTC_READY_MASK |
5283 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005284 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005285
Jesse Barnesacbec812013-09-20 11:29:32 -07005286 if (IS_VALLEYVIEW(dev))
5287 vlv_crtc_clock_get(crtc, pipe_config);
5288 else
5289 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005290
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005291 return true;
5292}
5293
Paulo Zanonidde86e22012-12-01 12:04:25 -02005294static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005295{
5296 struct drm_i915_private *dev_priv = dev->dev_private;
5297 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005298 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005299 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005300 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005301 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005302 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005303 bool has_ck505 = false;
5304 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005305
5306 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005307 list_for_each_entry(encoder, &mode_config->encoder_list,
5308 base.head) {
5309 switch (encoder->type) {
5310 case INTEL_OUTPUT_LVDS:
5311 has_panel = true;
5312 has_lvds = true;
5313 break;
5314 case INTEL_OUTPUT_EDP:
5315 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005316 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005317 has_cpu_edp = true;
5318 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005319 }
5320 }
5321
Keith Packard99eb6a02011-09-26 14:29:12 -07005322 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005323 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005324 can_ssc = has_ck505;
5325 } else {
5326 has_ck505 = false;
5327 can_ssc = true;
5328 }
5329
Imre Deak2de69052013-05-08 13:14:04 +03005330 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5331 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005332
5333 /* Ironlake: try to setup display ref clock before DPLL
5334 * enabling. This is only under driver's control after
5335 * PCH B stepping, previous chipset stepping should be
5336 * ignoring this setting.
5337 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005338 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005339
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005340 /* As we must carefully and slowly disable/enable each source in turn,
5341 * compute the final state we want first and check if we need to
5342 * make any changes at all.
5343 */
5344 final = val;
5345 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005346 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005347 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005348 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005349 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5350
5351 final &= ~DREF_SSC_SOURCE_MASK;
5352 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5353 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005354
Keith Packard199e5d72011-09-22 12:01:57 -07005355 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005356 final |= DREF_SSC_SOURCE_ENABLE;
5357
5358 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5359 final |= DREF_SSC1_ENABLE;
5360
5361 if (has_cpu_edp) {
5362 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5363 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5364 else
5365 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5366 } else
5367 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5368 } else {
5369 final |= DREF_SSC_SOURCE_DISABLE;
5370 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5371 }
5372
5373 if (final == val)
5374 return;
5375
5376 /* Always enable nonspread source */
5377 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5378
5379 if (has_ck505)
5380 val |= DREF_NONSPREAD_CK505_ENABLE;
5381 else
5382 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5383
5384 if (has_panel) {
5385 val &= ~DREF_SSC_SOURCE_MASK;
5386 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005387
Keith Packard199e5d72011-09-22 12:01:57 -07005388 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005389 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005390 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005391 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005392 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005393 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005394
5395 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005396 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005397 POSTING_READ(PCH_DREF_CONTROL);
5398 udelay(200);
5399
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005400 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005401
5402 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005403 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005404 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005405 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005406 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005407 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005408 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005409 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005410 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005411 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005412
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005413 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005414 POSTING_READ(PCH_DREF_CONTROL);
5415 udelay(200);
5416 } else {
5417 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5418
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005419 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005420
5421 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005422 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005423
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005424 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005425 POSTING_READ(PCH_DREF_CONTROL);
5426 udelay(200);
5427
5428 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005429 val &= ~DREF_SSC_SOURCE_MASK;
5430 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005431
5432 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005433 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005434
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005435 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005436 POSTING_READ(PCH_DREF_CONTROL);
5437 udelay(200);
5438 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005439
5440 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005441}
5442
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005443static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005444{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005445 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005446
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005447 tmp = I915_READ(SOUTH_CHICKEN2);
5448 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5449 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005450
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005451 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5452 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5453 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005454
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005455 tmp = I915_READ(SOUTH_CHICKEN2);
5456 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5457 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005458
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005459 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5460 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5461 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005462}
5463
5464/* WaMPhyProgramming:hsw */
5465static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5466{
5467 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005468
5469 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5470 tmp &= ~(0xFF << 24);
5471 tmp |= (0x12 << 24);
5472 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5473
Paulo Zanonidde86e22012-12-01 12:04:25 -02005474 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5475 tmp |= (1 << 11);
5476 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5477
5478 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5479 tmp |= (1 << 11);
5480 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5481
Paulo Zanonidde86e22012-12-01 12:04:25 -02005482 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5483 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5484 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5485
5486 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5487 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5488 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5489
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005490 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5491 tmp &= ~(7 << 13);
5492 tmp |= (5 << 13);
5493 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005494
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005495 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5496 tmp &= ~(7 << 13);
5497 tmp |= (5 << 13);
5498 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005499
5500 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5501 tmp &= ~0xFF;
5502 tmp |= 0x1C;
5503 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5504
5505 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5506 tmp &= ~0xFF;
5507 tmp |= 0x1C;
5508 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5509
5510 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5511 tmp &= ~(0xFF << 16);
5512 tmp |= (0x1C << 16);
5513 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5514
5515 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5516 tmp &= ~(0xFF << 16);
5517 tmp |= (0x1C << 16);
5518 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5519
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005520 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5521 tmp |= (1 << 27);
5522 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005523
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005524 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5525 tmp |= (1 << 27);
5526 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005527
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005528 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5529 tmp &= ~(0xF << 28);
5530 tmp |= (4 << 28);
5531 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005532
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005533 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5534 tmp &= ~(0xF << 28);
5535 tmp |= (4 << 28);
5536 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005537}
5538
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005539/* Implements 3 different sequences from BSpec chapter "Display iCLK
5540 * Programming" based on the parameters passed:
5541 * - Sequence to enable CLKOUT_DP
5542 * - Sequence to enable CLKOUT_DP without spread
5543 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5544 */
5545static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5546 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005547{
5548 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005549 uint32_t reg, tmp;
5550
5551 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5552 with_spread = true;
5553 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5554 with_fdi, "LP PCH doesn't have FDI\n"))
5555 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005556
5557 mutex_lock(&dev_priv->dpio_lock);
5558
5559 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5560 tmp &= ~SBI_SSCCTL_DISABLE;
5561 tmp |= SBI_SSCCTL_PATHALT;
5562 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5563
5564 udelay(24);
5565
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005566 if (with_spread) {
5567 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5568 tmp &= ~SBI_SSCCTL_PATHALT;
5569 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005570
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005571 if (with_fdi) {
5572 lpt_reset_fdi_mphy(dev_priv);
5573 lpt_program_fdi_mphy(dev_priv);
5574 }
5575 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005576
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005577 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5578 SBI_GEN0 : SBI_DBUFF0;
5579 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5580 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5581 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005582
5583 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005584}
5585
Paulo Zanoni47701c32013-07-23 11:19:25 -03005586/* Sequence to disable CLKOUT_DP */
5587static void lpt_disable_clkout_dp(struct drm_device *dev)
5588{
5589 struct drm_i915_private *dev_priv = dev->dev_private;
5590 uint32_t reg, tmp;
5591
5592 mutex_lock(&dev_priv->dpio_lock);
5593
5594 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5595 SBI_GEN0 : SBI_DBUFF0;
5596 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5597 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5598 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5599
5600 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5601 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5602 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5603 tmp |= SBI_SSCCTL_PATHALT;
5604 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5605 udelay(32);
5606 }
5607 tmp |= SBI_SSCCTL_DISABLE;
5608 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5609 }
5610
5611 mutex_unlock(&dev_priv->dpio_lock);
5612}
5613
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005614static void lpt_init_pch_refclk(struct drm_device *dev)
5615{
5616 struct drm_mode_config *mode_config = &dev->mode_config;
5617 struct intel_encoder *encoder;
5618 bool has_vga = false;
5619
5620 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5621 switch (encoder->type) {
5622 case INTEL_OUTPUT_ANALOG:
5623 has_vga = true;
5624 break;
5625 }
5626 }
5627
Paulo Zanoni47701c32013-07-23 11:19:25 -03005628 if (has_vga)
5629 lpt_enable_clkout_dp(dev, true, true);
5630 else
5631 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005632}
5633
Paulo Zanonidde86e22012-12-01 12:04:25 -02005634/*
5635 * Initialize reference clocks when the driver loads
5636 */
5637void intel_init_pch_refclk(struct drm_device *dev)
5638{
5639 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5640 ironlake_init_pch_refclk(dev);
5641 else if (HAS_PCH_LPT(dev))
5642 lpt_init_pch_refclk(dev);
5643}
5644
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005645static int ironlake_get_refclk(struct drm_crtc *crtc)
5646{
5647 struct drm_device *dev = crtc->dev;
5648 struct drm_i915_private *dev_priv = dev->dev_private;
5649 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005650 int num_connectors = 0;
5651 bool is_lvds = false;
5652
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005653 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005654 switch (encoder->type) {
5655 case INTEL_OUTPUT_LVDS:
5656 is_lvds = true;
5657 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005658 }
5659 num_connectors++;
5660 }
5661
5662 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5663 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005664 dev_priv->vbt.lvds_ssc_freq);
5665 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005666 }
5667
5668 return 120000;
5669}
5670
Daniel Vetter6ff93602013-04-19 11:24:36 +02005671static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005672{
5673 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5675 int pipe = intel_crtc->pipe;
5676 uint32_t val;
5677
Daniel Vetter78114072013-06-13 00:54:57 +02005678 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005679
Daniel Vetter965e0c42013-03-27 00:44:57 +01005680 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005681 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005682 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005683 break;
5684 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005685 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005686 break;
5687 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005688 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005689 break;
5690 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005691 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005692 break;
5693 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005694 /* Case prevented by intel_choose_pipe_bpp_dither. */
5695 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005696 }
5697
Daniel Vetterd8b32242013-04-25 17:54:44 +02005698 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005699 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5700
Daniel Vetter6ff93602013-04-19 11:24:36 +02005701 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005702 val |= PIPECONF_INTERLACED_ILK;
5703 else
5704 val |= PIPECONF_PROGRESSIVE;
5705
Daniel Vetter50f3b012013-03-27 00:44:56 +01005706 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005707 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005708
Paulo Zanonic8203562012-09-12 10:06:29 -03005709 I915_WRITE(PIPECONF(pipe), val);
5710 POSTING_READ(PIPECONF(pipe));
5711}
5712
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005713/*
5714 * Set up the pipe CSC unit.
5715 *
5716 * Currently only full range RGB to limited range RGB conversion
5717 * is supported, but eventually this should handle various
5718 * RGB<->YCbCr scenarios as well.
5719 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005720static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005721{
5722 struct drm_device *dev = crtc->dev;
5723 struct drm_i915_private *dev_priv = dev->dev_private;
5724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5725 int pipe = intel_crtc->pipe;
5726 uint16_t coeff = 0x7800; /* 1.0 */
5727
5728 /*
5729 * TODO: Check what kind of values actually come out of the pipe
5730 * with these coeff/postoff values and adjust to get the best
5731 * accuracy. Perhaps we even need to take the bpc value into
5732 * consideration.
5733 */
5734
Daniel Vetter50f3b012013-03-27 00:44:56 +01005735 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005736 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5737
5738 /*
5739 * GY/GU and RY/RU should be the other way around according
5740 * to BSpec, but reality doesn't agree. Just set them up in
5741 * a way that results in the correct picture.
5742 */
5743 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5744 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5745
5746 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5747 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5748
5749 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5750 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5751
5752 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5753 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5754 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5755
5756 if (INTEL_INFO(dev)->gen > 6) {
5757 uint16_t postoff = 0;
5758
Daniel Vetter50f3b012013-03-27 00:44:56 +01005759 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005760 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5761
5762 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5763 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5764 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5765
5766 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5767 } else {
5768 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5769
Daniel Vetter50f3b012013-03-27 00:44:56 +01005770 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005771 mode |= CSC_BLACK_SCREEN_OFFSET;
5772
5773 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5774 }
5775}
5776
Daniel Vetter6ff93602013-04-19 11:24:36 +02005777static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005778{
5779 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005781 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005782 uint32_t val;
5783
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005784 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005785
Daniel Vetterd8b32242013-04-25 17:54:44 +02005786 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005787 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5788
Daniel Vetter6ff93602013-04-19 11:24:36 +02005789 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005790 val |= PIPECONF_INTERLACED_ILK;
5791 else
5792 val |= PIPECONF_PROGRESSIVE;
5793
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005794 I915_WRITE(PIPECONF(cpu_transcoder), val);
5795 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005796
5797 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5798 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005799}
5800
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005801static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005802 intel_clock_t *clock,
5803 bool *has_reduced_clock,
5804 intel_clock_t *reduced_clock)
5805{
5806 struct drm_device *dev = crtc->dev;
5807 struct drm_i915_private *dev_priv = dev->dev_private;
5808 struct intel_encoder *intel_encoder;
5809 int refclk;
5810 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005811 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005812
5813 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5814 switch (intel_encoder->type) {
5815 case INTEL_OUTPUT_LVDS:
5816 is_lvds = true;
5817 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005818 }
5819 }
5820
5821 refclk = ironlake_get_refclk(crtc);
5822
5823 /*
5824 * Returns a set of divisors for the desired target clock with the given
5825 * refclk, or FALSE. The returned values represent the clock equation:
5826 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5827 */
5828 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005829 ret = dev_priv->display.find_dpll(limit, crtc,
5830 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005831 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005832 if (!ret)
5833 return false;
5834
5835 if (is_lvds && dev_priv->lvds_downclock_avail) {
5836 /*
5837 * Ensure we match the reduced clock's P to the target clock.
5838 * If the clocks don't match, we can't switch the display clock
5839 * by using the FP0/FP1. In such case we will disable the LVDS
5840 * downclock feature.
5841 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005842 *has_reduced_clock =
5843 dev_priv->display.find_dpll(limit, crtc,
5844 dev_priv->lvds_downclock,
5845 refclk, clock,
5846 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005847 }
5848
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005849 return true;
5850}
5851
Daniel Vetter01a415f2012-10-27 15:58:40 +02005852static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5853{
5854 struct drm_i915_private *dev_priv = dev->dev_private;
5855 uint32_t temp;
5856
5857 temp = I915_READ(SOUTH_CHICKEN1);
5858 if (temp & FDI_BC_BIFURCATION_SELECT)
5859 return;
5860
5861 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5862 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5863
5864 temp |= FDI_BC_BIFURCATION_SELECT;
5865 DRM_DEBUG_KMS("enabling fdi C rx\n");
5866 I915_WRITE(SOUTH_CHICKEN1, temp);
5867 POSTING_READ(SOUTH_CHICKEN1);
5868}
5869
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005870static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005871{
5872 struct drm_device *dev = intel_crtc->base.dev;
5873 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005874
5875 switch (intel_crtc->pipe) {
5876 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005877 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005878 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005879 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005880 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5881 else
5882 cpt_enable_fdi_bc_bifurcation(dev);
5883
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005884 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005885 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005886 cpt_enable_fdi_bc_bifurcation(dev);
5887
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005888 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005889 default:
5890 BUG();
5891 }
5892}
5893
Paulo Zanonid4b19312012-11-29 11:29:32 -02005894int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5895{
5896 /*
5897 * Account for spread spectrum to avoid
5898 * oversubscribing the link. Max center spread
5899 * is 2.5%; use 5% for safety's sake.
5900 */
5901 u32 bps = target_clock * bpp * 21 / 20;
5902 return bps / (link_bw * 8) + 1;
5903}
5904
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005905static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005906{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005907 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005908}
5909
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005910static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005911 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005912 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005913{
5914 struct drm_crtc *crtc = &intel_crtc->base;
5915 struct drm_device *dev = crtc->dev;
5916 struct drm_i915_private *dev_priv = dev->dev_private;
5917 struct intel_encoder *intel_encoder;
5918 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005919 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005920 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005921
5922 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5923 switch (intel_encoder->type) {
5924 case INTEL_OUTPUT_LVDS:
5925 is_lvds = true;
5926 break;
5927 case INTEL_OUTPUT_SDVO:
5928 case INTEL_OUTPUT_HDMI:
5929 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005930 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005931 }
5932
5933 num_connectors++;
5934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005935
Chris Wilsonc1858122010-12-03 21:35:48 +00005936 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005937 factor = 21;
5938 if (is_lvds) {
5939 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005940 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005941 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005942 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005943 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005944 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005945
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005946 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005947 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005948
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005949 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5950 *fp2 |= FP_CB_TUNE;
5951
Chris Wilson5eddb702010-09-11 13:48:45 +01005952 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005953
Eric Anholta07d6782011-03-30 13:01:08 -07005954 if (is_lvds)
5955 dpll |= DPLLB_MODE_LVDS;
5956 else
5957 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005958
Daniel Vetteref1b4602013-06-01 17:17:04 +02005959 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5960 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005961
5962 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005963 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005964 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005965 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005966
Eric Anholta07d6782011-03-30 13:01:08 -07005967 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005968 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005969 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005970 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005971
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005972 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005973 case 5:
5974 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5975 break;
5976 case 7:
5977 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5978 break;
5979 case 10:
5980 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5981 break;
5982 case 14:
5983 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5984 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005985 }
5986
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005987 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005988 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005989 else
5990 dpll |= PLL_REF_INPUT_DREFCLK;
5991
Daniel Vetter959e16d2013-06-05 13:34:21 +02005992 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005993}
5994
Jesse Barnes79e53942008-11-07 14:24:08 -08005995static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005996 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005997 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005998{
5999 struct drm_device *dev = crtc->dev;
6000 struct drm_i915_private *dev_priv = dev->dev_private;
6001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6002 int pipe = intel_crtc->pipe;
6003 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006004 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006005 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006006 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006007 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006008 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006009 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006010 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006011 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006012
6013 for_each_encoder_on_crtc(dev, crtc, encoder) {
6014 switch (encoder->type) {
6015 case INTEL_OUTPUT_LVDS:
6016 is_lvds = true;
6017 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006018 }
6019
6020 num_connectors++;
6021 }
6022
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006023 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6024 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6025
Daniel Vetterff9a6752013-06-01 17:16:21 +02006026 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006027 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006028 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006029 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6030 return -EINVAL;
6031 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006032 /* Compat-code for transition, will disappear. */
6033 if (!intel_crtc->config.clock_set) {
6034 intel_crtc->config.dpll.n = clock.n;
6035 intel_crtc->config.dpll.m1 = clock.m1;
6036 intel_crtc->config.dpll.m2 = clock.m2;
6037 intel_crtc->config.dpll.p1 = clock.p1;
6038 intel_crtc->config.dpll.p2 = clock.p2;
6039 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006040
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006041 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006042 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006043 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006044 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006045 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006046
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006047 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006048 &fp, &reduced_clock,
6049 has_reduced_clock ? &fp2 : NULL);
6050
Daniel Vetter959e16d2013-06-05 13:34:21 +02006051 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006052 intel_crtc->config.dpll_hw_state.fp0 = fp;
6053 if (has_reduced_clock)
6054 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6055 else
6056 intel_crtc->config.dpll_hw_state.fp1 = fp;
6057
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006058 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006059 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006060 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6061 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006062 return -EINVAL;
6063 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006064 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006065 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006066
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006067 if (intel_crtc->config.has_dp_encoder)
6068 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006070 if (is_lvds && has_reduced_clock && i915_powersave)
6071 intel_crtc->lowfreq_avail = true;
6072 else
6073 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006074
6075 if (intel_crtc->config.has_pch_encoder) {
6076 pll = intel_crtc_to_shared_dpll(intel_crtc);
6077
Jesse Barnes79e53942008-11-07 14:24:08 -08006078 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006079
Daniel Vetter8a654f32013-06-01 17:16:22 +02006080 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006081
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006082 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006083 intel_cpu_transcoder_set_m_n(intel_crtc,
6084 &intel_crtc->config.fdi_m_n);
6085 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006086
Daniel Vetterebfd86f2013-04-19 11:24:44 +02006087 if (IS_IVYBRIDGE(dev))
6088 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006089
Daniel Vetter6ff93602013-04-19 11:24:36 +02006090 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006091
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006092 /* Set up the display plane register */
6093 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006094 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006095
Daniel Vetter94352cf2012-07-05 22:51:56 +02006096 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006097
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006098 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006099}
6100
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006101static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6102 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006103{
6104 struct drm_device *dev = crtc->base.dev;
6105 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006106 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006107
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006108 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6109 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6110 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6111 & ~TU_SIZE_MASK;
6112 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6113 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6114 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6115}
6116
6117static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6118 enum transcoder transcoder,
6119 struct intel_link_m_n *m_n)
6120{
6121 struct drm_device *dev = crtc->base.dev;
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123 enum pipe pipe = crtc->pipe;
6124
6125 if (INTEL_INFO(dev)->gen >= 5) {
6126 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6127 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6128 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6129 & ~TU_SIZE_MASK;
6130 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6131 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6132 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6133 } else {
6134 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6135 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6136 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6137 & ~TU_SIZE_MASK;
6138 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6139 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6140 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6141 }
6142}
6143
6144void intel_dp_get_m_n(struct intel_crtc *crtc,
6145 struct intel_crtc_config *pipe_config)
6146{
6147 if (crtc->config.has_pch_encoder)
6148 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6149 else
6150 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6151 &pipe_config->dp_m_n);
6152}
6153
Daniel Vetter72419202013-04-04 13:28:53 +02006154static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6155 struct intel_crtc_config *pipe_config)
6156{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006157 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6158 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006159}
6160
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006161static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6162 struct intel_crtc_config *pipe_config)
6163{
6164 struct drm_device *dev = crtc->base.dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 uint32_t tmp;
6167
6168 tmp = I915_READ(PF_CTL(crtc->pipe));
6169
6170 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006171 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006172 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6173 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006174
6175 /* We currently do not free assignements of panel fitters on
6176 * ivb/hsw (since we don't use the higher upscaling modes which
6177 * differentiates them) so just WARN about this case for now. */
6178 if (IS_GEN7(dev)) {
6179 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6180 PF_PIPE_SEL_IVB(crtc->pipe));
6181 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006182 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006183}
6184
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006185static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6186 struct intel_crtc_config *pipe_config)
6187{
6188 struct drm_device *dev = crtc->base.dev;
6189 struct drm_i915_private *dev_priv = dev->dev_private;
6190 uint32_t tmp;
6191
Daniel Vettere143a212013-07-04 12:01:15 +02006192 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006193 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006194
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006195 tmp = I915_READ(PIPECONF(crtc->pipe));
6196 if (!(tmp & PIPECONF_ENABLE))
6197 return false;
6198
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006199 switch (tmp & PIPECONF_BPC_MASK) {
6200 case PIPECONF_6BPC:
6201 pipe_config->pipe_bpp = 18;
6202 break;
6203 case PIPECONF_8BPC:
6204 pipe_config->pipe_bpp = 24;
6205 break;
6206 case PIPECONF_10BPC:
6207 pipe_config->pipe_bpp = 30;
6208 break;
6209 case PIPECONF_12BPC:
6210 pipe_config->pipe_bpp = 36;
6211 break;
6212 default:
6213 break;
6214 }
6215
Daniel Vetterab9412b2013-05-03 11:49:46 +02006216 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006217 struct intel_shared_dpll *pll;
6218
Daniel Vetter88adfff2013-03-28 10:42:01 +01006219 pipe_config->has_pch_encoder = true;
6220
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006221 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6222 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6223 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006224
6225 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006226
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006227 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006228 pipe_config->shared_dpll =
6229 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006230 } else {
6231 tmp = I915_READ(PCH_DPLL_SEL);
6232 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6233 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6234 else
6235 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6236 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006237
6238 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6239
6240 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6241 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006242
6243 tmp = pipe_config->dpll_hw_state.dpll;
6244 pipe_config->pixel_multiplier =
6245 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6246 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006247
6248 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006249 } else {
6250 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006251 }
6252
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006253 intel_get_pipe_timings(crtc, pipe_config);
6254
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006255 ironlake_get_pfit_config(crtc, pipe_config);
6256
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006257 return true;
6258}
6259
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006260static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6261{
6262 struct drm_device *dev = dev_priv->dev;
6263 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6264 struct intel_crtc *crtc;
6265 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006266 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006267
6268 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6269 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6270 pipe_name(crtc->pipe));
6271
6272 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6273 WARN(plls->spll_refcount, "SPLL enabled\n");
6274 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6275 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6276 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6277 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6278 "CPU PWM1 enabled\n");
6279 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6280 "CPU PWM2 enabled\n");
6281 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6282 "PCH PWM1 enabled\n");
6283 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6284 "Utility pin enabled\n");
6285 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6286
6287 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6288 val = I915_READ(DEIMR);
6289 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6290 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6291 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006292 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006293 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6294 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6295}
6296
6297/*
6298 * This function implements pieces of two sequences from BSpec:
6299 * - Sequence for display software to disable LCPLL
6300 * - Sequence for display software to allow package C8+
6301 * The steps implemented here are just the steps that actually touch the LCPLL
6302 * register. Callers should take care of disabling all the display engine
6303 * functions, doing the mode unset, fixing interrupts, etc.
6304 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006305static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6306 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006307{
6308 uint32_t val;
6309
6310 assert_can_disable_lcpll(dev_priv);
6311
6312 val = I915_READ(LCPLL_CTL);
6313
6314 if (switch_to_fclk) {
6315 val |= LCPLL_CD_SOURCE_FCLK;
6316 I915_WRITE(LCPLL_CTL, val);
6317
6318 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6319 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6320 DRM_ERROR("Switching to FCLK failed\n");
6321
6322 val = I915_READ(LCPLL_CTL);
6323 }
6324
6325 val |= LCPLL_PLL_DISABLE;
6326 I915_WRITE(LCPLL_CTL, val);
6327 POSTING_READ(LCPLL_CTL);
6328
6329 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6330 DRM_ERROR("LCPLL still locked\n");
6331
6332 val = I915_READ(D_COMP);
6333 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006334 mutex_lock(&dev_priv->rps.hw_lock);
6335 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6336 DRM_ERROR("Failed to disable D_COMP\n");
6337 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006338 POSTING_READ(D_COMP);
6339 ndelay(100);
6340
6341 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6342 DRM_ERROR("D_COMP RCOMP still in progress\n");
6343
6344 if (allow_power_down) {
6345 val = I915_READ(LCPLL_CTL);
6346 val |= LCPLL_POWER_DOWN_ALLOW;
6347 I915_WRITE(LCPLL_CTL, val);
6348 POSTING_READ(LCPLL_CTL);
6349 }
6350}
6351
6352/*
6353 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6354 * source.
6355 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006356static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006357{
6358 uint32_t val;
6359
6360 val = I915_READ(LCPLL_CTL);
6361
6362 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6363 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6364 return;
6365
Paulo Zanoni215733f2013-08-19 13:18:07 -03006366 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6367 * we'll hang the machine! */
6368 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6369
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006370 if (val & LCPLL_POWER_DOWN_ALLOW) {
6371 val &= ~LCPLL_POWER_DOWN_ALLOW;
6372 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006373 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006374 }
6375
6376 val = I915_READ(D_COMP);
6377 val |= D_COMP_COMP_FORCE;
6378 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006379 mutex_lock(&dev_priv->rps.hw_lock);
6380 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6381 DRM_ERROR("Failed to enable D_COMP\n");
6382 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006383 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006384
6385 val = I915_READ(LCPLL_CTL);
6386 val &= ~LCPLL_PLL_DISABLE;
6387 I915_WRITE(LCPLL_CTL, val);
6388
6389 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6390 DRM_ERROR("LCPLL not locked yet\n");
6391
6392 if (val & LCPLL_CD_SOURCE_FCLK) {
6393 val = I915_READ(LCPLL_CTL);
6394 val &= ~LCPLL_CD_SOURCE_FCLK;
6395 I915_WRITE(LCPLL_CTL, val);
6396
6397 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6398 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6399 DRM_ERROR("Switching back to LCPLL failed\n");
6400 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006401
6402 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006403}
6404
Paulo Zanonic67a4702013-08-19 13:18:09 -03006405void hsw_enable_pc8_work(struct work_struct *__work)
6406{
6407 struct drm_i915_private *dev_priv =
6408 container_of(to_delayed_work(__work), struct drm_i915_private,
6409 pc8.enable_work);
6410 struct drm_device *dev = dev_priv->dev;
6411 uint32_t val;
6412
6413 if (dev_priv->pc8.enabled)
6414 return;
6415
6416 DRM_DEBUG_KMS("Enabling package C8+\n");
6417
6418 dev_priv->pc8.enabled = true;
6419
6420 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6421 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6422 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6423 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6424 }
6425
6426 lpt_disable_clkout_dp(dev);
6427 hsw_pc8_disable_interrupts(dev);
6428 hsw_disable_lcpll(dev_priv, true, true);
6429}
6430
6431static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6432{
6433 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6434 WARN(dev_priv->pc8.disable_count < 1,
6435 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6436
6437 dev_priv->pc8.disable_count--;
6438 if (dev_priv->pc8.disable_count != 0)
6439 return;
6440
6441 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006442 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006443}
6444
6445static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6446{
6447 struct drm_device *dev = dev_priv->dev;
6448 uint32_t val;
6449
6450 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6451 WARN(dev_priv->pc8.disable_count < 0,
6452 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6453
6454 dev_priv->pc8.disable_count++;
6455 if (dev_priv->pc8.disable_count != 1)
6456 return;
6457
6458 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6459 if (!dev_priv->pc8.enabled)
6460 return;
6461
6462 DRM_DEBUG_KMS("Disabling package C8+\n");
6463
6464 hsw_restore_lcpll(dev_priv);
6465 hsw_pc8_restore_interrupts(dev);
6466 lpt_init_pch_refclk(dev);
6467
6468 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6469 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6470 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6471 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6472 }
6473
6474 intel_prepare_ddi(dev);
6475 i915_gem_init_swizzling(dev);
6476 mutex_lock(&dev_priv->rps.hw_lock);
6477 gen6_update_ring_freq(dev);
6478 mutex_unlock(&dev_priv->rps.hw_lock);
6479 dev_priv->pc8.enabled = false;
6480}
6481
6482void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6483{
6484 mutex_lock(&dev_priv->pc8.lock);
6485 __hsw_enable_package_c8(dev_priv);
6486 mutex_unlock(&dev_priv->pc8.lock);
6487}
6488
6489void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6490{
6491 mutex_lock(&dev_priv->pc8.lock);
6492 __hsw_disable_package_c8(dev_priv);
6493 mutex_unlock(&dev_priv->pc8.lock);
6494}
6495
6496static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6497{
6498 struct drm_device *dev = dev_priv->dev;
6499 struct intel_crtc *crtc;
6500 uint32_t val;
6501
6502 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6503 if (crtc->base.enabled)
6504 return false;
6505
6506 /* This case is still possible since we have the i915.disable_power_well
6507 * parameter and also the KVMr or something else might be requesting the
6508 * power well. */
6509 val = I915_READ(HSW_PWR_WELL_DRIVER);
6510 if (val != 0) {
6511 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6512 return false;
6513 }
6514
6515 return true;
6516}
6517
6518/* Since we're called from modeset_global_resources there's no way to
6519 * symmetrically increase and decrease the refcount, so we use
6520 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6521 * or not.
6522 */
6523static void hsw_update_package_c8(struct drm_device *dev)
6524{
6525 struct drm_i915_private *dev_priv = dev->dev_private;
6526 bool allow;
6527
6528 if (!i915_enable_pc8)
6529 return;
6530
6531 mutex_lock(&dev_priv->pc8.lock);
6532
6533 allow = hsw_can_enable_package_c8(dev_priv);
6534
6535 if (allow == dev_priv->pc8.requirements_met)
6536 goto done;
6537
6538 dev_priv->pc8.requirements_met = allow;
6539
6540 if (allow)
6541 __hsw_enable_package_c8(dev_priv);
6542 else
6543 __hsw_disable_package_c8(dev_priv);
6544
6545done:
6546 mutex_unlock(&dev_priv->pc8.lock);
6547}
6548
6549static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6550{
6551 if (!dev_priv->pc8.gpu_idle) {
6552 dev_priv->pc8.gpu_idle = true;
6553 hsw_enable_package_c8(dev_priv);
6554 }
6555}
6556
6557static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6558{
6559 if (dev_priv->pc8.gpu_idle) {
6560 dev_priv->pc8.gpu_idle = false;
6561 hsw_disable_package_c8(dev_priv);
6562 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006563}
Eric Anholtf564048e2011-03-30 13:01:02 -07006564
6565static void haswell_modeset_global_resources(struct drm_device *dev)
6566{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006567 bool enable = false;
6568 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006569
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006570 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6571 if (!crtc->base.enabled)
6572 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006573
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006574 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6576 enable = true;
6577 }
6578
6579 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006580
6581 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006582}
6583
6584static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6585 int x, int y,
6586 struct drm_framebuffer *fb)
6587{
6588 struct drm_device *dev = crtc->dev;
6589 struct drm_i915_private *dev_priv = dev->dev_private;
6590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591 int plane = intel_crtc->plane;
6592 int ret;
6593
6594 if (!intel_ddi_pll_mode_set(crtc))
6595 return -EINVAL;
6596
Chris Wilson560b85b2010-08-07 11:01:38 +01006597 if (intel_crtc->config.has_dp_encoder)
6598 intel_dp_set_m_n(intel_crtc);
6599
6600 intel_crtc->lowfreq_avail = false;
6601
6602 intel_set_pipe_timings(intel_crtc);
6603
6604 if (intel_crtc->config.has_pch_encoder) {
6605 intel_cpu_transcoder_set_m_n(intel_crtc,
6606 &intel_crtc->config.fdi_m_n);
6607 }
6608
6609 haswell_set_pipeconf(crtc);
6610
6611 intel_set_pipe_csc(crtc);
6612
6613 /* Set up the display plane register */
6614 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6615 POSTING_READ(DSPCNTR(plane));
6616
6617 ret = intel_pipe_set_base(crtc, x, y, fb);
6618
Chris Wilson560b85b2010-08-07 11:01:38 +01006619 return ret;
6620}
6621
6622static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6623 struct intel_crtc_config *pipe_config)
6624{
6625 struct drm_device *dev = crtc->base.dev;
6626 struct drm_i915_private *dev_priv = dev->dev_private;
6627 enum intel_display_power_domain pfit_domain;
6628 uint32_t tmp;
6629
6630 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6631 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6632
6633 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6634 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6635 enum pipe trans_edp_pipe;
6636 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6637 default:
6638 WARN(1, "unknown pipe linked to edp transcoder\n");
6639 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6640 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006641 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006642 break;
6643 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006644 trans_edp_pipe = PIPE_B;
6645 break;
6646 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6647 trans_edp_pipe = PIPE_C;
6648 break;
6649 }
6650
Chris Wilson560b85b2010-08-07 11:01:38 +01006651 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006652 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6653 }
6654
6655 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006656 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006657 return false;
6658
6659 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6660 if (!(tmp & PIPECONF_ENABLE))
6661 return false;
6662
6663 /*
6664 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6665 * DDI E. So just check whether this pipe is wired to DDI E and whether
6666 * the PCH transcoder is on.
6667 */
6668 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6669 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6670 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6671 pipe_config->has_pch_encoder = true;
6672
6673 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6674 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6675 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6676
6677 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6678 }
6679
6680 intel_get_pipe_timings(crtc, pipe_config);
6681
6682 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6683 if (intel_display_power_enabled(dev, pfit_domain))
6684 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006685
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006686 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6687 (I915_READ(IPS_CTL) & IPS_ENABLE);
6688
Chris Wilson560b85b2010-08-07 11:01:38 +01006689 pipe_config->pixel_multiplier = 1;
6690
6691 return true;
6692}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006693
6694static int intel_crtc_mode_set(struct drm_crtc *crtc,
6695 int x, int y,
6696 struct drm_framebuffer *fb)
6697{
Jesse Barnes79e53942008-11-07 14:24:08 -08006698 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006699 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006700 struct intel_encoder *encoder;
6701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006702 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6703 int pipe = intel_crtc->pipe;
6704 int ret;
6705
Eric Anholt0b701d22011-03-30 13:01:03 -07006706 drm_vblank_pre_modeset(dev, pipe);
6707
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006708 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6709
Jesse Barnes79e53942008-11-07 14:24:08 -08006710 drm_vblank_post_modeset(dev, pipe);
6711
Daniel Vetter9256aa12012-10-31 19:26:13 +01006712 if (ret != 0)
6713 return ret;
6714
6715 for_each_encoder_on_crtc(dev, crtc, encoder) {
6716 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6717 encoder->base.base.id,
6718 drm_get_encoder_name(&encoder->base),
6719 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006720 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006721 }
6722
6723 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006724}
6725
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006726static bool intel_eld_uptodate(struct drm_connector *connector,
6727 int reg_eldv, uint32_t bits_eldv,
6728 int reg_elda, uint32_t bits_elda,
6729 int reg_edid)
6730{
6731 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6732 uint8_t *eld = connector->eld;
6733 uint32_t i;
6734
6735 i = I915_READ(reg_eldv);
6736 i &= bits_eldv;
6737
6738 if (!eld[0])
6739 return !i;
6740
6741 if (!i)
6742 return false;
6743
6744 i = I915_READ(reg_elda);
6745 i &= ~bits_elda;
6746 I915_WRITE(reg_elda, i);
6747
6748 for (i = 0; i < eld[2]; i++)
6749 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6750 return false;
6751
6752 return true;
6753}
6754
Wu Fengguange0dac652011-09-05 14:25:34 +08006755static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03006756 struct drm_crtc *crtc,
6757 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08006758{
6759 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6760 uint8_t *eld = connector->eld;
6761 uint32_t eldv;
6762 uint32_t len;
6763 uint32_t i;
6764
6765 i = I915_READ(G4X_AUD_VID_DID);
6766
6767 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6768 eldv = G4X_ELDV_DEVCL_DEVBLC;
6769 else
6770 eldv = G4X_ELDV_DEVCTG;
6771
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006772 if (intel_eld_uptodate(connector,
6773 G4X_AUD_CNTL_ST, eldv,
6774 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6775 G4X_HDMIW_HDMIEDID))
6776 return;
6777
Wu Fengguange0dac652011-09-05 14:25:34 +08006778 i = I915_READ(G4X_AUD_CNTL_ST);
6779 i &= ~(eldv | G4X_ELD_ADDR);
6780 len = (i >> 9) & 0x1f; /* ELD buffer size */
6781 I915_WRITE(G4X_AUD_CNTL_ST, i);
6782
6783 if (!eld[0])
6784 return;
6785
6786 len = min_t(uint8_t, eld[2], len);
6787 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6788 for (i = 0; i < len; i++)
6789 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6790
6791 i = I915_READ(G4X_AUD_CNTL_ST);
6792 i |= eldv;
6793 I915_WRITE(G4X_AUD_CNTL_ST, i);
6794}
6795
Wang Xingchao83358c852012-08-16 22:43:37 +08006796static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03006797 struct drm_crtc *crtc,
6798 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08006799{
6800 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6801 uint8_t *eld = connector->eld;
6802 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006804 uint32_t eldv;
6805 uint32_t i;
6806 int len;
6807 int pipe = to_intel_crtc(crtc)->pipe;
6808 int tmp;
6809
6810 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6811 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6812 int aud_config = HSW_AUD_CFG(pipe);
6813 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6814
6815
6816 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6817
6818 /* Audio output enable */
6819 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6820 tmp = I915_READ(aud_cntrl_st2);
6821 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6822 I915_WRITE(aud_cntrl_st2, tmp);
6823
6824 /* Wait for 1 vertical blank */
6825 intel_wait_for_vblank(dev, pipe);
6826
6827 /* Set ELD valid state */
6828 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006829 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006830 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6831 I915_WRITE(aud_cntrl_st2, tmp);
6832 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006833 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006834
6835 /* Enable HDMI mode */
6836 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006837 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006838 /* clear N_programing_enable and N_value_index */
6839 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6840 I915_WRITE(aud_config, tmp);
6841
6842 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6843
6844 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006845 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006846
6847 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6848 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6849 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6850 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6851 } else
6852 I915_WRITE(aud_config, 0);
6853
6854 if (intel_eld_uptodate(connector,
6855 aud_cntrl_st2, eldv,
6856 aud_cntl_st, IBX_ELD_ADDRESS,
6857 hdmiw_hdmiedid))
6858 return;
6859
6860 i = I915_READ(aud_cntrl_st2);
6861 i &= ~eldv;
6862 I915_WRITE(aud_cntrl_st2, i);
6863
6864 if (!eld[0])
6865 return;
6866
6867 i = I915_READ(aud_cntl_st);
6868 i &= ~IBX_ELD_ADDRESS;
6869 I915_WRITE(aud_cntl_st, i);
6870 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6871 DRM_DEBUG_DRIVER("port num:%d\n", i);
6872
6873 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6874 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6875 for (i = 0; i < len; i++)
6876 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6877
6878 i = I915_READ(aud_cntrl_st2);
6879 i |= eldv;
6880 I915_WRITE(aud_cntrl_st2, i);
6881
6882}
6883
Wu Fengguange0dac652011-09-05 14:25:34 +08006884static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03006885 struct drm_crtc *crtc,
6886 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08006887{
6888 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6889 uint8_t *eld = connector->eld;
6890 uint32_t eldv;
6891 uint32_t i;
6892 int len;
6893 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006894 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006895 int aud_cntl_st;
6896 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006897 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006898
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006899 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006900 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6901 aud_config = IBX_AUD_CFG(pipe);
6902 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006903 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006904 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006905 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6906 aud_config = CPT_AUD_CFG(pipe);
6907 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006908 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006909 }
6910
Wang Xingchao9b138a82012-08-09 16:52:18 +08006911 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006912
6913 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006914 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006915 if (!i) {
6916 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6917 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006918 eldv = IBX_ELD_VALIDB;
6919 eldv |= IBX_ELD_VALIDB << 4;
6920 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006921 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006922 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006923 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006924 }
6925
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006926 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6927 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6928 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006929 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6930 } else
6931 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006932
6933 if (intel_eld_uptodate(connector,
6934 aud_cntrl_st2, eldv,
6935 aud_cntl_st, IBX_ELD_ADDRESS,
6936 hdmiw_hdmiedid))
6937 return;
6938
Wu Fengguange0dac652011-09-05 14:25:34 +08006939 i = I915_READ(aud_cntrl_st2);
6940 i &= ~eldv;
6941 I915_WRITE(aud_cntrl_st2, i);
6942
6943 if (!eld[0])
6944 return;
6945
Wu Fengguange0dac652011-09-05 14:25:34 +08006946 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006947 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006948 I915_WRITE(aud_cntl_st, i);
6949
6950 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6951 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6952 for (i = 0; i < len; i++)
6953 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6954
6955 i = I915_READ(aud_cntrl_st2);
6956 i |= eldv;
6957 I915_WRITE(aud_cntrl_st2, i);
6958}
6959
6960void intel_write_eld(struct drm_encoder *encoder,
6961 struct drm_display_mode *mode)
6962{
6963 struct drm_crtc *crtc = encoder->crtc;
6964 struct drm_connector *connector;
6965 struct drm_device *dev = encoder->dev;
6966 struct drm_i915_private *dev_priv = dev->dev_private;
6967
6968 connector = drm_select_eld(encoder, mode);
6969 if (!connector)
6970 return;
6971
6972 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6973 connector->base.id,
6974 drm_get_connector_name(connector),
6975 connector->encoder->base.id,
6976 drm_get_encoder_name(connector->encoder));
6977
6978 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6979
6980 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03006981 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08006982}
6983
Jesse Barnes79e53942008-11-07 14:24:08 -08006984static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6985{
6986 struct drm_device *dev = crtc->dev;
6987 struct drm_i915_private *dev_priv = dev->dev_private;
6988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6989 bool visible = base != 0;
6990 u32 cntl;
6991
6992 if (intel_crtc->cursor_visible == visible)
6993 return;
6994
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006995 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006996 if (visible) {
6997 /* On these chipsets we can only modify the base whilst
6998 * the cursor is disabled.
6999 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007000 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007001
7002 cntl &= ~(CURSOR_FORMAT_MASK);
7003 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7004 cntl |= CURSOR_ENABLE |
7005 CURSOR_GAMMA_ENABLE |
7006 CURSOR_FORMAT_ARGB;
7007 } else
7008 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007009 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007010
7011 intel_crtc->cursor_visible = visible;
7012}
7013
7014static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7015{
7016 struct drm_device *dev = crtc->dev;
7017 struct drm_i915_private *dev_priv = dev->dev_private;
7018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7019 int pipe = intel_crtc->pipe;
7020 bool visible = base != 0;
7021
7022 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007023 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 if (base) {
7025 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7026 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7027 cntl |= pipe << 28; /* Connect to correct pipe */
7028 } else {
7029 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7030 cntl |= CURSOR_MODE_DISABLE;
7031 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007032 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007033
7034 intel_crtc->cursor_visible = visible;
7035 }
7036 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007037 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007038}
7039
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007040static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7041{
7042 struct drm_device *dev = crtc->dev;
7043 struct drm_i915_private *dev_priv = dev->dev_private;
7044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7045 int pipe = intel_crtc->pipe;
7046 bool visible = base != 0;
7047
7048 if (intel_crtc->cursor_visible != visible) {
7049 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7050 if (base) {
7051 cntl &= ~CURSOR_MODE;
7052 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7053 } else {
7054 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7055 cntl |= CURSOR_MODE_DISABLE;
7056 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007057 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007058 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007059 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7060 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007061 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7062
7063 intel_crtc->cursor_visible = visible;
7064 }
7065 /* and commit changes on next vblank */
7066 I915_WRITE(CURBASE_IVB(pipe), base);
7067}
7068
Jesse Barnes79e53942008-11-07 14:24:08 -08007069/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7070static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7071 bool on)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7076 int pipe = intel_crtc->pipe;
7077 int x = intel_crtc->cursor_x;
7078 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007079 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007080 bool visible;
7081
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007082 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007084
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007085 if (x >= intel_crtc->config.pipe_src_w)
7086 base = 0;
7087
7088 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007089 base = 0;
7090
7091 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007092 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007093 base = 0;
7094
7095 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7096 x = -x;
7097 }
7098 pos |= x << CURSOR_X_SHIFT;
7099
7100 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007101 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007102 base = 0;
7103
7104 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7105 y = -y;
7106 }
7107 pos |= y << CURSOR_Y_SHIFT;
7108
7109 visible = base != 0;
7110 if (!visible && !intel_crtc->cursor_visible)
7111 return;
7112
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007113 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007114 I915_WRITE(CURPOS_IVB(pipe), pos);
7115 ivb_update_cursor(crtc, base);
7116 } else {
7117 I915_WRITE(CURPOS(pipe), pos);
7118 if (IS_845G(dev) || IS_I865G(dev))
7119 i845_update_cursor(crtc, base);
7120 else
7121 i9xx_update_cursor(crtc, base);
7122 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007123}
7124
7125static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7126 struct drm_file *file,
7127 uint32_t handle,
7128 uint32_t width, uint32_t height)
7129{
7130 struct drm_device *dev = crtc->dev;
7131 struct drm_i915_private *dev_priv = dev->dev_private;
7132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007133 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007134 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007135 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007136
Jesse Barnes79e53942008-11-07 14:24:08 -08007137 /* if we want to turn off the cursor ignore width and height */
7138 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007139 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007140 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007141 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007142 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007143 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007144 }
7145
7146 /* Currently we only support 64x64 cursors */
7147 if (width != 64 || height != 64) {
7148 DRM_ERROR("we currently only support 64x64 cursors\n");
7149 return -EINVAL;
7150 }
7151
Chris Wilson05394f32010-11-08 19:18:58 +00007152 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007153 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007154 return -ENOENT;
7155
Chris Wilson05394f32010-11-08 19:18:58 +00007156 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007157 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007158 ret = -ENOMEM;
7159 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007160 }
7161
Dave Airlie71acb5e2008-12-30 20:31:46 +10007162 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007163 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007164 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007165 unsigned alignment;
7166
Chris Wilsond9e86c02010-11-10 16:40:20 +00007167 if (obj->tiling_mode) {
7168 DRM_ERROR("cursor cannot be tiled\n");
7169 ret = -EINVAL;
7170 goto fail_locked;
7171 }
7172
Chris Wilson693db182013-03-05 14:52:39 +00007173 /* Note that the w/a also requires 2 PTE of padding following
7174 * the bo. We currently fill all unused PTE with the shadow
7175 * page and so we should always have valid PTE following the
7176 * cursor preventing the VT-d warning.
7177 */
7178 alignment = 0;
7179 if (need_vtd_wa(dev))
7180 alignment = 64*1024;
7181
7182 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007183 if (ret) {
7184 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007185 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007186 }
7187
Chris Wilsond9e86c02010-11-10 16:40:20 +00007188 ret = i915_gem_object_put_fence(obj);
7189 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007190 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007191 goto fail_unpin;
7192 }
7193
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007194 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007195 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007196 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007197 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007198 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7199 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007200 if (ret) {
7201 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007202 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007203 }
Chris Wilson05394f32010-11-08 19:18:58 +00007204 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007205 }
7206
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007207 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007208 I915_WRITE(CURSIZE, (height << 12) | width);
7209
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007210 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007211 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007212 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007213 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007214 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7215 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007216 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007217 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007218 }
Jesse Barnes80824002009-09-10 15:28:06 -07007219
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007220 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007221
7222 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007223 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007224 intel_crtc->cursor_width = width;
7225 intel_crtc->cursor_height = height;
7226
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007227 if (intel_crtc->active)
7228 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007229
Jesse Barnes79e53942008-11-07 14:24:08 -08007230 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007231fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007232 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007233fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007234 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007235fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007236 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007237 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007238}
7239
7240static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7241{
Jesse Barnes79e53942008-11-07 14:24:08 -08007242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007243
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007244 intel_crtc->cursor_x = x;
7245 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007246
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007247 if (intel_crtc->active)
7248 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007249
7250 return 0;
7251}
7252
Jesse Barnes79e53942008-11-07 14:24:08 -08007253static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007254 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007255{
James Simmons72034252010-08-03 01:33:19 +01007256 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007258
James Simmons72034252010-08-03 01:33:19 +01007259 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007260 intel_crtc->lut_r[i] = red[i] >> 8;
7261 intel_crtc->lut_g[i] = green[i] >> 8;
7262 intel_crtc->lut_b[i] = blue[i] >> 8;
7263 }
7264
7265 intel_crtc_load_lut(crtc);
7266}
7267
Jesse Barnes79e53942008-11-07 14:24:08 -08007268/* VESA 640x480x72Hz mode to set on the pipe */
7269static struct drm_display_mode load_detect_mode = {
7270 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7271 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7272};
7273
Chris Wilsond2dff872011-04-19 08:36:26 +01007274static struct drm_framebuffer *
7275intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007276 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007277 struct drm_i915_gem_object *obj)
7278{
7279 struct intel_framebuffer *intel_fb;
7280 int ret;
7281
7282 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7283 if (!intel_fb) {
7284 drm_gem_object_unreference_unlocked(&obj->base);
7285 return ERR_PTR(-ENOMEM);
7286 }
7287
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007288 ret = i915_mutex_lock_interruptible(dev);
7289 if (ret)
7290 goto err;
7291
Chris Wilsond2dff872011-04-19 08:36:26 +01007292 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007293 mutex_unlock(&dev->struct_mutex);
7294 if (ret)
7295 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007296
7297 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007298err:
7299 drm_gem_object_unreference_unlocked(&obj->base);
7300 kfree(intel_fb);
7301
7302 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007303}
7304
7305static u32
7306intel_framebuffer_pitch_for_width(int width, int bpp)
7307{
7308 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7309 return ALIGN(pitch, 64);
7310}
7311
7312static u32
7313intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7314{
7315 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7316 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7317}
7318
7319static struct drm_framebuffer *
7320intel_framebuffer_create_for_mode(struct drm_device *dev,
7321 struct drm_display_mode *mode,
7322 int depth, int bpp)
7323{
7324 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007325 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007326
7327 obj = i915_gem_alloc_object(dev,
7328 intel_framebuffer_size_for_mode(mode, bpp));
7329 if (obj == NULL)
7330 return ERR_PTR(-ENOMEM);
7331
7332 mode_cmd.width = mode->hdisplay;
7333 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007334 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7335 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007336 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007337
7338 return intel_framebuffer_create(dev, &mode_cmd, obj);
7339}
7340
7341static struct drm_framebuffer *
7342mode_fits_in_fbdev(struct drm_device *dev,
7343 struct drm_display_mode *mode)
7344{
Daniel Vetter4520f532013-10-09 09:18:51 +02007345#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007346 struct drm_i915_private *dev_priv = dev->dev_private;
7347 struct drm_i915_gem_object *obj;
7348 struct drm_framebuffer *fb;
7349
7350 if (dev_priv->fbdev == NULL)
7351 return NULL;
7352
7353 obj = dev_priv->fbdev->ifb.obj;
7354 if (obj == NULL)
7355 return NULL;
7356
7357 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007358 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7359 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007360 return NULL;
7361
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007362 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007363 return NULL;
7364
7365 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007366#else
7367 return NULL;
7368#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007369}
7370
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007371bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007372 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007373 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007374{
7375 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007376 struct intel_encoder *intel_encoder =
7377 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007378 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007379 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007380 struct drm_crtc *crtc = NULL;
7381 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007382 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007383 int i = -1;
7384
Chris Wilsond2dff872011-04-19 08:36:26 +01007385 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7386 connector->base.id, drm_get_connector_name(connector),
7387 encoder->base.id, drm_get_encoder_name(encoder));
7388
Jesse Barnes79e53942008-11-07 14:24:08 -08007389 /*
7390 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007391 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007392 * - if the connector already has an assigned crtc, use it (but make
7393 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007394 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007395 * - try to find the first unused crtc that can drive this connector,
7396 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007397 */
7398
7399 /* See if we already have a CRTC for this connector */
7400 if (encoder->crtc) {
7401 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007402
Daniel Vetter7b240562012-12-12 00:35:33 +01007403 mutex_lock(&crtc->mutex);
7404
Daniel Vetter24218aa2012-08-12 19:27:11 +02007405 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007406 old->load_detect_temp = false;
7407
7408 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007409 if (connector->dpms != DRM_MODE_DPMS_ON)
7410 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007411
Chris Wilson71731882011-04-19 23:10:58 +01007412 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007413 }
7414
7415 /* Find an unused one (if possible) */
7416 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7417 i++;
7418 if (!(encoder->possible_crtcs & (1 << i)))
7419 continue;
7420 if (!possible_crtc->enabled) {
7421 crtc = possible_crtc;
7422 break;
7423 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007424 }
7425
7426 /*
7427 * If we didn't find an unused CRTC, don't use any.
7428 */
7429 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007430 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7431 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007432 }
7433
Daniel Vetter7b240562012-12-12 00:35:33 +01007434 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007435 intel_encoder->new_crtc = to_intel_crtc(crtc);
7436 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007437
7438 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007439 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007440 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007441 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007442
Chris Wilson64927112011-04-20 07:25:26 +01007443 if (!mode)
7444 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007445
Chris Wilsond2dff872011-04-19 08:36:26 +01007446 /* We need a framebuffer large enough to accommodate all accesses
7447 * that the plane may generate whilst we perform load detection.
7448 * We can not rely on the fbcon either being present (we get called
7449 * during its initialisation to detect all boot displays, or it may
7450 * not even exist) or that it is large enough to satisfy the
7451 * requested mode.
7452 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007453 fb = mode_fits_in_fbdev(dev, mode);
7454 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007455 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007456 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7457 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007458 } else
7459 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007460 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007461 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007462 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007463 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007464 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007465
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007466 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007467 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007468 if (old->release_fb)
7469 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007470 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007471 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007472 }
Chris Wilson71731882011-04-19 23:10:58 +01007473
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007475 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007476 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007477}
7478
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007479void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007480 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007481{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007482 struct intel_encoder *intel_encoder =
7483 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007484 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007485 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007486
Chris Wilsond2dff872011-04-19 08:36:26 +01007487 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7488 connector->base.id, drm_get_connector_name(connector),
7489 encoder->base.id, drm_get_encoder_name(encoder));
7490
Chris Wilson8261b192011-04-19 23:18:09 +01007491 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007492 to_intel_connector(connector)->new_encoder = NULL;
7493 intel_encoder->new_crtc = NULL;
7494 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007495
Daniel Vetter36206362012-12-10 20:42:17 +01007496 if (old->release_fb) {
7497 drm_framebuffer_unregister_private(old->release_fb);
7498 drm_framebuffer_unreference(old->release_fb);
7499 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007500
Daniel Vetter67c96402013-01-23 16:25:09 +00007501 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007502 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007503 }
7504
Eric Anholtc751ce42010-03-25 11:48:48 -07007505 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007506 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7507 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007508
7509 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007510}
7511
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007512static int i9xx_pll_refclk(struct drm_device *dev,
7513 const struct intel_crtc_config *pipe_config)
7514{
7515 struct drm_i915_private *dev_priv = dev->dev_private;
7516 u32 dpll = pipe_config->dpll_hw_state.dpll;
7517
7518 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7519 return dev_priv->vbt.lvds_ssc_freq * 1000;
7520 else if (HAS_PCH_SPLIT(dev))
7521 return 120000;
7522 else if (!IS_GEN2(dev))
7523 return 96000;
7524 else
7525 return 48000;
7526}
7527
Jesse Barnes79e53942008-11-07 14:24:08 -08007528/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007529static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7530 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007531{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007532 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007534 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007535 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007536 u32 fp;
7537 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007538 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007539
7540 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007541 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007542 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007543 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007544
7545 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007546 if (IS_PINEVIEW(dev)) {
7547 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7548 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007549 } else {
7550 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7551 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7552 }
7553
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007554 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007555 if (IS_PINEVIEW(dev))
7556 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7557 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007558 else
7559 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007560 DPLL_FPA01_P1_POST_DIV_SHIFT);
7561
7562 switch (dpll & DPLL_MODE_MASK) {
7563 case DPLLB_MODE_DAC_SERIAL:
7564 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7565 5 : 10;
7566 break;
7567 case DPLLB_MODE_LVDS:
7568 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7569 7 : 14;
7570 break;
7571 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007572 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007573 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007574 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007575 }
7576
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007577 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007578 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007579 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007580 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007581 } else {
7582 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7583
7584 if (is_lvds) {
7585 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7586 DPLL_FPA01_P1_POST_DIV_SHIFT);
7587 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007588 } else {
7589 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7590 clock.p1 = 2;
7591 else {
7592 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7593 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7594 }
7595 if (dpll & PLL_P2_DIVIDE_BY_4)
7596 clock.p2 = 4;
7597 else
7598 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007599 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007600
7601 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007602 }
7603
Ville Syrjälä18442d02013-09-13 16:00:08 +03007604 /*
7605 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007606 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007607 * encoder's get_config() function.
7608 */
7609 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007610}
7611
Ville Syrjälä6878da02013-09-13 15:59:11 +03007612int intel_dotclock_calculate(int link_freq,
7613 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007614{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007615 /*
7616 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007617 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007618 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007619 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007620 *
7621 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007622 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007623 */
7624
Ville Syrjälä6878da02013-09-13 15:59:11 +03007625 if (!m_n->link_n)
7626 return 0;
7627
7628 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7629}
7630
Ville Syrjälä18442d02013-09-13 16:00:08 +03007631static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7632 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007633{
7634 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007635
7636 /* read out port_clock from the DPLL */
7637 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007638
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007639 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007640 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007641 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007642 * agree once we know their relationship in the encoder's
7643 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007644 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007645 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007646 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7647 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007648}
7649
7650/** Returns the currently programmed mode of the given pipe. */
7651struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7652 struct drm_crtc *crtc)
7653{
Jesse Barnes548f2452011-02-17 10:40:53 -08007654 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007656 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007657 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007658 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 int htot = I915_READ(HTOTAL(cpu_transcoder));
7660 int hsync = I915_READ(HSYNC(cpu_transcoder));
7661 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7662 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007663 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007664
7665 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7666 if (!mode)
7667 return NULL;
7668
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007669 /*
7670 * Construct a pipe_config sufficient for getting the clock info
7671 * back out of crtc_clock_get.
7672 *
7673 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7674 * to use a real value here instead.
7675 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007676 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007677 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007678 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7679 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7680 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007681 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7682
Ville Syrjälä773ae032013-09-23 17:48:20 +03007683 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007684 mode->hdisplay = (htot & 0xffff) + 1;
7685 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7686 mode->hsync_start = (hsync & 0xffff) + 1;
7687 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7688 mode->vdisplay = (vtot & 0xffff) + 1;
7689 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7690 mode->vsync_start = (vsync & 0xffff) + 1;
7691 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7692
7693 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007694
7695 return mode;
7696}
7697
Daniel Vetter3dec0092010-08-20 21:40:52 +02007698static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007699{
7700 struct drm_device *dev = crtc->dev;
7701 drm_i915_private_t *dev_priv = dev->dev_private;
7702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7703 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007704 int dpll_reg = DPLL(pipe);
7705 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007706
Eric Anholtbad720f2009-10-22 16:11:14 -07007707 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007708 return;
7709
7710 if (!dev_priv->lvds_downclock_avail)
7711 return;
7712
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007713 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007714 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007715 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007716
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007717 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007718
7719 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7720 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007721 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007722
Jesse Barnes652c3932009-08-17 13:31:43 -07007723 dpll = I915_READ(dpll_reg);
7724 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007725 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007726 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007727}
7728
7729static void intel_decrease_pllclock(struct drm_crtc *crtc)
7730{
7731 struct drm_device *dev = crtc->dev;
7732 drm_i915_private_t *dev_priv = dev->dev_private;
7733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007734
Eric Anholtbad720f2009-10-22 16:11:14 -07007735 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007736 return;
7737
7738 if (!dev_priv->lvds_downclock_avail)
7739 return;
7740
7741 /*
7742 * Since this is called by a timer, we should never get here in
7743 * the manual case.
7744 */
7745 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007746 int pipe = intel_crtc->pipe;
7747 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007748 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007749
Zhao Yakui44d98a62009-10-09 11:39:40 +08007750 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007751
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007752 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007753
Chris Wilson074b5e12012-05-02 12:07:06 +01007754 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007755 dpll |= DISPLAY_RATE_SELECT_FPA1;
7756 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007757 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007758 dpll = I915_READ(dpll_reg);
7759 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007760 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007761 }
7762
7763}
7764
Chris Wilsonf047e392012-07-21 12:31:41 +01007765void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007766{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007767 struct drm_i915_private *dev_priv = dev->dev_private;
7768
7769 hsw_package_c8_gpu_busy(dev_priv);
7770 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007771}
7772
7773void intel_mark_idle(struct drm_device *dev)
7774{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007775 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007776 struct drm_crtc *crtc;
7777
Paulo Zanonic67a4702013-08-19 13:18:09 -03007778 hsw_package_c8_gpu_idle(dev_priv);
7779
Chris Wilson725a5b52013-01-08 11:02:57 +00007780 if (!i915_powersave)
7781 return;
7782
7783 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7784 if (!crtc->fb)
7785 continue;
7786
7787 intel_decrease_pllclock(crtc);
7788 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007789
7790 if (dev_priv->info->gen >= 6)
7791 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007792}
7793
Chris Wilsonc65355b2013-06-06 16:53:41 -03007794void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7795 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007796{
7797 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007798 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007799
7800 if (!i915_powersave)
7801 return;
7802
Jesse Barnes652c3932009-08-17 13:31:43 -07007803 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007804 if (!crtc->fb)
7805 continue;
7806
Chris Wilsonc65355b2013-06-06 16:53:41 -03007807 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7808 continue;
7809
7810 intel_increase_pllclock(crtc);
7811 if (ring && intel_fbc_enabled(dev))
7812 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007813 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007814}
7815
Jesse Barnes79e53942008-11-07 14:24:08 -08007816static void intel_crtc_destroy(struct drm_crtc *crtc)
7817{
7818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007819 struct drm_device *dev = crtc->dev;
7820 struct intel_unpin_work *work;
7821 unsigned long flags;
7822
7823 spin_lock_irqsave(&dev->event_lock, flags);
7824 work = intel_crtc->unpin_work;
7825 intel_crtc->unpin_work = NULL;
7826 spin_unlock_irqrestore(&dev->event_lock, flags);
7827
7828 if (work) {
7829 cancel_work_sync(&work->work);
7830 kfree(work);
7831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007832
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007833 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7834
Jesse Barnes79e53942008-11-07 14:24:08 -08007835 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007836
Jesse Barnes79e53942008-11-07 14:24:08 -08007837 kfree(intel_crtc);
7838}
7839
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007840static void intel_unpin_work_fn(struct work_struct *__work)
7841{
7842 struct intel_unpin_work *work =
7843 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007844 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007845
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007846 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007847 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007848 drm_gem_object_unreference(&work->pending_flip_obj->base);
7849 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007850
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007851 intel_update_fbc(dev);
7852 mutex_unlock(&dev->struct_mutex);
7853
7854 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7855 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7856
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007857 kfree(work);
7858}
7859
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007860static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007861 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007862{
7863 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7865 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007866 unsigned long flags;
7867
7868 /* Ignore early vblank irqs */
7869 if (intel_crtc == NULL)
7870 return;
7871
7872 spin_lock_irqsave(&dev->event_lock, flags);
7873 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007874
7875 /* Ensure we don't miss a work->pending update ... */
7876 smp_rmb();
7877
7878 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007879 spin_unlock_irqrestore(&dev->event_lock, flags);
7880 return;
7881 }
7882
Chris Wilsone7d841c2012-12-03 11:36:30 +00007883 /* and that the unpin work is consistent wrt ->pending. */
7884 smp_rmb();
7885
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007886 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007887
Rob Clark45a066e2012-10-08 14:50:40 -05007888 if (work->event)
7889 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007890
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007891 drm_vblank_put(dev, intel_crtc->pipe);
7892
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007893 spin_unlock_irqrestore(&dev->event_lock, flags);
7894
Daniel Vetter2c10d572012-12-20 21:24:07 +01007895 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007896
7897 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007898
7899 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007900}
7901
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007902void intel_finish_page_flip(struct drm_device *dev, int pipe)
7903{
7904 drm_i915_private_t *dev_priv = dev->dev_private;
7905 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7906
Mario Kleiner49b14a52010-12-09 07:00:07 +01007907 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007908}
7909
7910void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7911{
7912 drm_i915_private_t *dev_priv = dev->dev_private;
7913 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7914
Mario Kleiner49b14a52010-12-09 07:00:07 +01007915 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007916}
7917
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007918void intel_prepare_page_flip(struct drm_device *dev, int plane)
7919{
7920 drm_i915_private_t *dev_priv = dev->dev_private;
7921 struct intel_crtc *intel_crtc =
7922 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7923 unsigned long flags;
7924
Chris Wilsone7d841c2012-12-03 11:36:30 +00007925 /* NB: An MMIO update of the plane base pointer will also
7926 * generate a page-flip completion irq, i.e. every modeset
7927 * is also accompanied by a spurious intel_prepare_page_flip().
7928 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007929 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007930 if (intel_crtc->unpin_work)
7931 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007932 spin_unlock_irqrestore(&dev->event_lock, flags);
7933}
7934
Chris Wilsone7d841c2012-12-03 11:36:30 +00007935inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7936{
7937 /* Ensure that the work item is consistent when activating it ... */
7938 smp_wmb();
7939 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7940 /* and that it is marked active as soon as the irq could fire. */
7941 smp_wmb();
7942}
7943
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007944static int intel_gen2_queue_flip(struct drm_device *dev,
7945 struct drm_crtc *crtc,
7946 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007947 struct drm_i915_gem_object *obj,
7948 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007949{
7950 struct drm_i915_private *dev_priv = dev->dev_private;
7951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007952 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007953 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007954 int ret;
7955
Daniel Vetter6d90c952012-04-26 23:28:05 +02007956 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007957 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007958 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007959
Daniel Vetter6d90c952012-04-26 23:28:05 +02007960 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007961 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007962 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007963
7964 /* Can't queue multiple flips, so wait for the previous
7965 * one to finish before executing the next.
7966 */
7967 if (intel_crtc->plane)
7968 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7969 else
7970 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007971 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7972 intel_ring_emit(ring, MI_NOOP);
7973 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7974 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7975 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007976 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007977 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007978
7979 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007980 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007981 return 0;
7982
7983err_unpin:
7984 intel_unpin_fb_obj(obj);
7985err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007986 return ret;
7987}
7988
7989static int intel_gen3_queue_flip(struct drm_device *dev,
7990 struct drm_crtc *crtc,
7991 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007992 struct drm_i915_gem_object *obj,
7993 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007994{
7995 struct drm_i915_private *dev_priv = dev->dev_private;
7996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007997 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007998 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007999 int ret;
8000
Daniel Vetter6d90c952012-04-26 23:28:05 +02008001 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008002 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008003 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008004
Daniel Vetter6d90c952012-04-26 23:28:05 +02008005 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008006 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008007 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008008
8009 if (intel_crtc->plane)
8010 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8011 else
8012 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008013 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8014 intel_ring_emit(ring, MI_NOOP);
8015 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8016 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8017 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008018 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008019 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008020
Chris Wilsone7d841c2012-12-03 11:36:30 +00008021 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008022 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008023 return 0;
8024
8025err_unpin:
8026 intel_unpin_fb_obj(obj);
8027err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008028 return ret;
8029}
8030
8031static int intel_gen4_queue_flip(struct drm_device *dev,
8032 struct drm_crtc *crtc,
8033 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008034 struct drm_i915_gem_object *obj,
8035 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008036{
8037 struct drm_i915_private *dev_priv = dev->dev_private;
8038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8039 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008040 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008041 int ret;
8042
Daniel Vetter6d90c952012-04-26 23:28:05 +02008043 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008044 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008045 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008046
Daniel Vetter6d90c952012-04-26 23:28:05 +02008047 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008048 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008049 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008050
8051 /* i965+ uses the linear or tiled offsets from the
8052 * Display Registers (which do not change across a page-flip)
8053 * so we need only reprogram the base address.
8054 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008055 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8056 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8057 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008058 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008059 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008060 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008061
8062 /* XXX Enabling the panel-fitter across page-flip is so far
8063 * untested on non-native modes, so ignore it for now.
8064 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8065 */
8066 pf = 0;
8067 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008068 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008069
8070 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008071 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008072 return 0;
8073
8074err_unpin:
8075 intel_unpin_fb_obj(obj);
8076err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008077 return ret;
8078}
8079
8080static int intel_gen6_queue_flip(struct drm_device *dev,
8081 struct drm_crtc *crtc,
8082 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008083 struct drm_i915_gem_object *obj,
8084 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008085{
8086 struct drm_i915_private *dev_priv = dev->dev_private;
8087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008088 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008089 uint32_t pf, pipesrc;
8090 int ret;
8091
Daniel Vetter6d90c952012-04-26 23:28:05 +02008092 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008093 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008094 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008095
Daniel Vetter6d90c952012-04-26 23:28:05 +02008096 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008097 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008098 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008099
Daniel Vetter6d90c952012-04-26 23:28:05 +02008100 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8101 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8102 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008103 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008104
Chris Wilson99d9acd2012-04-17 20:37:00 +01008105 /* Contrary to the suggestions in the documentation,
8106 * "Enable Panel Fitter" does not seem to be required when page
8107 * flipping with a non-native mode, and worse causes a normal
8108 * modeset to fail.
8109 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8110 */
8111 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008112 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008113 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008114
8115 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008116 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008117 return 0;
8118
8119err_unpin:
8120 intel_unpin_fb_obj(obj);
8121err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008122 return ret;
8123}
8124
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008125static int intel_gen7_queue_flip(struct drm_device *dev,
8126 struct drm_crtc *crtc,
8127 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008128 struct drm_i915_gem_object *obj,
8129 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008130{
8131 struct drm_i915_private *dev_priv = dev->dev_private;
8132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008133 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008134 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008135 int len, ret;
8136
8137 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008138 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008139 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008140
8141 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8142 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008143 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008144
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008145 switch(intel_crtc->plane) {
8146 case PLANE_A:
8147 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8148 break;
8149 case PLANE_B:
8150 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8151 break;
8152 case PLANE_C:
8153 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8154 break;
8155 default:
8156 WARN_ONCE(1, "unknown plane in flip command\n");
8157 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008158 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008159 }
8160
Chris Wilsonffe74d72013-08-26 20:58:12 +01008161 len = 4;
8162 if (ring->id == RCS)
8163 len += 6;
8164
8165 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008166 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008167 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008168
Chris Wilsonffe74d72013-08-26 20:58:12 +01008169 /* Unmask the flip-done completion message. Note that the bspec says that
8170 * we should do this for both the BCS and RCS, and that we must not unmask
8171 * more than one flip event at any time (or ensure that one flip message
8172 * can be sent by waiting for flip-done prior to queueing new flips).
8173 * Experimentation says that BCS works despite DERRMR masking all
8174 * flip-done completion events and that unmasking all planes at once
8175 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8176 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8177 */
8178 if (ring->id == RCS) {
8179 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8180 intel_ring_emit(ring, DERRMR);
8181 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8182 DERRMR_PIPEB_PRI_FLIP_DONE |
8183 DERRMR_PIPEC_PRI_FLIP_DONE));
8184 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8185 intel_ring_emit(ring, DERRMR);
8186 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8187 }
8188
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008189 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008190 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008191 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008192 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008193
8194 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008195 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008196 return 0;
8197
8198err_unpin:
8199 intel_unpin_fb_obj(obj);
8200err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008201 return ret;
8202}
8203
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008204static int intel_default_queue_flip(struct drm_device *dev,
8205 struct drm_crtc *crtc,
8206 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008207 struct drm_i915_gem_object *obj,
8208 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008209{
8210 return -ENODEV;
8211}
8212
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008213static int intel_crtc_page_flip(struct drm_crtc *crtc,
8214 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008215 struct drm_pending_vblank_event *event,
8216 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008217{
8218 struct drm_device *dev = crtc->dev;
8219 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008220 struct drm_framebuffer *old_fb = crtc->fb;
8221 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8223 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008224 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008225 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008226
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008227 /* Can't change pixel format via MI display flips. */
8228 if (fb->pixel_format != crtc->fb->pixel_format)
8229 return -EINVAL;
8230
8231 /*
8232 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8233 * Note that pitch changes could also affect these register.
8234 */
8235 if (INTEL_INFO(dev)->gen > 3 &&
8236 (fb->offsets[0] != crtc->fb->offsets[0] ||
8237 fb->pitches[0] != crtc->fb->pitches[0]))
8238 return -EINVAL;
8239
Daniel Vetterb14c5672013-09-19 12:18:32 +02008240 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008241 if (work == NULL)
8242 return -ENOMEM;
8243
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008244 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008245 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008246 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008247 INIT_WORK(&work->work, intel_unpin_work_fn);
8248
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008249 ret = drm_vblank_get(dev, intel_crtc->pipe);
8250 if (ret)
8251 goto free_work;
8252
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008253 /* We borrow the event spin lock for protecting unpin_work */
8254 spin_lock_irqsave(&dev->event_lock, flags);
8255 if (intel_crtc->unpin_work) {
8256 spin_unlock_irqrestore(&dev->event_lock, flags);
8257 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008258 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008259
8260 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008261 return -EBUSY;
8262 }
8263 intel_crtc->unpin_work = work;
8264 spin_unlock_irqrestore(&dev->event_lock, flags);
8265
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008266 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8267 flush_workqueue(dev_priv->wq);
8268
Chris Wilson79158102012-05-23 11:13:58 +01008269 ret = i915_mutex_lock_interruptible(dev);
8270 if (ret)
8271 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008272
Jesse Barnes75dfca82010-02-10 15:09:44 -08008273 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008274 drm_gem_object_reference(&work->old_fb_obj->base);
8275 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008276
8277 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008278
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008279 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008280
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008281 work->enable_stall_check = true;
8282
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008283 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008284 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008285
Keith Packarded8d1972013-07-22 18:49:58 -07008286 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008287 if (ret)
8288 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008289
Chris Wilson7782de32011-07-08 12:22:41 +01008290 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008291 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008292 mutex_unlock(&dev->struct_mutex);
8293
Jesse Barnese5510fa2010-07-01 16:48:37 -07008294 trace_i915_flip_request(intel_crtc->plane, obj);
8295
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008296 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008297
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008298cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008299 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008300 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008301 drm_gem_object_unreference(&work->old_fb_obj->base);
8302 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008303 mutex_unlock(&dev->struct_mutex);
8304
Chris Wilson79158102012-05-23 11:13:58 +01008305cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008306 spin_lock_irqsave(&dev->event_lock, flags);
8307 intel_crtc->unpin_work = NULL;
8308 spin_unlock_irqrestore(&dev->event_lock, flags);
8309
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008310 drm_vblank_put(dev, intel_crtc->pipe);
8311free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008312 kfree(work);
8313
8314 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008315}
8316
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008317static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008318 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8319 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008320};
8321
Daniel Vetter50f56112012-07-02 09:35:43 +02008322static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8323 struct drm_crtc *crtc)
8324{
8325 struct drm_device *dev;
8326 struct drm_crtc *tmp;
8327 int crtc_mask = 1;
8328
8329 WARN(!crtc, "checking null crtc?\n");
8330
8331 dev = crtc->dev;
8332
8333 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8334 if (tmp == crtc)
8335 break;
8336 crtc_mask <<= 1;
8337 }
8338
8339 if (encoder->possible_crtcs & crtc_mask)
8340 return true;
8341 return false;
8342}
8343
Daniel Vetter9a935852012-07-05 22:34:27 +02008344/**
8345 * intel_modeset_update_staged_output_state
8346 *
8347 * Updates the staged output configuration state, e.g. after we've read out the
8348 * current hw state.
8349 */
8350static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8351{
8352 struct intel_encoder *encoder;
8353 struct intel_connector *connector;
8354
8355 list_for_each_entry(connector, &dev->mode_config.connector_list,
8356 base.head) {
8357 connector->new_encoder =
8358 to_intel_encoder(connector->base.encoder);
8359 }
8360
8361 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8362 base.head) {
8363 encoder->new_crtc =
8364 to_intel_crtc(encoder->base.crtc);
8365 }
8366}
8367
8368/**
8369 * intel_modeset_commit_output_state
8370 *
8371 * This function copies the stage display pipe configuration to the real one.
8372 */
8373static void intel_modeset_commit_output_state(struct drm_device *dev)
8374{
8375 struct intel_encoder *encoder;
8376 struct intel_connector *connector;
8377
8378 list_for_each_entry(connector, &dev->mode_config.connector_list,
8379 base.head) {
8380 connector->base.encoder = &connector->new_encoder->base;
8381 }
8382
8383 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8384 base.head) {
8385 encoder->base.crtc = &encoder->new_crtc->base;
8386 }
8387}
8388
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008389static void
8390connected_sink_compute_bpp(struct intel_connector * connector,
8391 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008392{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008393 int bpp = pipe_config->pipe_bpp;
8394
8395 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8396 connector->base.base.id,
8397 drm_get_connector_name(&connector->base));
8398
8399 /* Don't use an invalid EDID bpc value */
8400 if (connector->base.display_info.bpc &&
8401 connector->base.display_info.bpc * 3 < bpp) {
8402 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8403 bpp, connector->base.display_info.bpc*3);
8404 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8405 }
8406
8407 /* Clamp bpp to 8 on screens without EDID 1.4 */
8408 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8409 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8410 bpp);
8411 pipe_config->pipe_bpp = 24;
8412 }
8413}
8414
8415static int
8416compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8417 struct drm_framebuffer *fb,
8418 struct intel_crtc_config *pipe_config)
8419{
8420 struct drm_device *dev = crtc->base.dev;
8421 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008422 int bpp;
8423
Daniel Vetterd42264b2013-03-28 16:38:08 +01008424 switch (fb->pixel_format) {
8425 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008426 bpp = 8*3; /* since we go through a colormap */
8427 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008428 case DRM_FORMAT_XRGB1555:
8429 case DRM_FORMAT_ARGB1555:
8430 /* checked in intel_framebuffer_init already */
8431 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8432 return -EINVAL;
8433 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008434 bpp = 6*3; /* min is 18bpp */
8435 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008436 case DRM_FORMAT_XBGR8888:
8437 case DRM_FORMAT_ABGR8888:
8438 /* checked in intel_framebuffer_init already */
8439 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8440 return -EINVAL;
8441 case DRM_FORMAT_XRGB8888:
8442 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008443 bpp = 8*3;
8444 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008445 case DRM_FORMAT_XRGB2101010:
8446 case DRM_FORMAT_ARGB2101010:
8447 case DRM_FORMAT_XBGR2101010:
8448 case DRM_FORMAT_ABGR2101010:
8449 /* checked in intel_framebuffer_init already */
8450 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008451 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008452 bpp = 10*3;
8453 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008454 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008455 default:
8456 DRM_DEBUG_KMS("unsupported depth\n");
8457 return -EINVAL;
8458 }
8459
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008460 pipe_config->pipe_bpp = bpp;
8461
8462 /* Clamp display bpp to EDID value */
8463 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008464 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008465 if (!connector->new_encoder ||
8466 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008467 continue;
8468
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008469 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008470 }
8471
8472 return bpp;
8473}
8474
Daniel Vetter644db712013-09-19 14:53:58 +02008475static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8476{
8477 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8478 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008479 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008480 mode->crtc_hdisplay, mode->crtc_hsync_start,
8481 mode->crtc_hsync_end, mode->crtc_htotal,
8482 mode->crtc_vdisplay, mode->crtc_vsync_start,
8483 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8484}
8485
Daniel Vetterc0b03412013-05-28 12:05:54 +02008486static void intel_dump_pipe_config(struct intel_crtc *crtc,
8487 struct intel_crtc_config *pipe_config,
8488 const char *context)
8489{
8490 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8491 context, pipe_name(crtc->pipe));
8492
8493 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8494 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8495 pipe_config->pipe_bpp, pipe_config->dither);
8496 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8497 pipe_config->has_pch_encoder,
8498 pipe_config->fdi_lanes,
8499 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8500 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8501 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008502 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8503 pipe_config->has_dp_encoder,
8504 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8505 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8506 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008507 DRM_DEBUG_KMS("requested mode:\n");
8508 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8509 DRM_DEBUG_KMS("adjusted mode:\n");
8510 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008511 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008512 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008513 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8514 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008515 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8516 pipe_config->gmch_pfit.control,
8517 pipe_config->gmch_pfit.pgm_ratios,
8518 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008519 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008520 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008521 pipe_config->pch_pfit.size,
8522 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008523 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008524 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008525}
8526
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008527static bool check_encoder_cloning(struct drm_crtc *crtc)
8528{
8529 int num_encoders = 0;
8530 bool uncloneable_encoders = false;
8531 struct intel_encoder *encoder;
8532
8533 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8534 base.head) {
8535 if (&encoder->new_crtc->base != crtc)
8536 continue;
8537
8538 num_encoders++;
8539 if (!encoder->cloneable)
8540 uncloneable_encoders = true;
8541 }
8542
8543 return !(num_encoders > 1 && uncloneable_encoders);
8544}
8545
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008546static struct intel_crtc_config *
8547intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008548 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008549 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008550{
8551 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008552 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008553 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008554 int plane_bpp, ret = -EINVAL;
8555 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008556
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008557 if (!check_encoder_cloning(crtc)) {
8558 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8559 return ERR_PTR(-EINVAL);
8560 }
8561
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008562 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8563 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008564 return ERR_PTR(-ENOMEM);
8565
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008566 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8567 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008568
Daniel Vettere143a212013-07-04 12:01:15 +02008569 pipe_config->cpu_transcoder =
8570 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008571 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008572
Imre Deak2960bc92013-07-30 13:36:32 +03008573 /*
8574 * Sanitize sync polarity flags based on requested ones. If neither
8575 * positive or negative polarity is requested, treat this as meaning
8576 * negative polarity.
8577 */
8578 if (!(pipe_config->adjusted_mode.flags &
8579 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8580 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8581
8582 if (!(pipe_config->adjusted_mode.flags &
8583 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8584 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8585
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008586 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8587 * plane pixel format and any sink constraints into account. Returns the
8588 * source plane bpp so that dithering can be selected on mismatches
8589 * after encoders and crtc also have had their say. */
8590 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8591 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008592 if (plane_bpp < 0)
8593 goto fail;
8594
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008595 /*
8596 * Determine the real pipe dimensions. Note that stereo modes can
8597 * increase the actual pipe size due to the frame doubling and
8598 * insertion of additional space for blanks between the frame. This
8599 * is stored in the crtc timings. We use the requested mode to do this
8600 * computation to clearly distinguish it from the adjusted mode, which
8601 * can be changed by the connectors in the below retry loop.
8602 */
8603 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8604 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8605 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8606
Daniel Vettere29c22c2013-02-21 00:00:16 +01008607encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008608 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008609 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008610 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008611
Daniel Vetter135c81b2013-07-21 21:37:09 +02008612 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008613 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008614
Daniel Vetter7758a112012-07-08 19:40:39 +02008615 /* Pass our mode to the connectors and the CRTC to give them a chance to
8616 * adjust it according to limitations or connector properties, and also
8617 * a chance to reject the mode entirely.
8618 */
8619 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8620 base.head) {
8621
8622 if (&encoder->new_crtc->base != crtc)
8623 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008624
Daniel Vetterefea6e82013-07-21 21:36:59 +02008625 if (!(encoder->compute_config(encoder, pipe_config))) {
8626 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008627 goto fail;
8628 }
8629 }
8630
Daniel Vetterff9a6752013-06-01 17:16:21 +02008631 /* Set default port clock if not overwritten by the encoder. Needs to be
8632 * done afterwards in case the encoder adjusts the mode. */
8633 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008634 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8635 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008636
Daniel Vettera43f6e02013-06-07 23:10:32 +02008637 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008638 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008639 DRM_DEBUG_KMS("CRTC fixup failed\n");
8640 goto fail;
8641 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008642
8643 if (ret == RETRY) {
8644 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8645 ret = -EINVAL;
8646 goto fail;
8647 }
8648
8649 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8650 retry = false;
8651 goto encoder_retry;
8652 }
8653
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008654 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8655 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8656 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8657
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008658 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008659fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008660 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008661 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008662}
8663
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008664/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8665 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8666static void
8667intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8668 unsigned *prepare_pipes, unsigned *disable_pipes)
8669{
8670 struct intel_crtc *intel_crtc;
8671 struct drm_device *dev = crtc->dev;
8672 struct intel_encoder *encoder;
8673 struct intel_connector *connector;
8674 struct drm_crtc *tmp_crtc;
8675
8676 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8677
8678 /* Check which crtcs have changed outputs connected to them, these need
8679 * to be part of the prepare_pipes mask. We don't (yet) support global
8680 * modeset across multiple crtcs, so modeset_pipes will only have one
8681 * bit set at most. */
8682 list_for_each_entry(connector, &dev->mode_config.connector_list,
8683 base.head) {
8684 if (connector->base.encoder == &connector->new_encoder->base)
8685 continue;
8686
8687 if (connector->base.encoder) {
8688 tmp_crtc = connector->base.encoder->crtc;
8689
8690 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8691 }
8692
8693 if (connector->new_encoder)
8694 *prepare_pipes |=
8695 1 << connector->new_encoder->new_crtc->pipe;
8696 }
8697
8698 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8699 base.head) {
8700 if (encoder->base.crtc == &encoder->new_crtc->base)
8701 continue;
8702
8703 if (encoder->base.crtc) {
8704 tmp_crtc = encoder->base.crtc;
8705
8706 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8707 }
8708
8709 if (encoder->new_crtc)
8710 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8711 }
8712
8713 /* Check for any pipes that will be fully disabled ... */
8714 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8715 base.head) {
8716 bool used = false;
8717
8718 /* Don't try to disable disabled crtcs. */
8719 if (!intel_crtc->base.enabled)
8720 continue;
8721
8722 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8723 base.head) {
8724 if (encoder->new_crtc == intel_crtc)
8725 used = true;
8726 }
8727
8728 if (!used)
8729 *disable_pipes |= 1 << intel_crtc->pipe;
8730 }
8731
8732
8733 /* set_mode is also used to update properties on life display pipes. */
8734 intel_crtc = to_intel_crtc(crtc);
8735 if (crtc->enabled)
8736 *prepare_pipes |= 1 << intel_crtc->pipe;
8737
Daniel Vetterb6c51642013-04-12 18:48:43 +02008738 /*
8739 * For simplicity do a full modeset on any pipe where the output routing
8740 * changed. We could be more clever, but that would require us to be
8741 * more careful with calling the relevant encoder->mode_set functions.
8742 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008743 if (*prepare_pipes)
8744 *modeset_pipes = *prepare_pipes;
8745
8746 /* ... and mask these out. */
8747 *modeset_pipes &= ~(*disable_pipes);
8748 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008749
8750 /*
8751 * HACK: We don't (yet) fully support global modesets. intel_set_config
8752 * obies this rule, but the modeset restore mode of
8753 * intel_modeset_setup_hw_state does not.
8754 */
8755 *modeset_pipes &= 1 << intel_crtc->pipe;
8756 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008757
8758 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8759 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008760}
8761
Daniel Vetterea9d7582012-07-10 10:42:52 +02008762static bool intel_crtc_in_use(struct drm_crtc *crtc)
8763{
8764 struct drm_encoder *encoder;
8765 struct drm_device *dev = crtc->dev;
8766
8767 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8768 if (encoder->crtc == crtc)
8769 return true;
8770
8771 return false;
8772}
8773
8774static void
8775intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8776{
8777 struct intel_encoder *intel_encoder;
8778 struct intel_crtc *intel_crtc;
8779 struct drm_connector *connector;
8780
8781 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8782 base.head) {
8783 if (!intel_encoder->base.crtc)
8784 continue;
8785
8786 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8787
8788 if (prepare_pipes & (1 << intel_crtc->pipe))
8789 intel_encoder->connectors_active = false;
8790 }
8791
8792 intel_modeset_commit_output_state(dev);
8793
8794 /* Update computed state. */
8795 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8796 base.head) {
8797 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8798 }
8799
8800 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8801 if (!connector->encoder || !connector->encoder->crtc)
8802 continue;
8803
8804 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8805
8806 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008807 struct drm_property *dpms_property =
8808 dev->mode_config.dpms_property;
8809
Daniel Vetterea9d7582012-07-10 10:42:52 +02008810 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008811 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008812 dpms_property,
8813 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008814
8815 intel_encoder = to_intel_encoder(connector->encoder);
8816 intel_encoder->connectors_active = true;
8817 }
8818 }
8819
8820}
8821
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008822static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008823{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008824 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008825
8826 if (clock1 == clock2)
8827 return true;
8828
8829 if (!clock1 || !clock2)
8830 return false;
8831
8832 diff = abs(clock1 - clock2);
8833
8834 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8835 return true;
8836
8837 return false;
8838}
8839
Daniel Vetter25c5b262012-07-08 22:08:04 +02008840#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8841 list_for_each_entry((intel_crtc), \
8842 &(dev)->mode_config.crtc_list, \
8843 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008844 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008846static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008847intel_pipe_config_compare(struct drm_device *dev,
8848 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008849 struct intel_crtc_config *pipe_config)
8850{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008851#define PIPE_CONF_CHECK_X(name) \
8852 if (current_config->name != pipe_config->name) { \
8853 DRM_ERROR("mismatch in " #name " " \
8854 "(expected 0x%08x, found 0x%08x)\n", \
8855 current_config->name, \
8856 pipe_config->name); \
8857 return false; \
8858 }
8859
Daniel Vetter08a24032013-04-19 11:25:34 +02008860#define PIPE_CONF_CHECK_I(name) \
8861 if (current_config->name != pipe_config->name) { \
8862 DRM_ERROR("mismatch in " #name " " \
8863 "(expected %i, found %i)\n", \
8864 current_config->name, \
8865 pipe_config->name); \
8866 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008867 }
8868
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008869#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8870 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008871 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008872 "(expected %i, found %i)\n", \
8873 current_config->name & (mask), \
8874 pipe_config->name & (mask)); \
8875 return false; \
8876 }
8877
Ville Syrjälä5e550652013-09-06 23:29:07 +03008878#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8879 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8880 DRM_ERROR("mismatch in " #name " " \
8881 "(expected %i, found %i)\n", \
8882 current_config->name, \
8883 pipe_config->name); \
8884 return false; \
8885 }
8886
Daniel Vetterbb760062013-06-06 14:55:52 +02008887#define PIPE_CONF_QUIRK(quirk) \
8888 ((current_config->quirks | pipe_config->quirks) & (quirk))
8889
Daniel Vettereccb1402013-05-22 00:50:22 +02008890 PIPE_CONF_CHECK_I(cpu_transcoder);
8891
Daniel Vetter08a24032013-04-19 11:25:34 +02008892 PIPE_CONF_CHECK_I(has_pch_encoder);
8893 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008894 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8895 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8896 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8897 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8898 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008899
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008900 PIPE_CONF_CHECK_I(has_dp_encoder);
8901 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8902 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8903 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8904 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8905 PIPE_CONF_CHECK_I(dp_m_n.tu);
8906
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008907 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8908 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8909 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8910 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8911 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8912 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8913
8914 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8915 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8916 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8917 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8918 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8919 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8920
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008921 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008922
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008923 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8924 DRM_MODE_FLAG_INTERLACE);
8925
Daniel Vetterbb760062013-06-06 14:55:52 +02008926 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8927 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8928 DRM_MODE_FLAG_PHSYNC);
8929 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8930 DRM_MODE_FLAG_NHSYNC);
8931 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8932 DRM_MODE_FLAG_PVSYNC);
8933 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8934 DRM_MODE_FLAG_NVSYNC);
8935 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008936
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008937 PIPE_CONF_CHECK_I(pipe_src_w);
8938 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008939
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008940 PIPE_CONF_CHECK_I(gmch_pfit.control);
8941 /* pfit ratios are autocomputed by the hw on gen4+ */
8942 if (INTEL_INFO(dev)->gen < 4)
8943 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8944 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008945 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8946 if (current_config->pch_pfit.enabled) {
8947 PIPE_CONF_CHECK_I(pch_pfit.pos);
8948 PIPE_CONF_CHECK_I(pch_pfit.size);
8949 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008950
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008951 PIPE_CONF_CHECK_I(ips_enabled);
8952
Ville Syrjälä282740f2013-09-04 18:30:03 +03008953 PIPE_CONF_CHECK_I(double_wide);
8954
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008955 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008956 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008957 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008958 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8959 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008960
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008961 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8962 PIPE_CONF_CHECK_I(pipe_bpp);
8963
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008964 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008965 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008966 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8967 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008968
Daniel Vetter66e985c2013-06-05 13:34:20 +02008969#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008970#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008971#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008972#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008973#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008974
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008975 return true;
8976}
8977
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008978static void
8979check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008980{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008981 struct intel_connector *connector;
8982
8983 list_for_each_entry(connector, &dev->mode_config.connector_list,
8984 base.head) {
8985 /* This also checks the encoder/connector hw state with the
8986 * ->get_hw_state callbacks. */
8987 intel_connector_check_state(connector);
8988
8989 WARN(&connector->new_encoder->base != connector->base.encoder,
8990 "connector's staged encoder doesn't match current encoder\n");
8991 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008992}
8993
8994static void
8995check_encoder_state(struct drm_device *dev)
8996{
8997 struct intel_encoder *encoder;
8998 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008999
9000 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9001 base.head) {
9002 bool enabled = false;
9003 bool active = false;
9004 enum pipe pipe, tracked_pipe;
9005
9006 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9007 encoder->base.base.id,
9008 drm_get_encoder_name(&encoder->base));
9009
9010 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9011 "encoder's stage crtc doesn't match current crtc\n");
9012 WARN(encoder->connectors_active && !encoder->base.crtc,
9013 "encoder's active_connectors set, but no crtc\n");
9014
9015 list_for_each_entry(connector, &dev->mode_config.connector_list,
9016 base.head) {
9017 if (connector->base.encoder != &encoder->base)
9018 continue;
9019 enabled = true;
9020 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9021 active = true;
9022 }
9023 WARN(!!encoder->base.crtc != enabled,
9024 "encoder's enabled state mismatch "
9025 "(expected %i, found %i)\n",
9026 !!encoder->base.crtc, enabled);
9027 WARN(active && !encoder->base.crtc,
9028 "active encoder with no crtc\n");
9029
9030 WARN(encoder->connectors_active != active,
9031 "encoder's computed active state doesn't match tracked active state "
9032 "(expected %i, found %i)\n", active, encoder->connectors_active);
9033
9034 active = encoder->get_hw_state(encoder, &pipe);
9035 WARN(active != encoder->connectors_active,
9036 "encoder's hw state doesn't match sw tracking "
9037 "(expected %i, found %i)\n",
9038 encoder->connectors_active, active);
9039
9040 if (!encoder->base.crtc)
9041 continue;
9042
9043 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9044 WARN(active && pipe != tracked_pipe,
9045 "active encoder's pipe doesn't match"
9046 "(expected %i, found %i)\n",
9047 tracked_pipe, pipe);
9048
9049 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009050}
9051
9052static void
9053check_crtc_state(struct drm_device *dev)
9054{
9055 drm_i915_private_t *dev_priv = dev->dev_private;
9056 struct intel_crtc *crtc;
9057 struct intel_encoder *encoder;
9058 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009059
9060 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9061 base.head) {
9062 bool enabled = false;
9063 bool active = false;
9064
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009065 memset(&pipe_config, 0, sizeof(pipe_config));
9066
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009067 DRM_DEBUG_KMS("[CRTC:%d]\n",
9068 crtc->base.base.id);
9069
9070 WARN(crtc->active && !crtc->base.enabled,
9071 "active crtc, but not enabled in sw tracking\n");
9072
9073 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9074 base.head) {
9075 if (encoder->base.crtc != &crtc->base)
9076 continue;
9077 enabled = true;
9078 if (encoder->connectors_active)
9079 active = true;
9080 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009081
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009082 WARN(active != crtc->active,
9083 "crtc's computed active state doesn't match tracked active state "
9084 "(expected %i, found %i)\n", active, crtc->active);
9085 WARN(enabled != crtc->base.enabled,
9086 "crtc's computed enabled state doesn't match tracked enabled state "
9087 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9088
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009089 active = dev_priv->display.get_pipe_config(crtc,
9090 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009091
9092 /* hw state is inconsistent with the pipe A quirk */
9093 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9094 active = crtc->active;
9095
Daniel Vetter6c49f242013-06-06 12:45:25 +02009096 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9097 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009098 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009099 if (encoder->base.crtc != &crtc->base)
9100 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009101 if (encoder->get_config &&
9102 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009103 encoder->get_config(encoder, &pipe_config);
9104 }
9105
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009106 WARN(crtc->active != active,
9107 "crtc active state doesn't match with hw state "
9108 "(expected %i, found %i)\n", crtc->active, active);
9109
Daniel Vetterc0b03412013-05-28 12:05:54 +02009110 if (active &&
9111 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9112 WARN(1, "pipe state doesn't match!\n");
9113 intel_dump_pipe_config(crtc, &pipe_config,
9114 "[hw state]");
9115 intel_dump_pipe_config(crtc, &crtc->config,
9116 "[sw state]");
9117 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009118 }
9119}
9120
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009121static void
9122check_shared_dpll_state(struct drm_device *dev)
9123{
9124 drm_i915_private_t *dev_priv = dev->dev_private;
9125 struct intel_crtc *crtc;
9126 struct intel_dpll_hw_state dpll_hw_state;
9127 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009128
9129 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9130 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9131 int enabled_crtcs = 0, active_crtcs = 0;
9132 bool active;
9133
9134 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9135
9136 DRM_DEBUG_KMS("%s\n", pll->name);
9137
9138 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9139
9140 WARN(pll->active > pll->refcount,
9141 "more active pll users than references: %i vs %i\n",
9142 pll->active, pll->refcount);
9143 WARN(pll->active && !pll->on,
9144 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009145 WARN(pll->on && !pll->active,
9146 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009147 WARN(pll->on != active,
9148 "pll on state mismatch (expected %i, found %i)\n",
9149 pll->on, active);
9150
9151 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9152 base.head) {
9153 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9154 enabled_crtcs++;
9155 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9156 active_crtcs++;
9157 }
9158 WARN(pll->active != active_crtcs,
9159 "pll active crtcs mismatch (expected %i, found %i)\n",
9160 pll->active, active_crtcs);
9161 WARN(pll->refcount != enabled_crtcs,
9162 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9163 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009164
9165 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9166 sizeof(dpll_hw_state)),
9167 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009168 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009169}
9170
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009171void
9172intel_modeset_check_state(struct drm_device *dev)
9173{
9174 check_connector_state(dev);
9175 check_encoder_state(dev);
9176 check_crtc_state(dev);
9177 check_shared_dpll_state(dev);
9178}
9179
Ville Syrjälä18442d02013-09-13 16:00:08 +03009180void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9181 int dotclock)
9182{
9183 /*
9184 * FDI already provided one idea for the dotclock.
9185 * Yell if the encoder disagrees.
9186 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009187 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009188 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009189 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009190}
9191
Daniel Vetterf30da182013-04-11 20:22:50 +02009192static int __intel_set_mode(struct drm_crtc *crtc,
9193 struct drm_display_mode *mode,
9194 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009195{
9196 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009197 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009198 struct drm_display_mode *saved_mode, *saved_hwmode;
9199 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009200 struct intel_crtc *intel_crtc;
9201 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009202 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009203
Daniel Vettera1e22652013-09-21 00:35:38 +02009204 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009205 if (!saved_mode)
9206 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009207 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009208
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009209 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009210 &prepare_pipes, &disable_pipes);
9211
Tim Gardner3ac18232012-12-07 07:54:26 -07009212 *saved_hwmode = crtc->hwmode;
9213 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009214
Daniel Vetter25c5b262012-07-08 22:08:04 +02009215 /* Hack: Because we don't (yet) support global modeset on multiple
9216 * crtcs, we don't keep track of the new mode for more than one crtc.
9217 * Hence simply check whether any bit is set in modeset_pipes in all the
9218 * pieces of code that are not yet converted to deal with mutliple crtcs
9219 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009220 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009221 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009222 if (IS_ERR(pipe_config)) {
9223 ret = PTR_ERR(pipe_config);
9224 pipe_config = NULL;
9225
Tim Gardner3ac18232012-12-07 07:54:26 -07009226 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009227 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009228 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9229 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009230 }
9231
Daniel Vetter460da9162013-03-27 00:44:51 +01009232 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9233 intel_crtc_disable(&intel_crtc->base);
9234
Daniel Vetterea9d7582012-07-10 10:42:52 +02009235 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9236 if (intel_crtc->base.enabled)
9237 dev_priv->display.crtc_disable(&intel_crtc->base);
9238 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009239
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009240 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9241 * to set it here already despite that we pass it down the callchain.
9242 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009243 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009244 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009245 /* mode_set/enable/disable functions rely on a correct pipe
9246 * config. */
9247 to_intel_crtc(crtc)->config = *pipe_config;
9248 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009249
Daniel Vetterea9d7582012-07-10 10:42:52 +02009250 /* Only after disabling all output pipelines that will be changed can we
9251 * update the the output configuration. */
9252 intel_modeset_update_state(dev, prepare_pipes);
9253
Daniel Vetter47fab732012-10-26 10:58:18 +02009254 if (dev_priv->display.modeset_global_resources)
9255 dev_priv->display.modeset_global_resources(dev);
9256
Daniel Vettera6778b32012-07-02 09:56:42 +02009257 /* Set up the DPLL and any encoders state that needs to adjust or depend
9258 * on the DPLL.
9259 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009260 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009261 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009262 x, y, fb);
9263 if (ret)
9264 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009265 }
9266
9267 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009268 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9269 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009270
Daniel Vetter25c5b262012-07-08 22:08:04 +02009271 if (modeset_pipes) {
9272 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009273 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009274
Daniel Vetter25c5b262012-07-08 22:08:04 +02009275 /* Calculate and store various constants which
9276 * are later needed by vblank and swap-completion
9277 * timestamping. They are derived from true hwmode.
9278 */
9279 drm_calc_timestamping_constants(crtc);
9280 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009281
9282 /* FIXME: add subpixel order */
9283done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009284 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009285 crtc->hwmode = *saved_hwmode;
9286 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009287 }
9288
Tim Gardner3ac18232012-12-07 07:54:26 -07009289out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009290 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009291 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009292 return ret;
9293}
9294
Damien Lespiaue7457a92013-08-08 22:28:59 +01009295static int intel_set_mode(struct drm_crtc *crtc,
9296 struct drm_display_mode *mode,
9297 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009298{
9299 int ret;
9300
9301 ret = __intel_set_mode(crtc, mode, x, y, fb);
9302
9303 if (ret == 0)
9304 intel_modeset_check_state(crtc->dev);
9305
9306 return ret;
9307}
9308
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009309void intel_crtc_restore_mode(struct drm_crtc *crtc)
9310{
9311 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9312}
9313
Daniel Vetter25c5b262012-07-08 22:08:04 +02009314#undef for_each_intel_crtc_masked
9315
Daniel Vetterd9e55602012-07-04 22:16:09 +02009316static void intel_set_config_free(struct intel_set_config *config)
9317{
9318 if (!config)
9319 return;
9320
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009321 kfree(config->save_connector_encoders);
9322 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009323 kfree(config);
9324}
9325
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009326static int intel_set_config_save_state(struct drm_device *dev,
9327 struct intel_set_config *config)
9328{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009329 struct drm_encoder *encoder;
9330 struct drm_connector *connector;
9331 int count;
9332
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009333 config->save_encoder_crtcs =
9334 kcalloc(dev->mode_config.num_encoder,
9335 sizeof(struct drm_crtc *), GFP_KERNEL);
9336 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009337 return -ENOMEM;
9338
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009339 config->save_connector_encoders =
9340 kcalloc(dev->mode_config.num_connector,
9341 sizeof(struct drm_encoder *), GFP_KERNEL);
9342 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009343 return -ENOMEM;
9344
9345 /* Copy data. Note that driver private data is not affected.
9346 * Should anything bad happen only the expected state is
9347 * restored, not the drivers personal bookkeeping.
9348 */
9349 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009350 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009351 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009352 }
9353
9354 count = 0;
9355 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009356 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009357 }
9358
9359 return 0;
9360}
9361
9362static void intel_set_config_restore_state(struct drm_device *dev,
9363 struct intel_set_config *config)
9364{
Daniel Vetter9a935852012-07-05 22:34:27 +02009365 struct intel_encoder *encoder;
9366 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009367 int count;
9368
9369 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009370 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9371 encoder->new_crtc =
9372 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009373 }
9374
9375 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009376 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9377 connector->new_encoder =
9378 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009379 }
9380}
9381
Imre Deake3de42b2013-05-03 19:44:07 +02009382static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009383is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009384{
9385 int i;
9386
Chris Wilson2e57f472013-07-17 12:14:40 +01009387 if (set->num_connectors == 0)
9388 return false;
9389
9390 if (WARN_ON(set->connectors == NULL))
9391 return false;
9392
9393 for (i = 0; i < set->num_connectors; i++)
9394 if (set->connectors[i]->encoder &&
9395 set->connectors[i]->encoder->crtc == set->crtc &&
9396 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009397 return true;
9398
9399 return false;
9400}
9401
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009402static void
9403intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9404 struct intel_set_config *config)
9405{
9406
9407 /* We should be able to check here if the fb has the same properties
9408 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009409 if (is_crtc_connector_off(set)) {
9410 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009411 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009412 /* If we have no fb then treat it as a full mode set */
9413 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009414 struct intel_crtc *intel_crtc =
9415 to_intel_crtc(set->crtc);
9416
9417 if (intel_crtc->active && i915_fastboot) {
9418 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9419 config->fb_changed = true;
9420 } else {
9421 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9422 config->mode_changed = true;
9423 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009424 } else if (set->fb == NULL) {
9425 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009426 } else if (set->fb->pixel_format !=
9427 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009428 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009429 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009430 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009431 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009432 }
9433
Daniel Vetter835c5872012-07-10 18:11:08 +02009434 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009435 config->fb_changed = true;
9436
9437 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9438 DRM_DEBUG_KMS("modes are different, full mode set\n");
9439 drm_mode_debug_printmodeline(&set->crtc->mode);
9440 drm_mode_debug_printmodeline(set->mode);
9441 config->mode_changed = true;
9442 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009443
9444 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9445 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009446}
9447
Daniel Vetter2e431052012-07-04 22:42:15 +02009448static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009449intel_modeset_stage_output_state(struct drm_device *dev,
9450 struct drm_mode_set *set,
9451 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009452{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009453 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009454 struct intel_connector *connector;
9455 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009456 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009457
Damien Lespiau9abdda72013-02-13 13:29:23 +00009458 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009459 * of connectors. For paranoia, double-check this. */
9460 WARN_ON(!set->fb && (set->num_connectors != 0));
9461 WARN_ON(set->fb && (set->num_connectors == 0));
9462
Daniel Vetter9a935852012-07-05 22:34:27 +02009463 list_for_each_entry(connector, &dev->mode_config.connector_list,
9464 base.head) {
9465 /* Otherwise traverse passed in connector list and get encoders
9466 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009467 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009468 if (set->connectors[ro] == &connector->base) {
9469 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009470 break;
9471 }
9472 }
9473
Daniel Vetter9a935852012-07-05 22:34:27 +02009474 /* If we disable the crtc, disable all its connectors. Also, if
9475 * the connector is on the changing crtc but not on the new
9476 * connector list, disable it. */
9477 if ((!set->fb || ro == set->num_connectors) &&
9478 connector->base.encoder &&
9479 connector->base.encoder->crtc == set->crtc) {
9480 connector->new_encoder = NULL;
9481
9482 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9483 connector->base.base.id,
9484 drm_get_connector_name(&connector->base));
9485 }
9486
9487
9488 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009489 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009490 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009491 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009492 }
9493 /* connector->new_encoder is now updated for all connectors. */
9494
9495 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009496 list_for_each_entry(connector, &dev->mode_config.connector_list,
9497 base.head) {
9498 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009499 continue;
9500
Daniel Vetter9a935852012-07-05 22:34:27 +02009501 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009502
9503 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009504 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009505 new_crtc = set->crtc;
9506 }
9507
9508 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009509 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9510 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009511 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009512 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009513 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9514
9515 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9516 connector->base.base.id,
9517 drm_get_connector_name(&connector->base),
9518 new_crtc->base.id);
9519 }
9520
9521 /* Check for any encoders that needs to be disabled. */
9522 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9523 base.head) {
9524 list_for_each_entry(connector,
9525 &dev->mode_config.connector_list,
9526 base.head) {
9527 if (connector->new_encoder == encoder) {
9528 WARN_ON(!connector->new_encoder->new_crtc);
9529
9530 goto next_encoder;
9531 }
9532 }
9533 encoder->new_crtc = NULL;
9534next_encoder:
9535 /* Only now check for crtc changes so we don't miss encoders
9536 * that will be disabled. */
9537 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009538 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009539 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009540 }
9541 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009542 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009543
Daniel Vetter2e431052012-07-04 22:42:15 +02009544 return 0;
9545}
9546
9547static int intel_crtc_set_config(struct drm_mode_set *set)
9548{
9549 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009550 struct drm_mode_set save_set;
9551 struct intel_set_config *config;
9552 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009553
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009554 BUG_ON(!set);
9555 BUG_ON(!set->crtc);
9556 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009557
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009558 /* Enforce sane interface api - has been abused by the fb helper. */
9559 BUG_ON(!set->mode && set->fb);
9560 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009561
Daniel Vetter2e431052012-07-04 22:42:15 +02009562 if (set->fb) {
9563 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9564 set->crtc->base.id, set->fb->base.id,
9565 (int)set->num_connectors, set->x, set->y);
9566 } else {
9567 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009568 }
9569
9570 dev = set->crtc->dev;
9571
9572 ret = -ENOMEM;
9573 config = kzalloc(sizeof(*config), GFP_KERNEL);
9574 if (!config)
9575 goto out_config;
9576
9577 ret = intel_set_config_save_state(dev, config);
9578 if (ret)
9579 goto out_config;
9580
9581 save_set.crtc = set->crtc;
9582 save_set.mode = &set->crtc->mode;
9583 save_set.x = set->crtc->x;
9584 save_set.y = set->crtc->y;
9585 save_set.fb = set->crtc->fb;
9586
9587 /* Compute whether we need a full modeset, only an fb base update or no
9588 * change at all. In the future we might also check whether only the
9589 * mode changed, e.g. for LVDS where we only change the panel fitter in
9590 * such cases. */
9591 intel_set_config_compute_mode_changes(set, config);
9592
Daniel Vetter9a935852012-07-05 22:34:27 +02009593 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009594 if (ret)
9595 goto fail;
9596
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009597 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009598 ret = intel_set_mode(set->crtc, set->mode,
9599 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009600 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009601 intel_crtc_wait_for_pending_flips(set->crtc);
9602
Daniel Vetter4f660f42012-07-02 09:47:37 +02009603 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009604 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009605 }
9606
Chris Wilson2d05eae2013-05-03 17:36:25 +01009607 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009608 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9609 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009610fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009611 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009612
Chris Wilson2d05eae2013-05-03 17:36:25 +01009613 /* Try to restore the config */
9614 if (config->mode_changed &&
9615 intel_set_mode(save_set.crtc, save_set.mode,
9616 save_set.x, save_set.y, save_set.fb))
9617 DRM_ERROR("failed to restore config after modeset failure\n");
9618 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009619
Daniel Vetterd9e55602012-07-04 22:16:09 +02009620out_config:
9621 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009622 return ret;
9623}
9624
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009625static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009626 .cursor_set = intel_crtc_cursor_set,
9627 .cursor_move = intel_crtc_cursor_move,
9628 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009629 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009630 .destroy = intel_crtc_destroy,
9631 .page_flip = intel_crtc_page_flip,
9632};
9633
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009634static void intel_cpu_pll_init(struct drm_device *dev)
9635{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009636 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009637 intel_ddi_pll_init(dev);
9638}
9639
Daniel Vetter53589012013-06-05 13:34:16 +02009640static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9641 struct intel_shared_dpll *pll,
9642 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009643{
Daniel Vetter53589012013-06-05 13:34:16 +02009644 uint32_t val;
9645
9646 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009647 hw_state->dpll = val;
9648 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9649 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009650
9651 return val & DPLL_VCO_ENABLE;
9652}
9653
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009654static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9655 struct intel_shared_dpll *pll)
9656{
9657 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9658 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9659}
9660
Daniel Vettere7b903d2013-06-05 13:34:14 +02009661static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9662 struct intel_shared_dpll *pll)
9663{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009664 /* PCH refclock must be enabled first */
9665 assert_pch_refclk_enabled(dev_priv);
9666
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009667 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9668
9669 /* Wait for the clocks to stabilize. */
9670 POSTING_READ(PCH_DPLL(pll->id));
9671 udelay(150);
9672
9673 /* The pixel multiplier can only be updated once the
9674 * DPLL is enabled and the clocks are stable.
9675 *
9676 * So write it again.
9677 */
9678 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9679 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009680 udelay(200);
9681}
9682
9683static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9684 struct intel_shared_dpll *pll)
9685{
9686 struct drm_device *dev = dev_priv->dev;
9687 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009688
9689 /* Make sure no transcoder isn't still depending on us. */
9690 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9691 if (intel_crtc_to_shared_dpll(crtc) == pll)
9692 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9693 }
9694
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009695 I915_WRITE(PCH_DPLL(pll->id), 0);
9696 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009697 udelay(200);
9698}
9699
Daniel Vetter46edb022013-06-05 13:34:12 +02009700static char *ibx_pch_dpll_names[] = {
9701 "PCH DPLL A",
9702 "PCH DPLL B",
9703};
9704
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009705static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009706{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009708 int i;
9709
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009710 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009711
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009712 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009713 dev_priv->shared_dplls[i].id = i;
9714 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009715 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009716 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9717 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009718 dev_priv->shared_dplls[i].get_hw_state =
9719 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009720 }
9721}
9722
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009723static void intel_shared_dpll_init(struct drm_device *dev)
9724{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009725 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009726
9727 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9728 ibx_pch_dpll_init(dev);
9729 else
9730 dev_priv->num_shared_dpll = 0;
9731
9732 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9733 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9734 dev_priv->num_shared_dpll);
9735}
9736
Hannes Ederb358d0a2008-12-18 21:18:47 +01009737static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009738{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009739 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009740 struct intel_crtc *intel_crtc;
9741 int i;
9742
Daniel Vetter955382f2013-09-19 14:05:45 +02009743 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009744 if (intel_crtc == NULL)
9745 return;
9746
9747 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9748
9749 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009750 for (i = 0; i < 256; i++) {
9751 intel_crtc->lut_r[i] = i;
9752 intel_crtc->lut_g[i] = i;
9753 intel_crtc->lut_b[i] = i;
9754 }
9755
Jesse Barnes80824002009-09-10 15:28:06 -07009756 /* Swap pipes & planes for FBC on pre-965 */
9757 intel_crtc->pipe = pipe;
9758 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009759 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009760 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009761 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009762 }
9763
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009764 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9765 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9766 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9767 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9768
Jesse Barnes79e53942008-11-07 14:24:08 -08009769 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009770}
9771
Carl Worth08d7b3d2009-04-29 14:43:54 -07009772int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009773 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009774{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009775 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009776 struct drm_mode_object *drmmode_obj;
9777 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009778
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009779 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9780 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009781
Daniel Vetterc05422d2009-08-11 16:05:30 +02009782 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9783 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009784
Daniel Vetterc05422d2009-08-11 16:05:30 +02009785 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009786 DRM_ERROR("no such CRTC id\n");
9787 return -EINVAL;
9788 }
9789
Daniel Vetterc05422d2009-08-11 16:05:30 +02009790 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9791 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009792
Daniel Vetterc05422d2009-08-11 16:05:30 +02009793 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009794}
9795
Daniel Vetter66a92782012-07-12 20:08:18 +02009796static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009797{
Daniel Vetter66a92782012-07-12 20:08:18 +02009798 struct drm_device *dev = encoder->base.dev;
9799 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009800 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009801 int entry = 0;
9802
Daniel Vetter66a92782012-07-12 20:08:18 +02009803 list_for_each_entry(source_encoder,
9804 &dev->mode_config.encoder_list, base.head) {
9805
9806 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009807 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009808
9809 /* Intel hw has only one MUX where enocoders could be cloned. */
9810 if (encoder->cloneable && source_encoder->cloneable)
9811 index_mask |= (1 << entry);
9812
Jesse Barnes79e53942008-11-07 14:24:08 -08009813 entry++;
9814 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009815
Jesse Barnes79e53942008-11-07 14:24:08 -08009816 return index_mask;
9817}
9818
Chris Wilson4d302442010-12-14 19:21:29 +00009819static bool has_edp_a(struct drm_device *dev)
9820{
9821 struct drm_i915_private *dev_priv = dev->dev_private;
9822
9823 if (!IS_MOBILE(dev))
9824 return false;
9825
9826 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9827 return false;
9828
9829 if (IS_GEN5(dev) &&
9830 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9831 return false;
9832
9833 return true;
9834}
9835
Jesse Barnes79e53942008-11-07 14:24:08 -08009836static void intel_setup_outputs(struct drm_device *dev)
9837{
Eric Anholt725e30a2009-01-22 13:01:02 -08009838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009839 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009840 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009841
Daniel Vetterc9093352013-06-06 22:22:47 +02009842 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009843
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009844 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009845 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009846
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009847 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009848 int found;
9849
9850 /* Haswell uses DDI functions to detect digital outputs */
9851 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9852 /* DDI A only supports eDP */
9853 if (found)
9854 intel_ddi_init(dev, PORT_A);
9855
9856 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9857 * register */
9858 found = I915_READ(SFUSE_STRAP);
9859
9860 if (found & SFUSE_STRAP_DDIB_DETECTED)
9861 intel_ddi_init(dev, PORT_B);
9862 if (found & SFUSE_STRAP_DDIC_DETECTED)
9863 intel_ddi_init(dev, PORT_C);
9864 if (found & SFUSE_STRAP_DDID_DETECTED)
9865 intel_ddi_init(dev, PORT_D);
9866 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009867 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009868 dpd_is_edp = intel_dpd_is_edp(dev);
9869
9870 if (has_edp_a(dev))
9871 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009872
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009873 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009874 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009875 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009876 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009877 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009878 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009879 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009880 }
9881
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009882 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009883 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009884
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009885 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009886 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009887
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009888 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009889 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009890
Daniel Vetter270b3042012-10-27 15:52:05 +02009891 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009892 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009893 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +03009894 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
9895 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9896 PORT_B);
9897 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9898 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
9899 }
9900
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009901 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9902 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9903 PORT_C);
9904 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9905 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9906 PORT_C);
9907 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309908
Jani Nikula3cfca972013-08-27 15:12:26 +03009909 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009910 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009911 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009912
Paulo Zanonie2debe92013-02-18 19:00:27 -03009913 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009914 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009915 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009916 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9917 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009918 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009919 }
Ma Ling27185ae2009-08-24 13:50:23 +08009920
Imre Deake7281ea2013-05-08 13:14:08 +03009921 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009922 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009923 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009924
9925 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009926
Paulo Zanonie2debe92013-02-18 19:00:27 -03009927 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009928 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009929 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009930 }
Ma Ling27185ae2009-08-24 13:50:23 +08009931
Paulo Zanonie2debe92013-02-18 19:00:27 -03009932 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009933
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009934 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9935 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009936 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009937 }
Imre Deake7281ea2013-05-08 13:14:08 +03009938 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009939 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009940 }
Ma Ling27185ae2009-08-24 13:50:23 +08009941
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009942 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009943 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009944 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009945 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009946 intel_dvo_init(dev);
9947
Zhenyu Wang103a1962009-11-27 11:44:36 +08009948 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009949 intel_tv_init(dev);
9950
Chris Wilson4ef69c72010-09-09 15:14:28 +01009951 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9952 encoder->base.possible_crtcs = encoder->crtc_mask;
9953 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009954 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009955 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009956
Paulo Zanonidde86e22012-12-01 12:04:25 -02009957 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009958
9959 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009960}
9961
Chris Wilsonddfe1562013-08-06 17:43:07 +01009962void intel_framebuffer_fini(struct intel_framebuffer *fb)
9963{
9964 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +02009965 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +01009966 drm_gem_object_unreference_unlocked(&fb->obj->base);
9967}
9968
Jesse Barnes79e53942008-11-07 14:24:08 -08009969static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9970{
9971 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009972
Chris Wilsonddfe1562013-08-06 17:43:07 +01009973 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009974 kfree(intel_fb);
9975}
9976
9977static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009978 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009979 unsigned int *handle)
9980{
9981 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009982 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009983
Chris Wilson05394f32010-11-08 19:18:58 +00009984 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009985}
9986
9987static const struct drm_framebuffer_funcs intel_fb_funcs = {
9988 .destroy = intel_user_framebuffer_destroy,
9989 .create_handle = intel_user_framebuffer_create_handle,
9990};
9991
Dave Airlie38651672010-03-30 05:34:13 +00009992int intel_framebuffer_init(struct drm_device *dev,
9993 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009994 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009995 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009996{
Daniel Vetter53155c02013-10-09 21:55:33 +02009997 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009998 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009999 int ret;
10000
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010001 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10002
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010003 if (obj->tiling_mode == I915_TILING_Y) {
10004 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010005 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010006 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010007
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010008 if (mode_cmd->pitches[0] & 63) {
10009 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10010 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010011 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010012 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010013
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010014 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10015 pitch_limit = 32*1024;
10016 } else if (INTEL_INFO(dev)->gen >= 4) {
10017 if (obj->tiling_mode)
10018 pitch_limit = 16*1024;
10019 else
10020 pitch_limit = 32*1024;
10021 } else if (INTEL_INFO(dev)->gen >= 3) {
10022 if (obj->tiling_mode)
10023 pitch_limit = 8*1024;
10024 else
10025 pitch_limit = 16*1024;
10026 } else
10027 /* XXX DSPC is limited to 4k tiled */
10028 pitch_limit = 8*1024;
10029
10030 if (mode_cmd->pitches[0] > pitch_limit) {
10031 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10032 obj->tiling_mode ? "tiled" : "linear",
10033 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010034 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010035 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010036
10037 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010038 mode_cmd->pitches[0] != obj->stride) {
10039 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10040 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010041 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010042 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010043
Ville Syrjälä57779d02012-10-31 17:50:14 +020010044 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010045 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010046 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010047 case DRM_FORMAT_RGB565:
10048 case DRM_FORMAT_XRGB8888:
10049 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010050 break;
10051 case DRM_FORMAT_XRGB1555:
10052 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010053 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010054 DRM_DEBUG("unsupported pixel format: %s\n",
10055 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010056 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010057 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010058 break;
10059 case DRM_FORMAT_XBGR8888:
10060 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010061 case DRM_FORMAT_XRGB2101010:
10062 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010063 case DRM_FORMAT_XBGR2101010:
10064 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010065 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010066 DRM_DEBUG("unsupported pixel format: %s\n",
10067 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010068 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010069 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010070 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010071 case DRM_FORMAT_YUYV:
10072 case DRM_FORMAT_UYVY:
10073 case DRM_FORMAT_YVYU:
10074 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010075 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010076 DRM_DEBUG("unsupported pixel format: %s\n",
10077 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010078 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010079 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010080 break;
10081 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010082 DRM_DEBUG("unsupported pixel format: %s\n",
10083 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010084 return -EINVAL;
10085 }
10086
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010087 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10088 if (mode_cmd->offsets[0] != 0)
10089 return -EINVAL;
10090
Daniel Vetter53155c02013-10-09 21:55:33 +020010091 tile_height = IS_GEN2(dev) ? 16 : 8;
10092 aligned_height = ALIGN(mode_cmd->height,
10093 obj->tiling_mode ? tile_height : 1);
10094 /* FIXME drm helper for size checks (especially planar formats)? */
10095 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10096 return -EINVAL;
10097
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010098 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10099 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010100 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010101
Jesse Barnes79e53942008-11-07 14:24:08 -080010102 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10103 if (ret) {
10104 DRM_ERROR("framebuffer init failed %d\n", ret);
10105 return ret;
10106 }
10107
Jesse Barnes79e53942008-11-07 14:24:08 -080010108 return 0;
10109}
10110
Jesse Barnes79e53942008-11-07 14:24:08 -080010111static struct drm_framebuffer *
10112intel_user_framebuffer_create(struct drm_device *dev,
10113 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010114 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010115{
Chris Wilson05394f32010-11-08 19:18:58 +000010116 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010117
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010118 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10119 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010120 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010121 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010122
Chris Wilsond2dff872011-04-19 08:36:26 +010010123 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010124}
10125
Daniel Vetter4520f532013-10-09 09:18:51 +020010126#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010127static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010128{
10129}
10130#endif
10131
Jesse Barnes79e53942008-11-07 14:24:08 -080010132static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010133 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010134 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010135};
10136
Jesse Barnese70236a2009-09-21 10:42:27 -070010137/* Set up chip specific display functions */
10138static void intel_init_display(struct drm_device *dev)
10139{
10140 struct drm_i915_private *dev_priv = dev->dev_private;
10141
Daniel Vetteree9300b2013-06-03 22:40:22 +020010142 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10143 dev_priv->display.find_dpll = g4x_find_best_dpll;
10144 else if (IS_VALLEYVIEW(dev))
10145 dev_priv->display.find_dpll = vlv_find_best_dpll;
10146 else if (IS_PINEVIEW(dev))
10147 dev_priv->display.find_dpll = pnv_find_best_dpll;
10148 else
10149 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10150
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010151 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010152 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010153 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010154 dev_priv->display.crtc_enable = haswell_crtc_enable;
10155 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010156 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010157 dev_priv->display.update_plane = ironlake_update_plane;
10158 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010159 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010160 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010161 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10162 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010163 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010164 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010165 } else if (IS_VALLEYVIEW(dev)) {
10166 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10167 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10168 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10169 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10170 dev_priv->display.off = i9xx_crtc_off;
10171 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010172 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010173 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010174 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010175 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10176 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010177 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010178 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010179 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010180
Jesse Barnese70236a2009-09-21 10:42:27 -070010181 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010182 if (IS_VALLEYVIEW(dev))
10183 dev_priv->display.get_display_clock_speed =
10184 valleyview_get_display_clock_speed;
10185 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010186 dev_priv->display.get_display_clock_speed =
10187 i945_get_display_clock_speed;
10188 else if (IS_I915G(dev))
10189 dev_priv->display.get_display_clock_speed =
10190 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010191 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010192 dev_priv->display.get_display_clock_speed =
10193 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010194 else if (IS_PINEVIEW(dev))
10195 dev_priv->display.get_display_clock_speed =
10196 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010197 else if (IS_I915GM(dev))
10198 dev_priv->display.get_display_clock_speed =
10199 i915gm_get_display_clock_speed;
10200 else if (IS_I865G(dev))
10201 dev_priv->display.get_display_clock_speed =
10202 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010203 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010204 dev_priv->display.get_display_clock_speed =
10205 i855_get_display_clock_speed;
10206 else /* 852, 830 */
10207 dev_priv->display.get_display_clock_speed =
10208 i830_get_display_clock_speed;
10209
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010210 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010211 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010212 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010213 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010214 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010215 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010216 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010217 } else if (IS_IVYBRIDGE(dev)) {
10218 /* FIXME: detect B0+ stepping and use auto training */
10219 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010220 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010221 dev_priv->display.modeset_global_resources =
10222 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010223 } else if (IS_HASWELL(dev)) {
10224 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010225 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010226 dev_priv->display.modeset_global_resources =
10227 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010228 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010229 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010230 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010231 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010232
10233 /* Default just returns -ENODEV to indicate unsupported */
10234 dev_priv->display.queue_flip = intel_default_queue_flip;
10235
10236 switch (INTEL_INFO(dev)->gen) {
10237 case 2:
10238 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10239 break;
10240
10241 case 3:
10242 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10243 break;
10244
10245 case 4:
10246 case 5:
10247 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10248 break;
10249
10250 case 6:
10251 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10252 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010253 case 7:
10254 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10255 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010256 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010257}
10258
Jesse Barnesb690e962010-07-19 13:53:12 -070010259/*
10260 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10261 * resume, or other times. This quirk makes sure that's the case for
10262 * affected systems.
10263 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010264static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010265{
10266 struct drm_i915_private *dev_priv = dev->dev_private;
10267
10268 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010269 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010270}
10271
Keith Packard435793d2011-07-12 14:56:22 -070010272/*
10273 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10274 */
10275static void quirk_ssc_force_disable(struct drm_device *dev)
10276{
10277 struct drm_i915_private *dev_priv = dev->dev_private;
10278 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010279 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010280}
10281
Carsten Emde4dca20e2012-03-15 15:56:26 +010010282/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010283 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10284 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010285 */
10286static void quirk_invert_brightness(struct drm_device *dev)
10287{
10288 struct drm_i915_private *dev_priv = dev->dev_private;
10289 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010290 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010291}
10292
Kamal Mostafae85843b2013-07-19 15:02:01 -070010293/*
10294 * Some machines (Dell XPS13) suffer broken backlight controls if
10295 * BLM_PCH_PWM_ENABLE is set.
10296 */
10297static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10298{
10299 struct drm_i915_private *dev_priv = dev->dev_private;
10300 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10301 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10302}
10303
Jesse Barnesb690e962010-07-19 13:53:12 -070010304struct intel_quirk {
10305 int device;
10306 int subsystem_vendor;
10307 int subsystem_device;
10308 void (*hook)(struct drm_device *dev);
10309};
10310
Egbert Eich5f85f1762012-10-14 15:46:38 +020010311/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10312struct intel_dmi_quirk {
10313 void (*hook)(struct drm_device *dev);
10314 const struct dmi_system_id (*dmi_id_list)[];
10315};
10316
10317static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10318{
10319 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10320 return 1;
10321}
10322
10323static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10324 {
10325 .dmi_id_list = &(const struct dmi_system_id[]) {
10326 {
10327 .callback = intel_dmi_reverse_brightness,
10328 .ident = "NCR Corporation",
10329 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10330 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10331 },
10332 },
10333 { } /* terminating entry */
10334 },
10335 .hook = quirk_invert_brightness,
10336 },
10337};
10338
Ben Widawskyc43b5632012-04-16 14:07:40 -070010339static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010340 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010341 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010342
Jesse Barnesb690e962010-07-19 13:53:12 -070010343 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10344 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10345
Jesse Barnesb690e962010-07-19 13:53:12 -070010346 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10347 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10348
Chris Wilsona4945f92013-10-08 11:16:59 +010010349 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010350 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010351
10352 /* Lenovo U160 cannot use SSC on LVDS */
10353 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010354
10355 /* Sony Vaio Y cannot use SSC on LVDS */
10356 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010357
Jani Nikulaee1452d2013-09-20 15:05:30 +030010358 /*
10359 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10360 * seem to use inverted backlight PWM.
10361 */
10362 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010363
10364 /* Dell XPS13 HD Sandy Bridge */
10365 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10366 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10367 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010368};
10369
10370static void intel_init_quirks(struct drm_device *dev)
10371{
10372 struct pci_dev *d = dev->pdev;
10373 int i;
10374
10375 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10376 struct intel_quirk *q = &intel_quirks[i];
10377
10378 if (d->device == q->device &&
10379 (d->subsystem_vendor == q->subsystem_vendor ||
10380 q->subsystem_vendor == PCI_ANY_ID) &&
10381 (d->subsystem_device == q->subsystem_device ||
10382 q->subsystem_device == PCI_ANY_ID))
10383 q->hook(dev);
10384 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010385 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10386 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10387 intel_dmi_quirks[i].hook(dev);
10388 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010389}
10390
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010391/* Disable the VGA plane that we never use */
10392static void i915_disable_vga(struct drm_device *dev)
10393{
10394 struct drm_i915_private *dev_priv = dev->dev_private;
10395 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010396 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010397
10398 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010399 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010400 sr1 = inb(VGA_SR_DATA);
10401 outb(sr1 | 1<<5, VGA_SR_DATA);
10402 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10403 udelay(300);
10404
10405 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10406 POSTING_READ(vga_reg);
10407}
10408
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010409static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010410{
10411 /* Enable VGA memory on Intel HD */
10412 if (HAS_PCH_SPLIT(dev)) {
10413 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10414 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10415 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10416 VGA_RSRC_LEGACY_MEM |
10417 VGA_RSRC_NORMAL_IO |
10418 VGA_RSRC_NORMAL_MEM);
10419 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10420 }
10421}
10422
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010423void i915_disable_vga_mem(struct drm_device *dev)
10424{
10425 /* Disable VGA memory on Intel HD */
10426 if (HAS_PCH_SPLIT(dev)) {
10427 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10428 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10429 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10430 VGA_RSRC_NORMAL_IO |
10431 VGA_RSRC_NORMAL_MEM);
10432 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10433 }
10434}
10435
Daniel Vetterf8175862012-04-10 15:50:11 +020010436void intel_modeset_init_hw(struct drm_device *dev)
10437{
Jesse Barnesf6071162013-10-01 10:41:38 -070010438 struct drm_i915_private *dev_priv = dev->dev_private;
10439
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010440 intel_prepare_ddi(dev);
10441
Daniel Vetterf8175862012-04-10 15:50:11 +020010442 intel_init_clock_gating(dev);
10443
Jesse Barnesf6071162013-10-01 10:41:38 -070010444 /* Enable the CRI clock source so we can get at the display */
10445 if (IS_VALLEYVIEW(dev))
10446 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10447 DPLL_INTEGRATED_CRI_CLK_VLV);
10448
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010449 intel_init_dpio(dev);
10450
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010451 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010452 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010453 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010454}
10455
Imre Deak7d708ee2013-04-17 14:04:50 +030010456void intel_modeset_suspend_hw(struct drm_device *dev)
10457{
10458 intel_suspend_hw(dev);
10459}
10460
Jesse Barnes79e53942008-11-07 14:24:08 -080010461void intel_modeset_init(struct drm_device *dev)
10462{
Jesse Barnes652c3932009-08-17 13:31:43 -070010463 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010464 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465
10466 drm_mode_config_init(dev);
10467
10468 dev->mode_config.min_width = 0;
10469 dev->mode_config.min_height = 0;
10470
Dave Airlie019d96c2011-09-29 16:20:42 +010010471 dev->mode_config.preferred_depth = 24;
10472 dev->mode_config.prefer_shadow = 1;
10473
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010474 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010475
Jesse Barnesb690e962010-07-19 13:53:12 -070010476 intel_init_quirks(dev);
10477
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010478 intel_init_pm(dev);
10479
Ben Widawskye3c74752013-04-05 13:12:39 -070010480 if (INTEL_INFO(dev)->num_pipes == 0)
10481 return;
10482
Jesse Barnese70236a2009-09-21 10:42:27 -070010483 intel_init_display(dev);
10484
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010485 if (IS_GEN2(dev)) {
10486 dev->mode_config.max_width = 2048;
10487 dev->mode_config.max_height = 2048;
10488 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010489 dev->mode_config.max_width = 4096;
10490 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010491 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010492 dev->mode_config.max_width = 8192;
10493 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010494 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010495 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010496
Zhao Yakui28c97732009-10-09 11:39:41 +080010497 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010498 INTEL_INFO(dev)->num_pipes,
10499 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010500
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010501 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010502 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010503 for (j = 0; j < dev_priv->num_plane; j++) {
10504 ret = intel_plane_init(dev, i, j);
10505 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010506 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10507 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010508 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010509 }
10510
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010511 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010512 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010513
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010514 /* Just disable it once at startup */
10515 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010516 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010517
10518 /* Just in case the BIOS is doing something questionable. */
10519 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010520}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010521
Daniel Vetter24929352012-07-02 20:28:59 +020010522static void
10523intel_connector_break_all_links(struct intel_connector *connector)
10524{
10525 connector->base.dpms = DRM_MODE_DPMS_OFF;
10526 connector->base.encoder = NULL;
10527 connector->encoder->connectors_active = false;
10528 connector->encoder->base.crtc = NULL;
10529}
10530
Daniel Vetter7fad7982012-07-04 17:51:47 +020010531static void intel_enable_pipe_a(struct drm_device *dev)
10532{
10533 struct intel_connector *connector;
10534 struct drm_connector *crt = NULL;
10535 struct intel_load_detect_pipe load_detect_temp;
10536
10537 /* We can't just switch on the pipe A, we need to set things up with a
10538 * proper mode and output configuration. As a gross hack, enable pipe A
10539 * by enabling the load detect pipe once. */
10540 list_for_each_entry(connector,
10541 &dev->mode_config.connector_list,
10542 base.head) {
10543 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10544 crt = &connector->base;
10545 break;
10546 }
10547 }
10548
10549 if (!crt)
10550 return;
10551
10552 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10553 intel_release_load_detect_pipe(crt, &load_detect_temp);
10554
10555
10556}
10557
Daniel Vetterfa555832012-10-10 23:14:00 +020010558static bool
10559intel_check_plane_mapping(struct intel_crtc *crtc)
10560{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010561 struct drm_device *dev = crtc->base.dev;
10562 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010563 u32 reg, val;
10564
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010565 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010566 return true;
10567
10568 reg = DSPCNTR(!crtc->plane);
10569 val = I915_READ(reg);
10570
10571 if ((val & DISPLAY_PLANE_ENABLE) &&
10572 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10573 return false;
10574
10575 return true;
10576}
10577
Daniel Vetter24929352012-07-02 20:28:59 +020010578static void intel_sanitize_crtc(struct intel_crtc *crtc)
10579{
10580 struct drm_device *dev = crtc->base.dev;
10581 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010582 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010583
Daniel Vetter24929352012-07-02 20:28:59 +020010584 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010585 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010586 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10587
10588 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010589 * disable the crtc (and hence change the state) if it is wrong. Note
10590 * that gen4+ has a fixed plane -> pipe mapping. */
10591 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010592 struct intel_connector *connector;
10593 bool plane;
10594
Daniel Vetter24929352012-07-02 20:28:59 +020010595 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10596 crtc->base.base.id);
10597
10598 /* Pipe has the wrong plane attached and the plane is active.
10599 * Temporarily change the plane mapping and disable everything
10600 * ... */
10601 plane = crtc->plane;
10602 crtc->plane = !plane;
10603 dev_priv->display.crtc_disable(&crtc->base);
10604 crtc->plane = plane;
10605
10606 /* ... and break all links. */
10607 list_for_each_entry(connector, &dev->mode_config.connector_list,
10608 base.head) {
10609 if (connector->encoder->base.crtc != &crtc->base)
10610 continue;
10611
10612 intel_connector_break_all_links(connector);
10613 }
10614
10615 WARN_ON(crtc->active);
10616 crtc->base.enabled = false;
10617 }
Daniel Vetter24929352012-07-02 20:28:59 +020010618
Daniel Vetter7fad7982012-07-04 17:51:47 +020010619 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10620 crtc->pipe == PIPE_A && !crtc->active) {
10621 /* BIOS forgot to enable pipe A, this mostly happens after
10622 * resume. Force-enable the pipe to fix this, the update_dpms
10623 * call below we restore the pipe to the right state, but leave
10624 * the required bits on. */
10625 intel_enable_pipe_a(dev);
10626 }
10627
Daniel Vetter24929352012-07-02 20:28:59 +020010628 /* Adjust the state of the output pipe according to whether we
10629 * have active connectors/encoders. */
10630 intel_crtc_update_dpms(&crtc->base);
10631
10632 if (crtc->active != crtc->base.enabled) {
10633 struct intel_encoder *encoder;
10634
10635 /* This can happen either due to bugs in the get_hw_state
10636 * functions or because the pipe is force-enabled due to the
10637 * pipe A quirk. */
10638 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10639 crtc->base.base.id,
10640 crtc->base.enabled ? "enabled" : "disabled",
10641 crtc->active ? "enabled" : "disabled");
10642
10643 crtc->base.enabled = crtc->active;
10644
10645 /* Because we only establish the connector -> encoder ->
10646 * crtc links if something is active, this means the
10647 * crtc is now deactivated. Break the links. connector
10648 * -> encoder links are only establish when things are
10649 * actually up, hence no need to break them. */
10650 WARN_ON(crtc->active);
10651
10652 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10653 WARN_ON(encoder->connectors_active);
10654 encoder->base.crtc = NULL;
10655 }
10656 }
10657}
10658
10659static void intel_sanitize_encoder(struct intel_encoder *encoder)
10660{
10661 struct intel_connector *connector;
10662 struct drm_device *dev = encoder->base.dev;
10663
10664 /* We need to check both for a crtc link (meaning that the
10665 * encoder is active and trying to read from a pipe) and the
10666 * pipe itself being active. */
10667 bool has_active_crtc = encoder->base.crtc &&
10668 to_intel_crtc(encoder->base.crtc)->active;
10669
10670 if (encoder->connectors_active && !has_active_crtc) {
10671 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10672 encoder->base.base.id,
10673 drm_get_encoder_name(&encoder->base));
10674
10675 /* Connector is active, but has no active pipe. This is
10676 * fallout from our resume register restoring. Disable
10677 * the encoder manually again. */
10678 if (encoder->base.crtc) {
10679 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10680 encoder->base.base.id,
10681 drm_get_encoder_name(&encoder->base));
10682 encoder->disable(encoder);
10683 }
10684
10685 /* Inconsistent output/port/pipe state happens presumably due to
10686 * a bug in one of the get_hw_state functions. Or someplace else
10687 * in our code, like the register restore mess on resume. Clamp
10688 * things to off as a safer default. */
10689 list_for_each_entry(connector,
10690 &dev->mode_config.connector_list,
10691 base.head) {
10692 if (connector->encoder != encoder)
10693 continue;
10694
10695 intel_connector_break_all_links(connector);
10696 }
10697 }
10698 /* Enabled encoders without active connectors will be fixed in
10699 * the crtc fixup. */
10700}
10701
Daniel Vetter44cec742013-01-25 17:53:21 +010010702void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010703{
10704 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010705 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010706
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010707 /* This function can be called both from intel_modeset_setup_hw_state or
10708 * at a very early point in our resume sequence, where the power well
10709 * structures are not yet restored. Since this function is at a very
10710 * paranoid "someone might have enabled VGA while we were not looking"
10711 * level, just check if the power well is enabled instead of trying to
10712 * follow the "don't touch the power well if we don't need it" policy
10713 * the rest of the driver uses. */
10714 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010715 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010716 return;
10717
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030010718 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010719 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010720 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010721 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010722 }
10723}
10724
Daniel Vetter30e984d2013-06-05 13:34:17 +020010725static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010726{
10727 struct drm_i915_private *dev_priv = dev->dev_private;
10728 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010729 struct intel_crtc *crtc;
10730 struct intel_encoder *encoder;
10731 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010732 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010733
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010734 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10735 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010736 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010737
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010738 crtc->active = dev_priv->display.get_pipe_config(crtc,
10739 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010740
10741 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030010742 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020010743
10744 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10745 crtc->base.base.id,
10746 crtc->active ? "enabled" : "disabled");
10747 }
10748
Daniel Vetter53589012013-06-05 13:34:16 +020010749 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010750 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010751 intel_ddi_setup_hw_pll_state(dev);
10752
Daniel Vetter53589012013-06-05 13:34:16 +020010753 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10754 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10755
10756 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10757 pll->active = 0;
10758 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10759 base.head) {
10760 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10761 pll->active++;
10762 }
10763 pll->refcount = pll->active;
10764
Daniel Vetter35c95372013-07-17 06:55:04 +020010765 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10766 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010767 }
10768
Daniel Vetter24929352012-07-02 20:28:59 +020010769 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10770 base.head) {
10771 pipe = 0;
10772
10773 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010774 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10775 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010776 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010777 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010778 } else {
10779 encoder->base.crtc = NULL;
10780 }
10781
10782 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010010783 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020010784 encoder->base.base.id,
10785 drm_get_encoder_name(&encoder->base),
10786 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010010787 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020010788 }
10789
10790 list_for_each_entry(connector, &dev->mode_config.connector_list,
10791 base.head) {
10792 if (connector->get_hw_state(connector)) {
10793 connector->base.dpms = DRM_MODE_DPMS_ON;
10794 connector->encoder->connectors_active = true;
10795 connector->base.encoder = &connector->encoder->base;
10796 } else {
10797 connector->base.dpms = DRM_MODE_DPMS_OFF;
10798 connector->base.encoder = NULL;
10799 }
10800 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10801 connector->base.base.id,
10802 drm_get_connector_name(&connector->base),
10803 connector->base.encoder ? "enabled" : "disabled");
10804 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010805}
10806
10807/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10808 * and i915 state tracking structures. */
10809void intel_modeset_setup_hw_state(struct drm_device *dev,
10810 bool force_restore)
10811{
10812 struct drm_i915_private *dev_priv = dev->dev_private;
10813 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010814 struct intel_crtc *crtc;
10815 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010816 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010817
10818 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010819
Jesse Barnesbabea612013-06-26 18:57:38 +030010820 /*
10821 * Now that we have the config, copy it to each CRTC struct
10822 * Note that this could go away if we move to using crtc_config
10823 * checking everywhere.
10824 */
10825 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10826 base.head) {
10827 if (crtc->active && i915_fastboot) {
10828 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10829
10830 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10831 crtc->base.base.id);
10832 drm_mode_debug_printmodeline(&crtc->base.mode);
10833 }
10834 }
10835
Daniel Vetter24929352012-07-02 20:28:59 +020010836 /* HW state is read out, now we need to sanitize this mess. */
10837 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10838 base.head) {
10839 intel_sanitize_encoder(encoder);
10840 }
10841
10842 for_each_pipe(pipe) {
10843 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10844 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010845 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010846 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010847
Daniel Vetter35c95372013-07-17 06:55:04 +020010848 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10849 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10850
10851 if (!pll->on || pll->active)
10852 continue;
10853
10854 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10855
10856 pll->disable(dev_priv, pll);
10857 pll->on = false;
10858 }
10859
Ville Syrjälä243e6a42013-10-14 14:55:24 +030010860 if (IS_HASWELL(dev))
10861 ilk_wm_get_hw_state(dev);
10862
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010863 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010864 i915_redisable_vga(dev);
10865
Daniel Vetterf30da182013-04-11 20:22:50 +020010866 /*
10867 * We need to use raw interfaces for restoring state to avoid
10868 * checking (bogus) intermediate states.
10869 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010870 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010871 struct drm_crtc *crtc =
10872 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010873
10874 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10875 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010876 }
10877 } else {
10878 intel_modeset_update_staged_output_state(dev);
10879 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010880
10881 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010882
10883 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010884}
10885
10886void intel_modeset_gem_init(struct drm_device *dev)
10887{
Chris Wilson1833b132012-05-09 11:56:28 +010010888 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010889
10890 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010891
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010892 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010893}
10894
10895void intel_modeset_cleanup(struct drm_device *dev)
10896{
Jesse Barnes652c3932009-08-17 13:31:43 -070010897 struct drm_i915_private *dev_priv = dev->dev_private;
10898 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010899 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010900
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010901 /*
10902 * Interrupts and polling as the first thing to avoid creating havoc.
10903 * Too much stuff here (turning of rps, connectors, ...) would
10904 * experience fancy races otherwise.
10905 */
10906 drm_irq_uninstall(dev);
10907 cancel_work_sync(&dev_priv->hotplug_work);
10908 /*
10909 * Due to the hpd irq storm handling the hotplug work can re-arm the
10910 * poll handlers. Hence disable polling after hpd handling is shut down.
10911 */
Keith Packardf87ea762010-10-03 19:36:26 -070010912 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010913
Jesse Barnes652c3932009-08-17 13:31:43 -070010914 mutex_lock(&dev->struct_mutex);
10915
Jesse Barnes723bfd72010-10-07 16:01:13 -070010916 intel_unregister_dsm_handler();
10917
Jesse Barnes652c3932009-08-17 13:31:43 -070010918 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10919 /* Skip inactive CRTCs */
10920 if (!crtc->fb)
10921 continue;
10922
Daniel Vetter3dec0092010-08-20 21:40:52 +020010923 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010924 }
10925
Chris Wilson973d04f2011-07-08 12:22:37 +010010926 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010927
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010928 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010929
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010930 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010931
Daniel Vetter930ebb42012-06-29 23:32:16 +020010932 ironlake_teardown_rc6(dev);
10933
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010934 mutex_unlock(&dev->struct_mutex);
10935
Chris Wilson1630fe72011-07-08 12:22:42 +010010936 /* flush any delayed tasks or pending work */
10937 flush_scheduled_work();
10938
Jani Nikuladc652f92013-04-12 15:18:38 +030010939 /* destroy backlight, if any, before the connectors */
10940 intel_panel_destroy_backlight(dev);
10941
Paulo Zanonid9255d52013-09-26 20:05:59 -030010942 /* destroy the sysfs files before encoders/connectors */
10943 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
10944 drm_sysfs_connector_remove(connector);
10945
Jesse Barnes79e53942008-11-07 14:24:08 -080010946 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010947
10948 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010949}
10950
Dave Airlie28d52042009-09-21 14:33:58 +100010951/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010952 * Return which encoder is currently attached for connector.
10953 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010954struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010955{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010956 return &intel_attached_encoder(connector)->base;
10957}
Jesse Barnes79e53942008-11-07 14:24:08 -080010958
Chris Wilsondf0e9242010-09-09 16:20:55 +010010959void intel_connector_attach_encoder(struct intel_connector *connector,
10960 struct intel_encoder *encoder)
10961{
10962 connector->encoder = encoder;
10963 drm_mode_connector_attach_encoder(&connector->base,
10964 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010965}
Dave Airlie28d52042009-09-21 14:33:58 +100010966
10967/*
10968 * set vga decode state - true == enable VGA decode
10969 */
10970int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10971{
10972 struct drm_i915_private *dev_priv = dev->dev_private;
10973 u16 gmch_ctrl;
10974
10975 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10976 if (state)
10977 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10978 else
10979 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10980 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10981 return 0;
10982}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010983
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010984struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010985
10986 u32 power_well_driver;
10987
Chris Wilson63b66e52013-08-08 15:12:06 +020010988 int num_transcoders;
10989
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010990 struct intel_cursor_error_state {
10991 u32 control;
10992 u32 position;
10993 u32 base;
10994 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010995 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010996
10997 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010998 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010999 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011000
11001 struct intel_plane_error_state {
11002 u32 control;
11003 u32 stride;
11004 u32 size;
11005 u32 pos;
11006 u32 addr;
11007 u32 surface;
11008 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011009 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011010
11011 struct intel_transcoder_error_state {
11012 enum transcoder cpu_transcoder;
11013
11014 u32 conf;
11015
11016 u32 htotal;
11017 u32 hblank;
11018 u32 hsync;
11019 u32 vtotal;
11020 u32 vblank;
11021 u32 vsync;
11022 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011023};
11024
11025struct intel_display_error_state *
11026intel_display_capture_error_state(struct drm_device *dev)
11027{
Akshay Joshi0206e352011-08-16 15:34:10 -040011028 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011029 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011030 int transcoders[] = {
11031 TRANSCODER_A,
11032 TRANSCODER_B,
11033 TRANSCODER_C,
11034 TRANSCODER_EDP,
11035 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011036 int i;
11037
Chris Wilson63b66e52013-08-08 15:12:06 +020011038 if (INTEL_INFO(dev)->num_pipes == 0)
11039 return NULL;
11040
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011041 error = kmalloc(sizeof(*error), GFP_ATOMIC);
11042 if (error == NULL)
11043 return NULL;
11044
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011045 if (HAS_POWER_WELL(dev))
11046 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11047
Damien Lespiau52331302012-08-15 19:23:25 +010011048 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011049 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11050 error->cursor[i].control = I915_READ(CURCNTR(i));
11051 error->cursor[i].position = I915_READ(CURPOS(i));
11052 error->cursor[i].base = I915_READ(CURBASE(i));
11053 } else {
11054 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11055 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11056 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11057 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011058
11059 error->plane[i].control = I915_READ(DSPCNTR(i));
11060 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011061 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011062 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011063 error->plane[i].pos = I915_READ(DSPPOS(i));
11064 }
Paulo Zanonica291362013-03-06 20:03:14 -030011065 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11066 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011067 if (INTEL_INFO(dev)->gen >= 4) {
11068 error->plane[i].surface = I915_READ(DSPSURF(i));
11069 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11070 }
11071
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011072 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011073 }
11074
11075 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11076 if (HAS_DDI(dev_priv->dev))
11077 error->num_transcoders++; /* Account for eDP. */
11078
11079 for (i = 0; i < error->num_transcoders; i++) {
11080 enum transcoder cpu_transcoder = transcoders[i];
11081
11082 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11083
11084 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11085 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11086 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11087 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11088 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11089 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11090 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011091 }
11092
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011093 /* In the code above we read the registers without checking if the power
11094 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
11095 * prevent the next I915_WRITE from detecting it and printing an error
11096 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010011097 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011098
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011099 return error;
11100}
11101
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011102#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11103
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011104void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011105intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011106 struct drm_device *dev,
11107 struct intel_display_error_state *error)
11108{
11109 int i;
11110
Chris Wilson63b66e52013-08-08 15:12:06 +020011111 if (!error)
11112 return;
11113
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011114 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011115 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011116 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011117 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011118 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011119 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011120 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011121
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011122 err_printf(m, "Plane [%d]:\n", i);
11123 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11124 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011125 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011126 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11127 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011128 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011129 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011130 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011131 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011132 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11133 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011134 }
11135
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011136 err_printf(m, "Cursor [%d]:\n", i);
11137 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11138 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11139 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011140 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011141
11142 for (i = 0; i < error->num_transcoders; i++) {
11143 err_printf(m, " CPU transcoder: %c\n",
11144 transcoder_name(error->transcoder[i].cpu_transcoder));
11145 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11146 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11147 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11148 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11149 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11150 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11151 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11152 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011153}