blob: 48ca73e7aaa6b4a9832f21ec7289d8a13b56ca6c [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
John Harrisone2be4fa2015-05-29 17:43:54 +0100706static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100707{
Mika Kuoppala72253422014-10-07 17:21:26 +0300708 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100709 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100718 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100736 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
John Harrison87531812015-05-29 17:43:44 +0100745static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100746{
747 int ret;
748
John Harrisone2be4fa2015-05-29 17:43:54 +0100749 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100750 if (ret != 0)
751 return ret;
752
John Harrisonbe013632015-05-29 17:43:45 +0100753 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754 if (ret)
755 DRM_ERROR("init render state: %d\n", ret);
756
757 return ret;
758}
759
Mika Kuoppala72253422014-10-07 17:21:26 +0300760static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000761 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300762{
763 const u32 idx = dev_priv->workarounds.count;
764
765 if (WARN_ON(idx >= I915_MAX_WA_REGS))
766 return -ENOSPC;
767
768 dev_priv->workarounds.reg[idx].addr = addr;
769 dev_priv->workarounds.reg[idx].value = val;
770 dev_priv->workarounds.reg[idx].mask = mask;
771
772 dev_priv->workarounds.count++;
773
774 return 0;
775}
776
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000777#define WA_REG(addr, mask, val) { \
778 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300779 if (r) \
780 return r; \
781 }
782
783#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000784 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300785
786#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000787 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
Damien Lespiau98533252014-12-08 17:33:51 +0000789#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000792#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
793#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000795#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300796
797static int bdw_init_workarounds(struct intel_engine_cs *ring)
798{
799 struct drm_device *dev = ring->dev;
800 struct drm_i915_private *dev_priv = dev->dev_private;
801
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300802 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
803
Ville Syrjälä2441f872015-06-02 15:37:37 +0300804 /* WaDisableAsyncFlipPerfMode:bdw */
805 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
806
Arun Siluvery86d7f232014-08-26 14:44:50 +0100807 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700808 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300809 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
810 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
811 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700813 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300814 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
815 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100816
Mika Kuoppala72253422014-10-07 17:21:26 +0300817 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
818 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100819
820 /* Use Force Non-Coherent whenever executing a 3D context. This is a
821 * workaround for for a possible hang in the unlikely event a TLB
822 * invalidation occurs during a PSD flush.
823 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300824 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000825 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300826 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaForceContextSaveRestoreNonCoherent:bdw */
828 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
829 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000830 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000831 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300832 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100833
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800834 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
835 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
836 * polygons in the same 8x4 pixel/sample area to be processed without
837 * stalling waiting for the earlier ones to write to Hierarchical Z
838 * buffer."
839 *
840 * This optimization is off by default for Broadwell; turn it on.
841 */
842 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
843
Arun Siluvery86d7f232014-08-26 14:44:50 +0100844 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300845 WA_SET_BIT_MASKED(CACHE_MODE_1,
846 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100847
848 /*
849 * BSpec recommends 8x4 when MSAA is used,
850 * however in practice 16x4 seems fastest.
851 *
852 * Note that PS/WM thread counts depend on the WIZ hashing
853 * disable bit, which we don't touch here, but it's good
854 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
855 */
Damien Lespiau98533252014-12-08 17:33:51 +0000856 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
857 GEN6_WIZ_HASHING_MASK,
858 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100859
Arun Siluvery86d7f232014-08-26 14:44:50 +0100860 return 0;
861}
862
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300863static int chv_init_workarounds(struct intel_engine_cs *ring)
864{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300865 struct drm_device *dev = ring->dev;
866 struct drm_i915_private *dev_priv = dev->dev_private;
867
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300868 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
869
Ville Syrjälä2441f872015-06-02 15:37:37 +0300870 /* WaDisableAsyncFlipPerfMode:chv */
871 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
872
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300873 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300874 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000876 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
877 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300878
Arun Siluvery952890092014-10-28 18:33:14 +0000879 /* Use Force Non-Coherent whenever executing a 3D context. This is a
880 * workaround for a possible hang in the unlikely event a TLB
881 * invalidation occurs during a PSD flush.
882 */
883 /* WaForceEnableNonCoherent:chv */
884 /* WaHdcDisableFetchWhenMasked:chv */
885 WA_SET_BIT_MASKED(HDC_CHICKEN0,
886 HDC_FORCE_NON_COHERENT |
887 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
888
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800889 /* According to the CACHE_MODE_0 default value documentation, some
890 * CHV platforms disable this optimization by default. Turn it on.
891 */
892 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
893
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200894 /* Wa4x4STCOptimizationDisable:chv */
895 WA_SET_BIT_MASKED(CACHE_MODE_1,
896 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
897
Kenneth Graunked60de812015-01-10 18:02:22 -0800898 /* Improve HiZ throughput on CHV. */
899 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
900
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200901 /*
902 * BSpec recommends 8x4 when MSAA is used,
903 * however in practice 16x4 seems fastest.
904 *
905 * Note that PS/WM thread counts depend on the WIZ hashing
906 * disable bit, which we don't touch here, but it's good
907 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
908 */
909 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
910 GEN6_WIZ_HASHING_MASK,
911 GEN6_WIZ_HASHING_16x4);
912
Mika Kuoppala72253422014-10-07 17:21:26 +0300913 return 0;
914}
915
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000916static int gen9_init_workarounds(struct intel_engine_cs *ring)
917{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000918 struct drm_device *dev = ring->dev;
919 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300920 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000921
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100922 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000923 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
924 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
925
Nick Hoatha119a6e2015-05-07 14:15:30 +0100926 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000927 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
928 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
929
Nick Hoathd2a31db2015-05-07 14:15:31 +0100930 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
931 INTEL_REVID(dev) == SKL_REVID_B0)) ||
932 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
933 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000934 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
935 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000936 }
937
Nick Hoatha13d2152015-05-07 14:15:32 +0100938 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
939 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
940 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000941 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
942 GEN9_RHWO_OPTIMIZATION_DISABLE);
943 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
944 DISABLE_PIXEL_MASK_CAMMING);
945 }
946
Nick Hoath27a1b682015-05-07 14:15:33 +0100947 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
948 IS_BROXTON(dev)) {
949 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000950 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
951 GEN9_ENABLE_YV12_BUGFIX);
952 }
953
Nick Hoath50683682015-05-07 14:15:35 +0100954 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000955 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
956
Nick Hoath27160c92015-05-07 14:15:36 +0100957 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000958 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
959
Nick Hoath16be17a2015-05-07 14:15:37 +0100960 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000961 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
962 GEN9_CCS_TLB_PREFETCH_ENABLE);
963
Imre Deak5a2ae952015-05-19 15:04:59 +0300964 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
965 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
966 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200967 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
968 PIXEL_MASK_CAMMING_DISABLE);
969
Imre Deak8ea6f892015-05-19 17:05:42 +0300970 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
971 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
972 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
973 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
974 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
975 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
976
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000977 return 0;
978}
979
Damien Lespiaub7668792015-02-14 18:30:29 +0000980static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000981{
Damien Lespiaub7668792015-02-14 18:30:29 +0000982 struct drm_device *dev = ring->dev;
983 struct drm_i915_private *dev_priv = dev->dev_private;
984 u8 vals[3] = { 0, 0, 0 };
985 unsigned int i;
986
987 for (i = 0; i < 3; i++) {
988 u8 ss;
989
990 /*
991 * Only consider slices where one, and only one, subslice has 7
992 * EUs
993 */
994 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
995 continue;
996
997 /*
998 * subslice_7eu[i] != 0 (because of the check above) and
999 * ss_max == 4 (maximum number of subslices possible per slice)
1000 *
1001 * -> 0 <= ss <= 3;
1002 */
1003 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1004 vals[i] = 3 - ss;
1005 }
1006
1007 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1008 return 0;
1009
1010 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1011 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1012 GEN9_IZ_HASHING_MASK(2) |
1013 GEN9_IZ_HASHING_MASK(1) |
1014 GEN9_IZ_HASHING_MASK(0),
1015 GEN9_IZ_HASHING(2, vals[2]) |
1016 GEN9_IZ_HASHING(1, vals[1]) |
1017 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001018
Mika Kuoppala72253422014-10-07 17:21:26 +03001019 return 0;
1020}
1021
Damien Lespiaub7668792015-02-14 18:30:29 +00001022
Damien Lespiau8d205492015-02-09 19:33:15 +00001023static int skl_init_workarounds(struct intel_engine_cs *ring)
1024{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001025 struct drm_device *dev = ring->dev;
1026 struct drm_i915_private *dev_priv = dev->dev_private;
1027
Damien Lespiau8d205492015-02-09 19:33:15 +00001028 gen9_init_workarounds(ring);
1029
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001030 /* WaDisablePowerCompilerClockGating:skl */
1031 if (INTEL_REVID(dev) == SKL_REVID_B0)
1032 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1033 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1034
Nick Hoathb62adbd2015-05-07 14:15:34 +01001035 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1036 /*
1037 *Use Force Non-Coherent whenever executing a 3D context. This
1038 * is a workaround for a possible hang in the unlikely event
1039 * a TLB invalidation occurs during a PSD flush.
1040 */
1041 /* WaForceEnableNonCoherent:skl */
1042 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1043 HDC_FORCE_NON_COHERENT);
1044 }
1045
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001046 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1047 INTEL_REVID(dev) == SKL_REVID_D0)
1048 /* WaBarrierPerformanceFixDisable:skl */
1049 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1050 HDC_FENCE_DEST_SLM_DISABLE |
1051 HDC_BARRIER_PERFORMANCE_DISABLE);
1052
Damien Lespiaub7668792015-02-14 18:30:29 +00001053 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001054}
1055
Nick Hoathcae04372015-03-17 11:39:38 +02001056static int bxt_init_workarounds(struct intel_engine_cs *ring)
1057{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001058 struct drm_device *dev = ring->dev;
1059 struct drm_i915_private *dev_priv = dev->dev_private;
1060
Nick Hoathcae04372015-03-17 11:39:38 +02001061 gen9_init_workarounds(ring);
1062
Nick Hoathdfb601e2015-04-10 13:12:24 +01001063 /* WaDisableThreadStallDopClockGating:bxt */
1064 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1065 STALL_DOP_GATING_DISABLE);
1066
Nick Hoath983b4b92015-04-10 13:12:25 +01001067 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1068 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1069 WA_SET_BIT_MASKED(
1070 GEN7_HALF_SLICE_CHICKEN1,
1071 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1072 }
1073
Nick Hoathcae04372015-03-17 11:39:38 +02001074 return 0;
1075}
1076
Michel Thierry771b9a52014-11-11 16:47:33 +00001077int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001078{
1079 struct drm_device *dev = ring->dev;
1080 struct drm_i915_private *dev_priv = dev->dev_private;
1081
1082 WARN_ON(ring->id != RCS);
1083
1084 dev_priv->workarounds.count = 0;
1085
1086 if (IS_BROADWELL(dev))
1087 return bdw_init_workarounds(ring);
1088
1089 if (IS_CHERRYVIEW(dev))
1090 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001091
Damien Lespiau8d205492015-02-09 19:33:15 +00001092 if (IS_SKYLAKE(dev))
1093 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001094
1095 if (IS_BROXTON(dev))
1096 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001097
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001098 return 0;
1099}
1100
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001101static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001102{
Chris Wilson78501ea2010-10-27 12:18:21 +01001103 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001104 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001105 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001106 if (ret)
1107 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001108
Akash Goel61a563a2014-03-25 18:01:50 +05301109 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1110 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001111 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001112
1113 /* We need to disable the AsyncFlip performance optimisations in order
1114 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1115 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001116 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001117 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001118 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001119 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001120 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1121
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001122 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301123 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001124 if (INTEL_INFO(dev)->gen == 6)
1125 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001126 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001127
Akash Goel01fa0302014-03-24 23:00:04 +05301128 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001129 if (IS_GEN7(dev))
1130 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301131 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001132 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001133
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001134 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001135 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1136 * "If this bit is set, STCunit will have LRA as replacement
1137 * policy. [...] This bit must be reset. LRA replacement
1138 * policy is not supported."
1139 */
1140 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001141 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001142 }
1143
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001144 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001145 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001146
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001147 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001148 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001149
Mika Kuoppala72253422014-10-07 17:21:26 +03001150 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001151}
1152
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001153static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001154{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001155 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001156 struct drm_i915_private *dev_priv = dev->dev_private;
1157
1158 if (dev_priv->semaphore_obj) {
1159 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1160 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1161 dev_priv->semaphore_obj = NULL;
1162 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001163
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001164 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001165}
1166
Ben Widawsky3e789982014-06-30 09:53:37 -07001167static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1168 unsigned int num_dwords)
1169{
1170#define MBOX_UPDATE_DWORDS 8
1171 struct drm_device *dev = signaller->dev;
1172 struct drm_i915_private *dev_priv = dev->dev_private;
1173 struct intel_engine_cs *waiter;
1174 int i, ret, num_rings;
1175
1176 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1177 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1178#undef MBOX_UPDATE_DWORDS
1179
1180 ret = intel_ring_begin(signaller, num_dwords);
1181 if (ret)
1182 return ret;
1183
1184 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001185 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001186 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1187 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1188 continue;
1189
John Harrison6259cea2014-11-24 18:49:29 +00001190 seqno = i915_gem_request_get_seqno(
1191 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001192 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1193 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1194 PIPE_CONTROL_QW_WRITE |
1195 PIPE_CONTROL_FLUSH_ENABLE);
1196 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1197 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001198 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001199 intel_ring_emit(signaller, 0);
1200 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1201 MI_SEMAPHORE_TARGET(waiter->id));
1202 intel_ring_emit(signaller, 0);
1203 }
1204
1205 return 0;
1206}
1207
1208static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1209 unsigned int num_dwords)
1210{
1211#define MBOX_UPDATE_DWORDS 6
1212 struct drm_device *dev = signaller->dev;
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214 struct intel_engine_cs *waiter;
1215 int i, ret, num_rings;
1216
1217 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1218 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1219#undef MBOX_UPDATE_DWORDS
1220
1221 ret = intel_ring_begin(signaller, num_dwords);
1222 if (ret)
1223 return ret;
1224
1225 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001226 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001227 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1228 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1229 continue;
1230
John Harrison6259cea2014-11-24 18:49:29 +00001231 seqno = i915_gem_request_get_seqno(
1232 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001233 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1234 MI_FLUSH_DW_OP_STOREDW);
1235 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1236 MI_FLUSH_DW_USE_GTT);
1237 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001238 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001239 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1240 MI_SEMAPHORE_TARGET(waiter->id));
1241 intel_ring_emit(signaller, 0);
1242 }
1243
1244 return 0;
1245}
1246
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001247static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001248 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001249{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001250 struct drm_device *dev = signaller->dev;
1251 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001252 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001253 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001254
Ben Widawskya1444b72014-06-30 09:53:35 -07001255#define MBOX_UPDATE_DWORDS 3
1256 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1257 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1258#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001259
1260 ret = intel_ring_begin(signaller, num_dwords);
1261 if (ret)
1262 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001263
Ben Widawsky78325f22014-04-29 14:52:29 -07001264 for_each_ring(useless, dev_priv, i) {
1265 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1266 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001267 u32 seqno = i915_gem_request_get_seqno(
1268 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001269 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1270 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001271 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001272 }
1273 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001274
Ben Widawskya1444b72014-06-30 09:53:35 -07001275 /* If num_dwords was rounded, make sure the tail pointer is correct */
1276 if (num_rings % 2 == 0)
1277 intel_ring_emit(signaller, MI_NOOP);
1278
Ben Widawsky024a43e2014-04-29 14:52:30 -07001279 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001280}
1281
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001282/**
1283 * gen6_add_request - Update the semaphore mailbox registers
1284 *
1285 * @ring - ring that is adding a request
1286 * @seqno - return seqno stuck into the ring
1287 *
1288 * Update the mailbox registers in the *other* rings with the current seqno.
1289 * This acts like a signal in the canonical semaphore.
1290 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001291static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001292gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001293{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001294 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001295
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001296 if (ring->semaphore.signal)
1297 ret = ring->semaphore.signal(ring, 4);
1298 else
1299 ret = intel_ring_begin(ring, 4);
1300
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001301 if (ret)
1302 return ret;
1303
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001304 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1305 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001306 intel_ring_emit(ring,
1307 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001308 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001309 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001310
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001311 return 0;
1312}
1313
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001314static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1315 u32 seqno)
1316{
1317 struct drm_i915_private *dev_priv = dev->dev_private;
1318 return dev_priv->last_seqno < seqno;
1319}
1320
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001321/**
1322 * intel_ring_sync - sync the waiter to the signaller on seqno
1323 *
1324 * @waiter - ring that is waiting
1325 * @signaller - ring which has, or will signal
1326 * @seqno - seqno which the waiter will block on
1327 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001328
1329static int
1330gen8_ring_sync(struct intel_engine_cs *waiter,
1331 struct intel_engine_cs *signaller,
1332 u32 seqno)
1333{
1334 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1335 int ret;
1336
1337 ret = intel_ring_begin(waiter, 4);
1338 if (ret)
1339 return ret;
1340
1341 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1342 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001343 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001344 MI_SEMAPHORE_SAD_GTE_SDD);
1345 intel_ring_emit(waiter, seqno);
1346 intel_ring_emit(waiter,
1347 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1348 intel_ring_emit(waiter,
1349 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1350 intel_ring_advance(waiter);
1351 return 0;
1352}
1353
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001354static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001355gen6_ring_sync(struct intel_engine_cs *waiter,
1356 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001357 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001358{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001359 u32 dw1 = MI_SEMAPHORE_MBOX |
1360 MI_SEMAPHORE_COMPARE |
1361 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001362 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1363 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001364
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001365 /* Throughout all of the GEM code, seqno passed implies our current
1366 * seqno is >= the last seqno executed. However for hardware the
1367 * comparison is strictly greater than.
1368 */
1369 seqno -= 1;
1370
Ben Widawskyebc348b2014-04-29 14:52:28 -07001371 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001372
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001373 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001374 if (ret)
1375 return ret;
1376
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001377 /* If seqno wrap happened, omit the wait with no-ops */
1378 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001379 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001380 intel_ring_emit(waiter, seqno);
1381 intel_ring_emit(waiter, 0);
1382 intel_ring_emit(waiter, MI_NOOP);
1383 } else {
1384 intel_ring_emit(waiter, MI_NOOP);
1385 intel_ring_emit(waiter, MI_NOOP);
1386 intel_ring_emit(waiter, MI_NOOP);
1387 intel_ring_emit(waiter, MI_NOOP);
1388 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001389 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001390
1391 return 0;
1392}
1393
Chris Wilsonc6df5412010-12-15 09:56:50 +00001394#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1395do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001396 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1397 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001398 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1399 intel_ring_emit(ring__, 0); \
1400 intel_ring_emit(ring__, 0); \
1401} while (0)
1402
1403static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001404pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001405{
Chris Wilson18393f62014-04-09 09:19:40 +01001406 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001407 int ret;
1408
1409 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1410 * incoherent with writes to memory, i.e. completely fubar,
1411 * so we need to use PIPE_NOTIFY instead.
1412 *
1413 * However, we also need to workaround the qword write
1414 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1415 * memory before requesting an interrupt.
1416 */
1417 ret = intel_ring_begin(ring, 32);
1418 if (ret)
1419 return ret;
1420
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001421 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001422 PIPE_CONTROL_WRITE_FLUSH |
1423 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001424 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001425 intel_ring_emit(ring,
1426 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001427 intel_ring_emit(ring, 0);
1428 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001429 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001430 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001431 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001432 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001433 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001434 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001435 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001436 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001437 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001438 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001439
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001440 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001441 PIPE_CONTROL_WRITE_FLUSH |
1442 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001444 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001445 intel_ring_emit(ring,
1446 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001447 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001448 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001449
Chris Wilsonc6df5412010-12-15 09:56:50 +00001450 return 0;
1451}
1452
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001453static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001454gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001455{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001456 /* Workaround to force correct ordering between irq and seqno writes on
1457 * ivb (and maybe also on snb) by reading from a CS register (like
1458 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001459 if (!lazy_coherency) {
1460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1461 POSTING_READ(RING_ACTHD(ring->mmio_base));
1462 }
1463
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001464 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1465}
1466
1467static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001468ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001469{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001470 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1471}
1472
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001473static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001474ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001475{
1476 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1477}
1478
Chris Wilsonc6df5412010-12-15 09:56:50 +00001479static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001480pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001482 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001483}
1484
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001485static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001486pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001487{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001488 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001489}
1490
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001491static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001493{
1494 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001495 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001496 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001497
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001499 return false;
1500
Chris Wilson7338aef2012-04-24 21:48:47 +01001501 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001502 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001503 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001504 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001505
1506 return true;
1507}
1508
1509static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001510gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001511{
1512 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001513 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001514 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001515
Chris Wilson7338aef2012-04-24 21:48:47 +01001516 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001517 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001518 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001520}
1521
1522static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001523i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001524{
Chris Wilson78501ea2010-10-27 12:18:21 +01001525 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001526 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001527 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001528
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001529 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001530 return false;
1531
Chris Wilson7338aef2012-04-24 21:48:47 +01001532 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001533 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001534 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1535 I915_WRITE(IMR, dev_priv->irq_mask);
1536 POSTING_READ(IMR);
1537 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001538 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001539
1540 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001541}
1542
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001543static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001544i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001545{
Chris Wilson78501ea2010-10-27 12:18:21 +01001546 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001547 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001548 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001549
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001551 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001552 dev_priv->irq_mask |= ring->irq_enable_mask;
1553 I915_WRITE(IMR, dev_priv->irq_mask);
1554 POSTING_READ(IMR);
1555 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001557}
1558
Chris Wilsonc2798b12012-04-22 21:13:57 +01001559static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001560i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001561{
1562 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001564 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001565
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001566 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001567 return false;
1568
Chris Wilson7338aef2012-04-24 21:48:47 +01001569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001570 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001571 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1572 I915_WRITE16(IMR, dev_priv->irq_mask);
1573 POSTING_READ16(IMR);
1574 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001575 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001576
1577 return true;
1578}
1579
1580static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001581i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001582{
1583 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001584 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001585 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001586
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001588 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001589 dev_priv->irq_mask |= ring->irq_enable_mask;
1590 I915_WRITE16(IMR, dev_priv->irq_mask);
1591 POSTING_READ16(IMR);
1592 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001593 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001594}
1595
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001596static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001597bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001598 u32 invalidate_domains,
1599 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001600{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001601 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001602
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001603 ret = intel_ring_begin(ring, 2);
1604 if (ret)
1605 return ret;
1606
1607 intel_ring_emit(ring, MI_FLUSH);
1608 intel_ring_emit(ring, MI_NOOP);
1609 intel_ring_advance(ring);
1610 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001611}
1612
Chris Wilson3cce4692010-10-27 16:11:02 +01001613static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001614i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001615{
Chris Wilson3cce4692010-10-27 16:11:02 +01001616 int ret;
1617
1618 ret = intel_ring_begin(ring, 4);
1619 if (ret)
1620 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001621
Chris Wilson3cce4692010-10-27 16:11:02 +01001622 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1623 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001624 intel_ring_emit(ring,
1625 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001626 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001627 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001628
Chris Wilson3cce4692010-10-27 16:11:02 +01001629 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001630}
1631
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001632static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001633gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001634{
1635 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001636 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001637 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001638
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001639 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1640 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001641
Chris Wilson7338aef2012-04-24 21:48:47 +01001642 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001643 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001644 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001645 I915_WRITE_IMR(ring,
1646 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001647 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001648 else
1649 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001650 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001651 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001652 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001653
1654 return true;
1655}
1656
1657static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001658gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001659{
1660 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001661 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001662 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001663
Chris Wilson7338aef2012-04-24 21:48:47 +01001664 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001665 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001666 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001667 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001668 else
1669 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001670 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001671 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001672 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001673}
1674
Ben Widawskya19d2932013-05-28 19:22:30 -07001675static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001676hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001677{
1678 struct drm_device *dev = ring->dev;
1679 struct drm_i915_private *dev_priv = dev->dev_private;
1680 unsigned long flags;
1681
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001682 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001683 return false;
1684
Daniel Vetter59cdb632013-07-04 23:35:28 +02001685 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001686 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001687 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001688 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001689 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001690 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001691
1692 return true;
1693}
1694
1695static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001696hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001697{
1698 struct drm_device *dev = ring->dev;
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 unsigned long flags;
1701
Daniel Vetter59cdb632013-07-04 23:35:28 +02001702 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001703 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001704 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001705 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001706 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001707 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001708}
1709
Ben Widawskyabd58f02013-11-02 21:07:09 -07001710static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001711gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001712{
1713 struct drm_device *dev = ring->dev;
1714 struct drm_i915_private *dev_priv = dev->dev_private;
1715 unsigned long flags;
1716
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001717 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001718 return false;
1719
1720 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1721 if (ring->irq_refcount++ == 0) {
1722 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1723 I915_WRITE_IMR(ring,
1724 ~(ring->irq_enable_mask |
1725 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1726 } else {
1727 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1728 }
1729 POSTING_READ(RING_IMR(ring->mmio_base));
1730 }
1731 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1732
1733 return true;
1734}
1735
1736static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001737gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001738{
1739 struct drm_device *dev = ring->dev;
1740 struct drm_i915_private *dev_priv = dev->dev_private;
1741 unsigned long flags;
1742
1743 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1744 if (--ring->irq_refcount == 0) {
1745 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1746 I915_WRITE_IMR(ring,
1747 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1748 } else {
1749 I915_WRITE_IMR(ring, ~0);
1750 }
1751 POSTING_READ(RING_IMR(ring->mmio_base));
1752 }
1753 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1754}
1755
Zou Nan haid1b851f2010-05-21 09:08:57 +08001756static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001757i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001758 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001759 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001760{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001761 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001762
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001763 ret = intel_ring_begin(ring, 2);
1764 if (ret)
1765 return ret;
1766
Chris Wilson78501ea2010-10-27 12:18:21 +01001767 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001768 MI_BATCH_BUFFER_START |
1769 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001770 (dispatch_flags & I915_DISPATCH_SECURE ?
1771 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001772 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001773 intel_ring_advance(ring);
1774
Zou Nan haid1b851f2010-05-21 09:08:57 +08001775 return 0;
1776}
1777
Daniel Vetterb45305f2012-12-17 16:21:27 +01001778/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1779#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001780#define I830_TLB_ENTRIES (2)
1781#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001782static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001783i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001784 u64 offset, u32 len,
1785 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001786{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001787 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001788 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001789
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001790 ret = intel_ring_begin(ring, 6);
1791 if (ret)
1792 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001793
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001794 /* Evict the invalid PTE TLBs */
1795 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1796 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1797 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1798 intel_ring_emit(ring, cs_offset);
1799 intel_ring_emit(ring, 0xdeadbeef);
1800 intel_ring_emit(ring, MI_NOOP);
1801 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001802
John Harrison8e004ef2015-02-13 11:48:10 +00001803 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001804 if (len > I830_BATCH_LIMIT)
1805 return -ENOSPC;
1806
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001807 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001808 if (ret)
1809 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001810
1811 /* Blit the batch (which has now all relocs applied) to the
1812 * stable batch scratch bo area (so that the CS never
1813 * stumbles over its tlb invalidation bug) ...
1814 */
1815 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1816 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001817 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001818 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001819 intel_ring_emit(ring, 4096);
1820 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001821
Daniel Vetterb45305f2012-12-17 16:21:27 +01001822 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001823 intel_ring_emit(ring, MI_NOOP);
1824 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001825
1826 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001827 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001828 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001829
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001830 ret = intel_ring_begin(ring, 4);
1831 if (ret)
1832 return ret;
1833
1834 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001835 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1836 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001837 intel_ring_emit(ring, offset + len - 8);
1838 intel_ring_emit(ring, MI_NOOP);
1839 intel_ring_advance(ring);
1840
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001841 return 0;
1842}
1843
1844static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001845i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001846 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001847 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001848{
1849 int ret;
1850
1851 ret = intel_ring_begin(ring, 2);
1852 if (ret)
1853 return ret;
1854
Chris Wilson65f56872012-04-17 16:38:12 +01001855 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001856 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1857 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001858 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001859
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860 return 0;
1861}
1862
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001863static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001864{
Chris Wilson05394f32010-11-08 19:18:58 +00001865 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001866
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001867 obj = ring->status_page.obj;
1868 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001870
Chris Wilson9da3da62012-06-01 15:20:22 +01001871 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001872 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001873 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001874 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001875}
1876
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001877static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001878{
Chris Wilson05394f32010-11-08 19:18:58 +00001879 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001880
Chris Wilsone3efda42014-04-09 09:19:41 +01001881 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001882 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001883 int ret;
1884
1885 obj = i915_gem_alloc_object(ring->dev, 4096);
1886 if (obj == NULL) {
1887 DRM_ERROR("Failed to allocate status page\n");
1888 return -ENOMEM;
1889 }
1890
1891 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1892 if (ret)
1893 goto err_unref;
1894
Chris Wilson1f767e02014-07-03 17:33:03 -04001895 flags = 0;
1896 if (!HAS_LLC(ring->dev))
1897 /* On g33, we cannot place HWS above 256MiB, so
1898 * restrict its pinning to the low mappable arena.
1899 * Though this restriction is not documented for
1900 * gen4, gen5, or byt, they also behave similarly
1901 * and hang if the HWS is placed at the top of the
1902 * GTT. To generalise, it appears that all !llc
1903 * platforms have issues with us placing the HWS
1904 * above the mappable region (even though we never
1905 * actualy map it).
1906 */
1907 flags |= PIN_MAPPABLE;
1908 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001909 if (ret) {
1910err_unref:
1911 drm_gem_object_unreference(&obj->base);
1912 return ret;
1913 }
1914
1915 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001917
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001918 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001919 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001920 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001921
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001922 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1923 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001924
1925 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001926}
1927
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001928static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001929{
1930 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001931
1932 if (!dev_priv->status_page_dmah) {
1933 dev_priv->status_page_dmah =
1934 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1935 if (!dev_priv->status_page_dmah)
1936 return -ENOMEM;
1937 }
1938
Chris Wilson6b8294a2012-11-16 11:43:20 +00001939 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1940 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1941
1942 return 0;
1943}
1944
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001945void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1946{
1947 iounmap(ringbuf->virtual_start);
1948 ringbuf->virtual_start = NULL;
1949 i915_gem_object_ggtt_unpin(ringbuf->obj);
1950}
1951
1952int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1953 struct intel_ringbuffer *ringbuf)
1954{
1955 struct drm_i915_private *dev_priv = to_i915(dev);
1956 struct drm_i915_gem_object *obj = ringbuf->obj;
1957 int ret;
1958
1959 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1960 if (ret)
1961 return ret;
1962
1963 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1964 if (ret) {
1965 i915_gem_object_ggtt_unpin(obj);
1966 return ret;
1967 }
1968
1969 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1970 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1971 if (ringbuf->virtual_start == NULL) {
1972 i915_gem_object_ggtt_unpin(obj);
1973 return -EINVAL;
1974 }
1975
1976 return 0;
1977}
1978
Oscar Mateo84c23772014-07-24 17:04:15 +01001979void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001980{
Oscar Mateo2919d292014-07-03 16:28:02 +01001981 drm_gem_object_unreference(&ringbuf->obj->base);
1982 ringbuf->obj = NULL;
1983}
1984
Oscar Mateo84c23772014-07-24 17:04:15 +01001985int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1986 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001987{
Chris Wilsone3efda42014-04-09 09:19:41 +01001988 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001989
1990 obj = NULL;
1991 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001993 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001994 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001995 if (obj == NULL)
1996 return -ENOMEM;
1997
Akash Goel24f3a8c2014-06-17 10:59:42 +05301998 /* mark ring buffers as read-only from GPU side by default */
1999 obj->gt_ro = 1;
2000
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002001 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002002
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002003 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002004}
2005
Ben Widawskyc43b5632012-04-16 14:07:40 -07002006static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002007 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002008{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002009 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002010 int ret;
2011
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002012 WARN_ON(ring->buffer);
2013
2014 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2015 if (!ringbuf)
2016 return -ENOMEM;
2017 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002018
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002019 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002020 INIT_LIST_HEAD(&ring->active_list);
2021 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002022 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002023 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002024 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002025 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002026 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002027
Chris Wilsonb259f672011-03-29 13:19:09 +01002028 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002029
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002030 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002031 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002032 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002033 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002034 } else {
2035 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002036 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002037 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002038 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002039 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002040
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002041 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002042
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002043 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2044 if (ret) {
2045 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2046 ring->name, ret);
2047 goto error;
2048 }
2049
2050 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2051 if (ret) {
2052 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2053 ring->name, ret);
2054 intel_destroy_ringbuffer_obj(ringbuf);
2055 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002056 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002057
Chris Wilson55249ba2010-12-22 14:04:47 +00002058 /* Workaround an erratum on the i830 which causes a hang if
2059 * the TAIL pointer points to within the last 2 cachelines
2060 * of the buffer.
2061 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002062 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002063 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002064 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002065
Brad Volkin44e895a2014-05-10 14:10:43 -07002066 ret = i915_cmd_parser_init_ring(ring);
2067 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002068 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002069
Oscar Mateo8ee14972014-05-22 14:13:34 +01002070 return 0;
2071
2072error:
2073 kfree(ringbuf);
2074 ring->buffer = NULL;
2075 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002076}
2077
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002078void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002079{
John Harrison6402c332014-10-31 12:00:26 +00002080 struct drm_i915_private *dev_priv;
2081 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002082
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002083 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002084 return;
2085
John Harrison6402c332014-10-31 12:00:26 +00002086 dev_priv = to_i915(ring->dev);
2087 ringbuf = ring->buffer;
2088
Chris Wilsone3efda42014-04-09 09:19:41 +01002089 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002090 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002091
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002092 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002093 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002094 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002095
Zou Nan hai8d192152010-11-02 16:31:01 +08002096 if (ring->cleanup)
2097 ring->cleanup(ring);
2098
Chris Wilson78501ea2010-10-27 12:18:21 +01002099 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002100
2101 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002102 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002103
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002104 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002105 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002106}
2107
Chris Wilson595e1ee2015-04-07 16:20:51 +01002108static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002109{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002110 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002111 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002112 unsigned space;
2113 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002114
John Harrison29b1b412015-06-18 13:10:09 +01002115 /* The whole point of reserving space is to not wait! */
2116 WARN_ON(ringbuf->reserved_in_use);
2117
Dave Gordonebd0fd42014-11-27 11:22:49 +00002118 if (intel_ring_space(ringbuf) >= n)
2119 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002120
2121 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002122 space = __intel_ring_space(request->postfix, ringbuf->tail,
2123 ringbuf->size);
2124 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002125 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002126 }
2127
Chris Wilson595e1ee2015-04-07 16:20:51 +01002128 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002129 return -ENOSPC;
2130
Daniel Vettera4b3a572014-11-26 14:17:05 +01002131 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002132 if (ret)
2133 return ret;
2134
Chris Wilsonb4716182015-04-27 13:41:17 +01002135 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002136 return 0;
2137}
2138
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002139static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002140{
2141 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002142 struct intel_ringbuffer *ringbuf = ring->buffer;
2143 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002144
John Harrison29b1b412015-06-18 13:10:09 +01002145 /* Can't wrap if space has already been reserved! */
2146 WARN_ON(ringbuf->reserved_in_use);
2147
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002148 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002149 int ret = ring_wait_for_space(ring, rem);
2150 if (ret)
2151 return ret;
2152 }
2153
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002154 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002155 rem /= 4;
2156 while (rem--)
2157 iowrite32(MI_NOOP, virt++);
2158
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002159 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002160 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002161
2162 return 0;
2163}
2164
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002165int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002166{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002167 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002168
2169 /* We need to add any requests required to flush the objects and ring */
John Harrison75289872015-05-29 17:43:49 +01002170 WARN_ON(ring->outstanding_lazy_request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002171 if (ring->outstanding_lazy_request)
John Harrison75289872015-05-29 17:43:49 +01002172 i915_add_request(ring->outstanding_lazy_request);
Chris Wilson3e960502012-11-27 16:22:54 +00002173
2174 /* Wait upon the last request to be completed */
2175 if (list_empty(&ring->request_list))
2176 return 0;
2177
Daniel Vettera4b3a572014-11-26 14:17:05 +01002178 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002179 struct drm_i915_gem_request,
2180 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002181
Chris Wilsonb4716182015-04-27 13:41:17 +01002182 /* Make sure we do not trigger any retires */
2183 return __i915_wait_request(req,
2184 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2185 to_i915(ring->dev)->mm.interruptible,
2186 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002187}
2188
John Harrison6689cb22015-03-19 12:30:08 +00002189int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002190{
John Harrison6689cb22015-03-19 12:30:08 +00002191 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002192 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002193}
2194
John Harrison29b1b412015-06-18 13:10:09 +01002195void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2196{
2197 /* NB: Until request management is fully tidied up and the OLR is
2198 * removed, there are too many ways for get false hits on this
2199 * anti-recursion check! */
2200 /*WARN_ON(ringbuf->reserved_size);*/
2201 WARN_ON(ringbuf->reserved_in_use);
2202
2203 ringbuf->reserved_size = size;
2204
2205 /*
2206 * Really need to call _begin() here but that currently leads to
2207 * recursion problems! This will be fixed later but for now just
2208 * return and hope for the best. Note that there is only a real
2209 * problem if the create of the request never actually calls _begin()
2210 * but if they are not submitting any work then why did they create
2211 * the request in the first place?
2212 */
2213}
2214
2215void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2216{
2217 WARN_ON(ringbuf->reserved_in_use);
2218
2219 ringbuf->reserved_size = 0;
2220 ringbuf->reserved_in_use = false;
2221}
2222
2223void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2224{
2225 WARN_ON(ringbuf->reserved_in_use);
2226
2227 ringbuf->reserved_in_use = true;
2228 ringbuf->reserved_tail = ringbuf->tail;
2229}
2230
2231void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2232{
2233 WARN_ON(!ringbuf->reserved_in_use);
2234 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2235 "request reserved size too small: %d vs %d!\n",
2236 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2237
2238 ringbuf->reserved_size = 0;
2239 ringbuf->reserved_in_use = false;
2240}
2241
2242static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002243{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002244 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002245 int ret;
2246
John Harrison29b1b412015-06-18 13:10:09 +01002247 /*
2248 * Add on the reserved size to the request to make sure that after
2249 * the intended commands have been emitted, there is guaranteed to
2250 * still be enough free space to send them to the hardware.
2251 */
2252 if (!ringbuf->reserved_in_use)
2253 bytes += ringbuf->reserved_size;
2254
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002255 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002256 ret = intel_wrap_ring_buffer(ring);
2257 if (unlikely(ret))
2258 return ret;
John Harrison29b1b412015-06-18 13:10:09 +01002259
2260 if(ringbuf->reserved_size) {
2261 uint32_t size = ringbuf->reserved_size;
2262
2263 intel_ring_reserved_space_cancel(ringbuf);
2264 intel_ring_reserved_space_reserve(ringbuf, size);
2265 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002266 }
2267
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002268 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002269 ret = ring_wait_for_space(ring, bytes);
2270 if (unlikely(ret))
2271 return ret;
2272 }
2273
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002274 return 0;
2275}
2276
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002277int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002278 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002279{
John Harrison217e46b2015-05-29 17:43:29 +01002280 struct drm_i915_gem_request *req;
Jani Nikula4640c4f2014-03-31 14:27:19 +03002281 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002282 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002283
Daniel Vetter33196de2012-11-14 17:14:05 +01002284 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2285 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002286 if (ret)
2287 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002288
Chris Wilson304d6952014-01-02 14:32:35 +00002289 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2290 if (ret)
2291 return ret;
2292
Chris Wilson9d7730912012-11-27 16:22:52 +00002293 /* Preallocate the olr before touching the ring */
John Harrison217e46b2015-05-29 17:43:29 +01002294 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Chris Wilson9d7730912012-11-27 16:22:52 +00002295 if (ret)
2296 return ret;
2297
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002298 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002299 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002300}
2301
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002302/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002303int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002304{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002305 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002306 int ret;
2307
2308 if (num_dwords == 0)
2309 return 0;
2310
Chris Wilson18393f62014-04-09 09:19:40 +01002311 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002312 ret = intel_ring_begin(ring, num_dwords);
2313 if (ret)
2314 return ret;
2315
2316 while (num_dwords--)
2317 intel_ring_emit(ring, MI_NOOP);
2318
2319 intel_ring_advance(ring);
2320
2321 return 0;
2322}
2323
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002324void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002325{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002326 struct drm_device *dev = ring->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002328
John Harrison6259cea2014-11-24 18:49:29 +00002329 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002330
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002331 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002332 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2333 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002334 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002335 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002336 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002337
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002338 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002339 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002340}
2341
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002342static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002343 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002344{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002345 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002346
2347 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002348
Chris Wilson12f55812012-07-05 17:14:01 +01002349 /* Disable notification that the ring is IDLE. The GT
2350 * will then assume that it is busy and bring it out of rc6.
2351 */
2352 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2353 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2354
2355 /* Clear the context id. Here be magic! */
2356 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2357
2358 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002359 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002360 GEN6_BSD_SLEEP_INDICATOR) == 0,
2361 50))
2362 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002363
Chris Wilson12f55812012-07-05 17:14:01 +01002364 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002365 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002366 POSTING_READ(RING_TAIL(ring->mmio_base));
2367
2368 /* Let the ring send IDLE messages to the GT again,
2369 * and so let it sleep to conserve power when idle.
2370 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002371 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002372 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002373}
2374
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002375static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002376 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002377{
Chris Wilson71a77e02011-02-02 12:13:49 +00002378 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002379 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002380
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002381 ret = intel_ring_begin(ring, 4);
2382 if (ret)
2383 return ret;
2384
Chris Wilson71a77e02011-02-02 12:13:49 +00002385 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002386 if (INTEL_INFO(ring->dev)->gen >= 8)
2387 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002388
2389 /* We always require a command barrier so that subsequent
2390 * commands, such as breadcrumb interrupts, are strictly ordered
2391 * wrt the contents of the write cache being flushed to memory
2392 * (and thus being coherent from the CPU).
2393 */
2394 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2395
Jesse Barnes9a289772012-10-26 09:42:42 -07002396 /*
2397 * Bspec vol 1c.5 - video engine command streamer:
2398 * "If ENABLED, all TLBs will be invalidated once the flush
2399 * operation is complete. This bit is only valid when the
2400 * Post-Sync Operation field is a value of 1h or 3h."
2401 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002402 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002403 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2404
Chris Wilson71a77e02011-02-02 12:13:49 +00002405 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002406 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002407 if (INTEL_INFO(ring->dev)->gen >= 8) {
2408 intel_ring_emit(ring, 0); /* upper addr */
2409 intel_ring_emit(ring, 0); /* value */
2410 } else {
2411 intel_ring_emit(ring, 0);
2412 intel_ring_emit(ring, MI_NOOP);
2413 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002414 intel_ring_advance(ring);
2415 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002416}
2417
2418static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002419gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002420 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002421 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002422{
John Harrison8e004ef2015-02-13 11:48:10 +00002423 bool ppgtt = USES_PPGTT(ring->dev) &&
2424 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002425 int ret;
2426
2427 ret = intel_ring_begin(ring, 4);
2428 if (ret)
2429 return ret;
2430
2431 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002432 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002433 intel_ring_emit(ring, lower_32_bits(offset));
2434 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002435 intel_ring_emit(ring, MI_NOOP);
2436 intel_ring_advance(ring);
2437
2438 return 0;
2439}
2440
2441static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002442hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002443 u64 offset, u32 len,
2444 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002445{
Akshay Joshi0206e352011-08-16 15:34:10 -04002446 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002447
Akshay Joshi0206e352011-08-16 15:34:10 -04002448 ret = intel_ring_begin(ring, 2);
2449 if (ret)
2450 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002451
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002452 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002453 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002454 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002455 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002456 /* bit0-7 is the length on GEN6+ */
2457 intel_ring_emit(ring, offset);
2458 intel_ring_advance(ring);
2459
2460 return 0;
2461}
2462
2463static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002464gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002465 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002466 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002467{
2468 int ret;
2469
2470 ret = intel_ring_begin(ring, 2);
2471 if (ret)
2472 return ret;
2473
2474 intel_ring_emit(ring,
2475 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002476 (dispatch_flags & I915_DISPATCH_SECURE ?
2477 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002478 /* bit0-7 is the length on GEN6+ */
2479 intel_ring_emit(ring, offset);
2480 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002481
Akshay Joshi0206e352011-08-16 15:34:10 -04002482 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002483}
2484
Chris Wilson549f7362010-10-19 11:19:32 +01002485/* Blitter support (SandyBridge+) */
2486
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002487static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002488 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002489{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002490 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002491 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002492 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002493
Daniel Vetter6a233c72011-12-14 13:57:07 +01002494 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002495 if (ret)
2496 return ret;
2497
Chris Wilson71a77e02011-02-02 12:13:49 +00002498 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002499 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002500 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002501
2502 /* We always require a command barrier so that subsequent
2503 * commands, such as breadcrumb interrupts, are strictly ordered
2504 * wrt the contents of the write cache being flushed to memory
2505 * (and thus being coherent from the CPU).
2506 */
2507 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2508
Jesse Barnes9a289772012-10-26 09:42:42 -07002509 /*
2510 * Bspec vol 1c.3 - blitter engine command streamer:
2511 * "If ENABLED, all TLBs will be invalidated once the flush
2512 * operation is complete. This bit is only valid when the
2513 * Post-Sync Operation field is a value of 1h or 3h."
2514 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002515 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002516 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002517 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002518 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002519 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002520 intel_ring_emit(ring, 0); /* upper addr */
2521 intel_ring_emit(ring, 0); /* value */
2522 } else {
2523 intel_ring_emit(ring, 0);
2524 intel_ring_emit(ring, MI_NOOP);
2525 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002526 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002527
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002528 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002529}
2530
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002531int intel_init_render_ring_buffer(struct drm_device *dev)
2532{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002533 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002534 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002535 struct drm_i915_gem_object *obj;
2536 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002537
Daniel Vetter59465b52012-04-11 22:12:48 +02002538 ring->name = "render ring";
2539 ring->id = RCS;
2540 ring->mmio_base = RENDER_RING_BASE;
2541
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002542 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002543 if (i915_semaphore_is_enabled(dev)) {
2544 obj = i915_gem_alloc_object(dev, 4096);
2545 if (obj == NULL) {
2546 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2547 i915.semaphores = 0;
2548 } else {
2549 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2550 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2551 if (ret != 0) {
2552 drm_gem_object_unreference(&obj->base);
2553 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2554 i915.semaphores = 0;
2555 } else
2556 dev_priv->semaphore_obj = obj;
2557 }
2558 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002559
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002560 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002561 ring->add_request = gen6_add_request;
2562 ring->flush = gen8_render_ring_flush;
2563 ring->irq_get = gen8_ring_get_irq;
2564 ring->irq_put = gen8_ring_put_irq;
2565 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2566 ring->get_seqno = gen6_ring_get_seqno;
2567 ring->set_seqno = ring_set_seqno;
2568 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002569 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002570 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002571 ring->semaphore.signal = gen8_rcs_signal;
2572 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002573 }
2574 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002575 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002576 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002577 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002578 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002579 ring->irq_get = gen6_ring_get_irq;
2580 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002581 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002582 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002583 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002584 if (i915_semaphore_is_enabled(dev)) {
2585 ring->semaphore.sync_to = gen6_ring_sync;
2586 ring->semaphore.signal = gen6_signal;
2587 /*
2588 * The current semaphore is only applied on pre-gen8
2589 * platform. And there is no VCS2 ring on the pre-gen8
2590 * platform. So the semaphore between RCS and VCS2 is
2591 * initialized as INVALID. Gen8 will initialize the
2592 * sema between VCS2 and RCS later.
2593 */
2594 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2595 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2596 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2597 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2598 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2599 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2600 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2601 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2602 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2603 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2604 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002605 } else if (IS_GEN5(dev)) {
2606 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002607 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002608 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002609 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002610 ring->irq_get = gen5_ring_get_irq;
2611 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002612 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2613 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002614 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002615 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002616 if (INTEL_INFO(dev)->gen < 4)
2617 ring->flush = gen2_render_ring_flush;
2618 else
2619 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002620 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002621 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002622 if (IS_GEN2(dev)) {
2623 ring->irq_get = i8xx_ring_get_irq;
2624 ring->irq_put = i8xx_ring_put_irq;
2625 } else {
2626 ring->irq_get = i9xx_ring_get_irq;
2627 ring->irq_put = i9xx_ring_put_irq;
2628 }
Daniel Vettere3670312012-04-11 22:12:53 +02002629 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002630 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002631 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002632
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002633 if (IS_HASWELL(dev))
2634 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002635 else if (IS_GEN8(dev))
2636 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002637 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002638 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2639 else if (INTEL_INFO(dev)->gen >= 4)
2640 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2641 else if (IS_I830(dev) || IS_845G(dev))
2642 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2643 else
2644 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002645 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002646 ring->cleanup = render_ring_cleanup;
2647
Daniel Vetterb45305f2012-12-17 16:21:27 +01002648 /* Workaround batchbuffer to combat CS tlb bug. */
2649 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002650 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002651 if (obj == NULL) {
2652 DRM_ERROR("Failed to allocate batch bo\n");
2653 return -ENOMEM;
2654 }
2655
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002656 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002657 if (ret != 0) {
2658 drm_gem_object_unreference(&obj->base);
2659 DRM_ERROR("Failed to ping batch bo\n");
2660 return ret;
2661 }
2662
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002663 ring->scratch.obj = obj;
2664 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002665 }
2666
Daniel Vetter99be1df2014-11-20 00:33:06 +01002667 ret = intel_init_ring_buffer(dev, ring);
2668 if (ret)
2669 return ret;
2670
2671 if (INTEL_INFO(dev)->gen >= 5) {
2672 ret = intel_init_pipe_control(ring);
2673 if (ret)
2674 return ret;
2675 }
2676
2677 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002678}
2679
2680int intel_init_bsd_ring_buffer(struct drm_device *dev)
2681{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002682 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002683 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002684
Daniel Vetter58fa3832012-04-11 22:12:49 +02002685 ring->name = "bsd ring";
2686 ring->id = VCS;
2687
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002688 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002689 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002690 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002691 /* gen6 bsd needs a special wa for tail updates */
2692 if (IS_GEN6(dev))
2693 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002694 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002695 ring->add_request = gen6_add_request;
2696 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002697 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698 if (INTEL_INFO(dev)->gen >= 8) {
2699 ring->irq_enable_mask =
2700 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2701 ring->irq_get = gen8_ring_get_irq;
2702 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002703 ring->dispatch_execbuffer =
2704 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002705 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002706 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002707 ring->semaphore.signal = gen8_xcs_signal;
2708 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002709 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002710 } else {
2711 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2712 ring->irq_get = gen6_ring_get_irq;
2713 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002714 ring->dispatch_execbuffer =
2715 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002716 if (i915_semaphore_is_enabled(dev)) {
2717 ring->semaphore.sync_to = gen6_ring_sync;
2718 ring->semaphore.signal = gen6_signal;
2719 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2720 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2721 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2722 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2723 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2724 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2725 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2726 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2727 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2728 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2729 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002730 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002731 } else {
2732 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002733 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002734 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002735 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002736 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002737 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002738 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002739 ring->irq_get = gen5_ring_get_irq;
2740 ring->irq_put = gen5_ring_put_irq;
2741 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002742 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002743 ring->irq_get = i9xx_ring_get_irq;
2744 ring->irq_put = i9xx_ring_put_irq;
2745 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002746 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002747 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002748 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002749
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002750 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002751}
Chris Wilson549f7362010-10-19 11:19:32 +01002752
Zhao Yakui845f74a2014-04-17 10:37:37 +08002753/**
Damien Lespiau62659922015-01-29 14:13:40 +00002754 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002755 */
2756int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2757{
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002759 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002760
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002761 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002762 ring->id = VCS2;
2763
2764 ring->write_tail = ring_write_tail;
2765 ring->mmio_base = GEN8_BSD2_RING_BASE;
2766 ring->flush = gen6_bsd_ring_flush;
2767 ring->add_request = gen6_add_request;
2768 ring->get_seqno = gen6_ring_get_seqno;
2769 ring->set_seqno = ring_set_seqno;
2770 ring->irq_enable_mask =
2771 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2772 ring->irq_get = gen8_ring_get_irq;
2773 ring->irq_put = gen8_ring_put_irq;
2774 ring->dispatch_execbuffer =
2775 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002776 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002777 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002778 ring->semaphore.signal = gen8_xcs_signal;
2779 GEN8_RING_SEMAPHORE_INIT;
2780 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002781 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002782
2783 return intel_init_ring_buffer(dev, ring);
2784}
2785
Chris Wilson549f7362010-10-19 11:19:32 +01002786int intel_init_blt_ring_buffer(struct drm_device *dev)
2787{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002788 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002789 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002790
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002791 ring->name = "blitter ring";
2792 ring->id = BCS;
2793
2794 ring->mmio_base = BLT_RING_BASE;
2795 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002796 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002797 ring->add_request = gen6_add_request;
2798 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002799 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002800 if (INTEL_INFO(dev)->gen >= 8) {
2801 ring->irq_enable_mask =
2802 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2803 ring->irq_get = gen8_ring_get_irq;
2804 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002805 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002806 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002807 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002808 ring->semaphore.signal = gen8_xcs_signal;
2809 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002810 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002811 } else {
2812 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2813 ring->irq_get = gen6_ring_get_irq;
2814 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002815 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002816 if (i915_semaphore_is_enabled(dev)) {
2817 ring->semaphore.signal = gen6_signal;
2818 ring->semaphore.sync_to = gen6_ring_sync;
2819 /*
2820 * The current semaphore is only applied on pre-gen8
2821 * platform. And there is no VCS2 ring on the pre-gen8
2822 * platform. So the semaphore between BCS and VCS2 is
2823 * initialized as INVALID. Gen8 will initialize the
2824 * sema between BCS and VCS2 later.
2825 */
2826 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2827 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2828 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2829 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2830 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2831 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2832 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2833 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2834 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2835 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2836 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002837 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002838 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002839
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002840 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002841}
Chris Wilsona7b97612012-07-20 12:41:08 +01002842
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002843int intel_init_vebox_ring_buffer(struct drm_device *dev)
2844{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002845 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002846 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002847
2848 ring->name = "video enhancement ring";
2849 ring->id = VECS;
2850
2851 ring->mmio_base = VEBOX_RING_BASE;
2852 ring->write_tail = ring_write_tail;
2853 ring->flush = gen6_ring_flush;
2854 ring->add_request = gen6_add_request;
2855 ring->get_seqno = gen6_ring_get_seqno;
2856 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002857
2858 if (INTEL_INFO(dev)->gen >= 8) {
2859 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002860 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002861 ring->irq_get = gen8_ring_get_irq;
2862 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002863 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002864 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002865 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002866 ring->semaphore.signal = gen8_xcs_signal;
2867 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002868 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002869 } else {
2870 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2871 ring->irq_get = hsw_vebox_get_irq;
2872 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002873 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002874 if (i915_semaphore_is_enabled(dev)) {
2875 ring->semaphore.sync_to = gen6_ring_sync;
2876 ring->semaphore.signal = gen6_signal;
2877 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2878 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2879 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2880 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2881 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2882 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2883 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2884 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2885 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2886 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2887 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002888 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002889 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002890
2891 return intel_init_ring_buffer(dev, ring);
2892}
2893
Chris Wilsona7b97612012-07-20 12:41:08 +01002894int
John Harrison4866d722015-05-29 17:43:55 +01002895intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002896{
John Harrison4866d722015-05-29 17:43:55 +01002897 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002898 int ret;
2899
2900 if (!ring->gpu_caches_dirty)
2901 return 0;
2902
2903 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2904 if (ret)
2905 return ret;
2906
2907 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2908
2909 ring->gpu_caches_dirty = false;
2910 return 0;
2911}
2912
2913int
John Harrison2f200552015-05-29 17:43:53 +01002914intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002915{
John Harrison2f200552015-05-29 17:43:53 +01002916 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002917 uint32_t flush_domains;
2918 int ret;
2919
2920 flush_domains = 0;
2921 if (ring->gpu_caches_dirty)
2922 flush_domains = I915_GEM_GPU_DOMAINS;
2923
2924 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2925 if (ret)
2926 return ret;
2927
2928 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2929
2930 ring->gpu_caches_dirty = false;
2931 return 0;
2932}
Chris Wilsone3efda42014-04-09 09:19:41 +01002933
2934void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002935intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002936{
2937 int ret;
2938
2939 if (!intel_ring_initialized(ring))
2940 return;
2941
2942 ret = intel_ring_idle(ring);
2943 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2944 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2945 ring->name, ret);
2946
2947 stop_ring(ring);
2948}