blob: 8bb20e7048ec11f2eff25ff3b0a532249e2b192f [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Imre Deak78597992016-06-16 16:37:20 +0300429static int
430bxt_power_sequencer_idx(struct intel_dp *intel_dp)
431{
432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
433 struct drm_device *dev = intel_dig_port->base.base.dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
435
436 lockdep_assert_held(&dev_priv->pps_mutex);
437
438 /* We should never land here with regular DP ports */
439 WARN_ON(!is_edp(intel_dp));
440
441 /*
442 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
443 * mapping needs to be retrieved from VBT, for now just hard-code to
444 * use instance #0 always.
445 */
446 if (!intel_dp->pps_reset)
447 return 0;
448
449 intel_dp->pps_reset = false;
450
451 /*
452 * Only the HW needs to be reprogrammed, the SW state is fixed and
453 * has been setup during connector init.
454 */
455 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
456
457 return 0;
458}
459
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300460typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
461 enum pipe pipe);
462
463static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
467}
468
469static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
473}
474
475static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
476 enum pipe pipe)
477{
478 return true;
479}
480
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300482vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
483 enum port port,
484 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485{
Jani Nikulabf13e812013-09-06 07:40:05 +0300486 enum pipe pipe;
487
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
489 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
490 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491
492 if (port_sel != PANEL_PORT_SELECT_VLV(port))
493 continue;
494
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300495 if (!pipe_check(dev_priv, pipe))
496 continue;
497
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300499 }
500
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300501 return INVALID_PIPE;
502}
503
504static void
505vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
506{
507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
508 struct drm_device *dev = intel_dig_port->base.base.dev;
509 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300510 enum port port = intel_dig_port->port;
511
512 lockdep_assert_held(&dev_priv->pps_mutex);
513
514 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300515 /* first pick one where the panel is on */
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_pp_on);
518 /* didn't find one? pick one where vdd is on */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_has_vdd_on);
522 /* didn't find one? pick one with just the correct port */
523 if (intel_dp->pps_pipe == INVALID_PIPE)
524 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
525 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300526
527 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
528 if (intel_dp->pps_pipe == INVALID_PIPE) {
529 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
530 port_name(port));
531 return;
532 }
533
534 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
535 port_name(port), pipe_name(intel_dp->pps_pipe));
536
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300537 intel_dp_init_panel_power_sequencer(dev, intel_dp);
538 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300539}
540
Imre Deak78597992016-06-16 16:37:20 +0300541void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300542{
543 struct drm_device *dev = dev_priv->dev;
544 struct intel_encoder *encoder;
545
Imre Deak78597992016-06-16 16:37:20 +0300546 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
547 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300548 return;
549
550 /*
551 * We can't grab pps_mutex here due to deadlock with power_domain
552 * mutex when power_domain functions are called while holding pps_mutex.
553 * That also means that in order to use pps_pipe the code needs to
554 * hold both a power domain reference and pps_mutex, and the power domain
555 * reference get/put must be done while _not_ holding pps_mutex.
556 * pps_{lock,unlock}() do these steps in the correct order, so one
557 * should use them always.
558 */
559
Jani Nikula19c80542015-12-16 12:48:16 +0200560 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300561 struct intel_dp *intel_dp;
562
563 if (encoder->type != INTEL_OUTPUT_EDP)
564 continue;
565
566 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300567 if (IS_BROXTON(dev))
568 intel_dp->pps_reset = true;
569 else
570 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300571 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300572}
573
Imre Deak8e8232d2016-06-16 16:37:21 +0300574struct pps_registers {
575 i915_reg_t pp_ctrl;
576 i915_reg_t pp_stat;
577 i915_reg_t pp_on;
578 i915_reg_t pp_off;
579 i915_reg_t pp_div;
580};
581
582static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
583 struct intel_dp *intel_dp,
584 struct pps_registers *regs)
585{
586 memset(regs, 0, sizeof(*regs));
587
588 if (IS_BROXTON(dev_priv)) {
589 int idx = bxt_power_sequencer_idx(intel_dp);
590
591 regs->pp_ctrl = BXT_PP_CONTROL(idx);
592 regs->pp_stat = BXT_PP_STATUS(idx);
593 regs->pp_on = BXT_PP_ON_DELAYS(idx);
594 regs->pp_off = BXT_PP_OFF_DELAYS(idx);
595 } else if (HAS_PCH_SPLIT(dev_priv)) {
596 regs->pp_ctrl = PCH_PP_CONTROL;
597 regs->pp_stat = PCH_PP_STATUS;
598 regs->pp_on = PCH_PP_ON_DELAYS;
599 regs->pp_off = PCH_PP_OFF_DELAYS;
600 regs->pp_div = PCH_PP_DIVISOR;
601 } else {
602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
604 regs->pp_ctrl = VLV_PIPE_PP_CONTROL(pipe);
605 regs->pp_stat = VLV_PIPE_PP_STATUS(pipe);
606 regs->pp_on = VLV_PIPE_PP_ON_DELAYS(pipe);
607 regs->pp_off = VLV_PIPE_PP_OFF_DELAYS(pipe);
608 regs->pp_div = VLV_PIPE_PP_DIVISOR(pipe);
609 }
610}
611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612static i915_reg_t
613_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300614{
Imre Deak8e8232d2016-06-16 16:37:21 +0300615 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300616
Imre Deak8e8232d2016-06-16 16:37:21 +0300617 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
618 &regs);
619
620 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300621}
622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623static i915_reg_t
624_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300625{
Imre Deak8e8232d2016-06-16 16:37:21 +0300626 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300627
Imre Deak8e8232d2016-06-16 16:37:21 +0300628 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
629 &regs);
630
631 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300632}
633
Clint Taylor01527b32014-07-07 13:01:46 -0700634/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
635 This function only applicable when panel PM state is not to be tracked */
636static int edp_notify_handler(struct notifier_block *this, unsigned long code,
637 void *unused)
638{
639 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
640 edp_notifier);
641 struct drm_device *dev = intel_dp_to_dev(intel_dp);
642 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700643
644 if (!is_edp(intel_dp) || code != SYS_RESTART)
645 return 0;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300648
Wayne Boyer666a4532015-12-09 12:29:35 -0800649 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300650 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300652 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300653
Clint Taylor01527b32014-07-07 13:01:46 -0700654 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
655 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
656 pp_div = I915_READ(pp_div_reg);
657 pp_div &= PP_REFERENCE_DIVIDER_MASK;
658
659 /* 0x1F write to PP_DIV_REG sets max cycle delay */
660 I915_WRITE(pp_div_reg, pp_div | 0x1F);
661 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
662 msleep(intel_dp->panel_power_cycle_delay);
663 }
664
Ville Syrjälä773538e82014-09-04 14:54:56 +0300665 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300666
Clint Taylor01527b32014-07-07 13:01:46 -0700667 return 0;
668}
669
Daniel Vetter4be73782014-01-17 14:39:48 +0100670static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700671{
Paulo Zanoni30add222012-10-26 19:05:45 -0200672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700673 struct drm_i915_private *dev_priv = dev->dev_private;
674
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300675 lockdep_assert_held(&dev_priv->pps_mutex);
676
Wayne Boyer666a4532015-12-09 12:29:35 -0800677 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300678 intel_dp->pps_pipe == INVALID_PIPE)
679 return false;
680
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700682}
683
Daniel Vetter4be73782014-01-17 14:39:48 +0100684static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700685{
Paulo Zanoni30add222012-10-26 19:05:45 -0200686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700687 struct drm_i915_private *dev_priv = dev->dev_private;
688
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300689 lockdep_assert_held(&dev_priv->pps_mutex);
690
Wayne Boyer666a4532015-12-09 12:29:35 -0800691 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300692 intel_dp->pps_pipe == INVALID_PIPE)
693 return false;
694
Ville Syrjälä773538e82014-09-04 14:54:56 +0300695 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700696}
697
Keith Packard9b984da2011-09-19 13:54:47 -0700698static void
699intel_dp_check_edp(struct intel_dp *intel_dp)
700{
Paulo Zanoni30add222012-10-26 19:05:45 -0200701 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700702 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700703
Keith Packard9b984da2011-09-19 13:54:47 -0700704 if (!is_edp(intel_dp))
705 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700706
Daniel Vetter4be73782014-01-17 14:39:48 +0100707 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700708 WARN(1, "eDP powered off while attempting aux channel communication.\n");
709 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 I915_READ(_pp_stat_reg(intel_dp)),
711 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700712 }
713}
714
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715static uint32_t
716intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
717{
718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
719 struct drm_device *dev = intel_dig_port->base.base.dev;
720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 uint32_t status;
723 bool done;
724
Daniel Vetteref04f002012-12-01 21:03:59 +0100725#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100726 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300727 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300728 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100729 else
730 done = wait_for_atomic(C, 10) == 0;
731 if (!done)
732 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
733 has_aux_irq);
734#undef C
735
736 return status;
737}
738
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200739static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200742 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 if (index)
745 return 0;
746
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000747 /*
748 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200749 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000750 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200751 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752}
753
754static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
755{
756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200757 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000758
759 if (index)
760 return 0;
761
Ville Syrjäläa457f542016-03-02 17:22:17 +0200762 /*
763 * The clock divider is based off the cdclk or PCH rawclk, and would
764 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
765 * divide by 2000 and use that
766 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200767 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200768 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200769 else
770 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000771}
772
773static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300774{
775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200776 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300777
Ville Syrjäläa457f542016-03-02 17:22:17 +0200778 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300779 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100780 switch (index) {
781 case 0: return 63;
782 case 1: return 72;
783 default: return 0;
784 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300785 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200786
787 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300788}
789
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000790static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
791{
792 /*
793 * SKL doesn't need us to program the AUX clock divider (Hardware will
794 * derive the clock from CDCLK automatically). We still implement the
795 * get_aux_clock_divider vfunc to plug-in into the existing code.
796 */
797 return index ? 0 : 1;
798}
799
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200800static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
801 bool has_aux_irq,
802 int send_bytes,
803 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000804{
805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
806 struct drm_device *dev = intel_dig_port->base.base.dev;
807 uint32_t precharge, timeout;
808
809 if (IS_GEN6(dev))
810 precharge = 3;
811 else
812 precharge = 5;
813
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200814 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000815 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
816 else
817 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
818
819 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000822 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000823 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000824 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000825 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
826 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000827 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000828}
829
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000830static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
831 bool has_aux_irq,
832 int send_bytes,
833 uint32_t unused)
834{
835 return DP_AUX_CH_CTL_SEND_BUSY |
836 DP_AUX_CH_CTL_DONE |
837 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
838 DP_AUX_CH_CTL_TIME_OUT_ERROR |
839 DP_AUX_CH_CTL_TIME_OUT_1600us |
840 DP_AUX_CH_CTL_RECEIVE_ERROR |
841 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200842 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000843 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
844}
845
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200848 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 uint8_t *recv, int recv_size)
850{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
852 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100856 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100859 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200860 bool vdd;
861
Ville Syrjälä773538e82014-09-04 14:54:56 +0300862 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300863
Ville Syrjälä72c35002014-08-18 22:16:00 +0300864 /*
865 * We will be called with VDD already enabled for dpcd/edid/oui reads.
866 * In such cases we want to leave VDD enabled and it's up to upper layers
867 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
868 * ourselves.
869 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300870 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100871
872 /* dp aux is extremely sensitive to irq latency, hence request the
873 * lowest possible wakeup latency and so prevent the cpu from going into
874 * deep sleep states.
875 */
876 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Keith Packard9b984da2011-09-19 13:54:47 -0700878 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800879
Jesse Barnes11bee432011-08-01 15:02:20 -0700880 /* Try to wait for any previous AUX channel activity */
881 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100882 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700883 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
884 break;
885 msleep(1);
886 }
887
888 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300889 static u32 last_status = -1;
890 const u32 status = I915_READ(ch_ctl);
891
892 if (status != last_status) {
893 WARN(1, "dp_aux_ch not started status 0x%08x\n",
894 status);
895 last_status = status;
896 }
897
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EBUSY;
899 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100900 }
901
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300902 /* Only 5 data registers! */
903 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
904 ret = -E2BIG;
905 goto out;
906 }
907
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000908 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000909 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
910 has_aux_irq,
911 send_bytes,
912 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000913
Chris Wilsonbc866252013-07-21 16:00:03 +0100914 /* Must try at least 3 times according to DP spec */
915 for (try = 0; try < 5; try++) {
916 /* Load the send data into the aux channel data registers */
917 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200918 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_pack_aux(send + i,
920 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilsonbc866252013-07-21 16:00:03 +0100922 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000923 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924
Chris Wilsonbc866252013-07-21 16:00:03 +0100925 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400926
Chris Wilsonbc866252013-07-21 16:00:03 +0100927 /* Clear done status and any errors */
928 I915_WRITE(ch_ctl,
929 status |
930 DP_AUX_CH_CTL_DONE |
931 DP_AUX_CH_CTL_TIME_OUT_ERROR |
932 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400933
Todd Previte74ebf292015-04-15 08:38:41 -0700934 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100935 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700936
937 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
938 * 400us delay required for errors and timeouts
939 * Timeout errors from the HW already meet this
940 * requirement so skip to next iteration
941 */
942 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
943 usleep_range(400, 500);
944 continue;
945 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100946 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700947 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100948 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 }
950
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700952 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 ret = -EBUSY;
954 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 }
956
Jim Bridee058c942015-05-27 10:21:48 -0700957done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 /* Check for timeout or receive error.
959 * Timeouts occur when the sink is not connected
960 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700961 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700962 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 ret = -EIO;
964 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700965 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700966
967 /* Timeouts occur when the device isn't connected, so they're
968 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700969 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800970 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100971 ret = -ETIMEDOUT;
972 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
974
975 /* Unload any bytes sent back from the other side */
976 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
977 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800978
979 /*
980 * By BSpec: "Message sizes of 0 or >20 are not allowed."
981 * We have no idea of what happened so we return -EBUSY so
982 * drm layer takes care for the necessary retries.
983 */
984 if (recv_bytes == 0 || recv_bytes > 20) {
985 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
986 recv_bytes);
987 /*
988 * FIXME: This patch was created on top of a series that
989 * organize the retries at drm level. There EBUSY should
990 * also take care for 1ms wait before retrying.
991 * That aux retries re-org is still needed and after that is
992 * merged we remove this sleep from here.
993 */
994 usleep_range(1000, 1500);
995 ret = -EBUSY;
996 goto out;
997 }
998
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 if (recv_bytes > recv_size)
1000 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001001
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001002 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001003 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001004 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001006 ret = recv_bytes;
1007out:
1008 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1009
Jani Nikula884f19e2014-03-14 16:51:14 +02001010 if (vdd)
1011 edp_panel_vdd_off(intel_dp, false);
1012
Ville Syrjälä773538e82014-09-04 14:54:56 +03001013 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001014
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001015 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001018#define BARE_ADDRESS_SIZE 3
1019#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020static ssize_t
1021intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001023 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1024 uint8_t txbuf[20], rxbuf[20];
1025 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001028 txbuf[0] = (msg->request << 4) |
1029 ((msg->address >> 16) & 0xf);
1030 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001031 txbuf[2] = msg->address & 0xff;
1032 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 switch (msg->request & ~DP_AUX_I2C_MOT) {
1035 case DP_AUX_NATIVE_WRITE:
1036 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001037 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001038 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001039 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001040
Jani Nikula9d1a1032014-03-14 16:51:15 +02001041 if (WARN_ON(txsize > 20))
1042 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Imre Deakd81a67c2016-01-29 14:52:26 +02001044 if (msg->buffer)
1045 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1046 else
1047 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1050 if (ret > 0) {
1051 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001052
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001053 if (ret > 1) {
1054 /* Number of bytes written in a short write. */
1055 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1056 } else {
1057 /* Return payload size. */
1058 ret = msg->size;
1059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001061 break;
1062
1063 case DP_AUX_NATIVE_READ:
1064 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001065 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001066 rxsize = msg->size + 1;
1067
1068 if (WARN_ON(rxsize > 20))
1069 return -E2BIG;
1070
1071 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1072 if (ret > 0) {
1073 msg->reply = rxbuf[0] >> 4;
1074 /*
1075 * Assume happy day, and copy the data. The caller is
1076 * expected to check msg->reply before touching it.
1077 *
1078 * Return payload size.
1079 */
1080 ret--;
1081 memcpy(msg->buffer, rxbuf + 1, ret);
1082 }
1083 break;
1084
1085 default:
1086 ret = -EINVAL;
1087 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001089
Jani Nikula9d1a1032014-03-14 16:51:15 +02001090 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091}
1092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001093static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1094 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001095{
1096 switch (port) {
1097 case PORT_B:
1098 case PORT_C:
1099 case PORT_D:
1100 return DP_AUX_CH_CTL(port);
1101 default:
1102 MISSING_CASE(port);
1103 return DP_AUX_CH_CTL(PORT_B);
1104 }
1105}
1106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1108 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001109{
1110 switch (port) {
1111 case PORT_B:
1112 case PORT_C:
1113 case PORT_D:
1114 return DP_AUX_CH_DATA(port, index);
1115 default:
1116 MISSING_CASE(port);
1117 return DP_AUX_CH_DATA(PORT_B, index);
1118 }
1119}
1120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1122 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001123{
1124 switch (port) {
1125 case PORT_A:
1126 return DP_AUX_CH_CTL(port);
1127 case PORT_B:
1128 case PORT_C:
1129 case PORT_D:
1130 return PCH_DP_AUX_CH_CTL(port);
1131 default:
1132 MISSING_CASE(port);
1133 return DP_AUX_CH_CTL(PORT_A);
1134 }
1135}
1136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001137static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1138 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001139{
1140 switch (port) {
1141 case PORT_A:
1142 return DP_AUX_CH_DATA(port, index);
1143 case PORT_B:
1144 case PORT_C:
1145 case PORT_D:
1146 return PCH_DP_AUX_CH_DATA(port, index);
1147 default:
1148 MISSING_CASE(port);
1149 return DP_AUX_CH_DATA(PORT_A, index);
1150 }
1151}
1152
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001153/*
1154 * On SKL we don't have Aux for port E so we rely
1155 * on VBT to set a proper alternate aux channel.
1156 */
1157static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1158{
1159 const struct ddi_vbt_port_info *info =
1160 &dev_priv->vbt.ddi_port_info[PORT_E];
1161
1162 switch (info->alternate_aux_channel) {
1163 case DP_AUX_A:
1164 return PORT_A;
1165 case DP_AUX_B:
1166 return PORT_B;
1167 case DP_AUX_C:
1168 return PORT_C;
1169 case DP_AUX_D:
1170 return PORT_D;
1171 default:
1172 MISSING_CASE(info->alternate_aux_channel);
1173 return PORT_A;
1174 }
1175}
1176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001177static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1178 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001179{
1180 if (port == PORT_E)
1181 port = skl_porte_aux_port(dev_priv);
1182
1183 switch (port) {
1184 case PORT_A:
1185 case PORT_B:
1186 case PORT_C:
1187 case PORT_D:
1188 return DP_AUX_CH_CTL(port);
1189 default:
1190 MISSING_CASE(port);
1191 return DP_AUX_CH_CTL(PORT_A);
1192 }
1193}
1194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001195static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1196 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197{
1198 if (port == PORT_E)
1199 port = skl_porte_aux_port(dev_priv);
1200
1201 switch (port) {
1202 case PORT_A:
1203 case PORT_B:
1204 case PORT_C:
1205 case PORT_D:
1206 return DP_AUX_CH_DATA(port, index);
1207 default:
1208 MISSING_CASE(port);
1209 return DP_AUX_CH_DATA(PORT_A, index);
1210 }
1211}
1212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001213static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1214 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001215{
1216 if (INTEL_INFO(dev_priv)->gen >= 9)
1217 return skl_aux_ctl_reg(dev_priv, port);
1218 else if (HAS_PCH_SPLIT(dev_priv))
1219 return ilk_aux_ctl_reg(dev_priv, port);
1220 else
1221 return g4x_aux_ctl_reg(dev_priv, port);
1222}
1223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001224static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1225 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001226{
1227 if (INTEL_INFO(dev_priv)->gen >= 9)
1228 return skl_aux_data_reg(dev_priv, port, index);
1229 else if (HAS_PCH_SPLIT(dev_priv))
1230 return ilk_aux_data_reg(dev_priv, port, index);
1231 else
1232 return g4x_aux_data_reg(dev_priv, port, index);
1233}
1234
1235static void intel_aux_reg_init(struct intel_dp *intel_dp)
1236{
1237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1238 enum port port = dp_to_dig_port(intel_dp)->port;
1239 int i;
1240
1241 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1242 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1243 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1244}
1245
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001247intel_dp_aux_fini(struct intel_dp *intel_dp)
1248{
1249 drm_dp_aux_unregister(&intel_dp->aux);
1250 kfree(intel_dp->aux.name);
1251}
1252
1253static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001254intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001255{
Jani Nikula33ad6622014-03-14 16:51:16 +02001256 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1257 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001258 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001260 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001261
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001262 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1263 if (!intel_dp->aux.name)
1264 return -ENOMEM;
1265
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001266 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001267 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001268
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001269 DRM_DEBUG_KMS("registering %s bus for %s\n",
1270 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001271 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001272
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001273 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001274 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001275 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001276 intel_dp->aux.name, ret);
1277 kfree(intel_dp->aux.name);
1278 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001279 }
David Flynn8316f332010-12-08 16:10:21 +00001280
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001281 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001282}
1283
Imre Deak80f65de2014-02-11 17:12:49 +02001284static void
1285intel_dp_connector_unregister(struct intel_connector *intel_connector)
1286{
1287 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1288
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001289 intel_dp_aux_fini(intel_dp);
Imre Deak80f65de2014-02-11 17:12:49 +02001290 intel_connector_unregister(intel_connector);
1291}
1292
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301293static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001294intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301295{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 if (intel_dp->num_sink_rates) {
1297 *sink_rates = intel_dp->sink_rates;
1298 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301299 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001300
1301 *sink_rates = default_rates;
1302
1303 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301304}
1305
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001306bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301307{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001308 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1309 struct drm_device *dev = dig_port->base.base.dev;
1310
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301311 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001312 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301313 return false;
1314
1315 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1316 (INTEL_INFO(dev)->gen >= 9))
1317 return true;
1318 else
1319 return false;
1320}
1321
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301322static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301324{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001325 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1326 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301327 int size;
1328
Sonika Jindal64987fc2015-05-26 17:50:13 +05301329 if (IS_BROXTON(dev)) {
1330 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301331 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001332 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301333 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301334 size = ARRAY_SIZE(skl_rates);
1335 } else {
1336 *source_rates = default_rates;
1337 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001339
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301340 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001341 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301342 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001343
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301344 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301345}
1346
Daniel Vetter0e503382014-07-04 11:26:04 -03001347static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001348intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001349 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001350{
1351 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001352 const struct dp_link_dpll *divisor = NULL;
1353 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001354
1355 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001356 divisor = gen4_dpll;
1357 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001358 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001359 divisor = pch_dpll;
1360 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001361 } else if (IS_CHERRYVIEW(dev)) {
1362 divisor = chv_dpll;
1363 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001364 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001365 divisor = vlv_dpll;
1366 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001368
1369 if (divisor && count) {
1370 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001371 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001372 pipe_config->dpll = divisor[i].dpll;
1373 pipe_config->clock_set = true;
1374 break;
1375 }
1376 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001377 }
1378}
1379
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001380static int intersect_rates(const int *source_rates, int source_len,
1381 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001382 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301383{
1384 int i = 0, j = 0, k = 0;
1385
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301386 while (i < source_len && j < sink_len) {
1387 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001388 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1389 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001390 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301391 ++k;
1392 ++i;
1393 ++j;
1394 } else if (source_rates[i] < sink_rates[j]) {
1395 ++i;
1396 } else {
1397 ++j;
1398 }
1399 }
1400 return k;
1401}
1402
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403static int intel_dp_common_rates(struct intel_dp *intel_dp,
1404 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001405{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001406 const int *source_rates, *sink_rates;
1407 int source_len, sink_len;
1408
1409 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001410 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001411
1412 return intersect_rates(source_rates, source_len,
1413 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001414 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001415}
1416
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001417static void snprintf_int_array(char *str, size_t len,
1418 const int *array, int nelem)
1419{
1420 int i;
1421
1422 str[0] = '\0';
1423
1424 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001425 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001426 if (r >= len)
1427 return;
1428 str += r;
1429 len -= r;
1430 }
1431}
1432
1433static void intel_dp_print_rates(struct intel_dp *intel_dp)
1434{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001435 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001436 int source_len, sink_len, common_len;
1437 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001438 char str[128]; /* FIXME: too big for stack? */
1439
1440 if ((drm_debug & DRM_UT_KMS) == 0)
1441 return;
1442
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001443 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001444 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1445 DRM_DEBUG_KMS("source rates: %s\n", str);
1446
1447 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1448 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1449 DRM_DEBUG_KMS("sink rates: %s\n", str);
1450
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001451 common_len = intel_dp_common_rates(intel_dp, common_rates);
1452 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1453 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001454}
1455
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001456static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301457{
1458 int i = 0;
1459
1460 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1461 if (find == rates[i])
1462 break;
1463
1464 return i;
1465}
1466
Ville Syrjälä50fec212015-03-12 17:10:34 +02001467int
1468intel_dp_max_link_rate(struct intel_dp *intel_dp)
1469{
1470 int rates[DP_MAX_SUPPORTED_RATES] = {};
1471 int len;
1472
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001473 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001474 if (WARN_ON(len <= 0))
1475 return 162000;
1476
1477 return rates[rate_to_index(0, rates) - 1];
1478}
1479
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001480int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1481{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001482 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001483}
1484
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001485void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1486 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001487{
1488 if (intel_dp->num_sink_rates) {
1489 *link_bw = 0;
1490 *rate_select =
1491 intel_dp_rate_select(intel_dp, port_clock);
1492 } else {
1493 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1494 *rate_select = 0;
1495 }
1496}
1497
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001498bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001499intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001500 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001502 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001503 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001504 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001505 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001506 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001507 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001508 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001510 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001511 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001512 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001513 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301514 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001515 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001516 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001517 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1518 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001519 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301520
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001521 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301522
1523 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001524 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301525
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001527
Imre Deakbc7d38a2013-05-16 14:40:36 +03001528 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001529 pipe_config->has_pch_encoder = true;
1530
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001531 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001532 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001533 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
Jani Nikuladd06f902012-10-19 14:51:50 +03001535 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1536 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1537 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001538
1539 if (INTEL_INFO(dev)->gen >= 9) {
1540 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001541 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001542 if (ret)
1543 return ret;
1544 }
1545
Matt Roperb56676272015-11-04 09:05:27 -08001546 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001547 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1548 intel_connector->panel.fitting_mode);
1549 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001550 intel_pch_panel_fitting(intel_crtc, pipe_config,
1551 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001552 }
1553
Daniel Vettercb1793c2012-06-04 18:39:21 +02001554 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001555 return false;
1556
Daniel Vetter083f9562012-04-20 20:23:49 +02001557 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301558 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001559 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001560 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001561
Daniel Vetter36008362013-03-27 00:44:59 +01001562 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1563 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001564 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001565 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301566
1567 /* Get bpp from vbt only for panels that dont have bpp in edid */
1568 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001569 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001570 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001571 dev_priv->vbt.edp.bpp);
1572 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001573 }
1574
Jani Nikula344c5bb2014-09-09 11:25:13 +03001575 /*
1576 * Use the maximum clock and number of lanes the eDP panel
1577 * advertizes being capable of. The panels are generally
1578 * designed to support only a single clock and lane
1579 * configuration, and typically these values correspond to the
1580 * native resolution of the panel.
1581 */
1582 min_lane_count = max_lane_count;
1583 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001584 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001585
Daniel Vetter36008362013-03-27 00:44:59 +01001586 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001587 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1588 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001589
Dave Airliec6930992014-07-14 11:04:39 +10001590 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301591 for (lane_count = min_lane_count;
1592 lane_count <= max_lane_count;
1593 lane_count <<= 1) {
1594
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001595 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001596 link_avail = intel_dp_max_data_rate(link_clock,
1597 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001598
Daniel Vetter36008362013-03-27 00:44:59 +01001599 if (mode_rate <= link_avail) {
1600 goto found;
1601 }
1602 }
1603 }
1604 }
1605
1606 return false;
1607
1608found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001609 if (intel_dp->color_range_auto) {
1610 /*
1611 * See:
1612 * CEA-861-E - 5.1 Default Encoding Parameters
1613 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1614 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001615 pipe_config->limited_color_range =
1616 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1617 } else {
1618 pipe_config->limited_color_range =
1619 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001620 }
1621
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001622 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301623
Daniel Vetter657445f2013-05-04 10:09:18 +02001624 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001625 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001626
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001627 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1628 &link_bw, &rate_select);
1629
1630 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1631 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001632 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001633 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1634 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001636 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001637 adjusted_mode->crtc_clock,
1638 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001639 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301641 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301642 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001643 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301644 intel_link_compute_m_n(bpp, lane_count,
1645 intel_connector->panel.downclock_mode->clock,
1646 pipe_config->port_clock,
1647 &pipe_config->dp_m2_n2);
1648 }
1649
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001650 /*
1651 * DPLL0 VCO may need to be adjusted to get the correct
1652 * clock for eDP. This will affect cdclk as well.
1653 */
1654 if (is_edp(intel_dp) &&
1655 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1656 int vco;
1657
1658 switch (pipe_config->port_clock / 2) {
1659 case 108000:
1660 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001661 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001662 break;
1663 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001664 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001665 break;
1666 }
1667
1668 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1669 }
1670
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001671 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001673
Daniel Vetter36008362013-03-27 00:44:59 +01001674 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675}
1676
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001677void intel_dp_set_link_params(struct intel_dp *intel_dp,
1678 const struct intel_crtc_state *pipe_config)
1679{
1680 intel_dp->link_rate = pipe_config->port_clock;
1681 intel_dp->lane_count = pipe_config->lane_count;
1682}
1683
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001684static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001685{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001686 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001687 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001689 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001691 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001693 intel_dp_set_link_params(intel_dp, crtc->config);
1694
Keith Packard417e8222011-11-01 19:54:11 -07001695 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001696 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001697 *
1698 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001699 * SNB CPU
1700 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001701 * CPT PCH
1702 *
1703 * IBX PCH and CPU are the same for almost everything,
1704 * except that the CPU DP PLL is configured in this
1705 * register
1706 *
1707 * CPT PCH is quite different, having many bits moved
1708 * to the TRANS_DP_CTL register instead. That
1709 * configuration happens (oddly) in ironlake_pch_enable
1710 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001711
Keith Packard417e8222011-11-01 19:54:11 -07001712 /* Preserve the BIOS-computed detected bit. This is
1713 * supposed to be read-only.
1714 */
1715 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001716
Keith Packard417e8222011-11-01 19:54:11 -07001717 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001718 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001719 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001720
Keith Packard417e8222011-11-01 19:54:11 -07001721 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001722
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001723 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001724 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1725 intel_dp->DP |= DP_SYNC_HS_HIGH;
1726 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1727 intel_dp->DP |= DP_SYNC_VS_HIGH;
1728 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1729
Jani Nikula6aba5b62013-10-04 15:08:10 +03001730 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001731 intel_dp->DP |= DP_ENHANCED_FRAMING;
1732
Daniel Vetter7c62a162013-06-01 17:16:20 +02001733 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001734 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001735 u32 trans_dp;
1736
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001737 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001738
1739 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1740 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1741 trans_dp |= TRANS_DP_ENH_FRAMING;
1742 else
1743 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1744 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001745 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001746 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001747 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001749
1750 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1751 intel_dp->DP |= DP_SYNC_HS_HIGH;
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1753 intel_dp->DP |= DP_SYNC_VS_HIGH;
1754 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1755
Jani Nikula6aba5b62013-10-04 15:08:10 +03001756 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001757 intel_dp->DP |= DP_ENHANCED_FRAMING;
1758
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001759 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001760 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 else if (crtc->pipe == PIPE_B)
1762 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001763 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764}
1765
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001766#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1767#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001768
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001769#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1770#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001771
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001772#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1773#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001774
Imre Deakde9c1b62016-06-16 20:01:46 +03001775static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1776 struct intel_dp *intel_dp);
1777
Daniel Vetter4be73782014-01-17 14:39:48 +01001778static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001779 u32 mask,
1780 u32 value)
1781{
Paulo Zanoni30add222012-10-26 19:05:45 -02001782 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001783 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001784 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001785
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001786 lockdep_assert_held(&dev_priv->pps_mutex);
1787
Imre Deakde9c1b62016-06-16 20:01:46 +03001788 intel_pps_verify_state(dev_priv, intel_dp);
1789
Jani Nikulabf13e812013-09-06 07:40:05 +03001790 pp_stat_reg = _pp_stat_reg(intel_dp);
1791 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001792
1793 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001794 mask, value,
1795 I915_READ(pp_stat_reg),
1796 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001797
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001798 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1799 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001800 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001801 I915_READ(pp_stat_reg),
1802 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001803
1804 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001805}
1806
Daniel Vetter4be73782014-01-17 14:39:48 +01001807static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001808{
1809 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001811}
1812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001814{
Keith Packardbd943152011-09-18 23:09:52 -07001815 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001816 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001817}
Keith Packardbd943152011-09-18 23:09:52 -07001818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001820{
Abhay Kumard28d4732016-01-22 17:39:04 -08001821 ktime_t panel_power_on_time;
1822 s64 panel_power_off_duration;
1823
Keith Packard99ea7122011-11-01 19:57:50 -07001824 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001825
Abhay Kumard28d4732016-01-22 17:39:04 -08001826 /* take the difference of currrent time and panel power off time
1827 * and then make panel wait for t11_t12 if needed. */
1828 panel_power_on_time = ktime_get_boottime();
1829 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1830
Paulo Zanonidce56b32013-12-19 14:29:40 -02001831 /* When we disable the VDD override bit last we have to do the manual
1832 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001833 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1834 wait_remaining_ms_from_jiffies(jiffies,
1835 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001836
Daniel Vetter4be73782014-01-17 14:39:48 +01001837 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001838}
Keith Packardbd943152011-09-18 23:09:52 -07001839
Daniel Vetter4be73782014-01-17 14:39:48 +01001840static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001841{
1842 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1843 intel_dp->backlight_on_delay);
1844}
1845
Daniel Vetter4be73782014-01-17 14:39:48 +01001846static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001847{
1848 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1849 intel_dp->backlight_off_delay);
1850}
Keith Packard99ea7122011-11-01 19:57:50 -07001851
Keith Packard832dd3c2011-11-01 19:34:06 -07001852/* Read the current pp_control value, unlocking the register if it
1853 * is locked
1854 */
1855
Jesse Barnes453c5422013-03-28 09:55:41 -07001856static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001857{
Jesse Barnes453c5422013-03-28 09:55:41 -07001858 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001861
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001862 lockdep_assert_held(&dev_priv->pps_mutex);
1863
Jani Nikulabf13e812013-09-06 07:40:05 +03001864 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301865 if (!IS_BROXTON(dev)) {
1866 control &= ~PANEL_UNLOCK_MASK;
1867 control |= PANEL_UNLOCK_REGS;
1868 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001869 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001870}
1871
Ville Syrjälä951468f2014-09-04 14:55:31 +03001872/*
1873 * Must be paired with edp_panel_vdd_off().
1874 * Must hold pps_mutex around the whole on/off sequence.
1875 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1876 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001877static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001878{
Paulo Zanoni30add222012-10-26 19:05:45 -02001879 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001880 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1881 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001882 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001883 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001884 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001886 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001887
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001888 lockdep_assert_held(&dev_priv->pps_mutex);
1889
Keith Packard97af61f572011-09-28 16:23:51 -07001890 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001891 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001892
Egbert Eich2c623c12014-11-25 12:54:57 +01001893 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001894 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001895
Daniel Vetter4be73782014-01-17 14:39:48 +01001896 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001897 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001898
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001899 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001900 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001901
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001902 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1903 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001904
Daniel Vetter4be73782014-01-17 14:39:48 +01001905 if (!edp_have_panel_power(intel_dp))
1906 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001907
Jesse Barnes453c5422013-03-28 09:55:41 -07001908 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001909 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001910
Jani Nikulabf13e812013-09-06 07:40:05 +03001911 pp_stat_reg = _pp_stat_reg(intel_dp);
1912 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001913
1914 I915_WRITE(pp_ctrl_reg, pp);
1915 POSTING_READ(pp_ctrl_reg);
1916 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1917 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001918 /*
1919 * If the panel wasn't on, delay before accessing aux channel
1920 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001921 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001922 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1923 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001924 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001925 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001926
1927 return need_to_disable;
1928}
1929
Ville Syrjälä951468f2014-09-04 14:55:31 +03001930/*
1931 * Must be paired with intel_edp_panel_vdd_off() or
1932 * intel_edp_panel_off().
1933 * Nested calls to these functions are not allowed since
1934 * we drop the lock. Caller must use some higher level
1935 * locking to prevent nested calls from other threads.
1936 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001937void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001938{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001939 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001940
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001941 if (!is_edp(intel_dp))
1942 return;
1943
Ville Syrjälä773538e82014-09-04 14:54:56 +03001944 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001945 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001946 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001947
Rob Clarke2c719b2014-12-15 13:56:32 -05001948 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001949 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001950}
1951
Daniel Vetter4be73782014-01-17 14:39:48 +01001952static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001953{
Paulo Zanoni30add222012-10-26 19:05:45 -02001954 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001955 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001956 struct intel_digital_port *intel_dig_port =
1957 dp_to_dig_port(intel_dp);
1958 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1959 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001960 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001961 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001962
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001963 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001964
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001965 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001966
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001967 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001968 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001969
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001970 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1971 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001972
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001973 pp = ironlake_get_pp_control(intel_dp);
1974 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001975
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001976 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1977 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001978
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001979 I915_WRITE(pp_ctrl_reg, pp);
1980 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001981
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001982 /* Make sure sequencer is idle before allowing subsequent activity */
1983 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1984 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001985
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001986 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001987 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001988
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001989 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001990 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001991}
1992
Daniel Vetter4be73782014-01-17 14:39:48 +01001993static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001994{
1995 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1996 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001997
Ville Syrjälä773538e82014-09-04 14:54:56 +03001998 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001999 if (!intel_dp->want_panel_vdd)
2000 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002001 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002002}
2003
Imre Deakaba86892014-07-30 15:57:31 +03002004static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2005{
2006 unsigned long delay;
2007
2008 /*
2009 * Queue the timer to fire a long time from now (relative to the power
2010 * down delay) to keep the panel power up across a sequence of
2011 * operations.
2012 */
2013 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2014 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2015}
2016
Ville Syrjälä951468f2014-09-04 14:55:31 +03002017/*
2018 * Must be paired with edp_panel_vdd_on().
2019 * Must hold pps_mutex around the whole on/off sequence.
2020 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2021 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002022static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002023{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002024 struct drm_i915_private *dev_priv =
2025 intel_dp_to_dev(intel_dp)->dev_private;
2026
2027 lockdep_assert_held(&dev_priv->pps_mutex);
2028
Keith Packard97af61f572011-09-28 16:23:51 -07002029 if (!is_edp(intel_dp))
2030 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002031
Rob Clarke2c719b2014-12-15 13:56:32 -05002032 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002033 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002034
Keith Packardbd943152011-09-18 23:09:52 -07002035 intel_dp->want_panel_vdd = false;
2036
Imre Deakaba86892014-07-30 15:57:31 +03002037 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002038 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002039 else
2040 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002041}
2042
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002043static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002044{
Paulo Zanoni30add222012-10-26 19:05:45 -02002045 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002046 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002047 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002048 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002049
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002050 lockdep_assert_held(&dev_priv->pps_mutex);
2051
Keith Packard97af61f572011-09-28 16:23:51 -07002052 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002053 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002054
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002055 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2056 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002057
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002058 if (WARN(edp_have_panel_power(intel_dp),
2059 "eDP port %c panel power already on\n",
2060 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002061 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002062
Daniel Vetter4be73782014-01-17 14:39:48 +01002063 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002064
Jani Nikulabf13e812013-09-06 07:40:05 +03002065 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002066 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002067 if (IS_GEN5(dev)) {
2068 /* ILK workaround: disable reset around power sequence */
2069 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002070 I915_WRITE(pp_ctrl_reg, pp);
2071 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002072 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002073
Keith Packard1c0ae802011-09-19 13:59:29 -07002074 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002075 if (!IS_GEN5(dev))
2076 pp |= PANEL_POWER_RESET;
2077
Jesse Barnes453c5422013-03-28 09:55:41 -07002078 I915_WRITE(pp_ctrl_reg, pp);
2079 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002080
Daniel Vetter4be73782014-01-17 14:39:48 +01002081 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002082 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002083
Keith Packard05ce1a42011-09-29 16:33:01 -07002084 if (IS_GEN5(dev)) {
2085 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002086 I915_WRITE(pp_ctrl_reg, pp);
2087 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002088 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002089}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002090
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002091void intel_edp_panel_on(struct intel_dp *intel_dp)
2092{
2093 if (!is_edp(intel_dp))
2094 return;
2095
2096 pps_lock(intel_dp);
2097 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002098 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002099}
2100
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002101
2102static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002103{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2105 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002106 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002107 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002108 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002109 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002110 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002111
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002112 lockdep_assert_held(&dev_priv->pps_mutex);
2113
Keith Packard97af61f572011-09-28 16:23:51 -07002114 if (!is_edp(intel_dp))
2115 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002116
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002117 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2118 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002119
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002120 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2121 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002122
Jesse Barnes453c5422013-03-28 09:55:41 -07002123 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002124 /* We need to switch off panel power _and_ force vdd, for otherwise some
2125 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002126 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2127 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002128
Jani Nikulabf13e812013-09-06 07:40:05 +03002129 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002130
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002131 intel_dp->want_panel_vdd = false;
2132
Jesse Barnes453c5422013-03-28 09:55:41 -07002133 I915_WRITE(pp_ctrl_reg, pp);
2134 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002135
Abhay Kumard28d4732016-01-22 17:39:04 -08002136 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002137 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002138
2139 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002140 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002141 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002142}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002143
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002144void intel_edp_panel_off(struct intel_dp *intel_dp)
2145{
2146 if (!is_edp(intel_dp))
2147 return;
2148
2149 pps_lock(intel_dp);
2150 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002151 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002152}
2153
Jani Nikula1250d102014-08-12 17:11:39 +03002154/* Enable backlight in the panel power control. */
2155static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002156{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2158 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159 struct drm_i915_private *dev_priv = dev->dev_private;
2160 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002161 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002162
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002163 /*
2164 * If we enable the backlight right away following a panel power
2165 * on, we may see slight flicker as the panel syncs with the eDP
2166 * link. So delay a bit to make sure the image is solid before
2167 * allowing it to appear.
2168 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002169 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002170
Ville Syrjälä773538e82014-09-04 14:54:56 +03002171 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002172
Jesse Barnes453c5422013-03-28 09:55:41 -07002173 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002174 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002175
Jani Nikulabf13e812013-09-06 07:40:05 +03002176 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002177
2178 I915_WRITE(pp_ctrl_reg, pp);
2179 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002180
Ville Syrjälä773538e82014-09-04 14:54:56 +03002181 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002182}
2183
Jani Nikula1250d102014-08-12 17:11:39 +03002184/* Enable backlight PWM and backlight PP control. */
2185void intel_edp_backlight_on(struct intel_dp *intel_dp)
2186{
2187 if (!is_edp(intel_dp))
2188 return;
2189
2190 DRM_DEBUG_KMS("\n");
2191
2192 intel_panel_enable_backlight(intel_dp->attached_connector);
2193 _intel_edp_backlight_on(intel_dp);
2194}
2195
2196/* Disable backlight in the panel power control. */
2197static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002198{
Paulo Zanoni30add222012-10-26 19:05:45 -02002199 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002200 struct drm_i915_private *dev_priv = dev->dev_private;
2201 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002202 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002203
Keith Packardf01eca22011-09-28 16:48:10 -07002204 if (!is_edp(intel_dp))
2205 return;
2206
Ville Syrjälä773538e82014-09-04 14:54:56 +03002207 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002208
Jesse Barnes453c5422013-03-28 09:55:41 -07002209 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002210 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002211
Jani Nikulabf13e812013-09-06 07:40:05 +03002212 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002213
2214 I915_WRITE(pp_ctrl_reg, pp);
2215 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002216
Ville Syrjälä773538e82014-09-04 14:54:56 +03002217 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002218
Paulo Zanonidce56b32013-12-19 14:29:40 -02002219 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002220 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002221}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002222
Jani Nikula1250d102014-08-12 17:11:39 +03002223/* Disable backlight PP control and backlight PWM. */
2224void intel_edp_backlight_off(struct intel_dp *intel_dp)
2225{
2226 if (!is_edp(intel_dp))
2227 return;
2228
2229 DRM_DEBUG_KMS("\n");
2230
2231 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002232 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002233}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002234
Jani Nikula73580fb72014-08-12 17:11:41 +03002235/*
2236 * Hook for controlling the panel power control backlight through the bl_power
2237 * sysfs attribute. Take care to handle multiple calls.
2238 */
2239static void intel_edp_backlight_power(struct intel_connector *connector,
2240 bool enable)
2241{
2242 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002243 bool is_enabled;
2244
Ville Syrjälä773538e82014-09-04 14:54:56 +03002245 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002246 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002247 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002248
2249 if (is_enabled == enable)
2250 return;
2251
Jani Nikula23ba9372014-08-27 14:08:43 +03002252 DRM_DEBUG_KMS("panel power control backlight %s\n",
2253 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002254
2255 if (enable)
2256 _intel_edp_backlight_on(intel_dp);
2257 else
2258 _intel_edp_backlight_off(intel_dp);
2259}
2260
Ville Syrjälä64e10772015-10-29 21:26:01 +02002261static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2262{
2263 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2264 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2265 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2266
2267 I915_STATE_WARN(cur_state != state,
2268 "DP port %c state assertion failure (expected %s, current %s)\n",
2269 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002270 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002271}
2272#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2273
2274static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2275{
2276 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2277
2278 I915_STATE_WARN(cur_state != state,
2279 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002280 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002281}
2282#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2283#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2284
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002285static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002286{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002287 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002288 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2289 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002290
Ville Syrjälä64e10772015-10-29 21:26:01 +02002291 assert_pipe_disabled(dev_priv, crtc->pipe);
2292 assert_dp_port_disabled(intel_dp);
2293 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002294
Ville Syrjäläabfce942015-10-29 21:26:03 +02002295 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2296 crtc->config->port_clock);
2297
2298 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2299
2300 if (crtc->config->port_clock == 162000)
2301 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2302 else
2303 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2304
2305 I915_WRITE(DP_A, intel_dp->DP);
2306 POSTING_READ(DP_A);
2307 udelay(500);
2308
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002309 /*
2310 * [DevILK] Work around required when enabling DP PLL
2311 * while a pipe is enabled going to FDI:
2312 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2313 * 2. Program DP PLL enable
2314 */
2315 if (IS_GEN5(dev_priv))
2316 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2317
Daniel Vetter07679352012-09-06 22:15:42 +02002318 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002319
Daniel Vetter07679352012-09-06 22:15:42 +02002320 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002321 POSTING_READ(DP_A);
2322 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002323}
2324
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002325static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002326{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002328 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2329 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002330
Ville Syrjälä64e10772015-10-29 21:26:01 +02002331 assert_pipe_disabled(dev_priv, crtc->pipe);
2332 assert_dp_port_disabled(intel_dp);
2333 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002334
Ville Syrjäläabfce942015-10-29 21:26:03 +02002335 DRM_DEBUG_KMS("disabling eDP PLL\n");
2336
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002337 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002338
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002339 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002340 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002341 udelay(200);
2342}
2343
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002344/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002345void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002346{
2347 int ret, i;
2348
2349 /* Should have a valid DPCD by this point */
2350 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2351 return;
2352
2353 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002354 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2355 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002356 } else {
2357 /*
2358 * When turning on, we need to retry for 1ms to give the sink
2359 * time to wake up.
2360 */
2361 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002362 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2363 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002364 if (ret == 1)
2365 break;
2366 msleep(1);
2367 }
2368 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002369
2370 if (ret != 1)
2371 DRM_DEBUG_KMS("failed to %s sink power state\n",
2372 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002373}
2374
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002375static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2376 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002377{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002378 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002379 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002380 struct drm_device *dev = encoder->base.dev;
2381 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002382 enum intel_display_power_domain power_domain;
2383 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002384 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002385
2386 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002387 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002388 return false;
2389
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002390 ret = false;
2391
Imre Deak6d129be2014-03-05 16:20:54 +02002392 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002393
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002394 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002395 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002396
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002397 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002398 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002399 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002400 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002401
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002402 for_each_pipe(dev_priv, p) {
2403 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2404 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2405 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002406 ret = true;
2407
2408 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002409 }
2410 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002411
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002412 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002413 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002414 } else if (IS_CHERRYVIEW(dev)) {
2415 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2416 } else {
2417 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002418 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002419
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002420 ret = true;
2421
2422out:
2423 intel_display_power_put(dev_priv, power_domain);
2424
2425 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002426}
2427
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002428static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002429 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002430{
2431 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002432 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002433 struct drm_device *dev = encoder->base.dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 enum port port = dp_to_dig_port(intel_dp)->port;
2436 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002437
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002438 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002439
2440 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002441
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002442 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002443 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2444
2445 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002446 flags |= DRM_MODE_FLAG_PHSYNC;
2447 else
2448 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002449
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002450 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002451 flags |= DRM_MODE_FLAG_PVSYNC;
2452 else
2453 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002454 } else {
2455 if (tmp & DP_SYNC_HS_HIGH)
2456 flags |= DRM_MODE_FLAG_PHSYNC;
2457 else
2458 flags |= DRM_MODE_FLAG_NHSYNC;
2459
2460 if (tmp & DP_SYNC_VS_HIGH)
2461 flags |= DRM_MODE_FLAG_PVSYNC;
2462 else
2463 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002464 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002465
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002466 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002467
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002468 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002469 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002470 pipe_config->limited_color_range = true;
2471
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002472 pipe_config->has_dp_encoder = true;
2473
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002474 pipe_config->lane_count =
2475 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2476
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002477 intel_dp_get_m_n(crtc, pipe_config);
2478
Ville Syrjälä18442d02013-09-13 16:00:08 +03002479 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002480 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002481 pipe_config->port_clock = 162000;
2482 else
2483 pipe_config->port_clock = 270000;
2484 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002485
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002486 pipe_config->base.adjusted_mode.crtc_clock =
2487 intel_dotclock_calculate(pipe_config->port_clock,
2488 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002489
Jani Nikula6aa23e62016-03-24 17:50:20 +02002490 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2491 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002492 /*
2493 * This is a big fat ugly hack.
2494 *
2495 * Some machines in UEFI boot mode provide us a VBT that has 18
2496 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2497 * unknown we fail to light up. Yet the same BIOS boots up with
2498 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2499 * max, not what it tells us to use.
2500 *
2501 * Note: This will still be broken if the eDP panel is not lit
2502 * up by the BIOS, and thus we can't get the mode at module
2503 * load.
2504 */
2505 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002506 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2507 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002508 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002509}
2510
Daniel Vettere8cb4552012-07-01 13:05:48 +02002511static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002512{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002514 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002515 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002517 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002518 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002519
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002520 if (HAS_PSR(dev) && !HAS_DDI(dev))
2521 intel_psr_disable(intel_dp);
2522
Daniel Vetter6cb49832012-05-20 17:14:50 +02002523 /* Make sure the panel is off before trying to change the mode. But also
2524 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002525 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002526 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002527 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002528 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002529
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002530 /* disable the port before the pipe on g4x */
2531 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002532 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002533}
2534
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002535static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002536{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002537 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002538 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002539
Ville Syrjälä49277c32014-03-31 18:21:26 +03002540 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002541
2542 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002543 if (port == PORT_A)
2544 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002545}
2546
2547static void vlv_post_disable_dp(struct intel_encoder *encoder)
2548{
2549 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2550
2551 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002552}
2553
Ville Syrjälä580d3812014-04-09 13:29:00 +03002554static void chv_post_disable_dp(struct intel_encoder *encoder)
2555{
2556 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002557 struct drm_device *dev = encoder->base.dev;
2558 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002559
2560 intel_dp_link_down(intel_dp);
2561
Ville Syrjäläa5805162015-05-26 20:42:30 +03002562 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002563
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002564 /* Assert data lane reset */
2565 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002566
Ville Syrjäläa5805162015-05-26 20:42:30 +03002567 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002568}
2569
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002570static void
2571_intel_dp_set_link_train(struct intel_dp *intel_dp,
2572 uint32_t *DP,
2573 uint8_t dp_train_pat)
2574{
2575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2576 struct drm_device *dev = intel_dig_port->base.base.dev;
2577 struct drm_i915_private *dev_priv = dev->dev_private;
2578 enum port port = intel_dig_port->port;
2579
2580 if (HAS_DDI(dev)) {
2581 uint32_t temp = I915_READ(DP_TP_CTL(port));
2582
2583 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2584 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2585 else
2586 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2587
2588 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2589 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2590 case DP_TRAINING_PATTERN_DISABLE:
2591 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2592
2593 break;
2594 case DP_TRAINING_PATTERN_1:
2595 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2596 break;
2597 case DP_TRAINING_PATTERN_2:
2598 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2599 break;
2600 case DP_TRAINING_PATTERN_3:
2601 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2602 break;
2603 }
2604 I915_WRITE(DP_TP_CTL(port), temp);
2605
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002606 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2607 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002608 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2609
2610 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2611 case DP_TRAINING_PATTERN_DISABLE:
2612 *DP |= DP_LINK_TRAIN_OFF_CPT;
2613 break;
2614 case DP_TRAINING_PATTERN_1:
2615 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2616 break;
2617 case DP_TRAINING_PATTERN_2:
2618 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2619 break;
2620 case DP_TRAINING_PATTERN_3:
2621 DRM_ERROR("DP training pattern 3 not supported\n");
2622 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2623 break;
2624 }
2625
2626 } else {
2627 if (IS_CHERRYVIEW(dev))
2628 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2629 else
2630 *DP &= ~DP_LINK_TRAIN_MASK;
2631
2632 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2633 case DP_TRAINING_PATTERN_DISABLE:
2634 *DP |= DP_LINK_TRAIN_OFF;
2635 break;
2636 case DP_TRAINING_PATTERN_1:
2637 *DP |= DP_LINK_TRAIN_PAT_1;
2638 break;
2639 case DP_TRAINING_PATTERN_2:
2640 *DP |= DP_LINK_TRAIN_PAT_2;
2641 break;
2642 case DP_TRAINING_PATTERN_3:
2643 if (IS_CHERRYVIEW(dev)) {
2644 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2645 } else {
2646 DRM_ERROR("DP training pattern 3 not supported\n");
2647 *DP |= DP_LINK_TRAIN_PAT_2;
2648 }
2649 break;
2650 }
2651 }
2652}
2653
2654static void intel_dp_enable_port(struct intel_dp *intel_dp)
2655{
2656 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2657 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002658 struct intel_crtc *crtc =
2659 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002660
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002661 /* enable with pattern 1 (as per spec) */
2662 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2663 DP_TRAINING_PATTERN_1);
2664
2665 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2666 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002667
2668 /*
2669 * Magic for VLV/CHV. We _must_ first set up the register
2670 * without actually enabling the port, and then do another
2671 * write to enable the port. Otherwise link training will
2672 * fail when the power sequencer is freshly used for this port.
2673 */
2674 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002675 if (crtc->config->has_audio)
2676 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002677
2678 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2679 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002680}
2681
Daniel Vettere8cb4552012-07-01 13:05:48 +02002682static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002683{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002684 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2685 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002686 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002687 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002688 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002689 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002691 if (WARN_ON(dp_reg & DP_PORT_EN))
2692 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002693
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002694 pps_lock(intel_dp);
2695
Wayne Boyer666a4532015-12-09 12:29:35 -08002696 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002697 vlv_init_panel_power_sequencer(intel_dp);
2698
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002699 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002700
2701 edp_panel_vdd_on(intel_dp);
2702 edp_panel_on(intel_dp);
2703 edp_panel_vdd_off(intel_dp, true);
2704
2705 pps_unlock(intel_dp);
2706
Wayne Boyer666a4532015-12-09 12:29:35 -08002707 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002708 unsigned int lane_mask = 0x0;
2709
2710 if (IS_CHERRYVIEW(dev))
2711 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2712
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002713 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2714 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002715 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002716
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002717 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2718 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002719 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002720
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002721 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002722 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002723 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002724 intel_audio_codec_enable(encoder);
2725 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002726}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002727
Jani Nikulaecff4f32013-09-06 07:38:29 +03002728static void g4x_enable_dp(struct intel_encoder *encoder)
2729{
Jani Nikula828f5c62013-09-05 16:44:45 +03002730 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2731
Jani Nikulaecff4f32013-09-06 07:38:29 +03002732 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002733 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002734}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002735
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002736static void vlv_enable_dp(struct intel_encoder *encoder)
2737{
Jani Nikula828f5c62013-09-05 16:44:45 +03002738 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2739
Daniel Vetter4be73782014-01-17 14:39:48 +01002740 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002741 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002742}
2743
Jani Nikulaecff4f32013-09-06 07:38:29 +03002744static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002746 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002747 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002748
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002749 intel_dp_prepare(encoder);
2750
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002751 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002752 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002753 ironlake_edp_pll_on(intel_dp);
2754}
2755
Ville Syrjälä83b84592014-10-16 21:29:51 +03002756static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2757{
2758 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2759 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2760 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002761 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002762
2763 edp_panel_vdd_off_sync(intel_dp);
2764
2765 /*
2766 * VLV seems to get confused when multiple power seqeuencers
2767 * have the same port selected (even if only one has power/vdd
2768 * enabled). The failure manifests as vlv_wait_port_ready() failing
2769 * CHV on the other hand doesn't seem to mind having the same port
2770 * selected in multiple power seqeuencers, but let's clear the
2771 * port select always when logically disconnecting a power sequencer
2772 * from a port.
2773 */
2774 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2775 pipe_name(pipe), port_name(intel_dig_port->port));
2776 I915_WRITE(pp_on_reg, 0);
2777 POSTING_READ(pp_on_reg);
2778
2779 intel_dp->pps_pipe = INVALID_PIPE;
2780}
2781
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002782static void vlv_steal_power_sequencer(struct drm_device *dev,
2783 enum pipe pipe)
2784{
2785 struct drm_i915_private *dev_priv = dev->dev_private;
2786 struct intel_encoder *encoder;
2787
2788 lockdep_assert_held(&dev_priv->pps_mutex);
2789
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002790 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2791 return;
2792
Jani Nikula19c80542015-12-16 12:48:16 +02002793 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002794 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002795 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002796
2797 if (encoder->type != INTEL_OUTPUT_EDP)
2798 continue;
2799
2800 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002801 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002802
2803 if (intel_dp->pps_pipe != pipe)
2804 continue;
2805
2806 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002807 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002808
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002809 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002810 "stealing pipe %c power sequencer from active eDP port %c\n",
2811 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002812
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002813 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002814 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002815 }
2816}
2817
2818static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2819{
2820 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2821 struct intel_encoder *encoder = &intel_dig_port->base;
2822 struct drm_device *dev = encoder->base.dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002825
2826 lockdep_assert_held(&dev_priv->pps_mutex);
2827
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002828 if (!is_edp(intel_dp))
2829 return;
2830
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002831 if (intel_dp->pps_pipe == crtc->pipe)
2832 return;
2833
2834 /*
2835 * If another power sequencer was being used on this
2836 * port previously make sure to turn off vdd there while
2837 * we still have control of it.
2838 */
2839 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002840 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002841
2842 /*
2843 * We may be stealing the power
2844 * sequencer from another port.
2845 */
2846 vlv_steal_power_sequencer(dev, crtc->pipe);
2847
2848 /* now it's all ours */
2849 intel_dp->pps_pipe = crtc->pipe;
2850
2851 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2852 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2853
2854 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002855 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2856 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002857}
2858
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002859static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2860{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002861 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002862
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002863 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002864}
2865
Jani Nikulaecff4f32013-09-06 07:38:29 +03002866static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002867{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002868 intel_dp_prepare(encoder);
2869
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002870 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002871}
2872
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002873static void chv_pre_enable_dp(struct intel_encoder *encoder)
2874{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002875 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002876
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002877 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002878
2879 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002880 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002881}
2882
Ville Syrjälä9197c882014-04-09 13:29:05 +03002883static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2884{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002885 intel_dp_prepare(encoder);
2886
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002887 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002888}
2889
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002890static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2891{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002892 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002893}
2894
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002895/*
2896 * Fetch AUX CH registers 0x202 - 0x207 which contain
2897 * link status information
2898 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002899bool
Keith Packard93f62da2011-11-01 19:45:03 -07002900intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002901{
Lyude9f085eb2016-04-13 10:58:33 -04002902 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2903 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002904}
2905
Paulo Zanoni11002442014-06-13 18:45:41 -03002906/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002907uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002908intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002909{
Paulo Zanoni30add222012-10-26 19:05:45 -02002910 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302911 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002912 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002913
Vandana Kannan93147262014-11-18 15:45:29 +05302914 if (IS_BROXTON(dev))
2915 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2916 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002917 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302918 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002919 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002920 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302921 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002922 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302923 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002924 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002926 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302927 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002928}
2929
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002930uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002931intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2932{
Paulo Zanoni30add222012-10-26 19:05:45 -02002933 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002934 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002935
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002936 if (INTEL_INFO(dev)->gen >= 9) {
2937 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2939 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2940 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2941 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2943 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302944 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2945 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002946 default:
2947 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2948 }
2949 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002950 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2956 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002958 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002960 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002961 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002962 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302963 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2964 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2965 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2966 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2967 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2968 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002970 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002973 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002974 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2976 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2978 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2979 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002980 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302981 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002982 }
2983 } else {
2984 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2986 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2988 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2990 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002992 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002994 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002995 }
2996}
2997
Daniel Vetter5829975c2015-04-16 11:36:52 +02002998static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003000 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003001 unsigned long demph_reg_value, preemph_reg_value,
3002 uniqtranscale_reg_value;
3003 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003004
3005 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003007 preemph_reg_value = 0x0004000;
3008 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003010 demph_reg_value = 0x2B405555;
3011 uniqtranscale_reg_value = 0x552AB83A;
3012 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003014 demph_reg_value = 0x2B404040;
3015 uniqtranscale_reg_value = 0x5548B83A;
3016 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003018 demph_reg_value = 0x2B245555;
3019 uniqtranscale_reg_value = 0x5560B83A;
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 demph_reg_value = 0x2B405555;
3023 uniqtranscale_reg_value = 0x5598DA3A;
3024 break;
3025 default:
3026 return 0;
3027 }
3028 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 preemph_reg_value = 0x0002000;
3031 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 demph_reg_value = 0x2B404040;
3034 uniqtranscale_reg_value = 0x5552B83A;
3035 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 demph_reg_value = 0x2B404848;
3038 uniqtranscale_reg_value = 0x5580B83A;
3039 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 demph_reg_value = 0x2B404040;
3042 uniqtranscale_reg_value = 0x55ADDA3A;
3043 break;
3044 default:
3045 return 0;
3046 }
3047 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303048 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003049 preemph_reg_value = 0x0000000;
3050 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003052 demph_reg_value = 0x2B305555;
3053 uniqtranscale_reg_value = 0x5570B83A;
3054 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003056 demph_reg_value = 0x2B2B4040;
3057 uniqtranscale_reg_value = 0x55ADDA3A;
3058 break;
3059 default:
3060 return 0;
3061 }
3062 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003064 preemph_reg_value = 0x0006000;
3065 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003067 demph_reg_value = 0x1B405555;
3068 uniqtranscale_reg_value = 0x55ADDA3A;
3069 break;
3070 default:
3071 return 0;
3072 }
3073 break;
3074 default:
3075 return 0;
3076 }
3077
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003078 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3079 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003080
3081 return 0;
3082}
3083
Daniel Vetter5829975c2015-04-16 11:36:52 +02003084static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003086 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3087 u32 deemph_reg_value, margin_reg_value;
3088 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003089 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090
3091 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003093 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003095 deemph_reg_value = 128;
3096 margin_reg_value = 52;
3097 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003099 deemph_reg_value = 128;
3100 margin_reg_value = 77;
3101 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303102 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003103 deemph_reg_value = 128;
3104 margin_reg_value = 102;
3105 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003107 deemph_reg_value = 128;
3108 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003109 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003110 break;
3111 default:
3112 return 0;
3113 }
3114 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003116 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118 deemph_reg_value = 85;
3119 margin_reg_value = 78;
3120 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003122 deemph_reg_value = 85;
3123 margin_reg_value = 116;
3124 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003126 deemph_reg_value = 85;
3127 margin_reg_value = 154;
3128 break;
3129 default:
3130 return 0;
3131 }
3132 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003136 deemph_reg_value = 64;
3137 margin_reg_value = 104;
3138 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140 deemph_reg_value = 64;
3141 margin_reg_value = 154;
3142 break;
3143 default:
3144 return 0;
3145 }
3146 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003150 deemph_reg_value = 43;
3151 margin_reg_value = 154;
3152 break;
3153 default:
3154 return 0;
3155 }
3156 break;
3157 default:
3158 return 0;
3159 }
3160
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003161 chv_set_phy_signal_level(encoder, deemph_reg_value,
3162 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003163
3164 return 0;
3165}
3166
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003167static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003168gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003170 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003171
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003172 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003174 default:
3175 signal_levels |= DP_VOLTAGE_0_4;
3176 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178 signal_levels |= DP_VOLTAGE_0_6;
3179 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181 signal_levels |= DP_VOLTAGE_0_8;
3182 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184 signal_levels |= DP_VOLTAGE_1_2;
3185 break;
3186 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003187 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003189 default:
3190 signal_levels |= DP_PRE_EMPHASIS_0;
3191 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303192 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003193 signal_levels |= DP_PRE_EMPHASIS_3_5;
3194 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196 signal_levels |= DP_PRE_EMPHASIS_6;
3197 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303198 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199 signal_levels |= DP_PRE_EMPHASIS_9_5;
3200 break;
3201 }
3202 return signal_levels;
3203}
3204
Zhenyu Wange3421a12010-04-08 09:43:27 +08003205/* Gen6's DP voltage swing and pre-emphasis control */
3206static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003207gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003208{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003209 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3210 DP_TRAIN_PRE_EMPHASIS_MASK);
3211 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003214 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003216 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003219 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303220 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003222 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003225 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003226 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003227 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3228 "0x%x\n", signal_levels);
3229 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003230 }
3231}
3232
Keith Packard1a2eb462011-11-16 16:26:07 -08003233/* Gen7's DP voltage swing and pre-emphasis control */
3234static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003235gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003236{
3237 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3238 DP_TRAIN_PRE_EMPHASIS_MASK);
3239 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003241 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003243 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003245 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3246
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003248 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003250 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3251
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003253 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003255 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3256
3257 default:
3258 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3259 "0x%x\n", signal_levels);
3260 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3261 }
3262}
3263
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003264void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003265intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003266{
3267 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003268 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003269 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003270 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003271 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003272 uint8_t train_set = intel_dp->train_set[0];
3273
David Weinehallf8896f52015-06-25 11:11:03 +03003274 if (HAS_DDI(dev)) {
3275 signal_levels = ddi_signal_levels(intel_dp);
3276
3277 if (IS_BROXTON(dev))
3278 signal_levels = 0;
3279 else
3280 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003281 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003282 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003283 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003284 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003285 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003286 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003287 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003288 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003289 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003290 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3291 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003292 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003293 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3294 }
3295
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303296 if (mask)
3297 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3298
3299 DRM_DEBUG_KMS("Using vswing level %d\n",
3300 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3301 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3302 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3303 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003304
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003305 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003306
3307 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3308 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003309}
3310
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003311void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003312intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3313 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003315 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003316 struct drm_i915_private *dev_priv =
3317 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003319 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003320
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003321 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003322 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003323}
3324
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003325void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003326{
3327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3328 struct drm_device *dev = intel_dig_port->base.base.dev;
3329 struct drm_i915_private *dev_priv = dev->dev_private;
3330 enum port port = intel_dig_port->port;
3331 uint32_t val;
3332
3333 if (!HAS_DDI(dev))
3334 return;
3335
3336 val = I915_READ(DP_TP_CTL(port));
3337 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3338 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3339 I915_WRITE(DP_TP_CTL(port), val);
3340
3341 /*
3342 * On PORT_A we can have only eDP in SST mode. There the only reason
3343 * we need to set idle transmission mode is to work around a HW issue
3344 * where we enable the pipe while not in idle link-training mode.
3345 * In this case there is requirement to wait for a minimum number of
3346 * idle patterns to be sent.
3347 */
3348 if (port == PORT_A)
3349 return;
3350
3351 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3352 1))
3353 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3354}
3355
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003356static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003357intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003359 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003360 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003361 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003362 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003363 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003364 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003366 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003367 return;
3368
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003369 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003370 return;
3371
Zhao Yakui28c97732009-10-09 11:39:41 +08003372 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003373
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003374 if ((IS_GEN7(dev) && port == PORT_A) ||
3375 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003376 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003377 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003378 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003379 if (IS_CHERRYVIEW(dev))
3380 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3381 else
3382 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003383 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003384 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003385 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003386 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003387
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003388 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3389 I915_WRITE(intel_dp->output_reg, DP);
3390 POSTING_READ(intel_dp->output_reg);
3391
3392 /*
3393 * HW workaround for IBX, we need to move the port
3394 * to transcoder A after disabling it to allow the
3395 * matching HDMI port to be enabled on transcoder A.
3396 */
3397 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003398 /*
3399 * We get CPU/PCH FIFO underruns on the other pipe when
3400 * doing the workaround. Sweep them under the rug.
3401 */
3402 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3403 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3404
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003405 /* always enable with pattern 1 (as per spec) */
3406 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3407 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3408 I915_WRITE(intel_dp->output_reg, DP);
3409 POSTING_READ(intel_dp->output_reg);
3410
3411 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003412 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003413 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003414
3415 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3416 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3417 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003418 }
3419
Keith Packardf01eca22011-09-28 16:48:10 -07003420 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003421
3422 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003423}
3424
Keith Packard26d61aa2011-07-25 20:01:09 -07003425static bool
3426intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003427{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003428 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3429 struct drm_device *dev = dig_port->base.base.dev;
3430 struct drm_i915_private *dev_priv = dev->dev_private;
3431
Lyude9f085eb2016-04-13 10:58:33 -04003432 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3433 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003434 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003435
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003436 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003437
Adam Jacksonedb39242012-09-18 10:58:49 -04003438 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3439 return false; /* DPCD not present */
3440
Lyude9f085eb2016-04-13 10:58:33 -04003441 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3442 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303443 return false;
3444
3445 /*
3446 * Sink count can change between short pulse hpd hence
3447 * a member variable in intel_dp will track any changes
3448 * between short pulse interrupts.
3449 */
3450 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3451
3452 /*
3453 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3454 * a dongle is present but no display. Unless we require to know
3455 * if a dongle is present or not, we don't need to update
3456 * downstream port information. So, an early return here saves
3457 * time from performing other operations which are not required.
3458 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303459 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303460 return false;
3461
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003462 /* Check if the panel supports PSR */
3463 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003464 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003465 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3466 intel_dp->psr_dpcd,
3467 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003468 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3469 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003470 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003471 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303472
3473 if (INTEL_INFO(dev)->gen >= 9 &&
3474 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3475 uint8_t frame_sync_cap;
3476
3477 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003478 drm_dp_dpcd_read(&intel_dp->aux,
3479 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3480 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303481 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3482 /* PSR2 needs frame sync as well */
3483 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3484 DRM_DEBUG_KMS("PSR2 %s on sink",
3485 dev_priv->psr.psr2_support ? "supported" : "not supported");
3486 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003487
3488 /* Read the eDP Display control capabilities registers */
3489 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3490 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003491 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003492 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3493 sizeof(intel_dp->edp_dpcd)))
3494 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3495 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003496 }
3497
Jani Nikulabc5133d2015-09-03 11:16:07 +03003498 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003499 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003500 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003501
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303502 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003503 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003504 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003505 int i;
3506
Lyude9f085eb2016-04-13 10:58:33 -04003507 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3508 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003509
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003510 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3511 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003512
3513 if (val == 0)
3514 break;
3515
Sonika Jindalaf77b972015-05-07 13:59:28 +05303516 /* Value read is in kHz while drm clock is saved in deca-kHz */
3517 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003518 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003519 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303520 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003521
3522 intel_dp_print_rates(intel_dp);
3523
Adam Jacksonedb39242012-09-18 10:58:49 -04003524 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3525 DP_DWN_STRM_PORT_PRESENT))
3526 return true; /* native DP sink */
3527
3528 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3529 return true; /* no per-port downstream info */
3530
Lyude9f085eb2016-04-13 10:58:33 -04003531 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3532 intel_dp->downstream_ports,
3533 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003534 return false; /* downstream port status fetch failed */
3535
3536 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003537}
3538
Adam Jackson0d198322012-05-14 16:05:47 -04003539static void
3540intel_dp_probe_oui(struct intel_dp *intel_dp)
3541{
3542 u8 buf[3];
3543
3544 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3545 return;
3546
Lyude9f085eb2016-04-13 10:58:33 -04003547 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003548 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3549 buf[0], buf[1], buf[2]);
3550
Lyude9f085eb2016-04-13 10:58:33 -04003551 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003552 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3553 buf[0], buf[1], buf[2]);
3554}
3555
Dave Airlie0e32b392014-05-02 14:02:48 +10003556static bool
3557intel_dp_probe_mst(struct intel_dp *intel_dp)
3558{
3559 u8 buf[1];
3560
Nathan Schulte7cc96132016-03-15 10:14:05 -05003561 if (!i915.enable_dp_mst)
3562 return false;
3563
Dave Airlie0e32b392014-05-02 14:02:48 +10003564 if (!intel_dp->can_mst)
3565 return false;
3566
3567 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3568 return false;
3569
Lyude9f085eb2016-04-13 10:58:33 -04003570 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003571 if (buf[0] & DP_MST_CAP) {
3572 DRM_DEBUG_KMS("Sink is MST capable\n");
3573 intel_dp->is_mst = true;
3574 } else {
3575 DRM_DEBUG_KMS("Sink is not MST capable\n");
3576 intel_dp->is_mst = false;
3577 }
3578 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003579
3580 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3581 return intel_dp->is_mst;
3582}
3583
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003584static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003585{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003586 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003587 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003588 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003589 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003590 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003591 int count = 0;
3592 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003593
3594 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003595 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003596 ret = -EIO;
3597 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003598 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003599
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003600 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003601 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003602 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003603 ret = -EIO;
3604 goto out;
3605 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003606
Rodrigo Vivic6297842015-11-05 10:50:20 -08003607 do {
3608 intel_wait_for_vblank(dev, intel_crtc->pipe);
3609
3610 if (drm_dp_dpcd_readb(&intel_dp->aux,
3611 DP_TEST_SINK_MISC, &buf) < 0) {
3612 ret = -EIO;
3613 goto out;
3614 }
3615 count = buf & DP_TEST_COUNT_MASK;
3616 } while (--attempts && count);
3617
3618 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003619 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003620 ret = -ETIMEDOUT;
3621 }
3622
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003623 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003624 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003625 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003626}
3627
3628static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3629{
3630 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003631 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003632 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3633 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003634 int ret;
3635
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003636 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3637 return -EIO;
3638
3639 if (!(buf & DP_TEST_CRC_SUPPORTED))
3640 return -ENOTTY;
3641
3642 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3643 return -EIO;
3644
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003645 if (buf & DP_TEST_SINK_START) {
3646 ret = intel_dp_sink_crc_stop(intel_dp);
3647 if (ret)
3648 return ret;
3649 }
3650
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003651 hsw_disable_ips(intel_crtc);
3652
3653 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3654 buf | DP_TEST_SINK_START) < 0) {
3655 hsw_enable_ips(intel_crtc);
3656 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003657 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003658
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003659 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003660 return 0;
3661}
3662
3663int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3664{
3665 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3666 struct drm_device *dev = dig_port->base.base.dev;
3667 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3668 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003669 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003670 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003671
3672 ret = intel_dp_sink_crc_start(intel_dp);
3673 if (ret)
3674 return ret;
3675
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003676 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003677 intel_wait_for_vblank(dev, intel_crtc->pipe);
3678
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003679 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003680 DP_TEST_SINK_MISC, &buf) < 0) {
3681 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003682 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003683 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003684 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003685
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003686 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003687
3688 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003689 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3690 ret = -ETIMEDOUT;
3691 goto stop;
3692 }
3693
3694 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3695 ret = -EIO;
3696 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003697 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003698
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003699stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003700 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003701 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003702}
3703
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003704static bool
3705intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3706{
Lyude9f085eb2016-04-13 10:58:33 -04003707 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003708 DP_DEVICE_SERVICE_IRQ_VECTOR,
3709 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003710}
3711
Dave Airlie0e32b392014-05-02 14:02:48 +10003712static bool
3713intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3714{
3715 int ret;
3716
Lyude9f085eb2016-04-13 10:58:33 -04003717 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003718 DP_SINK_COUNT_ESI,
3719 sink_irq_vector, 14);
3720 if (ret != 14)
3721 return false;
3722
3723 return true;
3724}
3725
Todd Previtec5d5ab72015-04-15 08:38:38 -07003726static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003727{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003728 uint8_t test_result = DP_TEST_ACK;
3729 return test_result;
3730}
3731
3732static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3733{
3734 uint8_t test_result = DP_TEST_NAK;
3735 return test_result;
3736}
3737
3738static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3739{
3740 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003741 struct intel_connector *intel_connector = intel_dp->attached_connector;
3742 struct drm_connector *connector = &intel_connector->base;
3743
3744 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003745 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003746 intel_dp->aux.i2c_defer_count > 6) {
3747 /* Check EDID read for NACKs, DEFERs and corruption
3748 * (DP CTS 1.2 Core r1.1)
3749 * 4.2.2.4 : Failed EDID read, I2C_NAK
3750 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3751 * 4.2.2.6 : EDID corruption detected
3752 * Use failsafe mode for all cases
3753 */
3754 if (intel_dp->aux.i2c_nack_count > 0 ||
3755 intel_dp->aux.i2c_defer_count > 0)
3756 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3757 intel_dp->aux.i2c_nack_count,
3758 intel_dp->aux.i2c_defer_count);
3759 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3760 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303761 struct edid *block = intel_connector->detect_edid;
3762
3763 /* We have to write the checksum
3764 * of the last block read
3765 */
3766 block += intel_connector->detect_edid->extensions;
3767
Todd Previte559be302015-05-04 07:48:20 -07003768 if (!drm_dp_dpcd_write(&intel_dp->aux,
3769 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303770 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003771 1))
Todd Previte559be302015-05-04 07:48:20 -07003772 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3773
3774 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3775 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3776 }
3777
3778 /* Set test active flag here so userspace doesn't interrupt things */
3779 intel_dp->compliance_test_active = 1;
3780
Todd Previtec5d5ab72015-04-15 08:38:38 -07003781 return test_result;
3782}
3783
3784static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3785{
3786 uint8_t test_result = DP_TEST_NAK;
3787 return test_result;
3788}
3789
3790static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3791{
3792 uint8_t response = DP_TEST_NAK;
3793 uint8_t rxdata = 0;
3794 int status = 0;
3795
Todd Previtec5d5ab72015-04-15 08:38:38 -07003796 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3797 if (status <= 0) {
3798 DRM_DEBUG_KMS("Could not read test request from sink\n");
3799 goto update_status;
3800 }
3801
3802 switch (rxdata) {
3803 case DP_TEST_LINK_TRAINING:
3804 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3805 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3806 response = intel_dp_autotest_link_training(intel_dp);
3807 break;
3808 case DP_TEST_LINK_VIDEO_PATTERN:
3809 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3810 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3811 response = intel_dp_autotest_video_pattern(intel_dp);
3812 break;
3813 case DP_TEST_LINK_EDID_READ:
3814 DRM_DEBUG_KMS("EDID test requested\n");
3815 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3816 response = intel_dp_autotest_edid(intel_dp);
3817 break;
3818 case DP_TEST_LINK_PHY_TEST_PATTERN:
3819 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3820 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3821 response = intel_dp_autotest_phy_pattern(intel_dp);
3822 break;
3823 default:
3824 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3825 break;
3826 }
3827
3828update_status:
3829 status = drm_dp_dpcd_write(&intel_dp->aux,
3830 DP_TEST_RESPONSE,
3831 &response, 1);
3832 if (status <= 0)
3833 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003834}
3835
Dave Airlie0e32b392014-05-02 14:02:48 +10003836static int
3837intel_dp_check_mst_status(struct intel_dp *intel_dp)
3838{
3839 bool bret;
3840
3841 if (intel_dp->is_mst) {
3842 u8 esi[16] = { 0 };
3843 int ret = 0;
3844 int retry;
3845 bool handled;
3846 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3847go_again:
3848 if (bret == true) {
3849
3850 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003851 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003852 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003853 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3854 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003855 intel_dp_stop_link_train(intel_dp);
3856 }
3857
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003858 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003859 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3860
3861 if (handled) {
3862 for (retry = 0; retry < 3; retry++) {
3863 int wret;
3864 wret = drm_dp_dpcd_write(&intel_dp->aux,
3865 DP_SINK_COUNT_ESI+1,
3866 &esi[1], 3);
3867 if (wret == 3) {
3868 break;
3869 }
3870 }
3871
3872 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3873 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003874 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003875 goto go_again;
3876 }
3877 } else
3878 ret = 0;
3879
3880 return ret;
3881 } else {
3882 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3883 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3884 intel_dp->is_mst = false;
3885 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3886 /* send a hotplug event */
3887 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3888 }
3889 }
3890 return -EINVAL;
3891}
3892
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303893static void
3894intel_dp_check_link_status(struct intel_dp *intel_dp)
3895{
3896 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3897 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3898 u8 link_status[DP_LINK_STATUS_SIZE];
3899
3900 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3901
3902 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3903 DRM_ERROR("Failed to get link status\n");
3904 return;
3905 }
3906
3907 if (!intel_encoder->base.crtc)
3908 return;
3909
3910 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3911 return;
3912
3913 /* if link training is requested we should perform it always */
3914 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3915 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3916 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3917 intel_encoder->base.name);
3918 intel_dp_start_link_train(intel_dp);
3919 intel_dp_stop_link_train(intel_dp);
3920 }
3921}
3922
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003923/*
3924 * According to DP spec
3925 * 5.1.2:
3926 * 1. Read DPCD
3927 * 2. Configure link according to Receiver Capabilities
3928 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3929 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303930 *
3931 * intel_dp_short_pulse - handles short pulse interrupts
3932 * when full detection is not required.
3933 * Returns %true if short pulse is handled and full detection
3934 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003935 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303936static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303937intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003938{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003939 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003940 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303941 u8 old_sink_count = intel_dp->sink_count;
3942 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003943
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303944 /*
3945 * Clearing compliance test variables to allow capturing
3946 * of values for next automated test request.
3947 */
3948 intel_dp->compliance_test_active = 0;
3949 intel_dp->compliance_test_type = 0;
3950 intel_dp->compliance_test_data = 0;
3951
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303952 /*
3953 * Now read the DPCD to see if it's actually running
3954 * If the current value of sink count doesn't match with
3955 * the value that was stored earlier or dpcd read failed
3956 * we need to do full detection
3957 */
3958 ret = intel_dp_get_dpcd(intel_dp);
3959
3960 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3961 /* No need to proceed if we are going to do full detect */
3962 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003963 }
3964
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003965 /* Try to read the source of the interrupt */
3966 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3967 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3968 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003969 drm_dp_dpcd_writeb(&intel_dp->aux,
3970 DP_DEVICE_SERVICE_IRQ_VECTOR,
3971 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003972
3973 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003974 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003975 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3976 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3977 }
3978
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303979 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3980 intel_dp_check_link_status(intel_dp);
3981 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303982
3983 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003984}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003985
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003986/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003987static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003988intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003989{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003990 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003991 uint8_t type;
3992
3993 if (!intel_dp_get_dpcd(intel_dp))
3994 return connector_status_disconnected;
3995
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303996 if (is_edp(intel_dp))
3997 return connector_status_connected;
3998
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003999 /* if there's no downstream port, we're done */
4000 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004001 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004002
4003 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004004 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4005 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004006
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304007 return intel_dp->sink_count ?
4008 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004009 }
4010
4011 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004012 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004013 return connector_status_connected;
4014
4015 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004016 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4017 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4018 if (type == DP_DS_PORT_TYPE_VGA ||
4019 type == DP_DS_PORT_TYPE_NON_EDID)
4020 return connector_status_unknown;
4021 } else {
4022 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4023 DP_DWN_STRM_PORT_TYPE_MASK;
4024 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4025 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4026 return connector_status_unknown;
4027 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004028
4029 /* Anything else is out of spec, warn and ignore */
4030 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004031 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004032}
4033
4034static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004035edp_detect(struct intel_dp *intel_dp)
4036{
4037 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4038 enum drm_connector_status status;
4039
4040 status = intel_panel_detect(dev);
4041 if (status == connector_status_unknown)
4042 status = connector_status_connected;
4043
4044 return status;
4045}
4046
Jani Nikulab93433c2015-08-20 10:47:36 +03004047static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4048 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004049{
Jani Nikulab93433c2015-08-20 10:47:36 +03004050 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004051
Jani Nikula0df53b72015-08-20 10:47:40 +03004052 switch (port->port) {
4053 case PORT_A:
4054 return true;
4055 case PORT_B:
4056 bit = SDE_PORTB_HOTPLUG;
4057 break;
4058 case PORT_C:
4059 bit = SDE_PORTC_HOTPLUG;
4060 break;
4061 case PORT_D:
4062 bit = SDE_PORTD_HOTPLUG;
4063 break;
4064 default:
4065 MISSING_CASE(port->port);
4066 return false;
4067 }
4068
4069 return I915_READ(SDEISR) & bit;
4070}
4071
4072static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4073 struct intel_digital_port *port)
4074{
4075 u32 bit;
4076
4077 switch (port->port) {
4078 case PORT_A:
4079 return true;
4080 case PORT_B:
4081 bit = SDE_PORTB_HOTPLUG_CPT;
4082 break;
4083 case PORT_C:
4084 bit = SDE_PORTC_HOTPLUG_CPT;
4085 break;
4086 case PORT_D:
4087 bit = SDE_PORTD_HOTPLUG_CPT;
4088 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004089 case PORT_E:
4090 bit = SDE_PORTE_HOTPLUG_SPT;
4091 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004092 default:
4093 MISSING_CASE(port->port);
4094 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004095 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004096
Jani Nikulab93433c2015-08-20 10:47:36 +03004097 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004098}
4099
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004100static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004101 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004102{
Jani Nikula9642c812015-08-20 10:47:41 +03004103 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004104
Jani Nikula9642c812015-08-20 10:47:41 +03004105 switch (port->port) {
4106 case PORT_B:
4107 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4108 break;
4109 case PORT_C:
4110 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4111 break;
4112 case PORT_D:
4113 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4114 break;
4115 default:
4116 MISSING_CASE(port->port);
4117 return false;
4118 }
4119
4120 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4121}
4122
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004123static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4124 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004125{
4126 u32 bit;
4127
4128 switch (port->port) {
4129 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004130 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004131 break;
4132 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004133 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004134 break;
4135 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004136 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004137 break;
4138 default:
4139 MISSING_CASE(port->port);
4140 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004141 }
4142
Jani Nikula1d245982015-08-20 10:47:37 +03004143 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004144}
4145
Jani Nikulae464bfd2015-08-20 10:47:42 +03004146static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304147 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004148{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304149 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4150 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004151 u32 bit;
4152
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304153 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4154 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004155 case PORT_A:
4156 bit = BXT_DE_PORT_HP_DDIA;
4157 break;
4158 case PORT_B:
4159 bit = BXT_DE_PORT_HP_DDIB;
4160 break;
4161 case PORT_C:
4162 bit = BXT_DE_PORT_HP_DDIC;
4163 break;
4164 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304165 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004166 return false;
4167 }
4168
4169 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4170}
4171
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004172/*
4173 * intel_digital_port_connected - is the specified port connected?
4174 * @dev_priv: i915 private structure
4175 * @port: the port to test
4176 *
4177 * Return %true if @port is connected, %false otherwise.
4178 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304179bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004180 struct intel_digital_port *port)
4181{
Jani Nikula0df53b72015-08-20 10:47:40 +03004182 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004183 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004184 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004185 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004186 else if (IS_BROXTON(dev_priv))
4187 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004188 else if (IS_GM45(dev_priv))
4189 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004190 else
4191 return g4x_digital_port_connected(dev_priv, port);
4192}
4193
Keith Packard8c241fe2011-09-28 16:38:44 -07004194static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004195intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004196{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004197 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004198
Jani Nikula9cd300e2012-10-19 14:51:52 +03004199 /* use cached edid if we have one */
4200 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004201 /* invalid edid */
4202 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004203 return NULL;
4204
Jani Nikula55e9ede2013-10-01 10:38:54 +03004205 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004206 } else
4207 return drm_get_edid(&intel_connector->base,
4208 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004209}
4210
Chris Wilsonbeb60602014-09-02 20:04:00 +01004211static void
4212intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004213{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004214 struct intel_connector *intel_connector = intel_dp->attached_connector;
4215 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004216
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304217 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004218 edid = intel_dp_get_edid(intel_dp);
4219 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004220
Chris Wilsonbeb60602014-09-02 20:04:00 +01004221 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4222 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4223 else
4224 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4225}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004226
Chris Wilsonbeb60602014-09-02 20:04:00 +01004227static void
4228intel_dp_unset_edid(struct intel_dp *intel_dp)
4229{
4230 struct intel_connector *intel_connector = intel_dp->attached_connector;
4231
4232 kfree(intel_connector->detect_edid);
4233 intel_connector->detect_edid = NULL;
4234
4235 intel_dp->has_audio = false;
4236}
4237
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304238static void
4239intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004240{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304241 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004242 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004243 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4244 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004245 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004246 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004247 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004248 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004249 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004250
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004251 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4252 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004253
Chris Wilsond410b562014-09-02 20:03:59 +01004254 /* Can't disconnect eDP, but you can close the lid... */
4255 if (is_edp(intel_dp))
4256 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004257 else if (intel_digital_port_connected(to_i915(dev),
4258 dp_to_dig_port(intel_dp)))
4259 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004260 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004261 status = connector_status_disconnected;
4262
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304263 if (status != connector_status_connected) {
4264 intel_dp->compliance_test_active = 0;
4265 intel_dp->compliance_test_type = 0;
4266 intel_dp->compliance_test_data = 0;
4267
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004268 if (intel_dp->is_mst) {
4269 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4270 intel_dp->is_mst,
4271 intel_dp->mst_mgr.mst_state);
4272 intel_dp->is_mst = false;
4273 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4274 intel_dp->is_mst);
4275 }
4276
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004277 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304278 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004279
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304280 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4281 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4282
Adam Jackson0d198322012-05-14 16:05:47 -04004283 intel_dp_probe_oui(intel_dp);
4284
Dave Airlie0e32b392014-05-02 14:02:48 +10004285 ret = intel_dp_probe_mst(intel_dp);
4286 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304287 /*
4288 * If we are in MST mode then this connector
4289 * won't appear connected or have anything
4290 * with EDID on it
4291 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004292 status = connector_status_disconnected;
4293 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304294 } else if (connector->status == connector_status_connected) {
4295 /*
4296 * If display was connected already and is still connected
4297 * check links status, there has been known issues of
4298 * link loss triggerring long pulse!!!!
4299 */
4300 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4301 intel_dp_check_link_status(intel_dp);
4302 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4303 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004304 }
4305
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304306 /*
4307 * Clearing NACK and defer counts to get their exact values
4308 * while reading EDID which are required by Compliance tests
4309 * 4.2.2.4 and 4.2.2.5
4310 */
4311 intel_dp->aux.i2c_nack_count = 0;
4312 intel_dp->aux.i2c_defer_count = 0;
4313
Chris Wilsonbeb60602014-09-02 20:04:00 +01004314 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004315
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004316 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304317 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004318
Todd Previte09b1eb12015-04-20 15:27:34 -07004319 /* Try to read the source of the interrupt */
4320 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4321 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4322 /* Clear interrupt source */
4323 drm_dp_dpcd_writeb(&intel_dp->aux,
4324 DP_DEVICE_SERVICE_IRQ_VECTOR,
4325 sink_irq_vector);
4326
4327 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4328 intel_dp_handle_test_request(intel_dp);
4329 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4330 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4331 }
4332
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004333out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004334 if ((status != connector_status_connected) &&
4335 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304336 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304337
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004338 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304339 return;
4340}
4341
4342static enum drm_connector_status
4343intel_dp_detect(struct drm_connector *connector, bool force)
4344{
4345 struct intel_dp *intel_dp = intel_attached_dp(connector);
4346 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4347 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4348 struct intel_connector *intel_connector = to_intel_connector(connector);
4349
4350 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4351 connector->base.id, connector->name);
4352
4353 if (intel_dp->is_mst) {
4354 /* MST devices are disconnected from a monitor POV */
4355 intel_dp_unset_edid(intel_dp);
4356 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4357 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4358 return connector_status_disconnected;
4359 }
4360
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304361 /* If full detect is not performed yet, do a full detect */
4362 if (!intel_dp->detect_done)
4363 intel_dp_long_pulse(intel_dp->attached_connector);
4364
4365 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304366
4367 if (intel_connector->detect_edid)
4368 return connector_status_connected;
4369 else
4370 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004371}
4372
Chris Wilsonbeb60602014-09-02 20:04:00 +01004373static void
4374intel_dp_force(struct drm_connector *connector)
4375{
4376 struct intel_dp *intel_dp = intel_attached_dp(connector);
4377 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004378 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004379 enum intel_display_power_domain power_domain;
4380
4381 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4382 connector->base.id, connector->name);
4383 intel_dp_unset_edid(intel_dp);
4384
4385 if (connector->status != connector_status_connected)
4386 return;
4387
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004388 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4389 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004390
4391 intel_dp_set_edid(intel_dp);
4392
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004393 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004394
4395 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4396 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4397}
4398
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004399static int intel_dp_get_modes(struct drm_connector *connector)
4400{
Jani Nikuladd06f902012-10-19 14:51:50 +03004401 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004402 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004403
Chris Wilsonbeb60602014-09-02 20:04:00 +01004404 edid = intel_connector->detect_edid;
4405 if (edid) {
4406 int ret = intel_connector_update_modes(connector, edid);
4407 if (ret)
4408 return ret;
4409 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004410
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004411 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004412 if (is_edp(intel_attached_dp(connector)) &&
4413 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004414 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004415
4416 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004417 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004418 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004419 drm_mode_probed_add(connector, mode);
4420 return 1;
4421 }
4422 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004423
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004424 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004425}
4426
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004427static bool
4428intel_dp_detect_audio(struct drm_connector *connector)
4429{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004430 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004431 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432
Chris Wilsonbeb60602014-09-02 20:04:00 +01004433 edid = to_intel_connector(connector)->detect_edid;
4434 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004435 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004436
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004437 return has_audio;
4438}
4439
Chris Wilsonf6849602010-09-19 09:29:33 +01004440static int
4441intel_dp_set_property(struct drm_connector *connector,
4442 struct drm_property *property,
4443 uint64_t val)
4444{
Chris Wilsone953fd72011-02-21 22:23:52 +00004445 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004446 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004447 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4448 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004449 int ret;
4450
Rob Clark662595d2012-10-11 20:36:04 -05004451 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004452 if (ret)
4453 return ret;
4454
Chris Wilson3f43c482011-05-12 22:17:24 +01004455 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004456 int i = val;
4457 bool has_audio;
4458
4459 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004460 return 0;
4461
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004462 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004463
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004464 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004465 has_audio = intel_dp_detect_audio(connector);
4466 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004467 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004468
4469 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004470 return 0;
4471
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004472 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004473 goto done;
4474 }
4475
Chris Wilsone953fd72011-02-21 22:23:52 +00004476 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004477 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004478 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004479
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004480 switch (val) {
4481 case INTEL_BROADCAST_RGB_AUTO:
4482 intel_dp->color_range_auto = true;
4483 break;
4484 case INTEL_BROADCAST_RGB_FULL:
4485 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004486 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004487 break;
4488 case INTEL_BROADCAST_RGB_LIMITED:
4489 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004490 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004491 break;
4492 default:
4493 return -EINVAL;
4494 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004495
4496 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004497 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004498 return 0;
4499
Chris Wilsone953fd72011-02-21 22:23:52 +00004500 goto done;
4501 }
4502
Yuly Novikov53b41832012-10-26 12:04:00 +03004503 if (is_edp(intel_dp) &&
4504 property == connector->dev->mode_config.scaling_mode_property) {
4505 if (val == DRM_MODE_SCALE_NONE) {
4506 DRM_DEBUG_KMS("no scaling not supported\n");
4507 return -EINVAL;
4508 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004509 if (HAS_GMCH_DISPLAY(dev_priv) &&
4510 val == DRM_MODE_SCALE_CENTER) {
4511 DRM_DEBUG_KMS("centering not supported\n");
4512 return -EINVAL;
4513 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004514
4515 if (intel_connector->panel.fitting_mode == val) {
4516 /* the eDP scaling property is not changed */
4517 return 0;
4518 }
4519 intel_connector->panel.fitting_mode = val;
4520
4521 goto done;
4522 }
4523
Chris Wilsonf6849602010-09-19 09:29:33 +01004524 return -EINVAL;
4525
4526done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004527 if (intel_encoder->base.crtc)
4528 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004529
4530 return 0;
4531}
4532
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004533static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004534intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004535{
Jani Nikula1d508702012-10-19 14:51:49 +03004536 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004537
Chris Wilson10e972d2014-09-04 21:43:45 +01004538 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004539
Jani Nikula9cd300e2012-10-19 14:51:52 +03004540 if (!IS_ERR_OR_NULL(intel_connector->edid))
4541 kfree(intel_connector->edid);
4542
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004543 /* Can't call is_edp() since the encoder may have been destroyed
4544 * already. */
4545 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004546 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004547
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004548 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004549 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004550}
4551
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004552void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004553{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004554 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4555 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004556
Dave Airlie0e32b392014-05-02 14:02:48 +10004557 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004558 if (is_edp(intel_dp)) {
4559 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004560 /*
4561 * vdd might still be enabled do to the delayed vdd off.
4562 * Make sure vdd is actually turned off here.
4563 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004564 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004565 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004566 pps_unlock(intel_dp);
4567
Clint Taylor01527b32014-07-07 13:01:46 -07004568 if (intel_dp->edp_notifier.notifier_call) {
4569 unregister_reboot_notifier(&intel_dp->edp_notifier);
4570 intel_dp->edp_notifier.notifier_call = NULL;
4571 }
Keith Packardbd943152011-09-18 23:09:52 -07004572 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004573 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004574 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004575}
4576
Imre Deakbf93ba62016-04-18 10:04:21 +03004577void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004578{
4579 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4580
4581 if (!is_edp(intel_dp))
4582 return;
4583
Ville Syrjälä951468f2014-09-04 14:55:31 +03004584 /*
4585 * vdd might still be enabled do to the delayed vdd off.
4586 * Make sure vdd is actually turned off here.
4587 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004588 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004589 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004590 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004591 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004592}
4593
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004594static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4595{
4596 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4597 struct drm_device *dev = intel_dig_port->base.base.dev;
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599 enum intel_display_power_domain power_domain;
4600
4601 lockdep_assert_held(&dev_priv->pps_mutex);
4602
4603 if (!edp_have_panel_vdd(intel_dp))
4604 return;
4605
4606 /*
4607 * The VDD bit needs a power domain reference, so if the bit is
4608 * already enabled when we boot or resume, grab this reference and
4609 * schedule a vdd off, so we don't hold on to the reference
4610 * indefinitely.
4611 */
4612 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004613 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004614 intel_display_power_get(dev_priv, power_domain);
4615
4616 edp_panel_vdd_schedule_off(intel_dp);
4617}
4618
Imre Deakbf93ba62016-04-18 10:04:21 +03004619void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004620{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004621 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4622 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4623
4624 if (!HAS_DDI(dev_priv))
4625 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004626
4627 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4628 return;
4629
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004630 pps_lock(intel_dp);
4631
4632 /*
4633 * Read out the current power sequencer assignment,
4634 * in case the BIOS did something with it.
4635 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004636 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004637 vlv_initial_power_sequencer_setup(intel_dp);
4638
4639 intel_edp_panel_vdd_sanitize(intel_dp);
4640
4641 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004642}
4643
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004644static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004645 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004646 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004647 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004648 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004649 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004650 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004651 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004652 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004653 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004654};
4655
4656static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4657 .get_modes = intel_dp_get_modes,
4658 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004659};
4660
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004661static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004662 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004663 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004664};
4665
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004666enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004667intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4668{
4669 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004670 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004671 struct drm_device *dev = intel_dig_port->base.base.dev;
4672 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004673 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004674 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004675
Takashi Iwai25400582015-11-19 12:09:56 +01004676 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4677 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004678 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004679
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004680 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4681 /*
4682 * vdd off can generate a long pulse on eDP which
4683 * would require vdd on to handle it, and thus we
4684 * would end up in an endless cycle of
4685 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4686 */
4687 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4688 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004689 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004690 }
4691
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004692 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4693 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004694 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004695
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004696 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004697 intel_display_power_get(dev_priv, power_domain);
4698
Dave Airlie0e32b392014-05-02 14:02:48 +10004699 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304700 intel_dp_long_pulse(intel_dp->attached_connector);
4701 if (intel_dp->is_mst)
4702 ret = IRQ_HANDLED;
4703 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004704
Dave Airlie0e32b392014-05-02 14:02:48 +10004705 } else {
4706 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304707 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4708 /*
4709 * If we were in MST mode, and device is not
4710 * there, get out of MST mode
4711 */
4712 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4713 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4714 intel_dp->is_mst = false;
4715 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4716 intel_dp->is_mst);
4717 goto put_power;
4718 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004719 }
4720
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304721 if (!intel_dp->is_mst) {
4722 if (!intel_dp_short_pulse(intel_dp)) {
4723 intel_dp_long_pulse(intel_dp->attached_connector);
4724 goto put_power;
4725 }
4726 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004727 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004728
4729 ret = IRQ_HANDLED;
4730
Imre Deak1c767b32014-08-18 14:42:42 +03004731put_power:
4732 intel_display_power_put(dev_priv, power_domain);
4733
4734 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004735}
4736
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004737/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004738bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004739{
4740 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004741
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004742 /*
4743 * eDP not supported on g4x. so bail out early just
4744 * for a bit extra safety in case the VBT is bonkers.
4745 */
4746 if (INTEL_INFO(dev)->gen < 5)
4747 return false;
4748
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004749 if (port == PORT_A)
4750 return true;
4751
Jani Nikula951d9ef2016-03-16 12:43:31 +02004752 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004753}
4754
Dave Airlie0e32b392014-05-02 14:02:48 +10004755void
Chris Wilsonf6849602010-09-19 09:29:33 +01004756intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4757{
Yuly Novikov53b41832012-10-26 12:04:00 +03004758 struct intel_connector *intel_connector = to_intel_connector(connector);
4759
Chris Wilson3f43c482011-05-12 22:17:24 +01004760 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004761 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004762 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004763
4764 if (is_edp(intel_dp)) {
4765 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004766 drm_object_attach_property(
4767 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004768 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004769 DRM_MODE_SCALE_ASPECT);
4770 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004771 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004772}
4773
Imre Deakdada1a92014-01-29 13:25:41 +02004774static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4775{
Abhay Kumard28d4732016-01-22 17:39:04 -08004776 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004777 intel_dp->last_power_on = jiffies;
4778 intel_dp->last_backlight_off = jiffies;
4779}
4780
Daniel Vetter67a54562012-10-20 20:57:45 +02004781static void
Imre Deak54648612016-06-16 16:37:22 +03004782intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4783 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004784{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304785 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004786 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004787
Imre Deak8e8232d2016-06-16 16:37:21 +03004788 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004789
4790 /* Workaround: Need to write PP_CONTROL with the unlock key as
4791 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304792 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004793
Imre Deak8e8232d2016-06-16 16:37:21 +03004794 pp_on = I915_READ(regs.pp_on);
4795 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004796 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004797 I915_WRITE(regs.pp_ctrl, pp_ctl);
4798 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304799 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004800
4801 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004802 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4803 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004804
Imre Deak54648612016-06-16 16:37:22 +03004805 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4806 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004807
Imre Deak54648612016-06-16 16:37:22 +03004808 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4809 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004810
Imre Deak54648612016-06-16 16:37:22 +03004811 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4812 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004813
Imre Deak54648612016-06-16 16:37:22 +03004814 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304815 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4816 BXT_POWER_CYCLE_DELAY_SHIFT;
4817 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004818 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304819 else
Imre Deak54648612016-06-16 16:37:22 +03004820 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304821 } else {
Imre Deak54648612016-06-16 16:37:22 +03004822 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004823 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304824 }
Imre Deak54648612016-06-16 16:37:22 +03004825}
4826
4827static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004828intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4829{
4830 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4831 state_name,
4832 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4833}
4834
4835static void
4836intel_pps_verify_state(struct drm_i915_private *dev_priv,
4837 struct intel_dp *intel_dp)
4838{
4839 struct edp_power_seq hw;
4840 struct edp_power_seq *sw = &intel_dp->pps_delays;
4841
4842 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4843
4844 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4845 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4846 DRM_ERROR("PPS state mismatch\n");
4847 intel_pps_dump_state("sw", sw);
4848 intel_pps_dump_state("hw", &hw);
4849 }
4850}
4851
4852static void
Imre Deak54648612016-06-16 16:37:22 +03004853intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4854 struct intel_dp *intel_dp)
4855{
4856 struct drm_i915_private *dev_priv = dev->dev_private;
4857 struct edp_power_seq cur, vbt, spec,
4858 *final = &intel_dp->pps_delays;
4859
4860 lockdep_assert_held(&dev_priv->pps_mutex);
4861
4862 /* already initialized? */
4863 if (final->t11_t12 != 0)
4864 return;
4865
4866 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004867
Imre Deakde9c1b62016-06-16 20:01:46 +03004868 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004869
Jani Nikula6aa23e62016-03-24 17:50:20 +02004870 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004871
4872 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4873 * our hw here, which are all in 100usec. */
4874 spec.t1_t3 = 210 * 10;
4875 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4876 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4877 spec.t10 = 500 * 10;
4878 /* This one is special and actually in units of 100ms, but zero
4879 * based in the hw (so we need to add 100 ms). But the sw vbt
4880 * table multiplies it with 1000 to make it in units of 100usec,
4881 * too. */
4882 spec.t11_t12 = (510 + 100) * 10;
4883
Imre Deakde9c1b62016-06-16 20:01:46 +03004884 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004885
4886 /* Use the max of the register settings and vbt. If both are
4887 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004888#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004889 spec.field : \
4890 max(cur.field, vbt.field))
4891 assign_final(t1_t3);
4892 assign_final(t8);
4893 assign_final(t9);
4894 assign_final(t10);
4895 assign_final(t11_t12);
4896#undef assign_final
4897
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004898#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004899 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4900 intel_dp->backlight_on_delay = get_delay(t8);
4901 intel_dp->backlight_off_delay = get_delay(t9);
4902 intel_dp->panel_power_down_delay = get_delay(t10);
4903 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4904#undef get_delay
4905
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004906 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4907 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4908 intel_dp->panel_power_cycle_delay);
4909
4910 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4911 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004912
4913 /*
4914 * We override the HW backlight delays to 1 because we do manual waits
4915 * on them. For T8, even BSpec recommends doing it. For T9, if we
4916 * don't do this, we'll end up waiting for the backlight off delay
4917 * twice: once when we do the manual sleep, and once when we disable
4918 * the panel and wait for the PP_STATUS bit to become zero.
4919 */
4920 final->t8 = 1;
4921 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004922}
4923
4924static void
4925intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004926 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004927{
4928 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004929 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004930 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004931 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004932 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004933 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004934
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004935 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004936
Imre Deak8e8232d2016-06-16 16:37:21 +03004937 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004938
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004939 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004940 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4941 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004942 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004943 /* Compute the divisor for the pp clock, simply match the Bspec
4944 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304945 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004946 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304947 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4948 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4949 << BXT_POWER_CYCLE_DELAY_SHIFT);
4950 } else {
4951 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4952 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4953 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4954 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004955
4956 /* Haswell doesn't have any port selection bits for the panel
4957 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004958 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004959 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004960 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004961 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004962 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004963 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004964 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004965 }
4966
Jesse Barnes453c5422013-03-28 09:55:41 -07004967 pp_on |= port_sel;
4968
Imre Deak8e8232d2016-06-16 16:37:21 +03004969 I915_WRITE(regs.pp_on, pp_on);
4970 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304971 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03004972 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304973 else
Imre Deak8e8232d2016-06-16 16:37:21 +03004974 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004975
Daniel Vetter67a54562012-10-20 20:57:45 +02004976 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03004977 I915_READ(regs.pp_on),
4978 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304979 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03004980 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
4981 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004982}
4983
Vandana Kannanb33a2812015-02-13 15:33:03 +05304984/**
4985 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4986 * @dev: DRM device
4987 * @refresh_rate: RR to be programmed
4988 *
4989 * This function gets called when refresh rate (RR) has to be changed from
4990 * one frequency to another. Switches can be between high and low RR
4991 * supported by the panel or to any other RR based on media playback (in
4992 * this case, RR value needs to be passed from user space).
4993 *
4994 * The caller of this function needs to take a lock on dev_priv->drrs.
4995 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304996static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304997{
4998 struct drm_i915_private *dev_priv = dev->dev_private;
4999 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305000 struct intel_digital_port *dig_port = NULL;
5001 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005002 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305003 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305004 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305005
5006 if (refresh_rate <= 0) {
5007 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5008 return;
5009 }
5010
Vandana Kannan96178ee2015-01-10 02:25:56 +05305011 if (intel_dp == NULL) {
5012 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305013 return;
5014 }
5015
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005016 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005017 * FIXME: This needs proper synchronization with psr state for some
5018 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005019 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305020
Vandana Kannan96178ee2015-01-10 02:25:56 +05305021 dig_port = dp_to_dig_port(intel_dp);
5022 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005023 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305024
5025 if (!intel_crtc) {
5026 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5027 return;
5028 }
5029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005030 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305031
Vandana Kannan96178ee2015-01-10 02:25:56 +05305032 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305033 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5034 return;
5035 }
5036
Vandana Kannan96178ee2015-01-10 02:25:56 +05305037 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5038 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305039 index = DRRS_LOW_RR;
5040
Vandana Kannan96178ee2015-01-10 02:25:56 +05305041 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305042 DRM_DEBUG_KMS(
5043 "DRRS requested for previously set RR...ignoring\n");
5044 return;
5045 }
5046
5047 if (!intel_crtc->active) {
5048 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5049 return;
5050 }
5051
Durgadoss R44395bf2015-02-13 15:33:02 +05305052 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305053 switch (index) {
5054 case DRRS_HIGH_RR:
5055 intel_dp_set_m_n(intel_crtc, M1_N1);
5056 break;
5057 case DRRS_LOW_RR:
5058 intel_dp_set_m_n(intel_crtc, M2_N2);
5059 break;
5060 case DRRS_MAX_RR:
5061 default:
5062 DRM_ERROR("Unsupported refreshrate type\n");
5063 }
5064 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005065 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005066 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305067
Ville Syrjälä649636e2015-09-22 19:50:01 +03005068 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305069 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005070 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305071 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5072 else
5073 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305074 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005075 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305076 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5077 else
5078 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305079 }
5080 I915_WRITE(reg, val);
5081 }
5082
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305083 dev_priv->drrs.refresh_rate_type = index;
5084
5085 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5086}
5087
Vandana Kannanb33a2812015-02-13 15:33:03 +05305088/**
5089 * intel_edp_drrs_enable - init drrs struct if supported
5090 * @intel_dp: DP struct
5091 *
5092 * Initializes frontbuffer_bits and drrs.dp
5093 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305094void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5095{
5096 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5097 struct drm_i915_private *dev_priv = dev->dev_private;
5098 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5099 struct drm_crtc *crtc = dig_port->base.base.crtc;
5100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5101
5102 if (!intel_crtc->config->has_drrs) {
5103 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5104 return;
5105 }
5106
5107 mutex_lock(&dev_priv->drrs.mutex);
5108 if (WARN_ON(dev_priv->drrs.dp)) {
5109 DRM_ERROR("DRRS already enabled\n");
5110 goto unlock;
5111 }
5112
5113 dev_priv->drrs.busy_frontbuffer_bits = 0;
5114
5115 dev_priv->drrs.dp = intel_dp;
5116
5117unlock:
5118 mutex_unlock(&dev_priv->drrs.mutex);
5119}
5120
Vandana Kannanb33a2812015-02-13 15:33:03 +05305121/**
5122 * intel_edp_drrs_disable - Disable DRRS
5123 * @intel_dp: DP struct
5124 *
5125 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305126void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5127{
5128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5129 struct drm_i915_private *dev_priv = dev->dev_private;
5130 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5131 struct drm_crtc *crtc = dig_port->base.base.crtc;
5132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5133
5134 if (!intel_crtc->config->has_drrs)
5135 return;
5136
5137 mutex_lock(&dev_priv->drrs.mutex);
5138 if (!dev_priv->drrs.dp) {
5139 mutex_unlock(&dev_priv->drrs.mutex);
5140 return;
5141 }
5142
5143 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5144 intel_dp_set_drrs_state(dev_priv->dev,
5145 intel_dp->attached_connector->panel.
5146 fixed_mode->vrefresh);
5147
5148 dev_priv->drrs.dp = NULL;
5149 mutex_unlock(&dev_priv->drrs.mutex);
5150
5151 cancel_delayed_work_sync(&dev_priv->drrs.work);
5152}
5153
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305154static void intel_edp_drrs_downclock_work(struct work_struct *work)
5155{
5156 struct drm_i915_private *dev_priv =
5157 container_of(work, typeof(*dev_priv), drrs.work.work);
5158 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305159
Vandana Kannan96178ee2015-01-10 02:25:56 +05305160 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305161
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305162 intel_dp = dev_priv->drrs.dp;
5163
5164 if (!intel_dp)
5165 goto unlock;
5166
5167 /*
5168 * The delayed work can race with an invalidate hence we need to
5169 * recheck.
5170 */
5171
5172 if (dev_priv->drrs.busy_frontbuffer_bits)
5173 goto unlock;
5174
5175 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5176 intel_dp_set_drrs_state(dev_priv->dev,
5177 intel_dp->attached_connector->panel.
5178 downclock_mode->vrefresh);
5179
5180unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305181 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305182}
5183
Vandana Kannanb33a2812015-02-13 15:33:03 +05305184/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305185 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305186 * @dev: DRM device
5187 * @frontbuffer_bits: frontbuffer plane tracking bits
5188 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305189 * This function gets called everytime rendering on the given planes start.
5190 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305191 *
5192 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5193 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305194void intel_edp_drrs_invalidate(struct drm_device *dev,
5195 unsigned frontbuffer_bits)
5196{
5197 struct drm_i915_private *dev_priv = dev->dev_private;
5198 struct drm_crtc *crtc;
5199 enum pipe pipe;
5200
Daniel Vetter9da7d692015-04-09 16:44:15 +02005201 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305202 return;
5203
Daniel Vetter88f933a2015-04-09 16:44:16 +02005204 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305205
Vandana Kannana93fad02015-01-10 02:25:59 +05305206 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005207 if (!dev_priv->drrs.dp) {
5208 mutex_unlock(&dev_priv->drrs.mutex);
5209 return;
5210 }
5211
Vandana Kannana93fad02015-01-10 02:25:59 +05305212 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5213 pipe = to_intel_crtc(crtc)->pipe;
5214
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005215 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5216 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5217
Ramalingam C0ddfd202015-06-15 20:50:05 +05305218 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005219 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305220 intel_dp_set_drrs_state(dev_priv->dev,
5221 dev_priv->drrs.dp->attached_connector->panel.
5222 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305223
Vandana Kannana93fad02015-01-10 02:25:59 +05305224 mutex_unlock(&dev_priv->drrs.mutex);
5225}
5226
Vandana Kannanb33a2812015-02-13 15:33:03 +05305227/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305228 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305229 * @dev: DRM device
5230 * @frontbuffer_bits: frontbuffer plane tracking bits
5231 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305232 * This function gets called every time rendering on the given planes has
5233 * completed or flip on a crtc is completed. So DRRS should be upclocked
5234 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5235 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305236 *
5237 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5238 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305239void intel_edp_drrs_flush(struct drm_device *dev,
5240 unsigned frontbuffer_bits)
5241{
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 struct drm_crtc *crtc;
5244 enum pipe pipe;
5245
Daniel Vetter9da7d692015-04-09 16:44:15 +02005246 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305247 return;
5248
Daniel Vetter88f933a2015-04-09 16:44:16 +02005249 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305250
Vandana Kannana93fad02015-01-10 02:25:59 +05305251 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005252 if (!dev_priv->drrs.dp) {
5253 mutex_unlock(&dev_priv->drrs.mutex);
5254 return;
5255 }
5256
Vandana Kannana93fad02015-01-10 02:25:59 +05305257 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5258 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005259
5260 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305261 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5262
Ramalingam C0ddfd202015-06-15 20:50:05 +05305263 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005264 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305265 intel_dp_set_drrs_state(dev_priv->dev,
5266 dev_priv->drrs.dp->attached_connector->panel.
5267 fixed_mode->vrefresh);
5268
5269 /*
5270 * flush also means no more activity hence schedule downclock, if all
5271 * other fbs are quiescent too
5272 */
5273 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305274 schedule_delayed_work(&dev_priv->drrs.work,
5275 msecs_to_jiffies(1000));
5276 mutex_unlock(&dev_priv->drrs.mutex);
5277}
5278
Vandana Kannanb33a2812015-02-13 15:33:03 +05305279/**
5280 * DOC: Display Refresh Rate Switching (DRRS)
5281 *
5282 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5283 * which enables swtching between low and high refresh rates,
5284 * dynamically, based on the usage scenario. This feature is applicable
5285 * for internal panels.
5286 *
5287 * Indication that the panel supports DRRS is given by the panel EDID, which
5288 * would list multiple refresh rates for one resolution.
5289 *
5290 * DRRS is of 2 types - static and seamless.
5291 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5292 * (may appear as a blink on screen) and is used in dock-undock scenario.
5293 * Seamless DRRS involves changing RR without any visual effect to the user
5294 * and can be used during normal system usage. This is done by programming
5295 * certain registers.
5296 *
5297 * Support for static/seamless DRRS may be indicated in the VBT based on
5298 * inputs from the panel spec.
5299 *
5300 * DRRS saves power by switching to low RR based on usage scenarios.
5301 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005302 * The implementation is based on frontbuffer tracking implementation. When
5303 * there is a disturbance on the screen triggered by user activity or a periodic
5304 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5305 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5306 * made.
5307 *
5308 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5309 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305310 *
5311 * DRRS can be further extended to support other internal panels and also
5312 * the scenario of video playback wherein RR is set based on the rate
5313 * requested by userspace.
5314 */
5315
5316/**
5317 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5318 * @intel_connector: eDP connector
5319 * @fixed_mode: preferred mode of panel
5320 *
5321 * This function is called only once at driver load to initialize basic
5322 * DRRS stuff.
5323 *
5324 * Returns:
5325 * Downclock mode if panel supports it, else return NULL.
5326 * DRRS support is determined by the presence of downclock mode (apart
5327 * from VBT setting).
5328 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305329static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305330intel_dp_drrs_init(struct intel_connector *intel_connector,
5331 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305332{
5333 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305334 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 struct drm_display_mode *downclock_mode = NULL;
5337
Daniel Vetter9da7d692015-04-09 16:44:15 +02005338 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5339 mutex_init(&dev_priv->drrs.mutex);
5340
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305341 if (INTEL_INFO(dev)->gen <= 6) {
5342 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5343 return NULL;
5344 }
5345
5346 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005347 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305348 return NULL;
5349 }
5350
5351 downclock_mode = intel_find_panel_downclock
5352 (dev, fixed_mode, connector);
5353
5354 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305355 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305356 return NULL;
5357 }
5358
Vandana Kannan96178ee2015-01-10 02:25:56 +05305359 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305360
Vandana Kannan96178ee2015-01-10 02:25:56 +05305361 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005362 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305363 return downclock_mode;
5364}
5365
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005366static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005367 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005368{
5369 struct drm_connector *connector = &intel_connector->base;
5370 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005371 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5372 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305375 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005376 bool has_dpcd;
5377 struct drm_display_mode *scan;
5378 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005379 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005380
5381 if (!is_edp(intel_dp))
5382 return true;
5383
Imre Deak97a824e12016-06-21 11:51:47 +03005384 /*
5385 * On IBX/CPT we may get here with LVDS already registered. Since the
5386 * driver uses the only internal power sequencer available for both
5387 * eDP and LVDS bail out early in this case to prevent interfering
5388 * with an already powered-on LVDS power sequencer.
5389 */
5390 if (intel_get_lvds_encoder(dev)) {
5391 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5392 DRM_INFO("LVDS was detected, not registering eDP\n");
5393
5394 return false;
5395 }
5396
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005397 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005398
5399 intel_dp_init_panel_power_timestamps(intel_dp);
5400
5401 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5402 vlv_initial_power_sequencer_setup(intel_dp);
5403 } else {
5404 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5405 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5406 }
5407
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005408 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005409
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005410 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005411
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005412 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005413 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005414
5415 if (has_dpcd) {
5416 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5417 dev_priv->no_aux_handshake =
5418 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5419 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5420 } else {
5421 /* if this fails, presume the device is a ghost */
5422 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005423 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005424 }
5425
Daniel Vetter060c8772014-03-21 23:22:35 +01005426 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005427 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005428 if (edid) {
5429 if (drm_add_edid_modes(connector, edid)) {
5430 drm_mode_connector_update_edid_property(connector,
5431 edid);
5432 drm_edid_to_eld(connector, edid);
5433 } else {
5434 kfree(edid);
5435 edid = ERR_PTR(-EINVAL);
5436 }
5437 } else {
5438 edid = ERR_PTR(-ENOENT);
5439 }
5440 intel_connector->edid = edid;
5441
5442 /* prefer fixed mode from EDID if available */
5443 list_for_each_entry(scan, &connector->probed_modes, head) {
5444 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5445 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305446 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305447 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005448 break;
5449 }
5450 }
5451
5452 /* fallback to VBT if available for eDP */
5453 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5454 fixed_mode = drm_mode_duplicate(dev,
5455 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005456 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005457 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005458 connector->display_info.width_mm = fixed_mode->width_mm;
5459 connector->display_info.height_mm = fixed_mode->height_mm;
5460 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005461 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005462 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005463
Wayne Boyer666a4532015-12-09 12:29:35 -08005464 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005465 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5466 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005467
5468 /*
5469 * Figure out the current pipe for the initial backlight setup.
5470 * If the current pipe isn't valid, try the PPS pipe, and if that
5471 * fails just assume pipe A.
5472 */
5473 if (IS_CHERRYVIEW(dev))
5474 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5475 else
5476 pipe = PORT_TO_PIPE(intel_dp->DP);
5477
5478 if (pipe != PIPE_A && pipe != PIPE_B)
5479 pipe = intel_dp->pps_pipe;
5480
5481 if (pipe != PIPE_A && pipe != PIPE_B)
5482 pipe = PIPE_A;
5483
5484 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5485 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005486 }
5487
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305488 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005489 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005490 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005491
5492 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005493
5494out_vdd_off:
5495 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5496 /*
5497 * vdd might still be enabled do to the delayed vdd off.
5498 * Make sure vdd is actually turned off here.
5499 */
5500 pps_lock(intel_dp);
5501 edp_panel_vdd_off_sync(intel_dp);
5502 pps_unlock(intel_dp);
5503
5504 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005505}
5506
Paulo Zanoni16c25532013-06-12 17:27:25 -03005507bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005508intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5509 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005510{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005511 struct drm_connector *connector = &intel_connector->base;
5512 struct intel_dp *intel_dp = &intel_dig_port->dp;
5513 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5514 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005515 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005516 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005517 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005518
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005519 if (WARN(intel_dig_port->max_lanes < 1,
5520 "Not enough lanes (%d) for DP on port %c\n",
5521 intel_dig_port->max_lanes, port_name(port)))
5522 return false;
5523
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005524 intel_dp->pps_pipe = INVALID_PIPE;
5525
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005526 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005527 if (INTEL_INFO(dev)->gen >= 9)
5528 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005529 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5530 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5531 else if (HAS_PCH_SPLIT(dev))
5532 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5533 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005534 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005535
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005536 if (INTEL_INFO(dev)->gen >= 9)
5537 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5538 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005539 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005540
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005541 if (HAS_DDI(dev))
5542 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5543
Daniel Vetter07679352012-09-06 22:15:42 +02005544 /* Preserve the current hw state. */
5545 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005546 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005547
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005548 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305549 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005550 else
5551 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005552
Imre Deakf7d24902013-05-08 13:14:05 +03005553 /*
5554 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5555 * for DP the encoder type can be set by the caller to
5556 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5557 */
5558 if (type == DRM_MODE_CONNECTOR_eDP)
5559 intel_encoder->type = INTEL_OUTPUT_EDP;
5560
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005561 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005562 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5563 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005564 return false;
5565
Imre Deake7281ea2013-05-08 13:14:08 +03005566 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5567 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5568 port_name(port));
5569
Adam Jacksonb3295302010-07-16 14:46:28 -04005570 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005571 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5572
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005573 connector->interlace_allowed = true;
5574 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005575
Daniel Vetter66a92782012-07-12 20:08:18 +02005576 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005577 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005578
Chris Wilsondf0e9242010-09-09 16:20:55 +01005579 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005580 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005581
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005582 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005583 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5584 else
5585 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005586 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005587
Jani Nikula0b998362014-03-14 16:51:17 +02005588 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005589 switch (port) {
5590 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005591 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005592 break;
5593 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005594 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005595 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305596 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005597 break;
5598 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005599 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005600 break;
5601 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005602 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005603 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005604 case PORT_E:
5605 intel_encoder->hpd_pin = HPD_PORT_E;
5606 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005607 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005608 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005609 }
5610
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005611 ret = intel_dp_aux_init(intel_dp, intel_connector);
5612 if (ret)
5613 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005614
Dave Airlie0e32b392014-05-02 14:02:48 +10005615 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005616 if (HAS_DP_MST(dev) &&
5617 (port == PORT_B || port == PORT_C || port == PORT_D))
5618 intel_dp_mst_encoder_init(intel_dig_port,
5619 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005620
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005621 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005622 intel_dp_aux_fini(intel_dp);
5623 intel_dp_mst_encoder_cleanup(intel_dig_port);
5624 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005625 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005626
Chris Wilsonf6849602010-09-19 09:29:33 +01005627 intel_dp_add_properties(intel_dp, connector);
5628
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005629 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5630 * 0xd. Failure to do so will result in spurious interrupts being
5631 * generated on the port when a cable is not attached.
5632 */
5633 if (IS_G4X(dev) && !IS_GM45(dev)) {
5634 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5635 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5636 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005637
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005638 i915_debugfs_connector_add(connector);
5639
Paulo Zanoni16c25532013-06-12 17:27:25 -03005640 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005641
5642fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005643 drm_connector_unregister(connector);
5644 drm_connector_cleanup(connector);
5645
5646 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005647}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005648
Chris Wilson457c52d2016-06-01 08:27:50 +01005649bool intel_dp_init(struct drm_device *dev,
5650 i915_reg_t output_reg,
5651 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005652{
Dave Airlie13cf5502014-06-18 11:29:35 +10005653 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005654 struct intel_digital_port *intel_dig_port;
5655 struct intel_encoder *intel_encoder;
5656 struct drm_encoder *encoder;
5657 struct intel_connector *intel_connector;
5658
Daniel Vetterb14c5672013-09-19 12:18:32 +02005659 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005660 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005661 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005662
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005663 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305664 if (!intel_connector)
5665 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005666
5667 intel_encoder = &intel_dig_port->base;
5668 encoder = &intel_encoder->base;
5669
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305670 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005671 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305672 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005673
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005674 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005675 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005676 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005677 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005678 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005679 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005680 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005681 intel_encoder->pre_enable = chv_pre_enable_dp;
5682 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005683 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005684 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005685 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005686 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005687 intel_encoder->pre_enable = vlv_pre_enable_dp;
5688 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005689 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005690 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005691 intel_encoder->pre_enable = g4x_pre_enable_dp;
5692 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005693 if (INTEL_INFO(dev)->gen >= 5)
5694 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005695 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005696
Paulo Zanoni174edf12012-10-26 19:05:50 -02005697 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005698 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005699 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005700
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005701 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005702 if (IS_CHERRYVIEW(dev)) {
5703 if (port == PORT_D)
5704 intel_encoder->crtc_mask = 1 << 2;
5705 else
5706 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5707 } else {
5708 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5709 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005710 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005711
Dave Airlie13cf5502014-06-18 11:29:35 +10005712 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005713 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005714
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305715 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5716 goto err_init_connector;
5717
Chris Wilson457c52d2016-06-01 08:27:50 +01005718 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305719
5720err_init_connector:
5721 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305722err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305723 kfree(intel_connector);
5724err_connector_alloc:
5725 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005726 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005727}
Dave Airlie0e32b392014-05-02 14:02:48 +10005728
5729void intel_dp_mst_suspend(struct drm_device *dev)
5730{
5731 struct drm_i915_private *dev_priv = dev->dev_private;
5732 int i;
5733
5734 /* disable MST */
5735 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005736 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005737 if (!intel_dig_port)
5738 continue;
5739
5740 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5741 if (!intel_dig_port->dp.can_mst)
5742 continue;
5743 if (intel_dig_port->dp.is_mst)
5744 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5745 }
5746 }
5747}
5748
5749void intel_dp_mst_resume(struct drm_device *dev)
5750{
5751 struct drm_i915_private *dev_priv = dev->dev_private;
5752 int i;
5753
5754 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005755 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005756 if (!intel_dig_port)
5757 continue;
5758 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5759 int ret;
5760
5761 if (!intel_dig_port->dp.can_mst)
5762 continue;
5763
5764 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5765 if (ret != 0) {
5766 intel_dp_check_mst_status(&intel_dig_port->dp);
5767 }
5768 }
5769 }
5770}