blob: a51731e9233bf99e618f5b62647f079e5fc9cf3b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070041static __must_check int
42i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
43 struct i915_address_space *vm,
44 unsigned alignment,
45 bool map_and_fenceable,
46 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000047static int i915_gem_phys_pwrite(struct drm_device *dev,
48 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100049 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000050 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070051
Chris Wilson61050802012-04-17 15:31:31 +010052static void i915_gem_write_fence(struct drm_device *dev, int reg,
53 struct drm_i915_gem_object *obj);
54static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
55 struct drm_i915_fence_reg *fence,
56 bool enable);
57
Chris Wilson17250b72010-10-28 12:51:39 +010058static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070059 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020060static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
61static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010062static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010063
Chris Wilson61050802012-04-17 15:31:31 +010064static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
65{
66 if (obj->tiling_mode)
67 i915_gem_release_mmap(obj);
68
69 /* As we do not have an associated fence register, we will force
70 * a tiling change if we ever need to acquire one.
71 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010072 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010073 obj->fence_reg = I915_FENCE_REG_NONE;
74}
75
Chris Wilson73aa8082010-09-30 11:46:12 +010076/* some bookkeeping */
77static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
78 size_t size)
79{
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081 dev_priv->mm.object_count++;
82 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020083 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010084}
85
86static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
87 size_t size)
88{
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090 dev_priv->mm.object_count--;
91 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093}
94
Chris Wilson21dd3732011-01-26 15:55:56 +000095static int
Daniel Vetter33196de2012-11-14 17:14:05 +010096i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010098 int ret;
99
Daniel Vetter7abb6902013-05-24 21:29:32 +0200100#define EXIT_COND (!i915_reset_in_progress(error) || \
101 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100102 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 return 0;
104
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 /*
106 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
107 * userspace. If it takes that long something really bad is going on and
108 * we should simply try to bail out and fail as gracefully as possible.
109 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100110 ret = wait_event_interruptible_timeout(error->reset_queue,
111 EXIT_COND,
112 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 if (ret == 0) {
114 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
115 return -EIO;
116 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100119#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120
Chris Wilson21dd3732011-01-26 15:55:56 +0000121 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122}
123
Chris Wilson54cf91d2010-11-25 18:00:26 +0000124int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125{
Daniel Vetter33196de2012-11-14 17:14:05 +0100126 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 int ret;
128
Daniel Vetter33196de2012-11-14 17:14:05 +0100129 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 if (ret)
131 return ret;
132
133 ret = mutex_lock_interruptible(&dev->struct_mutex);
134 if (ret)
135 return ret;
136
Chris Wilson23bc5982010-09-29 16:10:57 +0100137 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100138 return 0;
139}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100140
Chris Wilson7d1c4802010-08-07 21:45:03 +0100141static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000142i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143{
Ben Widawsky98438772013-07-31 17:00:12 -0700144 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145}
146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Ben Widawsky93d18792013-01-17 12:45:17 -0800151 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800166 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
167 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800168 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700185 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700187 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700190 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Chris Wilson42dcedd2012-11-15 11:32:30 +0000196void *i915_gem_object_alloc(struct drm_device *dev)
197{
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
200}
201
202void i915_gem_object_free(struct drm_i915_gem_object *obj)
203{
204 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
205 kmem_cache_free(dev_priv->slab, obj);
206}
207
Dave Airlieff72145b2011-02-07 12:16:14 +1000208static int
209i915_gem_create(struct drm_file *file,
210 struct drm_device *dev,
211 uint64_t size,
212 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700213{
Chris Wilson05394f32010-11-08 19:18:58 +0000214 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300215 int ret;
216 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700217
Dave Airlieff72145b2011-02-07 12:16:14 +1000218 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200219 if (size == 0)
220 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700221
222 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000223 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700224 if (obj == NULL)
225 return -ENOMEM;
226
Chris Wilson05394f32010-11-08 19:18:58 +0000227 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100228 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200229 drm_gem_object_unreference_unlocked(&obj->base);
230 if (ret)
231 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Ben Widawsky98438772013-07-31 17:00:12 -0700425 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Xiong Zhang0b74b502013-07-19 13:51:24 +0800468 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Ben Widawskyc37e2202013-07-31 16:59:58 -0700597 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700612 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Ben Widawsky98438772013-07-31 17:00:12 -0700742 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Xiong Zhang0b74b502013-07-19 13:51:24 +0800863 if (likely(!i915_prefault_disable)) {
864 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
865 args->size);
866 if (ret)
867 return -EFAULT;
868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100870 ret = i915_mutex_lock_interruptible(dev);
871 if (ret)
872 return ret;
873
Chris Wilson05394f32010-11-08 19:18:58 +0000874 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000875 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100876 ret = -ENOENT;
877 goto unlock;
878 }
Eric Anholt673a3942008-07-30 12:06:12 -0700879
Chris Wilson7dcd2492010-09-26 20:21:44 +0100880 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000881 if (args->offset > obj->base.size ||
882 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100884 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100885 }
886
Daniel Vetter1286ff72012-05-10 15:25:09 +0200887 /* prime objects have no backing filp to GEM pread/pwrite
888 * pages from.
889 */
890 if (!obj->base.filp) {
891 ret = -EINVAL;
892 goto out;
893 }
894
Chris Wilsondb53a302011-02-03 11:57:46 +0000895 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
896
Daniel Vetter935aaa62012-03-25 19:47:35 +0200897 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700898 /* We can only do the GTT pwrite on untiled buffers, as otherwise
899 * it would end up going through the fenced access, and we'll get
900 * different detiling behavior between reading and writing.
901 * pread/pwrite currently are reading and writing from the CPU
902 * perspective, requiring manual detiling by the client.
903 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100905 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100906 goto out;
907 }
908
Chris Wilson86a1ee22012-08-11 15:41:04 +0100909 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200910 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100911 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100912 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200913 /* Note that the gtt paths might fail with non-page-backed user
914 * pointers (e.g. gtt mappings when moving data between
915 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700916 }
Eric Anholt673a3942008-07-30 12:06:12 -0700917
Chris Wilson86a1ee22012-08-11 15:41:04 +0100918 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200919 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920
Chris Wilson35b62a82010-09-26 20:23:38 +0100921out:
Chris Wilson05394f32010-11-08 19:18:58 +0000922 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100923unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100924 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700925 return ret;
926}
927
Chris Wilsonb3612372012-08-24 09:35:08 +0100928int
Daniel Vetter33196de2012-11-14 17:14:05 +0100929i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100930 bool interruptible)
931{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100932 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100933 /* Non-interruptible callers can't handle -EAGAIN, hence return
934 * -EIO unconditionally for these. */
935 if (!interruptible)
936 return -EIO;
937
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100938 /* Recovery complete, but the reset failed ... */
939 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100940 return -EIO;
941
942 return -EAGAIN;
943 }
944
945 return 0;
946}
947
948/*
949 * Compare seqno against outstanding lazy request. Emit a request if they are
950 * equal.
951 */
952static int
953i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
954{
955 int ret;
956
957 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
958
959 ret = 0;
960 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300961 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100962
963 return ret;
964}
965
966/**
967 * __wait_seqno - wait until execution of seqno has finished
968 * @ring: the ring expected to report seqno
969 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100970 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100971 * @interruptible: do an interruptible wait (normally yes)
972 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
973 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100974 * Note: It is of utmost importance that the passed in seqno and reset_counter
975 * values have been read by the caller in an smp safe manner. Where read-side
976 * locks are involved, it is sufficient to read the reset_counter before
977 * unlocking the lock that protects the seqno. For lockless tricks, the
978 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
979 * inserted.
980 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100981 * Returns 0 if the seqno was found within the alloted time. Else returns the
982 * errno with remaining time filled in timeout argument.
983 */
984static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100985 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100986 bool interruptible, struct timespec *timeout)
987{
988 drm_i915_private_t *dev_priv = ring->dev->dev_private;
989 struct timespec before, now, wait_time={1,0};
990 unsigned long timeout_jiffies;
991 long end;
992 bool wait_forever = true;
993 int ret;
994
995 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
996 return 0;
997
998 trace_i915_gem_request_wait_begin(ring, seqno);
999
1000 if (timeout != NULL) {
1001 wait_time = *timeout;
1002 wait_forever = false;
1003 }
1004
Imre Deake054cc32013-05-21 20:03:19 +03001005 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001006
1007 if (WARN_ON(!ring->irq_get(ring)))
1008 return -ENODEV;
1009
1010 /* Record current time in case interrupted by signal, or wedged * */
1011 getrawmonotonic(&before);
1012
1013#define EXIT_COND \
1014 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001015 i915_reset_in_progress(&dev_priv->gpu_error) || \
1016 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001017 do {
1018 if (interruptible)
1019 end = wait_event_interruptible_timeout(ring->irq_queue,
1020 EXIT_COND,
1021 timeout_jiffies);
1022 else
1023 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1024 timeout_jiffies);
1025
Daniel Vetterf69061b2012-12-06 09:01:42 +01001026 /* We need to check whether any gpu reset happened in between
1027 * the caller grabbing the seqno and now ... */
1028 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1029 end = -EAGAIN;
1030
1031 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1032 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001033 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001034 if (ret)
1035 end = ret;
1036 } while (end == 0 && wait_forever);
1037
1038 getrawmonotonic(&now);
1039
1040 ring->irq_put(ring);
1041 trace_i915_gem_request_wait_end(ring, seqno);
1042#undef EXIT_COND
1043
1044 if (timeout) {
1045 struct timespec sleep_time = timespec_sub(now, before);
1046 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001047 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1048 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001049 }
1050
1051 switch (end) {
1052 case -EIO:
1053 case -EAGAIN: /* Wedged */
1054 case -ERESTARTSYS: /* Signal */
1055 return (int)end;
1056 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001057 return -ETIME;
1058 default: /* Completed */
1059 WARN_ON(end < 0); /* We're not aware of other errors */
1060 return 0;
1061 }
1062}
1063
1064/**
1065 * Waits for a sequence number to be signaled, and cleans up the
1066 * request and object lists appropriately for that event.
1067 */
1068int
1069i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1070{
1071 struct drm_device *dev = ring->dev;
1072 struct drm_i915_private *dev_priv = dev->dev_private;
1073 bool interruptible = dev_priv->mm.interruptible;
1074 int ret;
1075
1076 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1077 BUG_ON(seqno == 0);
1078
Daniel Vetter33196de2012-11-14 17:14:05 +01001079 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001080 if (ret)
1081 return ret;
1082
1083 ret = i915_gem_check_olr(ring, seqno);
1084 if (ret)
1085 return ret;
1086
Daniel Vetterf69061b2012-12-06 09:01:42 +01001087 return __wait_seqno(ring, seqno,
1088 atomic_read(&dev_priv->gpu_error.reset_counter),
1089 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001090}
1091
Chris Wilsond26e3af2013-06-29 22:05:26 +01001092static int
1093i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1094 struct intel_ring_buffer *ring)
1095{
1096 i915_gem_retire_requests_ring(ring);
1097
1098 /* Manually manage the write flush as we may have not yet
1099 * retired the buffer.
1100 *
1101 * Note that the last_write_seqno is always the earlier of
1102 * the two (read/write) seqno, so if we haved successfully waited,
1103 * we know we have passed the last write.
1104 */
1105 obj->last_write_seqno = 0;
1106 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1107
1108 return 0;
1109}
1110
Chris Wilsonb3612372012-08-24 09:35:08 +01001111/**
1112 * Ensures that all rendering to the object has completed and the object is
1113 * safe to unbind from the GTT or access from the CPU.
1114 */
1115static __must_check int
1116i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1117 bool readonly)
1118{
1119 struct intel_ring_buffer *ring = obj->ring;
1120 u32 seqno;
1121 int ret;
1122
1123 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1124 if (seqno == 0)
1125 return 0;
1126
1127 ret = i915_wait_seqno(ring, seqno);
1128 if (ret)
1129 return ret;
1130
Chris Wilsond26e3af2013-06-29 22:05:26 +01001131 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001132}
1133
Chris Wilson3236f572012-08-24 09:35:09 +01001134/* A nonblocking variant of the above wait. This is a highly dangerous routine
1135 * as the object state may change during this call.
1136 */
1137static __must_check int
1138i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1139 bool readonly)
1140{
1141 struct drm_device *dev = obj->base.dev;
1142 struct drm_i915_private *dev_priv = dev->dev_private;
1143 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001144 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001145 u32 seqno;
1146 int ret;
1147
1148 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1149 BUG_ON(!dev_priv->mm.interruptible);
1150
1151 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1152 if (seqno == 0)
1153 return 0;
1154
Daniel Vetter33196de2012-11-14 17:14:05 +01001155 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001156 if (ret)
1157 return ret;
1158
1159 ret = i915_gem_check_olr(ring, seqno);
1160 if (ret)
1161 return ret;
1162
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001165 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001166 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001167 if (ret)
1168 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001169
Chris Wilsond26e3af2013-06-29 22:05:26 +01001170 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001351 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001365 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1366 pfn >>= PAGE_SHIFT;
1367 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368
1369 /* Finally, remap it using the new GTT offset */
1370 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001371unpin:
1372 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001373unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001377 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001378 /* If this -EIO is due to a gpu hang, give the reset code a
1379 * chance to clean up the mess. Otherwise return the proper
1380 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001381 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001382 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001383 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001384 /* Give the error handler a chance to run and move the
1385 * objects off the GPU active list. Next time we service the
1386 * fault, we should be able to transition the page into the
1387 * GTT without touching the GPU (and so avoid further
1388 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1389 * with coherency, just lost writes.
1390 */
Chris Wilson045e7692010-11-07 09:18:22 +00001391 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001392 case 0:
1393 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001394 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001395 case -EBUSY:
1396 /*
1397 * EBUSY is ok: this just means that another thread
1398 * already did the job.
1399 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001403 case -ENOSPC:
1404 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001406 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 }
1409}
1410
1411/**
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * i915_gem_release_mmap - remove physical page mappings
1413 * @obj: obj in question
1414 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001415 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001416 * relinquish ownership of the pages back to the system.
1417 *
1418 * It is vital that we remove the page mapping if we have mapped a tiled
1419 * object through the GTT and then lose the fence register due to
1420 * resource pressure. Similarly if the object has been moved out of the
1421 * aperture, than pages mapped into userspace must be revoked. Removing the
1422 * mapping will then trigger a page fault on the next user access, allowing
1423 * fixup by i915_gem_fault().
1424 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001425void
Chris Wilson05394f32010-11-08 19:18:58 +00001426i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001427{
Chris Wilson6299f992010-11-24 12:23:44 +00001428 if (!obj->fault_mappable)
1429 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001430
Chris Wilsonf6e47882011-03-20 21:09:12 +00001431 if (obj->base.dev->dev_mapping)
1432 unmap_mapping_range(obj->base.dev->dev_mapping,
1433 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1434 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001435
Chris Wilson6299f992010-11-24 12:23:44 +00001436 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001437}
1438
Imre Deak0fa87792013-01-07 21:47:35 +02001439uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001440i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441{
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 tiling_mode == I915_TILING_NONE)
1446 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447
1448 /* Previous chips need a power-of-two fence region when tiling */
1449 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 while (gtt_size < size)
1455 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458}
1459
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460/**
1461 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1462 * @obj: object to check
1463 *
1464 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001465 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466 */
Imre Deakd8651102013-01-07 21:47:33 +02001467uint32_t
1468i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1469 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 /*
1472 * Minimum alignment is 4k (GTT page size), but might be greater
1473 * if a fence register is needed for the object.
1474 */
Imre Deakd8651102013-01-07 21:47:33 +02001475 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001476 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 return 4096;
1478
1479 /*
1480 * Previous chips need to be aligned to the size of the smallest
1481 * fence register that can contain the object.
1482 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001483 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001484}
1485
Chris Wilsond8cb5082012-08-11 15:41:03 +01001486static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1487{
1488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1489 int ret;
1490
1491 if (obj->base.map_list.map)
1492 return 0;
1493
Daniel Vetterda494d72012-12-20 15:11:16 +01001494 dev_priv->mm.shrinker_no_lock_stealing = true;
1495
Chris Wilsond8cb5082012-08-11 15:41:03 +01001496 ret = drm_gem_create_mmap_offset(&obj->base);
1497 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001498 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001499
1500 /* Badly fragmented mmap space? The only way we can recover
1501 * space is by destroying unwanted objects. We can't randomly release
1502 * mmap_offsets as userspace expects them to be persistent for the
1503 * lifetime of the objects. The closest we can is to release the
1504 * offsets on purgeable objects by truncating it and marking it purged,
1505 * which prevents userspace from ever using that object again.
1506 */
1507 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1508 ret = drm_gem_create_mmap_offset(&obj->base);
1509 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001510 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001511
1512 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001513 ret = drm_gem_create_mmap_offset(&obj->base);
1514out:
1515 dev_priv->mm.shrinker_no_lock_stealing = false;
1516
1517 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001518}
1519
1520static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1521{
1522 if (!obj->base.map_list.map)
1523 return;
1524
1525 drm_gem_free_mmap_offset(&obj->base);
1526}
1527
Jesse Barnesde151cf2008-11-12 10:03:55 -08001528int
Dave Airlieff72145b2011-02-07 12:16:14 +10001529i915_gem_mmap_gtt(struct drm_file *file,
1530 struct drm_device *dev,
1531 uint32_t handle,
1532 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533{
Chris Wilsonda761a62010-10-27 17:37:08 +01001534 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001535 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536 int ret;
1537
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001540 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541
Dave Airlieff72145b2011-02-07 12:16:14 +10001542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001544 ret = -ENOENT;
1545 goto unlock;
1546 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001548 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001550 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001551 }
1552
Chris Wilson05394f32010-11-08 19:18:58 +00001553 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001554 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001555 ret = -EINVAL;
1556 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001557 }
1558
Chris Wilsond8cb5082012-08-11 15:41:03 +01001559 ret = i915_gem_object_create_mmap_offset(obj);
1560 if (ret)
1561 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Dave Airlieff72145b2011-02-07 12:16:14 +10001563 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565out:
Chris Wilson05394f32010-11-08 19:18:58 +00001566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570}
1571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572/**
1573 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1574 * @dev: DRM device
1575 * @data: GTT mapping ioctl data
1576 * @file: GEM object info
1577 *
1578 * Simply returns the fake offset to userspace so it can mmap it.
1579 * The mmap call will end up in drm_gem_mmap(), which will set things
1580 * up so we can get faults in the handler above.
1581 *
1582 * The fault handler will take care of binding the object into the GTT
1583 * (since it may have been evicted to make room for something), allocating
1584 * a fence register, and mapping the appropriate aperture address into
1585 * userspace.
1586 */
1587int
1588i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1589 struct drm_file *file)
1590{
1591 struct drm_i915_gem_mmap_gtt *args = data;
1592
Dave Airlieff72145b2011-02-07 12:16:14 +10001593 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1594}
1595
Daniel Vetter225067e2012-08-20 10:23:20 +02001596/* Immediately discard the backing storage */
1597static void
1598i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001603
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001604 if (obj->base.filp == NULL)
1605 return;
1606
Daniel Vetter225067e2012-08-20 10:23:20 +02001607 /* Our goal here is to return as much of the memory as
1608 * is possible back to the system as we are called from OOM.
1609 * To do this we must instruct the shmfs to drop all of its
1610 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001611 */
Al Viro496ad9a2013-01-23 17:07:38 -05001612 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001614
Daniel Vetter225067e2012-08-20 10:23:20 +02001615 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001617
Daniel Vetter225067e2012-08-20 10:23:20 +02001618static inline int
1619i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1620{
1621 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001622}
1623
Chris Wilson5cdf5882010-09-27 15:51:07 +01001624static void
Chris Wilson05394f32010-11-08 19:18:58 +00001625i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001626{
Imre Deak90797e62013-02-18 19:28:03 +02001627 struct sg_page_iter sg_iter;
1628 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001631
Chris Wilson6c085a72012-08-20 11:40:46 +02001632 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1633 if (ret) {
1634 /* In the event of a disaster, abandon all caches and
1635 * hope for the best.
1636 */
1637 WARN_ON(ret != -EIO);
1638 i915_gem_clflush_object(obj);
1639 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1640 }
1641
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001642 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001643 i915_gem_object_save_bit_17_swizzle(obj);
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv == I915_MADV_DONTNEED)
1646 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
Imre Deak90797e62013-02-18 19:28:03 +02001648 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001649 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658 }
Chris Wilson05394f32010-11-08 19:18:58 +00001659 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson9da3da62012-06-01 15:20:22 +01001661 sg_free_table(obj->pages);
1662 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001663}
1664
Chris Wilsondd624af2013-01-15 12:39:35 +00001665int
Chris Wilson37e680a2012-06-07 15:38:42 +01001666i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1667{
1668 const struct drm_i915_gem_object_ops *ops = obj->ops;
1669
Chris Wilson2f745ad2012-09-04 21:02:58 +01001670 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001671 return 0;
1672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Ben Widawsky98438772013-07-31 17:00:12 -07001676 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001677
Chris Wilsona2165e32012-12-03 11:49:00 +00001678 /* ->put_pages might need to allocate memory for the bit17 swizzle
1679 * array, hence protect them from being reaped by removing them from gtt
1680 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001681 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001682
Chris Wilson37e680a2012-06-07 15:38:42 +01001683 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001685
Chris Wilson6c085a72012-08-20 11:40:46 +02001686 if (i915_gem_object_is_purgeable(obj))
1687 i915_gem_object_truncate(obj);
1688
1689 return 0;
1690}
1691
1692static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001693__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1694 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001695{
1696 struct drm_i915_gem_object *obj, *next;
1697 long count = 0;
1698
1699 list_for_each_entry_safe(obj, next,
1700 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001701 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001702 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001703 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001704 count += obj->base.size >> PAGE_SHIFT;
1705 if (count >= target)
1706 return count;
1707 }
1708 }
1709
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001710 list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
1711 global_list) {
1712 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001713
1714 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1715 continue;
1716
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001717 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1718 if (i915_vma_unbind(vma))
1719 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001720
1721 if (!i915_gem_object_put_pages(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001722 count += obj->base.size >> PAGE_SHIFT;
1723 if (count >= target)
1724 return count;
1725 }
1726 }
1727
1728 return count;
1729}
1730
Daniel Vetter93927ca2013-01-10 18:03:00 +01001731static long
1732i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1733{
1734 return __i915_gem_shrink(dev_priv, target, true);
1735}
1736
Chris Wilson6c085a72012-08-20 11:40:46 +02001737static void
1738i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1739{
1740 struct drm_i915_gem_object *obj, *next;
1741
1742 i915_gem_evict_everything(dev_priv->dev);
1743
Ben Widawsky35c20a62013-05-31 11:28:48 -07001744 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1745 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001746 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001747}
1748
Chris Wilson37e680a2012-06-07 15:38:42 +01001749static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001750i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001751{
Chris Wilson6c085a72012-08-20 11:40:46 +02001752 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001753 int page_count, i;
1754 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001755 struct sg_table *st;
1756 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001757 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001758 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001759 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001760 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001761
Chris Wilson6c085a72012-08-20 11:40:46 +02001762 /* Assert that the object is not currently in any GPU domain. As it
1763 * wasn't in the GTT, there shouldn't be any way it could have been in
1764 * a GPU cache
1765 */
1766 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1767 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1768
Chris Wilson9da3da62012-06-01 15:20:22 +01001769 st = kmalloc(sizeof(*st), GFP_KERNEL);
1770 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001771 return -ENOMEM;
1772
Chris Wilson9da3da62012-06-01 15:20:22 +01001773 page_count = obj->base.size / PAGE_SIZE;
1774 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1775 sg_free_table(st);
1776 kfree(st);
1777 return -ENOMEM;
1778 }
1779
1780 /* Get the list of pages out of our struct file. They'll be pinned
1781 * at this point until we release them.
1782 *
1783 * Fail silently without starting the shrinker
1784 */
Al Viro496ad9a2013-01-23 17:07:38 -05001785 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001786 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001787 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001788 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001789 sg = st->sgl;
1790 st->nents = 0;
1791 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001792 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1793 if (IS_ERR(page)) {
1794 i915_gem_purge(dev_priv, page_count);
1795 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1796 }
1797 if (IS_ERR(page)) {
1798 /* We've tried hard to allocate the memory by reaping
1799 * our own buffer, now let the real VM do its job and
1800 * go down in flames if truly OOM.
1801 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001802 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001803 gfp |= __GFP_IO | __GFP_WAIT;
1804
1805 i915_gem_shrink_all(dev_priv);
1806 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1807 if (IS_ERR(page))
1808 goto err_pages;
1809
Linus Torvaldscaf49192012-12-10 10:51:16 -08001810 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001811 gfp &= ~(__GFP_IO | __GFP_WAIT);
1812 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001813#ifdef CONFIG_SWIOTLB
1814 if (swiotlb_nr_tbl()) {
1815 st->nents++;
1816 sg_set_page(sg, page, PAGE_SIZE, 0);
1817 sg = sg_next(sg);
1818 continue;
1819 }
1820#endif
Imre Deak90797e62013-02-18 19:28:03 +02001821 if (!i || page_to_pfn(page) != last_pfn + 1) {
1822 if (i)
1823 sg = sg_next(sg);
1824 st->nents++;
1825 sg_set_page(sg, page, PAGE_SIZE, 0);
1826 } else {
1827 sg->length += PAGE_SIZE;
1828 }
1829 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001830 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001831#ifdef CONFIG_SWIOTLB
1832 if (!swiotlb_nr_tbl())
1833#endif
1834 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001835 obj->pages = st;
1836
Eric Anholt673a3942008-07-30 12:06:12 -07001837 if (i915_gem_object_needs_bit17_swizzle(obj))
1838 i915_gem_object_do_bit_17_swizzle(obj);
1839
1840 return 0;
1841
1842err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001843 sg_mark_end(sg);
1844 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001845 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001846 sg_free_table(st);
1847 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001848 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001849}
1850
Chris Wilson37e680a2012-06-07 15:38:42 +01001851/* Ensure that the associated pages are gathered from the backing storage
1852 * and pinned into our object. i915_gem_object_get_pages() may be called
1853 * multiple times before they are released by a single call to
1854 * i915_gem_object_put_pages() - once the pages are no longer referenced
1855 * either as a result of memory pressure (reaping pages under the shrinker)
1856 * or as the object is itself released.
1857 */
1858int
1859i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1860{
1861 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1862 const struct drm_i915_gem_object_ops *ops = obj->ops;
1863 int ret;
1864
Chris Wilson2f745ad2012-09-04 21:02:58 +01001865 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 return 0;
1867
Chris Wilson43e28f02013-01-08 10:53:09 +00001868 if (obj->madv != I915_MADV_WILLNEED) {
1869 DRM_ERROR("Attempting to obtain a purgeable object\n");
1870 return -EINVAL;
1871 }
1872
Chris Wilsona5570172012-09-04 21:02:54 +01001873 BUG_ON(obj->pages_pin_count);
1874
Chris Wilson37e680a2012-06-07 15:38:42 +01001875 ret = ops->get_pages(obj);
1876 if (ret)
1877 return ret;
1878
Ben Widawsky35c20a62013-05-31 11:28:48 -07001879 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001880 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001881}
1882
Chris Wilson54cf91d2010-11-25 18:00:26 +00001883void
Chris Wilson05394f32010-11-08 19:18:58 +00001884i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001885 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001886{
Chris Wilson05394f32010-11-08 19:18:58 +00001887 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001888 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001889 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson9d7730912012-11-27 16:22:52 +00001890 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001891
Zou Nan hai852835f2010-05-21 09:08:56 +08001892 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001893 if (obj->ring != ring && obj->last_write_seqno) {
1894 /* Keep the seqno relative to the current ring */
1895 obj->last_write_seqno = seqno;
1896 }
Chris Wilson05394f32010-11-08 19:18:58 +00001897 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001898
1899 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001900 if (!obj->active) {
1901 drm_gem_object_reference(&obj->base);
1902 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001903 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001904
Eric Anholt673a3942008-07-30 12:06:12 -07001905 /* Move from whatever list we were on to the tail of execution. */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001906 list_move_tail(&obj->mm_list, &vm->active_list);
Chris Wilson05394f32010-11-08 19:18:58 +00001907 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908
Chris Wilson0201f1e2012-07-20 12:41:01 +01001909 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001910
Chris Wilsoncaea7472010-11-12 13:53:37 +00001911 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001912 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913
Chris Wilson7dd49062012-03-21 10:48:18 +00001914 /* Bump MRU to take account of the delayed flush */
1915 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1916 struct drm_i915_fence_reg *reg;
1917
1918 reg = &dev_priv->fence_regs[obj->fence_reg];
1919 list_move_tail(&reg->lru_list,
1920 &dev_priv->mm.fence_list);
1921 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922 }
1923}
1924
1925static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001926i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1927{
1928 struct drm_device *dev = obj->base.dev;
1929 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001930 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001931
Chris Wilson65ce3022012-07-20 12:41:02 +01001932 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001933 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001934
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001935 list_move_tail(&obj->mm_list, &vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001936
Chris Wilson65ce3022012-07-20 12:41:02 +01001937 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001938 obj->ring = NULL;
1939
Chris Wilson65ce3022012-07-20 12:41:02 +01001940 obj->last_read_seqno = 0;
1941 obj->last_write_seqno = 0;
1942 obj->base.write_domain = 0;
1943
1944 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001945 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001946
1947 obj->active = 0;
1948 drm_gem_object_unreference(&obj->base);
1949
1950 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001951}
Eric Anholt673a3942008-07-30 12:06:12 -07001952
Chris Wilson9d7730912012-11-27 16:22:52 +00001953static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001954i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001955{
Chris Wilson9d7730912012-11-27 16:22:52 +00001956 struct drm_i915_private *dev_priv = dev->dev_private;
1957 struct intel_ring_buffer *ring;
1958 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001959
Chris Wilson107f27a52012-12-10 13:56:17 +02001960 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001961 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001962 ret = intel_ring_idle(ring);
1963 if (ret)
1964 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001965 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001966 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001967
1968 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001969 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001970 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001971
Chris Wilson9d7730912012-11-27 16:22:52 +00001972 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1973 ring->sync_seqno[j] = 0;
1974 }
1975
1976 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001977}
1978
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001979int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1980{
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982 int ret;
1983
1984 if (seqno == 0)
1985 return -EINVAL;
1986
1987 /* HWS page needs to be set less than what we
1988 * will inject to ring
1989 */
1990 ret = i915_gem_init_seqno(dev, seqno - 1);
1991 if (ret)
1992 return ret;
1993
1994 /* Carefully set the last_seqno value so that wrap
1995 * detection still works
1996 */
1997 dev_priv->next_seqno = seqno;
1998 dev_priv->last_seqno = seqno - 1;
1999 if (dev_priv->last_seqno == 0)
2000 dev_priv->last_seqno--;
2001
2002 return 0;
2003}
2004
Chris Wilson9d7730912012-11-27 16:22:52 +00002005int
2006i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002007{
Chris Wilson9d7730912012-11-27 16:22:52 +00002008 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002009
Chris Wilson9d7730912012-11-27 16:22:52 +00002010 /* reserve 0 for non-seqno */
2011 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002012 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002013 if (ret)
2014 return ret;
2015
2016 dev_priv->next_seqno = 1;
2017 }
2018
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002019 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002020 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002021}
2022
Mika Kuoppala0025c072013-06-12 12:35:30 +03002023int __i915_add_request(struct intel_ring_buffer *ring,
2024 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002025 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002026 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002027{
Chris Wilsondb53a302011-02-03 11:57:46 +00002028 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002029 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002030 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002031 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002032 int ret;
2033
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002034 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002035 /*
2036 * Emit any outstanding flushes - execbuf can fail to emit the flush
2037 * after having emitted the batchbuffer command. Hence we need to fix
2038 * things up similar to emitting the lazy request. The difference here
2039 * is that the flush _must_ happen before the next request, no matter
2040 * what.
2041 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002042 ret = intel_ring_flush_all_caches(ring);
2043 if (ret)
2044 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002045
Chris Wilsonacb868d2012-09-26 13:47:30 +01002046 request = kmalloc(sizeof(*request), GFP_KERNEL);
2047 if (request == NULL)
2048 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002049
Eric Anholt673a3942008-07-30 12:06:12 -07002050
Chris Wilsona71d8d92012-02-15 11:25:36 +00002051 /* Record the position of the start of the request so that
2052 * should we detect the updated seqno part-way through the
2053 * GPU processing the request, we never over-estimate the
2054 * position of the head.
2055 */
2056 request_ring_position = intel_ring_get_tail(ring);
2057
Chris Wilson9d7730912012-11-27 16:22:52 +00002058 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002059 if (ret) {
2060 kfree(request);
2061 return ret;
2062 }
Eric Anholt673a3942008-07-30 12:06:12 -07002063
Chris Wilson9d7730912012-11-27 16:22:52 +00002064 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002065 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002066 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002067 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002068 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002069 request->batch_obj = obj;
2070
2071 /* Whilst this request exists, batch_obj will be on the
2072 * active_list, and so will hold the active reference. Only when this
2073 * request is retired will the the batch_obj be moved onto the
2074 * inactive_list and lose its active reference. Hence we do not need
2075 * to explicitly hold another reference here.
2076 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002077
2078 if (request->ctx)
2079 i915_gem_context_reference(request->ctx);
2080
Eric Anholt673a3942008-07-30 12:06:12 -07002081 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002082 was_empty = list_empty(&ring->request_list);
2083 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002084 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002085
Chris Wilsondb53a302011-02-03 11:57:46 +00002086 if (file) {
2087 struct drm_i915_file_private *file_priv = file->driver_priv;
2088
Chris Wilson1c255952010-09-26 11:03:27 +01002089 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002090 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002091 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002092 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002093 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002094 }
Eric Anholt673a3942008-07-30 12:06:12 -07002095
Chris Wilson9d7730912012-11-27 16:22:52 +00002096 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002097 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002098
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002099 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002100 i915_queue_hangcheck(ring->dev);
2101
Chris Wilsonf047e392012-07-21 12:31:41 +01002102 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002103 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002104 &dev_priv->mm.retire_work,
2105 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002106 intel_mark_busy(dev_priv->dev);
2107 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002108 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002109
Chris Wilsonacb868d2012-09-26 13:47:30 +01002110 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002111 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002112 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002113}
2114
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002115static inline void
2116i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002117{
Chris Wilson1c255952010-09-26 11:03:27 +01002118 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002119
Chris Wilson1c255952010-09-26 11:03:27 +01002120 if (!file_priv)
2121 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002122
Chris Wilson1c255952010-09-26 11:03:27 +01002123 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002124 if (request->file_priv) {
2125 list_del(&request->client_list);
2126 request->file_priv = NULL;
2127 }
Chris Wilson1c255952010-09-26 11:03:27 +01002128 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002129}
2130
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002131static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2132 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002133{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002134 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2135 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002136 return true;
2137
2138 return false;
2139}
2140
2141static bool i915_head_inside_request(const u32 acthd_unmasked,
2142 const u32 request_start,
2143 const u32 request_end)
2144{
2145 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2146
2147 if (request_start < request_end) {
2148 if (acthd >= request_start && acthd < request_end)
2149 return true;
2150 } else if (request_start > request_end) {
2151 if (acthd >= request_start || acthd < request_end)
2152 return true;
2153 }
2154
2155 return false;
2156}
2157
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002158static struct i915_address_space *
2159request_to_vm(struct drm_i915_gem_request *request)
2160{
2161 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2162 struct i915_address_space *vm;
2163
2164 vm = &dev_priv->gtt.base;
2165
2166 return vm;
2167}
2168
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002169static bool i915_request_guilty(struct drm_i915_gem_request *request,
2170 const u32 acthd, bool *inside)
2171{
2172 /* There is a possibility that unmasked head address
2173 * pointing inside the ring, matches the batch_obj address range.
2174 * However this is extremely unlikely.
2175 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002176 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002177 if (i915_head_inside_object(acthd, request->batch_obj,
2178 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002179 *inside = true;
2180 return true;
2181 }
2182 }
2183
2184 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2185 *inside = false;
2186 return true;
2187 }
2188
2189 return false;
2190}
2191
2192static void i915_set_reset_status(struct intel_ring_buffer *ring,
2193 struct drm_i915_gem_request *request,
2194 u32 acthd)
2195{
2196 struct i915_ctx_hang_stats *hs = NULL;
2197 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002198 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002199
2200 /* Innocent until proven guilty */
2201 guilty = false;
2202
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002203 if (request->batch_obj)
2204 offset = i915_gem_obj_offset(request->batch_obj,
2205 request_to_vm(request));
2206
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002207 if (ring->hangcheck.action != wait &&
2208 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002209 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002210 ring->name,
2211 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002212 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002213 request->ctx ? request->ctx->id : 0,
2214 acthd);
2215
2216 guilty = true;
2217 }
2218
2219 /* If contexts are disabled or this is the default context, use
2220 * file_priv->reset_state
2221 */
2222 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2223 hs = &request->ctx->hang_stats;
2224 else if (request->file_priv)
2225 hs = &request->file_priv->hang_stats;
2226
2227 if (hs) {
2228 if (guilty)
2229 hs->batch_active++;
2230 else
2231 hs->batch_pending++;
2232 }
2233}
2234
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002235static void i915_gem_free_request(struct drm_i915_gem_request *request)
2236{
2237 list_del(&request->list);
2238 i915_gem_request_remove_from_client(request);
2239
2240 if (request->ctx)
2241 i915_gem_context_unreference(request->ctx);
2242
2243 kfree(request);
2244}
2245
Chris Wilsondfaae392010-09-22 10:31:52 +01002246static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2247 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002248{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002249 u32 completed_seqno;
2250 u32 acthd;
2251
2252 acthd = intel_ring_get_active_head(ring);
2253 completed_seqno = ring->get_seqno(ring, false);
2254
Chris Wilsondfaae392010-09-22 10:31:52 +01002255 while (!list_empty(&ring->request_list)) {
2256 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002257
Chris Wilsondfaae392010-09-22 10:31:52 +01002258 request = list_first_entry(&ring->request_list,
2259 struct drm_i915_gem_request,
2260 list);
2261
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002262 if (request->seqno > completed_seqno)
2263 i915_set_reset_status(ring, request, acthd);
2264
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002265 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002266 }
2267
2268 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002269 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002270
Chris Wilson05394f32010-11-08 19:18:58 +00002271 obj = list_first_entry(&ring->active_list,
2272 struct drm_i915_gem_object,
2273 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002274
Chris Wilson05394f32010-11-08 19:18:58 +00002275 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002276 }
Eric Anholt673a3942008-07-30 12:06:12 -07002277}
2278
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002279void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002280{
2281 struct drm_i915_private *dev_priv = dev->dev_private;
2282 int i;
2283
Daniel Vetter4b9de732011-10-09 21:52:02 +02002284 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002285 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002286
Daniel Vetter94a335d2013-07-17 14:51:28 +02002287 /*
2288 * Commit delayed tiling changes if we have an object still
2289 * attached to the fence, otherwise just clear the fence.
2290 */
2291 if (reg->obj) {
2292 i915_gem_object_update_fence(reg->obj, reg,
2293 reg->obj->tiling_mode);
2294 } else {
2295 i915_gem_write_fence(dev, i, NULL);
2296 }
Chris Wilson312817a2010-11-22 11:50:11 +00002297 }
2298}
2299
Chris Wilson069efc12010-09-30 16:53:18 +01002300void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002301{
Chris Wilsondfaae392010-09-22 10:31:52 +01002302 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002303 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002304 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002305
Chris Wilsonb4519512012-05-11 14:29:30 +01002306 for_each_ring(ring, dev_priv, i)
2307 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002308
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002309 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002310}
2311
2312/**
2313 * This function clears the request list as sequence numbers are passed.
2314 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002315void
Chris Wilsondb53a302011-02-03 11:57:46 +00002316i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002317{
Eric Anholt673a3942008-07-30 12:06:12 -07002318 uint32_t seqno;
2319
Chris Wilsondb53a302011-02-03 11:57:46 +00002320 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002321 return;
2322
Chris Wilsondb53a302011-02-03 11:57:46 +00002323 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002324
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002325 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002326
Zou Nan hai852835f2010-05-21 09:08:56 +08002327 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002328 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002329
Zou Nan hai852835f2010-05-21 09:08:56 +08002330 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002331 struct drm_i915_gem_request,
2332 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002333
Chris Wilsondfaae392010-09-22 10:31:52 +01002334 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002335 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002336
Chris Wilsondb53a302011-02-03 11:57:46 +00002337 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002338 /* We know the GPU must have read the request to have
2339 * sent us the seqno + interrupt, so use the position
2340 * of tail of the request to update the last known position
2341 * of the GPU head.
2342 */
2343 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002344
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002345 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002346 }
2347
2348 /* Move any buffers on the active list that are no longer referenced
2349 * by the ringbuffer to the flushing/inactive lists as appropriate.
2350 */
2351 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002352 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002353
Akshay Joshi0206e352011-08-16 15:34:10 -04002354 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002355 struct drm_i915_gem_object,
2356 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002357
Chris Wilson0201f1e2012-07-20 12:41:01 +01002358 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002359 break;
2360
Chris Wilson65ce3022012-07-20 12:41:02 +01002361 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002362 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002363
Chris Wilsondb53a302011-02-03 11:57:46 +00002364 if (unlikely(ring->trace_irq_seqno &&
2365 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002366 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002367 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002368 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002369
Chris Wilsondb53a302011-02-03 11:57:46 +00002370 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002371}
2372
2373void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002374i915_gem_retire_requests(struct drm_device *dev)
2375{
2376 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002377 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002378 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002379
Chris Wilsonb4519512012-05-11 14:29:30 +01002380 for_each_ring(ring, dev_priv, i)
2381 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002382}
2383
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002384static void
Eric Anholt673a3942008-07-30 12:06:12 -07002385i915_gem_retire_work_handler(struct work_struct *work)
2386{
2387 drm_i915_private_t *dev_priv;
2388 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002389 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002390 bool idle;
2391 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002392
2393 dev_priv = container_of(work, drm_i915_private_t,
2394 mm.retire_work.work);
2395 dev = dev_priv->dev;
2396
Chris Wilson891b48c2010-09-29 12:26:37 +01002397 /* Come back later if the device is busy... */
2398 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002399 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2400 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002401 return;
2402 }
2403
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002404 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002405
Chris Wilson0a587052011-01-09 21:05:44 +00002406 /* Send a periodic flush down the ring so we don't hold onto GEM
2407 * objects indefinitely.
2408 */
2409 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002410 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002411 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002412 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002413
2414 idle &= list_empty(&ring->request_list);
2415 }
2416
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002417 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002418 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2419 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002420 if (idle)
2421 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002422
Eric Anholt673a3942008-07-30 12:06:12 -07002423 mutex_unlock(&dev->struct_mutex);
2424}
2425
Ben Widawsky5816d642012-04-11 11:18:19 -07002426/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002427 * Ensures that an object will eventually get non-busy by flushing any required
2428 * write domains, emitting any outstanding lazy request and retiring and
2429 * completed requests.
2430 */
2431static int
2432i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2433{
2434 int ret;
2435
2436 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002437 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002438 if (ret)
2439 return ret;
2440
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002441 i915_gem_retire_requests_ring(obj->ring);
2442 }
2443
2444 return 0;
2445}
2446
2447/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002448 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2449 * @DRM_IOCTL_ARGS: standard ioctl arguments
2450 *
2451 * Returns 0 if successful, else an error is returned with the remaining time in
2452 * the timeout parameter.
2453 * -ETIME: object is still busy after timeout
2454 * -ERESTARTSYS: signal interrupted the wait
2455 * -ENONENT: object doesn't exist
2456 * Also possible, but rare:
2457 * -EAGAIN: GPU wedged
2458 * -ENOMEM: damn
2459 * -ENODEV: Internal IRQ fail
2460 * -E?: The add request failed
2461 *
2462 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2463 * non-zero timeout parameter the wait ioctl will wait for the given number of
2464 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2465 * without holding struct_mutex the object may become re-busied before this
2466 * function completes. A similar but shorter * race condition exists in the busy
2467 * ioctl
2468 */
2469int
2470i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2471{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002472 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002473 struct drm_i915_gem_wait *args = data;
2474 struct drm_i915_gem_object *obj;
2475 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002476 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002477 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002478 u32 seqno = 0;
2479 int ret = 0;
2480
Ben Widawskyeac1f142012-06-05 15:24:24 -07002481 if (args->timeout_ns >= 0) {
2482 timeout_stack = ns_to_timespec(args->timeout_ns);
2483 timeout = &timeout_stack;
2484 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002485
2486 ret = i915_mutex_lock_interruptible(dev);
2487 if (ret)
2488 return ret;
2489
2490 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2491 if (&obj->base == NULL) {
2492 mutex_unlock(&dev->struct_mutex);
2493 return -ENOENT;
2494 }
2495
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002496 /* Need to make sure the object gets inactive eventually. */
2497 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002498 if (ret)
2499 goto out;
2500
2501 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002502 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002503 ring = obj->ring;
2504 }
2505
2506 if (seqno == 0)
2507 goto out;
2508
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002509 /* Do this after OLR check to make sure we make forward progress polling
2510 * on this IOCTL with a 0 timeout (like busy ioctl)
2511 */
2512 if (!args->timeout_ns) {
2513 ret = -ETIME;
2514 goto out;
2515 }
2516
2517 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002518 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002519 mutex_unlock(&dev->struct_mutex);
2520
Daniel Vetterf69061b2012-12-06 09:01:42 +01002521 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002522 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002523 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002524 return ret;
2525
2526out:
2527 drm_gem_object_unreference(&obj->base);
2528 mutex_unlock(&dev->struct_mutex);
2529 return ret;
2530}
2531
2532/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002533 * i915_gem_object_sync - sync an object to a ring.
2534 *
2535 * @obj: object which may be in use on another ring.
2536 * @to: ring we wish to use the object on. May be NULL.
2537 *
2538 * This code is meant to abstract object synchronization with the GPU.
2539 * Calling with NULL implies synchronizing the object with the CPU
2540 * rather than a particular GPU ring.
2541 *
2542 * Returns 0 if successful, else propagates up the lower layer error.
2543 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002544int
2545i915_gem_object_sync(struct drm_i915_gem_object *obj,
2546 struct intel_ring_buffer *to)
2547{
2548 struct intel_ring_buffer *from = obj->ring;
2549 u32 seqno;
2550 int ret, idx;
2551
2552 if (from == NULL || to == from)
2553 return 0;
2554
Ben Widawsky5816d642012-04-11 11:18:19 -07002555 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002556 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002557
2558 idx = intel_ring_sync_index(from, to);
2559
Chris Wilson0201f1e2012-07-20 12:41:01 +01002560 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002561 if (seqno <= from->sync_seqno[idx])
2562 return 0;
2563
Ben Widawskyb4aca012012-04-25 20:50:12 -07002564 ret = i915_gem_check_olr(obj->ring, seqno);
2565 if (ret)
2566 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002567
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002568 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002569 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002570 /* We use last_read_seqno because sync_to()
2571 * might have just caused seqno wrap under
2572 * the radar.
2573 */
2574 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002575
Ben Widawskye3a5a222012-04-11 11:18:20 -07002576 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002577}
2578
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002579static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2580{
2581 u32 old_write_domain, old_read_domains;
2582
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002583 /* Force a pagefault for domain tracking on next user access */
2584 i915_gem_release_mmap(obj);
2585
Keith Packardb97c3d92011-06-24 21:02:59 -07002586 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2587 return;
2588
Chris Wilson97c809fd2012-10-09 19:24:38 +01002589 /* Wait for any direct GTT access to complete */
2590 mb();
2591
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002592 old_read_domains = obj->base.read_domains;
2593 old_write_domain = obj->base.write_domain;
2594
2595 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2596 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2597
2598 trace_i915_gem_object_change_domain(obj,
2599 old_read_domains,
2600 old_write_domain);
2601}
2602
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002603int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002604{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002605 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002606 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002607 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002608
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002609 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002610 return 0;
2611
Chris Wilson31d8d652012-05-24 19:11:20 +01002612 if (obj->pin_count)
2613 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002614
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002615 BUG_ON(obj->pages == NULL);
2616
Chris Wilsona8198ee2011-04-13 22:04:09 +01002617 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002618 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002619 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002620 /* Continue on if we fail due to EIO, the GPU is hung so we
2621 * should be safe and we need to cleanup or else we might
2622 * cause memory corruption through use-after-free.
2623 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002624
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002625 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002626
Daniel Vetter96b47b62009-12-15 17:50:00 +01002627 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002628 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002629 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002630 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002631
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002632 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002633
Daniel Vetter74898d72012-02-15 23:50:22 +01002634 if (obj->has_global_gtt_mapping)
2635 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002636 if (obj->has_aliasing_ppgtt_mapping) {
2637 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2638 obj->has_aliasing_ppgtt_mapping = 0;
2639 }
Daniel Vetter74163902012-02-15 23:50:21 +01002640 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002641 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002642
Chris Wilson6c085a72012-08-20 11:40:46 +02002643 list_del(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002644 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002645 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002646
Ben Widawsky2f633152013-07-17 12:19:03 -07002647 list_del(&vma->vma_link);
2648 drm_mm_remove_node(&vma->node);
2649 i915_gem_vma_destroy(vma);
2650
2651 /* Since the unbound list is global, only move to that list if
2652 * no more VMAs exist.
2653 * NB: Until we have real VMAs there will only ever be one */
2654 WARN_ON(!list_empty(&obj->vma_list));
2655 if (list_empty(&obj->vma_list))
2656 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002657
Chris Wilson88241782011-01-07 17:09:48 +00002658 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002659}
2660
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002661/**
2662 * Unbinds an object from the global GTT aperture.
2663 */
2664int
2665i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2666{
2667 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2668 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2669
2670 if (!i915_gem_obj_ggtt_bound(obj));
2671 return 0;
2672
2673 if (obj->pin_count)
2674 return -EBUSY;
2675
2676 BUG_ON(obj->pages == NULL);
2677
2678 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2679}
2680
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002681int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002682{
2683 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002684 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002685 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002686
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002687 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002688 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002689 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2690 if (ret)
2691 return ret;
2692
Chris Wilson3e960502012-11-27 16:22:54 +00002693 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002694 if (ret)
2695 return ret;
2696 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002697
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002698 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002699}
2700
Chris Wilson9ce079e2012-04-17 15:31:30 +01002701static void i965_write_fence_reg(struct drm_device *dev, int reg,
2702 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002703{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002704 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002705 int fence_reg;
2706 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002707
Imre Deak56c844e2013-01-07 21:47:34 +02002708 if (INTEL_INFO(dev)->gen >= 6) {
2709 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2710 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2711 } else {
2712 fence_reg = FENCE_REG_965_0;
2713 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2714 }
2715
Chris Wilsond18b9612013-07-10 13:36:23 +01002716 fence_reg += reg * 8;
2717
2718 /* To w/a incoherency with non-atomic 64-bit register updates,
2719 * we split the 64-bit update into two 32-bit writes. In order
2720 * for a partial fence not to be evaluated between writes, we
2721 * precede the update with write to turn off the fence register,
2722 * and only enable the fence as the last step.
2723 *
2724 * For extra levels of paranoia, we make sure each step lands
2725 * before applying the next step.
2726 */
2727 I915_WRITE(fence_reg, 0);
2728 POSTING_READ(fence_reg);
2729
Chris Wilson9ce079e2012-04-17 15:31:30 +01002730 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002731 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002732 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002733
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002734 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002735 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002736 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002737 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002738 if (obj->tiling_mode == I915_TILING_Y)
2739 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2740 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002741
Chris Wilsond18b9612013-07-10 13:36:23 +01002742 I915_WRITE(fence_reg + 4, val >> 32);
2743 POSTING_READ(fence_reg + 4);
2744
2745 I915_WRITE(fence_reg + 0, val);
2746 POSTING_READ(fence_reg);
2747 } else {
2748 I915_WRITE(fence_reg + 4, 0);
2749 POSTING_READ(fence_reg + 4);
2750 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751}
2752
Chris Wilson9ce079e2012-04-17 15:31:30 +01002753static void i915_write_fence_reg(struct drm_device *dev, int reg,
2754 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002755{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002756 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002757 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002758
Chris Wilson9ce079e2012-04-17 15:31:30 +01002759 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002760 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002761 int pitch_val;
2762 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002763
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002764 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002765 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002766 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2767 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2768 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002769
2770 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2771 tile_width = 128;
2772 else
2773 tile_width = 512;
2774
2775 /* Note: pitch better be a power of two tile widths */
2776 pitch_val = obj->stride / tile_width;
2777 pitch_val = ffs(pitch_val) - 1;
2778
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002779 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002780 if (obj->tiling_mode == I915_TILING_Y)
2781 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2782 val |= I915_FENCE_SIZE_BITS(size);
2783 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2784 val |= I830_FENCE_REG_VALID;
2785 } else
2786 val = 0;
2787
2788 if (reg < 8)
2789 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002790 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002791 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002792
Chris Wilson9ce079e2012-04-17 15:31:30 +01002793 I915_WRITE(reg, val);
2794 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002795}
2796
Chris Wilson9ce079e2012-04-17 15:31:30 +01002797static void i830_write_fence_reg(struct drm_device *dev, int reg,
2798 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002799{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002800 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002801 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002802
Chris Wilson9ce079e2012-04-17 15:31:30 +01002803 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002804 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002805 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002806
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002807 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002808 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002809 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2810 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2811 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002812
Chris Wilson9ce079e2012-04-17 15:31:30 +01002813 pitch_val = obj->stride / 128;
2814 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002815
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002816 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002817 if (obj->tiling_mode == I915_TILING_Y)
2818 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2819 val |= I830_FENCE_SIZE_BITS(size);
2820 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2821 val |= I830_FENCE_REG_VALID;
2822 } else
2823 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002824
Chris Wilson9ce079e2012-04-17 15:31:30 +01002825 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2826 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2827}
2828
Chris Wilsond0a57782012-10-09 19:24:37 +01002829inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2830{
2831 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2832}
2833
Chris Wilson9ce079e2012-04-17 15:31:30 +01002834static void i915_gem_write_fence(struct drm_device *dev, int reg,
2835 struct drm_i915_gem_object *obj)
2836{
Chris Wilsond0a57782012-10-09 19:24:37 +01002837 struct drm_i915_private *dev_priv = dev->dev_private;
2838
2839 /* Ensure that all CPU reads are completed before installing a fence
2840 * and all writes before removing the fence.
2841 */
2842 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2843 mb();
2844
Daniel Vetter94a335d2013-07-17 14:51:28 +02002845 WARN(obj && (!obj->stride || !obj->tiling_mode),
2846 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2847 obj->stride, obj->tiling_mode);
2848
Chris Wilson9ce079e2012-04-17 15:31:30 +01002849 switch (INTEL_INFO(dev)->gen) {
2850 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002851 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002852 case 5:
2853 case 4: i965_write_fence_reg(dev, reg, obj); break;
2854 case 3: i915_write_fence_reg(dev, reg, obj); break;
2855 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002856 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002857 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002858
2859 /* And similarly be paranoid that no direct access to this region
2860 * is reordered to before the fence is installed.
2861 */
2862 if (i915_gem_object_needs_mb(obj))
2863 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002864}
2865
Chris Wilson61050802012-04-17 15:31:31 +01002866static inline int fence_number(struct drm_i915_private *dev_priv,
2867 struct drm_i915_fence_reg *fence)
2868{
2869 return fence - dev_priv->fence_regs;
2870}
2871
2872static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2873 struct drm_i915_fence_reg *fence,
2874 bool enable)
2875{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002876 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002877 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002878
Chris Wilson46a0b632013-07-10 13:36:24 +01002879 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002880
2881 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002882 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002883 fence->obj = obj;
2884 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2885 } else {
2886 obj->fence_reg = I915_FENCE_REG_NONE;
2887 fence->obj = NULL;
2888 list_del_init(&fence->lru_list);
2889 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002890 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002891}
2892
Chris Wilsond9e86c02010-11-10 16:40:20 +00002893static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002894i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002895{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002896 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002897 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002898 if (ret)
2899 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002900
2901 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002902 }
2903
Chris Wilson86d5bc32012-07-20 12:41:04 +01002904 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002905 return 0;
2906}
2907
2908int
2909i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2910{
Chris Wilson61050802012-04-17 15:31:31 +01002911 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002912 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002913 int ret;
2914
Chris Wilsond0a57782012-10-09 19:24:37 +01002915 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002916 if (ret)
2917 return ret;
2918
Chris Wilson61050802012-04-17 15:31:31 +01002919 if (obj->fence_reg == I915_FENCE_REG_NONE)
2920 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002921
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002922 fence = &dev_priv->fence_regs[obj->fence_reg];
2923
Chris Wilson61050802012-04-17 15:31:31 +01002924 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002925 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002926
2927 return 0;
2928}
2929
2930static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002931i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002932{
Daniel Vetterae3db242010-02-19 11:51:58 +01002933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002934 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002935 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002936
2937 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002938 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002939 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2940 reg = &dev_priv->fence_regs[i];
2941 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002942 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002943
Chris Wilson1690e1e2011-12-14 13:57:08 +01002944 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002945 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002946 }
2947
Chris Wilsond9e86c02010-11-10 16:40:20 +00002948 if (avail == NULL)
2949 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002950
2951 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002952 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002953 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002954 continue;
2955
Chris Wilson8fe301a2012-04-17 15:31:28 +01002956 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002957 }
2958
Chris Wilson8fe301a2012-04-17 15:31:28 +01002959 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002960}
2961
Jesse Barnesde151cf2008-11-12 10:03:55 -08002962/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002963 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002964 * @obj: object to map through a fence reg
2965 *
2966 * When mapping objects through the GTT, userspace wants to be able to write
2967 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002968 * This function walks the fence regs looking for a free one for @obj,
2969 * stealing one if it can't find any.
2970 *
2971 * It then sets up the reg based on the object's properties: address, pitch
2972 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002973 *
2974 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002975 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002976int
Chris Wilson06d98132012-04-17 15:31:24 +01002977i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002978{
Chris Wilson05394f32010-11-08 19:18:58 +00002979 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002980 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002981 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002982 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002983 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002984
Chris Wilson14415742012-04-17 15:31:33 +01002985 /* Have we updated the tiling parameters upon the object and so
2986 * will need to serialise the write to the associated fence register?
2987 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002988 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002989 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002990 if (ret)
2991 return ret;
2992 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002993
Chris Wilsond9e86c02010-11-10 16:40:20 +00002994 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002995 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2996 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002997 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002998 list_move_tail(&reg->lru_list,
2999 &dev_priv->mm.fence_list);
3000 return 0;
3001 }
3002 } else if (enable) {
3003 reg = i915_find_fence_reg(dev);
3004 if (reg == NULL)
3005 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003006
Chris Wilson14415742012-04-17 15:31:33 +01003007 if (reg->obj) {
3008 struct drm_i915_gem_object *old = reg->obj;
3009
Chris Wilsond0a57782012-10-09 19:24:37 +01003010 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003011 if (ret)
3012 return ret;
3013
Chris Wilson14415742012-04-17 15:31:33 +01003014 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003015 }
Chris Wilson14415742012-04-17 15:31:33 +01003016 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003017 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003018
Chris Wilson14415742012-04-17 15:31:33 +01003019 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003020
Chris Wilson9ce079e2012-04-17 15:31:30 +01003021 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003022}
3023
Chris Wilson42d6ab42012-07-26 11:49:32 +01003024static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3025 struct drm_mm_node *gtt_space,
3026 unsigned long cache_level)
3027{
3028 struct drm_mm_node *other;
3029
3030 /* On non-LLC machines we have to be careful when putting differing
3031 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003032 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003033 */
3034 if (HAS_LLC(dev))
3035 return true;
3036
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003037 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003038 return true;
3039
3040 if (list_empty(&gtt_space->node_list))
3041 return true;
3042
3043 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3044 if (other->allocated && !other->hole_follows && other->color != cache_level)
3045 return false;
3046
3047 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3048 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3049 return false;
3050
3051 return true;
3052}
3053
3054static void i915_gem_verify_gtt(struct drm_device *dev)
3055{
3056#if WATCH_GTT
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058 struct drm_i915_gem_object *obj;
3059 int err = 0;
3060
Ben Widawsky35c20a62013-05-31 11:28:48 -07003061 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003062 if (obj->gtt_space == NULL) {
3063 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3064 err++;
3065 continue;
3066 }
3067
3068 if (obj->cache_level != obj->gtt_space->color) {
3069 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003070 i915_gem_obj_ggtt_offset(obj),
3071 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003072 obj->cache_level,
3073 obj->gtt_space->color);
3074 err++;
3075 continue;
3076 }
3077
3078 if (!i915_gem_valid_gtt_space(dev,
3079 obj->gtt_space,
3080 obj->cache_level)) {
3081 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003082 i915_gem_obj_ggtt_offset(obj),
3083 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003084 obj->cache_level);
3085 err++;
3086 continue;
3087 }
3088 }
3089
3090 WARN_ON(err);
3091#endif
3092}
3093
Jesse Barnesde151cf2008-11-12 10:03:55 -08003094/**
Eric Anholt673a3942008-07-30 12:06:12 -07003095 * Finds free space in the GTT aperture and binds the object there.
3096 */
3097static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003098i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3099 struct i915_address_space *vm,
3100 unsigned alignment,
3101 bool map_and_fenceable,
3102 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003103{
Chris Wilson05394f32010-11-08 19:18:58 +00003104 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003105 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003106 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003107 bool mappable, fenceable;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003108 size_t gtt_max =
3109 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003110 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003111 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003112
Ben Widawsky2f633152013-07-17 12:19:03 -07003113 if (WARN_ON(!list_empty(&obj->vma_list)))
3114 return -EBUSY;
3115
Chris Wilsone28f8712011-07-18 13:11:49 -07003116 fence_size = i915_gem_get_gtt_size(dev,
3117 obj->base.size,
3118 obj->tiling_mode);
3119 fence_alignment = i915_gem_get_gtt_alignment(dev,
3120 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003121 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003122 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003123 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003124 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003125 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003126
Eric Anholt673a3942008-07-30 12:06:12 -07003127 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003128 alignment = map_and_fenceable ? fence_alignment :
3129 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003130 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003131 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3132 return -EINVAL;
3133 }
3134
Chris Wilson05394f32010-11-08 19:18:58 +00003135 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003136
Chris Wilson654fc602010-05-27 13:18:21 +01003137 /* If the object is bigger than the entire aperture, reject it early
3138 * before evicting everything in a vain attempt to find space.
3139 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003140 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003141 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003142 obj->base.size,
3143 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003144 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003145 return -E2BIG;
3146 }
3147
Chris Wilson37e680a2012-06-07 15:38:42 +01003148 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003149 if (ret)
3150 return ret;
3151
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003152 i915_gem_object_pin_pages(obj);
3153
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003154 /* FIXME: For now we only ever use 1 VMA per object */
3155 BUG_ON(!i915_is_ggtt(vm));
3156 WARN_ON(!list_empty(&obj->vma_list));
3157
3158 vma = i915_gem_vma_create(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003159 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003160 ret = PTR_ERR(vma);
3161 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003162 }
3163
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003164search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003165 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003166 size, alignment,
3167 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003168 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003169 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003170 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003171 map_and_fenceable,
3172 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003173 if (ret == 0)
3174 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003175
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003176 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003177 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003178 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003179 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003180 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003181 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003182 }
3183
Daniel Vetter74163902012-02-15 23:50:21 +01003184 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003185 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003186 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003187
Ben Widawsky35c20a62013-05-31 11:28:48 -07003188 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003189 list_add_tail(&obj->mm_list, &vm->inactive_list);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003190
3191 /* Keep GGTT vmas first to make debug easier */
3192 if (i915_is_ggtt(vm))
3193 list_add(&vma->vma_link, &obj->vma_list);
3194 else
3195 list_add_tail(&vma->vma_link, &obj->vma_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003196
Daniel Vetter75e9e912010-11-04 17:11:09 +01003197 fenceable =
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003198 i915_is_ggtt(vm) &&
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003199 i915_gem_obj_ggtt_size(obj) == fence_size &&
3200 (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003201
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003202 mappable =
3203 i915_is_ggtt(vm) &&
3204 vma->node.start + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003205
Chris Wilson05394f32010-11-08 19:18:58 +00003206 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003207
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003208 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003209 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003210 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003211
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003212err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003213 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003214err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003215 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003216err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003217 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003218 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003219}
3220
3221void
Chris Wilson05394f32010-11-08 19:18:58 +00003222i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003223{
Eric Anholt673a3942008-07-30 12:06:12 -07003224 /* If we don't have a page list set up, then we're not pinned
3225 * to GPU, and we can ignore the cache flush because it'll happen
3226 * again at bind time.
3227 */
Chris Wilson05394f32010-11-08 19:18:58 +00003228 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003229 return;
3230
Imre Deak769ce462013-02-13 21:56:05 +02003231 /*
3232 * Stolen memory is always coherent with the GPU as it is explicitly
3233 * marked as wc by the system, or the system is cache-coherent.
3234 */
3235 if (obj->stolen)
3236 return;
3237
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003238 /* If the GPU is snooping the contents of the CPU cache,
3239 * we do not need to manually clear the CPU cache lines. However,
3240 * the caches are only snooped when the render cache is
3241 * flushed/invalidated. As we always have to emit invalidations
3242 * and flushes when moving into and out of the RENDER domain, correct
3243 * snooping behaviour occurs naturally as the result of our domain
3244 * tracking.
3245 */
3246 if (obj->cache_level != I915_CACHE_NONE)
3247 return;
3248
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003249 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003250
Chris Wilson9da3da62012-06-01 15:20:22 +01003251 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003252}
3253
3254/** Flushes the GTT write domain for the object if it's dirty. */
3255static void
Chris Wilson05394f32010-11-08 19:18:58 +00003256i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003257{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003258 uint32_t old_write_domain;
3259
Chris Wilson05394f32010-11-08 19:18:58 +00003260 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003261 return;
3262
Chris Wilson63256ec2011-01-04 18:42:07 +00003263 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003264 * to it immediately go to main memory as far as we know, so there's
3265 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003266 *
3267 * However, we do have to enforce the order so that all writes through
3268 * the GTT land before any writes to the device, such as updates to
3269 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003270 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003271 wmb();
3272
Chris Wilson05394f32010-11-08 19:18:58 +00003273 old_write_domain = obj->base.write_domain;
3274 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003275
3276 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003277 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003278 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003279}
3280
3281/** Flushes the CPU write domain for the object if it's dirty. */
3282static void
Chris Wilson05394f32010-11-08 19:18:58 +00003283i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003284{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003285 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003286
Chris Wilson05394f32010-11-08 19:18:58 +00003287 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003288 return;
3289
3290 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003291 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003292 old_write_domain = obj->base.write_domain;
3293 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003294
3295 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003296 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003297 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003298}
3299
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003300/**
3301 * Moves a single object to the GTT read, and possibly write domain.
3302 *
3303 * This function returns when the move is complete, including waiting on
3304 * flushes to occur.
3305 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003306int
Chris Wilson20217462010-11-23 15:26:33 +00003307i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003308{
Chris Wilson8325a092012-04-24 15:52:35 +01003309 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003310 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003311 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003312
Eric Anholt02354392008-11-26 13:58:13 -08003313 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003314 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003315 return -EINVAL;
3316
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003317 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3318 return 0;
3319
Chris Wilson0201f1e2012-07-20 12:41:01 +01003320 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003321 if (ret)
3322 return ret;
3323
Chris Wilson72133422010-09-13 23:56:38 +01003324 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003325
Chris Wilsond0a57782012-10-09 19:24:37 +01003326 /* Serialise direct access to this object with the barriers for
3327 * coherent writes from the GPU, by effectively invalidating the
3328 * GTT domain upon first access.
3329 */
3330 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3331 mb();
3332
Chris Wilson05394f32010-11-08 19:18:58 +00003333 old_write_domain = obj->base.write_domain;
3334 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003335
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003336 /* It should now be out of any other write domains, and we can update
3337 * the domain values for our changes.
3338 */
Chris Wilson05394f32010-11-08 19:18:58 +00003339 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3340 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003341 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003342 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3343 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3344 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003345 }
3346
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003347 trace_i915_gem_object_change_domain(obj,
3348 old_read_domains,
3349 old_write_domain);
3350
Chris Wilson8325a092012-04-24 15:52:35 +01003351 /* And bump the LRU for this access */
3352 if (i915_gem_object_is_inactive(obj))
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003353 list_move_tail(&obj->mm_list,
3354 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003355
Eric Anholte47c68e2008-11-14 13:35:19 -08003356 return 0;
3357}
3358
Chris Wilsone4ffd172011-04-04 09:44:39 +01003359int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3360 enum i915_cache_level cache_level)
3361{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003362 struct drm_device *dev = obj->base.dev;
3363 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003364 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003365 int ret;
3366
3367 if (obj->cache_level == cache_level)
3368 return 0;
3369
3370 if (obj->pin_count) {
3371 DRM_DEBUG("can not change the cache level of pinned objects\n");
3372 return -EBUSY;
3373 }
3374
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003375 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3376 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003377 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003378 if (ret)
3379 return ret;
3380
3381 break;
3382 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003383 }
3384
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003385 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003386 ret = i915_gem_object_finish_gpu(obj);
3387 if (ret)
3388 return ret;
3389
3390 i915_gem_object_finish_gtt(obj);
3391
3392 /* Before SandyBridge, you could not use tiling or fence
3393 * registers with snooped memory, so relinquish any fences
3394 * currently pointing to our region in the aperture.
3395 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003396 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003397 ret = i915_gem_object_put_fence(obj);
3398 if (ret)
3399 return ret;
3400 }
3401
Daniel Vetter74898d72012-02-15 23:50:22 +01003402 if (obj->has_global_gtt_mapping)
3403 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003404 if (obj->has_aliasing_ppgtt_mapping)
3405 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3406 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003407 }
3408
3409 if (cache_level == I915_CACHE_NONE) {
3410 u32 old_read_domains, old_write_domain;
3411
3412 /* If we're coming from LLC cached, then we haven't
3413 * actually been tracking whether the data is in the
3414 * CPU cache or not, since we only allow one bit set
3415 * in obj->write_domain and have been skipping the clflushes.
3416 * Just set it to the CPU cache for now.
3417 */
3418 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3419 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3420
3421 old_read_domains = obj->base.read_domains;
3422 old_write_domain = obj->base.write_domain;
3423
3424 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3425 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3426
3427 trace_i915_gem_object_change_domain(obj,
3428 old_read_domains,
3429 old_write_domain);
3430 }
3431
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003432 list_for_each_entry(vma, &obj->vma_list, vma_link)
3433 vma->node.color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003434 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003435 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003436 return 0;
3437}
3438
Ben Widawsky199adf42012-09-21 17:01:20 -07003439int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3440 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003441{
Ben Widawsky199adf42012-09-21 17:01:20 -07003442 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003443 struct drm_i915_gem_object *obj;
3444 int ret;
3445
3446 ret = i915_mutex_lock_interruptible(dev);
3447 if (ret)
3448 return ret;
3449
3450 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3451 if (&obj->base == NULL) {
3452 ret = -ENOENT;
3453 goto unlock;
3454 }
3455
Ben Widawsky199adf42012-09-21 17:01:20 -07003456 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003457
3458 drm_gem_object_unreference(&obj->base);
3459unlock:
3460 mutex_unlock(&dev->struct_mutex);
3461 return ret;
3462}
3463
Ben Widawsky199adf42012-09-21 17:01:20 -07003464int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3465 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003466{
Ben Widawsky199adf42012-09-21 17:01:20 -07003467 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003468 struct drm_i915_gem_object *obj;
3469 enum i915_cache_level level;
3470 int ret;
3471
Ben Widawsky199adf42012-09-21 17:01:20 -07003472 switch (args->caching) {
3473 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003474 level = I915_CACHE_NONE;
3475 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003476 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003477 level = I915_CACHE_LLC;
3478 break;
3479 default:
3480 return -EINVAL;
3481 }
3482
Ben Widawsky3bc29132012-09-26 16:15:20 -07003483 ret = i915_mutex_lock_interruptible(dev);
3484 if (ret)
3485 return ret;
3486
Chris Wilsone6994ae2012-07-10 10:27:08 +01003487 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3488 if (&obj->base == NULL) {
3489 ret = -ENOENT;
3490 goto unlock;
3491 }
3492
3493 ret = i915_gem_object_set_cache_level(obj, level);
3494
3495 drm_gem_object_unreference(&obj->base);
3496unlock:
3497 mutex_unlock(&dev->struct_mutex);
3498 return ret;
3499}
3500
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003501/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003502 * Prepare buffer for display plane (scanout, cursors, etc).
3503 * Can be called from an uninterruptible phase (modesetting) and allows
3504 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003505 */
3506int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003507i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3508 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003509 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003510{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003512 int ret;
3513
Chris Wilson0be73282010-12-06 14:36:27 +00003514 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003515 ret = i915_gem_object_sync(obj, pipelined);
3516 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003517 return ret;
3518 }
3519
Eric Anholta7ef0642011-03-29 16:59:54 -07003520 /* The display engine is not coherent with the LLC cache on gen6. As
3521 * a result, we make sure that the pinning that is about to occur is
3522 * done with uncached PTEs. This is lowest common denominator for all
3523 * chipsets.
3524 *
3525 * However for gen6+, we could do better by using the GFDT bit instead
3526 * of uncaching, which would allow us to flush all the LLC-cached data
3527 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3528 */
3529 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3530 if (ret)
3531 return ret;
3532
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003533 /* As the user may map the buffer once pinned in the display plane
3534 * (e.g. libkms for the bootup splash), we have to ensure that we
3535 * always use map_and_fenceable for all scanout buffers.
3536 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003537 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003538 if (ret)
3539 return ret;
3540
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003541 i915_gem_object_flush_cpu_write_domain(obj);
3542
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003543 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003544 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003545
3546 /* It should now be out of any other write domains, and we can update
3547 * the domain values for our changes.
3548 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003549 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003550 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003551
3552 trace_i915_gem_object_change_domain(obj,
3553 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003554 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003555
3556 return 0;
3557}
3558
Chris Wilson85345512010-11-13 09:49:11 +00003559int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003560i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003561{
Chris Wilson88241782011-01-07 17:09:48 +00003562 int ret;
3563
Chris Wilsona8198ee2011-04-13 22:04:09 +01003564 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003565 return 0;
3566
Chris Wilson0201f1e2012-07-20 12:41:01 +01003567 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003568 if (ret)
3569 return ret;
3570
Chris Wilsona8198ee2011-04-13 22:04:09 +01003571 /* Ensure that we invalidate the GPU's caches and TLBs. */
3572 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003573 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003574}
3575
Eric Anholte47c68e2008-11-14 13:35:19 -08003576/**
3577 * Moves a single object to the CPU read, and possibly write domain.
3578 *
3579 * This function returns when the move is complete, including waiting on
3580 * flushes to occur.
3581 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003582int
Chris Wilson919926a2010-11-12 13:42:53 +00003583i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003584{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003585 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003586 int ret;
3587
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003588 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3589 return 0;
3590
Chris Wilson0201f1e2012-07-20 12:41:01 +01003591 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003592 if (ret)
3593 return ret;
3594
Eric Anholte47c68e2008-11-14 13:35:19 -08003595 i915_gem_object_flush_gtt_write_domain(obj);
3596
Chris Wilson05394f32010-11-08 19:18:58 +00003597 old_write_domain = obj->base.write_domain;
3598 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003599
Eric Anholte47c68e2008-11-14 13:35:19 -08003600 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003601 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003602 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003603
Chris Wilson05394f32010-11-08 19:18:58 +00003604 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003605 }
3606
3607 /* It should now be out of any other write domains, and we can update
3608 * the domain values for our changes.
3609 */
Chris Wilson05394f32010-11-08 19:18:58 +00003610 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003611
3612 /* If we're writing through the CPU, then the GPU read domains will
3613 * need to be invalidated at next use.
3614 */
3615 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003616 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3617 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003618 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003619
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003620 trace_i915_gem_object_change_domain(obj,
3621 old_read_domains,
3622 old_write_domain);
3623
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003624 return 0;
3625}
3626
Eric Anholt673a3942008-07-30 12:06:12 -07003627/* Throttle our rendering by waiting until the ring has completed our requests
3628 * emitted over 20 msec ago.
3629 *
Eric Anholtb9624422009-06-03 07:27:35 +00003630 * Note that if we were to use the current jiffies each time around the loop,
3631 * we wouldn't escape the function with any frames outstanding if the time to
3632 * render a frame was over 20ms.
3633 *
Eric Anholt673a3942008-07-30 12:06:12 -07003634 * This should get us reasonable parallelism between CPU and GPU but also
3635 * relatively low latency when blocking on a particular request to finish.
3636 */
3637static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003638i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003639{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003640 struct drm_i915_private *dev_priv = dev->dev_private;
3641 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003642 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003643 struct drm_i915_gem_request *request;
3644 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003645 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003646 u32 seqno = 0;
3647 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003648
Daniel Vetter308887a2012-11-14 17:14:06 +01003649 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3650 if (ret)
3651 return ret;
3652
3653 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3654 if (ret)
3655 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003656
Chris Wilson1c255952010-09-26 11:03:27 +01003657 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003658 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003659 if (time_after_eq(request->emitted_jiffies, recent_enough))
3660 break;
3661
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003662 ring = request->ring;
3663 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003664 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003665 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003666 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003667
3668 if (seqno == 0)
3669 return 0;
3670
Daniel Vetterf69061b2012-12-06 09:01:42 +01003671 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003672 if (ret == 0)
3673 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003674
Eric Anholt673a3942008-07-30 12:06:12 -07003675 return ret;
3676}
3677
Eric Anholt673a3942008-07-30 12:06:12 -07003678int
Chris Wilson05394f32010-11-08 19:18:58 +00003679i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003680 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003681 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003682 bool map_and_fenceable,
3683 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003684{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003685 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003686 int ret;
3687
Chris Wilson7e81a422012-09-15 09:41:57 +01003688 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3689 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003690
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003691 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3692
3693 vma = i915_gem_obj_to_vma(obj, vm);
3694
3695 if (vma) {
3696 if ((alignment &&
3697 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003698 (map_and_fenceable && !obj->map_and_fenceable)) {
3699 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003700 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003701 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003702 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003703 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003704 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003705 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003706 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003707 if (ret)
3708 return ret;
3709 }
3710 }
3711
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003712 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003713 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3714
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003715 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3716 map_and_fenceable,
3717 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003718 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003719 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003720
3721 if (!dev_priv->mm.aliasing_ppgtt)
3722 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003723 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003724
Daniel Vetter74898d72012-02-15 23:50:22 +01003725 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3726 i915_gem_gtt_bind_object(obj, obj->cache_level);
3727
Chris Wilson1b502472012-04-24 15:47:30 +01003728 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003729 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003730
3731 return 0;
3732}
3733
3734void
Chris Wilson05394f32010-11-08 19:18:58 +00003735i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003736{
Chris Wilson05394f32010-11-08 19:18:58 +00003737 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003738 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003739
Chris Wilson1b502472012-04-24 15:47:30 +01003740 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003741 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003742}
3743
3744int
3745i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003746 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003747{
3748 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003749 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003750 int ret;
3751
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003752 ret = i915_mutex_lock_interruptible(dev);
3753 if (ret)
3754 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003755
Chris Wilson05394f32010-11-08 19:18:58 +00003756 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003757 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003758 ret = -ENOENT;
3759 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003760 }
Eric Anholt673a3942008-07-30 12:06:12 -07003761
Chris Wilson05394f32010-11-08 19:18:58 +00003762 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003763 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003764 ret = -EINVAL;
3765 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003766 }
3767
Chris Wilson05394f32010-11-08 19:18:58 +00003768 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003769 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3770 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003771 ret = -EINVAL;
3772 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003773 }
3774
Chris Wilson93be8782013-01-02 10:31:22 +00003775 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003776 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003777 if (ret)
3778 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003779 }
3780
Chris Wilson93be8782013-01-02 10:31:22 +00003781 obj->user_pin_count++;
3782 obj->pin_filp = file;
3783
Eric Anholt673a3942008-07-30 12:06:12 -07003784 /* XXX - flush the CPU caches for pinned objects
3785 * as the X server doesn't manage domains yet
3786 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003787 i915_gem_object_flush_cpu_write_domain(obj);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003788 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003789out:
Chris Wilson05394f32010-11-08 19:18:58 +00003790 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003791unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003792 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003793 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003794}
3795
3796int
3797i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003798 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003799{
3800 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003801 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003802 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003803
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003804 ret = i915_mutex_lock_interruptible(dev);
3805 if (ret)
3806 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003807
Chris Wilson05394f32010-11-08 19:18:58 +00003808 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003809 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003810 ret = -ENOENT;
3811 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003812 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003813
Chris Wilson05394f32010-11-08 19:18:58 +00003814 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003815 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3816 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003817 ret = -EINVAL;
3818 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003819 }
Chris Wilson05394f32010-11-08 19:18:58 +00003820 obj->user_pin_count--;
3821 if (obj->user_pin_count == 0) {
3822 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003823 i915_gem_object_unpin(obj);
3824 }
Eric Anholt673a3942008-07-30 12:06:12 -07003825
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003826out:
Chris Wilson05394f32010-11-08 19:18:58 +00003827 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003828unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003829 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003830 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003831}
3832
3833int
3834i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003835 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003836{
3837 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003838 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003839 int ret;
3840
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003841 ret = i915_mutex_lock_interruptible(dev);
3842 if (ret)
3843 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003844
Chris Wilson05394f32010-11-08 19:18:58 +00003845 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003846 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003847 ret = -ENOENT;
3848 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003849 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003850
Chris Wilson0be555b2010-08-04 15:36:30 +01003851 /* Count all active objects as busy, even if they are currently not used
3852 * by the gpu. Users of this interface expect objects to eventually
3853 * become non-busy without any further actions, therefore emit any
3854 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003855 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003856 ret = i915_gem_object_flush_active(obj);
3857
Chris Wilson05394f32010-11-08 19:18:58 +00003858 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003859 if (obj->ring) {
3860 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3861 args->busy |= intel_ring_flag(obj->ring) << 16;
3862 }
Eric Anholt673a3942008-07-30 12:06:12 -07003863
Chris Wilson05394f32010-11-08 19:18:58 +00003864 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003865unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003866 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003867 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003868}
3869
3870int
3871i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3872 struct drm_file *file_priv)
3873{
Akshay Joshi0206e352011-08-16 15:34:10 -04003874 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003875}
3876
Chris Wilson3ef94da2009-09-14 16:50:29 +01003877int
3878i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3879 struct drm_file *file_priv)
3880{
3881 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003882 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003883 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003884
3885 switch (args->madv) {
3886 case I915_MADV_DONTNEED:
3887 case I915_MADV_WILLNEED:
3888 break;
3889 default:
3890 return -EINVAL;
3891 }
3892
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003893 ret = i915_mutex_lock_interruptible(dev);
3894 if (ret)
3895 return ret;
3896
Chris Wilson05394f32010-11-08 19:18:58 +00003897 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003898 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003899 ret = -ENOENT;
3900 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003901 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003902
Chris Wilson05394f32010-11-08 19:18:58 +00003903 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003904 ret = -EINVAL;
3905 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003906 }
3907
Chris Wilson05394f32010-11-08 19:18:58 +00003908 if (obj->madv != __I915_MADV_PURGED)
3909 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003910
Chris Wilson6c085a72012-08-20 11:40:46 +02003911 /* if the object is no longer attached, discard its backing storage */
3912 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003913 i915_gem_object_truncate(obj);
3914
Chris Wilson05394f32010-11-08 19:18:58 +00003915 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003916
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003917out:
Chris Wilson05394f32010-11-08 19:18:58 +00003918 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003919unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003920 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003921 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003922}
3923
Chris Wilson37e680a2012-06-07 15:38:42 +01003924void i915_gem_object_init(struct drm_i915_gem_object *obj,
3925 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003926{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003927 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003928 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003929 INIT_LIST_HEAD(&obj->ring_list);
3930 INIT_LIST_HEAD(&obj->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003931 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003932
Chris Wilson37e680a2012-06-07 15:38:42 +01003933 obj->ops = ops;
3934
Chris Wilson0327d6b2012-08-11 15:41:06 +01003935 obj->fence_reg = I915_FENCE_REG_NONE;
3936 obj->madv = I915_MADV_WILLNEED;
3937 /* Avoid an unnecessary call to unbind on the first bind. */
3938 obj->map_and_fenceable = true;
3939
3940 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3941}
3942
Chris Wilson37e680a2012-06-07 15:38:42 +01003943static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3944 .get_pages = i915_gem_object_get_pages_gtt,
3945 .put_pages = i915_gem_object_put_pages_gtt,
3946};
3947
Chris Wilson05394f32010-11-08 19:18:58 +00003948struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3949 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003950{
Daniel Vetterc397b902010-04-09 19:05:07 +00003951 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003952 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003953 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003954
Chris Wilson42dcedd2012-11-15 11:32:30 +00003955 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003956 if (obj == NULL)
3957 return NULL;
3958
3959 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003960 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003961 return NULL;
3962 }
3963
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003964 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3965 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3966 /* 965gm cannot relocate objects above 4GiB. */
3967 mask &= ~__GFP_HIGHMEM;
3968 mask |= __GFP_DMA32;
3969 }
3970
Al Viro496ad9a2013-01-23 17:07:38 -05003971 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003972 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003973
Chris Wilson37e680a2012-06-07 15:38:42 +01003974 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003975
Daniel Vetterc397b902010-04-09 19:05:07 +00003976 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3977 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3978
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003979 if (HAS_LLC(dev)) {
3980 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003981 * cache) for about a 10% performance improvement
3982 * compared to uncached. Graphics requests other than
3983 * display scanout are coherent with the CPU in
3984 * accessing this cache. This means in this mode we
3985 * don't need to clflush on the CPU side, and on the
3986 * GPU side we only need to flush internal caches to
3987 * get data visible to the CPU.
3988 *
3989 * However, we maintain the display planes as UC, and so
3990 * need to rebind when first used as such.
3991 */
3992 obj->cache_level = I915_CACHE_LLC;
3993 } else
3994 obj->cache_level = I915_CACHE_NONE;
3995
Daniel Vetterd861e332013-07-24 23:25:03 +02003996 trace_i915_gem_object_create(obj);
3997
Chris Wilson05394f32010-11-08 19:18:58 +00003998 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003999}
4000
Eric Anholt673a3942008-07-30 12:06:12 -07004001int i915_gem_init_object(struct drm_gem_object *obj)
4002{
Daniel Vetterc397b902010-04-09 19:05:07 +00004003 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004004
Eric Anholt673a3942008-07-30 12:06:12 -07004005 return 0;
4006}
4007
Chris Wilson1488fc02012-04-24 15:47:31 +01004008void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004009{
Chris Wilson1488fc02012-04-24 15:47:31 +01004010 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004011 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004012 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004013 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004014
Chris Wilson26e12f892011-03-20 11:20:19 +00004015 trace_i915_gem_object_destroy(obj);
4016
Chris Wilson1488fc02012-04-24 15:47:31 +01004017 if (obj->phys_obj)
4018 i915_gem_detach_phys_object(dev, obj);
4019
4020 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004021 /* NB: 0 or 1 elements */
4022 WARN_ON(!list_empty(&obj->vma_list) &&
4023 !list_is_singular(&obj->vma_list));
4024 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4025 int ret = i915_vma_unbind(vma);
4026 if (WARN_ON(ret == -ERESTARTSYS)) {
4027 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004028
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004029 was_interruptible = dev_priv->mm.interruptible;
4030 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004031
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004032 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004033
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004034 dev_priv->mm.interruptible = was_interruptible;
4035 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004036 }
4037
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004038 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4039 * before progressing. */
4040 if (obj->stolen)
4041 i915_gem_object_unpin_pages(obj);
4042
Ben Widawsky401c29f2013-05-31 11:28:47 -07004043 if (WARN_ON(obj->pages_pin_count))
4044 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004045 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004046 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004047 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004048
Chris Wilson9da3da62012-06-01 15:20:22 +01004049 BUG_ON(obj->pages);
4050
Chris Wilson2f745ad2012-09-04 21:02:58 +01004051 if (obj->base.import_attach)
4052 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 drm_gem_object_release(&obj->base);
4055 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004056
Chris Wilson05394f32010-11-08 19:18:58 +00004057 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004058 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004059}
4060
Ben Widawsky2f633152013-07-17 12:19:03 -07004061struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
4062 struct i915_address_space *vm)
4063{
4064 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4065 if (vma == NULL)
4066 return ERR_PTR(-ENOMEM);
4067
4068 INIT_LIST_HEAD(&vma->vma_link);
4069 vma->vm = vm;
4070 vma->obj = obj;
4071
4072 return vma;
4073}
4074
4075void i915_gem_vma_destroy(struct i915_vma *vma)
4076{
4077 WARN_ON(vma->node.allocated);
4078 kfree(vma);
4079}
4080
Jesse Barnes5669fca2009-02-17 15:13:31 -08004081int
Eric Anholt673a3942008-07-30 12:06:12 -07004082i915_gem_idle(struct drm_device *dev)
4083{
4084 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004085 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004086
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004087 if (dev_priv->ums.mm_suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004088 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004089 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004090 }
Eric Anholt673a3942008-07-30 12:06:12 -07004091
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004092 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004093 if (ret) {
4094 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004095 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004096 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004097 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004098
Chris Wilson29105cc2010-01-07 10:39:13 +00004099 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004100 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004101 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004102
Daniel Vetter99584db2012-11-14 17:14:04 +01004103 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004104
4105 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004106 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004107
Chris Wilson29105cc2010-01-07 10:39:13 +00004108 /* Cancel the retire work handler, which should be idle now. */
4109 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4110
Eric Anholt673a3942008-07-30 12:06:12 -07004111 return 0;
4112}
4113
Ben Widawskyb9524a12012-05-25 16:56:24 -07004114void i915_gem_l3_remap(struct drm_device *dev)
4115{
4116 drm_i915_private_t *dev_priv = dev->dev_private;
4117 u32 misccpctl;
4118 int i;
4119
Daniel Vettereb32e452013-02-14 19:46:07 +01004120 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004121 return;
4122
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004123 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004124 return;
4125
4126 misccpctl = I915_READ(GEN7_MISCCPCTL);
4127 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4128 POSTING_READ(GEN7_MISCCPCTL);
4129
4130 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4131 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004132 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004133 DRM_DEBUG("0x%x was already programmed to %x\n",
4134 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004135 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004136 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004137 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004138 }
4139
4140 /* Make sure all the writes land before disabling dop clock gating */
4141 POSTING_READ(GEN7_L3LOG_BASE);
4142
4143 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4144}
4145
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004146void i915_gem_init_swizzling(struct drm_device *dev)
4147{
4148 drm_i915_private_t *dev_priv = dev->dev_private;
4149
Daniel Vetter11782b02012-01-31 16:47:55 +01004150 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004151 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4152 return;
4153
4154 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4155 DISP_TILE_SURFACE_SWIZZLING);
4156
Daniel Vetter11782b02012-01-31 16:47:55 +01004157 if (IS_GEN5(dev))
4158 return;
4159
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004160 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4161 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004162 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004163 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004164 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004165 else
4166 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004167}
Daniel Vettere21af882012-02-09 20:53:27 +01004168
Chris Wilson67b1b572012-07-05 23:49:40 +01004169static bool
4170intel_enable_blt(struct drm_device *dev)
4171{
4172 if (!HAS_BLT(dev))
4173 return false;
4174
4175 /* The blitter was dysfunctional on early prototypes */
4176 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4177 DRM_INFO("BLT not supported on this pre-production hardware;"
4178 " graphics performance will be degraded.\n");
4179 return false;
4180 }
4181
4182 return true;
4183}
4184
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004185static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004186{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004187 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004188 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004189
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004190 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004191 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004192 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004193
4194 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004195 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004196 if (ret)
4197 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004198 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004199
Chris Wilson67b1b572012-07-05 23:49:40 +01004200 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004201 ret = intel_init_blt_ring_buffer(dev);
4202 if (ret)
4203 goto cleanup_bsd_ring;
4204 }
4205
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004206 if (HAS_VEBOX(dev)) {
4207 ret = intel_init_vebox_ring_buffer(dev);
4208 if (ret)
4209 goto cleanup_blt_ring;
4210 }
4211
4212
Mika Kuoppala99433932013-01-22 14:12:17 +02004213 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4214 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004215 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004216
4217 return 0;
4218
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004219cleanup_vebox_ring:
4220 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004221cleanup_blt_ring:
4222 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4223cleanup_bsd_ring:
4224 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4225cleanup_render_ring:
4226 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4227
4228 return ret;
4229}
4230
4231int
4232i915_gem_init_hw(struct drm_device *dev)
4233{
4234 drm_i915_private_t *dev_priv = dev->dev_private;
4235 int ret;
4236
4237 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4238 return -EIO;
4239
Ben Widawsky59124502013-07-04 11:02:05 -07004240 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004241 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004242
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004243 if (HAS_PCH_NOP(dev)) {
4244 u32 temp = I915_READ(GEN7_MSG_CTL);
4245 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4246 I915_WRITE(GEN7_MSG_CTL, temp);
4247 }
4248
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004249 i915_gem_l3_remap(dev);
4250
4251 i915_gem_init_swizzling(dev);
4252
4253 ret = i915_gem_init_rings(dev);
4254 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004255 return ret;
4256
Ben Widawsky254f9652012-06-04 14:42:42 -07004257 /*
4258 * XXX: There was some w/a described somewhere suggesting loading
4259 * contexts before PPGTT.
4260 */
4261 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004262 if (dev_priv->mm.aliasing_ppgtt) {
4263 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4264 if (ret) {
4265 i915_gem_cleanup_aliasing_ppgtt(dev);
4266 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4267 }
4268 }
Daniel Vettere21af882012-02-09 20:53:27 +01004269
Chris Wilson68f95ba2010-05-27 13:18:22 +01004270 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004271}
4272
Chris Wilson1070a422012-04-24 15:47:41 +01004273int i915_gem_init(struct drm_device *dev)
4274{
4275 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004276 int ret;
4277
Chris Wilson1070a422012-04-24 15:47:41 +01004278 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004279
4280 if (IS_VALLEYVIEW(dev)) {
4281 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4282 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4283 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4284 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4285 }
4286
Ben Widawskyd7e50082012-12-18 10:31:25 -08004287 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004288
Chris Wilson1070a422012-04-24 15:47:41 +01004289 ret = i915_gem_init_hw(dev);
4290 mutex_unlock(&dev->struct_mutex);
4291 if (ret) {
4292 i915_gem_cleanup_aliasing_ppgtt(dev);
4293 return ret;
4294 }
4295
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004296 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4297 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4298 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004299 return 0;
4300}
4301
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004302void
4303i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4304{
4305 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004306 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004307 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004308
Chris Wilsonb4519512012-05-11 14:29:30 +01004309 for_each_ring(ring, dev_priv, i)
4310 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004311}
4312
4313int
Eric Anholt673a3942008-07-30 12:06:12 -07004314i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4315 struct drm_file *file_priv)
4316{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004317 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004318 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004319
Jesse Barnes79e53942008-11-07 14:24:08 -08004320 if (drm_core_check_feature(dev, DRIVER_MODESET))
4321 return 0;
4322
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004323 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004324 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004325 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004326 }
4327
Eric Anholt673a3942008-07-30 12:06:12 -07004328 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004329 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004330
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004331 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004332 if (ret != 0) {
4333 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004334 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004335 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004336
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004337 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004338 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004339
Chris Wilson5f353082010-06-07 14:03:03 +01004340 ret = drm_irq_install(dev);
4341 if (ret)
4342 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004343
Eric Anholt673a3942008-07-30 12:06:12 -07004344 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004345
4346cleanup_ringbuffer:
4347 mutex_lock(&dev->struct_mutex);
4348 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004349 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004350 mutex_unlock(&dev->struct_mutex);
4351
4352 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004353}
4354
4355int
4356i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4357 struct drm_file *file_priv)
4358{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004359 struct drm_i915_private *dev_priv = dev->dev_private;
4360 int ret;
4361
Jesse Barnes79e53942008-11-07 14:24:08 -08004362 if (drm_core_check_feature(dev, DRIVER_MODESET))
4363 return 0;
4364
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004365 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004366
4367 mutex_lock(&dev->struct_mutex);
4368 ret = i915_gem_idle(dev);
4369
4370 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4371 * We need to replace this with a semaphore, or something.
4372 * And not confound ums.mm_suspended!
4373 */
4374 if (ret != 0)
4375 dev_priv->ums.mm_suspended = 1;
4376 mutex_unlock(&dev->struct_mutex);
4377
4378 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004379}
4380
4381void
4382i915_gem_lastclose(struct drm_device *dev)
4383{
4384 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004385
Eric Anholte806b492009-01-22 09:56:58 -08004386 if (drm_core_check_feature(dev, DRIVER_MODESET))
4387 return;
4388
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004389 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004390 ret = i915_gem_idle(dev);
4391 if (ret)
4392 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004393 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004394}
4395
Chris Wilson64193402010-10-24 12:38:05 +01004396static void
4397init_ring_lists(struct intel_ring_buffer *ring)
4398{
4399 INIT_LIST_HEAD(&ring->active_list);
4400 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004401}
4402
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004403static void i915_init_vm(struct drm_i915_private *dev_priv,
4404 struct i915_address_space *vm)
4405{
4406 vm->dev = dev_priv->dev;
4407 INIT_LIST_HEAD(&vm->active_list);
4408 INIT_LIST_HEAD(&vm->inactive_list);
4409 INIT_LIST_HEAD(&vm->global_link);
4410 list_add(&vm->global_link, &dev_priv->vm_list);
4411}
4412
Eric Anholt673a3942008-07-30 12:06:12 -07004413void
4414i915_gem_load(struct drm_device *dev)
4415{
4416 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004417 int i;
4418
4419 dev_priv->slab =
4420 kmem_cache_create("i915_gem_object",
4421 sizeof(struct drm_i915_gem_object), 0,
4422 SLAB_HWCACHE_ALIGN,
4423 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004424
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004425 INIT_LIST_HEAD(&dev_priv->vm_list);
4426 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4427
Chris Wilson6c085a72012-08-20 11:40:46 +02004428 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4429 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004430 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004431 for (i = 0; i < I915_NUM_RINGS; i++)
4432 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004433 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004434 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004435 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4436 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004437 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004438
Dave Airlie94400122010-07-20 13:15:31 +10004439 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4440 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004441 I915_WRITE(MI_ARB_STATE,
4442 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004443 }
4444
Chris Wilson72bfa192010-12-19 11:42:05 +00004445 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4446
Jesse Barnesde151cf2008-11-12 10:03:55 -08004447 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004448 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4449 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004450
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004451 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4452 dev_priv->num_fence_regs = 32;
4453 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004454 dev_priv->num_fence_regs = 16;
4455 else
4456 dev_priv->num_fence_regs = 8;
4457
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004458 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004459 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4460 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004461
Eric Anholt673a3942008-07-30 12:06:12 -07004462 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004463 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004464
Chris Wilsonce453d82011-02-21 14:43:56 +00004465 dev_priv->mm.interruptible = true;
4466
Chris Wilson17250b72010-10-28 12:51:39 +01004467 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4468 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4469 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004470}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004471
4472/*
4473 * Create a physically contiguous memory object for this object
4474 * e.g. for cursor + overlay regs
4475 */
Chris Wilson995b6762010-08-20 13:23:26 +01004476static int i915_gem_init_phys_object(struct drm_device *dev,
4477 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004478{
4479 drm_i915_private_t *dev_priv = dev->dev_private;
4480 struct drm_i915_gem_phys_object *phys_obj;
4481 int ret;
4482
4483 if (dev_priv->mm.phys_objs[id - 1] || !size)
4484 return 0;
4485
Eric Anholt9a298b22009-03-24 12:23:04 -07004486 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004487 if (!phys_obj)
4488 return -ENOMEM;
4489
4490 phys_obj->id = id;
4491
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004492 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004493 if (!phys_obj->handle) {
4494 ret = -ENOMEM;
4495 goto kfree_obj;
4496 }
4497#ifdef CONFIG_X86
4498 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4499#endif
4500
4501 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4502
4503 return 0;
4504kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004505 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004506 return ret;
4507}
4508
Chris Wilson995b6762010-08-20 13:23:26 +01004509static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004510{
4511 drm_i915_private_t *dev_priv = dev->dev_private;
4512 struct drm_i915_gem_phys_object *phys_obj;
4513
4514 if (!dev_priv->mm.phys_objs[id - 1])
4515 return;
4516
4517 phys_obj = dev_priv->mm.phys_objs[id - 1];
4518 if (phys_obj->cur_obj) {
4519 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4520 }
4521
4522#ifdef CONFIG_X86
4523 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4524#endif
4525 drm_pci_free(dev, phys_obj->handle);
4526 kfree(phys_obj);
4527 dev_priv->mm.phys_objs[id - 1] = NULL;
4528}
4529
4530void i915_gem_free_all_phys_object(struct drm_device *dev)
4531{
4532 int i;
4533
Dave Airlie260883c2009-01-22 17:58:49 +10004534 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004535 i915_gem_free_phys_object(dev, i);
4536}
4537
4538void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004539 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004540{
Al Viro496ad9a2013-01-23 17:07:38 -05004541 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004542 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004543 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004544 int page_count;
4545
Chris Wilson05394f32010-11-08 19:18:58 +00004546 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004547 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004548 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004549
Chris Wilson05394f32010-11-08 19:18:58 +00004550 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004551 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004552 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004553 if (!IS_ERR(page)) {
4554 char *dst = kmap_atomic(page);
4555 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4556 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004557
Chris Wilsone5281cc2010-10-28 13:45:36 +01004558 drm_clflush_pages(&page, 1);
4559
4560 set_page_dirty(page);
4561 mark_page_accessed(page);
4562 page_cache_release(page);
4563 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004564 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004565 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004566
Chris Wilson05394f32010-11-08 19:18:58 +00004567 obj->phys_obj->cur_obj = NULL;
4568 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004569}
4570
4571int
4572i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004573 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004574 int id,
4575 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004576{
Al Viro496ad9a2013-01-23 17:07:38 -05004577 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004578 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004579 int ret = 0;
4580 int page_count;
4581 int i;
4582
4583 if (id > I915_MAX_PHYS_OBJECT)
4584 return -EINVAL;
4585
Chris Wilson05394f32010-11-08 19:18:58 +00004586 if (obj->phys_obj) {
4587 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004588 return 0;
4589 i915_gem_detach_phys_object(dev, obj);
4590 }
4591
Dave Airlie71acb5e2008-12-30 20:31:46 +10004592 /* create a new object */
4593 if (!dev_priv->mm.phys_objs[id - 1]) {
4594 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004595 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004596 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004597 DRM_ERROR("failed to init phys object %d size: %zu\n",
4598 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004599 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004600 }
4601 }
4602
4603 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004604 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4605 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004606
Chris Wilson05394f32010-11-08 19:18:58 +00004607 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004608
4609 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004610 struct page *page;
4611 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004612
Hugh Dickins5949eac2011-06-27 16:18:18 -07004613 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004614 if (IS_ERR(page))
4615 return PTR_ERR(page);
4616
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004617 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004618 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004619 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004620 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004621
4622 mark_page_accessed(page);
4623 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004624 }
4625
4626 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004627}
4628
4629static int
Chris Wilson05394f32010-11-08 19:18:58 +00004630i915_gem_phys_pwrite(struct drm_device *dev,
4631 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004632 struct drm_i915_gem_pwrite *args,
4633 struct drm_file *file_priv)
4634{
Chris Wilson05394f32010-11-08 19:18:58 +00004635 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004636 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004637
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004638 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4639 unsigned long unwritten;
4640
4641 /* The physical object once assigned is fixed for the lifetime
4642 * of the obj, so we can safely drop the lock and continue
4643 * to access vaddr.
4644 */
4645 mutex_unlock(&dev->struct_mutex);
4646 unwritten = copy_from_user(vaddr, user_data, args->size);
4647 mutex_lock(&dev->struct_mutex);
4648 if (unwritten)
4649 return -EFAULT;
4650 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004651
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004652 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004653 return 0;
4654}
Eric Anholtb9624422009-06-03 07:27:35 +00004655
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004656void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004657{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004658 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004659
4660 /* Clean up our request list when the client is going away, so that
4661 * later retire_requests won't dereference our soon-to-be-gone
4662 * file_priv.
4663 */
Chris Wilson1c255952010-09-26 11:03:27 +01004664 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004665 while (!list_empty(&file_priv->mm.request_list)) {
4666 struct drm_i915_gem_request *request;
4667
4668 request = list_first_entry(&file_priv->mm.request_list,
4669 struct drm_i915_gem_request,
4670 client_list);
4671 list_del(&request->client_list);
4672 request->file_priv = NULL;
4673 }
Chris Wilson1c255952010-09-26 11:03:27 +01004674 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004675}
Chris Wilson31169712009-09-14 16:50:28 +01004676
Chris Wilson57745062012-11-21 13:04:04 +00004677static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4678{
4679 if (!mutex_is_locked(mutex))
4680 return false;
4681
4682#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4683 return mutex->owner == task;
4684#else
4685 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4686 return false;
4687#endif
4688}
4689
Chris Wilson31169712009-09-14 16:50:28 +01004690static int
Ying Han1495f232011-05-24 17:12:27 -07004691i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004692{
Chris Wilson17250b72010-10-28 12:51:39 +01004693 struct drm_i915_private *dev_priv =
4694 container_of(shrinker,
4695 struct drm_i915_private,
4696 mm.inactive_shrinker);
4697 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004698 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004699 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004700 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004701 int cnt;
4702
Chris Wilson57745062012-11-21 13:04:04 +00004703 if (!mutex_trylock(&dev->struct_mutex)) {
4704 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4705 return 0;
4706
Daniel Vetter677feac2012-12-19 14:33:45 +01004707 if (dev_priv->mm.shrinker_no_lock_stealing)
4708 return 0;
4709
Chris Wilson57745062012-11-21 13:04:04 +00004710 unlock = false;
4711 }
Chris Wilson31169712009-09-14 16:50:28 +01004712
Chris Wilson6c085a72012-08-20 11:40:46 +02004713 if (nr_to_scan) {
4714 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4715 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004716 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4717 false);
4718 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004719 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004720 }
4721
Chris Wilson17250b72010-10-28 12:51:39 +01004722 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004723 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004724 if (obj->pages_pin_count == 0)
4725 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004726
4727 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4728 if (obj->active)
4729 continue;
4730
Chris Wilsona5570172012-09-04 21:02:54 +01004731 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004732 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004733 }
Chris Wilson31169712009-09-14 16:50:28 +01004734
Chris Wilson57745062012-11-21 13:04:04 +00004735 if (unlock)
4736 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004737 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004738}
Ben Widawskya70a3142013-07-31 16:59:56 -07004739
4740/* All the new VM stuff */
4741unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4742 struct i915_address_space *vm)
4743{
4744 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4745 struct i915_vma *vma;
4746
4747 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4748 vm = &dev_priv->gtt.base;
4749
4750 BUG_ON(list_empty(&o->vma_list));
4751 list_for_each_entry(vma, &o->vma_list, vma_link) {
4752 if (vma->vm == vm)
4753 return vma->node.start;
4754
4755 }
4756 return -1;
4757}
4758
4759bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4760 struct i915_address_space *vm)
4761{
4762 struct i915_vma *vma;
4763
4764 list_for_each_entry(vma, &o->vma_list, vma_link)
4765 if (vma->vm == vm)
4766 return true;
4767
4768 return false;
4769}
4770
4771bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4772{
4773 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4774 struct i915_address_space *vm;
4775
4776 list_for_each_entry(vm, &dev_priv->vm_list, global_link)
4777 if (i915_gem_obj_bound(o, vm))
4778 return true;
4779
4780 return false;
4781}
4782
4783unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4784 struct i915_address_space *vm)
4785{
4786 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4787 struct i915_vma *vma;
4788
4789 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4790 vm = &dev_priv->gtt.base;
4791
4792 BUG_ON(list_empty(&o->vma_list));
4793
4794 list_for_each_entry(vma, &o->vma_list, vma_link)
4795 if (vma->vm == vm)
4796 return vma->node.size;
4797
4798 return 0;
4799}
4800
4801struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4802 struct i915_address_space *vm)
4803{
4804 struct i915_vma *vma;
4805 list_for_each_entry(vma, &obj->vma_list, vma_link)
4806 if (vma->vm == vm)
4807 return vma;
4808
4809 return NULL;
4810}