blob: 788acfb9aea5524a2669b083050f256f0a4d5eff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020061 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070063};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070065
Paulo Zanonia5c961d2012-10-24 15:59:34 -020066enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020072};
73#define transcoder_name(t) ((t) + 'A')
74
Jesse Barnes80824002009-09-10 15:28:06 -070075enum plane {
76 PLANE_A = 0,
77 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070079};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080081
Damien Lespiaud615a162014-03-03 17:31:48 +000082#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030083
Eugeni Dodonov2b139522012-03-29 12:32:22 -030084enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
Chon Ming Leee4607fc2013-11-06 14:36:35 +080094#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
Paulo Zanonib97186f2013-05-03 12:15:36 -0300106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300116 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300117 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200118 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300119 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300120
121 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300122};
123
Imre Deakbddc7642013-10-16 17:25:49 +0300124#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
125
Paulo Zanonib97186f2013-05-03 12:15:36 -0300126#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
127#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
128 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300129#define POWER_DOMAIN_TRANSCODER(tran) \
130 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
131 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300132
Imre Deakbddc7642013-10-16 17:25:49 +0300133#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
134 BIT(POWER_DOMAIN_PIPE_A) | \
135 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700136#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
137 BIT(POWER_DOMAIN_PIPE_A) | \
138 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
139 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300140
Egbert Eich1d843f92013-02-25 12:06:49 -0500141enum hpd_pin {
142 HPD_NONE = 0,
143 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
144 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
145 HPD_CRT,
146 HPD_SDVO_B,
147 HPD_SDVO_C,
148 HPD_PORT_B,
149 HPD_PORT_C,
150 HPD_PORT_D,
151 HPD_NUM_PINS
152};
153
Chris Wilson2a2d5482012-12-03 11:49:06 +0000154#define I915_GEM_GPU_DOMAINS \
155 (I915_GEM_DOMAIN_RENDER | \
156 I915_GEM_DOMAIN_SAMPLER | \
157 I915_GEM_DOMAIN_COMMAND | \
158 I915_GEM_DOMAIN_INSTRUCTION | \
159 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700160
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700161#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000162#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800163
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200164#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
165 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
166 if ((intel_encoder)->base.crtc == (__crtc))
167
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800168#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
169 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
170 if ((intel_connector)->base.encoder == (__encoder))
171
Daniel Vettere7b903d2013-06-05 13:34:14 +0200172struct drm_i915_private;
173
Daniel Vettere2b78262013-06-07 23:10:03 +0200174enum intel_dpll_id {
175 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
176 /* real shared dpll ids must be >= 0 */
177 DPLL_ID_PCH_PLL_A,
178 DPLL_ID_PCH_PLL_B,
179};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100180#define I915_NUM_PLLS 2
181
Daniel Vetter53589012013-06-05 13:34:16 +0200182struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200183 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200184 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200185 uint32_t fp0;
186 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200187};
188
Daniel Vetter46edb022013-06-05 13:34:12 +0200189struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 int refcount; /* count of number of CRTCs sharing this PLL */
191 int active; /* count of number of active CRTCs (i.e. DPMS on) */
192 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200193 const char *name;
194 /* should match the index in the dev_priv->shared_dplls array */
195 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200196 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200197 void (*mode_set)(struct drm_i915_private *dev_priv,
198 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200199 void (*enable)(struct drm_i915_private *dev_priv,
200 struct intel_shared_dpll *pll);
201 void (*disable)(struct drm_i915_private *dev_priv,
202 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200203 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
204 struct intel_shared_dpll *pll,
205 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100208/* Used by dp and fdi links */
209struct intel_link_m_n {
210 uint32_t tu;
211 uint32_t gmch_m;
212 uint32_t gmch_n;
213 uint32_t link_m;
214 uint32_t link_n;
215};
216
217void intel_link_compute_m_n(int bpp, int nlanes,
218 int pixel_clock, int link_clock,
219 struct intel_link_m_n *m_n);
220
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300221struct intel_ddi_plls {
222 int spll_refcount;
223 int wrpll1_refcount;
224 int wrpll2_refcount;
225};
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227/* Interface history:
228 *
229 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100230 * 1.2: Add Power Management
231 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100232 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000233 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000234 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
235 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 */
237#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000238#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define DRIVER_PATCHLEVEL 0
240
Chris Wilson23bc5982010-09-29 16:10:57 +0100241#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100242#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700243
Dave Airlie71acb5e2008-12-30 20:31:46 +1000244#define I915_GEM_PHYS_CURSOR_0 1
245#define I915_GEM_PHYS_CURSOR_1 2
246#define I915_GEM_PHYS_OVERLAY_REGS 3
247#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
248
249struct drm_i915_gem_phys_object {
250 int id;
251 struct page **page_list;
252 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000253 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000254};
255
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700256struct opregion_header;
257struct opregion_acpi;
258struct opregion_swsci;
259struct opregion_asle;
260
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100261struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700262 struct opregion_header __iomem *header;
263 struct opregion_acpi __iomem *acpi;
264 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300265 u32 swsci_gbda_sub_functions;
266 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700267 struct opregion_asle __iomem *asle;
268 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000269 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200270 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271};
Chris Wilson44834a62010-08-19 16:09:23 +0100272#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100273
Chris Wilson6ef3d422010-08-04 20:26:07 +0100274struct intel_overlay;
275struct intel_overlay_error_state;
276
Dave Airlie7c1c2872008-11-28 14:22:24 +1000277struct drm_i915_master_private {
278 drm_local_map_t *sarea;
279 struct _drm_i915_sarea *sarea_priv;
280};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800281#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300282#define I915_MAX_NUM_FENCES 32
283/* 32 fences + sign bit for FENCE_REG_NONE */
284#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800285
286struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200287 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000288 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100289 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800290};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000291
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100293 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800294 u8 dvo_port;
295 u8 slave_addr;
296 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100297 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400298 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800299};
300
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000301struct intel_display_error_state;
302
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700303struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200304 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800305 struct timeval time;
306
Mika Kuoppalacb383002014-02-25 17:11:25 +0200307 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200308 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200309 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200310
Ben Widawsky585b0282014-01-30 00:19:37 -0800311 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700312 u32 eir;
313 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700314 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700315 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000316 u32 derrmr;
317 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800318 u32 error; /* gen6+ */
319 u32 err_int; /* gen7 */
320 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800321 u32 gac_eco;
322 u32 gam_ecochk;
323 u32 gab_ctl;
324 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800325 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800326 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800327 u64 fence[I915_MAX_NUM_FENCES];
328 struct intel_overlay_error_state *overlay;
329 struct intel_display_error_state *display;
330
Chris Wilson52d39a22012-02-15 11:25:37 +0000331 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000332 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800333 /* Software tracked state */
334 bool waiting;
335 int hangcheck_score;
336 enum intel_ring_hangcheck_action hangcheck_action;
337 int num_requests;
338
339 /* our own tracking of ring head and tail */
340 u32 cpu_ring_head;
341 u32 cpu_ring_tail;
342
343 u32 semaphore_seqno[I915_NUM_RINGS - 1];
344
345 /* Register state */
346 u32 tail;
347 u32 head;
348 u32 ctl;
349 u32 hws;
350 u32 ipeir;
351 u32 ipehr;
352 u32 instdone;
353 u32 acthd;
354 u32 bbstate;
355 u32 instpm;
356 u32 instps;
357 u32 seqno;
358 u64 bbaddr;
359 u32 fault_reg;
360 u32 faddr;
361 u32 rc_psmi; /* sleep state */
362 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
363
Chris Wilson52d39a22012-02-15 11:25:37 +0000364 struct drm_i915_error_object {
365 int page_count;
366 u32 gtt_offset;
367 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200368 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800369
Chris Wilson52d39a22012-02-15 11:25:37 +0000370 struct drm_i915_error_request {
371 long jiffies;
372 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000373 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000374 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800375
376 struct {
377 u32 gfx_mode;
378 union {
379 u64 pdp[4];
380 u32 pp_dir_base;
381 };
382 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200383
384 pid_t pid;
385 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000386 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000387 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000388 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000389 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100390 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000391 u32 gtt_offset;
392 u32 read_domains;
393 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200394 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000395 s32 pinned:2;
396 u32 tiling:2;
397 u32 dirty:1;
398 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100399 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100400 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700401 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800402
Ben Widawsky95f53012013-07-31 17:00:15 -0700403 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700404};
405
Jani Nikula7bd688c2013-11-08 16:48:56 +0200406struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100407struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100408struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200409struct intel_limit;
410struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100411
Jesse Barnese70236a2009-09-21 10:42:27 -0700412struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400413 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200414 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300436 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300439 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300440 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200441 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700446 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700447 int x, int y,
448 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200449 void (*crtc_enable)(struct drm_crtc *crtc);
450 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100451 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800452 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300453 struct drm_crtc *crtc,
454 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700455 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700456 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700457 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
458 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700459 struct drm_i915_gem_object *obj,
460 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700461 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
462 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100463 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700464 /* clock updates for mode set */
465 /* cursor updates */
466 /* render clock increase/decrease */
467 /* display clock increase/decrease */
468 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200469
470 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200471 uint32_t (*get_backlight)(struct intel_connector *connector);
472 void (*set_backlight)(struct intel_connector *connector,
473 uint32_t level);
474 void (*disable_backlight)(struct intel_connector *connector);
475 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700476};
477
Chris Wilson907b28c2013-07-19 20:36:52 +0100478struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530479 void (*force_wake_get)(struct drm_i915_private *dev_priv,
480 int fw_engine);
481 void (*force_wake_put)(struct drm_i915_private *dev_priv,
482 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700483
484 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
485 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
486 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
487 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488
489 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
490 uint8_t val, bool trace);
491 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
492 uint16_t val, bool trace);
493 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
494 uint32_t val, bool trace);
495 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
496 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300497};
498
Chris Wilson907b28c2013-07-19 20:36:52 +0100499struct intel_uncore {
500 spinlock_t lock; /** lock is also taken in irq contexts. */
501
502 struct intel_uncore_funcs funcs;
503
504 unsigned fifo_count;
505 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100506
Deepak S940aece2013-11-23 14:55:43 +0530507 unsigned fw_rendercount;
508 unsigned fw_mediacount;
509
Chris Wilson82326442014-03-05 12:00:39 +0000510 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100511};
512
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100513#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
514 func(is_mobile) sep \
515 func(is_i85x) sep \
516 func(is_i915g) sep \
517 func(is_i945gm) sep \
518 func(is_g33) sep \
519 func(need_gfx_hws) sep \
520 func(is_g4x) sep \
521 func(is_pineview) sep \
522 func(is_broadwater) sep \
523 func(is_crestline) sep \
524 func(is_ivybridge) sep \
525 func(is_valleyview) sep \
526 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700527 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100528 func(has_fbc) sep \
529 func(has_pipe_cxsr) sep \
530 func(has_hotplug) sep \
531 func(cursor_needs_physical) sep \
532 func(has_overlay) sep \
533 func(overlay_needs_physical) sep \
534 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100535 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100536 func(has_ddi) sep \
537 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200538
Damien Lespiaua587f772013-04-22 18:40:38 +0100539#define DEFINE_FLAG(name) u8 name:1
540#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200541
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500542struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200543 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700544 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000545 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000546 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700547 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100548 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200549 /* Register offsets for the various display pipes and transcoders */
550 int pipe_offsets[I915_MAX_TRANSCODERS];
551 int trans_offsets[I915_MAX_TRANSCODERS];
552 int dpll_offsets[I915_MAX_PIPES];
553 int dpll_md_offsets[I915_MAX_PIPES];
554 int palette_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500555};
556
Damien Lespiaua587f772013-04-22 18:40:38 +0100557#undef DEFINE_FLAG
558#undef SEP_SEMICOLON
559
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800560enum i915_cache_level {
561 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100562 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
563 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
564 caches, eg sampler/render caches, and the
565 large Last-Level-Cache. LLC is coherent with
566 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100567 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800568};
569
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700570typedef uint32_t gen6_gtt_pte_t;
571
Ben Widawsky6f65e292013-12-06 14:10:56 -0800572/**
573 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
574 * VMA's presence cannot be guaranteed before binding, or after unbinding the
575 * object into/from the address space.
576 *
577 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
578 * will always be <= an objects lifetime. So object refcounting should cover us.
579 */
580struct i915_vma {
581 struct drm_mm_node node;
582 struct drm_i915_gem_object *obj;
583 struct i915_address_space *vm;
584
585 /** This object's place on the active/inactive lists */
586 struct list_head mm_list;
587
588 struct list_head vma_link; /* Link in the object's VMA list */
589
590 /** This vma's place in the batchbuffer or on the eviction list */
591 struct list_head exec_list;
592
593 /**
594 * Used for performing relocations during execbuffer insertion.
595 */
596 struct hlist_node exec_node;
597 unsigned long exec_handle;
598 struct drm_i915_gem_exec_object2 *exec_entry;
599
600 /**
601 * How many users have pinned this object in GTT space. The following
602 * users can each hold at most one reference: pwrite/pread, pin_ioctl
603 * (via user_pin_count), execbuffer (objects are not allowed multiple
604 * times for the same batchbuffer), and the framebuffer code. When
605 * switching/pageflipping, the framebuffer code has at most two buffers
606 * pinned per crtc.
607 *
608 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
609 * bits with absolutely no headroom. So use 4 bits. */
610 unsigned int pin_count:4;
611#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
612
613 /** Unmap an object from an address space. This usually consists of
614 * setting the valid PTE entries to a reserved scratch page. */
615 void (*unbind_vma)(struct i915_vma *vma);
616 /* Map an object into an address space with the given cache flags. */
617#define GLOBAL_BIND (1<<0)
618 void (*bind_vma)(struct i915_vma *vma,
619 enum i915_cache_level cache_level,
620 u32 flags);
621};
622
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700623struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700624 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700625 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700626 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700627 unsigned long start; /* Start offset always 0 for dri2 */
628 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
629
630 struct {
631 dma_addr_t addr;
632 struct page *page;
633 } scratch;
634
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700635 /**
636 * List of objects currently involved in rendering.
637 *
638 * Includes buffers having the contents of their GPU caches
639 * flushed, not necessarily primitives. last_rendering_seqno
640 * represents when the rendering involved will be completed.
641 *
642 * A reference is held on the buffer while on this list.
643 */
644 struct list_head active_list;
645
646 /**
647 * LRU list of objects which are not in the ringbuffer and
648 * are ready to unbind, but are still in the GTT.
649 *
650 * last_rendering_seqno is 0 while an object is in this list.
651 *
652 * A reference is not held on the buffer while on this list,
653 * as merely being GTT-bound shouldn't prevent its being
654 * freed, and we'll pull it off the list in the free path.
655 */
656 struct list_head inactive_list;
657
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700658 /* FIXME: Need a more generic return type */
659 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700660 enum i915_cache_level level,
661 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700662 void (*clear_range)(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800663 uint64_t start,
664 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700665 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700666 void (*insert_entries)(struct i915_address_space *vm,
667 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -0800668 uint64_t start,
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700669 enum i915_cache_level cache_level);
670 void (*cleanup)(struct i915_address_space *vm);
671};
672
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800673/* The Graphics Translation Table is the way in which GEN hardware translates a
674 * Graphics Virtual Address into a Physical Address. In addition to the normal
675 * collateral associated with any va->pa translations GEN hardware also has a
676 * portion of the GTT which can be mapped by the CPU and remain both coherent
677 * and correct (in cases like swizzling). That region is referred to as GMADR in
678 * the spec.
679 */
680struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700681 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800682 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800683
684 unsigned long mappable_end; /* End offset that we can CPU map */
685 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
686 phys_addr_t mappable_base; /* PA of our GMADR */
687
688 /** "Graphics Stolen Memory" holds the global PTEs */
689 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800690
691 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800692
Ben Widawsky911bdf02013-06-27 16:30:23 -0700693 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800694
695 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800696 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800697 size_t *stolen, phys_addr_t *mappable_base,
698 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800699};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700700#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800701
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800702#define GEN8_LEGACY_PDPS 4
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100703struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700704 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800705 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800706 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100707 unsigned num_pd_entries;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800708 unsigned num_pd_pages; /* gen8+ */
Ben Widawsky37aca442013-11-04 20:47:32 -0800709 union {
710 struct page **pt_pages;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800711 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky37aca442013-11-04 20:47:32 -0800712 };
713 struct page *pd_pages;
Ben Widawsky37aca442013-11-04 20:47:32 -0800714 union {
715 uint32_t pd_offset;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800716 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
Ben Widawsky37aca442013-11-04 20:47:32 -0800717 };
718 union {
719 dma_addr_t *pt_dma_addr;
720 dma_addr_t *gen8_pt_dma_addr[4];
721 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100722
Ben Widawskya3d67d22013-12-06 14:11:06 -0800723 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800724 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
725 struct intel_ring_buffer *ring,
726 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800727 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200728};
729
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300730struct i915_ctx_hang_stats {
731 /* This context had batch pending when hang was declared */
732 unsigned batch_pending;
733
734 /* This context had batch active when hang was declared */
735 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300736
737 /* Time when this context was last blamed for a GPU reset */
738 unsigned long guilty_ts;
739
740 /* This context is banned to submit more work */
741 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300742};
Ben Widawsky40521052012-06-04 14:42:43 -0700743
744/* This must match up with the value previously used for execbuf2.rsvd1. */
745#define DEFAULT_CONTEXT_ID 0
746struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300747 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700748 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700749 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700750 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700751 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800752 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700753 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300754 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800755 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700756
757 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700758};
759
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700760struct i915_fbc {
761 unsigned long size;
762 unsigned int fb_id;
763 enum plane plane;
764 int y;
765
766 struct drm_mm_node *compressed_fb;
767 struct drm_mm_node *compressed_llb;
768
769 struct intel_fbc_work {
770 struct delayed_work work;
771 struct drm_crtc *crtc;
772 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700773 } *fbc_work;
774
Chris Wilson29ebf902013-07-27 17:23:55 +0100775 enum no_fbc_reason {
776 FBC_OK, /* FBC is enabled */
777 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700778 FBC_NO_OUTPUT, /* no outputs enabled to compress */
779 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
780 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
781 FBC_MODE_TOO_LARGE, /* mode too large for compression */
782 FBC_BAD_PLANE, /* fbc not supported on plane */
783 FBC_NOT_TILED, /* buffer not tiled */
784 FBC_MULTIPLE_PIPES, /* more than one pipe active */
785 FBC_MODULE_PARAM,
786 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
787 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800788};
789
Rodrigo Vivia031d702013-10-03 16:15:06 -0300790struct i915_psr {
791 bool sink_support;
792 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300793};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700794
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800795enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300796 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800797 PCH_IBX, /* Ibexpeak PCH */
798 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300799 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700800 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800801};
802
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200803enum intel_sbi_destination {
804 SBI_ICLK,
805 SBI_MPHY,
806};
807
Jesse Barnesb690e962010-07-19 13:53:12 -0700808#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700809#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100810#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700811
Dave Airlie8be48d92010-03-30 05:34:14 +0000812struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100813struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000814
Daniel Vetterc2b91522012-02-14 22:37:19 +0100815struct intel_gmbus {
816 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000817 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100818 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100819 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100820 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100821 struct drm_i915_private *dev_priv;
822};
823
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100824struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825 u8 saveLBB;
826 u32 saveDSPACNTR;
827 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000828 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 savePIPEACONF;
830 u32 savePIPEBCONF;
831 u32 savePIPEASRC;
832 u32 savePIPEBSRC;
833 u32 saveFPA0;
834 u32 saveFPA1;
835 u32 saveDPLL_A;
836 u32 saveDPLL_A_MD;
837 u32 saveHTOTAL_A;
838 u32 saveHBLANK_A;
839 u32 saveHSYNC_A;
840 u32 saveVTOTAL_A;
841 u32 saveVBLANK_A;
842 u32 saveVSYNC_A;
843 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000844 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800845 u32 saveTRANS_HTOTAL_A;
846 u32 saveTRANS_HBLANK_A;
847 u32 saveTRANS_HSYNC_A;
848 u32 saveTRANS_VTOTAL_A;
849 u32 saveTRANS_VBLANK_A;
850 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000851 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852 u32 saveDSPASTRIDE;
853 u32 saveDSPASIZE;
854 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700855 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000856 u32 saveDSPASURF;
857 u32 saveDSPATILEOFF;
858 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700859 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000860 u32 saveBLC_PWM_CTL;
861 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200862 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800863 u32 saveBLC_CPU_PWM_CTL;
864 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000865 u32 saveFPB0;
866 u32 saveFPB1;
867 u32 saveDPLL_B;
868 u32 saveDPLL_B_MD;
869 u32 saveHTOTAL_B;
870 u32 saveHBLANK_B;
871 u32 saveHSYNC_B;
872 u32 saveVTOTAL_B;
873 u32 saveVBLANK_B;
874 u32 saveVSYNC_B;
875 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000876 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800877 u32 saveTRANS_HTOTAL_B;
878 u32 saveTRANS_HBLANK_B;
879 u32 saveTRANS_HSYNC_B;
880 u32 saveTRANS_VTOTAL_B;
881 u32 saveTRANS_VBLANK_B;
882 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000883 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000884 u32 saveDSPBSTRIDE;
885 u32 saveDSPBSIZE;
886 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700887 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888 u32 saveDSPBSURF;
889 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700890 u32 saveVGA0;
891 u32 saveVGA1;
892 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000893 u32 saveVGACNTRL;
894 u32 saveADPA;
895 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700896 u32 savePP_ON_DELAYS;
897 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000898 u32 saveDVOA;
899 u32 saveDVOB;
900 u32 saveDVOC;
901 u32 savePP_ON;
902 u32 savePP_OFF;
903 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700904 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000905 u32 savePFIT_CONTROL;
906 u32 save_palette_a[256];
907 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000908 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000909 u32 saveIER;
910 u32 saveIIR;
911 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800912 u32 saveDEIER;
913 u32 saveDEIMR;
914 u32 saveGTIER;
915 u32 saveGTIMR;
916 u32 saveFDI_RXA_IMR;
917 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800918 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800919 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000920 u32 saveSWF0[16];
921 u32 saveSWF1[16];
922 u32 saveSWF2[3];
923 u8 saveMSR;
924 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800925 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000926 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000927 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000928 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000929 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200930 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000931 u32 saveCURACNTR;
932 u32 saveCURAPOS;
933 u32 saveCURABASE;
934 u32 saveCURBCNTR;
935 u32 saveCURBPOS;
936 u32 saveCURBBASE;
937 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938 u32 saveDP_B;
939 u32 saveDP_C;
940 u32 saveDP_D;
941 u32 savePIPEA_GMCH_DATA_M;
942 u32 savePIPEB_GMCH_DATA_M;
943 u32 savePIPEA_GMCH_DATA_N;
944 u32 savePIPEB_GMCH_DATA_N;
945 u32 savePIPEA_DP_LINK_M;
946 u32 savePIPEB_DP_LINK_M;
947 u32 savePIPEA_DP_LINK_N;
948 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800949 u32 saveFDI_RXA_CTL;
950 u32 saveFDI_TXA_CTL;
951 u32 saveFDI_RXB_CTL;
952 u32 saveFDI_TXB_CTL;
953 u32 savePFA_CTL_1;
954 u32 savePFB_CTL_1;
955 u32 savePFA_WIN_SZ;
956 u32 savePFB_WIN_SZ;
957 u32 savePFA_WIN_POS;
958 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000959 u32 savePCH_DREF_CONTROL;
960 u32 saveDISP_ARB_CTL;
961 u32 savePIPEA_DATA_M1;
962 u32 savePIPEA_DATA_N1;
963 u32 savePIPEA_LINK_M1;
964 u32 savePIPEA_LINK_N1;
965 u32 savePIPEB_DATA_M1;
966 u32 savePIPEB_DATA_N1;
967 u32 savePIPEB_LINK_M1;
968 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000969 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400970 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100971};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100972
973struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200974 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100975 struct work_struct work;
976 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200977
Daniel Vetterc85aa882012-11-02 19:55:03 +0100978 u8 cur_delay;
979 u8 min_delay;
980 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700981 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100982 u8 rp1_delay;
983 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700984 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700985
Deepak S27544362014-01-27 21:35:05 +0530986 bool rp_up_masked;
987 bool rp_down_masked;
988
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100989 int last_adj;
990 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
991
Chris Wilsonc0951f02013-10-10 21:58:50 +0100992 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700993 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700994
995 /*
996 * Protects RPS/RC6 register access and PCU communication.
997 * Must be taken after struct_mutex if nested.
998 */
999 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001000};
1001
Daniel Vetter1a240d42012-11-29 22:18:51 +01001002/* defined intel_pm.c */
1003extern spinlock_t mchdev_lock;
1004
Daniel Vetterc85aa882012-11-02 19:55:03 +01001005struct intel_ilk_power_mgmt {
1006 u8 cur_delay;
1007 u8 min_delay;
1008 u8 max_delay;
1009 u8 fmax;
1010 u8 fstart;
1011
1012 u64 last_count1;
1013 unsigned long last_time1;
1014 unsigned long chipset_power;
1015 u64 last_count2;
1016 struct timespec last_time2;
1017 unsigned long gfx_power;
1018 u8 corr;
1019
1020 int c_m;
1021 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001022
1023 struct drm_i915_gem_object *pwrctx;
1024 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001025};
1026
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001027/* Power well structure for haswell */
1028struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001029 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001030 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001031 /* power well enable/disable usage count */
1032 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +02001033 unsigned long domains;
1034 void *data;
Imre Deakda7e29b2014-02-18 00:02:02 +02001035 void (*set)(struct drm_i915_private *dev_priv, struct i915_power_well *power_well,
Imre Deakc1ca7272013-11-25 17:15:29 +02001036 bool enable);
Imre Deakda7e29b2014-02-18 00:02:02 +02001037 bool (*is_enabled)(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02001038 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001039};
1040
Imre Deak83c00f552013-10-25 17:36:47 +03001041struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001042 /*
1043 * Power wells needed for initialization at driver init and suspend
1044 * time are on. They are kept on until after the first modeset.
1045 */
1046 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001047 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001048
Imre Deak83c00f552013-10-25 17:36:47 +03001049 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001050 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001051 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001052};
1053
Daniel Vetter231f42a2012-11-02 19:55:05 +01001054struct i915_dri1_state {
1055 unsigned allow_batchbuffer : 1;
1056 u32 __iomem *gfx_hws_cpu_addr;
1057
1058 unsigned int cpp;
1059 int back_offset;
1060 int front_offset;
1061 int current_page;
1062 int page_flipping;
1063
1064 uint32_t counter;
1065};
1066
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001067struct i915_ums_state {
1068 /**
1069 * Flag if the X Server, and thus DRM, is not currently in
1070 * control of the device.
1071 *
1072 * This is set between LeaveVT and EnterVT. It needs to be
1073 * replaced with a semaphore. It also needs to be
1074 * transitioned away from for kernel modesetting.
1075 */
1076 int mm_suspended;
1077};
1078
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001079#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001080struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001081 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001082 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001083 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001084};
1085
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001086struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001087 /** Memory allocator for GTT stolen memory */
1088 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001089 /** List of all objects in gtt_space. Used to restore gtt
1090 * mappings on resume */
1091 struct list_head bound_list;
1092 /**
1093 * List of objects which are not bound to the GTT (thus
1094 * are idle and not used by the GPU) but still have
1095 * (presumably uncached) pages still attached.
1096 */
1097 struct list_head unbound_list;
1098
1099 /** Usable portion of the GTT for GEM */
1100 unsigned long stolen_base; /* limited to low memory (32-bit) */
1101
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001102 /** PPGTT used for aliasing the PPGTT with the GTT */
1103 struct i915_hw_ppgtt *aliasing_ppgtt;
1104
1105 struct shrinker inactive_shrinker;
1106 bool shrinker_no_lock_stealing;
1107
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001108 /** LRU list of objects with fence regs on them. */
1109 struct list_head fence_list;
1110
1111 /**
1112 * We leave the user IRQ off as much as possible,
1113 * but this means that requests will finish and never
1114 * be retired once the system goes idle. Set a timer to
1115 * fire periodically while the ring is running. When it
1116 * fires, go retire requests.
1117 */
1118 struct delayed_work retire_work;
1119
1120 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001121 * When we detect an idle GPU, we want to turn on
1122 * powersaving features. So once we see that there
1123 * are no more requests outstanding and no more
1124 * arrive within a small period of time, we fire
1125 * off the idle_work.
1126 */
1127 struct delayed_work idle_work;
1128
1129 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001130 * Are we in a non-interruptible section of code like
1131 * modesetting?
1132 */
1133 bool interruptible;
1134
Chris Wilsonf62a0072014-02-21 17:55:39 +00001135 /**
1136 * Is the GPU currently considered idle, or busy executing userspace
1137 * requests? Whilst idle, we attempt to power down the hardware and
1138 * display clocks. In order to reduce the effect on performance, there
1139 * is a slight delay before we do so.
1140 */
1141 bool busy;
1142
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001143 /** Bit 6 swizzling required for X tiling */
1144 uint32_t bit_6_swizzle_x;
1145 /** Bit 6 swizzling required for Y tiling */
1146 uint32_t bit_6_swizzle_y;
1147
1148 /* storage for physical objects */
1149 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1150
1151 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001152 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001153 size_t object_memory;
1154 u32 object_count;
1155};
1156
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001157struct drm_i915_error_state_buf {
1158 unsigned bytes;
1159 unsigned size;
1160 int err;
1161 u8 *buf;
1162 loff_t start;
1163 loff_t pos;
1164};
1165
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001166struct i915_error_state_file_priv {
1167 struct drm_device *dev;
1168 struct drm_i915_error_state *error;
1169};
1170
Daniel Vetter99584db2012-11-14 17:14:04 +01001171struct i915_gpu_error {
1172 /* For hangcheck timer */
1173#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1174#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001175 /* Hang gpu twice in this window and your context gets banned */
1176#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1177
Daniel Vetter99584db2012-11-14 17:14:04 +01001178 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001179
1180 /* For reset and error_state handling. */
1181 spinlock_t lock;
1182 /* Protected by the above dev->gpu_error.lock. */
1183 struct drm_i915_error_state *first_error;
1184 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001185
Chris Wilson094f9a52013-09-25 17:34:55 +01001186
1187 unsigned long missed_irq_rings;
1188
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001189 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001190 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001191 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001192 * This is a counter which gets incremented when reset is triggered,
1193 * and again when reset has been handled. So odd values (lowest bit set)
1194 * means that reset is in progress and even values that
1195 * (reset_counter >> 1):th reset was successfully completed.
1196 *
1197 * If reset is not completed succesfully, the I915_WEDGE bit is
1198 * set meaning that hardware is terminally sour and there is no
1199 * recovery. All waiters on the reset_queue will be woken when
1200 * that happens.
1201 *
1202 * This counter is used by the wait_seqno code to notice that reset
1203 * event happened and it needs to restart the entire ioctl (since most
1204 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001205 *
1206 * This is important for lock-free wait paths, where no contended lock
1207 * naturally enforces the correct ordering between the bail-out of the
1208 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001209 */
1210 atomic_t reset_counter;
1211
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001212#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001213#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001214
1215 /**
1216 * Waitqueue to signal when the reset has completed. Used by clients
1217 * that wait for dev_priv->mm.wedged to settle.
1218 */
1219 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001220
Daniel Vetter99584db2012-11-14 17:14:04 +01001221 /* For gpu hang simulation. */
1222 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223
1224 /* For missed irq/seqno simulation. */
1225 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001226};
1227
Zhang Ruib8efb172013-02-05 15:41:53 +08001228enum modeset_restore {
1229 MODESET_ON_LID_OPEN,
1230 MODESET_DONE,
1231 MODESET_SUSPENDED,
1232};
1233
Paulo Zanoni6acab152013-09-12 17:06:24 -03001234struct ddi_vbt_port_info {
1235 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001236
1237 uint8_t supports_dvi:1;
1238 uint8_t supports_hdmi:1;
1239 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001240};
1241
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001242struct intel_vbt_data {
1243 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1244 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1245
1246 /* Feature bits */
1247 unsigned int int_tv_support:1;
1248 unsigned int lvds_dither:1;
1249 unsigned int lvds_vbt:1;
1250 unsigned int int_crt_support:1;
1251 unsigned int lvds_use_ssc:1;
1252 unsigned int display_clock_mode:1;
1253 unsigned int fdi_rx_polarity_inverted:1;
1254 int lvds_ssc_freq;
1255 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1256
1257 /* eDP */
1258 int edp_rate;
1259 int edp_lanes;
1260 int edp_preemphasis;
1261 int edp_vswing;
1262 bool edp_initialized;
1263 bool edp_support;
1264 int edp_bpp;
1265 struct edp_power_seq edp_pps;
1266
Jani Nikulaf00076d2013-12-14 20:38:29 -02001267 struct {
1268 u16 pwm_freq_hz;
1269 bool active_low_pwm;
1270 } backlight;
1271
Shobhit Kumard17c5442013-08-27 15:12:25 +03001272 /* MIPI DSI */
1273 struct {
1274 u16 panel_id;
1275 } dsi;
1276
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001277 int crt_ddc_pin;
1278
1279 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001280 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001281
1282 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001283};
1284
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001285enum intel_ddb_partitioning {
1286 INTEL_DDB_PART_1_2,
1287 INTEL_DDB_PART_5_6, /* IVB+ */
1288};
1289
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001290struct intel_wm_level {
1291 bool enable;
1292 uint32_t pri_val;
1293 uint32_t spr_val;
1294 uint32_t cur_val;
1295 uint32_t fbc_val;
1296};
1297
Imre Deak820c1982013-12-17 14:46:36 +02001298struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001299 uint32_t wm_pipe[3];
1300 uint32_t wm_lp[3];
1301 uint32_t wm_lp_spr[3];
1302 uint32_t wm_linetime[3];
1303 bool enable_fbc_wm;
1304 enum intel_ddb_partitioning partitioning;
1305};
1306
Paulo Zanonic67a4702013-08-19 13:18:09 -03001307/*
1308 * This struct tracks the state needed for the Package C8+ feature.
1309 *
1310 * Package states C8 and deeper are really deep PC states that can only be
1311 * reached when all the devices on the system allow it, so even if the graphics
1312 * device allows PC8+, it doesn't mean the system will actually get to these
1313 * states.
1314 *
1315 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1316 * is disabled and the GPU is idle. When these conditions are met, we manually
1317 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1318 * refclk to Fclk.
1319 *
1320 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1321 * the state of some registers, so when we come back from PC8+ we need to
1322 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1323 * need to take care of the registers kept by RC6.
1324 *
1325 * The interrupt disabling is part of the requirements. We can only leave the
1326 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1327 * can lock the machine.
1328 *
1329 * Ideally every piece of our code that needs PC8+ disabled would call
1330 * hsw_disable_package_c8, which would increment disable_count and prevent the
1331 * system from reaching PC8+. But we don't have a symmetric way to do this for
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03001332 * everything, so we have the requirements_met variable. When we switch
1333 * requirements_met to true we decrease disable_count, and increase it in the
1334 * opposite case. The requirements_met variable is true when all the CRTCs,
1335 * encoders and the power well are disabled.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001336 *
1337 * In addition to everything, we only actually enable PC8+ if disable_count
1338 * stays at zero for at least some seconds. This is implemented with the
1339 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1340 * consecutive times when all screens are disabled and some background app
1341 * queries the state of our connectors, or we have some application constantly
1342 * waking up to use the GPU. Only after the enable_work function actually
1343 * enables PC8+ the "enable" variable will become true, which means that it can
1344 * be false even if disable_count is 0.
1345 *
1346 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1347 * goes back to false exactly before we reenable the IRQs. We use this variable
1348 * to check if someone is trying to enable/disable IRQs while they're supposed
1349 * to be disabled. This shouldn't happen and we'll print some error messages in
1350 * case it happens, but if it actually happens we'll also update the variables
1351 * inside struct regsave so when we restore the IRQs they will contain the
1352 * latest expected values.
1353 *
1354 * For more, read "Display Sequences for Package C8" on our documentation.
1355 */
1356struct i915_package_c8 {
1357 bool requirements_met;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001358 bool irqs_disabled;
1359 /* Only true after the delayed work task actually enables it. */
1360 bool enabled;
1361 int disable_count;
1362 struct mutex lock;
1363 struct delayed_work enable_work;
1364
1365 struct {
1366 uint32_t deimr;
1367 uint32_t sdeimr;
1368 uint32_t gtimr;
1369 uint32_t gtier;
1370 uint32_t gen6_pmimr;
1371 } regsave;
1372};
1373
Paulo Zanoni8a187452013-12-06 20:32:13 -02001374struct i915_runtime_pm {
1375 bool suspended;
1376};
1377
Daniel Vetter926321d2013-10-16 13:30:34 +02001378enum intel_pipe_crc_source {
1379 INTEL_PIPE_CRC_SOURCE_NONE,
1380 INTEL_PIPE_CRC_SOURCE_PLANE1,
1381 INTEL_PIPE_CRC_SOURCE_PLANE2,
1382 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001383 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001384 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1385 INTEL_PIPE_CRC_SOURCE_TV,
1386 INTEL_PIPE_CRC_SOURCE_DP_B,
1387 INTEL_PIPE_CRC_SOURCE_DP_C,
1388 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001389 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001390 INTEL_PIPE_CRC_SOURCE_MAX,
1391};
1392
Shuang He8bf1e9f2013-10-15 18:55:27 +01001393struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001394 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001395 uint32_t crc[5];
1396};
1397
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001398#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001399struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001400 spinlock_t lock;
1401 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001402 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001403 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001404 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001405 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001406};
1407
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001408typedef struct drm_i915_private {
1409 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001410 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001412 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001413
1414 int relative_constants_mode;
1415
1416 void __iomem *regs;
1417
Chris Wilson907b28c2013-07-19 20:36:52 +01001418 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001419
1420 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1421
Daniel Vetter28c70f12012-12-01 13:53:45 +01001422
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001423 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1424 * controller on different i2c buses. */
1425 struct mutex gmbus_mutex;
1426
1427 /**
1428 * Base address of the gmbus and gpio block.
1429 */
1430 uint32_t gpio_mmio_base;
1431
Daniel Vetter28c70f12012-12-01 13:53:45 +01001432 wait_queue_head_t gmbus_wait_queue;
1433
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001434 struct pci_dev *bridge_dev;
1435 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001436 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001437
1438 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439 struct resource mch_res;
1440
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001441 /* protects the irq masks */
1442 spinlock_t irq_lock;
1443
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001444 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1445 struct pm_qos_request pm_qos;
1446
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001447 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001448 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001449
1450 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001451 union {
1452 u32 irq_mask;
1453 u32 de_irq_mask[I915_MAX_PIPES];
1454 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001455 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001456 u32 pm_irq_mask;
Imre Deak91d181d2014-02-10 18:42:49 +02001457 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001459 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001460 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001461 struct {
1462 unsigned long hpd_last_jiffies;
1463 int hpd_cnt;
1464 enum {
1465 HPD_ENABLED = 0,
1466 HPD_DISABLED = 1,
1467 HPD_MARK_DISABLED = 2
1468 } hpd_mark;
1469 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001470 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001471 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001472
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001473 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001474 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001475 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001476
1477 /* overlay */
1478 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001479
Jani Nikula58c68772013-11-08 16:48:54 +02001480 /* backlight registers and fields in struct intel_panel */
1481 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001482
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001483 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001484 bool no_aux_handshake;
1485
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001486 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1487 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1488 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1489
1490 unsigned int fsb_freq, mem_freq, is_ddr3;
1491
Daniel Vetter645416f2013-09-02 16:22:25 +02001492 /**
1493 * wq - Driver workqueue for GEM.
1494 *
1495 * NOTE: Work items scheduled here are not allowed to grab any modeset
1496 * locks, for otherwise the flushing done in the pageflip code will
1497 * result in deadlocks.
1498 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499 struct workqueue_struct *wq;
1500
1501 /* Display functions */
1502 struct drm_i915_display_funcs display;
1503
1504 /* PCH chipset type */
1505 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001506 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507
1508 unsigned long quirks;
1509
Zhang Ruib8efb172013-02-05 15:41:53 +08001510 enum modeset_restore modeset_restore;
1511 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001512
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001513 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001514 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001515
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001516 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001517
Daniel Vetter87813422012-05-02 11:49:32 +02001518 /* Kernel Modesetting */
1519
yakui_zhao9b9d1722009-05-31 17:17:17 +08001520 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001521
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001522 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1523 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001524 wait_queue_head_t pending_flip_queue;
1525
Daniel Vetterc4597872013-10-21 21:04:07 +02001526#ifdef CONFIG_DEBUG_FS
1527 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1528#endif
1529
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001530 int num_shared_dpll;
1531 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001532 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001533 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001534
Jesse Barnes652c3932009-08-17 13:31:43 -07001535 /* Reclocking support */
1536 bool render_reclock_avail;
1537 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001538 /* indicates the reduced downclock for LVDS*/
1539 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001540 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001541
Zhenyu Wangc48044112009-12-17 14:48:43 +08001542 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001543
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001544 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001545
Ben Widawsky59124502013-07-04 11:02:05 -07001546 /* Cannot be determined by PCIID. You must always read a register. */
1547 size_t ellc_size;
1548
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001549 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001550 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001551
Daniel Vetter20e4d402012-08-08 23:35:39 +02001552 /* ilk-only ips/rps state. Everything in here is protected by the global
1553 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001554 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001555
Imre Deak83c00f552013-10-25 17:36:47 +03001556 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001557
Rodrigo Vivia031d702013-10-03 16:15:06 -03001558 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001559
Daniel Vetter99584db2012-11-14 17:14:04 +01001560 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001561
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001562 struct drm_i915_gem_object *vlv_pctx;
1563
Daniel Vetter4520f532013-10-09 09:18:51 +02001564#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001565 /* list of fbdev register on this device */
1566 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001567#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001568
Jesse Barnes073f34d2012-11-02 11:13:59 -07001569 /*
1570 * The console may be contended at resume, but we don't
1571 * want it to block on it.
1572 */
1573 struct work_struct console_resume_work;
1574
Chris Wilsone953fd72011-02-21 22:23:52 +00001575 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001576 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001577
Ben Widawsky254f9652012-06-04 14:42:42 -07001578 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001579 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001580
Damien Lespiau3e683202012-12-11 18:48:29 +00001581 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001582
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001583 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001584
Ville Syrjälä53615a52013-08-01 16:18:50 +03001585 struct {
1586 /*
1587 * Raw watermark latency values:
1588 * in 0.1us units for WM0,
1589 * in 0.5us units for WM1+.
1590 */
1591 /* primary */
1592 uint16_t pri_latency[5];
1593 /* sprite */
1594 uint16_t spr_latency[5];
1595 /* cursor */
1596 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001597
1598 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001599 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001600 } wm;
1601
Paulo Zanonic67a4702013-08-19 13:18:09 -03001602 struct i915_package_c8 pc8;
1603
Paulo Zanoni8a187452013-12-06 20:32:13 -02001604 struct i915_runtime_pm pm;
1605
Daniel Vetter231f42a2012-11-02 19:55:05 +01001606 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1607 * here! */
1608 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001609 /* Old ums support infrastructure, same warning applies. */
1610 struct i915_ums_state ums;
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001611
1612 u32 suspend_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613} drm_i915_private_t;
1614
Chris Wilson2c1792a2013-08-01 18:39:55 +01001615static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1616{
1617 return dev->dev_private;
1618}
1619
Chris Wilsonb4519512012-05-11 14:29:30 +01001620/* Iterate over initialised rings */
1621#define for_each_ring(ring__, dev_priv__, i__) \
1622 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1623 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1624
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001625enum hdmi_force_audio {
1626 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1627 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1628 HDMI_AUDIO_AUTO, /* trust EDID */
1629 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1630};
1631
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001632#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001633
Chris Wilson37e680a2012-06-07 15:38:42 +01001634struct drm_i915_gem_object_ops {
1635 /* Interface between the GEM object and its backing storage.
1636 * get_pages() is called once prior to the use of the associated set
1637 * of pages before to binding them into the GTT, and put_pages() is
1638 * called after we no longer need them. As we expect there to be
1639 * associated cost with migrating pages between the backing storage
1640 * and making them available for the GPU (e.g. clflush), we may hold
1641 * onto the pages after they are no longer referenced by the GPU
1642 * in case they may be used again shortly (for example migrating the
1643 * pages to a different memory domain within the GTT). put_pages()
1644 * will therefore most likely be called when the object itself is
1645 * being released or under memory pressure (where we attempt to
1646 * reap pages for the shrinker).
1647 */
1648 int (*get_pages)(struct drm_i915_gem_object *);
1649 void (*put_pages)(struct drm_i915_gem_object *);
1650};
1651
Eric Anholt673a3942008-07-30 12:06:12 -07001652struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001653 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
Chris Wilson37e680a2012-06-07 15:38:42 +01001655 const struct drm_i915_gem_object_ops *ops;
1656
Ben Widawsky2f633152013-07-17 12:19:03 -07001657 /** List of VMAs backed by this object */
1658 struct list_head vma_list;
1659
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001660 /** Stolen memory for this object, instead of being backed by shmem. */
1661 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001662 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001663
Chris Wilson69dc4982010-10-19 10:36:51 +01001664 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001665 /** Used in execbuf to temporarily hold a ref */
1666 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001667
1668 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001669 * This is set if the object is on the active lists (has pending
1670 * rendering and so a non-zero seqno), and is not set if it i s on
1671 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001672 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001673 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001674
1675 /**
1676 * This is set if the object has been written to since last bound
1677 * to the GTT
1678 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001679 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001680
1681 /**
1682 * Fence register bits (if any) for this object. Will be set
1683 * as needed when mapped into the GTT.
1684 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001685 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001686 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001687
1688 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001689 * Advice: are the backing pages purgeable?
1690 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001691 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001692
1693 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001694 * Current tiling mode for the object.
1695 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001696 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001697 /**
1698 * Whether the tiling parameters for the currently associated fence
1699 * register have changed. Note that for the purposes of tracking
1700 * tiling changes we also treat the unfenced register, the register
1701 * slot that the object occupies whilst it executes a fenced
1702 * command (such as BLT on gen2/3), as a "fence".
1703 */
1704 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001705
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001706 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001707 * Is the object at the current location in the gtt mappable and
1708 * fenceable? Used to avoid costly recalculations.
1709 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001710 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001711
1712 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001713 * Whether the current gtt mapping needs to be mappable (and isn't just
1714 * mappable by accident). Track pin and fault separate for a more
1715 * accurate mappable working set.
1716 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001717 unsigned int fault_mappable:1;
1718 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001719 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001720
Chris Wilsoncaea7472010-11-12 13:53:37 +00001721 /*
1722 * Is the GPU currently using a fence to access this buffer,
1723 */
1724 unsigned int pending_fenced_gpu_access:1;
1725 unsigned int fenced_gpu_access:1;
1726
Chris Wilson651d7942013-08-08 14:41:10 +01001727 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001728
Daniel Vetter7bddb012012-02-09 17:15:47 +01001729 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001730 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001731 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001732
Chris Wilson9da3da62012-06-01 15:20:22 +01001733 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001734 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001735
Daniel Vetter1286ff72012-05-10 15:25:09 +02001736 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001737 void *dma_buf_vmapping;
1738 int vmapping_count;
1739
Chris Wilsoncaea7472010-11-12 13:53:37 +00001740 struct intel_ring_buffer *ring;
1741
Chris Wilson1c293ea2012-04-17 15:31:27 +01001742 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001743 uint32_t last_read_seqno;
1744 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001745 /** Breadcrumb of last fenced GPU access to the buffer. */
1746 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001747
Daniel Vetter778c3542010-05-13 11:49:44 +02001748 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001750
Daniel Vetter80075d42013-10-09 21:23:52 +02001751 /** References from framebuffers, locks out tiling changes. */
1752 unsigned long framebuffer_references;
1753
Eric Anholt280b7132009-03-12 16:56:27 -07001754 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001755 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001756
Jesse Barnes79e53942008-11-07 14:24:08 -08001757 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001758 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001759 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001760
1761 /** for phy allocated objects */
1762 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001763};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001764#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001765
Daniel Vetter62b8b212010-04-09 19:05:08 +00001766#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001767
Eric Anholt673a3942008-07-30 12:06:12 -07001768/**
1769 * Request queue structure.
1770 *
1771 * The request queue allows us to note sequence numbers that have been emitted
1772 * and may be associated with active buffers to be retired.
1773 *
1774 * By keeping this list, we can avoid having to do questionable
1775 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1776 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1777 */
1778struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001779 /** On Which ring this request was generated */
1780 struct intel_ring_buffer *ring;
1781
Eric Anholt673a3942008-07-30 12:06:12 -07001782 /** GEM sequence number associated with this request. */
1783 uint32_t seqno;
1784
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001785 /** Position in the ringbuffer of the start of the request */
1786 u32 head;
1787
1788 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001789 u32 tail;
1790
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001791 /** Context related to this request */
1792 struct i915_hw_context *ctx;
1793
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001794 /** Batch buffer related to this request if any */
1795 struct drm_i915_gem_object *batch_obj;
1796
Eric Anholt673a3942008-07-30 12:06:12 -07001797 /** Time at which this request was emitted, in jiffies. */
1798 unsigned long emitted_jiffies;
1799
Eric Anholtb9624422009-06-03 07:27:35 +00001800 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001801 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001802
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001803 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001804 /** file_priv list entry for this request */
1805 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001806};
1807
1808struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001809 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001810 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001811
Eric Anholt673a3942008-07-30 12:06:12 -07001812 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001813 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001814 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001815 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001816 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001817 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001818
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001819 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001820 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001821};
1822
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001823#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001824
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001825#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1826#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001827#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001828#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001829#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001830#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1831#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001832#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1833#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1834#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001835#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001836#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001837#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1838#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001839#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1840#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001841#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001842#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001843#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1844 (dev)->pdev->device == 0x0152 || \
1845 (dev)->pdev->device == 0x015a)
1846#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1847 (dev)->pdev->device == 0x0106 || \
1848 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001849#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001850#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001851#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001852#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001853#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001854 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001855#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1856 (((dev)->pdev->device & 0xf) == 0x2 || \
1857 ((dev)->pdev->device & 0xf) == 0x6 || \
1858 ((dev)->pdev->device & 0xf) == 0xe))
1859#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001860 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001861#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001862#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001863 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001864#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001865
Jesse Barnes85436692011-04-06 12:11:14 -07001866/*
1867 * The genX designation typically refers to the render engine, so render
1868 * capability related checks should use IS_GEN, while display and other checks
1869 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1870 * chips, etc.).
1871 */
Zou Nan haicae58522010-11-09 17:17:32 +08001872#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1873#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1874#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1875#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1876#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001877#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001878#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001879
Ben Widawsky73ae4782013-10-15 10:02:57 -07001880#define RENDER_RING (1<<RCS)
1881#define BSD_RING (1<<VCS)
1882#define BLT_RING (1<<BCS)
1883#define VEBOX_RING (1<<VECS)
1884#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1885#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1886#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001887#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001888#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001889#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1890
Ben Widawsky254f9652012-06-04 14:42:42 -07001891#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001892#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001893#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1894 && !IS_BROADWELL(dev))
1895#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001896#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001897
Chris Wilson05394f32010-11-08 19:18:58 +00001898#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001899#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1900
Daniel Vetterb45305f2012-12-17 16:21:27 +01001901/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1902#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1903
Zou Nan haicae58522010-11-09 17:17:32 +08001904/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1905 * rows, which changed the alignment requirements and fence programming.
1906 */
1907#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1908 IS_I915GM(dev)))
1909#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1910#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1911#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001912#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1913#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001914
1915#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1916#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001917#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001918
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001919#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001920
Damien Lespiaudd93be52013-04-22 18:40:39 +01001921#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001922#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001923#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08001924#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02001925#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001926
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001927#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1928#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1929#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1930#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1931#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1932#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1933
Chris Wilson2c1792a2013-08-01 18:39:55 +01001934#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001935#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001936#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1937#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001938#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001939#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001940
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001941/* DPF == dynamic parity feature */
1942#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1943#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001944
Ben Widawskyc8735b02012-09-07 19:43:39 -07001945#define GT_FREQUENCY_MULTIPLIER 50
1946
Chris Wilson05394f32010-11-08 19:18:58 +00001947#include "i915_trace.h"
1948
Rob Clarkbaa70942013-08-02 13:27:49 -04001949extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001950extern int i915_max_ioctl;
1951
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001952extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1953extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001954extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1955extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1956
Jani Nikulad330a952014-01-21 11:24:25 +02001957/* i915_params.c */
1958struct i915_params {
1959 int modeset;
1960 int panel_ignore_lid;
1961 unsigned int powersave;
1962 int semaphores;
1963 unsigned int lvds_downclock;
1964 int lvds_channel_mode;
1965 int panel_use_ssc;
1966 int vbt_sdvo_panel_type;
1967 int enable_rc6;
1968 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02001969 int enable_ppgtt;
1970 int enable_psr;
1971 unsigned int preliminary_hw_support;
1972 int disable_power_well;
1973 int enable_ips;
Jani Nikulad330a952014-01-21 11:24:25 +02001974 int enable_pc8;
1975 int pc8_timeout;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00001976 int invert_brightness;
1977 /* leave bools at the end to not create holes */
1978 bool enable_hangcheck;
1979 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02001980 bool prefault_disable;
1981 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00001982 bool disable_display;
Jani Nikulad330a952014-01-21 11:24:25 +02001983};
1984extern struct i915_params i915 __read_mostly;
1985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001987void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001988extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001989extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001990extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001991extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001992extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001993extern void i915_driver_preclose(struct drm_device *dev,
1994 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001995extern void i915_driver_postclose(struct drm_device *dev,
1996 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001997extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001998#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001999extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2000 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002001#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002002extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002003 struct drm_clip_rect *box,
2004 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002005extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002006extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002007extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2008extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2009extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2010extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2011
Jesse Barnes073f34d2012-11-02 11:13:59 -07002012extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002013
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002015void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002016__printf(3, 4)
2017void i915_handle_error(struct drm_device *dev, bool wedged,
2018 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
Deepak S76c3552f2014-01-30 23:08:16 +05302020void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2021 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002022extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002023extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002024
2025extern void intel_uncore_sanitize(struct drm_device *dev);
2026extern void intel_uncore_early_sanitize(struct drm_device *dev);
2027extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002028extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002029extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002030
Keith Packard7c463582008-11-04 02:03:27 -08002031void
Imre Deak755e9012014-02-10 18:42:47 +02002032i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2033 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002034
2035void
Imre Deak755e9012014-02-10 18:42:47 +02002036i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2037 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002038
Eric Anholt673a3942008-07-30 12:06:12 -07002039/* i915_gem.c */
2040int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2041 struct drm_file *file_priv);
2042int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2043 struct drm_file *file_priv);
2044int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2045 struct drm_file *file_priv);
2046int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2047 struct drm_file *file_priv);
2048int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2049 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002050int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2051 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002052int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2053 struct drm_file *file_priv);
2054int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2055 struct drm_file *file_priv);
2056int i915_gem_execbuffer(struct drm_device *dev, void *data,
2057 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002058int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2059 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002060int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2061 struct drm_file *file_priv);
2062int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2063 struct drm_file *file_priv);
2064int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2065 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002066int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2067 struct drm_file *file);
2068int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2069 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002070int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2071 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002072int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2073 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002074int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2075 struct drm_file *file_priv);
2076int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2077 struct drm_file *file_priv);
2078int i915_gem_set_tiling(struct drm_device *dev, void *data,
2079 struct drm_file *file_priv);
2080int i915_gem_get_tiling(struct drm_device *dev, void *data,
2081 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002082int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2083 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002084int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2085 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002086void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002087void *i915_gem_object_alloc(struct drm_device *dev);
2088void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002089void i915_gem_object_init(struct drm_i915_gem_object *obj,
2090 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002091struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2092 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002093void i915_init_vm(struct drm_i915_private *dev_priv,
2094 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002095void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002096void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002097
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002098#define PIN_MAPPABLE 0x1
2099#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002100#define PIN_GLOBAL 0x4
Chris Wilson20217462010-11-23 15:26:33 +00002101int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002102 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002103 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002104 unsigned flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002105int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002106int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002107void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002108void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002109void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002110
Chris Wilson37e680a2012-06-07 15:38:42 +01002111int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002112static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2113{
Imre Deak67d5a502013-02-18 19:28:02 +02002114 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002115
Imre Deak67d5a502013-02-18 19:28:02 +02002116 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002117 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002118
2119 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002120}
Chris Wilsona5570172012-09-04 21:02:54 +01002121static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2122{
2123 BUG_ON(obj->pages == NULL);
2124 obj->pages_pin_count++;
2125}
2126static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2127{
2128 BUG_ON(obj->pages_pin_count == 0);
2129 obj->pages_pin_count--;
2130}
2131
Chris Wilson54cf91d2010-11-25 18:00:26 +00002132int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002133int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2134 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002135void i915_vma_move_to_active(struct i915_vma *vma,
2136 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002137int i915_gem_dumb_create(struct drm_file *file_priv,
2138 struct drm_device *dev,
2139 struct drm_mode_create_dumb *args);
2140int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2141 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002142/**
2143 * Returns true if seq1 is later than seq2.
2144 */
2145static inline bool
2146i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2147{
2148 return (int32_t)(seq1 - seq2) >= 0;
2149}
2150
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002151int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2152int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002153int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002154int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002155
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002156static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002157i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2158{
2159 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2160 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2161 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002162 return true;
2163 } else
2164 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002165}
2166
2167static inline void
2168i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2169{
2170 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2171 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002172 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002173 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2174 }
2175}
2176
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002177struct drm_i915_gem_request *
2178i915_gem_find_active_request(struct intel_ring_buffer *ring);
2179
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002180bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002181void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002182int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002183 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002184static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2185{
2186 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002187 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002188}
2189
2190static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2191{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002192 return atomic_read(&error->reset_counter) & I915_WEDGED;
2193}
2194
2195static inline u32 i915_reset_count(struct i915_gpu_error *error)
2196{
2197 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002198}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002199
Chris Wilson069efc12010-09-30 16:53:18 +01002200void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002201bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002202int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002203int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002204int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002205int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002206void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002207void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002208int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002209int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002210int __i915_add_request(struct intel_ring_buffer *ring,
2211 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002212 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002213 u32 *seqno);
2214#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002215 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002216int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2217 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002218int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002219int __must_check
2220i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2221 bool write);
2222int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002223i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2224int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002225i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2226 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002227 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002228void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002229int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002230 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002231 int id,
2232 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002233void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002234 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002235void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002236int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002237void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002238
Chris Wilson467cffb2011-03-07 10:42:03 +00002239uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002240i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2241uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002242i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2243 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002244
Chris Wilsone4ffd172011-04-04 09:44:39 +01002245int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2246 enum i915_cache_level cache_level);
2247
Daniel Vetter1286ff72012-05-10 15:25:09 +02002248struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2249 struct dma_buf *dma_buf);
2250
2251struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2252 struct drm_gem_object *gem_obj, int flags);
2253
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002254void i915_gem_restore_fences(struct drm_device *dev);
2255
Ben Widawskya70a3142013-07-31 16:59:56 -07002256unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2257 struct i915_address_space *vm);
2258bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2259bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2260 struct i915_address_space *vm);
2261unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2262 struct i915_address_space *vm);
2263struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2264 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002265struct i915_vma *
2266i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2267 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002268
2269struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002270static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2271 struct i915_vma *vma;
2272 list_for_each_entry(vma, &obj->vma_list, vma_link)
2273 if (vma->pin_count > 0)
2274 return true;
2275 return false;
2276}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002277
Ben Widawskya70a3142013-07-31 16:59:56 -07002278/* Some GGTT VM helpers */
2279#define obj_to_ggtt(obj) \
2280 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2281static inline bool i915_is_ggtt(struct i915_address_space *vm)
2282{
2283 struct i915_address_space *ggtt =
2284 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2285 return vm == ggtt;
2286}
2287
2288static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2289{
2290 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2291}
2292
2293static inline unsigned long
2294i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2295{
2296 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2297}
2298
2299static inline unsigned long
2300i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2301{
2302 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2303}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002304
2305static inline int __must_check
2306i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2307 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002308 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002309{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002310 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002311}
Ben Widawskya70a3142013-07-31 16:59:56 -07002312
Daniel Vetterb2871102014-02-14 14:01:19 +01002313static inline int
2314i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2315{
2316 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2317}
2318
2319void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2320
Ben Widawsky254f9652012-06-04 14:42:42 -07002321/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002322#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002323int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002324void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002325void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002326int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002327int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002328void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002329int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -08002330 struct drm_file *file, struct i915_hw_context *to);
2331struct i915_hw_context *
2332i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002333void i915_gem_context_free(struct kref *ctx_ref);
2334static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2335{
Ben Widawskyc4829722013-12-06 14:11:20 -08002336 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2337 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002338}
2339
2340static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2341{
Ben Widawskyc4829722013-12-06 14:11:20 -08002342 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2343 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002344}
2345
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002346static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2347{
2348 return c->id == DEFAULT_CONTEXT_ID;
2349}
2350
Ben Widawsky84624812012-06-04 14:42:54 -07002351int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
2353int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002355
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002356/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002357int __must_check i915_gem_evict_something(struct drm_device *dev,
2358 struct i915_address_space *vm,
2359 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002360 unsigned alignment,
2361 unsigned cache_level,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002362 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002363int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002364int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002365
Chris Wilson05394f32010-11-08 19:18:58 +00002366/* i915_gem_gtt.c */
2367void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002368void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2369void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002370int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002371void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2372void i915_gem_init_global_gtt(struct drm_device *dev);
2373void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2374 unsigned long mappable_end, unsigned long end);
2375int i915_gem_gtt_init(struct drm_device *dev);
2376static inline void i915_gem_chipset_flush(struct drm_device *dev)
2377{
2378 if (INTEL_INFO(dev)->gen < 6)
2379 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002380}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002381int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2382static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2383{
Jani Nikulad330a952014-01-21 11:24:25 +02002384 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002385 return false;
2386
Jani Nikulad330a952014-01-21 11:24:25 +02002387 if (i915.enable_ppgtt == 1 && full)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002388 return false;
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002389
2390#ifdef CONFIG_INTEL_IOMMU
2391 /* Disable ppgtt on SNB if VT-d is on. */
2392 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2393 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2394 return false;
2395 }
2396#endif
2397
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002398 if (full)
2399 return HAS_PPGTT(dev);
2400 else
2401 return HAS_ALIASING_PPGTT(dev);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002402}
2403
Chris Wilson9797fbf2012-04-24 15:47:39 +01002404/* i915_gem_stolen.c */
2405int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002406int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2407void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002408void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002409struct drm_i915_gem_object *
2410i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002411struct drm_i915_gem_object *
2412i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2413 u32 stolen_offset,
2414 u32 gtt_offset,
2415 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002416void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002417
Eric Anholt673a3942008-07-30 12:06:12 -07002418/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002419static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002420{
2421 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2422
2423 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2424 obj->tiling_mode != I915_TILING_NONE;
2425}
2426
Eric Anholt673a3942008-07-30 12:06:12 -07002427void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2428void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2429void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2430
2431/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002432#if WATCH_LISTS
2433int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002434#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002435#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002436#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437
Ben Gamari20172632009-02-17 20:08:50 -05002438/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002439int i915_debugfs_init(struct drm_minor *minor);
2440void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002441#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002442void intel_display_crc_init(struct drm_device *dev);
2443#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002444static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002445#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002446
2447/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002448__printf(2, 3)
2449void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002450int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2451 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002452int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2453 size_t count, loff_t pos);
2454static inline void i915_error_state_buf_release(
2455 struct drm_i915_error_state_buf *eb)
2456{
2457 kfree(eb->buf);
2458}
Mika Kuoppala58174462014-02-25 17:11:26 +02002459void i915_capture_error_state(struct drm_device *dev, bool wedge,
2460 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002461void i915_error_state_get(struct drm_device *dev,
2462 struct i915_error_state_file_priv *error_priv);
2463void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2464void i915_destroy_error_state(struct drm_device *dev);
2465
2466void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2467const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002468
Jesse Barnes317c35d2008-08-25 15:11:06 -07002469/* i915_suspend.c */
2470extern int i915_save_state(struct drm_device *dev);
2471extern int i915_restore_state(struct drm_device *dev);
2472
Daniel Vetterd8157a32013-01-25 17:53:20 +01002473/* i915_ums.c */
2474void i915_save_display_reg(struct drm_device *dev);
2475void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002476
Ben Widawsky0136db582012-04-10 21:17:01 -07002477/* i915_sysfs.c */
2478void i915_setup_sysfs(struct drm_device *dev_priv);
2479void i915_teardown_sysfs(struct drm_device *dev_priv);
2480
Chris Wilsonf899fc62010-07-20 15:44:45 -07002481/* intel_i2c.c */
2482extern int intel_setup_gmbus(struct drm_device *dev);
2483extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002484static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002485{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002486 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002487}
2488
2489extern struct i2c_adapter *intel_gmbus_get_adapter(
2490 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002491extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2492extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002493static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002494{
2495 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2496}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002497extern void intel_i2c_reset(struct drm_device *dev);
2498
Chris Wilson3b617962010-08-24 09:02:58 +01002499/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002500struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002501extern int intel_opregion_setup(struct drm_device *dev);
2502#ifdef CONFIG_ACPI
2503extern void intel_opregion_init(struct drm_device *dev);
2504extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002505extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002506extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2507 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002508extern int intel_opregion_notify_adapter(struct drm_device *dev,
2509 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002510#else
Chris Wilson44834a62010-08-19 16:09:23 +01002511static inline void intel_opregion_init(struct drm_device *dev) { return; }
2512static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002513static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002514static inline int
2515intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2516{
2517 return 0;
2518}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002519static inline int
2520intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2521{
2522 return 0;
2523}
Len Brown65e082c2008-10-24 17:18:10 -04002524#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002525
Jesse Barnes723bfd72010-10-07 16:01:13 -07002526/* intel_acpi.c */
2527#ifdef CONFIG_ACPI
2528extern void intel_register_dsm_handler(void);
2529extern void intel_unregister_dsm_handler(void);
2530#else
2531static inline void intel_register_dsm_handler(void) { return; }
2532static inline void intel_unregister_dsm_handler(void) { return; }
2533#endif /* CONFIG_ACPI */
2534
Jesse Barnes79e53942008-11-07 14:24:08 -08002535/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002536extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002537extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002538extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002539extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002540extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002541extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002542extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002543extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2544 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002545extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002546extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002547extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002548extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002549extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002550extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002551extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002552extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2553extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2554extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002555extern void intel_detect_pch(struct drm_device *dev);
2556extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002557extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002558
Ben Widawsky2911a352012-04-05 14:47:36 -07002559extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002560int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002562int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002564
Chris Wilson6ef3d422010-08-04 20:26:07 +01002565/* overlay */
2566extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002567extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2568 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002569
2570extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002571extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002572 struct drm_device *dev,
2573 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002574
Ben Widawskyb7287d82011-04-25 11:22:22 -07002575/* On SNB platform, before reading ring registers forcewake bit
2576 * must be set to prevent GT core from power down and stale values being
2577 * returned.
2578 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302579void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2580void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002581void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002582
Ben Widawsky42c05262012-09-26 10:34:00 -07002583int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2584int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002585
2586/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002587u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2588void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2589u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002590u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2591void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2592u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2593void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2594u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2595void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002596u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2597void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002598u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2599void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002600u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2601void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002602u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2603 enum intel_sbi_destination destination);
2604void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2605 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302606u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2607void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002608
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002609int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2610int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002611
Deepak S940aece2013-11-23 14:55:43 +05302612void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2613void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2614
2615#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2616 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2617 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2618 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2619 ((reg) >= 0x2E000 && (reg) < 0x30000))
2620
2621#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2622 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2623 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2624 ((reg) >= 0x30000 && (reg) < 0x40000))
2625
Deepak Sc8d9a592013-11-23 14:55:42 +05302626#define FORCEWAKE_RENDER (1 << 0)
2627#define FORCEWAKE_MEDIA (1 << 1)
2628#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2629
2630
Ben Widawsky0b274482013-10-04 21:22:51 -07002631#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2632#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002633
Ben Widawsky0b274482013-10-04 21:22:51 -07002634#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2635#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2636#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2637#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002638
Ben Widawsky0b274482013-10-04 21:22:51 -07002639#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2640#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2641#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2642#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002643
Ben Widawsky0b274482013-10-04 21:22:51 -07002644#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2645#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002646
2647#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2648#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2649
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002650/* "Broadcast RGB" property */
2651#define INTEL_BROADCAST_RGB_AUTO 0
2652#define INTEL_BROADCAST_RGB_FULL 1
2653#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002654
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002655static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2656{
2657 if (HAS_PCH_SPLIT(dev))
2658 return CPU_VGACNTRL;
2659 else if (IS_VALLEYVIEW(dev))
2660 return VLV_VGACNTRL;
2661 else
2662 return VGACNTRL;
2663}
2664
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002665static inline void __user *to_user_ptr(u64 address)
2666{
2667 return (void __user *)(uintptr_t)address;
2668}
2669
Imre Deakdf977292013-05-21 20:03:17 +03002670static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2671{
2672 unsigned long j = msecs_to_jiffies(m);
2673
2674 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2675}
2676
2677static inline unsigned long
2678timespec_to_jiffies_timeout(const struct timespec *value)
2679{
2680 unsigned long j = timespec_to_jiffies(value);
2681
2682 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2683}
2684
Paulo Zanonidce56b32013-12-19 14:29:40 -02002685/*
2686 * If you need to wait X milliseconds between events A and B, but event B
2687 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2688 * when event A happened, then just before event B you call this function and
2689 * pass the timestamp as the first argument, and X as the second argument.
2690 */
2691static inline void
2692wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2693{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002694 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002695
2696 /*
2697 * Don't re-read the value of "jiffies" every time since it may change
2698 * behind our back and break the math.
2699 */
2700 tmp_jiffies = jiffies;
2701 target_jiffies = timestamp_jiffies +
2702 msecs_to_jiffies_timeout(to_wait_ms);
2703
2704 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002705 remaining_jiffies = target_jiffies - tmp_jiffies;
2706 while (remaining_jiffies)
2707 remaining_jiffies =
2708 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002709 }
2710}
2711
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712#endif