blob: 418ad642c7425a6bdda68adff6cb4357b4071000 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Paulo Zanonic67a4702013-08-19 13:18:09 -030088 if (dev_priv->pc8.irqs_disabled) {
89 WARN(1, "IRQs disabled\n");
90 dev_priv->pc8.regsave.deimr &= ~mask;
91 return;
92 }
93
Chris Wilson1ec14ad2010-12-04 11:30:53 +000094 if ((dev_priv->irq_mask & mask) != 0) {
95 dev_priv->irq_mask &= ~mask;
96 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080098 }
99}
100
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300101static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500102ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800103{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200104 assert_spin_locked(&dev_priv->irq_lock);
105
Paulo Zanonic67a4702013-08-19 13:18:09 -0300106 if (dev_priv->pc8.irqs_disabled) {
107 WARN(1, "IRQs disabled\n");
108 dev_priv->pc8.regsave.deimr |= mask;
109 return;
110 }
111
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000112 if ((dev_priv->irq_mask & mask) != mask) {
113 dev_priv->irq_mask |= mask;
114 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000115 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800116 }
117}
118
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300119/**
120 * ilk_update_gt_irq - update GTIMR
121 * @dev_priv: driver private
122 * @interrupt_mask: mask of interrupt bits to update
123 * @enabled_irq_mask: mask of interrupt bits to enable
124 */
125static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
126 uint32_t interrupt_mask,
127 uint32_t enabled_irq_mask)
128{
129 assert_spin_locked(&dev_priv->irq_lock);
130
Paulo Zanonic67a4702013-08-19 13:18:09 -0300131 if (dev_priv->pc8.irqs_disabled) {
132 WARN(1, "IRQs disabled\n");
133 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
134 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
135 interrupt_mask);
136 return;
137 }
138
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300139 dev_priv->gt_irq_mask &= ~interrupt_mask;
140 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
141 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
142 POSTING_READ(GTIMR);
143}
144
145void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
146{
147 ilk_update_gt_irq(dev_priv, mask, mask);
148}
149
150void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
151{
152 ilk_update_gt_irq(dev_priv, mask, 0);
153}
154
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300155/**
156 * snb_update_pm_irq - update GEN6_PMIMR
157 * @dev_priv: driver private
158 * @interrupt_mask: mask of interrupt bits to update
159 * @enabled_irq_mask: mask of interrupt bits to enable
160 */
161static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
162 uint32_t interrupt_mask,
163 uint32_t enabled_irq_mask)
164{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300165 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300166
167 assert_spin_locked(&dev_priv->irq_lock);
168
Paulo Zanonic67a4702013-08-19 13:18:09 -0300169 if (dev_priv->pc8.irqs_disabled) {
170 WARN(1, "IRQs disabled\n");
171 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
172 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
173 interrupt_mask);
174 return;
175 }
176
Paulo Zanoni605cd252013-08-06 18:57:15 -0300177 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300178 new_val &= ~interrupt_mask;
179 new_val |= (~enabled_irq_mask & interrupt_mask);
180
Paulo Zanoni605cd252013-08-06 18:57:15 -0300181 if (new_val != dev_priv->pm_irq_mask) {
182 dev_priv->pm_irq_mask = new_val;
183 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300184 POSTING_READ(GEN6_PMIMR);
185 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300186}
187
188void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
189{
190 snb_update_pm_irq(dev_priv, mask, mask);
191}
192
193void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
194{
195 snb_update_pm_irq(dev_priv, mask, 0);
196}
197
Paulo Zanoni86642812013-04-12 17:57:57 -0300198static bool ivb_can_enable_err_int(struct drm_device *dev)
199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201 struct intel_crtc *crtc;
202 enum pipe pipe;
203
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200204 assert_spin_locked(&dev_priv->irq_lock);
205
Paulo Zanoni86642812013-04-12 17:57:57 -0300206 for_each_pipe(pipe) {
207 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
208
209 if (crtc->cpu_fifo_underrun_disabled)
210 return false;
211 }
212
213 return true;
214}
215
216static bool cpt_can_enable_serr_int(struct drm_device *dev)
217{
218 struct drm_i915_private *dev_priv = dev->dev_private;
219 enum pipe pipe;
220 struct intel_crtc *crtc;
221
Daniel Vetterfee884e2013-07-04 23:35:21 +0200222 assert_spin_locked(&dev_priv->irq_lock);
223
Paulo Zanoni86642812013-04-12 17:57:57 -0300224 for_each_pipe(pipe) {
225 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
226
227 if (crtc->pch_fifo_underrun_disabled)
228 return false;
229 }
230
231 return true;
232}
233
234static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
235 enum pipe pipe, bool enable)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
239 DE_PIPEB_FIFO_UNDERRUN;
240
241 if (enable)
242 ironlake_enable_display_irq(dev_priv, bit);
243 else
244 ironlake_disable_display_irq(dev_priv, bit);
245}
246
247static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200248 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300251 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200252 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
253
Paulo Zanoni86642812013-04-12 17:57:57 -0300254 if (!ivb_can_enable_err_int(dev))
255 return;
256
Paulo Zanoni86642812013-04-12 17:57:57 -0300257 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
258 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200259 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
260
261 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300262 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200263
264 if (!was_enabled &&
265 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
266 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
267 pipe_name(pipe));
268 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300269 }
270}
271
Daniel Vetterfee884e2013-07-04 23:35:21 +0200272/**
273 * ibx_display_interrupt_update - update SDEIMR
274 * @dev_priv: driver private
275 * @interrupt_mask: mask of interrupt bits to update
276 * @enabled_irq_mask: mask of interrupt bits to enable
277 */
278static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
279 uint32_t interrupt_mask,
280 uint32_t enabled_irq_mask)
281{
282 uint32_t sdeimr = I915_READ(SDEIMR);
283 sdeimr &= ~interrupt_mask;
284 sdeimr |= (~enabled_irq_mask & interrupt_mask);
285
286 assert_spin_locked(&dev_priv->irq_lock);
287
Paulo Zanonic67a4702013-08-19 13:18:09 -0300288 if (dev_priv->pc8.irqs_disabled &&
289 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
290 WARN(1, "IRQs disabled\n");
291 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
292 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
293 interrupt_mask);
294 return;
295 }
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 I915_WRITE(SDEIMR, sdeimr);
298 POSTING_READ(SDEIMR);
299}
300#define ibx_enable_display_interrupt(dev_priv, bits) \
301 ibx_display_interrupt_update((dev_priv), (bits), (bits))
302#define ibx_disable_display_interrupt(dev_priv, bits) \
303 ibx_display_interrupt_update((dev_priv), (bits), 0)
304
Daniel Vetterde280752013-07-04 23:35:24 +0200305static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
306 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300307 bool enable)
308{
Paulo Zanoni86642812013-04-12 17:57:57 -0300309 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200310 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
311 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300312
313 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200314 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300315 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200316 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300317}
318
319static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
320 enum transcoder pch_transcoder,
321 bool enable)
322{
323 struct drm_i915_private *dev_priv = dev->dev_private;
324
325 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200326 I915_WRITE(SERR_INT,
327 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
328
Paulo Zanoni86642812013-04-12 17:57:57 -0300329 if (!cpt_can_enable_serr_int(dev))
330 return;
331
Daniel Vetterfee884e2013-07-04 23:35:21 +0200332 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300333 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200334 uint32_t tmp = I915_READ(SERR_INT);
335 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
336
337 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200338 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200339
340 if (!was_enabled &&
341 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
342 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
343 transcoder_name(pch_transcoder));
344 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300345 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300346}
347
348/**
349 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
350 * @dev: drm device
351 * @pipe: pipe
352 * @enable: true if we want to report FIFO underrun errors, false otherwise
353 *
354 * This function makes us disable or enable CPU fifo underruns for a specific
355 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
356 * reporting for one pipe may also disable all the other CPU error interruts for
357 * the other pipes, due to the fact that there's just one interrupt mask/enable
358 * bit for all the pipes.
359 *
360 * Returns the previous state of underrun reporting.
361 */
362bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
363 enum pipe pipe, bool enable)
364{
365 struct drm_i915_private *dev_priv = dev->dev_private;
366 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
368 unsigned long flags;
369 bool ret;
370
371 spin_lock_irqsave(&dev_priv->irq_lock, flags);
372
373 ret = !intel_crtc->cpu_fifo_underrun_disabled;
374
375 if (enable == ret)
376 goto done;
377
378 intel_crtc->cpu_fifo_underrun_disabled = !enable;
379
380 if (IS_GEN5(dev) || IS_GEN6(dev))
381 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
382 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200383 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300384
385done:
386 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
387 return ret;
388}
389
390/**
391 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
392 * @dev: drm device
393 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
394 * @enable: true if we want to report FIFO underrun errors, false otherwise
395 *
396 * This function makes us disable or enable PCH fifo underruns for a specific
397 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
398 * underrun reporting for one transcoder may also disable all the other PCH
399 * error interruts for the other transcoders, due to the fact that there's just
400 * one interrupt mask/enable bit for all the transcoders.
401 *
402 * Returns the previous state of underrun reporting.
403 */
404bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
405 enum transcoder pch_transcoder,
406 bool enable)
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200409 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300411 unsigned long flags;
412 bool ret;
413
Daniel Vetterde280752013-07-04 23:35:24 +0200414 /*
415 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
416 * has only one pch transcoder A that all pipes can use. To avoid racy
417 * pch transcoder -> pipe lookups from interrupt code simply store the
418 * underrun statistics in crtc A. Since we never expose this anywhere
419 * nor use it outside of the fifo underrun code here using the "wrong"
420 * crtc on LPT won't cause issues.
421 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300422
423 spin_lock_irqsave(&dev_priv->irq_lock, flags);
424
425 ret = !intel_crtc->pch_fifo_underrun_disabled;
426
427 if (enable == ret)
428 goto done;
429
430 intel_crtc->pch_fifo_underrun_disabled = !enable;
431
432 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200433 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300434 else
435 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
436
437done:
438 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
439 return ret;
440}
441
442
Keith Packard7c463582008-11-04 02:03:27 -0800443void
444i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
445{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200446 u32 reg = PIPESTAT(pipe);
447 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800448
Daniel Vetterb79480b2013-06-27 17:52:10 +0200449 assert_spin_locked(&dev_priv->irq_lock);
450
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200451 if ((pipestat & mask) == mask)
452 return;
453
454 /* Enable the interrupt, clear any pending status */
455 pipestat |= mask | (mask >> 16);
456 I915_WRITE(reg, pipestat);
457 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800458}
459
460void
461i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
462{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200463 u32 reg = PIPESTAT(pipe);
464 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800465
Daniel Vetterb79480b2013-06-27 17:52:10 +0200466 assert_spin_locked(&dev_priv->irq_lock);
467
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200468 if ((pipestat & mask) == 0)
469 return;
470
471 pipestat &= ~mask;
472 I915_WRITE(reg, pipestat);
473 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800474}
475
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000476/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300477 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000478 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300479static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000480{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481 drm_i915_private_t *dev_priv = dev->dev_private;
482 unsigned long irqflags;
483
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300484 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
485 return;
486
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000487 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000488
Jani Nikulaf8987802013-04-29 13:02:53 +0300489 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
490 if (INTEL_INFO(dev)->gen >= 4)
491 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000492
493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000494}
495
496/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700497 * i915_pipe_enabled - check if a pipe is enabled
498 * @dev: DRM device
499 * @pipe: pipe to check
500 *
501 * Reading certain registers when the pipe is disabled can hang the chip.
502 * Use this routine to make sure the PLL is running and the pipe is active
503 * before reading such registers if unsure.
504 */
505static int
506i915_pipe_enabled(struct drm_device *dev, int pipe)
507{
508 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200509
Daniel Vettera01025a2013-05-22 00:50:23 +0200510 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
511 /* Locking is horribly broken here, but whatever. */
512 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300514
Daniel Vettera01025a2013-05-22 00:50:23 +0200515 return intel_crtc->active;
516 } else {
517 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
518 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700519}
520
Keith Packard42f52ef2008-10-18 19:39:29 -0700521/* Called from drm generic code, passed a 'crtc', which
522 * we use as a pipe index
523 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700524static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700525{
526 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
527 unsigned long high_frame;
528 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100529 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700530
531 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800532 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800533 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700534 return 0;
535 }
536
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800537 high_frame = PIPEFRAME(pipe);
538 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100539
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700540 /*
541 * High & low register fields aren't synchronized, so make sure
542 * we get a low value that's stable across two reads of the high
543 * register.
544 */
545 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100546 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
547 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
548 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700549 } while (high1 != high2);
550
Chris Wilson5eddb702010-09-11 13:48:45 +0100551 high1 >>= PIPE_FRAME_HIGH_SHIFT;
552 low >>= PIPE_FRAME_LOW_SHIFT;
553 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700554}
555
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700556static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800557{
558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800559 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800560
561 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800562 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800563 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800564 return 0;
565 }
566
567 return I915_READ(reg);
568}
569
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700570static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100571 int *vpos, int *hpos)
572{
573 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
574 u32 vbl = 0, position = 0;
575 int vbl_start, vbl_end, htotal, vtotal;
576 bool in_vbl = true;
577 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200578 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
579 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100580
581 if (!i915_pipe_enabled(dev, pipe)) {
582 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800583 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100584 return 0;
585 }
586
587 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200588 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100589
590 if (INTEL_INFO(dev)->gen >= 4) {
591 /* No obvious pixelcount register. Only query vertical
592 * scanout position from Display scan line register.
593 */
594 position = I915_READ(PIPEDSL(pipe));
595
596 /* Decode into vertical scanout position. Don't have
597 * horizontal scanout position.
598 */
599 *vpos = position & 0x1fff;
600 *hpos = 0;
601 } else {
602 /* Have access to pixelcount since start of frame.
603 * We can split this into vertical and horizontal
604 * scanout position.
605 */
606 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
607
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200608 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100609 *vpos = position / htotal;
610 *hpos = position - (*vpos * htotal);
611 }
612
613 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200614 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100615
616 /* Test position against vblank region. */
617 vbl_start = vbl & 0x1fff;
618 vbl_end = (vbl >> 16) & 0x1fff;
619
620 if ((*vpos < vbl_start) || (*vpos > vbl_end))
621 in_vbl = false;
622
623 /* Inside "upper part" of vblank area? Apply corrective offset: */
624 if (in_vbl && (*vpos >= vbl_start))
625 *vpos = *vpos - vtotal;
626
627 /* Readouts valid? */
628 if (vbl > 0)
629 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
630
631 /* In vblank? */
632 if (in_vbl)
633 ret |= DRM_SCANOUTPOS_INVBL;
634
635 return ret;
636}
637
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700638static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100639 int *max_error,
640 struct timeval *vblank_time,
641 unsigned flags)
642{
Chris Wilson4041b852011-01-22 10:07:56 +0000643 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100644
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700645 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000646 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100647 return -EINVAL;
648 }
649
650 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000651 crtc = intel_get_crtc_for_pipe(dev, pipe);
652 if (crtc == NULL) {
653 DRM_ERROR("Invalid crtc %d\n", pipe);
654 return -EINVAL;
655 }
656
657 if (!crtc->enabled) {
658 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
659 return -EBUSY;
660 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100661
662 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000663 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
664 vblank_time, flags,
665 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100666}
667
Jani Nikula67c347f2013-09-17 14:26:34 +0300668static bool intel_hpd_irq_event(struct drm_device *dev,
669 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200670{
671 enum drm_connector_status old_status;
672
673 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
674 old_status = connector->status;
675
676 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300677 if (old_status == connector->status)
678 return false;
679
680 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200681 connector->base.id,
682 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300683 drm_get_connector_status_name(old_status),
684 drm_get_connector_status_name(connector->status));
685
686 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200687}
688
Jesse Barnes5ca58282009-03-31 14:11:15 -0700689/*
690 * Handle hotplug events outside the interrupt handler proper.
691 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200692#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
693
Jesse Barnes5ca58282009-03-31 14:11:15 -0700694static void i915_hotplug_work_func(struct work_struct *work)
695{
696 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
697 hotplug_work);
698 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700699 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200700 struct intel_connector *intel_connector;
701 struct intel_encoder *intel_encoder;
702 struct drm_connector *connector;
703 unsigned long irqflags;
704 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200705 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200706 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700707
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100708 /* HPD irq before everything is fully set up. */
709 if (!dev_priv->enable_hotplug_processing)
710 return;
711
Keith Packarda65e34c2011-07-25 10:04:56 -0700712 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800713 DRM_DEBUG_KMS("running encoder hotplug functions\n");
714
Egbert Eichcd569ae2013-04-16 13:36:57 +0200715 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200716
717 hpd_event_bits = dev_priv->hpd_event_bits;
718 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200719 list_for_each_entry(connector, &mode_config->connector_list, head) {
720 intel_connector = to_intel_connector(connector);
721 intel_encoder = intel_connector->encoder;
722 if (intel_encoder->hpd_pin > HPD_NONE &&
723 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
724 connector->polled == DRM_CONNECTOR_POLL_HPD) {
725 DRM_INFO("HPD interrupt storm detected on connector %s: "
726 "switching from hotplug detection to polling\n",
727 drm_get_connector_name(connector));
728 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
729 connector->polled = DRM_CONNECTOR_POLL_CONNECT
730 | DRM_CONNECTOR_POLL_DISCONNECT;
731 hpd_disabled = true;
732 }
Egbert Eich142e2392013-04-11 15:57:57 +0200733 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
734 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
735 drm_get_connector_name(connector), intel_encoder->hpd_pin);
736 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200737 }
738 /* if there were no outputs to poll, poll was disabled,
739 * therefore make sure it's enabled when disabling HPD on
740 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200741 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200742 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200743 mod_timer(&dev_priv->hotplug_reenable_timer,
744 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
745 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200746
747 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
748
Egbert Eich321a1b32013-04-11 16:00:26 +0200749 list_for_each_entry(connector, &mode_config->connector_list, head) {
750 intel_connector = to_intel_connector(connector);
751 intel_encoder = intel_connector->encoder;
752 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
753 if (intel_encoder->hot_plug)
754 intel_encoder->hot_plug(intel_encoder);
755 if (intel_hpd_irq_event(dev, connector))
756 changed = true;
757 }
758 }
Keith Packard40ee3382011-07-28 15:31:19 -0700759 mutex_unlock(&mode_config->mutex);
760
Egbert Eich321a1b32013-04-11 16:00:26 +0200761 if (changed)
762 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700763}
764
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200765static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800766{
767 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000768 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200769 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200770
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200771 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800772
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200773 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
774
Daniel Vetter20e4d402012-08-08 23:35:39 +0200775 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200776
Jesse Barnes7648fa92010-05-20 14:28:11 -0700777 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000778 busy_up = I915_READ(RCPREVBSYTUPAVG);
779 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800780 max_avg = I915_READ(RCBMAXAVG);
781 min_avg = I915_READ(RCBMINAVG);
782
783 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000784 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200785 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
786 new_delay = dev_priv->ips.cur_delay - 1;
787 if (new_delay < dev_priv->ips.max_delay)
788 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000789 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200790 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
791 new_delay = dev_priv->ips.cur_delay + 1;
792 if (new_delay > dev_priv->ips.min_delay)
793 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800794 }
795
Jesse Barnes7648fa92010-05-20 14:28:11 -0700796 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200797 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800798
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200799 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200800
Jesse Barnesf97108d2010-01-29 11:27:07 -0800801 return;
802}
803
Chris Wilson549f7362010-10-19 11:19:32 +0100804static void notify_ring(struct drm_device *dev,
805 struct intel_ring_buffer *ring)
806{
Chris Wilson475553d2011-01-20 09:52:56 +0000807 if (ring->obj == NULL)
808 return;
809
Chris Wilson814e9b52013-09-23 17:33:19 -0300810 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000811
Chris Wilson549f7362010-10-19 11:19:32 +0100812 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300813 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100814}
815
Ben Widawsky4912d042011-04-25 11:25:20 -0700816static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800817{
Ben Widawsky4912d042011-04-25 11:25:20 -0700818 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200819 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300820 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100821 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800822
Daniel Vetter59cdb632013-07-04 23:35:28 +0200823 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200824 pm_iir = dev_priv->rps.pm_iir;
825 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -0700826 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300827 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200828 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700829
Paulo Zanoni60611c12013-08-15 11:50:01 -0300830 /* Make sure we didn't queue anything we're not going to process. */
831 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
832
Ben Widawsky48484052013-05-28 19:22:27 -0700833 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800834 return;
835
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700836 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100837
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100838 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300839 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100840 if (adj > 0)
841 adj *= 2;
842 else
843 adj = 1;
844 new_delay = dev_priv->rps.cur_delay + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300845
846 /*
847 * For better performance, jump directly
848 * to RPe if we're below it.
849 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100850 if (new_delay < dev_priv->rps.rpe_delay)
Ville Syrjälä74250342013-06-25 21:38:11 +0300851 new_delay = dev_priv->rps.rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100852 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
853 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
854 new_delay = dev_priv->rps.rpe_delay;
855 else
856 new_delay = dev_priv->rps.min_delay;
857 adj = 0;
858 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
859 if (adj < 0)
860 adj *= 2;
861 else
862 adj = -1;
863 new_delay = dev_priv->rps.cur_delay + adj;
864 } else { /* unknown event */
865 new_delay = dev_priv->rps.cur_delay;
866 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800867
Ben Widawsky79249632012-09-07 19:43:42 -0700868 /* sysfs frequency interfaces may have snuck in while servicing the
869 * interrupt
870 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100871 if (new_delay < (int)dev_priv->rps.min_delay)
872 new_delay = dev_priv->rps.min_delay;
873 if (new_delay > (int)dev_priv->rps.max_delay)
874 new_delay = dev_priv->rps.max_delay;
875 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
876
877 if (IS_VALLEYVIEW(dev_priv->dev))
878 valleyview_set_rps(dev_priv->dev, new_delay);
879 else
880 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800881
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700882 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800883}
884
Ben Widawskye3689192012-05-25 16:56:22 -0700885
886/**
887 * ivybridge_parity_work - Workqueue called when a parity error interrupt
888 * occurred.
889 * @work: workqueue struct
890 *
891 * Doesn't actually do anything except notify userspace. As a consequence of
892 * this event, userspace should try to remap the bad rows since statistically
893 * it is likely the same row is more likely to go bad again.
894 */
895static void ivybridge_parity_work(struct work_struct *work)
896{
897 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100898 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700899 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700900 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -0700901 uint32_t misccpctl;
902 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700903 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -0700904
905 /* We must turn off DOP level clock gating to access the L3 registers.
906 * In order to prevent a get/put style interface, acquire struct mutex
907 * any time we access those registers.
908 */
909 mutex_lock(&dev_priv->dev->struct_mutex);
910
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700911 /* If we've screwed up tracking, just let the interrupt fire again */
912 if (WARN_ON(!dev_priv->l3_parity.which_slice))
913 goto out;
914
Ben Widawskye3689192012-05-25 16:56:22 -0700915 misccpctl = I915_READ(GEN7_MISCCPCTL);
916 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
917 POSTING_READ(GEN7_MISCCPCTL);
918
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700919 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
920 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -0700921
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700922 slice--;
923 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
924 break;
925
926 dev_priv->l3_parity.which_slice &= ~(1<<slice);
927
928 reg = GEN7_L3CDERRST1 + (slice * 0x200);
929
930 error_status = I915_READ(reg);
931 row = GEN7_PARITY_ERROR_ROW(error_status);
932 bank = GEN7_PARITY_ERROR_BANK(error_status);
933 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
934
935 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
936 POSTING_READ(reg);
937
938 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
939 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
940 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
941 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
942 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
943 parity_event[5] = NULL;
944
945 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
946 KOBJ_CHANGE, parity_event);
947
948 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
949 slice, row, bank, subbank);
950
951 kfree(parity_event[4]);
952 kfree(parity_event[3]);
953 kfree(parity_event[2]);
954 kfree(parity_event[1]);
955 }
Ben Widawskye3689192012-05-25 16:56:22 -0700956
957 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
958
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700959out:
960 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -0700961 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700962 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -0700963 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
964
965 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -0700966}
967
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700968static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -0700969{
970 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -0700971
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700972 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700973 return;
974
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200975 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700976 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200977 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -0700978
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700979 iir &= GT_PARITY_ERROR(dev);
980 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
981 dev_priv->l3_parity.which_slice |= 1 << 1;
982
983 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
984 dev_priv->l3_parity.which_slice |= 1 << 0;
985
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100986 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700987}
988
Paulo Zanonif1af8fc2013-07-12 19:56:30 -0300989static void ilk_gt_irq_handler(struct drm_device *dev,
990 struct drm_i915_private *dev_priv,
991 u32 gt_iir)
992{
993 if (gt_iir &
994 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
995 notify_ring(dev, &dev_priv->ring[RCS]);
996 if (gt_iir & ILK_BSD_USER_INTERRUPT)
997 notify_ring(dev, &dev_priv->ring[VCS]);
998}
999
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001000static void snb_gt_irq_handler(struct drm_device *dev,
1001 struct drm_i915_private *dev_priv,
1002 u32 gt_iir)
1003{
1004
Ben Widawskycc609d52013-05-28 19:22:29 -07001005 if (gt_iir &
1006 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001007 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001008 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001009 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001010 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001011 notify_ring(dev, &dev_priv->ring[BCS]);
1012
Ben Widawskycc609d52013-05-28 19:22:29 -07001013 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1014 GT_BSD_CS_ERROR_INTERRUPT |
1015 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001016 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1017 i915_handle_error(dev, false);
1018 }
Ben Widawskye3689192012-05-25 16:56:22 -07001019
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001020 if (gt_iir & GT_PARITY_ERROR(dev))
1021 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001022}
1023
Egbert Eichb543fb02013-04-16 13:36:54 +02001024#define HPD_STORM_DETECT_PERIOD 1000
1025#define HPD_STORM_THRESHOLD 5
1026
Daniel Vetter10a504d2013-06-27 17:52:12 +02001027static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001028 u32 hotplug_trigger,
1029 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001030{
1031 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001032 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001033 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001034
Daniel Vetter91d131d2013-06-27 17:52:14 +02001035 if (!hotplug_trigger)
1036 return;
1037
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001038 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001039 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001040
Egbert Eichb8f102e2013-07-26 14:14:24 +02001041 WARN(((hpd[i] & hotplug_trigger) &&
1042 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1043 "Received HPD interrupt although disabled\n");
1044
Egbert Eichb543fb02013-04-16 13:36:54 +02001045 if (!(hpd[i] & hotplug_trigger) ||
1046 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1047 continue;
1048
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001049 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001050 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1051 dev_priv->hpd_stats[i].hpd_last_jiffies
1052 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1053 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1054 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001055 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001056 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1057 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001058 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001059 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001060 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001061 } else {
1062 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001063 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1064 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001065 }
1066 }
1067
Daniel Vetter10a504d2013-06-27 17:52:12 +02001068 if (storm_detected)
1069 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001070 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001071
Daniel Vetter645416f2013-09-02 16:22:25 +02001072 /*
1073 * Our hotplug handler can grab modeset locks (by calling down into the
1074 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1075 * queue for otherwise the flush_work in the pageflip code will
1076 * deadlock.
1077 */
1078 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001079}
1080
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001081static void gmbus_irq_handler(struct drm_device *dev)
1082{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001083 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1084
Daniel Vetter28c70f12012-12-01 13:53:45 +01001085 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001086}
1087
Daniel Vetterce99c252012-12-01 13:53:47 +01001088static void dp_aux_irq_handler(struct drm_device *dev)
1089{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001090 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1091
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001092 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001093}
1094
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001095/* The RPS events need forcewake, so we add them to a work queue and mask their
1096 * IMR bits until the work is done. Other interrupts can be processed without
1097 * the work queue. */
1098static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001099{
Daniel Vetter41a05a32013-07-04 23:35:26 +02001100 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001101 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +02001102 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Paulo Zanoni4d3b3d52013-08-09 17:04:36 -03001103 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001104 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001105
1106 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001107 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001108
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001109 if (HAS_VEBOX(dev_priv->dev)) {
1110 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1111 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001112
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001113 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1114 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1115 i915_handle_error(dev_priv->dev, false);
1116 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001117 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001118}
1119
Daniel Vetterff1f5252012-10-02 15:10:55 +02001120static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001121{
1122 struct drm_device *dev = (struct drm_device *) arg;
1123 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1124 u32 iir, gt_iir, pm_iir;
1125 irqreturn_t ret = IRQ_NONE;
1126 unsigned long irqflags;
1127 int pipe;
1128 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001129
1130 atomic_inc(&dev_priv->irq_received);
1131
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001132 while (true) {
1133 iir = I915_READ(VLV_IIR);
1134 gt_iir = I915_READ(GTIIR);
1135 pm_iir = I915_READ(GEN6_PMIIR);
1136
1137 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1138 goto out;
1139
1140 ret = IRQ_HANDLED;
1141
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001142 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001143
1144 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1145 for_each_pipe(pipe) {
1146 int reg = PIPESTAT(pipe);
1147 pipe_stats[pipe] = I915_READ(reg);
1148
1149 /*
1150 * Clear the PIPE*STAT regs before the IIR
1151 */
1152 if (pipe_stats[pipe] & 0x8000ffff) {
1153 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1154 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1155 pipe_name(pipe));
1156 I915_WRITE(reg, pipe_stats[pipe]);
1157 }
1158 }
1159 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1160
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001161 for_each_pipe(pipe) {
1162 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1163 drm_handle_vblank(dev, pipe);
1164
1165 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1166 intel_prepare_page_flip(dev, pipe);
1167 intel_finish_page_flip(dev, pipe);
1168 }
1169 }
1170
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001171 /* Consume port. Then clear IIR or we'll miss events */
1172 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1173 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001174 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001175
1176 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1177 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001178
1179 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1180
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001181 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1182 I915_READ(PORT_HOTPLUG_STAT);
1183 }
1184
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001185 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1186 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001187
Paulo Zanoni60611c12013-08-15 11:50:01 -03001188 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001189 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001190
1191 I915_WRITE(GTIIR, gt_iir);
1192 I915_WRITE(GEN6_PMIIR, pm_iir);
1193 I915_WRITE(VLV_IIR, iir);
1194 }
1195
1196out:
1197 return ret;
1198}
1199
Adam Jackson23e81d62012-06-06 15:45:44 -04001200static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001201{
1202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001204 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001205
Daniel Vetter91d131d2013-06-27 17:52:14 +02001206 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1207
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001208 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1209 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1210 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001211 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001212 port_name(port));
1213 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001214
Daniel Vetterce99c252012-12-01 13:53:47 +01001215 if (pch_iir & SDE_AUX_MASK)
1216 dp_aux_irq_handler(dev);
1217
Jesse Barnes776ad802011-01-04 15:09:39 -08001218 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001219 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001220
1221 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1222 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1223
1224 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1225 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1226
1227 if (pch_iir & SDE_POISON)
1228 DRM_ERROR("PCH poison interrupt\n");
1229
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001230 if (pch_iir & SDE_FDI_MASK)
1231 for_each_pipe(pipe)
1232 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1233 pipe_name(pipe),
1234 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001235
1236 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1237 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1238
1239 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1240 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1241
Jesse Barnes776ad802011-01-04 15:09:39 -08001242 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001243 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1244 false))
1245 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1246
1247 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1248 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1249 false))
1250 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1251}
1252
1253static void ivb_err_int_handler(struct drm_device *dev)
1254{
1255 struct drm_i915_private *dev_priv = dev->dev_private;
1256 u32 err_int = I915_READ(GEN7_ERR_INT);
1257
Paulo Zanonide032bf2013-04-12 17:57:58 -03001258 if (err_int & ERR_INT_POISON)
1259 DRM_ERROR("Poison interrupt\n");
1260
Paulo Zanoni86642812013-04-12 17:57:57 -03001261 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1262 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1263 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1264
1265 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1266 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1267 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1268
1269 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1270 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1271 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1272
1273 I915_WRITE(GEN7_ERR_INT, err_int);
1274}
1275
1276static void cpt_serr_int_handler(struct drm_device *dev)
1277{
1278 struct drm_i915_private *dev_priv = dev->dev_private;
1279 u32 serr_int = I915_READ(SERR_INT);
1280
Paulo Zanonide032bf2013-04-12 17:57:58 -03001281 if (serr_int & SERR_INT_POISON)
1282 DRM_ERROR("PCH poison interrupt\n");
1283
Paulo Zanoni86642812013-04-12 17:57:57 -03001284 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1285 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1286 false))
1287 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1288
1289 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1290 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1291 false))
1292 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1293
1294 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1295 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1296 false))
1297 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1298
1299 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001300}
1301
Adam Jackson23e81d62012-06-06 15:45:44 -04001302static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1303{
1304 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1305 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001306 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001307
Daniel Vetter91d131d2013-06-27 17:52:14 +02001308 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1309
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001310 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1311 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1312 SDE_AUDIO_POWER_SHIFT_CPT);
1313 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1314 port_name(port));
1315 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001316
1317 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001318 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001319
1320 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001321 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001322
1323 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1324 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1325
1326 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1327 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1328
1329 if (pch_iir & SDE_FDI_MASK_CPT)
1330 for_each_pipe(pipe)
1331 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1332 pipe_name(pipe),
1333 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001334
1335 if (pch_iir & SDE_ERROR_CPT)
1336 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001337}
1338
Paulo Zanonic008bc62013-07-12 16:35:10 -03001339static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1340{
1341 struct drm_i915_private *dev_priv = dev->dev_private;
1342
1343 if (de_iir & DE_AUX_CHANNEL_A)
1344 dp_aux_irq_handler(dev);
1345
1346 if (de_iir & DE_GSE)
1347 intel_opregion_asle_intr(dev);
1348
1349 if (de_iir & DE_PIPEA_VBLANK)
1350 drm_handle_vblank(dev, 0);
1351
1352 if (de_iir & DE_PIPEB_VBLANK)
1353 drm_handle_vblank(dev, 1);
1354
1355 if (de_iir & DE_POISON)
1356 DRM_ERROR("Poison interrupt\n");
1357
1358 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1359 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1360 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1361
1362 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1363 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1364 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1365
1366 if (de_iir & DE_PLANEA_FLIP_DONE) {
1367 intel_prepare_page_flip(dev, 0);
1368 intel_finish_page_flip_plane(dev, 0);
1369 }
1370
1371 if (de_iir & DE_PLANEB_FLIP_DONE) {
1372 intel_prepare_page_flip(dev, 1);
1373 intel_finish_page_flip_plane(dev, 1);
1374 }
1375
1376 /* check event from PCH */
1377 if (de_iir & DE_PCH_EVENT) {
1378 u32 pch_iir = I915_READ(SDEIIR);
1379
1380 if (HAS_PCH_CPT(dev))
1381 cpt_irq_handler(dev, pch_iir);
1382 else
1383 ibx_irq_handler(dev, pch_iir);
1384
1385 /* should clear PCH hotplug event before clear CPU irq */
1386 I915_WRITE(SDEIIR, pch_iir);
1387 }
1388
1389 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1390 ironlake_rps_change_irq_handler(dev);
1391}
1392
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001393static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1394{
1395 struct drm_i915_private *dev_priv = dev->dev_private;
1396 int i;
1397
1398 if (de_iir & DE_ERR_INT_IVB)
1399 ivb_err_int_handler(dev);
1400
1401 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1402 dp_aux_irq_handler(dev);
1403
1404 if (de_iir & DE_GSE_IVB)
1405 intel_opregion_asle_intr(dev);
1406
1407 for (i = 0; i < 3; i++) {
1408 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1409 drm_handle_vblank(dev, i);
1410 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1411 intel_prepare_page_flip(dev, i);
1412 intel_finish_page_flip_plane(dev, i);
1413 }
1414 }
1415
1416 /* check event from PCH */
1417 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1418 u32 pch_iir = I915_READ(SDEIIR);
1419
1420 cpt_irq_handler(dev, pch_iir);
1421
1422 /* clear PCH hotplug event before clear CPU irq */
1423 I915_WRITE(SDEIIR, pch_iir);
1424 }
1425}
1426
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001427static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001428{
1429 struct drm_device *dev = (struct drm_device *) arg;
1430 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001431 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001432 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001433
1434 atomic_inc(&dev_priv->irq_received);
1435
Paulo Zanoni86642812013-04-12 17:57:57 -03001436 /* We get interrupts on unclaimed registers, so check for this before we
1437 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001438 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001439
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001440 /* disable master interrupt before clearing iir */
1441 de_ier = I915_READ(DEIER);
1442 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001443 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001444
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001445 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1446 * interrupts will will be stored on its back queue, and then we'll be
1447 * able to process them after we restore SDEIER (as soon as we restore
1448 * it, we'll get an interrupt if SDEIIR still has something to process
1449 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001450 if (!HAS_PCH_NOP(dev)) {
1451 sde_ier = I915_READ(SDEIER);
1452 I915_WRITE(SDEIER, 0);
1453 POSTING_READ(SDEIER);
1454 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001455
Chris Wilson0e434062012-05-09 21:45:44 +01001456 gt_iir = I915_READ(GTIIR);
1457 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001458 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001459 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001460 else
1461 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001462 I915_WRITE(GTIIR, gt_iir);
1463 ret = IRQ_HANDLED;
1464 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001465
1466 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001467 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001468 if (INTEL_INFO(dev)->gen >= 7)
1469 ivb_display_irq_handler(dev, de_iir);
1470 else
1471 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001472 I915_WRITE(DEIIR, de_iir);
1473 ret = IRQ_HANDLED;
1474 }
1475
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001476 if (INTEL_INFO(dev)->gen >= 6) {
1477 u32 pm_iir = I915_READ(GEN6_PMIIR);
1478 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001479 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001480 I915_WRITE(GEN6_PMIIR, pm_iir);
1481 ret = IRQ_HANDLED;
1482 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001483 }
1484
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001485 I915_WRITE(DEIER, de_ier);
1486 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001487 if (!HAS_PCH_NOP(dev)) {
1488 I915_WRITE(SDEIER, sde_ier);
1489 POSTING_READ(SDEIER);
1490 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001491
1492 return ret;
1493}
1494
Daniel Vetter17e1df02013-09-08 21:57:13 +02001495static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1496 bool reset_completed)
1497{
1498 struct intel_ring_buffer *ring;
1499 int i;
1500
1501 /*
1502 * Notify all waiters for GPU completion events that reset state has
1503 * been changed, and that they need to restart their wait after
1504 * checking for potential errors (and bail out to drop locks if there is
1505 * a gpu reset pending so that i915_error_work_func can acquire them).
1506 */
1507
1508 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1509 for_each_ring(ring, dev_priv, i)
1510 wake_up_all(&ring->irq_queue);
1511
1512 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1513 wake_up_all(&dev_priv->pending_flip_queue);
1514
1515 /*
1516 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1517 * reset state is cleared.
1518 */
1519 if (reset_completed)
1520 wake_up_all(&dev_priv->gpu_error.reset_queue);
1521}
1522
Jesse Barnes8a905232009-07-11 16:48:03 -04001523/**
1524 * i915_error_work_func - do process context error handling work
1525 * @work: work struct
1526 *
1527 * Fire an error uevent so userspace can see that a hang or error
1528 * was detected.
1529 */
1530static void i915_error_work_func(struct work_struct *work)
1531{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001532 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1533 work);
1534 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1535 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001536 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07001537 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1538 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1539 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02001540 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001541
Ben Gamarif316a422009-09-14 17:48:46 -04001542 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001543
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001544 /*
1545 * Note that there's only one work item which does gpu resets, so we
1546 * need not worry about concurrent gpu resets potentially incrementing
1547 * error->reset_counter twice. We only need to take care of another
1548 * racing irq/hangcheck declaring the gpu dead for a second time. A
1549 * quick check for that is good enough: schedule_work ensures the
1550 * correct ordering between hang detection and this work item, and since
1551 * the reset in-progress bit is only ever set by code outside of this
1552 * work we don't need to worry about any other races.
1553 */
1554 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001555 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001556 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1557 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001558
Daniel Vetter17e1df02013-09-08 21:57:13 +02001559 /*
1560 * All state reset _must_ be completed before we update the
1561 * reset counter, for otherwise waiters might miss the reset
1562 * pending state and not properly drop locks, resulting in
1563 * deadlocks with the reset work.
1564 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01001565 ret = i915_reset(dev);
1566
Daniel Vetter17e1df02013-09-08 21:57:13 +02001567 intel_display_handle_reset(dev);
1568
Daniel Vetterf69061b2012-12-06 09:01:42 +01001569 if (ret == 0) {
1570 /*
1571 * After all the gem state is reset, increment the reset
1572 * counter and wake up everyone waiting for the reset to
1573 * complete.
1574 *
1575 * Since unlock operations are a one-sided barrier only,
1576 * we need to insert a barrier here to order any seqno
1577 * updates before
1578 * the counter increment.
1579 */
1580 smp_mb__before_atomic_inc();
1581 atomic_inc(&dev_priv->gpu_error.reset_counter);
1582
1583 kobject_uevent_env(&dev->primary->kdev.kobj,
1584 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001585 } else {
1586 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001587 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001588
Daniel Vetter17e1df02013-09-08 21:57:13 +02001589 /*
1590 * Note: The wake_up also serves as a memory barrier so that
1591 * waiters see the update value of the reset counter atomic_t.
1592 */
1593 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04001594 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001595}
1596
Chris Wilson35aed2e2010-05-27 13:18:12 +01001597static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001600 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001601 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001602 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001603
Chris Wilson35aed2e2010-05-27 13:18:12 +01001604 if (!eir)
1605 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001606
Joe Perchesa70491c2012-03-18 13:00:11 -07001607 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001608
Ben Widawskybd9854f2012-08-23 15:18:09 -07001609 i915_get_extra_instdone(dev, instdone);
1610
Jesse Barnes8a905232009-07-11 16:48:03 -04001611 if (IS_G4X(dev)) {
1612 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1613 u32 ipeir = I915_READ(IPEIR_I965);
1614
Joe Perchesa70491c2012-03-18 13:00:11 -07001615 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1616 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001617 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1618 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001619 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001620 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001621 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001622 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001623 }
1624 if (eir & GM45_ERROR_PAGE_TABLE) {
1625 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001626 pr_err("page table error\n");
1627 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001628 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001629 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001630 }
1631 }
1632
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001633 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001634 if (eir & I915_ERROR_PAGE_TABLE) {
1635 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001636 pr_err("page table error\n");
1637 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001638 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001639 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001640 }
1641 }
1642
1643 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001644 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001645 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001646 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001647 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001648 /* pipestat has already been acked */
1649 }
1650 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001651 pr_err("instruction error\n");
1652 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001653 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1654 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001655 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001656 u32 ipeir = I915_READ(IPEIR);
1657
Joe Perchesa70491c2012-03-18 13:00:11 -07001658 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1659 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001660 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001661 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001662 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001663 } else {
1664 u32 ipeir = I915_READ(IPEIR_I965);
1665
Joe Perchesa70491c2012-03-18 13:00:11 -07001666 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1667 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001668 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001669 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001670 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001671 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001672 }
1673 }
1674
1675 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001676 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001677 eir = I915_READ(EIR);
1678 if (eir) {
1679 /*
1680 * some errors might have become stuck,
1681 * mask them.
1682 */
1683 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1684 I915_WRITE(EMR, I915_READ(EMR) | eir);
1685 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1686 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001687}
1688
1689/**
1690 * i915_handle_error - handle an error interrupt
1691 * @dev: drm device
1692 *
1693 * Do some basic checking of regsiter state at error interrupt time and
1694 * dump it to the syslog. Also call i915_capture_error_state() to make
1695 * sure we get a record and make it available in debugfs. Fire a uevent
1696 * so userspace knows something bad happened (should trigger collection
1697 * of a ring dump etc.).
1698 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001699void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001700{
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702
1703 i915_capture_error_state(dev);
1704 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001705
Ben Gamariba1234d2009-09-14 17:48:47 -04001706 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001707 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1708 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001709
Ben Gamari11ed50e2009-09-14 17:48:45 -04001710 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02001711 * Wakeup waiting processes so that the reset work function
1712 * i915_error_work_func doesn't deadlock trying to grab various
1713 * locks. By bumping the reset counter first, the woken
1714 * processes will see a reset in progress and back off,
1715 * releasing their locks and then wait for the reset completion.
1716 * We must do this for _all_ gpu waiters that might hold locks
1717 * that the reset work needs to acquire.
1718 *
1719 * Note: The wake_up serves as the required memory barrier to
1720 * ensure that the waiters see the updated value of the reset
1721 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001722 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02001723 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001724 }
1725
Daniel Vetter122f46b2013-09-04 17:36:14 +02001726 /*
1727 * Our reset work can grab modeset locks (since it needs to reset the
1728 * state of outstanding pagelips). Hence it must not be run on our own
1729 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1730 * code will deadlock.
1731 */
1732 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001733}
1734
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001735static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001736{
1737 drm_i915_private_t *dev_priv = dev->dev_private;
1738 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001740 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001741 struct intel_unpin_work *work;
1742 unsigned long flags;
1743 bool stall_detected;
1744
1745 /* Ignore early vblank irqs */
1746 if (intel_crtc == NULL)
1747 return;
1748
1749 spin_lock_irqsave(&dev->event_lock, flags);
1750 work = intel_crtc->unpin_work;
1751
Chris Wilsone7d841c2012-12-03 11:36:30 +00001752 if (work == NULL ||
1753 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1754 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001755 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1756 spin_unlock_irqrestore(&dev->event_lock, flags);
1757 return;
1758 }
1759
1760 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001761 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001762 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001763 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001764 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001765 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001766 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001767 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001768 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001769 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001770 crtc->x * crtc->fb->bits_per_pixel/8);
1771 }
1772
1773 spin_unlock_irqrestore(&dev->event_lock, flags);
1774
1775 if (stall_detected) {
1776 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1777 intel_prepare_page_flip(dev, intel_crtc->plane);
1778 }
1779}
1780
Keith Packard42f52ef2008-10-18 19:39:29 -07001781/* Called from drm generic code, passed 'crtc' which
1782 * we use as a pipe index
1783 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001784static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001785{
1786 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001787 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001788
Chris Wilson5eddb702010-09-11 13:48:45 +01001789 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001790 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001791
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001792 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001793 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001794 i915_enable_pipestat(dev_priv, pipe,
1795 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001796 else
Keith Packard7c463582008-11-04 02:03:27 -08001797 i915_enable_pipestat(dev_priv, pipe,
1798 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001799
1800 /* maintain vblank delivery even in deep C-states */
1801 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001802 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001803 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001804
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001805 return 0;
1806}
1807
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001808static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001809{
1810 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1811 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001812 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1813 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001814
1815 if (!i915_pipe_enabled(dev, pipe))
1816 return -EINVAL;
1817
1818 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001819 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001820 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1821
1822 return 0;
1823}
1824
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001825static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1826{
1827 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1828 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001829 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001830
1831 if (!i915_pipe_enabled(dev, pipe))
1832 return -EINVAL;
1833
1834 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001835 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001836 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001837 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001838 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001839 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001840 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001841 i915_enable_pipestat(dev_priv, pipe,
1842 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001843 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1844
1845 return 0;
1846}
1847
Keith Packard42f52ef2008-10-18 19:39:29 -07001848/* Called from drm generic code, passed 'crtc' which
1849 * we use as a pipe index
1850 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001851static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001852{
1853 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001854 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001857 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001858 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001859
Jesse Barnesf796cf82011-04-07 13:58:17 -07001860 i915_disable_pipestat(dev_priv, pipe,
1861 PIPE_VBLANK_INTERRUPT_ENABLE |
1862 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1863 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1864}
1865
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001866static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001867{
1868 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1869 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001870 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1871 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001872
1873 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001874 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001875 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1876}
1877
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1879{
1880 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1881 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001882 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001883
1884 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001885 i915_disable_pipestat(dev_priv, pipe,
1886 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001887 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001888 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001889 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001890 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001891 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001892 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001893 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1894}
1895
Chris Wilson893eead2010-10-27 14:44:35 +01001896static u32
1897ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001898{
Chris Wilson893eead2010-10-27 14:44:35 +01001899 return list_entry(ring->request_list.prev,
1900 struct drm_i915_gem_request, list)->seqno;
1901}
1902
Chris Wilson9107e9d2013-06-10 11:20:20 +01001903static bool
1904ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01001905{
Chris Wilson9107e9d2013-06-10 11:20:20 +01001906 return (list_empty(&ring->request_list) ||
1907 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04001908}
1909
Chris Wilson6274f212013-06-10 11:20:21 +01001910static struct intel_ring_buffer *
1911semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02001912{
1913 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01001914 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001915
1916 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1917 if ((ipehr & ~(0x3 << 16)) !=
1918 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01001919 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001920
1921 /* ACTHD is likely pointing to the dword after the actual command,
1922 * so scan backwards until we find the MBOX.
1923 */
Chris Wilson6274f212013-06-10 11:20:21 +01001924 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001925 acthd_min = max((int)acthd - 3 * 4, 0);
1926 do {
1927 cmd = ioread32(ring->virtual_start + acthd);
1928 if (cmd == ipehr)
1929 break;
1930
1931 acthd -= 4;
1932 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01001933 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001934 } while (1);
1935
Chris Wilson6274f212013-06-10 11:20:21 +01001936 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
1937 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02001938}
1939
Chris Wilson6274f212013-06-10 11:20:21 +01001940static int semaphore_passed(struct intel_ring_buffer *ring)
1941{
1942 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1943 struct intel_ring_buffer *signaller;
1944 u32 seqno, ctl;
1945
1946 ring->hangcheck.deadlock = true;
1947
1948 signaller = semaphore_waits_for(ring, &seqno);
1949 if (signaller == NULL || signaller->hangcheck.deadlock)
1950 return -1;
1951
1952 /* cursory check for an unkickable deadlock */
1953 ctl = I915_READ_CTL(signaller);
1954 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
1955 return -1;
1956
1957 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
1958}
1959
1960static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
1961{
1962 struct intel_ring_buffer *ring;
1963 int i;
1964
1965 for_each_ring(ring, dev_priv, i)
1966 ring->hangcheck.deadlock = false;
1967}
1968
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001969static enum intel_ring_hangcheck_action
1970ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001971{
1972 struct drm_device *dev = ring->dev;
1973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001974 u32 tmp;
1975
Chris Wilson6274f212013-06-10 11:20:21 +01001976 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001977 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01001978
Chris Wilson9107e9d2013-06-10 11:20:20 +01001979 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001980 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001981
1982 /* Is the chip hanging on a WAIT_FOR_EVENT?
1983 * If so we can simply poke the RB_WAIT bit
1984 * and break the hang. This should work on
1985 * all but the second generation chipsets.
1986 */
1987 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001988 if (tmp & RING_WAIT) {
1989 DRM_ERROR("Kicking stuck wait on %s\n",
1990 ring->name);
1991 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001992 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001993 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001994
Chris Wilson6274f212013-06-10 11:20:21 +01001995 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
1996 switch (semaphore_passed(ring)) {
1997 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001998 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01001999 case 1:
2000 DRM_ERROR("Kicking stuck semaphore on %s\n",
2001 ring->name);
2002 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002003 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002004 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002005 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002006 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002007 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002008
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002009 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002010}
2011
Ben Gamarif65d9422009-09-14 17:48:44 -04002012/**
2013 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002014 * batchbuffers in a long time. We keep track per ring seqno progress and
2015 * if there are no progress, hangcheck score for that ring is increased.
2016 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2017 * we kick the ring. If we see no progress on three subsequent calls
2018 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002019 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002020static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002021{
2022 struct drm_device *dev = (struct drm_device *)data;
2023 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002024 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002025 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002026 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002027 bool stuck[I915_NUM_RINGS] = { 0 };
2028#define BUSY 1
2029#define KICK 5
2030#define HUNG 20
2031#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002032
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002033 if (!i915_enable_hangcheck)
2034 return;
2035
Chris Wilsonb4519512012-05-11 14:29:30 +01002036 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002037 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002038 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002039
Chris Wilson6274f212013-06-10 11:20:21 +01002040 semaphore_clear_deadlocks(dev_priv);
2041
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002042 seqno = ring->get_seqno(ring, false);
2043 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002044
Chris Wilson9107e9d2013-06-10 11:20:20 +01002045 if (ring->hangcheck.seqno == seqno) {
2046 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002047 ring->hangcheck.action = HANGCHECK_IDLE;
2048
Chris Wilson9107e9d2013-06-10 11:20:20 +01002049 if (waitqueue_active(&ring->irq_queue)) {
2050 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002051 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2052 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2053 ring->name);
2054 wake_up_all(&ring->irq_queue);
2055 }
2056 /* Safeguard against driver failure */
2057 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002058 } else
2059 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002060 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002061 /* We always increment the hangcheck score
2062 * if the ring is busy and still processing
2063 * the same request, so that no single request
2064 * can run indefinitely (such as a chain of
2065 * batches). The only time we do not increment
2066 * the hangcheck score on this ring, if this
2067 * ring is in a legitimate wait for another
2068 * ring. In that case the waiting ring is a
2069 * victim and we want to be sure we catch the
2070 * right culprit. Then every time we do kick
2071 * the ring, add a small increment to the
2072 * score so that we can catch a batch that is
2073 * being repeatedly kicked and so responsible
2074 * for stalling the machine.
2075 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002076 ring->hangcheck.action = ring_stuck(ring,
2077 acthd);
2078
2079 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002080 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002081 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002082 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002083 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002084 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002085 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002086 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002087 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002088 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002089 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002090 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002091 stuck[i] = true;
2092 break;
2093 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002094 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002095 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002096 ring->hangcheck.action = HANGCHECK_ACTIVE;
2097
Chris Wilson9107e9d2013-06-10 11:20:20 +01002098 /* Gradually reduce the count so that we catch DoS
2099 * attempts across multiple batches.
2100 */
2101 if (ring->hangcheck.score > 0)
2102 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002103 }
2104
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002105 ring->hangcheck.seqno = seqno;
2106 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002107 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002108 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002109
Mika Kuoppala92cab732013-05-24 17:16:07 +03002110 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002111 if (ring->hangcheck.score > FIRE) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002112 DRM_INFO("%s on %s\n",
2113 stuck[i] ? "stuck" : "no progress",
2114 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002115 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002116 }
2117 }
2118
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002119 if (rings_hung)
2120 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002121
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002122 if (busy_count)
2123 /* Reset timer case chip hangs without another request
2124 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002125 i915_queue_hangcheck(dev);
2126}
2127
2128void i915_queue_hangcheck(struct drm_device *dev)
2129{
2130 struct drm_i915_private *dev_priv = dev->dev_private;
2131 if (!i915_enable_hangcheck)
2132 return;
2133
2134 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2135 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002136}
2137
Paulo Zanoni91738a92013-06-05 14:21:51 -03002138static void ibx_irq_preinstall(struct drm_device *dev)
2139{
2140 struct drm_i915_private *dev_priv = dev->dev_private;
2141
2142 if (HAS_PCH_NOP(dev))
2143 return;
2144
2145 /* south display irq */
2146 I915_WRITE(SDEIMR, 0xffffffff);
2147 /*
2148 * SDEIER is also touched by the interrupt handler to work around missed
2149 * PCH interrupts. Hence we can't update it after the interrupt handler
2150 * is enabled - instead we unconditionally enable all PCH interrupt
2151 * sources here, but then only unmask them as needed with SDEIMR.
2152 */
2153 I915_WRITE(SDEIER, 0xffffffff);
2154 POSTING_READ(SDEIER);
2155}
2156
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002157static void gen5_gt_irq_preinstall(struct drm_device *dev)
2158{
2159 struct drm_i915_private *dev_priv = dev->dev_private;
2160
2161 /* and GT */
2162 I915_WRITE(GTIMR, 0xffffffff);
2163 I915_WRITE(GTIER, 0x0);
2164 POSTING_READ(GTIER);
2165
2166 if (INTEL_INFO(dev)->gen >= 6) {
2167 /* and PM */
2168 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2169 I915_WRITE(GEN6_PMIER, 0x0);
2170 POSTING_READ(GEN6_PMIER);
2171 }
2172}
2173
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174/* drm_dma.h hooks
2175*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002176static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002177{
2178 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2179
Jesse Barnes46979952011-04-07 13:53:55 -07002180 atomic_set(&dev_priv->irq_received, 0);
2181
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002182 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002183
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002184 I915_WRITE(DEIMR, 0xffffffff);
2185 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002186 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002187
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002188 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002189
Paulo Zanoni91738a92013-06-05 14:21:51 -03002190 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002191}
2192
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002193static void valleyview_irq_preinstall(struct drm_device *dev)
2194{
2195 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2196 int pipe;
2197
2198 atomic_set(&dev_priv->irq_received, 0);
2199
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002200 /* VLV magic */
2201 I915_WRITE(VLV_IMR, 0);
2202 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2203 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2204 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2205
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002206 /* and GT */
2207 I915_WRITE(GTIIR, I915_READ(GTIIR));
2208 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002209
2210 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002211
2212 I915_WRITE(DPINVGTT, 0xff);
2213
2214 I915_WRITE(PORT_HOTPLUG_EN, 0);
2215 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2216 for_each_pipe(pipe)
2217 I915_WRITE(PIPESTAT(pipe), 0xffff);
2218 I915_WRITE(VLV_IIR, 0xffffffff);
2219 I915_WRITE(VLV_IMR, 0xffffffff);
2220 I915_WRITE(VLV_IER, 0x0);
2221 POSTING_READ(VLV_IER);
2222}
2223
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002224static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002225{
2226 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002227 struct drm_mode_config *mode_config = &dev->mode_config;
2228 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002229 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002230
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002231 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002232 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002233 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002234 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002235 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002236 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002237 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002238 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002239 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002240 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002241 }
2242
Daniel Vetterfee884e2013-07-04 23:35:21 +02002243 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002244
2245 /*
2246 * Enable digital hotplug on the PCH, and configure the DP short pulse
2247 * duration to 2ms (which is the minimum in the Display Port spec)
2248 *
2249 * This register is the same on all known PCH chips.
2250 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002251 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2252 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2253 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2254 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2255 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2256 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2257}
2258
Paulo Zanonid46da432013-02-08 17:35:15 -02002259static void ibx_irq_postinstall(struct drm_device *dev)
2260{
2261 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002262 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002263
Daniel Vetter692a04c2013-05-29 21:43:05 +02002264 if (HAS_PCH_NOP(dev))
2265 return;
2266
Paulo Zanoni86642812013-04-12 17:57:57 -03002267 if (HAS_PCH_IBX(dev)) {
2268 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002269 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002270 } else {
2271 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2272
2273 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2274 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002275
Paulo Zanonid46da432013-02-08 17:35:15 -02002276 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2277 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002278}
2279
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002280static void gen5_gt_irq_postinstall(struct drm_device *dev)
2281{
2282 struct drm_i915_private *dev_priv = dev->dev_private;
2283 u32 pm_irqs, gt_irqs;
2284
2285 pm_irqs = gt_irqs = 0;
2286
2287 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002288 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002289 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002290 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2291 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002292 }
2293
2294 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2295 if (IS_GEN5(dev)) {
2296 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2297 ILK_BSD_USER_INTERRUPT;
2298 } else {
2299 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2300 }
2301
2302 I915_WRITE(GTIIR, I915_READ(GTIIR));
2303 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2304 I915_WRITE(GTIER, gt_irqs);
2305 POSTING_READ(GTIER);
2306
2307 if (INTEL_INFO(dev)->gen >= 6) {
2308 pm_irqs |= GEN6_PM_RPS_EVENTS;
2309
2310 if (HAS_VEBOX(dev))
2311 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2312
Paulo Zanoni605cd252013-08-06 18:57:15 -03002313 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002314 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002315 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002316 I915_WRITE(GEN6_PMIER, pm_irqs);
2317 POSTING_READ(GEN6_PMIER);
2318 }
2319}
2320
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002321static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002322{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002323 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002324 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002325 u32 display_mask, extra_mask;
2326
2327 if (INTEL_INFO(dev)->gen >= 7) {
2328 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2329 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2330 DE_PLANEB_FLIP_DONE_IVB |
2331 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2332 DE_ERR_INT_IVB);
2333 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2334 DE_PIPEA_VBLANK_IVB);
2335
2336 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2337 } else {
2338 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2339 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2340 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2341 DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
2342 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2343 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002344
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002345 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002346
2347 /* should always can generate irq */
2348 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002349 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002350 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002351 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002352
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002353 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002354
Paulo Zanonid46da432013-02-08 17:35:15 -02002355 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002356
Jesse Barnesf97108d2010-01-29 11:27:07 -08002357 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002358 /* Enable PCU event interrupts
2359 *
2360 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002361 * setup is guaranteed to run in single-threaded context. But we
2362 * need it to make the assert_spin_locked happy. */
2363 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002364 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002365 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002366 }
2367
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002368 return 0;
2369}
2370
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002371static int valleyview_irq_postinstall(struct drm_device *dev)
2372{
2373 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002374 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002375 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002376 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002377
2378 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002379 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2380 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2381 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002382 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2383
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002384 /*
2385 *Leave vblank interrupts masked initially. enable/disable will
2386 * toggle them based on usage.
2387 */
2388 dev_priv->irq_mask = (~enable_mask) |
2389 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2390 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002391
Daniel Vetter20afbda2012-12-11 14:05:07 +01002392 I915_WRITE(PORT_HOTPLUG_EN, 0);
2393 POSTING_READ(PORT_HOTPLUG_EN);
2394
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002395 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2396 I915_WRITE(VLV_IER, enable_mask);
2397 I915_WRITE(VLV_IIR, 0xffffffff);
2398 I915_WRITE(PIPESTAT(0), 0xffff);
2399 I915_WRITE(PIPESTAT(1), 0xffff);
2400 POSTING_READ(VLV_IER);
2401
Daniel Vetterb79480b2013-06-27 17:52:10 +02002402 /* Interrupt setup is already guaranteed to be single-threaded, this is
2403 * just to make the assert_spin_locked check happy. */
2404 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002405 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002406 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002407 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002408 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002409
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002410 I915_WRITE(VLV_IIR, 0xffffffff);
2411 I915_WRITE(VLV_IIR, 0xffffffff);
2412
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002413 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002414
2415 /* ack & enable invalid PTE error interrupts */
2416#if 0 /* FIXME: add support to irq handler for checking these bits */
2417 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2418 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2419#endif
2420
2421 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002422
2423 return 0;
2424}
2425
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002426static void valleyview_irq_uninstall(struct drm_device *dev)
2427{
2428 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2429 int pipe;
2430
2431 if (!dev_priv)
2432 return;
2433
Egbert Eichac4c16c2013-04-16 13:36:58 +02002434 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2435
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002436 for_each_pipe(pipe)
2437 I915_WRITE(PIPESTAT(pipe), 0xffff);
2438
2439 I915_WRITE(HWSTAM, 0xffffffff);
2440 I915_WRITE(PORT_HOTPLUG_EN, 0);
2441 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2442 for_each_pipe(pipe)
2443 I915_WRITE(PIPESTAT(pipe), 0xffff);
2444 I915_WRITE(VLV_IIR, 0xffffffff);
2445 I915_WRITE(VLV_IMR, 0xffffffff);
2446 I915_WRITE(VLV_IER, 0x0);
2447 POSTING_READ(VLV_IER);
2448}
2449
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002450static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002451{
2452 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002453
2454 if (!dev_priv)
2455 return;
2456
Egbert Eichac4c16c2013-04-16 13:36:58 +02002457 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2458
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002459 I915_WRITE(HWSTAM, 0xffffffff);
2460
2461 I915_WRITE(DEIMR, 0xffffffff);
2462 I915_WRITE(DEIER, 0x0);
2463 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002464 if (IS_GEN7(dev))
2465 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002466
2467 I915_WRITE(GTIMR, 0xffffffff);
2468 I915_WRITE(GTIER, 0x0);
2469 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002470
Ben Widawskyab5c6082013-04-05 13:12:41 -07002471 if (HAS_PCH_NOP(dev))
2472 return;
2473
Keith Packard192aac1f2011-09-20 10:12:44 -07002474 I915_WRITE(SDEIMR, 0xffffffff);
2475 I915_WRITE(SDEIER, 0x0);
2476 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002477 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2478 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002479}
2480
Chris Wilsonc2798b12012-04-22 21:13:57 +01002481static void i8xx_irq_preinstall(struct drm_device * dev)
2482{
2483 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2484 int pipe;
2485
2486 atomic_set(&dev_priv->irq_received, 0);
2487
2488 for_each_pipe(pipe)
2489 I915_WRITE(PIPESTAT(pipe), 0);
2490 I915_WRITE16(IMR, 0xffff);
2491 I915_WRITE16(IER, 0x0);
2492 POSTING_READ16(IER);
2493}
2494
2495static int i8xx_irq_postinstall(struct drm_device *dev)
2496{
2497 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2498
Chris Wilsonc2798b12012-04-22 21:13:57 +01002499 I915_WRITE16(EMR,
2500 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2501
2502 /* Unmask the interrupts that we always want on. */
2503 dev_priv->irq_mask =
2504 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2505 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2506 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2507 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2508 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2509 I915_WRITE16(IMR, dev_priv->irq_mask);
2510
2511 I915_WRITE16(IER,
2512 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2513 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2514 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2515 I915_USER_INTERRUPT);
2516 POSTING_READ16(IER);
2517
2518 return 0;
2519}
2520
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002521/*
2522 * Returns true when a page flip has completed.
2523 */
2524static bool i8xx_handle_vblank(struct drm_device *dev,
2525 int pipe, u16 iir)
2526{
2527 drm_i915_private_t *dev_priv = dev->dev_private;
2528 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2529
2530 if (!drm_handle_vblank(dev, pipe))
2531 return false;
2532
2533 if ((iir & flip_pending) == 0)
2534 return false;
2535
2536 intel_prepare_page_flip(dev, pipe);
2537
2538 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2539 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2540 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2541 * the flip is completed (no longer pending). Since this doesn't raise
2542 * an interrupt per se, we watch for the change at vblank.
2543 */
2544 if (I915_READ16(ISR) & flip_pending)
2545 return false;
2546
2547 intel_finish_page_flip(dev, pipe);
2548
2549 return true;
2550}
2551
Daniel Vetterff1f5252012-10-02 15:10:55 +02002552static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002553{
2554 struct drm_device *dev = (struct drm_device *) arg;
2555 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002556 u16 iir, new_iir;
2557 u32 pipe_stats[2];
2558 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002559 int pipe;
2560 u16 flip_mask =
2561 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2562 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2563
2564 atomic_inc(&dev_priv->irq_received);
2565
2566 iir = I915_READ16(IIR);
2567 if (iir == 0)
2568 return IRQ_NONE;
2569
2570 while (iir & ~flip_mask) {
2571 /* Can't rely on pipestat interrupt bit in iir as it might
2572 * have been cleared after the pipestat interrupt was received.
2573 * It doesn't set the bit in iir again, but it still produces
2574 * interrupts (for non-MSI).
2575 */
2576 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2577 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2578 i915_handle_error(dev, false);
2579
2580 for_each_pipe(pipe) {
2581 int reg = PIPESTAT(pipe);
2582 pipe_stats[pipe] = I915_READ(reg);
2583
2584 /*
2585 * Clear the PIPE*STAT regs before the IIR
2586 */
2587 if (pipe_stats[pipe] & 0x8000ffff) {
2588 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2589 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2590 pipe_name(pipe));
2591 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002592 }
2593 }
2594 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2595
2596 I915_WRITE16(IIR, iir & ~flip_mask);
2597 new_iir = I915_READ16(IIR); /* Flush posted writes */
2598
Daniel Vetterd05c6172012-04-26 23:28:09 +02002599 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002600
2601 if (iir & I915_USER_INTERRUPT)
2602 notify_ring(dev, &dev_priv->ring[RCS]);
2603
2604 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002605 i8xx_handle_vblank(dev, 0, iir))
2606 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002607
2608 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002609 i8xx_handle_vblank(dev, 1, iir))
2610 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002611
2612 iir = new_iir;
2613 }
2614
2615 return IRQ_HANDLED;
2616}
2617
2618static void i8xx_irq_uninstall(struct drm_device * dev)
2619{
2620 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2621 int pipe;
2622
Chris Wilsonc2798b12012-04-22 21:13:57 +01002623 for_each_pipe(pipe) {
2624 /* Clear enable bits; then clear status bits */
2625 I915_WRITE(PIPESTAT(pipe), 0);
2626 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2627 }
2628 I915_WRITE16(IMR, 0xffff);
2629 I915_WRITE16(IER, 0x0);
2630 I915_WRITE16(IIR, I915_READ16(IIR));
2631}
2632
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633static void i915_irq_preinstall(struct drm_device * dev)
2634{
2635 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2636 int pipe;
2637
2638 atomic_set(&dev_priv->irq_received, 0);
2639
2640 if (I915_HAS_HOTPLUG(dev)) {
2641 I915_WRITE(PORT_HOTPLUG_EN, 0);
2642 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2643 }
2644
Chris Wilson00d98eb2012-04-24 22:59:48 +01002645 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002646 for_each_pipe(pipe)
2647 I915_WRITE(PIPESTAT(pipe), 0);
2648 I915_WRITE(IMR, 0xffffffff);
2649 I915_WRITE(IER, 0x0);
2650 POSTING_READ(IER);
2651}
2652
2653static int i915_irq_postinstall(struct drm_device *dev)
2654{
2655 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002656 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002657
Chris Wilson38bde182012-04-24 22:59:50 +01002658 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2659
2660 /* Unmask the interrupts that we always want on. */
2661 dev_priv->irq_mask =
2662 ~(I915_ASLE_INTERRUPT |
2663 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2664 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2665 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2666 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2667 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2668
2669 enable_mask =
2670 I915_ASLE_INTERRUPT |
2671 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2672 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2673 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2674 I915_USER_INTERRUPT;
2675
Chris Wilsona266c7d2012-04-24 22:59:44 +01002676 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002677 I915_WRITE(PORT_HOTPLUG_EN, 0);
2678 POSTING_READ(PORT_HOTPLUG_EN);
2679
Chris Wilsona266c7d2012-04-24 22:59:44 +01002680 /* Enable in IER... */
2681 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2682 /* and unmask in IMR */
2683 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2684 }
2685
Chris Wilsona266c7d2012-04-24 22:59:44 +01002686 I915_WRITE(IMR, dev_priv->irq_mask);
2687 I915_WRITE(IER, enable_mask);
2688 POSTING_READ(IER);
2689
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002690 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002691
2692 return 0;
2693}
2694
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002695/*
2696 * Returns true when a page flip has completed.
2697 */
2698static bool i915_handle_vblank(struct drm_device *dev,
2699 int plane, int pipe, u32 iir)
2700{
2701 drm_i915_private_t *dev_priv = dev->dev_private;
2702 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2703
2704 if (!drm_handle_vblank(dev, pipe))
2705 return false;
2706
2707 if ((iir & flip_pending) == 0)
2708 return false;
2709
2710 intel_prepare_page_flip(dev, plane);
2711
2712 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2713 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2714 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2715 * the flip is completed (no longer pending). Since this doesn't raise
2716 * an interrupt per se, we watch for the change at vblank.
2717 */
2718 if (I915_READ(ISR) & flip_pending)
2719 return false;
2720
2721 intel_finish_page_flip(dev, pipe);
2722
2723 return true;
2724}
2725
Daniel Vetterff1f5252012-10-02 15:10:55 +02002726static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002727{
2728 struct drm_device *dev = (struct drm_device *) arg;
2729 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002730 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002731 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002732 u32 flip_mask =
2733 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2734 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002735 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002736
2737 atomic_inc(&dev_priv->irq_received);
2738
2739 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002740 do {
2741 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002742 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002743
2744 /* Can't rely on pipestat interrupt bit in iir as it might
2745 * have been cleared after the pipestat interrupt was received.
2746 * It doesn't set the bit in iir again, but it still produces
2747 * interrupts (for non-MSI).
2748 */
2749 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2750 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2751 i915_handle_error(dev, false);
2752
2753 for_each_pipe(pipe) {
2754 int reg = PIPESTAT(pipe);
2755 pipe_stats[pipe] = I915_READ(reg);
2756
Chris Wilson38bde182012-04-24 22:59:50 +01002757 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002758 if (pipe_stats[pipe] & 0x8000ffff) {
2759 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2760 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2761 pipe_name(pipe));
2762 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002763 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002764 }
2765 }
2766 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2767
2768 if (!irq_received)
2769 break;
2770
Chris Wilsona266c7d2012-04-24 22:59:44 +01002771 /* Consume port. Then clear IIR or we'll miss events */
2772 if ((I915_HAS_HOTPLUG(dev)) &&
2773 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2774 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002775 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002776
2777 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2778 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002779
2780 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2781
Chris Wilsona266c7d2012-04-24 22:59:44 +01002782 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002783 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002784 }
2785
Chris Wilson38bde182012-04-24 22:59:50 +01002786 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002787 new_iir = I915_READ(IIR); /* Flush posted writes */
2788
Chris Wilsona266c7d2012-04-24 22:59:44 +01002789 if (iir & I915_USER_INTERRUPT)
2790 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002791
Chris Wilsona266c7d2012-04-24 22:59:44 +01002792 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002793 int plane = pipe;
2794 if (IS_MOBILE(dev))
2795 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002796
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002797 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2798 i915_handle_vblank(dev, plane, pipe, iir))
2799 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002800
2801 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2802 blc_event = true;
2803 }
2804
Chris Wilsona266c7d2012-04-24 22:59:44 +01002805 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2806 intel_opregion_asle_intr(dev);
2807
2808 /* With MSI, interrupts are only generated when iir
2809 * transitions from zero to nonzero. If another bit got
2810 * set while we were handling the existing iir bits, then
2811 * we would never get another interrupt.
2812 *
2813 * This is fine on non-MSI as well, as if we hit this path
2814 * we avoid exiting the interrupt handler only to generate
2815 * another one.
2816 *
2817 * Note that for MSI this could cause a stray interrupt report
2818 * if an interrupt landed in the time between writing IIR and
2819 * the posting read. This should be rare enough to never
2820 * trigger the 99% of 100,000 interrupts test for disabling
2821 * stray interrupts.
2822 */
Chris Wilson38bde182012-04-24 22:59:50 +01002823 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002824 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002825 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002826
Daniel Vetterd05c6172012-04-26 23:28:09 +02002827 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002828
Chris Wilsona266c7d2012-04-24 22:59:44 +01002829 return ret;
2830}
2831
2832static void i915_irq_uninstall(struct drm_device * dev)
2833{
2834 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2835 int pipe;
2836
Egbert Eichac4c16c2013-04-16 13:36:58 +02002837 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2838
Chris Wilsona266c7d2012-04-24 22:59:44 +01002839 if (I915_HAS_HOTPLUG(dev)) {
2840 I915_WRITE(PORT_HOTPLUG_EN, 0);
2841 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2842 }
2843
Chris Wilson00d98eb2012-04-24 22:59:48 +01002844 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002845 for_each_pipe(pipe) {
2846 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002847 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002848 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2849 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002850 I915_WRITE(IMR, 0xffffffff);
2851 I915_WRITE(IER, 0x0);
2852
Chris Wilsona266c7d2012-04-24 22:59:44 +01002853 I915_WRITE(IIR, I915_READ(IIR));
2854}
2855
2856static void i965_irq_preinstall(struct drm_device * dev)
2857{
2858 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2859 int pipe;
2860
2861 atomic_set(&dev_priv->irq_received, 0);
2862
Chris Wilsonadca4732012-05-11 18:01:31 +01002863 I915_WRITE(PORT_HOTPLUG_EN, 0);
2864 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002865
2866 I915_WRITE(HWSTAM, 0xeffe);
2867 for_each_pipe(pipe)
2868 I915_WRITE(PIPESTAT(pipe), 0);
2869 I915_WRITE(IMR, 0xffffffff);
2870 I915_WRITE(IER, 0x0);
2871 POSTING_READ(IER);
2872}
2873
2874static int i965_irq_postinstall(struct drm_device *dev)
2875{
2876 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002877 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002878 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002879 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002880
Chris Wilsona266c7d2012-04-24 22:59:44 +01002881 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002882 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002883 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002884 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2885 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2886 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2887 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2888 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2889
2890 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002891 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2892 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002893 enable_mask |= I915_USER_INTERRUPT;
2894
2895 if (IS_G4X(dev))
2896 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002897
Daniel Vetterb79480b2013-06-27 17:52:10 +02002898 /* Interrupt setup is already guaranteed to be single-threaded, this is
2899 * just to make the assert_spin_locked check happy. */
2900 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002901 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002902 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002903
Chris Wilsona266c7d2012-04-24 22:59:44 +01002904 /*
2905 * Enable some error detection, note the instruction error mask
2906 * bit is reserved, so we leave it masked.
2907 */
2908 if (IS_G4X(dev)) {
2909 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2910 GM45_ERROR_MEM_PRIV |
2911 GM45_ERROR_CP_PRIV |
2912 I915_ERROR_MEMORY_REFRESH);
2913 } else {
2914 error_mask = ~(I915_ERROR_PAGE_TABLE |
2915 I915_ERROR_MEMORY_REFRESH);
2916 }
2917 I915_WRITE(EMR, error_mask);
2918
2919 I915_WRITE(IMR, dev_priv->irq_mask);
2920 I915_WRITE(IER, enable_mask);
2921 POSTING_READ(IER);
2922
Daniel Vetter20afbda2012-12-11 14:05:07 +01002923 I915_WRITE(PORT_HOTPLUG_EN, 0);
2924 POSTING_READ(PORT_HOTPLUG_EN);
2925
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002926 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002927
2928 return 0;
2929}
2930
Egbert Eichbac56d52013-02-25 12:06:51 -05002931static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002932{
2933 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002934 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002935 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002936 u32 hotplug_en;
2937
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02002938 assert_spin_locked(&dev_priv->irq_lock);
2939
Egbert Eichbac56d52013-02-25 12:06:51 -05002940 if (I915_HAS_HOTPLUG(dev)) {
2941 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2942 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2943 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002944 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002945 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2946 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2947 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002948 /* Programming the CRT detection parameters tends
2949 to generate a spurious hotplug event about three
2950 seconds later. So just do it once.
2951 */
2952 if (IS_G4X(dev))
2953 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002954 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002955 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002956
Egbert Eichbac56d52013-02-25 12:06:51 -05002957 /* Ignore TV since it's buggy */
2958 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2959 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002960}
2961
Daniel Vetterff1f5252012-10-02 15:10:55 +02002962static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002963{
2964 struct drm_device *dev = (struct drm_device *) arg;
2965 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002966 u32 iir, new_iir;
2967 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002968 unsigned long irqflags;
2969 int irq_received;
2970 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002971 u32 flip_mask =
2972 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2973 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002974
2975 atomic_inc(&dev_priv->irq_received);
2976
2977 iir = I915_READ(IIR);
2978
Chris Wilsona266c7d2012-04-24 22:59:44 +01002979 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002980 bool blc_event = false;
2981
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002982 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002983
2984 /* Can't rely on pipestat interrupt bit in iir as it might
2985 * have been cleared after the pipestat interrupt was received.
2986 * It doesn't set the bit in iir again, but it still produces
2987 * interrupts (for non-MSI).
2988 */
2989 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2990 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2991 i915_handle_error(dev, false);
2992
2993 for_each_pipe(pipe) {
2994 int reg = PIPESTAT(pipe);
2995 pipe_stats[pipe] = I915_READ(reg);
2996
2997 /*
2998 * Clear the PIPE*STAT regs before the IIR
2999 */
3000 if (pipe_stats[pipe] & 0x8000ffff) {
3001 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3002 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3003 pipe_name(pipe));
3004 I915_WRITE(reg, pipe_stats[pipe]);
3005 irq_received = 1;
3006 }
3007 }
3008 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3009
3010 if (!irq_received)
3011 break;
3012
3013 ret = IRQ_HANDLED;
3014
3015 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003016 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003017 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003018 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3019 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003020 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003021
3022 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3023 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003024
3025 intel_hpd_irq_handler(dev, hotplug_trigger,
3026 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3027
Chris Wilsona266c7d2012-04-24 22:59:44 +01003028 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3029 I915_READ(PORT_HOTPLUG_STAT);
3030 }
3031
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003032 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003033 new_iir = I915_READ(IIR); /* Flush posted writes */
3034
Chris Wilsona266c7d2012-04-24 22:59:44 +01003035 if (iir & I915_USER_INTERRUPT)
3036 notify_ring(dev, &dev_priv->ring[RCS]);
3037 if (iir & I915_BSD_USER_INTERRUPT)
3038 notify_ring(dev, &dev_priv->ring[VCS]);
3039
Chris Wilsona266c7d2012-04-24 22:59:44 +01003040 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003041 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003042 i915_handle_vblank(dev, pipe, pipe, iir))
3043 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003044
3045 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3046 blc_event = true;
3047 }
3048
3049
3050 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3051 intel_opregion_asle_intr(dev);
3052
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003053 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3054 gmbus_irq_handler(dev);
3055
Chris Wilsona266c7d2012-04-24 22:59:44 +01003056 /* With MSI, interrupts are only generated when iir
3057 * transitions from zero to nonzero. If another bit got
3058 * set while we were handling the existing iir bits, then
3059 * we would never get another interrupt.
3060 *
3061 * This is fine on non-MSI as well, as if we hit this path
3062 * we avoid exiting the interrupt handler only to generate
3063 * another one.
3064 *
3065 * Note that for MSI this could cause a stray interrupt report
3066 * if an interrupt landed in the time between writing IIR and
3067 * the posting read. This should be rare enough to never
3068 * trigger the 99% of 100,000 interrupts test for disabling
3069 * stray interrupts.
3070 */
3071 iir = new_iir;
3072 }
3073
Daniel Vetterd05c6172012-04-26 23:28:09 +02003074 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003075
Chris Wilsona266c7d2012-04-24 22:59:44 +01003076 return ret;
3077}
3078
3079static void i965_irq_uninstall(struct drm_device * dev)
3080{
3081 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3082 int pipe;
3083
3084 if (!dev_priv)
3085 return;
3086
Egbert Eichac4c16c2013-04-16 13:36:58 +02003087 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3088
Chris Wilsonadca4732012-05-11 18:01:31 +01003089 I915_WRITE(PORT_HOTPLUG_EN, 0);
3090 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003091
3092 I915_WRITE(HWSTAM, 0xffffffff);
3093 for_each_pipe(pipe)
3094 I915_WRITE(PIPESTAT(pipe), 0);
3095 I915_WRITE(IMR, 0xffffffff);
3096 I915_WRITE(IER, 0x0);
3097
3098 for_each_pipe(pipe)
3099 I915_WRITE(PIPESTAT(pipe),
3100 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3101 I915_WRITE(IIR, I915_READ(IIR));
3102}
3103
Egbert Eichac4c16c2013-04-16 13:36:58 +02003104static void i915_reenable_hotplug_timer_func(unsigned long data)
3105{
3106 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3107 struct drm_device *dev = dev_priv->dev;
3108 struct drm_mode_config *mode_config = &dev->mode_config;
3109 unsigned long irqflags;
3110 int i;
3111
3112 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3113 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3114 struct drm_connector *connector;
3115
3116 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3117 continue;
3118
3119 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3120
3121 list_for_each_entry(connector, &mode_config->connector_list, head) {
3122 struct intel_connector *intel_connector = to_intel_connector(connector);
3123
3124 if (intel_connector->encoder->hpd_pin == i) {
3125 if (connector->polled != intel_connector->polled)
3126 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3127 drm_get_connector_name(connector));
3128 connector->polled = intel_connector->polled;
3129 if (!connector->polled)
3130 connector->polled = DRM_CONNECTOR_POLL_HPD;
3131 }
3132 }
3133 }
3134 if (dev_priv->display.hpd_irq_setup)
3135 dev_priv->display.hpd_irq_setup(dev);
3136 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3137}
3138
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003139void intel_irq_init(struct drm_device *dev)
3140{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003141 struct drm_i915_private *dev_priv = dev->dev_private;
3142
3143 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003144 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003145 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003146 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003147
Daniel Vetter99584db2012-11-14 17:14:04 +01003148 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3149 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003150 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003151 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3152 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003153
Tomas Janousek97a19a22012-12-08 13:48:13 +01003154 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003155
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003156 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3157 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003158 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003159 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3160 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3161 }
3162
Keith Packardc3613de2011-08-12 17:05:54 -07003163 if (drm_core_check_feature(dev, DRIVER_MODESET))
3164 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3165 else
3166 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003167 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3168
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003169 if (IS_VALLEYVIEW(dev)) {
3170 dev->driver->irq_handler = valleyview_irq_handler;
3171 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3172 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3173 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3174 dev->driver->enable_vblank = valleyview_enable_vblank;
3175 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003176 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003177 } else if (HAS_PCH_SPLIT(dev)) {
3178 dev->driver->irq_handler = ironlake_irq_handler;
3179 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3180 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3181 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3182 dev->driver->enable_vblank = ironlake_enable_vblank;
3183 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003184 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003185 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003186 if (INTEL_INFO(dev)->gen == 2) {
3187 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3188 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3189 dev->driver->irq_handler = i8xx_irq_handler;
3190 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003191 } else if (INTEL_INFO(dev)->gen == 3) {
3192 dev->driver->irq_preinstall = i915_irq_preinstall;
3193 dev->driver->irq_postinstall = i915_irq_postinstall;
3194 dev->driver->irq_uninstall = i915_irq_uninstall;
3195 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003196 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003197 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003198 dev->driver->irq_preinstall = i965_irq_preinstall;
3199 dev->driver->irq_postinstall = i965_irq_postinstall;
3200 dev->driver->irq_uninstall = i965_irq_uninstall;
3201 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003202 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003203 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003204 dev->driver->enable_vblank = i915_enable_vblank;
3205 dev->driver->disable_vblank = i915_disable_vblank;
3206 }
3207}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003208
3209void intel_hpd_init(struct drm_device *dev)
3210{
3211 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003212 struct drm_mode_config *mode_config = &dev->mode_config;
3213 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003214 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003215 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003216
Egbert Eich821450c2013-04-16 13:36:55 +02003217 for (i = 1; i < HPD_NUM_PINS; i++) {
3218 dev_priv->hpd_stats[i].hpd_cnt = 0;
3219 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3220 }
3221 list_for_each_entry(connector, &mode_config->connector_list, head) {
3222 struct intel_connector *intel_connector = to_intel_connector(connector);
3223 connector->polled = intel_connector->polled;
3224 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3225 connector->polled = DRM_CONNECTOR_POLL_HPD;
3226 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003227
3228 /* Interrupt setup is already guaranteed to be single-threaded, this is
3229 * just to make the assert_spin_locked checks happy. */
3230 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003231 if (dev_priv->display.hpd_irq_setup)
3232 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003233 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003234}
Paulo Zanonic67a4702013-08-19 13:18:09 -03003235
3236/* Disable interrupts so we can allow Package C8+. */
3237void hsw_pc8_disable_interrupts(struct drm_device *dev)
3238{
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 unsigned long irqflags;
3241
3242 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3243
3244 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3245 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3246 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3247 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3248 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3249
3250 ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3251 ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3252 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3253 snb_disable_pm_irq(dev_priv, 0xffffffff);
3254
3255 dev_priv->pc8.irqs_disabled = true;
3256
3257 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3258}
3259
3260/* Restore interrupts so we can recover from Package C8+. */
3261void hsw_pc8_restore_interrupts(struct drm_device *dev)
3262{
3263 struct drm_i915_private *dev_priv = dev->dev_private;
3264 unsigned long irqflags;
3265 uint32_t val, expected;
3266
3267 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3268
3269 val = I915_READ(DEIMR);
3270 expected = ~DE_PCH_EVENT_IVB;
3271 WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3272
3273 val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3274 expected = ~SDE_HOTPLUG_MASK_CPT;
3275 WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3276 val, expected);
3277
3278 val = I915_READ(GTIMR);
3279 expected = 0xffffffff;
3280 WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3281
3282 val = I915_READ(GEN6_PMIMR);
3283 expected = 0xffffffff;
3284 WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3285 expected);
3286
3287 dev_priv->pc8.irqs_disabled = false;
3288
3289 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3290 ibx_enable_display_interrupt(dev_priv,
3291 ~dev_priv->pc8.regsave.sdeimr &
3292 ~SDE_HOTPLUG_MASK_CPT);
3293 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3294 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3295 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3296
3297 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3298}