blob: 8cd87bac04869ff13c6fdc55bd9069b5ddf2fdeb [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102/*
103 * Copy from radeon_drv.h so we don't have to include both and have conflicting
104 * symbol;
105 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
107#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100108/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200109#define RADEON_IB_POOL_SIZE 16
110#define RADEON_DEBUGFS_MAX_COMPONENTS 32
111#define RADEONFB_CONN_LIMIT 4
112#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113
Alex Deucher1b370782011-11-17 20:13:28 -0500114/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200115#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200116
117/* fence seq are set to this number when signaled */
118#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500119
120/* internal ring indices */
121/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200122#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500123
124/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200125#define CAYMAN_RING_TYPE_CP1_INDEX 1
126#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500127
Alex Deucher4d756582012-09-27 15:08:35 -0400128/* R600+ has an async dma ring */
129#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500130/* cayman add a second async dma ring */
131#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400132
Christian Königf2ba57b2013-04-08 12:41:29 +0200133/* R600+ */
134#define R600_RING_TYPE_UVD_INDEX 5
135
Jerome Glisse721604a2012-01-05 22:11:05 -0500136/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200137#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200138#define RADEON_VA_RESERVED_SIZE (8 << 20)
139#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500140
Alex Deucherec46c762013-01-03 12:07:30 -0500141/* reset flags */
142#define RADEON_RESET_GFX (1 << 0)
143#define RADEON_RESET_COMPUTE (1 << 1)
144#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500145#define RADEON_RESET_CP (1 << 3)
146#define RADEON_RESET_GRBM (1 << 4)
147#define RADEON_RESET_DMA1 (1 << 5)
148#define RADEON_RESET_RLC (1 << 6)
149#define RADEON_RESET_SEM (1 << 7)
150#define RADEON_RESET_IH (1 << 8)
151#define RADEON_RESET_VMC (1 << 9)
152#define RADEON_RESET_MC (1 << 10)
153#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500154
Alex Deucher22c775c2013-07-23 09:41:05 -0400155/* CG block flags */
156#define RADEON_CG_BLOCK_GFX (1 << 0)
157#define RADEON_CG_BLOCK_MC (1 << 1)
158#define RADEON_CG_BLOCK_SDMA (1 << 2)
159#define RADEON_CG_BLOCK_UVD (1 << 3)
160#define RADEON_CG_BLOCK_VCE (1 << 4)
161#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400162#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400163
Alex Deucher64d8a722013-08-08 16:31:25 -0400164/* CG flags */
165#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
166#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
167#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
168#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
169#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
170#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
171#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
172#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
173#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
174#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
175#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
176#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
177#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
178#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
179#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
180#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
181#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
182
183/* PG flags */
184#define RADEON_PG_SUPPORT_GFX_CG (1 << 0)
185#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
186#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
187#define RADEON_PG_SUPPORT_UVD (1 << 3)
188#define RADEON_PG_SUPPORT_VCE (1 << 4)
189#define RADEON_PG_SUPPORT_CP (1 << 5)
190#define RADEON_PG_SUPPORT_GDS (1 << 6)
191#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
192#define RADEON_PG_SUPPORT_SDMA (1 << 8)
193#define RADEON_PG_SUPPORT_ACP (1 << 9)
194#define RADEON_PG_SUPPORT_SAMU (1 << 10)
195
Alex Deucher9e05fa12013-01-24 10:06:33 -0500196/* max cursor sizes (in pixels) */
197#define CURSOR_WIDTH 64
198#define CURSOR_HEIGHT 64
199
200#define CIK_CURSOR_WIDTH 128
201#define CIK_CURSOR_HEIGHT 128
202
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203/*
204 * Errata workarounds.
205 */
206enum radeon_pll_errata {
207 CHIP_ERRATA_R300_CG = 0x00000001,
208 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
209 CHIP_ERRATA_PLL_DELAY = 0x00000004
210};
211
212
213struct radeon_device;
214
215
216/*
217 * BIOS.
218 */
219bool radeon_get_bios(struct radeon_device *rdev);
220
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500221/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000222 * Dummy page
223 */
224struct radeon_dummy_page {
225 struct page *page;
226 dma_addr_t addr;
227};
228int radeon_dummy_page_init(struct radeon_device *rdev);
229void radeon_dummy_page_fini(struct radeon_device *rdev);
230
231
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232/*
233 * Clocks
234 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235struct radeon_clock {
236 struct radeon_pll p1pll;
237 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500238 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 struct radeon_pll spll;
240 struct radeon_pll mpll;
241 /* 10 Khz units */
242 uint32_t default_mclk;
243 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500244 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400245 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500246 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400247 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248};
249
Rafał Miłecki74338742009-11-03 00:53:02 +0100250/*
251 * Power management
252 */
253int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500254void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100255void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400256void radeon_pm_suspend(struct radeon_device *rdev);
257void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500258void radeon_combios_get_power_modes(struct radeon_device *rdev);
259void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200260int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
261 u8 clock_type,
262 u32 clock,
263 bool strobe_mode,
264 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500265int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
266 u32 clock,
267 bool strobe_mode,
268 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400269void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400270int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
271 u16 voltage_level, u8 voltage_type,
272 u32 *gpio_value, u32 *gpio_mask);
273void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
274 u32 eng_clock, u32 mem_clock);
275int radeon_atom_get_voltage_step(struct radeon_device *rdev,
276 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400277int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
278 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500279int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
280 u16 *voltage,
281 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400282int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
283 u16 *leakage_id);
284int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
285 u16 *vddc, u16 *vddci,
286 u16 virtual_voltage_id,
287 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400288int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
289 u8 voltage_type,
290 u16 nominal_voltage,
291 u16 *true_voltage);
292int radeon_atom_get_min_voltage(struct radeon_device *rdev,
293 u8 voltage_type, u16 *min_voltage);
294int radeon_atom_get_max_voltage(struct radeon_device *rdev,
295 u8 voltage_type, u16 *max_voltage);
296int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500297 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400298 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500299bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
300 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400301void radeon_atom_update_memory_dll(struct radeon_device *rdev,
302 u32 mem_clock);
303void radeon_atom_set_ac_timing(struct radeon_device *rdev,
304 u32 mem_clock);
305int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
306 u8 module_index,
307 struct atom_mc_reg_table *reg_table);
308int radeon_atom_get_memory_info(struct radeon_device *rdev,
309 u8 module_index, struct atom_memory_info *mem_info);
310int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
311 bool gddr5, u8 module_index,
312 struct atom_memory_clock_range_table *mclk_range_table);
313int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
314 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400315void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500316extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
317 unsigned *bankh, unsigned *mtaspect,
318 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000319
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320/*
321 * Fences.
322 */
323struct radeon_fence_driver {
324 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000325 uint64_t gpu_addr;
326 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200327 /* sync_seq is protected by ring emission lock */
328 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200329 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200330 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100331 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332};
333
334struct radeon_fence {
335 struct radeon_device *rdev;
336 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200338 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400339 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200340 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341};
342
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000343int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
344int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500346void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200347int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400348void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349bool radeon_fence_signaled(struct radeon_fence *fence);
350int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200351int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500352int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200353int radeon_fence_wait_any(struct radeon_device *rdev,
354 struct radeon_fence **fences,
355 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
357void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200358unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200359bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
360void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
361static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
362 struct radeon_fence *b)
363{
364 if (!a) {
365 return b;
366 }
367
368 if (!b) {
369 return a;
370 }
371
372 BUG_ON(a->ring != b->ring);
373
374 if (a->seq > b->seq) {
375 return a;
376 } else {
377 return b;
378 }
379}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380
Christian Königee60e292012-08-09 16:21:08 +0200381static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
382 struct radeon_fence *b)
383{
384 if (!a) {
385 return false;
386 }
387
388 if (!b) {
389 return true;
390 }
391
392 BUG_ON(a->ring != b->ring);
393
394 return a->seq < b->seq;
395}
396
Dave Airliee024e112009-06-24 09:48:08 +1000397/*
398 * Tiling registers
399 */
400struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100401 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000402};
403
404#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405
406/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100409struct radeon_mman {
410 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000411 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100413 bool mem_global_referenced;
414 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100415};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
Jerome Glisse721604a2012-01-05 22:11:05 -0500417/* bo virtual address in a specific vm */
418struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200419 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500420 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500421 uint64_t soffset;
422 uint64_t eoffset;
423 uint32_t flags;
424 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200425 unsigned ref_count;
426
427 /* protected by vm mutex */
428 struct list_head vm_list;
429
430 /* constant after initialization */
431 struct radeon_vm *vm;
432 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500433};
434
Jerome Glisse4c788672009-11-20 14:29:23 +0100435struct radeon_bo {
436 /* Protected by gem.mutex */
437 struct list_head list;
438 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100439 u32 placements[3];
440 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 struct ttm_buffer_object tbo;
442 struct ttm_bo_kmap_obj kmap;
443 unsigned pin_count;
444 void *kptr;
445 u32 tiling_flags;
446 u32 pitch;
447 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500448 /* list of all virtual address to which this bo
449 * is associated to
450 */
451 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 /* Constant after initialization */
453 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100454 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100455
Jerome Glisse409851f2013-04-25 22:29:27 -0400456 struct ttm_bo_kmap_obj dma_buf_vmap;
457 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100458};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100459#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100460
461struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000462 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200465 bool written;
466 unsigned domain;
467 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100468 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469};
470
Jerome Glisse409851f2013-04-25 22:29:27 -0400471int radeon_gem_debugfs_init(struct radeon_device *rdev);
472
Jerome Glisseb15ba512011-11-15 11:48:34 -0500473/* sub-allocation manager, it has to be protected by another lock.
474 * By conception this is an helper for other part of the driver
475 * like the indirect buffer or semaphore, which both have their
476 * locking.
477 *
478 * Principe is simple, we keep a list of sub allocation in offset
479 * order (first entry has offset == 0, last entry has the highest
480 * offset).
481 *
482 * When allocating new object we first check if there is room at
483 * the end total_size - (last_object_offset + last_object_size) >=
484 * alloc_size. If so we allocate new object there.
485 *
486 * When there is not enough room at the end, we start waiting for
487 * each sub object until we reach object_offset+object_size >=
488 * alloc_size, this object then become the sub object we return.
489 *
490 * Alignment can't be bigger than page size.
491 *
492 * Hole are not considered for allocation to keep things simple.
493 * Assumption is that there won't be hole (all object on same
494 * alignment).
495 */
496struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200497 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500498 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200499 struct list_head *hole;
500 struct list_head flist[RADEON_NUM_RINGS];
501 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500502 unsigned size;
503 uint64_t gpu_addr;
504 void *cpu_ptr;
505 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400506 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500507};
508
509struct radeon_sa_bo;
510
511/* sub-allocation buffer */
512struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200513 struct list_head olist;
514 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500515 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200516 unsigned soffset;
517 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200518 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500519};
520
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521/*
522 * GEM objects.
523 */
524struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100525 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526 struct list_head objects;
527};
528
529int radeon_gem_init(struct radeon_device *rdev);
530void radeon_gem_fini(struct radeon_device *rdev);
531int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100532 int alignment, int initial_domain,
533 bool discardable, bool kernel,
534 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535
Dave Airlieff72145b2011-02-07 12:16:14 +1000536int radeon_mode_dumb_create(struct drm_file *file_priv,
537 struct drm_device *dev,
538 struct drm_mode_create_dumb *args);
539int radeon_mode_dumb_mmap(struct drm_file *filp,
540 struct drm_device *dev,
541 uint32_t handle, uint64_t *offset_p);
542int radeon_mode_dumb_destroy(struct drm_file *file_priv,
543 struct drm_device *dev,
544 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545
546/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500547 * Semaphores.
548 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500549/* everything here is constant */
550struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200551 struct radeon_sa_bo *sa_bo;
552 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500553 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500554};
555
Jerome Glissec1341e52011-12-21 12:13:47 -0500556int radeon_semaphore_create(struct radeon_device *rdev,
557 struct radeon_semaphore **semaphore);
558void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
559 struct radeon_semaphore *semaphore);
560void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
561 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200562int radeon_semaphore_sync_rings(struct radeon_device *rdev,
563 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200564 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500565void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200566 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200567 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500568
569/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 * GART structures, functions & helpers
571 */
572struct radeon_mc;
573
Matt Turnera77f1712009-10-14 00:34:41 -0400574#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000575#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400576#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500577#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400578
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200579struct radeon_gart {
580 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400581 struct radeon_bo *robj;
582 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 unsigned num_gpu_pages;
584 unsigned num_cpu_pages;
585 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586 struct page **pages;
587 dma_addr_t *pages_addr;
588 bool ready;
589};
590
591int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
592void radeon_gart_table_ram_free(struct radeon_device *rdev);
593int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
594void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400595int radeon_gart_table_vram_pin(struct radeon_device *rdev);
596void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597int radeon_gart_init(struct radeon_device *rdev);
598void radeon_gart_fini(struct radeon_device *rdev);
599void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
600 int pages);
601int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500602 int pages, struct page **pagelist,
603 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400604void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200605
606
607/*
608 * GPU MC structures, functions & helpers
609 */
610struct radeon_mc {
611 resource_size_t aper_size;
612 resource_size_t aper_base;
613 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000614 /* for some chips with <= 32MB we need to lie
615 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000616 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000617 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000618 u64 gtt_size;
619 u64 gtt_start;
620 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000621 u64 vram_start;
622 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000624 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 int vram_mtrr;
626 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000627 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400628 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400629 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630};
631
Alex Deucher06b64762010-01-05 11:27:29 -0500632bool radeon_combios_sideport_present(struct radeon_device *rdev);
633bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634
635/*
636 * GPU scratch registers structures, functions & helpers
637 */
638struct radeon_scratch {
639 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400640 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641 bool free[32];
642 uint32_t reg[32];
643};
644
645int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
646void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
647
Alex Deucher75efdee2013-03-04 12:47:46 -0500648/*
649 * GPU doorbell structures, functions & helpers
650 */
651struct radeon_doorbell {
652 u32 num_pages;
653 bool free[1024];
654 /* doorbell mmio */
655 resource_size_t base;
656 resource_size_t size;
657 void __iomem *ptr;
658};
659
660int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
661void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662
663/*
664 * IRQS.
665 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500666
667struct radeon_unpin_work {
668 struct work_struct work;
669 struct radeon_device *rdev;
670 int crtc_id;
671 struct radeon_fence *fence;
672 struct drm_pending_vblank_event *event;
673 struct radeon_bo *old_rbo;
674 u64 new_crtc_base;
675};
676
677struct r500_irq_stat_regs {
678 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400679 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500680};
681
682struct r600_irq_stat_regs {
683 u32 disp_int;
684 u32 disp_int_cont;
685 u32 disp_int_cont2;
686 u32 d1grph_int;
687 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400688 u32 hdmi0_status;
689 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500690};
691
692struct evergreen_irq_stat_regs {
693 u32 disp_int;
694 u32 disp_int_cont;
695 u32 disp_int_cont2;
696 u32 disp_int_cont3;
697 u32 disp_int_cont4;
698 u32 disp_int_cont5;
699 u32 d1grph_int;
700 u32 d2grph_int;
701 u32 d3grph_int;
702 u32 d4grph_int;
703 u32 d5grph_int;
704 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400705 u32 afmt_status1;
706 u32 afmt_status2;
707 u32 afmt_status3;
708 u32 afmt_status4;
709 u32 afmt_status5;
710 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500711};
712
Alex Deuchera59781b2012-11-09 10:45:57 -0500713struct cik_irq_stat_regs {
714 u32 disp_int;
715 u32 disp_int_cont;
716 u32 disp_int_cont2;
717 u32 disp_int_cont3;
718 u32 disp_int_cont4;
719 u32 disp_int_cont5;
720 u32 disp_int_cont6;
721};
722
Alex Deucher6f34be52010-11-21 10:59:01 -0500723union radeon_irq_stat_regs {
724 struct r500_irq_stat_regs r500;
725 struct r600_irq_stat_regs r600;
726 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500727 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500728};
729
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400730#define RADEON_MAX_HPD_PINS 6
731#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400732#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400733
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200735 bool installed;
736 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200737 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200738 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200739 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200740 wait_queue_head_t vblank_queue;
741 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200742 bool afmt[RADEON_MAX_AFMT_BLOCKS];
743 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400744 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200745};
746
747int radeon_irq_kms_init(struct radeon_device *rdev);
748void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500749void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
750void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500751void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
752void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200753void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
754void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
755void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
756void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200757
758/*
Christian Könige32eb502011-10-23 12:56:27 +0200759 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200760 */
Alex Deucher74652802011-08-25 13:39:48 -0400761
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200762struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200763 struct radeon_sa_bo *sa_bo;
764 uint32_t length_dw;
765 uint64_t gpu_addr;
766 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200767 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200768 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200769 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200770 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200771 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200772 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773};
774
Christian Könige32eb502011-10-23 12:56:27 +0200775struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100776 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777 volatile uint32_t *ring;
778 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200779 unsigned rptr_offs;
780 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200781 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400782 u64 next_rptr_gpu_addr;
783 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 unsigned wptr;
785 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200786 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787 unsigned ring_size;
788 unsigned ring_free_dw;
789 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200790 unsigned long last_activity;
791 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792 uint64_t gpu_addr;
793 uint32_t align_mask;
794 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500796 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400797 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500798 u64 last_semaphore_signal_addr;
799 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400800 /* for CIK queues */
801 u32 me;
802 u32 pipe;
803 u32 queue;
804 struct radeon_bo *mqd_obj;
805 u32 doorbell_page_num;
806 u32 doorbell_offset;
807 unsigned wptr_offs;
808};
809
810struct radeon_mec {
811 struct radeon_bo *hpd_eop_obj;
812 u64 hpd_eop_gpu_addr;
813 u32 num_pipe;
814 u32 num_mec;
815 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816};
817
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500818/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500819 * VM
820 */
Christian Königee60e292012-08-09 16:21:08 +0200821
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200822/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200823#define RADEON_NUM_VM 16
824
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200825/* defines number of bits in page table versus page directory,
826 * a page is 4KB so we have 12 bits offset, 9 bits in the page
827 * table and the remaining 19 bits are in the page directory */
828#define RADEON_VM_BLOCK_SIZE 9
829
830/* number of entries in page table */
831#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
832
Alex Deucher1c011032013-07-12 15:56:02 -0400833/* PTBs (Page Table Blocks) need to be aligned to 32K */
834#define RADEON_VM_PTB_ALIGN_SIZE 32768
835#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
836#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
837
Jerome Glisse721604a2012-01-05 22:11:05 -0500838struct radeon_vm {
839 struct list_head list;
840 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200841 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200842
843 /* contains the page directory */
844 struct radeon_sa_bo *page_directory;
845 uint64_t pd_gpu_addr;
846
847 /* array of page tables, one for each page directory entry */
848 struct radeon_sa_bo **page_tables;
849
Jerome Glisse721604a2012-01-05 22:11:05 -0500850 struct mutex mutex;
851 /* last fence for cs using this vm */
852 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200853 /* last flush or NULL if we still need to flush */
854 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500855};
856
Jerome Glisse721604a2012-01-05 22:11:05 -0500857struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200858 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500859 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200860 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500861 struct radeon_sa_manager sa_manager;
862 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500863 /* number of VMIDs */
864 unsigned nvm;
865 /* vram base address for page table entry */
866 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500867 /* is vm enabled? */
868 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500869};
870
871/*
872 * file private structure
873 */
874struct radeon_fpriv {
875 struct radeon_vm vm;
876};
877
878/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500879 * R6xx+ IH ring
880 */
881struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100882 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500883 volatile uint32_t *ring;
884 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500885 unsigned ring_size;
886 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500887 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200888 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500889 bool enabled;
890};
891
Alex Deucher347e7592012-03-20 17:18:21 -0400892/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400893 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400894 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400895#include "clearstate_defs.h"
896
897struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400898 /* for power gating */
899 struct radeon_bo *save_restore_obj;
900 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400901 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400902 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400903 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400904 /* for clear state */
905 struct radeon_bo *clear_state_obj;
906 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400907 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400908 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400909 u32 clear_state_size;
910 /* for cp tables */
911 struct radeon_bo *cp_table_obj;
912 uint64_t cp_table_gpu_addr;
913 volatile uint32_t *cp_table_ptr;
914 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400915};
916
Jerome Glisse69e130a2011-12-21 12:13:46 -0500917int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200918 struct radeon_ib *ib, struct radeon_vm *vm,
919 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200920void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100921void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200922int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
923 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924int radeon_ib_pool_init(struct radeon_device *rdev);
925void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200926int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400928bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
929 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200930void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
931int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
932int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
933void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
934void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200935void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200936void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
937int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200938void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200939void radeon_ring_lockup_update(struct radeon_ring *ring);
940bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200941unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
942 uint32_t **data);
943int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
944 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200945int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Christian König2e1e6da2013-08-13 11:56:52 +0200946 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200947void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200948
949
Alex Deucher4d756582012-09-27 15:08:35 -0400950/* r600 async dma */
951void r600_dma_stop(struct radeon_device *rdev);
952int r600_dma_resume(struct radeon_device *rdev);
953void r600_dma_fini(struct radeon_device *rdev);
954
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500955void cayman_dma_stop(struct radeon_device *rdev);
956int cayman_dma_resume(struct radeon_device *rdev);
957void cayman_dma_fini(struct radeon_device *rdev);
958
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959/*
960 * CS.
961 */
962struct radeon_cs_reloc {
963 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100964 struct radeon_bo *robj;
965 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200966 uint32_t handle;
967 uint32_t flags;
968};
969
970struct radeon_cs_chunk {
971 uint32_t chunk_id;
972 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500973 int kpage_idx[2];
974 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500976 void __user *user_ptr;
977 int last_copied_page;
978 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979};
980
981struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100982 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983 struct radeon_device *rdev;
984 struct drm_file *filp;
985 /* chunks */
986 unsigned nchunks;
987 struct radeon_cs_chunk *chunks;
988 uint64_t *chunks_array;
989 /* IB */
990 unsigned idx;
991 /* relocations */
992 unsigned nrelocs;
993 struct radeon_cs_reloc *relocs;
994 struct radeon_cs_reloc **relocs_ptr;
995 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500996 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997 /* indices of various chunks */
998 int chunk_ib_idx;
999 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001000 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001001 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001002 struct radeon_ib ib;
1003 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001005 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001006 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001007 u32 cs_flags;
1008 u32 ring;
1009 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001010 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001011};
1012
Dave Airlie513bcb42009-09-23 16:56:27 +10001013extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -07001014extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +10001015
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016struct radeon_cs_packet {
1017 unsigned idx;
1018 unsigned type;
1019 unsigned reg;
1020 unsigned opcode;
1021 int count;
1022 unsigned one_reg_wr;
1023};
1024
1025typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1026 struct radeon_cs_packet *pkt,
1027 unsigned idx, unsigned reg);
1028typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1029 struct radeon_cs_packet *pkt);
1030
1031
1032/*
1033 * AGP
1034 */
1035int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001036void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001037void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038void radeon_agp_fini(struct radeon_device *rdev);
1039
1040
1041/*
1042 * Writeback
1043 */
1044struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001045 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001046 volatile uint32_t *wb;
1047 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001048 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001049 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050};
1051
Alex Deucher724c80e2010-08-27 18:25:25 -04001052#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001053#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001054#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001055#define RADEON_WB_CP1_RPTR_OFFSET 1280
1056#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001057#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001058#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001059#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001060#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001061#define CIK_WB_CP1_WPTR_OFFSET 3328
1062#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001063
Jerome Glissec93bb852009-07-13 21:04:08 +02001064/**
1065 * struct radeon_pm - power management datas
1066 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1067 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1068 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1069 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1070 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1071 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1072 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1073 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1074 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001075 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001076 * @needed_bandwidth: current bandwidth needs
1077 *
1078 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001079 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001080 * Equation between gpu/memory clock and available bandwidth is hw dependent
1081 * (type of memory, bus size, efficiency, ...)
1082 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001083
1084enum radeon_pm_method {
1085 PM_METHOD_PROFILE,
1086 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001087 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001088};
Alex Deucherce8f5372010-05-07 15:10:16 -04001089
1090enum radeon_dynpm_state {
1091 DYNPM_STATE_DISABLED,
1092 DYNPM_STATE_MINIMUM,
1093 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001094 DYNPM_STATE_ACTIVE,
1095 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001096};
1097enum radeon_dynpm_action {
1098 DYNPM_ACTION_NONE,
1099 DYNPM_ACTION_MINIMUM,
1100 DYNPM_ACTION_DOWNCLOCK,
1101 DYNPM_ACTION_UPCLOCK,
1102 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001103};
Alex Deucher56278a82009-12-28 13:58:44 -05001104
1105enum radeon_voltage_type {
1106 VOLTAGE_NONE = 0,
1107 VOLTAGE_GPIO,
1108 VOLTAGE_VDDC,
1109 VOLTAGE_SW
1110};
1111
Alex Deucher0ec0e742009-12-23 13:21:58 -05001112enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001113 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001114 POWER_STATE_TYPE_DEFAULT,
1115 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001116 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001117 POWER_STATE_TYPE_BATTERY,
1118 POWER_STATE_TYPE_BALANCED,
1119 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001120 /* internal states */
1121 POWER_STATE_TYPE_INTERNAL_UVD,
1122 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1123 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1124 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1125 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1126 POWER_STATE_TYPE_INTERNAL_BOOT,
1127 POWER_STATE_TYPE_INTERNAL_THERMAL,
1128 POWER_STATE_TYPE_INTERNAL_ACPI,
1129 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001130 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001131};
1132
Alex Deucherce8f5372010-05-07 15:10:16 -04001133enum radeon_pm_profile_type {
1134 PM_PROFILE_DEFAULT,
1135 PM_PROFILE_AUTO,
1136 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001137 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001138 PM_PROFILE_HIGH,
1139};
1140
1141#define PM_PROFILE_DEFAULT_IDX 0
1142#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001143#define PM_PROFILE_MID_SH_IDX 2
1144#define PM_PROFILE_HIGH_SH_IDX 3
1145#define PM_PROFILE_LOW_MH_IDX 4
1146#define PM_PROFILE_MID_MH_IDX 5
1147#define PM_PROFILE_HIGH_MH_IDX 6
1148#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001149
1150struct radeon_pm_profile {
1151 int dpms_off_ps_idx;
1152 int dpms_on_ps_idx;
1153 int dpms_off_cm_idx;
1154 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001155};
1156
Alex Deucher21a81222010-07-02 12:58:16 -04001157enum radeon_int_thermal_type {
1158 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001159 THERMAL_TYPE_EXTERNAL,
1160 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001161 THERMAL_TYPE_RV6XX,
1162 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001163 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001164 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001165 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001166 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001167 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001168 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001169 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001170 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001171};
1172
Alex Deucher56278a82009-12-28 13:58:44 -05001173struct radeon_voltage {
1174 enum radeon_voltage_type type;
1175 /* gpio voltage */
1176 struct radeon_gpio_rec gpio;
1177 u32 delay; /* delay in usec from voltage drop to sclk change */
1178 bool active_high; /* voltage drop is active when bit is high */
1179 /* VDDC voltage */
1180 u8 vddc_id; /* index into vddc voltage table */
1181 u8 vddci_id; /* index into vddci voltage table */
1182 bool vddci_enabled;
1183 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001184 u16 voltage;
1185 /* evergreen+ vddci */
1186 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001187};
1188
Alex Deucherd7311172010-05-03 01:13:14 -04001189/* clock mode flags */
1190#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1191
Alex Deucher56278a82009-12-28 13:58:44 -05001192struct radeon_pm_clock_info {
1193 /* memory clock */
1194 u32 mclk;
1195 /* engine clock */
1196 u32 sclk;
1197 /* voltage info */
1198 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001199 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001200 u32 flags;
1201};
1202
Alex Deuchera48b9b42010-04-22 14:03:55 -04001203/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001204#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001205
Alex Deucher56278a82009-12-28 13:58:44 -05001206struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001207 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001208 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001209 /* number of valid clock modes in this power state */
1210 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001211 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001212 /* standardized state flags */
1213 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001214 u32 misc; /* vbios specific flags */
1215 u32 misc2; /* vbios specific flags */
1216 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001217};
1218
Rafał Miłecki27459322010-02-11 22:16:36 +00001219/*
1220 * Some modes are overclocked by very low value, accept them
1221 */
1222#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1223
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001224enum radeon_dpm_auto_throttle_src {
1225 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1226 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1227};
1228
1229enum radeon_dpm_event_src {
1230 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1231 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1232 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1233 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1234 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1235};
1236
Alex Deucherda321c82013-04-12 13:55:22 -04001237struct radeon_ps {
1238 u32 caps; /* vbios flags */
1239 u32 class; /* vbios flags */
1240 u32 class2; /* vbios flags */
1241 /* UVD clocks */
1242 u32 vclk;
1243 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001244 /* VCE clocks */
1245 u32 evclk;
1246 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001247 /* asic priv */
1248 void *ps_priv;
1249};
1250
1251struct radeon_dpm_thermal {
1252 /* thermal interrupt work */
1253 struct work_struct work;
1254 /* low temperature threshold */
1255 int min_temp;
1256 /* high temperature threshold */
1257 int max_temp;
1258 /* was interrupt low to high or high to low */
1259 bool high_to_low;
1260};
1261
Alex Deucherd22b7e42012-11-29 19:27:56 -05001262enum radeon_clk_action
1263{
1264 RADEON_SCLK_UP = 1,
1265 RADEON_SCLK_DOWN
1266};
1267
1268struct radeon_blacklist_clocks
1269{
1270 u32 sclk;
1271 u32 mclk;
1272 enum radeon_clk_action action;
1273};
1274
Alex Deucher61b7d602012-11-14 19:57:42 -05001275struct radeon_clock_and_voltage_limits {
1276 u32 sclk;
1277 u32 mclk;
1278 u32 vddc;
1279 u32 vddci;
1280};
1281
1282struct radeon_clock_array {
1283 u32 count;
1284 u32 *values;
1285};
1286
1287struct radeon_clock_voltage_dependency_entry {
1288 u32 clk;
1289 u16 v;
1290};
1291
1292struct radeon_clock_voltage_dependency_table {
1293 u32 count;
1294 struct radeon_clock_voltage_dependency_entry *entries;
1295};
1296
Alex Deucheref976ec2013-05-06 11:31:04 -04001297union radeon_cac_leakage_entry {
1298 struct {
1299 u16 vddc;
1300 u32 leakage;
1301 };
1302 struct {
1303 u16 vddc1;
1304 u16 vddc2;
1305 u16 vddc3;
1306 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001307};
1308
1309struct radeon_cac_leakage_table {
1310 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001311 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001312};
1313
Alex Deucher929ee7a2013-03-20 12:30:25 -04001314struct radeon_phase_shedding_limits_entry {
1315 u16 voltage;
1316 u32 sclk;
1317 u32 mclk;
1318};
1319
1320struct radeon_phase_shedding_limits_table {
1321 u32 count;
1322 struct radeon_phase_shedding_limits_entry *entries;
1323};
1324
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001325struct radeon_uvd_clock_voltage_dependency_entry {
1326 u32 vclk;
1327 u32 dclk;
1328 u16 v;
1329};
1330
1331struct radeon_uvd_clock_voltage_dependency_table {
1332 u8 count;
1333 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1334};
1335
Alex Deucherd29f0132013-05-09 16:37:28 -04001336struct radeon_vce_clock_voltage_dependency_entry {
1337 u32 ecclk;
1338 u32 evclk;
1339 u16 v;
1340};
1341
1342struct radeon_vce_clock_voltage_dependency_table {
1343 u8 count;
1344 struct radeon_vce_clock_voltage_dependency_entry *entries;
1345};
1346
Alex Deuchera5cb3182013-03-20 13:00:18 -04001347struct radeon_ppm_table {
1348 u8 ppm_design;
1349 u16 cpu_core_number;
1350 u32 platform_tdp;
1351 u32 small_ac_platform_tdp;
1352 u32 platform_tdc;
1353 u32 small_ac_platform_tdc;
1354 u32 apu_tdp;
1355 u32 dgpu_tdp;
1356 u32 dgpu_ulv_power;
1357 u32 tj_max;
1358};
1359
Alex Deucher58cb7632013-05-06 12:15:33 -04001360struct radeon_cac_tdp_table {
1361 u16 tdp;
1362 u16 configurable_tdp;
1363 u16 tdc;
1364 u16 battery_power_limit;
1365 u16 small_power_limit;
1366 u16 low_cac_leakage;
1367 u16 high_cac_leakage;
1368 u16 maximum_power_delivery_limit;
1369};
1370
Alex Deucher61b7d602012-11-14 19:57:42 -05001371struct radeon_dpm_dynamic_state {
1372 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1373 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1374 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001375 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001376 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001377 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001378 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001379 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1380 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001381 struct radeon_clock_array valid_sclk_values;
1382 struct radeon_clock_array valid_mclk_values;
1383 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1384 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1385 u32 mclk_sclk_ratio;
1386 u32 sclk_mclk_delta;
1387 u16 vddc_vddci_delta;
1388 u16 min_vddc_for_pcie_gen2;
1389 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001390 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001391 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001392 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001393};
1394
1395struct radeon_dpm_fan {
1396 u16 t_min;
1397 u16 t_med;
1398 u16 t_high;
1399 u16 pwm_min;
1400 u16 pwm_med;
1401 u16 pwm_high;
1402 u8 t_hyst;
1403 u32 cycle_delay;
1404 u16 t_max;
1405 bool ucode_fan_control;
1406};
1407
Alex Deucher32ce4652013-03-18 17:03:01 -04001408enum radeon_pcie_gen {
1409 RADEON_PCIE_GEN1 = 0,
1410 RADEON_PCIE_GEN2 = 1,
1411 RADEON_PCIE_GEN3 = 2,
1412 RADEON_PCIE_GEN_INVALID = 0xffff
1413};
1414
Alex Deucher70d01a52013-07-02 18:38:02 -04001415enum radeon_dpm_forced_level {
1416 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1417 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1418 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1419};
1420
Alex Deucherda321c82013-04-12 13:55:22 -04001421struct radeon_dpm {
1422 struct radeon_ps *ps;
1423 /* number of valid power states */
1424 int num_ps;
1425 /* current power state that is active */
1426 struct radeon_ps *current_ps;
1427 /* requested power state */
1428 struct radeon_ps *requested_ps;
1429 /* boot up power state */
1430 struct radeon_ps *boot_ps;
1431 /* default uvd power state */
1432 struct radeon_ps *uvd_ps;
1433 enum radeon_pm_state_type state;
1434 enum radeon_pm_state_type user_state;
1435 u32 platform_caps;
1436 u32 voltage_response_time;
1437 u32 backbias_response_time;
1438 void *priv;
1439 u32 new_active_crtcs;
1440 int new_active_crtc_count;
1441 u32 current_active_crtcs;
1442 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001443 struct radeon_dpm_dynamic_state dyn_state;
1444 struct radeon_dpm_fan fan;
1445 u32 tdp_limit;
1446 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001447 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001448 u32 sq_ramping_threshold;
1449 u32 cac_leakage;
1450 u16 tdp_od_limit;
1451 u32 tdp_adjustment;
1452 u16 load_line_slope;
1453 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001454 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001455 /* special states active */
1456 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001457 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001458 /* thermal handling */
1459 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001460 /* forced levels */
1461 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001462 /* track UVD streams */
1463 unsigned sd;
1464 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001465};
1466
Alex Deucherce3537d2013-07-24 12:12:49 -04001467void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001468
Jerome Glissec93bb852009-07-13 21:04:08 +02001469struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001470 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001471 /* write locked while reprogramming mclk */
1472 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001473 u32 active_crtcs;
1474 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001475 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001476 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001477 fixed20_12 max_bandwidth;
1478 fixed20_12 igp_sideport_mclk;
1479 fixed20_12 igp_system_mclk;
1480 fixed20_12 igp_ht_link_clk;
1481 fixed20_12 igp_ht_link_width;
1482 fixed20_12 k8_bandwidth;
1483 fixed20_12 sideport_bandwidth;
1484 fixed20_12 ht_bandwidth;
1485 fixed20_12 core_bandwidth;
1486 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001487 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001488 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001489 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001490 /* number of valid power states */
1491 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001492 int current_power_state_index;
1493 int current_clock_mode_index;
1494 int requested_power_state_index;
1495 int requested_clock_mode_index;
1496 int default_power_state_index;
1497 u32 current_sclk;
1498 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001499 u16 current_vddc;
1500 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001501 u32 default_sclk;
1502 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001503 u16 default_vddc;
1504 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001505 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001506 /* selected pm method */
1507 enum radeon_pm_method pm_method;
1508 /* dynpm power management */
1509 struct delayed_work dynpm_idle_work;
1510 enum radeon_dynpm_state dynpm_state;
1511 enum radeon_dynpm_action dynpm_planned_action;
1512 unsigned long dynpm_action_timeout;
1513 bool dynpm_can_upclock;
1514 bool dynpm_can_downclock;
1515 /* profile-based power management */
1516 enum radeon_pm_profile_type profile;
1517 int profile_index;
1518 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001519 /* internal thermal controller on rv6xx+ */
1520 enum radeon_int_thermal_type int_thermal_type;
1521 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001522 /* dpm */
1523 bool dpm_enabled;
1524 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001525};
1526
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001527int radeon_pm_get_type_index(struct radeon_device *rdev,
1528 enum radeon_pm_state_type ps_type,
1529 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001530/*
1531 * UVD
1532 */
1533#define RADEON_MAX_UVD_HANDLES 10
1534#define RADEON_UVD_STACK_SIZE (1024*1024)
1535#define RADEON_UVD_HEAP_SIZE (1024*1024)
1536
1537struct radeon_uvd {
1538 struct radeon_bo *vcpu_bo;
1539 void *cpu_addr;
1540 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001541 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001542 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1543 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001544 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001545 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001546};
1547
1548int radeon_uvd_init(struct radeon_device *rdev);
1549void radeon_uvd_fini(struct radeon_device *rdev);
1550int radeon_uvd_suspend(struct radeon_device *rdev);
1551int radeon_uvd_resume(struct radeon_device *rdev);
1552int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1553 uint32_t handle, struct radeon_fence **fence);
1554int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1555 uint32_t handle, struct radeon_fence **fence);
1556void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1557void radeon_uvd_free_handles(struct radeon_device *rdev,
1558 struct drm_file *filp);
1559int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001560void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001561int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1562 unsigned vclk, unsigned dclk,
1563 unsigned vco_min, unsigned vco_max,
1564 unsigned fb_factor, unsigned fb_mask,
1565 unsigned pd_min, unsigned pd_max,
1566 unsigned pd_even,
1567 unsigned *optimal_fb_div,
1568 unsigned *optimal_vclk_div,
1569 unsigned *optimal_dclk_div);
1570int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1571 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001572
Alex Deucherb5306022013-07-31 16:51:33 -04001573struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001574 int channels;
1575 int rate;
1576 int bits_per_sample;
1577 u8 status_bits;
1578 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001579 u32 offset;
1580 bool connected;
1581 u32 id;
1582};
1583
1584struct r600_audio {
1585 bool enabled;
1586 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1587 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001588};
1589
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001590/*
1591 * Benchmarking
1592 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001593void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001594
1595
1596/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001597 * Testing
1598 */
1599void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001600void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001601 struct radeon_ring *cpA,
1602 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001603void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001604
1605
1606/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001607 * Debugfs
1608 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001609struct radeon_debugfs {
1610 struct drm_info_list *files;
1611 unsigned num_files;
1612};
1613
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001614int radeon_debugfs_add_files(struct radeon_device *rdev,
1615 struct drm_info_list *files,
1616 unsigned nfiles);
1617int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618
Christian König76a0df82013-08-13 11:56:50 +02001619/*
1620 * ASIC ring specific functions.
1621 */
1622struct radeon_asic_ring {
1623 /* ring read/write ptr handling */
1624 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1625 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1626 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1627
1628 /* validating and patching of IBs */
1629 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1630 int (*cs_parse)(struct radeon_cs_parser *p);
1631
1632 /* command emmit functions */
1633 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1634 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1635 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1636 struct radeon_semaphore *semaphore, bool emit_wait);
1637 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1638
1639 /* testing functions */
1640 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1641 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1642 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1643
1644 /* deprecated */
1645 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1646};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647
1648/*
1649 * ASIC specific functions.
1650 */
1651struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001652 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001653 void (*fini)(struct radeon_device *rdev);
1654 int (*resume)(struct radeon_device *rdev);
1655 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001656 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001657 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001658 /* ioctl hw specific callback. Some hw might want to perform special
1659 * operation on specific ioctl. For instance on wait idle some hw
1660 * might want to perform and HDP flush through MMIO as it seems that
1661 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1662 * through ring.
1663 */
1664 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1665 /* check if 3D engine is idle */
1666 bool (*gui_idle)(struct radeon_device *rdev);
1667 /* wait for mc_idle */
1668 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001669 /* get the reference clock */
1670 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001671 /* get the gpu clock counter */
1672 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001673 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001674 struct {
1675 void (*tlb_flush)(struct radeon_device *rdev);
1676 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1677 } gart;
Christian König05b07142012-08-06 20:21:10 +02001678 struct {
1679 int (*init)(struct radeon_device *rdev);
1680 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001681
1682 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001683 void (*set_page)(struct radeon_device *rdev,
1684 struct radeon_ib *ib,
1685 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001686 uint64_t addr, unsigned count,
1687 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001688 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001689 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001690 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001691 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001692 struct {
1693 int (*set)(struct radeon_device *rdev);
1694 int (*process)(struct radeon_device *rdev);
1695 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001696 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001697 struct {
1698 /* display watermarks */
1699 void (*bandwidth_update)(struct radeon_device *rdev);
1700 /* get frame count */
1701 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1702 /* wait for vblank */
1703 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001704 /* set backlight level */
1705 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001706 /* get backlight level */
1707 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001708 /* audio callbacks */
1709 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1710 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001711 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001712 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001713 struct {
1714 int (*blit)(struct radeon_device *rdev,
1715 uint64_t src_offset,
1716 uint64_t dst_offset,
1717 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001718 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001719 u32 blit_ring_index;
1720 int (*dma)(struct radeon_device *rdev,
1721 uint64_t src_offset,
1722 uint64_t dst_offset,
1723 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001724 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001725 u32 dma_ring_index;
1726 /* method used for bo copy */
1727 int (*copy)(struct radeon_device *rdev,
1728 uint64_t src_offset,
1729 uint64_t dst_offset,
1730 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001731 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001732 /* ring used for bo copies */
1733 u32 copy_ring_index;
1734 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001735 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001736 struct {
1737 int (*set_reg)(struct radeon_device *rdev, int reg,
1738 uint32_t tiling_flags, uint32_t pitch,
1739 uint32_t offset, uint32_t obj_size);
1740 void (*clear_reg)(struct radeon_device *rdev, int reg);
1741 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001742 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001743 struct {
1744 void (*init)(struct radeon_device *rdev);
1745 void (*fini)(struct radeon_device *rdev);
1746 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1747 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1748 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001749 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001750 struct {
1751 void (*misc)(struct radeon_device *rdev);
1752 void (*prepare)(struct radeon_device *rdev);
1753 void (*finish)(struct radeon_device *rdev);
1754 void (*init_profile)(struct radeon_device *rdev);
1755 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001756 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1757 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1758 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1759 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1760 int (*get_pcie_lanes)(struct radeon_device *rdev);
1761 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1762 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001763 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001764 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001765 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001766 /* dynamic power management */
1767 struct {
1768 int (*init)(struct radeon_device *rdev);
1769 void (*setup_asic)(struct radeon_device *rdev);
1770 int (*enable)(struct radeon_device *rdev);
1771 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001772 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001773 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001774 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001775 void (*display_configuration_changed)(struct radeon_device *rdev);
1776 void (*fini)(struct radeon_device *rdev);
1777 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1778 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1779 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001780 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001781 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001782 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001783 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucherda321c82013-04-12 13:55:22 -04001784 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001785 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001786 struct {
1787 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1788 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1789 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1790 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001791};
1792
Jerome Glisse21f9a432009-09-11 15:55:33 +02001793/*
1794 * Asic structures
1795 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001796struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001797 const unsigned *reg_safe_bm;
1798 unsigned reg_safe_bm_size;
1799 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001800};
1801
Jerome Glisse21f9a432009-09-11 15:55:33 +02001802struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001803 const unsigned *reg_safe_bm;
1804 unsigned reg_safe_bm_size;
1805 u32 resync_scratch;
1806 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001807};
1808
1809struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001810 unsigned max_pipes;
1811 unsigned max_tile_pipes;
1812 unsigned max_simds;
1813 unsigned max_backends;
1814 unsigned max_gprs;
1815 unsigned max_threads;
1816 unsigned max_stack_entries;
1817 unsigned max_hw_contexts;
1818 unsigned max_gs_threads;
1819 unsigned sx_max_export_size;
1820 unsigned sx_max_export_pos_size;
1821 unsigned sx_max_export_smx_size;
1822 unsigned sq_num_cf_insts;
1823 unsigned tiling_nbanks;
1824 unsigned tiling_npipes;
1825 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001826 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001827 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001828};
1829
1830struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001831 unsigned max_pipes;
1832 unsigned max_tile_pipes;
1833 unsigned max_simds;
1834 unsigned max_backends;
1835 unsigned max_gprs;
1836 unsigned max_threads;
1837 unsigned max_stack_entries;
1838 unsigned max_hw_contexts;
1839 unsigned max_gs_threads;
1840 unsigned sx_max_export_size;
1841 unsigned sx_max_export_pos_size;
1842 unsigned sx_max_export_smx_size;
1843 unsigned sq_num_cf_insts;
1844 unsigned sx_num_of_sets;
1845 unsigned sc_prim_fifo_size;
1846 unsigned sc_hiz_tile_fifo_size;
1847 unsigned sc_earlyz_tile_fifo_fize;
1848 unsigned tiling_nbanks;
1849 unsigned tiling_npipes;
1850 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001851 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001852 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001853};
1854
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001855struct evergreen_asic {
1856 unsigned num_ses;
1857 unsigned max_pipes;
1858 unsigned max_tile_pipes;
1859 unsigned max_simds;
1860 unsigned max_backends;
1861 unsigned max_gprs;
1862 unsigned max_threads;
1863 unsigned max_stack_entries;
1864 unsigned max_hw_contexts;
1865 unsigned max_gs_threads;
1866 unsigned sx_max_export_size;
1867 unsigned sx_max_export_pos_size;
1868 unsigned sx_max_export_smx_size;
1869 unsigned sq_num_cf_insts;
1870 unsigned sx_num_of_sets;
1871 unsigned sc_prim_fifo_size;
1872 unsigned sc_hiz_tile_fifo_size;
1873 unsigned sc_earlyz_tile_fifo_size;
1874 unsigned tiling_nbanks;
1875 unsigned tiling_npipes;
1876 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001877 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001878 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001879};
1880
Alex Deucherfecf1d02011-03-02 20:07:29 -05001881struct cayman_asic {
1882 unsigned max_shader_engines;
1883 unsigned max_pipes_per_simd;
1884 unsigned max_tile_pipes;
1885 unsigned max_simds_per_se;
1886 unsigned max_backends_per_se;
1887 unsigned max_texture_channel_caches;
1888 unsigned max_gprs;
1889 unsigned max_threads;
1890 unsigned max_gs_threads;
1891 unsigned max_stack_entries;
1892 unsigned sx_num_of_sets;
1893 unsigned sx_max_export_size;
1894 unsigned sx_max_export_pos_size;
1895 unsigned sx_max_export_smx_size;
1896 unsigned max_hw_contexts;
1897 unsigned sq_num_cf_insts;
1898 unsigned sc_prim_fifo_size;
1899 unsigned sc_hiz_tile_fifo_size;
1900 unsigned sc_earlyz_tile_fifo_size;
1901
1902 unsigned num_shader_engines;
1903 unsigned num_shader_pipes_per_simd;
1904 unsigned num_tile_pipes;
1905 unsigned num_simds_per_se;
1906 unsigned num_backends_per_se;
1907 unsigned backend_disable_mask_per_asic;
1908 unsigned backend_map;
1909 unsigned num_texture_channel_caches;
1910 unsigned mem_max_burst_length_bytes;
1911 unsigned mem_row_size_in_kb;
1912 unsigned shader_engine_tile_size;
1913 unsigned num_gpus;
1914 unsigned multi_gpu_tile_size;
1915
1916 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001917};
1918
Alex Deucher0a96d722012-03-20 17:18:11 -04001919struct si_asic {
1920 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001921 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001922 unsigned max_cu_per_sh;
1923 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001924 unsigned max_backends_per_se;
1925 unsigned max_texture_channel_caches;
1926 unsigned max_gprs;
1927 unsigned max_gs_threads;
1928 unsigned max_hw_contexts;
1929 unsigned sc_prim_fifo_size_frontend;
1930 unsigned sc_prim_fifo_size_backend;
1931 unsigned sc_hiz_tile_fifo_size;
1932 unsigned sc_earlyz_tile_fifo_size;
1933
Alex Deucher0a96d722012-03-20 17:18:11 -04001934 unsigned num_tile_pipes;
1935 unsigned num_backends_per_se;
1936 unsigned backend_disable_mask_per_asic;
1937 unsigned backend_map;
1938 unsigned num_texture_channel_caches;
1939 unsigned mem_max_burst_length_bytes;
1940 unsigned mem_row_size_in_kb;
1941 unsigned shader_engine_tile_size;
1942 unsigned num_gpus;
1943 unsigned multi_gpu_tile_size;
1944
1945 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001946 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001947};
1948
Alex Deucher8cc1a532013-04-09 12:41:24 -04001949struct cik_asic {
1950 unsigned max_shader_engines;
1951 unsigned max_tile_pipes;
1952 unsigned max_cu_per_sh;
1953 unsigned max_sh_per_se;
1954 unsigned max_backends_per_se;
1955 unsigned max_texture_channel_caches;
1956 unsigned max_gprs;
1957 unsigned max_gs_threads;
1958 unsigned max_hw_contexts;
1959 unsigned sc_prim_fifo_size_frontend;
1960 unsigned sc_prim_fifo_size_backend;
1961 unsigned sc_hiz_tile_fifo_size;
1962 unsigned sc_earlyz_tile_fifo_size;
1963
1964 unsigned num_tile_pipes;
1965 unsigned num_backends_per_se;
1966 unsigned backend_disable_mask_per_asic;
1967 unsigned backend_map;
1968 unsigned num_texture_channel_caches;
1969 unsigned mem_max_burst_length_bytes;
1970 unsigned mem_row_size_in_kb;
1971 unsigned shader_engine_tile_size;
1972 unsigned num_gpus;
1973 unsigned multi_gpu_tile_size;
1974
1975 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001976 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001977};
1978
Jerome Glisse068a1172009-06-17 13:28:30 +02001979union radeon_asic_config {
1980 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001981 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001982 struct r600_asic r600;
1983 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001984 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001985 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001986 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001987 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001988};
1989
Daniel Vetter0a10c852010-03-11 21:19:14 +00001990/*
1991 * asic initizalization from radeon_asic.c
1992 */
1993void radeon_agp_disable(struct radeon_device *rdev);
1994int radeon_asic_init(struct radeon_device *rdev);
1995
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001996
1997/*
1998 * IOCTL.
1999 */
2000int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *filp);
2002int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *filp);
2004int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *file_priv);
2006int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
2008int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
2010int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2011 struct drm_file *file_priv);
2012int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *filp);
2014int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *filp);
2016int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *filp);
2018int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002020int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002022int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002023int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *filp);
2025int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002027
Alex Deucher16cdf042011-10-28 10:30:02 -04002028/* VRAM scratch page for HDP bug, default vram page */
2029struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002030 struct radeon_bo *robj;
2031 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002032 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002033};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002034
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002035/*
2036 * ACPI
2037 */
2038struct radeon_atif_notification_cfg {
2039 bool enabled;
2040 int command_code;
2041};
2042
2043struct radeon_atif_notifications {
2044 bool display_switch;
2045 bool expansion_mode_change;
2046 bool thermal_state;
2047 bool forced_power_state;
2048 bool system_power_state;
2049 bool display_conf_change;
2050 bool px_gfx_switch;
2051 bool brightness_change;
2052 bool dgpu_display_event;
2053};
2054
2055struct radeon_atif_functions {
2056 bool system_params;
2057 bool sbios_requests;
2058 bool select_active_disp;
2059 bool lid_state;
2060 bool get_tv_standard;
2061 bool set_tv_standard;
2062 bool get_panel_expansion_mode;
2063 bool set_panel_expansion_mode;
2064 bool temperature_change;
2065 bool graphics_device_types;
2066};
2067
2068struct radeon_atif {
2069 struct radeon_atif_notifications notifications;
2070 struct radeon_atif_functions functions;
2071 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002072 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002073};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002074
Alex Deuchere3a15922012-08-16 11:13:43 -04002075struct radeon_atcs_functions {
2076 bool get_ext_state;
2077 bool pcie_perf_req;
2078 bool pcie_dev_rdy;
2079 bool pcie_bus_width;
2080};
2081
2082struct radeon_atcs {
2083 struct radeon_atcs_functions functions;
2084};
2085
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002086/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002087 * Core structure, functions and helpers.
2088 */
2089typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2090typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2091
2092struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002093 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002094 struct drm_device *ddev;
2095 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002096 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002097 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002098 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002099 enum radeon_family family;
2100 unsigned long flags;
2101 int usec_timeout;
2102 enum radeon_pll_errata pll_errata;
2103 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002104 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002105 int disp_priority;
2106 /* BIOS */
2107 uint8_t *bios;
2108 bool is_atom_bios;
2109 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002110 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002111 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002112 resource_size_t rmmio_base;
2113 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002114 /* protects concurrent MM_INDEX/DATA based register access */
2115 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002116 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002117 radeon_rreg_t mc_rreg;
2118 radeon_wreg_t mc_wreg;
2119 radeon_rreg_t pll_rreg;
2120 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002121 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002122 radeon_rreg_t pciep_rreg;
2123 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002124 /* io port */
2125 void __iomem *rio_mem;
2126 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002127 struct radeon_clock clock;
2128 struct radeon_mc mc;
2129 struct radeon_gart gart;
2130 struct radeon_mode_info mode_info;
2131 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002132 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002133 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002134 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002135 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002136 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002137 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002138 bool ib_pool_ready;
2139 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002140 struct radeon_irq irq;
2141 struct radeon_asic *asic;
2142 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002143 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002144 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002145 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002146 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002147 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002148 bool shutdown;
2149 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002150 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002151 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002152 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002153 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002154 const struct firmware *me_fw; /* all family ME firmware */
2155 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002156 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002157 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002158 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002159 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002160 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002161 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002162 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002163 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002164 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002165 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002166 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002167 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002168 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002169 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002170 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002171 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002172 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002173 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002174 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002175 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002176 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002177 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002178 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002179 /* i2c buses */
2180 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002181 /* debugfs */
2182 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2183 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002184 /* virtual memory */
2185 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002186 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002187 /* ACPI interface */
2188 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002189 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002190 /* srbm instance registers */
2191 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002192 /* clock, powergating flags */
2193 u32 cg_flags;
2194 u32 pg_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002195};
2196
2197int radeon_device_init(struct radeon_device *rdev,
2198 struct drm_device *ddev,
2199 struct pci_dev *pdev,
2200 uint32_t flags);
2201void radeon_device_fini(struct radeon_device *rdev);
2202int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2203
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002204uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2205 bool always_indirect);
2206void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2207 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002208u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2209void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002210
Alex Deucher75efdee2013-03-04 12:47:46 -05002211u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2212void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2213
Jerome Glisse4c788672009-11-20 14:29:23 +01002214/*
2215 * Cast helper
2216 */
2217#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002218
2219/*
2220 * Registers read & write functions.
2221 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002222#define RREG8(reg) readb((rdev->rmmio) + (reg))
2223#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2224#define RREG16(reg) readw((rdev->rmmio) + (reg))
2225#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002226#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2227#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2228#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2229#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2230#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002231#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2232#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2233#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2234#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2235#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2236#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002237#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2238#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002239#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2240#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002241#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2242#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002243#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2244#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002245#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2246#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002247#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2248#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2249#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2250#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002251#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2252#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002253#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2254#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002255#define WREG32_P(reg, val, mask) \
2256 do { \
2257 uint32_t tmp_ = RREG32(reg); \
2258 tmp_ &= (mask); \
2259 tmp_ |= ((val) & ~(mask)); \
2260 WREG32(reg, tmp_); \
2261 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002262#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002263#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002264#define WREG32_PLL_P(reg, val, mask) \
2265 do { \
2266 uint32_t tmp_ = RREG32_PLL(reg); \
2267 tmp_ &= (mask); \
2268 tmp_ |= ((val) & ~(mask)); \
2269 WREG32_PLL(reg, tmp_); \
2270 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002271#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002272#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2273#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002274
Alex Deucher75efdee2013-03-04 12:47:46 -05002275#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2276#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2277
Dave Airliede1b2892009-08-12 18:43:14 +10002278/*
2279 * Indirect registers accessor
2280 */
2281static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2282{
2283 uint32_t r;
2284
2285 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2286 r = RREG32(RADEON_PCIE_DATA);
2287 return r;
2288}
2289
2290static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2291{
2292 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2293 WREG32(RADEON_PCIE_DATA, (v));
2294}
2295
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002296static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2297{
2298 u32 r;
2299
2300 WREG32(TN_SMC_IND_INDEX_0, (reg));
2301 r = RREG32(TN_SMC_IND_DATA_0);
2302 return r;
2303}
2304
2305static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2306{
2307 WREG32(TN_SMC_IND_INDEX_0, (reg));
2308 WREG32(TN_SMC_IND_DATA_0, (v));
2309}
2310
Alex Deucherff82bbc2013-04-12 11:27:20 -04002311static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2312{
2313 u32 r;
2314
2315 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2316 r = RREG32(R600_RCU_DATA);
2317 return r;
2318}
2319
2320static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2321{
2322 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2323 WREG32(R600_RCU_DATA, (v));
2324}
2325
Alex Deucher46f95642013-04-12 11:49:51 -04002326static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2327{
2328 u32 r;
2329
2330 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2331 r = RREG32(EVERGREEN_CG_IND_DATA);
2332 return r;
2333}
2334
2335static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2336{
2337 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2338 WREG32(EVERGREEN_CG_IND_DATA, (v));
2339}
2340
Alex Deucher792edd62013-02-14 18:18:12 -05002341static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2342{
2343 u32 r;
2344
2345 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2346 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2347 return r;
2348}
2349
2350static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2351{
2352 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2353 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2354}
2355
2356static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2357{
2358 u32 r;
2359
2360 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2361 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2362 return r;
2363}
2364
2365static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2366{
2367 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2368 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2369}
2370
Alex Deucher93656cd2013-02-25 15:18:39 -05002371static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2372{
2373 u32 r;
2374
2375 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2376 r = RREG32(R600_UVD_CTX_DATA);
2377 return r;
2378}
2379
2380static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2381{
2382 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2383 WREG32(R600_UVD_CTX_DATA, (v));
2384}
2385
Alex Deucher1d582342013-04-19 13:03:37 -04002386
2387static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2388{
2389 u32 r;
2390
2391 WREG32(CIK_DIDT_IND_INDEX, (reg));
2392 r = RREG32(CIK_DIDT_IND_DATA);
2393 return r;
2394}
2395
2396static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2397{
2398 WREG32(CIK_DIDT_IND_INDEX, (reg));
2399 WREG32(CIK_DIDT_IND_DATA, (v));
2400}
2401
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002402void r100_pll_errata_after_index(struct radeon_device *rdev);
2403
2404
2405/*
2406 * ASICs helpers.
2407 */
Dave Airlieb995e432009-07-14 02:02:32 +10002408#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2409 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002410#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2411 (rdev->family == CHIP_RV200) || \
2412 (rdev->family == CHIP_RS100) || \
2413 (rdev->family == CHIP_RS200) || \
2414 (rdev->family == CHIP_RV250) || \
2415 (rdev->family == CHIP_RV280) || \
2416 (rdev->family == CHIP_RS300))
2417#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2418 (rdev->family == CHIP_RV350) || \
2419 (rdev->family == CHIP_R350) || \
2420 (rdev->family == CHIP_RV380) || \
2421 (rdev->family == CHIP_R420) || \
2422 (rdev->family == CHIP_R423) || \
2423 (rdev->family == CHIP_RV410) || \
2424 (rdev->family == CHIP_RS400) || \
2425 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002426#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2427 (rdev->ddev->pdev->device == 0x9443) || \
2428 (rdev->ddev->pdev->device == 0x944B) || \
2429 (rdev->ddev->pdev->device == 0x9506) || \
2430 (rdev->ddev->pdev->device == 0x9509) || \
2431 (rdev->ddev->pdev->device == 0x950F) || \
2432 (rdev->ddev->pdev->device == 0x689C) || \
2433 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002434#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002435#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2436 (rdev->family == CHIP_RS690) || \
2437 (rdev->family == CHIP_RS740) || \
2438 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002439#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2440#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002441#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002442#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2443 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002444#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002445#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2446#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2447 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002448#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002449#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002450#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002451
Alex Deucherdc50ba72013-06-26 00:33:35 -04002452#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2453 (rdev->ddev->pdev->device == 0x6850) || \
2454 (rdev->ddev->pdev->device == 0x6858) || \
2455 (rdev->ddev->pdev->device == 0x6859) || \
2456 (rdev->ddev->pdev->device == 0x6840) || \
2457 (rdev->ddev->pdev->device == 0x6841) || \
2458 (rdev->ddev->pdev->device == 0x6842) || \
2459 (rdev->ddev->pdev->device == 0x6843))
2460
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002461/*
2462 * BIOS helpers.
2463 */
2464#define RBIOS8(i) (rdev->bios[i])
2465#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2466#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2467
2468int radeon_combios_init(struct radeon_device *rdev);
2469void radeon_combios_fini(struct radeon_device *rdev);
2470int radeon_atombios_init(struct radeon_device *rdev);
2471void radeon_atombios_fini(struct radeon_device *rdev);
2472
2473
2474/*
2475 * RING helpers.
2476 */
Andi Kleence580fa2011-10-13 16:08:47 -07002477#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002478static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002479{
Christian Könige32eb502011-10-23 12:56:27 +02002480 ring->ring[ring->wptr++] = v;
2481 ring->wptr &= ring->ptr_mask;
2482 ring->count_dw--;
2483 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002484}
Andi Kleence580fa2011-10-13 16:08:47 -07002485#else
2486/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002487void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002488#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002489
2490/*
2491 * ASICs macro.
2492 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002493#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002494#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2495#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2496#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002497#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002498#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002499#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002500#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2501#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002502#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2503#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002504#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002505#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2506#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2507#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2508#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2509#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2510#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2511#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2512#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2513#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2514#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002515#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2516#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002517#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002518#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002519#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002520#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2521#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002522#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2523#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002524#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2525#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2526#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2527#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2528#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2529#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002530#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2531#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2532#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2533#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2534#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2535#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2536#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002537#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002538#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002539#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2540#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002541#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002542#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2543#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2544#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2545#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002546#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002547#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2548#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2549#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2550#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2551#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002552#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2553#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2554#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2555#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2556#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002557#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002558#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002559#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2560#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2561#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2562#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002563#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002564#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002565#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002566#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2567#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2568#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2569#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2570#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002571#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002572#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002573#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002574#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002575
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002576/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002577/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002578extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002579extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002580extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002581extern int radeon_modeset_init(struct radeon_device *rdev);
2582extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002583extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002584extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002585extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002586extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002587extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002588extern void radeon_wb_fini(struct radeon_device *rdev);
2589extern int radeon_wb_init(struct radeon_device *rdev);
2590extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002591extern void radeon_surface_init(struct radeon_device *rdev);
2592extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002593extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002594extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002595extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002596extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002597extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2598extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002599extern int radeon_resume_kms(struct drm_device *dev);
2600extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002601extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002602extern void radeon_program_register_sequence(struct radeon_device *rdev,
2603 const u32 *registers,
2604 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002605
Daniel Vetter3574dda2011-02-18 17:59:19 +01002606/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002607 * vm
2608 */
2609int radeon_vm_manager_init(struct radeon_device *rdev);
2610void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002611void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002612void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002613int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002614void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002615struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2616 struct radeon_vm *vm, int ring);
2617void radeon_vm_fence(struct radeon_device *rdev,
2618 struct radeon_vm *vm,
2619 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002620uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002621int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2622 struct radeon_vm *vm,
2623 struct radeon_bo *bo,
2624 struct ttm_mem_reg *mem);
2625void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2626 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002627struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2628 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002629struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2630 struct radeon_vm *vm,
2631 struct radeon_bo *bo);
2632int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2633 struct radeon_bo_va *bo_va,
2634 uint64_t offset,
2635 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002636int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002637 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002638
Alex Deucherf122c612012-03-30 08:59:57 -04002639/* audio */
2640void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002641struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2642struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002643
2644/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002645 * R600 vram scratch functions
2646 */
2647int r600_vram_scratch_init(struct radeon_device *rdev);
2648void r600_vram_scratch_fini(struct radeon_device *rdev);
2649
2650/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002651 * r600 cs checking helper
2652 */
2653unsigned r600_mip_minify(unsigned size, unsigned level);
2654bool r600_fmt_is_valid_color(u32 format);
2655bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2656int r600_fmt_get_blocksize(u32 format);
2657int r600_fmt_get_nblocksx(u32 format, u32 w);
2658int r600_fmt_get_nblocksy(u32 format, u32 h);
2659
2660/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002661 * r600 functions used by radeon_encoder.c
2662 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002663struct radeon_hdmi_acr {
2664 u32 clock;
2665
2666 int n_32khz;
2667 int cts_32khz;
2668
2669 int n_44_1khz;
2670 int cts_44_1khz;
2671
2672 int n_48khz;
2673 int cts_48khz;
2674
2675};
2676
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002677extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2678
Alex Deucher416a2bd2012-05-31 19:00:25 -04002679extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2680 u32 tiling_pipe_num,
2681 u32 max_rb_num,
2682 u32 total_max_rb_num,
2683 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002684
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002685/*
2686 * evergreen functions used by radeon_encoder.c
2687 */
2688
Alex Deucher0af62b02011-01-06 21:19:31 -05002689extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002690extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002691
Alex Deucherc4917072012-07-31 17:14:35 -04002692/* radeon_acpi.c */
2693#if defined(CONFIG_ACPI)
2694extern int radeon_acpi_init(struct radeon_device *rdev);
2695extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002696extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2697extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002698 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002699extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002700#else
2701static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2702static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2703#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002704
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002705int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2706 struct radeon_cs_packet *pkt,
2707 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002708bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002709void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2710 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002711int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2712 struct radeon_cs_reloc **cs_reloc,
2713 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002714int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2715 uint32_t *vline_start_end,
2716 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002717
Jerome Glisse4c788672009-11-20 14:29:23 +01002718#include "radeon_object.h"
2719
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002720#endif