blob: 4760ecb6ae06abaa04eb410672c94e0b946096a4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001350 state = true;
1351
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001352 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001354 cur_state = false;
1355 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001361 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001362 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001369 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001374 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001375 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376}
1377
Chris Wilson931872f2012-01-16 23:01:13 +00001378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001384 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001393 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001394 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001395
Jesse Barnesb24e7172011-01-04 15:09:30 -08001396 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001397 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 }
1405}
1406
Jesse Barnes19332d72013-03-28 09:55:38 -07001407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001411 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001412
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001414 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001421 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001422 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001425 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001433 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001434 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1436 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001437 }
1438}
1439
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443 drm_crtc_vblank_put(crtc);
1444}
1445
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001447{
1448 u32 val;
1449 bool enabled;
1450
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001452
Jesse Barnes92f25842011-01-04 15:09:34 -08001453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vetterab9412b2013-05-03 11:49:46 +02001459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001461{
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 u32 val;
1463 bool enabled;
1464
Ville Syrjälä649636e2015-09-22 19:50:01 +03001465 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001467 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470}
1471
Keith Packard4e634382011-08-06 10:39:45 -07001472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
Keith Packard1519b992011-08-06 10:35:34 -07001492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001504 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
Jesse Barnes291906f2011-02-02 12:28:03 -08001542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001545{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001546 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001552 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001557 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001558{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001559 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001562 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001565 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
Keith Packardf0575e92011-07-25 22:12:43 -07001574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Ville Syrjälä649636e2015-09-22 19:50:01 +03001578 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Ville Syrjälä649636e2015-09-22 19:50:01 +03001583 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595{
Daniel Vetter426115c2013-07-11 22:13:42 +02001596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001598 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001600
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001602
Daniel Vetter87442f72013-06-06 00:52:17 +02001603 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001604 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001616
1617 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001630 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
Ville Syrjäläa5805162015-05-26 20:42:30 +03001640 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
Ville Syrjälä54433e92015-05-26 20:42:31 +03001647 mutex_unlock(&dev_priv->sb_lock);
1648
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656
1657 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001663 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001664}
1665
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001672 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674
1675 return count;
1676}
1677
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001679{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001682 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001683 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001684
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001685 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001686
1687 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689
1690 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001693
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001714 I915_WRITE(reg, dpll);
1715
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001963 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001964 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001977 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001989 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001998 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 else
2004 val |= TRANS_PROGRESSIVE;
2005
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002009}
2010
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002012 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002015
2016 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002027
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002028 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002033 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 else
2035 val |= TRANS_PROGRESSIVE;
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040}
2041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002044{
Daniel Vetter23670b322012-11-01 09:15:30 +01002045 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046 i915_reg_t reg;
2047 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
Jesse Barnes291906f2011-02-02 12:28:03 -08002053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
Daniel Vetterab9412b2013-05-03 11:49:46 +02002056 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002063
Ville Syrjäläc4656132015-10-29 21:25:56 +02002064 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002071}
2072
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002074{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002075 u32 val;
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002082 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002083
2084 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002088}
2089
2090/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002091 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002094 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002097static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098{
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002103 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 u32 val;
2106
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002110 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002111 assert_sprites_disabled(dev_priv, pipe);
2112
Paulo Zanoni681e5812012-12-06 11:12:38 -02002113 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
Imre Deak50360402015-01-16 00:55:16 -08002123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002124 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002129 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002130 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002138 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002140 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002143 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002144 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002147 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Ville Syrjälä832be822016-01-12 21:08:33 +02002220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
Ville Syrjälä832be822016-01-12 21:08:33 +02002262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264{
Ville Syrjälä832be822016-01-12 21:08:33 +02002265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002274 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275{
Ville Syrjälä832be822016-01-12 21:08:33 +02002276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Daniel Vetter75c82a52015-10-14 16:51:04 +02002282static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Ville Syrjälä832be822016-01-12 21:08:33 +02002286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002287 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002288 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 *view = i915_ggtt_view_normal;
2291
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002293 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002295 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002298 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304 info->fb_modifier = fb->modifier[0];
2305
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjäläb16bb012016-01-20 21:05:28 +02002309 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002314 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002315
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002316 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002324 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325}
2326
Ville Syrjälä603525d2016-01-12 21:08:37 +02002327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002337 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338}
2339
Ville Syrjälä603525d2016-01-12 21:08:37 +02002340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
Chris Wilson127bd2a2010-07-23 23:32:05 +01002359int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002362 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002364 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002365 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 u32 alignment;
2369 int ret;
2370
Matt Roperebcdd392014-07-09 16:22:11 -07002371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
Ville Syrjälä603525d2016-01-12 21:08:37 +02002373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374
Daniel Vetter75c82a52015-10-14 16:51:04 +02002375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002396 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002397 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419
Vivek Kasireddy98072162015-10-29 18:54:38 -07002420 i915_gem_object_pin_fence(obj);
2421 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002423 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002425
2426err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002428err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002438
Matt Roperebcdd392014-07-09 16:22:11 -07002439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
Daniel Vetter75c82a52015-10-14 16:51:04 +02002441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442
Vivek Kasireddy98072162015-10-29 18:54:38 -07002443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002451u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002458 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464
Ville Syrjäläd8433102016-01-12 21:08:35 +02002465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
2470
2471 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002472 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481}
2482
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002483static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002530static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533{
2534 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002535 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002538 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Chris Wilsonff2652e2014-03-10 08:07:02 +00002545 if (plane_config->size == 0)
2546 return false;
2547
Paulo Zanoni3badb492015-09-23 12:52:23 -03002548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
Damien Lespiau49af4492015-01-20 12:51:44 +00002561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002563 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
2572 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 return false;
2587}
2588
Matt Roperafd65eb2015-02-03 13:10:04 -08002589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002603static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606{
2607 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 struct drm_crtc *c;
2610 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002613 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619
Damien Lespiau2d140302015-02-05 17:22:18 +00002620 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002621 return;
2622
Daniel Vetterf6936e22015-03-26 12:17:05 +01002623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = &plane_config->fb->base;
2625 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002626 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627
Damien Lespiau2d140302015-02-05 17:22:18 +00002628 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002634 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
Matt Roper2ff8fde2014-07-08 07:50:07 -07002640 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 continue;
2642
Daniel Vetter88595ac2015-03-26 12:42:24 +01002643 fb = c->primary->fb;
2644 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002645 continue;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 }
2652 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653
Matt Roper200757f2015-12-03 11:37:36 -08002654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
Daniel Vetter88595ac2015-03-26 12:42:24 +01002666 return;
2667
2668valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
Matt Roper0a8d8a82015-12-03 11:37:38 -08002679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
Daniel Vetter88595ac2015-03-26 12:42:24 +01002688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002694 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697}
2698
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002702{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002703 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002704 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002708 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002709 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002711 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002712 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002713 int x = plane_state->src.x1 >> 16;
2714 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002715
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002716 dspcntr = DISPPLANE_GAMMA_ENABLE;
2717
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002718 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002719
2720 if (INTEL_INFO(dev)->gen < 4) {
2721 if (intel_crtc->pipe == PIPE_B)
2722 dspcntr |= DISPPLANE_SEL_PIPE_B;
2723
2724 /* pipesrc and dspsize control the size that is scaled from,
2725 * which should always be the user's requested size.
2726 */
2727 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002728 ((crtc_state->pipe_src_h - 1) << 16) |
2729 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002731 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2732 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002733 ((crtc_state->pipe_src_h - 1) << 16) |
2734 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002735 I915_WRITE(PRIMPOS(plane), 0);
2736 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002737 }
2738
Ville Syrjälä57779d02012-10-31 17:50:14 +02002739 switch (fb->pixel_format) {
2740 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002741 dspcntr |= DISPPLANE_8BPP;
2742 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002743 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002744 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002745 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 case DRM_FORMAT_RGB565:
2747 dspcntr |= DISPPLANE_BGRX565;
2748 break;
2749 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 dspcntr |= DISPPLANE_BGRX888;
2751 break;
2752 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002753 dspcntr |= DISPPLANE_RGBX888;
2754 break;
2755 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002756 dspcntr |= DISPPLANE_BGRX101010;
2757 break;
2758 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002759 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002760 break;
2761 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002762 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002763 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002764
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002765 if (INTEL_INFO(dev)->gen >= 4 &&
2766 obj->tiling_mode != I915_TILING_NONE)
2767 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002768
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002769 if (IS_G4X(dev))
2770 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2771
Ville Syrjäläac484962016-01-20 21:05:26 +02002772 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002773
Daniel Vetterc2c75132012-07-05 12:17:30 +02002774 if (INTEL_INFO(dev)->gen >= 4) {
2775 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002776 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002777 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002778 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002779 linear_offset -= intel_crtc->dspaddr_offset;
2780 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002781 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002782 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002783
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002784 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302785 dspcntr |= DISPPLANE_ROTATE_180;
2786
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002787 x += (crtc_state->pipe_src_w - 1);
2788 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302789
2790 /* Finding the last pixel of the last line of the display
2791 data and adding to linear_offset*/
2792 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002793 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002794 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302795 }
2796
Paulo Zanoni2db33662015-09-14 15:20:03 -03002797 intel_crtc->adjusted_x = x;
2798 intel_crtc->adjusted_y = y;
2799
Sonika Jindal48404c12014-08-22 14:06:04 +05302800 I915_WRITE(reg, dspcntr);
2801
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002802 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002803 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002804 I915_WRITE(DSPSURF(plane),
2805 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002807 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002809 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002811}
2812
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002813static void i9xx_disable_primary_plane(struct drm_plane *primary,
2814 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815{
2816 struct drm_device *dev = crtc->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002819 int plane = intel_crtc->plane;
2820
2821 I915_WRITE(DSPCNTR(plane), 0);
2822 if (INTEL_INFO(dev_priv)->gen >= 4)
2823 I915_WRITE(DSPSURF(plane), 0);
2824 else
2825 I915_WRITE(DSPADDR(plane), 0);
2826 POSTING_READ(DSPCNTR(plane));
2827}
2828
2829static void ironlake_update_primary_plane(struct drm_plane *primary,
2830 const struct intel_crtc_state *crtc_state,
2831 const struct intel_plane_state *plane_state)
2832{
2833 struct drm_device *dev = primary->dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2836 struct drm_framebuffer *fb = plane_state->base.fb;
2837 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002839 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002841 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002842 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002843 int x = plane_state->src.x1 >> 16;
2844 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002845
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002846 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002847 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002848
2849 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2850 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2851
Ville Syrjälä57779d02012-10-31 17:50:14 +02002852 switch (fb->pixel_format) {
2853 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854 dspcntr |= DISPPLANE_8BPP;
2855 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002856 case DRM_FORMAT_RGB565:
2857 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002860 dspcntr |= DISPPLANE_BGRX888;
2861 break;
2862 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 dspcntr |= DISPPLANE_RGBX888;
2864 break;
2865 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 dspcntr |= DISPPLANE_BGRX101010;
2867 break;
2868 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002869 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870 break;
2871 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002872 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873 }
2874
2875 if (obj->tiling_mode != I915_TILING_NONE)
2876 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002878 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002879 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880
Ville Syrjäläac484962016-01-20 21:05:26 +02002881 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002882 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002883 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002884 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002885 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002886 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002887 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302888 dspcntr |= DISPPLANE_ROTATE_180;
2889
2890 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002891 x += (crtc_state->pipe_src_w - 1);
2892 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302893
2894 /* Finding the last pixel of the last line of the display
2895 data and adding to linear_offset*/
2896 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002897 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002898 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302899 }
2900 }
2901
Paulo Zanoni2db33662015-09-14 15:20:03 -03002902 intel_crtc->adjusted_x = x;
2903 intel_crtc->adjusted_y = y;
2904
Sonika Jindal48404c12014-08-22 14:06:04 +05302905 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002906
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002907 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002908 I915_WRITE(DSPSURF(plane),
2909 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002910 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002911 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2912 } else {
2913 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2914 I915_WRITE(DSPLINOFF(plane), linear_offset);
2915 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002916 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002917}
2918
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002919u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2920 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002921{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002922 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2923 return 64;
2924 } else {
2925 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002926
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002927 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002928 }
2929}
2930
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002931u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2932 struct drm_i915_gem_object *obj,
2933 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002934{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002935 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002936 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002937 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938
Ville Syrjäläe7941292016-01-19 18:23:17 +02002939 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002940 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941
Daniel Vetterce7f1722015-10-14 16:51:06 +02002942 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002944 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002945 return -1;
2946
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002947 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002948
2949 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002950 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002951 PAGE_SIZE;
2952 }
2953
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002954 WARN_ON(upper_32_bits(offset));
2955
2956 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002957}
2958
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002959static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2960{
2961 struct drm_device *dev = intel_crtc->base.dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963
2964 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2966 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002967}
2968
Chandra Kondurua1b22782015-04-07 15:28:45 -07002969/*
2970 * This function detaches (aka. unbinds) unused scalers in hardware
2971 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002972static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974 struct intel_crtc_scaler_state *scaler_state;
2975 int i;
2976
Chandra Kondurua1b22782015-04-07 15:28:45 -07002977 scaler_state = &intel_crtc->config->scaler_state;
2978
2979 /* loop through and disable scalers that aren't in use */
2980 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002981 if (!scaler_state->scalers[i].in_use)
2982 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002983 }
2984}
2985
Chandra Konduru6156a452015-04-27 13:48:39 -07002986u32 skl_plane_ctl_format(uint32_t pixel_format)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002989 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 /*
2998 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2999 * to be already pre-multiplied. We need to add a knob (or a different
3000 * DRM_FORMAT) for user-space to configure that.
3001 */
3002 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003021 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003023
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025}
3026
3027u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3028{
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 switch (fb_modifier) {
3030 case DRM_FORMAT_MOD_NONE:
3031 break;
3032 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003033 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003035 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003037 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 default:
3039 MISSING_CASE(fb_modifier);
3040 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003041
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043}
3044
3045u32 skl_plane_ctl_rotation(unsigned int rotation)
3046{
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 switch (rotation) {
3048 case BIT(DRM_ROTATE_0):
3049 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303050 /*
3051 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3052 * while i915 HW rotation is clockwise, thats why this swapping.
3053 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303055 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003057 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303059 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 default:
3061 MISSING_CASE(rotation);
3062 }
3063
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003064 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065}
3066
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003067static void skylake_update_primary_plane(struct drm_plane *plane,
3068 const struct intel_crtc_state *crtc_state,
3069 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003071 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3074 struct drm_framebuffer *fb = plane_state->base.fb;
3075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003082 int scaler_id = plane_state->scaler_id;
3083 int src_x = plane_state->src.x1 >> 16;
3084 int src_y = plane_state->src.y1 >> 16;
3085 int src_w = drm_rect_width(&plane_state->src) >> 16;
3086 int src_h = drm_rect_height(&plane_state->src) >> 16;
3087 int dst_x = plane_state->dst.x1;
3088 int dst_y = plane_state->dst.y1;
3089 int dst_w = drm_rect_width(&plane_state->dst);
3090 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091
3092 plane_ctl = PLANE_CTL_ENABLE |
3093 PLANE_CTL_PIPE_GAMMA_ENABLE |
3094 PLANE_CTL_PIPE_CSC_ENABLE;
3095
Chandra Konduru6156a452015-04-27 13:48:39 -07003096 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3097 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003100
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003101 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003102 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003103 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003105 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003106
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003108 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3109
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003111 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113 x_offset = stride * tile_height - src_y - src_h;
3114 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003115 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 } else {
3117 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 x_offset = src_x;
3119 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 }
3122 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003123
Paulo Zanoni2db33662015-09-14 15:20:03 -03003124 intel_crtc->adjusted_x = x_offset;
3125 intel_crtc->adjusted_y = y_offset;
3126
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3129 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3130 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003131
3132 if (scaler_id >= 0) {
3133 uint32_t ps_ctrl = 0;
3134
3135 WARN_ON(!dst_w || !dst_h);
3136 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3137 crtc_state->scaler_state.scalers[scaler_id].mode;
3138 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3139 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3140 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3141 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3142 I915_WRITE(PLANE_POS(pipe, 0), 0);
3143 } else {
3144 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3145 }
3146
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003147 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003148
3149 POSTING_READ(PLANE_SURF(pipe, 0));
3150}
3151
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152static void skylake_disable_primary_plane(struct drm_plane *primary,
3153 struct drm_crtc *crtc)
3154{
3155 struct drm_device *dev = crtc->dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 int pipe = to_intel_crtc(crtc)->pipe;
3158
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3160 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3161 POSTING_READ(PLANE_SURF(pipe, 0));
3162}
3163
Jesse Barnes17638cd2011-06-24 12:19:23 -07003164/* Assume fb object is pinned & idle & fenced and just update base pointers */
3165static int
3166intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3167 int x, int y, enum mode_set_atomic state)
3168{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003169 /* Support for kgdboc is disabled, this needs a major rework. */
3170 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003172 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003173}
3174
Ville Syrjälä75147472014-11-24 18:28:11 +02003175static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177 struct drm_crtc *crtc;
3178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 plane_state = to_intel_plane_state(plane->base.state);
3198
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003199 if (plane_state->visible)
3200 plane->update_plane(&plane->base,
3201 to_intel_crtc_state(crtc->state),
3202 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203
3204 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003205 }
3206}
3207
Ville Syrjälä75147472014-11-24 18:28:11 +02003208void intel_prepare_reset(struct drm_device *dev)
3209{
3210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3216 return;
3217
3218 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003219 /*
3220 * Disabling the crtcs gracefully seems nicer. Also the
3221 * g33 docs say we should at least disable all the planes.
3222 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003223 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003224}
3225
3226void intel_finish_reset(struct drm_device *dev)
3227{
3228 struct drm_i915_private *dev_priv = to_i915(dev);
3229
3230 /*
3231 * Flips in the rings will be nuked by the reset,
3232 * so complete all pending flips so that user space
3233 * will get its events and not get stuck.
3234 */
3235 intel_complete_page_flips(dev);
3236
3237 /* no reset support for gen2 */
3238 if (IS_GEN2(dev))
3239 return;
3240
3241 /* reset doesn't touch the display */
3242 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3243 /*
3244 * Flips in the rings have been nuked by the reset,
3245 * so update the base address of all primary
3246 * planes to the the last fb to make sure we're
3247 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003248 *
3249 * FIXME: Atomic will make this obsolete since we won't schedule
3250 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003251 */
3252 intel_update_primary_planes(dev);
3253 return;
3254 }
3255
3256 /*
3257 * The display has been reset as well,
3258 * so need a full re-initialization.
3259 */
3260 intel_runtime_pm_disable_interrupts(dev_priv);
3261 intel_runtime_pm_enable_interrupts(dev_priv);
3262
3263 intel_modeset_init_hw(dev);
3264
3265 spin_lock_irq(&dev_priv->irq_lock);
3266 if (dev_priv->display.hpd_irq_setup)
3267 dev_priv->display.hpd_irq_setup(dev);
3268 spin_unlock_irq(&dev_priv->irq_lock);
3269
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003270 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003271
3272 intel_hpd_init(dev_priv);
3273
3274 drm_modeset_unlock_all(dev);
3275}
3276
Chris Wilson7d5e3792014-03-04 13:15:08 +00003277static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3278{
3279 struct drm_device *dev = crtc->dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003282 bool pending;
3283
3284 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3285 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3286 return false;
3287
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003290 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003291
3292 return pending;
3293}
3294
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003295static void intel_update_pipe_config(struct intel_crtc *crtc,
3296 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003297{
3298 struct drm_device *dev = crtc->base.dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003300 struct intel_crtc_state *pipe_config =
3301 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003302
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003303 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3304 crtc->base.mode = crtc->base.state->mode;
3305
3306 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3307 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3308 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003310 if (HAS_DDI(dev))
3311 intel_set_pipe_csc(&crtc->base);
3312
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003313 /*
3314 * Update pipe size and adjust fitter if needed: the reason for this is
3315 * that in compute_mode_changes we check the native mode (not the pfit
3316 * mode) to see if we can flip rather than do a full mode set. In the
3317 * fastboot case, we'll flip, but if we don't update the pipesrc and
3318 * pfit state, we'll end up with a big fb scanned out into the wrong
3319 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 */
3321
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003323 ((pipe_config->pipe_src_w - 1) << 16) |
3324 (pipe_config->pipe_src_h - 1));
3325
3326 /* on skylake this is done by detaching scalers */
3327 if (INTEL_INFO(dev)->gen >= 9) {
3328 skl_detach_scalers(crtc);
3329
3330 if (pipe_config->pch_pfit.enabled)
3331 skylake_pfit_enable(crtc);
3332 } else if (HAS_PCH_SPLIT(dev)) {
3333 if (pipe_config->pch_pfit.enabled)
3334 ironlake_pfit_enable(crtc);
3335 else if (old_crtc_state->pch_pfit.enabled)
3336 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003338}
3339
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003340static void intel_fdi_normal_train(struct drm_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003346 i915_reg_t reg;
3347 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348
3349 /* enable normal train */
3350 reg = FDI_TX_CTL(pipe);
3351 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003352 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003353 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3354 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003355 } else {
3356 temp &= ~FDI_LINK_TRAIN_NONE;
3357 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003358 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003359 I915_WRITE(reg, temp);
3360
3361 reg = FDI_RX_CTL(pipe);
3362 temp = I915_READ(reg);
3363 if (HAS_PCH_CPT(dev)) {
3364 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3365 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE;
3369 }
3370 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3371
3372 /* wait one idle pattern time */
3373 POSTING_READ(reg);
3374 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003375
3376 /* IVB wants error correction enabled */
3377 if (IS_IVYBRIDGE(dev))
3378 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3379 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003380}
3381
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382/* The FDI link training functions for ILK/Ibexpeak. */
3383static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3388 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003389 i915_reg_t reg;
3390 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003392 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003393 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003394
Adam Jacksone1a44742010-06-25 15:32:14 -04003395 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3396 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 reg = FDI_RX_IMR(pipe);
3398 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 temp &= ~FDI_RX_SYMBOL_LOCK;
3400 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 I915_WRITE(reg, temp);
3402 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 udelay(150);
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 reg = FDI_TX_CTL(pipe);
3407 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003408 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003409 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_RX_CTL(pipe);
3415 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 temp &= ~FDI_LINK_TRAIN_NONE;
3417 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3419
3420 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 udelay(150);
3422
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003423 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003424 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3425 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3426 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003427
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3432
3433 if ((temp & FDI_RX_BIT_LOCK)) {
3434 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 break;
3437 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441
3442 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 I915_WRITE(reg, temp);
3454
3455 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 udelay(150);
3457
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3462
3463 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 DRM_DEBUG_KMS("FDI train 2 done.\n");
3466 break;
3467 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471
3472 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003473
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474}
3475
Akshay Joshi0206e352011-08-16 15:34:10 -04003476static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3478 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3479 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3480 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3481};
3482
3483/* The FDI link training functions for SNB/Cougarpoint. */
3484static void gen6_fdi_link_train(struct drm_crtc *crtc)
3485{
3486 struct drm_device *dev = crtc->dev;
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3489 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003490 i915_reg_t reg;
3491 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492
Adam Jacksone1a44742010-06-25 15:32:14 -04003493 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3494 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003495 reg = FDI_RX_IMR(pipe);
3496 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003497 temp &= ~FDI_RX_SYMBOL_LOCK;
3498 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003502 udelay(150);
3503
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003507 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003508 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509 temp &= ~FDI_LINK_TRAIN_NONE;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1;
3511 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3512 /* SNB-B */
3513 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515
Daniel Vetterd74cf322012-10-26 10:58:13 +02003516 I915_WRITE(FDI_RX_MISC(pipe),
3517 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3518
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 reg = FDI_RX_CTL(pipe);
3520 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003521 if (HAS_PCH_CPT(dev)) {
3522 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3523 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3524 } else {
3525 temp &= ~FDI_LINK_TRAIN_NONE;
3526 temp |= FDI_LINK_TRAIN_PATTERN_1;
3527 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3529
3530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 udelay(150);
3532
Akshay Joshi0206e352011-08-16 15:34:10 -04003533 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 reg = FDI_TX_CTL(pipe);
3535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3537 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(500);
3542
Sean Paulfa37d392012-03-02 12:53:39 -05003543 for (retry = 0; retry < 5; retry++) {
3544 reg = FDI_RX_IIR(pipe);
3545 temp = I915_READ(reg);
3546 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3547 if (temp & FDI_RX_BIT_LOCK) {
3548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3549 DRM_DEBUG_KMS("FDI train 1 done.\n");
3550 break;
3551 }
3552 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 }
Sean Paulfa37d392012-03-02 12:53:39 -05003554 if (retry < 5)
3555 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 }
3557 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559
3560 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 temp &= ~FDI_LINK_TRAIN_NONE;
3564 temp |= FDI_LINK_TRAIN_PATTERN_2;
3565 if (IS_GEN6(dev)) {
3566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3567 /* SNB-B */
3568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3569 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 reg = FDI_RX_CTL(pipe);
3573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 if (HAS_PCH_CPT(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3576 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3577 } else {
3578 temp &= ~FDI_LINK_TRAIN_NONE;
3579 temp |= FDI_LINK_TRAIN_PATTERN_2;
3580 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 I915_WRITE(reg, temp);
3582
3583 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 udelay(150);
3585
Akshay Joshi0206e352011-08-16 15:34:10 -04003586 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 reg = FDI_TX_CTL(pipe);
3588 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3590 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(500);
3595
Sean Paulfa37d392012-03-02 12:53:39 -05003596 for (retry = 0; retry < 5; retry++) {
3597 reg = FDI_RX_IIR(pipe);
3598 temp = I915_READ(reg);
3599 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3600 if (temp & FDI_RX_SYMBOL_LOCK) {
3601 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3602 DRM_DEBUG_KMS("FDI train 2 done.\n");
3603 break;
3604 }
3605 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606 }
Sean Paulfa37d392012-03-02 12:53:39 -05003607 if (retry < 5)
3608 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003609 }
3610 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003611 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612
3613 DRM_DEBUG_KMS("FDI train done.\n");
3614}
3615
Jesse Barnes357555c2011-04-28 15:09:55 -07003616/* Manual link training for Ivy Bridge A0 parts */
3617static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3618{
3619 struct drm_device *dev = crtc->dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3622 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003623 i915_reg_t reg;
3624 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003625
3626 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3627 for train result */
3628 reg = FDI_RX_IMR(pipe);
3629 temp = I915_READ(reg);
3630 temp &= ~FDI_RX_SYMBOL_LOCK;
3631 temp &= ~FDI_RX_BIT_LOCK;
3632 I915_WRITE(reg, temp);
3633
3634 POSTING_READ(reg);
3635 udelay(150);
3636
Daniel Vetter01a415f2012-10-27 15:58:40 +02003637 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3638 I915_READ(FDI_RX_IIR(pipe)));
3639
Jesse Barnes139ccd32013-08-19 11:04:55 -07003640 /* Try each vswing and preemphasis setting twice before moving on */
3641 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3642 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003645 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3646 temp &= ~FDI_TX_ENABLE;
3647 I915_WRITE(reg, temp);
3648
3649 reg = FDI_RX_CTL(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_LINK_TRAIN_AUTO;
3652 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3653 temp &= ~FDI_RX_ENABLE;
3654 I915_WRITE(reg, temp);
3655
3656 /* enable CPU FDI TX and PCH FDI RX */
3657 reg = FDI_TX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003660 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003662 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 temp |= snb_b_fdi_train_param[j/2];
3664 temp |= FDI_COMPOSITE_SYNC;
3665 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3666
3667 I915_WRITE(FDI_RX_MISC(pipe),
3668 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3669
3670 reg = FDI_RX_CTL(pipe);
3671 temp = I915_READ(reg);
3672 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3673 temp |= FDI_COMPOSITE_SYNC;
3674 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3675
3676 POSTING_READ(reg);
3677 udelay(1); /* should be 0.5us */
3678
3679 for (i = 0; i < 4; i++) {
3680 reg = FDI_RX_IIR(pipe);
3681 temp = I915_READ(reg);
3682 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3683
3684 if (temp & FDI_RX_BIT_LOCK ||
3685 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3686 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3687 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3688 i);
3689 break;
3690 }
3691 udelay(1); /* should be 0.5us */
3692 }
3693 if (i == 4) {
3694 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3695 continue;
3696 }
3697
3698 /* Train 2 */
3699 reg = FDI_TX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3703 I915_WRITE(reg, temp);
3704
3705 reg = FDI_RX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3708 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003709 I915_WRITE(reg, temp);
3710
3711 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003712 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003713
Jesse Barnes139ccd32013-08-19 11:04:55 -07003714 for (i = 0; i < 4; i++) {
3715 reg = FDI_RX_IIR(pipe);
3716 temp = I915_READ(reg);
3717 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003718
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 if (temp & FDI_RX_SYMBOL_LOCK ||
3720 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3721 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3722 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3723 i);
3724 goto train_done;
3725 }
3726 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003728 if (i == 4)
3729 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003730 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003731
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003733 DRM_DEBUG_KMS("FDI train done.\n");
3734}
3735
Daniel Vetter88cefb62012-08-12 19:27:14 +02003736static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003737{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003738 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003740 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741 i915_reg_t reg;
3742 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003743
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003745 reg = FDI_RX_CTL(pipe);
3746 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003747 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003748 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003749 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3751
3752 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 udelay(200);
3754
3755 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003756 temp = I915_READ(reg);
3757 I915_WRITE(reg, temp | FDI_PCDCLK);
3758
3759 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 udelay(200);
3761
Paulo Zanoni20749732012-11-23 15:30:38 -02003762 /* Enable CPU FDI TX PLL, always on for Ironlake */
3763 reg = FDI_TX_CTL(pipe);
3764 temp = I915_READ(reg);
3765 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3766 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003767
Paulo Zanoni20749732012-11-23 15:30:38 -02003768 POSTING_READ(reg);
3769 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 }
3771}
3772
Daniel Vetter88cefb62012-08-12 19:27:14 +02003773static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3774{
3775 struct drm_device *dev = intel_crtc->base.dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778 i915_reg_t reg;
3779 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003780
3781 /* Switch from PCDclk to Rawclk */
3782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
3784 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3785
3786 /* Disable CPU FDI TX PLL */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
3792 udelay(100);
3793
3794 reg = FDI_RX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3797
3798 /* Wait for the clocks to turn off. */
3799 POSTING_READ(reg);
3800 udelay(100);
3801}
3802
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003803static void ironlake_fdi_disable(struct drm_crtc *crtc)
3804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_i915_private *dev_priv = dev->dev_private;
3807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3808 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003809 i915_reg_t reg;
3810 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003811
3812 /* disable CPU FDI tx and PCH FDI rx */
3813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3816 POSTING_READ(reg);
3817
3818 reg = FDI_RX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003821 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3823
3824 POSTING_READ(reg);
3825 udelay(100);
3826
3827 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003828 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003829 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830
3831 /* still set train pattern 1 */
3832 reg = FDI_TX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 I915_WRITE(reg, temp);
3837
3838 reg = FDI_RX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 if (HAS_PCH_CPT(dev)) {
3841 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3843 } else {
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 }
3847 /* BPC in FDI rx is consistent with that in PIPECONF */
3848 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003849 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003850 I915_WRITE(reg, temp);
3851
3852 POSTING_READ(reg);
3853 udelay(100);
3854}
3855
Chris Wilson5dce5b932014-01-20 10:17:36 +00003856bool intel_has_pending_fb_unpin(struct drm_device *dev)
3857{
3858 struct intel_crtc *crtc;
3859
3860 /* Note that we don't need to be called with mode_config.lock here
3861 * as our list of CRTC objects is static for the lifetime of the
3862 * device and so cannot disappear as we iterate. Similarly, we can
3863 * happily treat the predicates as racy, atomic checks as userspace
3864 * cannot claim and pin a new fb without at least acquring the
3865 * struct_mutex and so serialising with us.
3866 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003867 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003868 if (atomic_read(&crtc->unpin_work_count) == 0)
3869 continue;
3870
3871 if (crtc->unpin_work)
3872 intel_wait_for_vblank(dev, crtc->pipe);
3873
3874 return true;
3875 }
3876
3877 return false;
3878}
3879
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003880static void page_flip_completed(struct intel_crtc *intel_crtc)
3881{
3882 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3883 struct intel_unpin_work *work = intel_crtc->unpin_work;
3884
3885 /* ensure that the unpin work is consistent wrt ->pending. */
3886 smp_rmb();
3887 intel_crtc->unpin_work = NULL;
3888
3889 if (work->event)
3890 drm_send_vblank_event(intel_crtc->base.dev,
3891 intel_crtc->pipe,
3892 work->event);
3893
3894 drm_crtc_vblank_put(&intel_crtc->base);
3895
3896 wake_up_all(&dev_priv->pending_flip_queue);
3897 queue_work(dev_priv->wq, &work->work);
3898
3899 trace_i915_flip_complete(intel_crtc->plane,
3900 work->pending_flip_obj);
3901}
3902
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003903static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003904{
Chris Wilson0f911282012-04-17 10:05:38 +01003905 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003906 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003907 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003908
Daniel Vetter2c10d572012-12-20 21:24:07 +01003909 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910
3911 ret = wait_event_interruptible_timeout(
3912 dev_priv->pending_flip_queue,
3913 !intel_crtc_has_pending_flip(crtc),
3914 60*HZ);
3915
3916 if (ret < 0)
3917 return ret;
3918
3919 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003921
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003922 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003923 if (intel_crtc->unpin_work) {
3924 WARN_ONCE(1, "Removing stuck page flip\n");
3925 page_flip_completed(intel_crtc);
3926 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003927 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003928 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003929
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003930 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003931}
3932
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003933static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3934{
3935 u32 temp;
3936
3937 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3938
3939 mutex_lock(&dev_priv->sb_lock);
3940
3941 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3942 temp |= SBI_SSCCTL_DISABLE;
3943 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3944
3945 mutex_unlock(&dev_priv->sb_lock);
3946}
3947
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948/* Program iCLKIP clock to the desired frequency */
3949static void lpt_program_iclkip(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003953 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3955 u32 temp;
3956
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003957 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958
3959 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003960 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 auxdiv = 1;
3962 divsel = 0x41;
3963 phaseinc = 0x20;
3964 } else {
3965 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003966 * but the adjusted_mode->crtc_clock in in KHz. To get the
3967 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 * convert the virtual clock precision to KHz here for higher
3969 * precision.
3970 */
3971 u32 iclk_virtual_root_freq = 172800 * 1000;
3972 u32 iclk_pi_range = 64;
3973 u32 desired_divisor, msb_divisor_value, pi_value;
3974
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003975 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976 msb_divisor_value = desired_divisor / iclk_pi_range;
3977 pi_value = desired_divisor % iclk_pi_range;
3978
3979 auxdiv = 0;
3980 divsel = msb_divisor_value - 2;
3981 phaseinc = pi_value;
3982 }
3983
3984 /* This should not happen with any sane values */
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3986 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3987 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3988 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3989
3990 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003991 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003992 auxdiv,
3993 divsel,
3994 phasedir,
3995 phaseinc);
3996
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003997 mutex_lock(&dev_priv->sb_lock);
3998
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4002 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4003 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4004 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4005 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4006 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008
4009 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004010 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4012 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004013 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004014
4015 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004020 mutex_unlock(&dev_priv->sb_lock);
4021
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022 /* Wait for initialization time */
4023 udelay(24);
4024
4025 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4026}
4027
Daniel Vetter275f01b22013-05-03 11:49:47 +02004028static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4029 enum pipe pch_transcoder)
4030{
4031 struct drm_device *dev = crtc->base.dev;
4032 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004033 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004034
4035 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4036 I915_READ(HTOTAL(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4038 I915_READ(HBLANK(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4040 I915_READ(HSYNC(cpu_transcoder)));
4041
4042 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4043 I915_READ(VTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4045 I915_READ(VBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4047 I915_READ(VSYNC(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4049 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4050}
4051
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053{
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 uint32_t temp;
4056
4057 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 return;
4060
4061 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4062 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4063
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 temp &= ~FDI_BC_BIFURCATION_SELECT;
4065 if (enable)
4066 temp |= FDI_BC_BIFURCATION_SELECT;
4067
4068 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069 I915_WRITE(SOUTH_CHICKEN1, temp);
4070 POSTING_READ(SOUTH_CHICKEN1);
4071}
4072
4073static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4074{
4075 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076
4077 switch (intel_crtc->pipe) {
4078 case PIPE_A:
4079 break;
4080 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004081 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 break;
4087 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 default:
4092 BUG();
4093 }
4094}
4095
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004096/* Return which DP Port should be selected for Transcoder DP control */
4097static enum port
4098intel_trans_dp_port_sel(struct drm_crtc *crtc)
4099{
4100 struct drm_device *dev = crtc->dev;
4101 struct intel_encoder *encoder;
4102
4103 for_each_encoder_on_crtc(dev, crtc, encoder) {
4104 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4105 encoder->type == INTEL_OUTPUT_EDP)
4106 return enc_to_dig_port(&encoder->base)->port;
4107 }
4108
4109 return -1;
4110}
4111
Jesse Barnesf67a5592011-01-05 10:31:48 -08004112/*
4113 * Enable PCH resources required for PCH ports:
4114 * - PCH PLLs
4115 * - FDI training & RX/TX
4116 * - update transcoder timings
4117 * - DP transcoding bits
4118 * - transcoder
4119 */
4120static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004121{
4122 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004123 struct drm_i915_private *dev_priv = dev->dev_private;
4124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4125 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004126 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004127
Daniel Vetterab9412b2013-05-03 11:49:46 +02004128 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004129
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004130 if (IS_IVYBRIDGE(dev))
4131 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4132
Daniel Vettercd986ab2012-10-26 10:58:12 +02004133 /* Write the TU size bits before fdi link training, so that error
4134 * detection works. */
4135 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4136 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4137
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004138 /*
4139 * Sometimes spurious CPU pipe underruns happen during FDI
4140 * training, at least with VGA+HDMI cloning. Suppress them.
4141 */
4142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4143
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004145 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004146
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004147 /* We need to program the right clock selection before writing the pixel
4148 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004149 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004150 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004151
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004153 temp |= TRANS_DPLL_ENABLE(pipe);
4154 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004155 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004156 temp |= sel;
4157 else
4158 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004162 /* XXX: pch pll's can be enabled any time before we enable the PCH
4163 * transcoder, and we actually should do this to not upset any PCH
4164 * transcoder that already use the clock when we share it.
4165 *
4166 * Note that enable_shared_dpll tries to do the right thing, but
4167 * get_shared_dpll unconditionally resets the pll - we need that to have
4168 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004169 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004170
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004171 /* set transcoder timing, panel must allow it */
4172 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004173 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004175 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004176
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004177 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4178
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004180 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004181 const struct drm_display_mode *adjusted_mode =
4182 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004183 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004184 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp = I915_READ(reg);
4186 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004187 TRANS_DP_SYNC_MASK |
4188 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004189 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004190 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004192 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004194 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196
4197 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004198 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004201 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004204 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004206 break;
4207 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004208 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004209 }
4210
Chris Wilson5eddb702010-09-11 13:48:45 +01004211 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004212 }
4213
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004214 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004215}
4216
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004217static void lpt_pch_enable(struct drm_crtc *crtc)
4218{
4219 struct drm_device *dev = crtc->dev;
4220 struct drm_i915_private *dev_priv = dev->dev_private;
4221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004223
Daniel Vetterab9412b2013-05-03 11:49:46 +02004224 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004226 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Paulo Zanoni0540e482012-10-31 18:12:40 -02004228 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004229 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Paulo Zanoni937bb612012-10-31 18:12:47 -02004231 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004232}
4233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004234struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4235 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004236{
Daniel Vettere2b78262013-06-07 23:10:03 +02004237 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004238 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004240 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004241 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004242
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4244
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004245 if (HAS_PCH_IBX(dev_priv->dev)) {
4246 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004247 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004248 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249
Daniel Vetter46edb022013-06-05 13:34:12 +02004250 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4251 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004254
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004255 goto found;
4256 }
4257
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304258 if (IS_BROXTON(dev_priv->dev)) {
4259 /* PLL is attached to port in bxt */
4260 struct intel_encoder *encoder;
4261 struct intel_digital_port *intel_dig_port;
4262
4263 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4264 if (WARN_ON(!encoder))
4265 return NULL;
4266
4267 intel_dig_port = enc_to_dig_port(&encoder->base);
4268 /* 1:1 mapping between ports and PLLs */
4269 i = (enum intel_dpll_id)intel_dig_port->port;
4270 pll = &dev_priv->shared_dplls[i];
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004273 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304274
4275 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004276 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4277 /* Do not consider SPLL */
4278 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304279
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004281 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004282
4283 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004285 continue;
4286
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004287 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 &shared_dpll[i].hw_state,
4289 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004290 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004291 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004293 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004294 goto found;
4295 }
4296 }
4297
4298 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004299 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4300 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004301 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004302 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4303 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004304 goto found;
4305 }
4306 }
4307
4308 return NULL;
4309
4310found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004311 if (shared_dpll[i].crtc_mask == 0)
4312 shared_dpll[i].hw_state =
4313 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004314
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004315 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004316 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4317 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004318
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004319 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004320
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004321 return pll;
4322}
4323
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004324static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004325{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326 struct drm_i915_private *dev_priv = to_i915(state->dev);
4327 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004328 struct intel_shared_dpll *pll;
4329 enum intel_dpll_id i;
4330
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331 if (!to_intel_atomic_state(state)->dpll_set)
4332 return;
4333
4334 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4336 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004337 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004338 }
4339}
4340
Daniel Vettera1520312013-05-03 11:49:50 +02004341static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004342{
4343 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004344 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004345 u32 temp;
4346
4347 temp = I915_READ(dslreg);
4348 udelay(500);
4349 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004350 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004351 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 }
4353}
4354
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004355static int
4356skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4357 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4358 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004359{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004360 struct intel_crtc_scaler_state *scaler_state =
4361 &crtc_state->scaler_state;
4362 struct intel_crtc *intel_crtc =
4363 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004364 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004365
4366 need_scaling = intel_rotation_90_or_270(rotation) ?
4367 (src_h != dst_w || src_w != dst_h):
4368 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369
4370 /*
4371 * if plane is being disabled or scaler is no more required or force detach
4372 * - free scaler binded to this plane/crtc
4373 * - in order to do this, update crtc->scaler_usage
4374 *
4375 * Here scaler state in crtc_state is set free so that
4376 * scaler can be assigned to other user. Actual register
4377 * update to free the scaler is done in plane/panel-fit programming.
4378 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4379 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004380 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004381 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004383 scaler_state->scalers[*scaler_id].in_use = 0;
4384
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4386 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4387 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 scaler_state->scaler_users);
4389 *scaler_id = -1;
4390 }
4391 return 0;
4392 }
4393
4394 /* range checks */
4395 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4396 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4397
4398 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4399 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004401 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004403 return -EINVAL;
4404 }
4405
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 /* mark this plane as a scaler user in crtc_state */
4407 scaler_state->scaler_users |= (1 << scaler_user);
4408 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4409 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4410 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4411 scaler_state->scaler_users);
4412
4413 return 0;
4414}
4415
4416/**
4417 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4418 *
4419 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004420 *
4421 * Return
4422 * 0 - scaler_usage updated successfully
4423 * error - requested scaling cannot be supported or other error condition
4424 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004425int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426{
4427 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004428 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004429
4430 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4431 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4432
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004433 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004434 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004435 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004436 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437}
4438
4439/**
4440 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4441 *
4442 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 * @plane_state: atomic plane state to update
4444 *
4445 * Return
4446 * 0 - scaler_usage updated successfully
4447 * error - requested scaling cannot be supported or other error condition
4448 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004449static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4450 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004451{
4452
4453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004454 struct intel_plane *intel_plane =
4455 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004456 struct drm_framebuffer *fb = plane_state->base.fb;
4457 int ret;
4458
4459 bool force_detach = !fb || !plane_state->visible;
4460
4461 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4462 intel_plane->base.base.id, intel_crtc->pipe,
4463 drm_plane_index(&intel_plane->base));
4464
4465 ret = skl_update_scaler(crtc_state, force_detach,
4466 drm_plane_index(&intel_plane->base),
4467 &plane_state->scaler_id,
4468 plane_state->base.rotation,
4469 drm_rect_width(&plane_state->src) >> 16,
4470 drm_rect_height(&plane_state->src) >> 16,
4471 drm_rect_width(&plane_state->dst),
4472 drm_rect_height(&plane_state->dst));
4473
4474 if (ret || plane_state->scaler_id < 0)
4475 return ret;
4476
Chandra Kondurua1b22782015-04-07 15:28:45 -07004477 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004478 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004479 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004480 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 return -EINVAL;
4482 }
4483
4484 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004485 switch (fb->pixel_format) {
4486 case DRM_FORMAT_RGB565:
4487 case DRM_FORMAT_XBGR8888:
4488 case DRM_FORMAT_XRGB8888:
4489 case DRM_FORMAT_ABGR8888:
4490 case DRM_FORMAT_ARGB8888:
4491 case DRM_FORMAT_XRGB2101010:
4492 case DRM_FORMAT_XBGR2101010:
4493 case DRM_FORMAT_YUYV:
4494 case DRM_FORMAT_YVYU:
4495 case DRM_FORMAT_UYVY:
4496 case DRM_FORMAT_VYUY:
4497 break;
4498 default:
4499 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4500 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4501 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004502 }
4503
Chandra Kondurua1b22782015-04-07 15:28:45 -07004504 return 0;
4505}
4506
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004507static void skylake_scaler_disable(struct intel_crtc *crtc)
4508{
4509 int i;
4510
4511 for (i = 0; i < crtc->num_scalers; i++)
4512 skl_detach_scaler(crtc, i);
4513}
4514
4515static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004516{
4517 struct drm_device *dev = crtc->base.dev;
4518 struct drm_i915_private *dev_priv = dev->dev_private;
4519 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004520 struct intel_crtc_scaler_state *scaler_state =
4521 &crtc->config->scaler_state;
4522
4523 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004525 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004526 int id;
4527
4528 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4529 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4530 return;
4531 }
4532
4533 id = scaler_state->scaler_id;
4534 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4535 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4536 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4537 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4538
4539 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004540 }
4541}
4542
Jesse Barnesb074cec2013-04-25 12:55:02 -07004543static void ironlake_pfit_enable(struct intel_crtc *crtc)
4544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547 int pipe = crtc->pipe;
4548
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004549 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004550 /* Force use of hard-coded filter coefficients
4551 * as some pre-programmed values are broken,
4552 * e.g. x201.
4553 */
4554 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4555 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4556 PF_PIPE_SEL_IVB(pipe));
4557 else
4558 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004559 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4560 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004561 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004562}
4563
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004564void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004566 struct drm_device *dev = crtc->base.dev;
4567 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004568
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004569 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004570 return;
4571
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004572 /* We can only enable IPS after we enable a plane and wait for a vblank */
4573 intel_wait_for_vblank(dev, crtc->pipe);
4574
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004577 mutex_lock(&dev_priv->rps.hw_lock);
4578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4579 mutex_unlock(&dev_priv->rps.hw_lock);
4580 /* Quoting Art Runyan: "its not safe to expect any particular
4581 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004582 * mailbox." Moreover, the mailbox may return a bogus state,
4583 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 */
4585 } else {
4586 I915_WRITE(IPS_CTL, IPS_ENABLE);
4587 /* The bit only becomes 1 in the next vblank, so this wait here
4588 * is essentially intel_wait_for_vblank. If we don't have this
4589 * and don't wait for vblanks until the end of crtc_enable, then
4590 * the HW state readout code will complain that the expected
4591 * IPS_CTL value is not the one we read. */
4592 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4593 DRM_ERROR("Timed out waiting for IPS enable\n");
4594 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004595}
4596
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004597void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598{
4599 struct drm_device *dev = crtc->base.dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004602 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004603 return;
4604
4605 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004606 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004607 mutex_lock(&dev_priv->rps.hw_lock);
4608 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4609 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4611 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4612 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004613 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004615 POSTING_READ(IPS_CTL);
4616 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617
4618 /* We need to wait for a vblank before we can disable the plane. */
4619 intel_wait_for_vblank(dev, crtc->pipe);
4620}
4621
4622/** Loads the palette/gamma unit for the CRTC with the prepared values */
4623static void intel_crtc_load_lut(struct drm_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->dev;
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004629 int i;
4630 bool reenable_ips = false;
4631
4632 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004633 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004634 return;
4635
Imre Deak50360402015-01-16 00:55:16 -08004636 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004637 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 assert_dsi_pll_enabled(dev_priv);
4639 else
4640 assert_pll_enabled(dev_priv, pipe);
4641 }
4642
Paulo Zanonid77e4532013-09-24 13:52:55 -03004643 /* Workaround : Do not read or write the pipe palette/gamma data while
4644 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4645 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004646 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4648 GAMMA_MODE_MODE_SPLIT)) {
4649 hsw_disable_ips(intel_crtc);
4650 reenable_ips = true;
4651 }
4652
4653 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004654 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004655
4656 if (HAS_GMCH_DISPLAY(dev))
4657 palreg = PALETTE(pipe, i);
4658 else
4659 palreg = LGC_PALETTE(pipe, i);
4660
4661 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004662 (intel_crtc->lut_r[i] << 16) |
4663 (intel_crtc->lut_g[i] << 8) |
4664 intel_crtc->lut_b[i]);
4665 }
4666
4667 if (reenable_ips)
4668 hsw_enable_ips(intel_crtc);
4669}
4670
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004671static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004672{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004673 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004674 struct drm_device *dev = intel_crtc->base.dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676
4677 mutex_lock(&dev->struct_mutex);
4678 dev_priv->mm.interruptible = false;
4679 (void) intel_overlay_switch_off(intel_crtc->overlay);
4680 dev_priv->mm.interruptible = true;
4681 mutex_unlock(&dev->struct_mutex);
4682 }
4683
4684 /* Let userspace switch the overlay on again. In most cases userspace
4685 * has to recompute where to put it anyway.
4686 */
4687}
4688
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004689/**
4690 * intel_post_enable_primary - Perform operations after enabling primary plane
4691 * @crtc: the CRTC whose primary plane was just enabled
4692 *
4693 * Performs potentially sleeping operations that must be done after the primary
4694 * plane is enabled, such as updating FBC and IPS. Note that this may be
4695 * called due to an explicit primary plane update, or due to an implicit
4696 * re-enable that is caused when a sprite plane is updated to no longer
4697 * completely hide the primary plane.
4698 */
4699static void
4700intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004701{
4702 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4705 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004706
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004708 * FIXME IPS should be fine as long as one plane is
4709 * enabled, but in practice it seems to have problems
4710 * when going from primary only to sprite only and vice
4711 * versa.
4712 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713 hsw_enable_ips(intel_crtc);
4714
Daniel Vetterf99d7062014-06-19 16:01:59 +02004715 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004716 * Gen2 reports pipe underruns whenever all planes are disabled.
4717 * So don't enable underrun reporting before at least some planes
4718 * are enabled.
4719 * FIXME: Need to fix the logic to work when we turn off all planes
4720 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004721 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004722 if (IS_GEN2(dev))
4723 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4724
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004725 /* Underruns don't always raise interrupts, so check manually. */
4726 intel_check_cpu_fifo_underruns(dev_priv);
4727 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004728}
4729
4730/**
4731 * intel_pre_disable_primary - Perform operations before disabling primary plane
4732 * @crtc: the CRTC whose primary plane is to be disabled
4733 *
4734 * Performs potentially sleeping operations that must be done before the
4735 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4736 * be called due to an explicit primary plane update, or due to an implicit
4737 * disable that is caused when a sprite plane completely hides the primary
4738 * plane.
4739 */
4740static void
4741intel_pre_disable_primary(struct drm_crtc *crtc)
4742{
4743 struct drm_device *dev = crtc->dev;
4744 struct drm_i915_private *dev_priv = dev->dev_private;
4745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4746 int pipe = intel_crtc->pipe;
4747
4748 /*
4749 * Gen2 reports pipe underruns whenever all planes are disabled.
4750 * So diasble underrun reporting before all the planes get disabled.
4751 * FIXME: Need to fix the logic to work when we turn off all planes
4752 * but leave the pipe running.
4753 */
4754 if (IS_GEN2(dev))
4755 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4756
4757 /*
4758 * Vblank time updates from the shadow to live plane control register
4759 * are blocked if the memory self-refresh mode is active at that
4760 * moment. So to make sure the plane gets truly disabled, disable
4761 * first the self-refresh mode. The self-refresh enable bit in turn
4762 * will be checked/applied by the HW only at the next frame start
4763 * event which is after the vblank start event, so we need to have a
4764 * wait-for-vblank between disabling the plane and the pipe.
4765 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004766 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004767 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004768 dev_priv->wm.vlv.cxsr = false;
4769 intel_wait_for_vblank(dev, pipe);
4770 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004771
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004772 /*
4773 * FIXME IPS should be fine as long as one plane is
4774 * enabled, but in practice it seems to have problems
4775 * when going from primary only to sprite only and vice
4776 * versa.
4777 */
4778 hsw_disable_ips(intel_crtc);
4779}
4780
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004781static void intel_post_plane_update(struct intel_crtc *crtc)
4782{
4783 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004784 struct intel_crtc_state *pipe_config =
4785 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004786 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004787
4788 if (atomic->wait_vblank)
4789 intel_wait_for_vblank(dev, crtc->pipe);
4790
4791 intel_frontbuffer_flip(dev, atomic->fb_bits);
4792
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004793 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004794
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004795 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004796 intel_update_watermarks(&crtc->base);
4797
Paulo Zanonic80ac852015-07-02 19:25:13 -03004798 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004799 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800
4801 if (atomic->post_enable_primary)
4802 intel_post_enable_primary(&crtc->base);
4803
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804 memset(atomic, 0, sizeof(*atomic));
4805}
4806
4807static void intel_pre_plane_update(struct intel_crtc *crtc)
4808{
4809 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004810 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004812 struct intel_crtc_state *pipe_config =
4813 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004815 if (atomic->update_fbc)
4816 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817
4818 if (atomic->pre_disable_primary)
4819 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004820
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004821 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004822 crtc->wm.cxsr_allowed = false;
4823 intel_set_memory_cxsr(dev_priv, false);
4824 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004825
Matt Roperbf220452016-01-19 11:43:04 -08004826 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004827 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004828}
4829
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004830static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004831{
4832 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004834 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004835 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004836
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004837 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004838
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004839 drm_for_each_plane_mask(p, dev, plane_mask)
4840 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004841
Daniel Vetterf99d7062014-06-19 16:01:59 +02004842 /*
4843 * FIXME: Once we grow proper nuclear flip support out of this we need
4844 * to compute the mask of flip planes precisely. For the time being
4845 * consider this a flip to a NULL plane.
4846 */
4847 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004848}
4849
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850static void ironlake_crtc_enable(struct drm_crtc *crtc)
4851{
4852 struct drm_device *dev = crtc->dev;
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004855 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004856 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004858 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859 return;
4860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004862 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4863
4864 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004865 intel_prepare_shared_dpll(intel_crtc);
4866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304868 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004869
4870 intel_set_pipe_timings(intel_crtc);
4871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004872 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004873 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004875 }
4876
4877 ironlake_set_pipeconf(crtc);
4878
Jesse Barnesf67a5592011-01-05 10:31:48 -08004879 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004880
Daniel Vettera72e4c92014-09-30 10:56:47 +02004881 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004882
Daniel Vetterf6736a12013-06-05 13:34:30 +02004883 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004884 if (encoder->pre_enable)
4885 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004888 /* Note: FDI PLL enabling _must_ be done before we enable the
4889 * cpu pipes, hence this is separate from all the other fdi/pch
4890 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004891 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004892 } else {
4893 assert_fdi_tx_disabled(dev_priv, pipe);
4894 assert_fdi_rx_disabled(dev_priv, pipe);
4895 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Jesse Barnesb074cec2013-04-25 12:55:02 -07004897 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004899 /*
4900 * On ILK+ LUT must be loaded before the pipe is running but with
4901 * clocks enabled
4902 */
4903 intel_crtc_load_lut(crtc);
4904
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004905 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004906 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004908 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004909 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004910
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004911 assert_vblank_disabled(crtc);
4912 drm_crtc_vblank_on(crtc);
4913
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004914 for_each_encoder_on_crtc(dev, crtc, encoder)
4915 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004916
4917 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004918 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004919
4920 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4921 if (intel_crtc->config->has_pch_encoder)
4922 intel_wait_for_vblank(dev, pipe);
4923 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004924}
4925
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004926/* IPS only exists on ULT machines and is tied to pipe A. */
4927static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4928{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004929 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004930}
4931
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932static void haswell_crtc_enable(struct drm_crtc *crtc)
4933{
4934 struct drm_device *dev = crtc->dev;
4935 struct drm_i915_private *dev_priv = dev->dev_private;
4936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4937 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004938 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4939 struct intel_crtc_state *pipe_config =
4940 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004941
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004942 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943 return;
4944
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004945 if (intel_crtc->config->has_pch_encoder)
4946 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4947 false);
4948
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004949 if (intel_crtc_to_shared_dpll(intel_crtc))
4950 intel_enable_shared_dpll(intel_crtc);
4951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004952 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304953 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004954
4955 intel_set_pipe_timings(intel_crtc);
4956
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004957 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4958 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4959 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004960 }
4961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004962 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004963 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004964 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004965 }
4966
4967 haswell_set_pipeconf(crtc);
4968
4969 intel_set_pipe_csc(crtc);
4970
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004972
Daniel Vetter6b698512015-11-28 11:05:39 +01004973 if (intel_crtc->config->has_pch_encoder)
4974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4975 else
4976 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4977
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304978 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979 if (encoder->pre_enable)
4980 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304981 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004983 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004984 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004985
Jani Nikulaa65347b2015-11-27 12:21:46 +02004986 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304987 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004989 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004990 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004991 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004992 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993
4994 /*
4995 * On ILK+ LUT must be loaded before the pipe is running but with
4996 * clocks enabled
4997 */
4998 intel_crtc_load_lut(crtc);
4999
Paulo Zanoni1f544382012-10-24 11:32:00 -02005000 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005001 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305002 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005003
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005004 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005005 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005006
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005007 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005008 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005009
Jani Nikulaa65347b2015-11-27 12:21:46 +02005010 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005011 intel_ddi_set_vc_payload_alloc(crtc, true);
5012
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005013 assert_vblank_disabled(crtc);
5014 drm_crtc_vblank_on(crtc);
5015
Jani Nikula8807e552013-08-30 19:40:32 +03005016 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005017 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005018 intel_opregion_notify_encoder(encoder, true);
5019 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020
Daniel Vetter6b698512015-11-28 11:05:39 +01005021 if (intel_crtc->config->has_pch_encoder) {
5022 intel_wait_for_vblank(dev, pipe);
5023 intel_wait_for_vblank(dev, pipe);
5024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005025 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5026 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005027 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005028
Paulo Zanonie4916942013-09-20 16:21:19 -03005029 /* If we change the relative order between pipe/planes enabling, we need
5030 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005031 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5032 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5033 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5034 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5035 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036}
5037
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005038static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005039{
5040 struct drm_device *dev = crtc->base.dev;
5041 struct drm_i915_private *dev_priv = dev->dev_private;
5042 int pipe = crtc->pipe;
5043
5044 /* To avoid upsetting the power well on haswell only disable the pfit if
5045 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005046 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005047 I915_WRITE(PF_CTL(pipe), 0);
5048 I915_WRITE(PF_WIN_POS(pipe), 0);
5049 I915_WRITE(PF_WIN_SZ(pipe), 0);
5050 }
5051}
5052
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053static void ironlake_crtc_disable(struct drm_crtc *crtc)
5054{
5055 struct drm_device *dev = crtc->dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005058 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005059 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005060
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005061 if (intel_crtc->config->has_pch_encoder)
5062 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5063
Daniel Vetterea9d7582012-07-10 10:42:52 +02005064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 encoder->disable(encoder);
5066
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005067 drm_crtc_vblank_off(crtc);
5068 assert_vblank_disabled(crtc);
5069
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005070 /*
5071 * Sometimes spurious CPU pipe underruns happen when the
5072 * pipe is already disabled, but FDI RX/TX is still enabled.
5073 * Happens at least with VGA+HDMI cloning. Suppress them.
5074 */
5075 if (intel_crtc->config->has_pch_encoder)
5076 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5077
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005078 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005080 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005081
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005082 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005083 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005084 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5085 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005086
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 if (encoder->post_disable)
5089 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005091 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005092 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093
Daniel Vetterd925c592013-06-05 13:34:04 +02005094 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005095 i915_reg_t reg;
5096 u32 temp;
5097
Daniel Vetterd925c592013-06-05 13:34:04 +02005098 /* disable TRANS_DP_CTL */
5099 reg = TRANS_DP_CTL(pipe);
5100 temp = I915_READ(reg);
5101 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5102 TRANS_DP_PORT_SEL_MASK);
5103 temp |= TRANS_DP_PORT_SEL_NONE;
5104 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005105
Daniel Vetterd925c592013-06-05 13:34:04 +02005106 /* disable DPLL_SEL */
5107 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005108 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005110 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005111
Daniel Vetterd925c592013-06-05 13:34:04 +02005112 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005113 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005114
5115 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005116}
5117
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005118static void haswell_crtc_disable(struct drm_crtc *crtc)
5119{
5120 struct drm_device *dev = crtc->dev;
5121 struct drm_i915_private *dev_priv = dev->dev_private;
5122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5123 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005124 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005126 if (intel_crtc->config->has_pch_encoder)
5127 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5128 false);
5129
Jani Nikula8807e552013-08-30 19:40:32 +03005130 for_each_encoder_on_crtc(dev, crtc, encoder) {
5131 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005132 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005133 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005134
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005135 drm_crtc_vblank_off(crtc);
5136 assert_vblank_disabled(crtc);
5137
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005138 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005139
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005140 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005141 intel_ddi_set_vc_payload_alloc(crtc, false);
5142
Jani Nikulaa65347b2015-11-27 12:21:46 +02005143 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305144 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005146 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005147 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005148 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005149 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005150
Jani Nikulaa65347b2015-11-27 12:21:46 +02005151 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305152 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005153
Imre Deak97b040a2014-06-25 22:01:50 +03005154 for_each_encoder_on_crtc(dev, crtc, encoder)
5155 if (encoder->post_disable)
5156 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005157
Ville Syrjälä92966a32015-12-08 16:05:48 +02005158 if (intel_crtc->config->has_pch_encoder) {
5159 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005160 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005161 intel_ddi_fdi_disable(crtc);
5162
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005163 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5164 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005165 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166}
5167
Jesse Barnes2dd24552013-04-25 12:55:01 -07005168static void i9xx_pfit_enable(struct intel_crtc *crtc)
5169{
5170 struct drm_device *dev = crtc->base.dev;
5171 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005173
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005174 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005175 return;
5176
Daniel Vetterc0b03412013-05-28 12:05:54 +02005177 /*
5178 * The panel fitter should only be adjusted whilst the pipe is disabled,
5179 * according to register description and PRM.
5180 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005181 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5182 assert_pipe_disabled(dev_priv, crtc->pipe);
5183
Jesse Barnesb074cec2013-04-25 12:55:02 -07005184 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5185 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005186
5187 /* Border color in case we don't scale up to the full screen. Black by
5188 * default, change to something else for debugging. */
5189 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005190}
5191
Dave Airlied05410f2014-06-05 13:22:59 +10005192static enum intel_display_power_domain port_to_power_domain(enum port port)
5193{
5194 switch (port) {
5195 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005196 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005197 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005198 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005199 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005200 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005201 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005202 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005203 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005204 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005205 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005206 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005207 return POWER_DOMAIN_PORT_OTHER;
5208 }
5209}
5210
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005211static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5212{
5213 switch (port) {
5214 case PORT_A:
5215 return POWER_DOMAIN_AUX_A;
5216 case PORT_B:
5217 return POWER_DOMAIN_AUX_B;
5218 case PORT_C:
5219 return POWER_DOMAIN_AUX_C;
5220 case PORT_D:
5221 return POWER_DOMAIN_AUX_D;
5222 case PORT_E:
5223 /* FIXME: Check VBT for actual wiring of PORT E */
5224 return POWER_DOMAIN_AUX_D;
5225 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005226 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005227 return POWER_DOMAIN_AUX_A;
5228 }
5229}
5230
Imre Deak319be8a2014-03-04 19:22:57 +02005231enum intel_display_power_domain
5232intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005233{
Imre Deak319be8a2014-03-04 19:22:57 +02005234 struct drm_device *dev = intel_encoder->base.dev;
5235 struct intel_digital_port *intel_dig_port;
5236
5237 switch (intel_encoder->type) {
5238 case INTEL_OUTPUT_UNKNOWN:
5239 /* Only DDI platforms should ever use this output type */
5240 WARN_ON_ONCE(!HAS_DDI(dev));
5241 case INTEL_OUTPUT_DISPLAYPORT:
5242 case INTEL_OUTPUT_HDMI:
5243 case INTEL_OUTPUT_EDP:
5244 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005245 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005246 case INTEL_OUTPUT_DP_MST:
5247 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5248 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005249 case INTEL_OUTPUT_ANALOG:
5250 return POWER_DOMAIN_PORT_CRT;
5251 case INTEL_OUTPUT_DSI:
5252 return POWER_DOMAIN_PORT_DSI;
5253 default:
5254 return POWER_DOMAIN_PORT_OTHER;
5255 }
5256}
5257
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005258enum intel_display_power_domain
5259intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5260{
5261 struct drm_device *dev = intel_encoder->base.dev;
5262 struct intel_digital_port *intel_dig_port;
5263
5264 switch (intel_encoder->type) {
5265 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005266 case INTEL_OUTPUT_HDMI:
5267 /*
5268 * Only DDI platforms should ever use these output types.
5269 * We can get here after the HDMI detect code has already set
5270 * the type of the shared encoder. Since we can't be sure
5271 * what's the status of the given connectors, play safe and
5272 * run the DP detection too.
5273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005274 WARN_ON_ONCE(!HAS_DDI(dev));
5275 case INTEL_OUTPUT_DISPLAYPORT:
5276 case INTEL_OUTPUT_EDP:
5277 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5278 return port_to_aux_power_domain(intel_dig_port->port);
5279 case INTEL_OUTPUT_DP_MST:
5280 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5281 return port_to_aux_power_domain(intel_dig_port->port);
5282 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005283 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005284 return POWER_DOMAIN_AUX_A;
5285 }
5286}
5287
Imre Deak319be8a2014-03-04 19:22:57 +02005288static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5289{
5290 struct drm_device *dev = crtc->dev;
5291 struct intel_encoder *intel_encoder;
5292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5293 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005294 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005295 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005296
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005297 if (!crtc->state->active)
5298 return 0;
5299
Imre Deak77d22dc2014-03-05 16:20:52 +02005300 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5301 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005302 if (intel_crtc->config->pch_pfit.enabled ||
5303 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005304 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5305
Imre Deak319be8a2014-03-04 19:22:57 +02005306 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5307 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5308
Imre Deak77d22dc2014-03-05 16:20:52 +02005309 return mask;
5310}
5311
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005312static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5313{
5314 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316 enum intel_display_power_domain domain;
5317 unsigned long domains, new_domains, old_domains;
5318
5319 old_domains = intel_crtc->enabled_power_domains;
5320 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5321
5322 domains = new_domains & ~old_domains;
5323
5324 for_each_power_domain(domain, domains)
5325 intel_display_power_get(dev_priv, domain);
5326
5327 return old_domains & ~new_domains;
5328}
5329
5330static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5331 unsigned long domains)
5332{
5333 enum intel_display_power_domain domain;
5334
5335 for_each_power_domain(domain, domains)
5336 intel_display_power_put(dev_priv, domain);
5337}
5338
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005339static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005340{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005341 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005342 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005343 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005344 unsigned long put_domains[I915_MAX_PIPES] = {};
5345 struct drm_crtc_state *crtc_state;
5346 struct drm_crtc *crtc;
5347 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005348
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005349 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5350 if (needs_modeset(crtc->state))
5351 put_domains[to_intel_crtc(crtc)->pipe] =
5352 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005353 }
5354
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005355 if (dev_priv->display.modeset_commit_cdclk &&
5356 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5357 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005358
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005359 for (i = 0; i < I915_MAX_PIPES; i++)
5360 if (put_domains[i])
5361 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005362}
5363
Mika Kaholaadafdc62015-08-18 14:36:59 +03005364static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5365{
5366 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5367
5368 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5369 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5370 return max_cdclk_freq;
5371 else if (IS_CHERRYVIEW(dev_priv))
5372 return max_cdclk_freq*95/100;
5373 else if (INTEL_INFO(dev_priv)->gen < 4)
5374 return 2*max_cdclk_freq*90/100;
5375 else
5376 return max_cdclk_freq*90/100;
5377}
5378
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005379static void intel_update_max_cdclk(struct drm_device *dev)
5380{
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005383 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005384 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5385
5386 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5387 dev_priv->max_cdclk_freq = 675000;
5388 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5389 dev_priv->max_cdclk_freq = 540000;
5390 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5391 dev_priv->max_cdclk_freq = 450000;
5392 else
5393 dev_priv->max_cdclk_freq = 337500;
5394 } else if (IS_BROADWELL(dev)) {
5395 /*
5396 * FIXME with extra cooling we can allow
5397 * 540 MHz for ULX and 675 Mhz for ULT.
5398 * How can we know if extra cooling is
5399 * available? PCI ID, VTB, something else?
5400 */
5401 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5402 dev_priv->max_cdclk_freq = 450000;
5403 else if (IS_BDW_ULX(dev))
5404 dev_priv->max_cdclk_freq = 450000;
5405 else if (IS_BDW_ULT(dev))
5406 dev_priv->max_cdclk_freq = 540000;
5407 else
5408 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005409 } else if (IS_CHERRYVIEW(dev)) {
5410 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005411 } else if (IS_VALLEYVIEW(dev)) {
5412 dev_priv->max_cdclk_freq = 400000;
5413 } else {
5414 /* otherwise assume cdclk is fixed */
5415 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5416 }
5417
Mika Kaholaadafdc62015-08-18 14:36:59 +03005418 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5419
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005420 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5421 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005422
5423 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5424 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005425}
5426
5427static void intel_update_cdclk(struct drm_device *dev)
5428{
5429 struct drm_i915_private *dev_priv = dev->dev_private;
5430
5431 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5432 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5433 dev_priv->cdclk_freq);
5434
5435 /*
5436 * Program the gmbus_freq based on the cdclk frequency.
5437 * BSpec erroneously claims we should aim for 4MHz, but
5438 * in fact 1MHz is the correct frequency.
5439 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005440 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005441 /*
5442 * Program the gmbus_freq based on the cdclk frequency.
5443 * BSpec erroneously claims we should aim for 4MHz, but
5444 * in fact 1MHz is the correct frequency.
5445 */
5446 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5447 }
5448
5449 if (dev_priv->max_cdclk_freq == 0)
5450 intel_update_max_cdclk(dev);
5451}
5452
Damien Lespiau70d0c572015-06-04 18:21:29 +01005453static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305454{
5455 struct drm_i915_private *dev_priv = dev->dev_private;
5456 uint32_t divider;
5457 uint32_t ratio;
5458 uint32_t current_freq;
5459 int ret;
5460
5461 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5462 switch (frequency) {
5463 case 144000:
5464 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5465 ratio = BXT_DE_PLL_RATIO(60);
5466 break;
5467 case 288000:
5468 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5469 ratio = BXT_DE_PLL_RATIO(60);
5470 break;
5471 case 384000:
5472 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5473 ratio = BXT_DE_PLL_RATIO(60);
5474 break;
5475 case 576000:
5476 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5477 ratio = BXT_DE_PLL_RATIO(60);
5478 break;
5479 case 624000:
5480 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5481 ratio = BXT_DE_PLL_RATIO(65);
5482 break;
5483 case 19200:
5484 /*
5485 * Bypass frequency with DE PLL disabled. Init ratio, divider
5486 * to suppress GCC warning.
5487 */
5488 ratio = 0;
5489 divider = 0;
5490 break;
5491 default:
5492 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5493
5494 return;
5495 }
5496
5497 mutex_lock(&dev_priv->rps.hw_lock);
5498 /* Inform power controller of upcoming frequency change */
5499 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5500 0x80000000);
5501 mutex_unlock(&dev_priv->rps.hw_lock);
5502
5503 if (ret) {
5504 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5505 ret, frequency);
5506 return;
5507 }
5508
5509 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5510 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5511 current_freq = current_freq * 500 + 1000;
5512
5513 /*
5514 * DE PLL has to be disabled when
5515 * - setting to 19.2MHz (bypass, PLL isn't used)
5516 * - before setting to 624MHz (PLL needs toggling)
5517 * - before setting to any frequency from 624MHz (PLL needs toggling)
5518 */
5519 if (frequency == 19200 || frequency == 624000 ||
5520 current_freq == 624000) {
5521 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5522 /* Timeout 200us */
5523 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5524 1))
5525 DRM_ERROR("timout waiting for DE PLL unlock\n");
5526 }
5527
5528 if (frequency != 19200) {
5529 uint32_t val;
5530
5531 val = I915_READ(BXT_DE_PLL_CTL);
5532 val &= ~BXT_DE_PLL_RATIO_MASK;
5533 val |= ratio;
5534 I915_WRITE(BXT_DE_PLL_CTL, val);
5535
5536 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5537 /* Timeout 200us */
5538 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5539 DRM_ERROR("timeout waiting for DE PLL lock\n");
5540
5541 val = I915_READ(CDCLK_CTL);
5542 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5543 val |= divider;
5544 /*
5545 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5546 * enable otherwise.
5547 */
5548 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5549 if (frequency >= 500000)
5550 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5551
5552 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5553 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5554 val |= (frequency - 1000) / 500;
5555 I915_WRITE(CDCLK_CTL, val);
5556 }
5557
5558 mutex_lock(&dev_priv->rps.hw_lock);
5559 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5560 DIV_ROUND_UP(frequency, 25000));
5561 mutex_unlock(&dev_priv->rps.hw_lock);
5562
5563 if (ret) {
5564 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5565 ret, frequency);
5566 return;
5567 }
5568
Damien Lespiaua47871b2015-06-04 18:21:34 +01005569 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305570}
5571
5572void broxton_init_cdclk(struct drm_device *dev)
5573{
5574 struct drm_i915_private *dev_priv = dev->dev_private;
5575 uint32_t val;
5576
5577 /*
5578 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5579 * or else the reset will hang because there is no PCH to respond.
5580 * Move the handshake programming to initialization sequence.
5581 * Previously was left up to BIOS.
5582 */
5583 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5584 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5585 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5586
5587 /* Enable PG1 for cdclk */
5588 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5589
5590 /* check if cd clock is enabled */
5591 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5592 DRM_DEBUG_KMS("Display already initialized\n");
5593 return;
5594 }
5595
5596 /*
5597 * FIXME:
5598 * - The initial CDCLK needs to be read from VBT.
5599 * Need to make this change after VBT has changes for BXT.
5600 * - check if setting the max (or any) cdclk freq is really necessary
5601 * here, it belongs to modeset time
5602 */
5603 broxton_set_cdclk(dev, 624000);
5604
5605 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005606 POSTING_READ(DBUF_CTL);
5607
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305608 udelay(10);
5609
5610 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5611 DRM_ERROR("DBuf power enable timeout!\n");
5612}
5613
5614void broxton_uninit_cdclk(struct drm_device *dev)
5615{
5616 struct drm_i915_private *dev_priv = dev->dev_private;
5617
5618 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005619 POSTING_READ(DBUF_CTL);
5620
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305621 udelay(10);
5622
5623 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5624 DRM_ERROR("DBuf power disable timeout!\n");
5625
5626 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5627 broxton_set_cdclk(dev, 19200);
5628
5629 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5630}
5631
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005632static const struct skl_cdclk_entry {
5633 unsigned int freq;
5634 unsigned int vco;
5635} skl_cdclk_frequencies[] = {
5636 { .freq = 308570, .vco = 8640 },
5637 { .freq = 337500, .vco = 8100 },
5638 { .freq = 432000, .vco = 8640 },
5639 { .freq = 450000, .vco = 8100 },
5640 { .freq = 540000, .vco = 8100 },
5641 { .freq = 617140, .vco = 8640 },
5642 { .freq = 675000, .vco = 8100 },
5643};
5644
5645static unsigned int skl_cdclk_decimal(unsigned int freq)
5646{
5647 return (freq - 1000) / 500;
5648}
5649
5650static unsigned int skl_cdclk_get_vco(unsigned int freq)
5651{
5652 unsigned int i;
5653
5654 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5655 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5656
5657 if (e->freq == freq)
5658 return e->vco;
5659 }
5660
5661 return 8100;
5662}
5663
5664static void
5665skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5666{
5667 unsigned int min_freq;
5668 u32 val;
5669
5670 /* select the minimum CDCLK before enabling DPLL 0 */
5671 val = I915_READ(CDCLK_CTL);
5672 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5673 val |= CDCLK_FREQ_337_308;
5674
5675 if (required_vco == 8640)
5676 min_freq = 308570;
5677 else
5678 min_freq = 337500;
5679
5680 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5681
5682 I915_WRITE(CDCLK_CTL, val);
5683 POSTING_READ(CDCLK_CTL);
5684
5685 /*
5686 * We always enable DPLL0 with the lowest link rate possible, but still
5687 * taking into account the VCO required to operate the eDP panel at the
5688 * desired frequency. The usual DP link rates operate with a VCO of
5689 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5690 * The modeset code is responsible for the selection of the exact link
5691 * rate later on, with the constraint of choosing a frequency that
5692 * works with required_vco.
5693 */
5694 val = I915_READ(DPLL_CTRL1);
5695
5696 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5697 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5698 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5699 if (required_vco == 8640)
5700 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5701 SKL_DPLL0);
5702 else
5703 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5704 SKL_DPLL0);
5705
5706 I915_WRITE(DPLL_CTRL1, val);
5707 POSTING_READ(DPLL_CTRL1);
5708
5709 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5710
5711 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5712 DRM_ERROR("DPLL0 not locked\n");
5713}
5714
5715static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5716{
5717 int ret;
5718 u32 val;
5719
5720 /* inform PCU we want to change CDCLK */
5721 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5722 mutex_lock(&dev_priv->rps.hw_lock);
5723 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5724 mutex_unlock(&dev_priv->rps.hw_lock);
5725
5726 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5727}
5728
5729static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5730{
5731 unsigned int i;
5732
5733 for (i = 0; i < 15; i++) {
5734 if (skl_cdclk_pcu_ready(dev_priv))
5735 return true;
5736 udelay(10);
5737 }
5738
5739 return false;
5740}
5741
5742static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5743{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005744 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005745 u32 freq_select, pcu_ack;
5746
5747 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5748
5749 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5750 DRM_ERROR("failed to inform PCU about cdclk change\n");
5751 return;
5752 }
5753
5754 /* set CDCLK_CTL */
5755 switch(freq) {
5756 case 450000:
5757 case 432000:
5758 freq_select = CDCLK_FREQ_450_432;
5759 pcu_ack = 1;
5760 break;
5761 case 540000:
5762 freq_select = CDCLK_FREQ_540;
5763 pcu_ack = 2;
5764 break;
5765 case 308570:
5766 case 337500:
5767 default:
5768 freq_select = CDCLK_FREQ_337_308;
5769 pcu_ack = 0;
5770 break;
5771 case 617140:
5772 case 675000:
5773 freq_select = CDCLK_FREQ_675_617;
5774 pcu_ack = 3;
5775 break;
5776 }
5777
5778 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5779 POSTING_READ(CDCLK_CTL);
5780
5781 /* inform PCU of the change */
5782 mutex_lock(&dev_priv->rps.hw_lock);
5783 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5784 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005785
5786 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005787}
5788
5789void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5790{
5791 /* disable DBUF power */
5792 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5793 POSTING_READ(DBUF_CTL);
5794
5795 udelay(10);
5796
5797 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5798 DRM_ERROR("DBuf power disable timeout\n");
5799
Imre Deakab96c1ee2015-11-04 19:24:18 +02005800 /* disable DPLL0 */
5801 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5802 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5803 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005804}
5805
5806void skl_init_cdclk(struct drm_i915_private *dev_priv)
5807{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005808 unsigned int required_vco;
5809
Gary Wang39d9b852015-08-28 16:40:34 +08005810 /* DPLL0 not enabled (happens on early BIOS versions) */
5811 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5812 /* enable DPLL0 */
5813 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5814 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005815 }
5816
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005817 /* set CDCLK to the frequency the BIOS chose */
5818 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5819
5820 /* enable DBUF power */
5821 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5822 POSTING_READ(DBUF_CTL);
5823
5824 udelay(10);
5825
5826 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5827 DRM_ERROR("DBuf power enable timeout\n");
5828}
5829
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305830int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5831{
5832 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5833 uint32_t cdctl = I915_READ(CDCLK_CTL);
5834 int freq = dev_priv->skl_boot_cdclk;
5835
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305836 /*
5837 * check if the pre-os intialized the display
5838 * There is SWF18 scratchpad register defined which is set by the
5839 * pre-os which can be used by the OS drivers to check the status
5840 */
5841 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5842 goto sanitize;
5843
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305844 /* Is PLL enabled and locked ? */
5845 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5846 goto sanitize;
5847
5848 /* DPLL okay; verify the cdclock
5849 *
5850 * Noticed in some instances that the freq selection is correct but
5851 * decimal part is programmed wrong from BIOS where pre-os does not
5852 * enable display. Verify the same as well.
5853 */
5854 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5855 /* All well; nothing to sanitize */
5856 return false;
5857sanitize:
5858 /*
5859 * As of now initialize with max cdclk till
5860 * we get dynamic cdclk support
5861 * */
5862 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5863 skl_init_cdclk(dev_priv);
5864
5865 /* we did have to sanitize */
5866 return true;
5867}
5868
Jesse Barnes30a970c2013-11-04 13:48:12 -08005869/* Adjust CDclk dividers to allow high res or save power if possible */
5870static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5871{
5872 struct drm_i915_private *dev_priv = dev->dev_private;
5873 u32 val, cmd;
5874
Vandana Kannan164dfd22014-11-24 13:37:41 +05305875 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5876 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005877
Ville Syrjälädfcab172014-06-13 13:37:47 +03005878 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005880 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881 cmd = 1;
5882 else
5883 cmd = 0;
5884
5885 mutex_lock(&dev_priv->rps.hw_lock);
5886 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5887 val &= ~DSPFREQGUAR_MASK;
5888 val |= (cmd << DSPFREQGUAR_SHIFT);
5889 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5890 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5891 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5892 50)) {
5893 DRM_ERROR("timed out waiting for CDclk change\n");
5894 }
5895 mutex_unlock(&dev_priv->rps.hw_lock);
5896
Ville Syrjälä54433e92015-05-26 20:42:31 +03005897 mutex_lock(&dev_priv->sb_lock);
5898
Ville Syrjälädfcab172014-06-13 13:37:47 +03005899 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005900 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005902 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904 /* adjust cdclk divider */
5905 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005906 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907 val |= divider;
5908 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005909
5910 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005911 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005912 50))
5913 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914 }
5915
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916 /* adjust self-refresh exit latency value */
5917 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5918 val &= ~0x7f;
5919
5920 /*
5921 * For high bandwidth configs, we set a higher latency in the bunit
5922 * so that the core display fetch happens in time to avoid underruns.
5923 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005924 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 val |= 4500 / 250; /* 4.5 usec */
5926 else
5927 val |= 3000 / 250; /* 3.0 usec */
5928 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005929
Ville Syrjäläa5805162015-05-26 20:42:30 +03005930 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931
Ville Syrjäläb6283052015-06-03 15:45:07 +03005932 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933}
5934
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005935static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5936{
5937 struct drm_i915_private *dev_priv = dev->dev_private;
5938 u32 val, cmd;
5939
Vandana Kannan164dfd22014-11-24 13:37:41 +05305940 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5941 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005942
5943 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005944 case 333333:
5945 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005946 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005947 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005948 break;
5949 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005950 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005951 return;
5952 }
5953
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005954 /*
5955 * Specs are full of misinformation, but testing on actual
5956 * hardware has shown that we just need to write the desired
5957 * CCK divider into the Punit register.
5958 */
5959 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5960
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005961 mutex_lock(&dev_priv->rps.hw_lock);
5962 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5963 val &= ~DSPFREQGUAR_MASK_CHV;
5964 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5965 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5966 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5967 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5968 50)) {
5969 DRM_ERROR("timed out waiting for CDclk change\n");
5970 }
5971 mutex_unlock(&dev_priv->rps.hw_lock);
5972
Ville Syrjäläb6283052015-06-03 15:45:07 +03005973 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005974}
5975
Jesse Barnes30a970c2013-11-04 13:48:12 -08005976static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5977 int max_pixclk)
5978{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005979 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005980 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005981
Jesse Barnes30a970c2013-11-04 13:48:12 -08005982 /*
5983 * Really only a few cases to deal with, as only 4 CDclks are supported:
5984 * 200MHz
5985 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005986 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005987 * 400MHz (VLV only)
5988 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5989 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005990 *
5991 * We seem to get an unstable or solid color picture at 200MHz.
5992 * Not sure what's wrong. For now use 200MHz only when all pipes
5993 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005994 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005995 if (!IS_CHERRYVIEW(dev_priv) &&
5996 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005997 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005998 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005999 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006000 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006001 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006002 else
6003 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006004}
6005
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6007 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006008{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009 /*
6010 * FIXME:
6011 * - remove the guardband, it's not needed on BXT
6012 * - set 19.2MHz bypass frequency if there are no active pipes
6013 */
6014 if (max_pixclk > 576000*9/10)
6015 return 624000;
6016 else if (max_pixclk > 384000*9/10)
6017 return 576000;
6018 else if (max_pixclk > 288000*9/10)
6019 return 384000;
6020 else if (max_pixclk > 144000*9/10)
6021 return 288000;
6022 else
6023 return 144000;
6024}
6025
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006026/* Compute the max pixel clock for new configuration. Uses atomic state if
6027 * that's non-NULL, look at current state otherwise. */
6028static int intel_mode_max_pixclk(struct drm_device *dev,
6029 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006030{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006031 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6032 struct drm_i915_private *dev_priv = dev->dev_private;
6033 struct drm_crtc *crtc;
6034 struct drm_crtc_state *crtc_state;
6035 unsigned max_pixclk = 0, i;
6036 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006037
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006038 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6039 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006040
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006041 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6042 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006043
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006044 if (crtc_state->enable)
6045 pixclk = crtc_state->adjusted_mode.crtc_clock;
6046
6047 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048 }
6049
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006050 if (!intel_state->active_crtcs)
6051 return 0;
6052
6053 for_each_pipe(dev_priv, pipe)
6054 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6055
Jesse Barnes30a970c2013-11-04 13:48:12 -08006056 return max_pixclk;
6057}
6058
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006059static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006060{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006061 struct drm_device *dev = state->dev;
6062 struct drm_i915_private *dev_priv = dev->dev_private;
6063 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006064 struct intel_atomic_state *intel_state =
6065 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006066
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006067 if (max_pixclk < 0)
6068 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006069
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006070 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006071 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306072
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006073 if (!intel_state->active_crtcs)
6074 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6075
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006076 return 0;
6077}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006078
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6080{
6081 struct drm_device *dev = state->dev;
6082 struct drm_i915_private *dev_priv = dev->dev_private;
6083 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006084 struct intel_atomic_state *intel_state =
6085 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006086
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006087 if (max_pixclk < 0)
6088 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006089
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006090 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006091 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006092
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006093 if (!intel_state->active_crtcs)
6094 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6095
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006096 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006097}
6098
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006099static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6100{
6101 unsigned int credits, default_credits;
6102
6103 if (IS_CHERRYVIEW(dev_priv))
6104 default_credits = PFI_CREDIT(12);
6105 else
6106 default_credits = PFI_CREDIT(8);
6107
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006108 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006109 /* CHV suggested value is 31 or 63 */
6110 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006111 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006112 else
6113 credits = PFI_CREDIT(15);
6114 } else {
6115 credits = default_credits;
6116 }
6117
6118 /*
6119 * WA - write default credits before re-programming
6120 * FIXME: should we also set the resend bit here?
6121 */
6122 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6123 default_credits);
6124
6125 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6126 credits | PFI_CREDIT_RESEND);
6127
6128 /*
6129 * FIXME is this guaranteed to clear
6130 * immediately or should we poll for it?
6131 */
6132 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6133}
6134
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006135static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006136{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006137 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006138 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006139 struct intel_atomic_state *old_intel_state =
6140 to_intel_atomic_state(old_state);
6141 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006142
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006143 /*
6144 * FIXME: We can end up here with all power domains off, yet
6145 * with a CDCLK frequency other than the minimum. To account
6146 * for this take the PIPE-A power domain, which covers the HW
6147 * blocks needed for the following programming. This can be
6148 * removed once it's guaranteed that we get here either with
6149 * the minimum CDCLK set, or the required power domains
6150 * enabled.
6151 */
6152 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006153
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006154 if (IS_CHERRYVIEW(dev))
6155 cherryview_set_cdclk(dev, req_cdclk);
6156 else
6157 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006158
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006159 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006160
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006161 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006162}
6163
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164static void valleyview_crtc_enable(struct drm_crtc *crtc)
6165{
6166 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006167 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6169 struct intel_encoder *encoder;
6170 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006171
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006172 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006173 return;
6174
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006175 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306176 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006177
6178 intel_set_pipe_timings(intel_crtc);
6179
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006180 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182
6183 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6184 I915_WRITE(CHV_CANVAS(pipe), 0);
6185 }
6186
Daniel Vetter5b18e572014-04-24 23:55:06 +02006187 i9xx_set_pipeconf(intel_crtc);
6188
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190
Daniel Vettera72e4c92014-09-30 10:56:47 +02006191 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006192
Jesse Barnes89b667f2013-04-18 14:51:36 -07006193 for_each_encoder_on_crtc(dev, crtc, encoder)
6194 if (encoder->pre_pll_enable)
6195 encoder->pre_pll_enable(encoder);
6196
Jani Nikulaa65347b2015-11-27 12:21:46 +02006197 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006198 if (IS_CHERRYVIEW(dev)) {
6199 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006200 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006201 } else {
6202 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006203 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006204 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006205 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006206
6207 for_each_encoder_on_crtc(dev, crtc, encoder)
6208 if (encoder->pre_enable)
6209 encoder->pre_enable(encoder);
6210
Jesse Barnes2dd24552013-04-25 12:55:01 -07006211 i9xx_pfit_enable(intel_crtc);
6212
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006213 intel_crtc_load_lut(crtc);
6214
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006215 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006216
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006217 assert_vblank_disabled(crtc);
6218 drm_crtc_vblank_on(crtc);
6219
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006220 for_each_encoder_on_crtc(dev, crtc, encoder)
6221 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006222}
6223
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006224static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6225{
6226 struct drm_device *dev = crtc->base.dev;
6227 struct drm_i915_private *dev_priv = dev->dev_private;
6228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006229 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6230 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006231}
6232
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006233static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006234{
6235 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006236 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006238 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006239 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006240
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006241 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006242 return;
6243
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006244 i9xx_set_pll_dividers(intel_crtc);
6245
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006246 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306247 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006248
6249 intel_set_pipe_timings(intel_crtc);
6250
Daniel Vetter5b18e572014-04-24 23:55:06 +02006251 i9xx_set_pipeconf(intel_crtc);
6252
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006253 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006254
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006255 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006256 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006257
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006258 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006259 if (encoder->pre_enable)
6260 encoder->pre_enable(encoder);
6261
Daniel Vetterf6736a12013-06-05 13:34:30 +02006262 i9xx_enable_pll(intel_crtc);
6263
Jesse Barnes2dd24552013-04-25 12:55:01 -07006264 i9xx_pfit_enable(intel_crtc);
6265
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006266 intel_crtc_load_lut(crtc);
6267
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006268 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006269 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006270
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006271 assert_vblank_disabled(crtc);
6272 drm_crtc_vblank_on(crtc);
6273
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006274 for_each_encoder_on_crtc(dev, crtc, encoder)
6275 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006276}
6277
Daniel Vetter87476d62013-04-11 16:29:06 +02006278static void i9xx_pfit_disable(struct intel_crtc *crtc)
6279{
6280 struct drm_device *dev = crtc->base.dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006282
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006283 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006284 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006285
6286 assert_pipe_disabled(dev_priv, crtc->pipe);
6287
Daniel Vetter328d8e82013-05-08 10:36:31 +02006288 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6289 I915_READ(PFIT_CONTROL));
6290 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006291}
6292
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006293static void i9xx_crtc_disable(struct drm_crtc *crtc)
6294{
6295 struct drm_device *dev = crtc->dev;
6296 struct drm_i915_private *dev_priv = dev->dev_private;
6297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006298 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006299 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006300
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006301 /*
6302 * On gen2 planes are double buffered but the pipe isn't, so we must
6303 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006304 * We also need to wait on all gmch platforms because of the
6305 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006306 */
Imre Deak564ed192014-06-13 14:54:21 +03006307 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006308
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006309 for_each_encoder_on_crtc(dev, crtc, encoder)
6310 encoder->disable(encoder);
6311
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006312 drm_crtc_vblank_off(crtc);
6313 assert_vblank_disabled(crtc);
6314
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006315 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006316
Daniel Vetter87476d62013-04-11 16:29:06 +02006317 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006318
Jesse Barnes89b667f2013-04-18 14:51:36 -07006319 for_each_encoder_on_crtc(dev, crtc, encoder)
6320 if (encoder->post_disable)
6321 encoder->post_disable(encoder);
6322
Jani Nikulaa65347b2015-11-27 12:21:46 +02006323 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006324 if (IS_CHERRYVIEW(dev))
6325 chv_disable_pll(dev_priv, pipe);
6326 else if (IS_VALLEYVIEW(dev))
6327 vlv_disable_pll(dev_priv, pipe);
6328 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006329 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006330 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006331
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006332 for_each_encoder_on_crtc(dev, crtc, encoder)
6333 if (encoder->post_pll_disable)
6334 encoder->post_pll_disable(encoder);
6335
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006336 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006337 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006338}
6339
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006340static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006341{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006343 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006344 enum intel_display_power_domain domain;
6345 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006346
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006347 if (!intel_crtc->active)
6348 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006349
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006350 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006351 WARN_ON(intel_crtc->unpin_work);
6352
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006353 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006354
6355 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6356 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006357 }
6358
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006359 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006360 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006361 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006362 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006363 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006364
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006365 domains = intel_crtc->enabled_power_domains;
6366 for_each_power_domain(domain, domains)
6367 intel_display_power_put(dev_priv, domain);
6368 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006369
6370 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6371 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006372}
6373
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006374/*
6375 * turn all crtc's off, but do not adjust state
6376 * This has to be paired with a call to intel_modeset_setup_hw_state.
6377 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006378int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006379{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006380 struct drm_mode_config *config = &dev->mode_config;
6381 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6382 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006383 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006384 unsigned crtc_mask = 0;
6385 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006386
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006387 if (WARN_ON(!ctx))
6388 return 0;
6389
6390 lockdep_assert_held(&ctx->ww_ctx);
6391 state = drm_atomic_state_alloc(dev);
6392 if (WARN_ON(!state))
6393 return -ENOMEM;
6394
6395 state->acquire_ctx = ctx;
6396 state->allow_modeset = true;
6397
6398 for_each_crtc(dev, crtc) {
6399 struct drm_crtc_state *crtc_state =
6400 drm_atomic_get_crtc_state(state, crtc);
6401
6402 ret = PTR_ERR_OR_ZERO(crtc_state);
6403 if (ret)
6404 goto free;
6405
6406 if (!crtc_state->active)
6407 continue;
6408
6409 crtc_state->active = false;
6410 crtc_mask |= 1 << drm_crtc_index(crtc);
6411 }
6412
6413 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006414 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006415
6416 if (!ret) {
6417 for_each_crtc(dev, crtc)
6418 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6419 crtc->state->active = true;
6420
6421 return ret;
6422 }
6423 }
6424
6425free:
6426 if (ret)
6427 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6428 drm_atomic_state_free(state);
6429 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006430}
6431
Chris Wilsonea5b2132010-08-04 13:50:23 +01006432void intel_encoder_destroy(struct drm_encoder *encoder)
6433{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006434 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006435
Chris Wilsonea5b2132010-08-04 13:50:23 +01006436 drm_encoder_cleanup(encoder);
6437 kfree(intel_encoder);
6438}
6439
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006440/* Cross check the actual hw state with our own modeset state tracking (and it's
6441 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006442static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006443{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006444 struct drm_crtc *crtc = connector->base.state->crtc;
6445
6446 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6447 connector->base.base.id,
6448 connector->base.name);
6449
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006450 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006451 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006452 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006453
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006454 I915_STATE_WARN(!crtc,
6455 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006456
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006457 if (!crtc)
6458 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006459
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006460 I915_STATE_WARN(!crtc->state->active,
6461 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006462
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006463 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006464 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006465
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006466 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006467 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006468
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006469 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006470 "attached encoder crtc differs from connector crtc\n");
6471 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006472 I915_STATE_WARN(crtc && crtc->state->active,
6473 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006474 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6475 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006476 }
6477}
6478
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006479int intel_connector_init(struct intel_connector *connector)
6480{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006481 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006482
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006483 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006484 return -ENOMEM;
6485
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006486 return 0;
6487}
6488
6489struct intel_connector *intel_connector_alloc(void)
6490{
6491 struct intel_connector *connector;
6492
6493 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6494 if (!connector)
6495 return NULL;
6496
6497 if (intel_connector_init(connector) < 0) {
6498 kfree(connector);
6499 return NULL;
6500 }
6501
6502 return connector;
6503}
6504
Daniel Vetterf0947c32012-07-02 13:10:34 +02006505/* Simple connector->get_hw_state implementation for encoders that support only
6506 * one connector and no cloning and hence the encoder state determines the state
6507 * of the connector. */
6508bool intel_connector_get_hw_state(struct intel_connector *connector)
6509{
Daniel Vetter24929352012-07-02 20:28:59 +02006510 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006511 struct intel_encoder *encoder = connector->encoder;
6512
6513 return encoder->get_hw_state(encoder, &pipe);
6514}
6515
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006517{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6519 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006520
6521 return 0;
6522}
6523
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006525 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006526{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006527 struct drm_atomic_state *state = pipe_config->base.state;
6528 struct intel_crtc *other_crtc;
6529 struct intel_crtc_state *other_crtc_state;
6530
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006531 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6532 pipe_name(pipe), pipe_config->fdi_lanes);
6533 if (pipe_config->fdi_lanes > 4) {
6534 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6535 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 }
6538
Paulo Zanonibafb6552013-11-02 21:07:44 -07006539 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540 if (pipe_config->fdi_lanes > 2) {
6541 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6542 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006546 }
6547 }
6548
6549 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006550 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006551
6552 /* Ivybridge 3 pipe is really complicated */
6553 switch (pipe) {
6554 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006555 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006556 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006557 if (pipe_config->fdi_lanes <= 2)
6558 return 0;
6559
6560 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6561 other_crtc_state =
6562 intel_atomic_get_crtc_state(state, other_crtc);
6563 if (IS_ERR(other_crtc_state))
6564 return PTR_ERR(other_crtc_state);
6565
6566 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006567 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6568 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006569 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006572 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006573 if (pipe_config->fdi_lanes > 2) {
6574 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6575 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006576 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006577 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006578
6579 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6580 other_crtc_state =
6581 intel_atomic_get_crtc_state(state, other_crtc);
6582 if (IS_ERR(other_crtc_state))
6583 return PTR_ERR(other_crtc_state);
6584
6585 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006586 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006587 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006589 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006590 default:
6591 BUG();
6592 }
6593}
6594
Daniel Vettere29c22c2013-02-21 00:00:16 +01006595#define RETRY 1
6596static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006597 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006598{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006599 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006600 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006601 int lane, link_bw, fdi_dotclock, ret;
6602 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006603
Daniel Vettere29c22c2013-02-21 00:00:16 +01006604retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006605 /* FDI is a binary signal running at ~2.7GHz, encoding
6606 * each output octet as 10 bits. The actual frequency
6607 * is stored as a divider into a 100MHz clock, and the
6608 * mode pixel clock is stored in units of 1KHz.
6609 * Hence the bw of each lane in terms of the mode signal
6610 * is:
6611 */
6612 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6613
Damien Lespiau241bfc32013-09-25 16:45:37 +01006614 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006615
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006616 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006617 pipe_config->pipe_bpp);
6618
6619 pipe_config->fdi_lanes = lane;
6620
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006621 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006622 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006623
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006624 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6625 intel_crtc->pipe, pipe_config);
6626 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006627 pipe_config->pipe_bpp -= 2*3;
6628 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6629 pipe_config->pipe_bpp);
6630 needs_recompute = true;
6631 pipe_config->bw_constrained = true;
6632
6633 goto retry;
6634 }
6635
6636 if (needs_recompute)
6637 return RETRY;
6638
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006639 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006640}
6641
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006642static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6643 struct intel_crtc_state *pipe_config)
6644{
6645 if (pipe_config->pipe_bpp > 24)
6646 return false;
6647
6648 /* HSW can handle pixel rate up to cdclk? */
6649 if (IS_HASWELL(dev_priv->dev))
6650 return true;
6651
6652 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006653 * We compare against max which means we must take
6654 * the increased cdclk requirement into account when
6655 * calculating the new cdclk.
6656 *
6657 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006658 */
6659 return ilk_pipe_pixel_rate(pipe_config) <=
6660 dev_priv->max_cdclk_freq * 95 / 100;
6661}
6662
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006663static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006664 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006665{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006666 struct drm_device *dev = crtc->base.dev;
6667 struct drm_i915_private *dev_priv = dev->dev_private;
6668
Jani Nikulad330a952014-01-21 11:24:25 +02006669 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006670 hsw_crtc_supports_ips(crtc) &&
6671 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006672}
6673
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006674static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6675{
6676 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6677
6678 /* GDG double wide on either pipe, otherwise pipe A only */
6679 return INTEL_INFO(dev_priv)->gen < 4 &&
6680 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6681}
6682
Daniel Vettera43f6e02013-06-07 23:10:32 +02006683static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006684 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006685{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006686 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006688 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006689
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006690 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006691 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006692 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006693
6694 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006695 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006696 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006697 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006698 if (intel_crtc_supports_double_wide(crtc) &&
6699 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006700 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006701 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006702 }
6703
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006704 if (adjusted_mode->crtc_clock > clock_limit) {
6705 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6706 adjusted_mode->crtc_clock, clock_limit,
6707 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006708 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006709 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006710 }
Chris Wilson89749352010-09-12 18:25:19 +01006711
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006712 /*
6713 * Pipe horizontal size must be even in:
6714 * - DVO ganged mode
6715 * - LVDS dual channel mode
6716 * - Double wide pipe
6717 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006718 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006719 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6720 pipe_config->pipe_src_w &= ~1;
6721
Damien Lespiau8693a822013-05-03 18:48:11 +01006722 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6723 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006724 */
6725 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006726 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006727 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006728
Damien Lespiauf5adf942013-06-24 18:29:34 +01006729 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006730 hsw_compute_ips_config(crtc, pipe_config);
6731
Daniel Vetter877d48d2013-04-19 11:24:43 +02006732 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006733 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006734
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006735 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736}
6737
Ville Syrjälä1652d192015-03-31 14:12:01 +03006738static int skylake_get_display_clock_speed(struct drm_device *dev)
6739{
6740 struct drm_i915_private *dev_priv = to_i915(dev);
6741 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6742 uint32_t cdctl = I915_READ(CDCLK_CTL);
6743 uint32_t linkrate;
6744
Damien Lespiau414355a2015-06-04 18:21:31 +01006745 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006746 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006747
6748 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6749 return 540000;
6750
6751 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006752 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006753
Damien Lespiau71cd8422015-04-30 16:39:17 +01006754 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6755 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006756 /* vco 8640 */
6757 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6758 case CDCLK_FREQ_450_432:
6759 return 432000;
6760 case CDCLK_FREQ_337_308:
6761 return 308570;
6762 case CDCLK_FREQ_675_617:
6763 return 617140;
6764 default:
6765 WARN(1, "Unknown cd freq selection\n");
6766 }
6767 } else {
6768 /* vco 8100 */
6769 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6770 case CDCLK_FREQ_450_432:
6771 return 450000;
6772 case CDCLK_FREQ_337_308:
6773 return 337500;
6774 case CDCLK_FREQ_675_617:
6775 return 675000;
6776 default:
6777 WARN(1, "Unknown cd freq selection\n");
6778 }
6779 }
6780
6781 /* error case, do as if DPLL0 isn't enabled */
6782 return 24000;
6783}
6784
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006785static int broxton_get_display_clock_speed(struct drm_device *dev)
6786{
6787 struct drm_i915_private *dev_priv = to_i915(dev);
6788 uint32_t cdctl = I915_READ(CDCLK_CTL);
6789 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6790 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6791 int cdclk;
6792
6793 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6794 return 19200;
6795
6796 cdclk = 19200 * pll_ratio / 2;
6797
6798 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6799 case BXT_CDCLK_CD2X_DIV_SEL_1:
6800 return cdclk; /* 576MHz or 624MHz */
6801 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6802 return cdclk * 2 / 3; /* 384MHz */
6803 case BXT_CDCLK_CD2X_DIV_SEL_2:
6804 return cdclk / 2; /* 288MHz */
6805 case BXT_CDCLK_CD2X_DIV_SEL_4:
6806 return cdclk / 4; /* 144MHz */
6807 }
6808
6809 /* error case, do as if DE PLL isn't enabled */
6810 return 19200;
6811}
6812
Ville Syrjälä1652d192015-03-31 14:12:01 +03006813static int broadwell_get_display_clock_speed(struct drm_device *dev)
6814{
6815 struct drm_i915_private *dev_priv = dev->dev_private;
6816 uint32_t lcpll = I915_READ(LCPLL_CTL);
6817 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6818
6819 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6820 return 800000;
6821 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6822 return 450000;
6823 else if (freq == LCPLL_CLK_FREQ_450)
6824 return 450000;
6825 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6826 return 540000;
6827 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6828 return 337500;
6829 else
6830 return 675000;
6831}
6832
6833static int haswell_get_display_clock_speed(struct drm_device *dev)
6834{
6835 struct drm_i915_private *dev_priv = dev->dev_private;
6836 uint32_t lcpll = I915_READ(LCPLL_CTL);
6837 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6838
6839 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6840 return 800000;
6841 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6842 return 450000;
6843 else if (freq == LCPLL_CLK_FREQ_450)
6844 return 450000;
6845 else if (IS_HSW_ULT(dev))
6846 return 337500;
6847 else
6848 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006849}
6850
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006851static int valleyview_get_display_clock_speed(struct drm_device *dev)
6852{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006853 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6854 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006855}
6856
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006857static int ilk_get_display_clock_speed(struct drm_device *dev)
6858{
6859 return 450000;
6860}
6861
Jesse Barnese70236a2009-09-21 10:42:27 -07006862static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006863{
Jesse Barnese70236a2009-09-21 10:42:27 -07006864 return 400000;
6865}
Jesse Barnes79e53942008-11-07 14:24:08 -08006866
Jesse Barnese70236a2009-09-21 10:42:27 -07006867static int i915_get_display_clock_speed(struct drm_device *dev)
6868{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006869 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006870}
Jesse Barnes79e53942008-11-07 14:24:08 -08006871
Jesse Barnese70236a2009-09-21 10:42:27 -07006872static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6873{
6874 return 200000;
6875}
Jesse Barnes79e53942008-11-07 14:24:08 -08006876
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006877static int pnv_get_display_clock_speed(struct drm_device *dev)
6878{
6879 u16 gcfgc = 0;
6880
6881 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6882
6883 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6884 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006886 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006887 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006888 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006889 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006890 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6891 return 200000;
6892 default:
6893 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6894 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006895 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006896 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006897 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006898 }
6899}
6900
Jesse Barnese70236a2009-09-21 10:42:27 -07006901static int i915gm_get_display_clock_speed(struct drm_device *dev)
6902{
6903 u16 gcfgc = 0;
6904
6905 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6906
6907 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006908 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006909 else {
6910 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6911 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006912 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006913 default:
6914 case GC_DISPLAY_CLOCK_190_200_MHZ:
6915 return 190000;
6916 }
6917 }
6918}
Jesse Barnes79e53942008-11-07 14:24:08 -08006919
Jesse Barnese70236a2009-09-21 10:42:27 -07006920static int i865_get_display_clock_speed(struct drm_device *dev)
6921{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006922 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006923}
6924
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006925static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006926{
6927 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006928
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006929 /*
6930 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6931 * encoding is different :(
6932 * FIXME is this the right way to detect 852GM/852GMV?
6933 */
6934 if (dev->pdev->revision == 0x1)
6935 return 133333;
6936
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006937 pci_bus_read_config_word(dev->pdev->bus,
6938 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6939
Jesse Barnese70236a2009-09-21 10:42:27 -07006940 /* Assume that the hardware is in the high speed state. This
6941 * should be the default.
6942 */
6943 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6944 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006945 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006946 case GC_CLOCK_100_200:
6947 return 200000;
6948 case GC_CLOCK_166_250:
6949 return 250000;
6950 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006951 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006952 case GC_CLOCK_133_266:
6953 case GC_CLOCK_133_266_2:
6954 case GC_CLOCK_166_266:
6955 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006956 }
6957
6958 /* Shouldn't happen */
6959 return 0;
6960}
6961
6962static int i830_get_display_clock_speed(struct drm_device *dev)
6963{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006964 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006965}
6966
Ville Syrjälä34edce22015-05-22 11:22:33 +03006967static unsigned int intel_hpll_vco(struct drm_device *dev)
6968{
6969 struct drm_i915_private *dev_priv = dev->dev_private;
6970 static const unsigned int blb_vco[8] = {
6971 [0] = 3200000,
6972 [1] = 4000000,
6973 [2] = 5333333,
6974 [3] = 4800000,
6975 [4] = 6400000,
6976 };
6977 static const unsigned int pnv_vco[8] = {
6978 [0] = 3200000,
6979 [1] = 4000000,
6980 [2] = 5333333,
6981 [3] = 4800000,
6982 [4] = 2666667,
6983 };
6984 static const unsigned int cl_vco[8] = {
6985 [0] = 3200000,
6986 [1] = 4000000,
6987 [2] = 5333333,
6988 [3] = 6400000,
6989 [4] = 3333333,
6990 [5] = 3566667,
6991 [6] = 4266667,
6992 };
6993 static const unsigned int elk_vco[8] = {
6994 [0] = 3200000,
6995 [1] = 4000000,
6996 [2] = 5333333,
6997 [3] = 4800000,
6998 };
6999 static const unsigned int ctg_vco[8] = {
7000 [0] = 3200000,
7001 [1] = 4000000,
7002 [2] = 5333333,
7003 [3] = 6400000,
7004 [4] = 2666667,
7005 [5] = 4266667,
7006 };
7007 const unsigned int *vco_table;
7008 unsigned int vco;
7009 uint8_t tmp = 0;
7010
7011 /* FIXME other chipsets? */
7012 if (IS_GM45(dev))
7013 vco_table = ctg_vco;
7014 else if (IS_G4X(dev))
7015 vco_table = elk_vco;
7016 else if (IS_CRESTLINE(dev))
7017 vco_table = cl_vco;
7018 else if (IS_PINEVIEW(dev))
7019 vco_table = pnv_vco;
7020 else if (IS_G33(dev))
7021 vco_table = blb_vco;
7022 else
7023 return 0;
7024
7025 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7026
7027 vco = vco_table[tmp & 0x7];
7028 if (vco == 0)
7029 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7030 else
7031 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7032
7033 return vco;
7034}
7035
7036static int gm45_get_display_clock_speed(struct drm_device *dev)
7037{
7038 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7039 uint16_t tmp = 0;
7040
7041 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7042
7043 cdclk_sel = (tmp >> 12) & 0x1;
7044
7045 switch (vco) {
7046 case 2666667:
7047 case 4000000:
7048 case 5333333:
7049 return cdclk_sel ? 333333 : 222222;
7050 case 3200000:
7051 return cdclk_sel ? 320000 : 228571;
7052 default:
7053 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7054 return 222222;
7055 }
7056}
7057
7058static int i965gm_get_display_clock_speed(struct drm_device *dev)
7059{
7060 static const uint8_t div_3200[] = { 16, 10, 8 };
7061 static const uint8_t div_4000[] = { 20, 12, 10 };
7062 static const uint8_t div_5333[] = { 24, 16, 14 };
7063 const uint8_t *div_table;
7064 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7065 uint16_t tmp = 0;
7066
7067 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7068
7069 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7070
7071 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7072 goto fail;
7073
7074 switch (vco) {
7075 case 3200000:
7076 div_table = div_3200;
7077 break;
7078 case 4000000:
7079 div_table = div_4000;
7080 break;
7081 case 5333333:
7082 div_table = div_5333;
7083 break;
7084 default:
7085 goto fail;
7086 }
7087
7088 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7089
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007090fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007091 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7092 return 200000;
7093}
7094
7095static int g33_get_display_clock_speed(struct drm_device *dev)
7096{
7097 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7098 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7099 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7100 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7101 const uint8_t *div_table;
7102 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7103 uint16_t tmp = 0;
7104
7105 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7106
7107 cdclk_sel = (tmp >> 4) & 0x7;
7108
7109 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7110 goto fail;
7111
7112 switch (vco) {
7113 case 3200000:
7114 div_table = div_3200;
7115 break;
7116 case 4000000:
7117 div_table = div_4000;
7118 break;
7119 case 4800000:
7120 div_table = div_4800;
7121 break;
7122 case 5333333:
7123 div_table = div_5333;
7124 break;
7125 default:
7126 goto fail;
7127 }
7128
7129 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7130
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007131fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007132 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7133 return 190476;
7134}
7135
Zhenyu Wang2c072452009-06-05 15:38:42 +08007136static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007137intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007138{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007139 while (*num > DATA_LINK_M_N_MASK ||
7140 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007141 *num >>= 1;
7142 *den >>= 1;
7143 }
7144}
7145
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007146static void compute_m_n(unsigned int m, unsigned int n,
7147 uint32_t *ret_m, uint32_t *ret_n)
7148{
7149 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7150 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7151 intel_reduce_m_n_ratio(ret_m, ret_n);
7152}
7153
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007154void
7155intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7156 int pixel_clock, int link_clock,
7157 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007158{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007159 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007160
7161 compute_m_n(bits_per_pixel * pixel_clock,
7162 link_clock * nlanes * 8,
7163 &m_n->gmch_m, &m_n->gmch_n);
7164
7165 compute_m_n(pixel_clock, link_clock,
7166 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007167}
7168
Chris Wilsona7615032011-01-12 17:04:08 +00007169static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7170{
Jani Nikulad330a952014-01-21 11:24:25 +02007171 if (i915.panel_use_ssc >= 0)
7172 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007173 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007174 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007175}
7176
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007177static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7178 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007179{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007180 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007181 struct drm_i915_private *dev_priv = dev->dev_private;
7182 int refclk;
7183
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007184 WARN_ON(!crtc_state->base.state);
7185
Wayne Boyer666a4532015-12-09 12:29:35 -08007186 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007187 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007188 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007189 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007190 refclk = dev_priv->vbt.lvds_ssc_freq;
7191 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007192 } else if (!IS_GEN2(dev)) {
7193 refclk = 96000;
7194 } else {
7195 refclk = 48000;
7196 }
7197
7198 return refclk;
7199}
7200
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007201static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007202{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007203 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007204}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007205
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007206static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7207{
7208 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007209}
7210
Daniel Vetterf47709a2013-03-28 10:42:02 +01007211static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007212 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007213 intel_clock_t *reduced_clock)
7214{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007215 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007216 u32 fp, fp2 = 0;
7217
7218 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007219 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007220 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007221 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007222 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007223 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007224 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007225 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007226 }
7227
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007228 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007229
Daniel Vetterf47709a2013-03-28 10:42:02 +01007230 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007231 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007232 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007233 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007234 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007235 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007236 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007237 }
7238}
7239
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007240static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7241 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242{
7243 u32 reg_val;
7244
7245 /*
7246 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7247 * and set it to a reasonable value instead.
7248 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007249 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250 reg_val &= 0xffffff00;
7251 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007254 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255 reg_val &= 0x8cffffff;
7256 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007261 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007262
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007263 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007264 reg_val &= 0x00ffffff;
7265 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007266 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267}
7268
Daniel Vetterb5518422013-05-03 11:49:48 +02007269static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7270 struct intel_link_m_n *m_n)
7271{
7272 struct drm_device *dev = crtc->base.dev;
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 int pipe = crtc->pipe;
7275
Daniel Vettere3b95f12013-05-03 11:49:49 +02007276 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7277 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7278 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7279 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007280}
7281
7282static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007283 struct intel_link_m_n *m_n,
7284 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007285{
7286 struct drm_device *dev = crtc->base.dev;
7287 struct drm_i915_private *dev_priv = dev->dev_private;
7288 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007289 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007290
7291 if (INTEL_INFO(dev)->gen >= 5) {
7292 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7293 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7294 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7295 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007296 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7297 * for gen < 8) and if DRRS is supported (to make sure the
7298 * registers are not unnecessarily accessed).
7299 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307300 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007301 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007302 I915_WRITE(PIPE_DATA_M2(transcoder),
7303 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7304 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7305 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7306 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7307 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007308 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007309 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7310 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7311 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7312 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007313 }
7314}
7315
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307316void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007317{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307318 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7319
7320 if (m_n == M1_N1) {
7321 dp_m_n = &crtc->config->dp_m_n;
7322 dp_m2_n2 = &crtc->config->dp_m2_n2;
7323 } else if (m_n == M2_N2) {
7324
7325 /*
7326 * M2_N2 registers are not supported. Hence m2_n2 divider value
7327 * needs to be programmed into M1_N1.
7328 */
7329 dp_m_n = &crtc->config->dp_m2_n2;
7330 } else {
7331 DRM_ERROR("Unsupported divider value\n");
7332 return;
7333 }
7334
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007335 if (crtc->config->has_pch_encoder)
7336 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007337 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307338 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007339}
7340
Daniel Vetter251ac862015-06-18 10:30:24 +02007341static void vlv_compute_dpll(struct intel_crtc *crtc,
7342 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007343{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344 u32 dpll, dpll_md;
7345
7346 /*
7347 * Enable DPIO clock input. We should never disable the reference
7348 * clock for pipe B, since VGA hotplug / manual detection depends
7349 * on it.
7350 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007351 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7352 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007353 /* We should never disable this, set it here for state tracking */
7354 if (crtc->pipe == PIPE_B)
7355 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7356 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007358
Ville Syrjäläd288f652014-10-28 13:20:22 +02007359 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007360 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007362}
7363
Ville Syrjäläd288f652014-10-28 13:20:22 +02007364static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007365 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007366{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007367 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007368 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007369 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007370 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007371 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007372 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007373
Ville Syrjäläa5805162015-05-26 20:42:30 +03007374 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007375
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376 bestn = pipe_config->dpll.n;
7377 bestm1 = pipe_config->dpll.m1;
7378 bestm2 = pipe_config->dpll.m2;
7379 bestp1 = pipe_config->dpll.p1;
7380 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007381
Jesse Barnes89b667f2013-04-18 14:51:36 -07007382 /* See eDP HDMI DPIO driver vbios notes doc */
7383
7384 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007385 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007386 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007387
7388 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007389 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390
7391 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007392 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007395
7396 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007397 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007398
7399 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007400 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7401 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7402 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007403 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007404
7405 /*
7406 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7407 * but we don't support that).
7408 * Note: don't use the DAC post divider as it seems unstable.
7409 */
7410 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007412
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007413 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007415
Jesse Barnes89b667f2013-04-18 14:51:36 -07007416 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007417 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007418 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7419 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007421 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007422 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007424 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007425
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007426 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007427 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007428 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430 0x0df40000);
7431 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007433 0x0df70000);
7434 } else { /* HDMI or VGA */
7435 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007436 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007438 0x0df70000);
7439 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007441 0x0df40000);
7442 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007443
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007444 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007445 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7447 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007448 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007449 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007450
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007451 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007452 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007453}
7454
Daniel Vetter251ac862015-06-18 10:30:24 +02007455static void chv_compute_dpll(struct intel_crtc *crtc,
7456 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007458 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7459 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007460 DPLL_VCO_ENABLE;
7461 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007462 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007463
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464 pipe_config->dpll_hw_state.dpll_md =
7465 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007466}
7467
Ville Syrjäläd288f652014-10-28 13:20:22 +02007468static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007469 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007470{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007471 struct drm_device *dev = crtc->base.dev;
7472 struct drm_i915_private *dev_priv = dev->dev_private;
7473 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007474 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007475 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307476 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007477 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307478 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307479 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007480
Ville Syrjäläd288f652014-10-28 13:20:22 +02007481 bestn = pipe_config->dpll.n;
7482 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7483 bestm1 = pipe_config->dpll.m1;
7484 bestm2 = pipe_config->dpll.m2 >> 22;
7485 bestp1 = pipe_config->dpll.p1;
7486 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307487 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307488 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307489 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007490
7491 /*
7492 * Enable Refclk and SSC
7493 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007494 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007495 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007496
Ville Syrjäläa5805162015-05-26 20:42:30 +03007497 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007498
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007499 /* p1 and p2 divider */
7500 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7501 5 << DPIO_CHV_S1_DIV_SHIFT |
7502 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7503 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7504 1 << DPIO_CHV_K_DIV_SHIFT);
7505
7506 /* Feedback post-divider - m2 */
7507 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7508
7509 /* Feedback refclk divider - n and m1 */
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7511 DPIO_CHV_M1_DIV_BY_2 |
7512 1 << DPIO_CHV_N_DIV_SHIFT);
7513
7514 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007515 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007516
7517 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307518 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7519 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7520 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7521 if (bestm2_frac)
7522 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7523 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007524
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307525 /* Program digital lock detect threshold */
7526 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7527 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7528 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7529 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7530 if (!bestm2_frac)
7531 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7532 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7533
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007534 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307535 if (vco == 5400000) {
7536 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7537 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7538 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7539 tribuf_calcntr = 0x9;
7540 } else if (vco <= 6200000) {
7541 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7542 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7543 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7544 tribuf_calcntr = 0x9;
7545 } else if (vco <= 6480000) {
7546 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7547 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7548 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7549 tribuf_calcntr = 0x8;
7550 } else {
7551 /* Not supported. Apply the same limits as in the max case */
7552 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7553 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7554 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7555 tribuf_calcntr = 0;
7556 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007557 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7558
Ville Syrjälä968040b2015-03-11 22:52:08 +02007559 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307560 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7561 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7562 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7563
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007564 /* AFC Recal */
7565 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7566 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7567 DPIO_AFC_RECAL);
7568
Ville Syrjäläa5805162015-05-26 20:42:30 +03007569 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007570}
7571
Ville Syrjäläd288f652014-10-28 13:20:22 +02007572/**
7573 * vlv_force_pll_on - forcibly enable just the PLL
7574 * @dev_priv: i915 private structure
7575 * @pipe: pipe PLL to enable
7576 * @dpll: PLL configuration
7577 *
7578 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7579 * in cases where we need the PLL enabled even when @pipe is not going to
7580 * be enabled.
7581 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007582int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7583 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007584{
7585 struct intel_crtc *crtc =
7586 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007587 struct intel_crtc_state *pipe_config;
7588
7589 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7590 if (!pipe_config)
7591 return -ENOMEM;
7592
7593 pipe_config->base.crtc = &crtc->base;
7594 pipe_config->pixel_multiplier = 1;
7595 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007596
7597 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007598 chv_compute_dpll(crtc, pipe_config);
7599 chv_prepare_pll(crtc, pipe_config);
7600 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007601 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007602 vlv_compute_dpll(crtc, pipe_config);
7603 vlv_prepare_pll(crtc, pipe_config);
7604 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007605 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007606
7607 kfree(pipe_config);
7608
7609 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007610}
7611
7612/**
7613 * vlv_force_pll_off - forcibly disable just the PLL
7614 * @dev_priv: i915 private structure
7615 * @pipe: pipe PLL to disable
7616 *
7617 * Disable the PLL for @pipe. To be used in cases where we need
7618 * the PLL enabled even when @pipe is not going to be enabled.
7619 */
7620void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7621{
7622 if (IS_CHERRYVIEW(dev))
7623 chv_disable_pll(to_i915(dev), pipe);
7624 else
7625 vlv_disable_pll(to_i915(dev), pipe);
7626}
7627
Daniel Vetter251ac862015-06-18 10:30:24 +02007628static void i9xx_compute_dpll(struct intel_crtc *crtc,
7629 struct intel_crtc_state *crtc_state,
7630 intel_clock_t *reduced_clock,
7631 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007633 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007635 u32 dpll;
7636 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007637 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007639 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307640
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007641 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7642 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007643
7644 dpll = DPLL_VGA_MODE_DIS;
7645
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007646 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007647 dpll |= DPLLB_MODE_LVDS;
7648 else
7649 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007650
Daniel Vetteref1b4602013-06-01 17:17:04 +02007651 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007652 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007653 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007654 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007655
7656 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007657 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007658
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007660 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661
7662 /* compute bitmask from p1 value */
7663 if (IS_PINEVIEW(dev))
7664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7665 else {
7666 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7667 if (IS_G4X(dev) && reduced_clock)
7668 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7669 }
7670 switch (clock->p2) {
7671 case 5:
7672 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7673 break;
7674 case 7:
7675 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7676 break;
7677 case 10:
7678 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7679 break;
7680 case 14:
7681 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7682 break;
7683 }
7684 if (INTEL_INFO(dev)->gen >= 4)
7685 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7686
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007687 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007688 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007689 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007690 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7691 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7692 else
7693 dpll |= PLL_REF_INPUT_DREFCLK;
7694
7695 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007697
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007698 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007699 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007700 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007701 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007702 }
7703}
7704
Daniel Vetter251ac862015-06-18 10:30:24 +02007705static void i8xx_compute_dpll(struct intel_crtc *crtc,
7706 struct intel_crtc_state *crtc_state,
7707 intel_clock_t *reduced_clock,
7708 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007709{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007710 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007711 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007712 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007713 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007714
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007715 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307716
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007717 dpll = DPLL_VGA_MODE_DIS;
7718
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007719 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007720 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7721 } else {
7722 if (clock->p1 == 2)
7723 dpll |= PLL_P1_DIVIDE_BY_TWO;
7724 else
7725 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7726 if (clock->p2 == 4)
7727 dpll |= PLL_P2_DIVIDE_BY_4;
7728 }
7729
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007730 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007731 dpll |= DPLL_DVO_2X_MODE;
7732
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007733 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007734 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7735 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7736 else
7737 dpll |= PLL_REF_INPUT_DREFCLK;
7738
7739 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007740 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007741}
7742
Daniel Vetter8a654f32013-06-01 17:16:22 +02007743static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007744{
7745 struct drm_device *dev = intel_crtc->base.dev;
7746 struct drm_i915_private *dev_priv = dev->dev_private;
7747 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007748 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007749 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007750 uint32_t crtc_vtotal, crtc_vblank_end;
7751 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007752
7753 /* We need to be careful not to changed the adjusted mode, for otherwise
7754 * the hw state checker will get angry at the mismatch. */
7755 crtc_vtotal = adjusted_mode->crtc_vtotal;
7756 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007757
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007758 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007760 crtc_vtotal -= 1;
7761 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007762
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007763 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007764 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7765 else
7766 vsyncshift = adjusted_mode->crtc_hsync_start -
7767 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007768 if (vsyncshift < 0)
7769 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007770 }
7771
7772 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007773 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007774
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007775 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007776 (adjusted_mode->crtc_hdisplay - 1) |
7777 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007778 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007779 (adjusted_mode->crtc_hblank_start - 1) |
7780 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007781 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007782 (adjusted_mode->crtc_hsync_start - 1) |
7783 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7784
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007785 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007786 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007787 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007788 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007789 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007790 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007791 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007792 (adjusted_mode->crtc_vsync_start - 1) |
7793 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7794
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007795 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7796 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7797 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7798 * bits. */
7799 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7800 (pipe == PIPE_B || pipe == PIPE_C))
7801 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7802
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007803 /* pipesrc controls the size that is scaled from, which should
7804 * always be the user's requested size.
7805 */
7806 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007807 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7808 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007809}
7810
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007812 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007813{
7814 struct drm_device *dev = crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7817 uint32_t tmp;
7818
7819 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007820 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7821 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007822 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007823 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7824 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007825 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007826 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7827 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007828
7829 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007830 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7831 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007832 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007833 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7834 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007835 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7837 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007838
7839 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007840 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7841 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7842 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007843 }
7844
7845 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007846 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7847 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7848
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007849 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7850 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007851}
7852
Daniel Vetterf6a83282014-02-11 15:28:57 -08007853void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007854 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007855{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007856 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7857 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7858 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7859 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007860
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007861 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7862 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7863 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7864 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007865
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007866 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007867 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007868
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007869 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7870 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007871
7872 mode->hsync = drm_mode_hsync(mode);
7873 mode->vrefresh = drm_mode_vrefresh(mode);
7874 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007875}
7876
Daniel Vetter84b046f2013-02-19 18:48:54 +01007877static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7878{
7879 struct drm_device *dev = intel_crtc->base.dev;
7880 struct drm_i915_private *dev_priv = dev->dev_private;
7881 uint32_t pipeconf;
7882
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007883 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007884
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007885 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7886 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7887 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007888
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007889 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007890 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007891
Daniel Vetterff9ce462013-04-24 14:57:17 +02007892 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007893 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007894 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007895 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007896 pipeconf |= PIPECONF_DITHER_EN |
7897 PIPECONF_DITHER_TYPE_SP;
7898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007899 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007900 case 18:
7901 pipeconf |= PIPECONF_6BPC;
7902 break;
7903 case 24:
7904 pipeconf |= PIPECONF_8BPC;
7905 break;
7906 case 30:
7907 pipeconf |= PIPECONF_10BPC;
7908 break;
7909 default:
7910 /* Case prevented by intel_choose_pipe_bpp_dither. */
7911 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007912 }
7913 }
7914
7915 if (HAS_PIPE_CXSR(dev)) {
7916 if (intel_crtc->lowfreq_avail) {
7917 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7918 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7919 } else {
7920 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007921 }
7922 }
7923
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007924 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007925 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007926 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007927 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7928 else
7929 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7930 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007931 pipeconf |= PIPECONF_PROGRESSIVE;
7932
Wayne Boyer666a4532015-12-09 12:29:35 -08007933 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7934 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007935 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007936
Daniel Vetter84b046f2013-02-19 18:48:54 +01007937 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7938 POSTING_READ(PIPECONF(intel_crtc->pipe));
7939}
7940
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007941static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7942 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007943{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007944 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007945 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007946 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007947 intel_clock_t clock;
7948 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007949 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007950 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007951 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007952 struct drm_connector_state *connector_state;
7953 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007954
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007955 memset(&crtc_state->dpll_hw_state, 0,
7956 sizeof(crtc_state->dpll_hw_state));
7957
Jani Nikulaa65347b2015-11-27 12:21:46 +02007958 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007959 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007960
Jani Nikulaa65347b2015-11-27 12:21:46 +02007961 for_each_connector_in_state(state, connector, connector_state, i) {
7962 if (connector_state->crtc == &crtc->base)
7963 num_connectors++;
7964 }
7965
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007966 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007967 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007968
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007969 /*
7970 * Returns a set of divisors for the desired target clock with
7971 * the given refclk, or FALSE. The returned values represent
7972 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7973 * 2) / p1 / p2.
7974 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007975 limit = intel_limit(crtc_state, refclk);
7976 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007977 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007978 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007979 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007980 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7981 return -EINVAL;
7982 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007983
Jani Nikulaf2335332013-09-13 11:03:09 +03007984 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007985 crtc_state->dpll.n = clock.n;
7986 crtc_state->dpll.m1 = clock.m1;
7987 crtc_state->dpll.m2 = clock.m2;
7988 crtc_state->dpll.p1 = clock.p1;
7989 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007990 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007991
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007992 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007993 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007994 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007995 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007996 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007997 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007998 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007999 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008000 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008001 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008002 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008003
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008004 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008005}
8006
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008008 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008009{
8010 struct drm_device *dev = crtc->base.dev;
8011 struct drm_i915_private *dev_priv = dev->dev_private;
8012 uint32_t tmp;
8013
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008014 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8015 return;
8016
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008017 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008018 if (!(tmp & PFIT_ENABLE))
8019 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008020
Daniel Vetter06922822013-07-11 13:35:40 +02008021 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008022 if (INTEL_INFO(dev)->gen < 4) {
8023 if (crtc->pipe != PIPE_B)
8024 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008025 } else {
8026 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8027 return;
8028 }
8029
Daniel Vetter06922822013-07-11 13:35:40 +02008030 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008031 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8032 if (INTEL_INFO(dev)->gen < 5)
8033 pipe_config->gmch_pfit.lvds_border_bits =
8034 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8035}
8036
Jesse Barnesacbec812013-09-20 11:29:32 -07008037static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008038 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008039{
8040 struct drm_device *dev = crtc->base.dev;
8041 struct drm_i915_private *dev_priv = dev->dev_private;
8042 int pipe = pipe_config->cpu_transcoder;
8043 intel_clock_t clock;
8044 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008045 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008046
Shobhit Kumarf573de52014-07-30 20:32:37 +05308047 /* In case of MIPI DPLL will not even be used */
8048 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8049 return;
8050
Ville Syrjäläa5805162015-05-26 20:42:30 +03008051 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008052 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008053 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008054
8055 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8056 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8057 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8058 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8059 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8060
Imre Deakdccbea32015-06-22 23:35:51 +03008061 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008062}
8063
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008064static void
8065i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8066 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008067{
8068 struct drm_device *dev = crtc->base.dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
8070 u32 val, base, offset;
8071 int pipe = crtc->pipe, plane = crtc->plane;
8072 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008073 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008074 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008075 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008076
Damien Lespiau42a7b082015-02-05 19:35:13 +00008077 val = I915_READ(DSPCNTR(plane));
8078 if (!(val & DISPLAY_PLANE_ENABLE))
8079 return;
8080
Damien Lespiaud9806c92015-01-21 14:07:19 +00008081 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008082 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083 DRM_DEBUG_KMS("failed to alloc fb\n");
8084 return;
8085 }
8086
Damien Lespiau1b842c82015-01-21 13:50:54 +00008087 fb = &intel_fb->base;
8088
Daniel Vetter18c52472015-02-10 17:16:09 +00008089 if (INTEL_INFO(dev)->gen >= 4) {
8090 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008091 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008092 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8093 }
8094 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008095
8096 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008097 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008098 fb->pixel_format = fourcc;
8099 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100
8101 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008102 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008103 offset = I915_READ(DSPTILEOFF(plane));
8104 else
8105 offset = I915_READ(DSPLINOFF(plane));
8106 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8107 } else {
8108 base = I915_READ(DSPADDR(plane));
8109 }
8110 plane_config->base = base;
8111
8112 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008113 fb->width = ((val >> 16) & 0xfff) + 1;
8114 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008115
8116 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008117 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008118
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008119 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008120 fb->pixel_format,
8121 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008122
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008123 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008124
Damien Lespiau2844a922015-01-20 12:51:48 +00008125 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8126 pipe_name(pipe), plane, fb->width, fb->height,
8127 fb->bits_per_pixel, base, fb->pitches[0],
8128 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008129
Damien Lespiau2d140302015-02-05 17:22:18 +00008130 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008131}
8132
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008133static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008134 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008135{
8136 struct drm_device *dev = crtc->base.dev;
8137 struct drm_i915_private *dev_priv = dev->dev_private;
8138 int pipe = pipe_config->cpu_transcoder;
8139 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8140 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008141 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008142 int refclk = 100000;
8143
Ville Syrjäläa5805162015-05-26 20:42:30 +03008144 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008145 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8146 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8147 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8148 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008149 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008150 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008151
8152 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008153 clock.m2 = (pll_dw0 & 0xff) << 22;
8154 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8155 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008156 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8157 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8158 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8159
Imre Deakdccbea32015-06-22 23:35:51 +03008160 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008161}
8162
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008163static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008164 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008165{
8166 struct drm_device *dev = crtc->base.dev;
8167 struct drm_i915_private *dev_priv = dev->dev_private;
8168 uint32_t tmp;
8169
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008170 if (!intel_display_power_is_enabled(dev_priv,
8171 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008172 return false;
8173
Daniel Vettere143a212013-07-04 12:01:15 +02008174 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008175 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008176
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008177 tmp = I915_READ(PIPECONF(crtc->pipe));
8178 if (!(tmp & PIPECONF_ENABLE))
8179 return false;
8180
Wayne Boyer666a4532015-12-09 12:29:35 -08008181 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008182 switch (tmp & PIPECONF_BPC_MASK) {
8183 case PIPECONF_6BPC:
8184 pipe_config->pipe_bpp = 18;
8185 break;
8186 case PIPECONF_8BPC:
8187 pipe_config->pipe_bpp = 24;
8188 break;
8189 case PIPECONF_10BPC:
8190 pipe_config->pipe_bpp = 30;
8191 break;
8192 default:
8193 break;
8194 }
8195 }
8196
Wayne Boyer666a4532015-12-09 12:29:35 -08008197 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8198 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008199 pipe_config->limited_color_range = true;
8200
Ville Syrjälä282740f2013-09-04 18:30:03 +03008201 if (INTEL_INFO(dev)->gen < 4)
8202 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8203
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008204 intel_get_pipe_timings(crtc, pipe_config);
8205
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008206 i9xx_get_pfit_config(crtc, pipe_config);
8207
Daniel Vetter6c49f242013-06-06 12:45:25 +02008208 if (INTEL_INFO(dev)->gen >= 4) {
8209 tmp = I915_READ(DPLL_MD(crtc->pipe));
8210 pipe_config->pixel_multiplier =
8211 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8212 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008213 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008214 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8215 tmp = I915_READ(DPLL(crtc->pipe));
8216 pipe_config->pixel_multiplier =
8217 ((tmp & SDVO_MULTIPLIER_MASK)
8218 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8219 } else {
8220 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8221 * port and will be fixed up in the encoder->get_config
8222 * function. */
8223 pipe_config->pixel_multiplier = 1;
8224 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008225 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008226 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008227 /*
8228 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8229 * on 830. Filter it out here so that we don't
8230 * report errors due to that.
8231 */
8232 if (IS_I830(dev))
8233 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8234
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008235 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8236 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008237 } else {
8238 /* Mask out read-only status bits. */
8239 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8240 DPLL_PORTC_READY_MASK |
8241 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008242 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008243
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008244 if (IS_CHERRYVIEW(dev))
8245 chv_crtc_clock_get(crtc, pipe_config);
8246 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008247 vlv_crtc_clock_get(crtc, pipe_config);
8248 else
8249 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008250
Ville Syrjälä0f646142015-08-26 19:39:18 +03008251 /*
8252 * Normally the dotclock is filled in by the encoder .get_config()
8253 * but in case the pipe is enabled w/o any ports we need a sane
8254 * default.
8255 */
8256 pipe_config->base.adjusted_mode.crtc_clock =
8257 pipe_config->port_clock / pipe_config->pixel_multiplier;
8258
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008259 return true;
8260}
8261
Paulo Zanonidde86e22012-12-01 12:04:25 -02008262static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008263{
8264 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008265 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008267 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008268 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008269 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008270 bool has_ck505 = false;
8271 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008272
8273 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008274 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008275 switch (encoder->type) {
8276 case INTEL_OUTPUT_LVDS:
8277 has_panel = true;
8278 has_lvds = true;
8279 break;
8280 case INTEL_OUTPUT_EDP:
8281 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008282 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008283 has_cpu_edp = true;
8284 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008285 default:
8286 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008287 }
8288 }
8289
Keith Packard99eb6a02011-09-26 14:29:12 -07008290 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008291 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008292 can_ssc = has_ck505;
8293 } else {
8294 has_ck505 = false;
8295 can_ssc = true;
8296 }
8297
Imre Deak2de69052013-05-08 13:14:04 +03008298 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8299 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300
8301 /* Ironlake: try to setup display ref clock before DPLL
8302 * enabling. This is only under driver's control after
8303 * PCH B stepping, previous chipset stepping should be
8304 * ignoring this setting.
8305 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008307
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 /* As we must carefully and slowly disable/enable each source in turn,
8309 * compute the final state we want first and check if we need to
8310 * make any changes at all.
8311 */
8312 final = val;
8313 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008314 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008316 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8318
8319 final &= ~DREF_SSC_SOURCE_MASK;
8320 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8321 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008322
Keith Packard199e5d72011-09-22 12:01:57 -07008323 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 final |= DREF_SSC_SOURCE_ENABLE;
8325
8326 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8327 final |= DREF_SSC1_ENABLE;
8328
8329 if (has_cpu_edp) {
8330 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8331 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8332 else
8333 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8334 } else
8335 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8336 } else {
8337 final |= DREF_SSC_SOURCE_DISABLE;
8338 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8339 }
8340
8341 if (final == val)
8342 return;
8343
8344 /* Always enable nonspread source */
8345 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8346
8347 if (has_ck505)
8348 val |= DREF_NONSPREAD_CK505_ENABLE;
8349 else
8350 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8351
8352 if (has_panel) {
8353 val &= ~DREF_SSC_SOURCE_MASK;
8354 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008355
Keith Packard199e5d72011-09-22 12:01:57 -07008356 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008357 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008358 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008359 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008360 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008362
8363 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008365 POSTING_READ(PCH_DREF_CONTROL);
8366 udelay(200);
8367
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008368 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008369
8370 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008371 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008372 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008373 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008375 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008377 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008378 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008379
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008380 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383 } else {
8384 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8385
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008386 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008387
8388 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008390
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008391 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008392 POSTING_READ(PCH_DREF_CONTROL);
8393 udelay(200);
8394
8395 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008396 val &= ~DREF_SSC_SOURCE_MASK;
8397 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008398
8399 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008400 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008401
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008402 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008403 POSTING_READ(PCH_DREF_CONTROL);
8404 udelay(200);
8405 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008406
8407 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008408}
8409
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008410static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008411{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008412 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008413
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008414 tmp = I915_READ(SOUTH_CHICKEN2);
8415 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8416 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008418 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8419 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8420 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008421
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008422 tmp = I915_READ(SOUTH_CHICKEN2);
8423 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8424 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008425
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008426 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8427 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8428 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008429}
8430
8431/* WaMPhyProgramming:hsw */
8432static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8433{
8434 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008435
8436 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8437 tmp &= ~(0xFF << 24);
8438 tmp |= (0x12 << 24);
8439 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8440
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8442 tmp |= (1 << 11);
8443 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8444
8445 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8446 tmp |= (1 << 11);
8447 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8448
Paulo Zanonidde86e22012-12-01 12:04:25 -02008449 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8450 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8451 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8452
8453 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8454 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8455 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8456
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008457 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8458 tmp &= ~(7 << 13);
8459 tmp |= (5 << 13);
8460 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008461
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008462 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8463 tmp &= ~(7 << 13);
8464 tmp |= (5 << 13);
8465 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008466
8467 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8468 tmp &= ~0xFF;
8469 tmp |= 0x1C;
8470 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8471
8472 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8473 tmp &= ~0xFF;
8474 tmp |= 0x1C;
8475 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8476
8477 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8478 tmp &= ~(0xFF << 16);
8479 tmp |= (0x1C << 16);
8480 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8481
8482 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8483 tmp &= ~(0xFF << 16);
8484 tmp |= (0x1C << 16);
8485 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8486
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008487 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8488 tmp |= (1 << 27);
8489 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008490
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008491 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8492 tmp |= (1 << 27);
8493 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008494
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008495 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8496 tmp &= ~(0xF << 28);
8497 tmp |= (4 << 28);
8498 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008499
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008500 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8501 tmp &= ~(0xF << 28);
8502 tmp |= (4 << 28);
8503 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008504}
8505
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008506/* Implements 3 different sequences from BSpec chapter "Display iCLK
8507 * Programming" based on the parameters passed:
8508 * - Sequence to enable CLKOUT_DP
8509 * - Sequence to enable CLKOUT_DP without spread
8510 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8511 */
8512static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8513 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008514{
8515 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008516 uint32_t reg, tmp;
8517
8518 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8519 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008520 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008521 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008522
Ville Syrjäläa5805162015-05-26 20:42:30 +03008523 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008524
8525 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8526 tmp &= ~SBI_SSCCTL_DISABLE;
8527 tmp |= SBI_SSCCTL_PATHALT;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8529
8530 udelay(24);
8531
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008532 if (with_spread) {
8533 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8534 tmp &= ~SBI_SSCCTL_PATHALT;
8535 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008536
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008537 if (with_fdi) {
8538 lpt_reset_fdi_mphy(dev_priv);
8539 lpt_program_fdi_mphy(dev_priv);
8540 }
8541 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008542
Ville Syrjäläc2699522015-08-27 23:55:59 +03008543 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008544 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8545 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8546 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008547
Ville Syrjäläa5805162015-05-26 20:42:30 +03008548 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008549}
8550
Paulo Zanoni47701c32013-07-23 11:19:25 -03008551/* Sequence to disable CLKOUT_DP */
8552static void lpt_disable_clkout_dp(struct drm_device *dev)
8553{
8554 struct drm_i915_private *dev_priv = dev->dev_private;
8555 uint32_t reg, tmp;
8556
Ville Syrjäläa5805162015-05-26 20:42:30 +03008557 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008558
Ville Syrjäläc2699522015-08-27 23:55:59 +03008559 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008560 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8561 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8562 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8563
8564 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8565 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8566 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8567 tmp |= SBI_SSCCTL_PATHALT;
8568 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8569 udelay(32);
8570 }
8571 tmp |= SBI_SSCCTL_DISABLE;
8572 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8573 }
8574
Ville Syrjäläa5805162015-05-26 20:42:30 +03008575 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008576}
8577
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008578#define BEND_IDX(steps) ((50 + (steps)) / 5)
8579
8580static const uint16_t sscdivintphase[] = {
8581 [BEND_IDX( 50)] = 0x3B23,
8582 [BEND_IDX( 45)] = 0x3B23,
8583 [BEND_IDX( 40)] = 0x3C23,
8584 [BEND_IDX( 35)] = 0x3C23,
8585 [BEND_IDX( 30)] = 0x3D23,
8586 [BEND_IDX( 25)] = 0x3D23,
8587 [BEND_IDX( 20)] = 0x3E23,
8588 [BEND_IDX( 15)] = 0x3E23,
8589 [BEND_IDX( 10)] = 0x3F23,
8590 [BEND_IDX( 5)] = 0x3F23,
8591 [BEND_IDX( 0)] = 0x0025,
8592 [BEND_IDX( -5)] = 0x0025,
8593 [BEND_IDX(-10)] = 0x0125,
8594 [BEND_IDX(-15)] = 0x0125,
8595 [BEND_IDX(-20)] = 0x0225,
8596 [BEND_IDX(-25)] = 0x0225,
8597 [BEND_IDX(-30)] = 0x0325,
8598 [BEND_IDX(-35)] = 0x0325,
8599 [BEND_IDX(-40)] = 0x0425,
8600 [BEND_IDX(-45)] = 0x0425,
8601 [BEND_IDX(-50)] = 0x0525,
8602};
8603
8604/*
8605 * Bend CLKOUT_DP
8606 * steps -50 to 50 inclusive, in steps of 5
8607 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8608 * change in clock period = -(steps / 10) * 5.787 ps
8609 */
8610static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8611{
8612 uint32_t tmp;
8613 int idx = BEND_IDX(steps);
8614
8615 if (WARN_ON(steps % 5 != 0))
8616 return;
8617
8618 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8619 return;
8620
8621 mutex_lock(&dev_priv->sb_lock);
8622
8623 if (steps % 10 != 0)
8624 tmp = 0xAAAAAAAB;
8625 else
8626 tmp = 0x00000000;
8627 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8628
8629 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8630 tmp &= 0xffff0000;
8631 tmp |= sscdivintphase[idx];
8632 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8633
8634 mutex_unlock(&dev_priv->sb_lock);
8635}
8636
8637#undef BEND_IDX
8638
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008639static void lpt_init_pch_refclk(struct drm_device *dev)
8640{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008641 struct intel_encoder *encoder;
8642 bool has_vga = false;
8643
Damien Lespiaub2784e12014-08-05 11:29:37 +01008644 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008645 switch (encoder->type) {
8646 case INTEL_OUTPUT_ANALOG:
8647 has_vga = true;
8648 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008649 default:
8650 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008651 }
8652 }
8653
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008654 if (has_vga) {
8655 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008656 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008657 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008658 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008659 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008660}
8661
Paulo Zanonidde86e22012-12-01 12:04:25 -02008662/*
8663 * Initialize reference clocks when the driver loads
8664 */
8665void intel_init_pch_refclk(struct drm_device *dev)
8666{
8667 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8668 ironlake_init_pch_refclk(dev);
8669 else if (HAS_PCH_LPT(dev))
8670 lpt_init_pch_refclk(dev);
8671}
8672
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008673static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008674{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008675 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008676 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008677 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008678 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008679 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008680 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008681 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008682 bool is_lvds = false;
8683
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008684 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008685 if (connector_state->crtc != crtc_state->base.crtc)
8686 continue;
8687
8688 encoder = to_intel_encoder(connector_state->best_encoder);
8689
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008690 switch (encoder->type) {
8691 case INTEL_OUTPUT_LVDS:
8692 is_lvds = true;
8693 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008694 default:
8695 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008696 }
8697 num_connectors++;
8698 }
8699
8700 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008701 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008702 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008703 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008704 }
8705
8706 return 120000;
8707}
8708
Daniel Vetter6ff93602013-04-19 11:24:36 +02008709static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008710{
8711 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8713 int pipe = intel_crtc->pipe;
8714 uint32_t val;
8715
Daniel Vetter78114072013-06-13 00:54:57 +02008716 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008717
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008718 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008719 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008720 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008721 break;
8722 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008723 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008724 break;
8725 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008726 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008727 break;
8728 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008729 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008730 break;
8731 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008732 /* Case prevented by intel_choose_pipe_bpp_dither. */
8733 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008734 }
8735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008736 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008737 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8738
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008739 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008740 val |= PIPECONF_INTERLACED_ILK;
8741 else
8742 val |= PIPECONF_PROGRESSIVE;
8743
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008744 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008745 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008746
Paulo Zanonic8203562012-09-12 10:06:29 -03008747 I915_WRITE(PIPECONF(pipe), val);
8748 POSTING_READ(PIPECONF(pipe));
8749}
8750
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008751/*
8752 * Set up the pipe CSC unit.
8753 *
8754 * Currently only full range RGB to limited range RGB conversion
8755 * is supported, but eventually this should handle various
8756 * RGB<->YCbCr scenarios as well.
8757 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008758static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008759{
8760 struct drm_device *dev = crtc->dev;
8761 struct drm_i915_private *dev_priv = dev->dev_private;
8762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8763 int pipe = intel_crtc->pipe;
8764 uint16_t coeff = 0x7800; /* 1.0 */
8765
8766 /*
8767 * TODO: Check what kind of values actually come out of the pipe
8768 * with these coeff/postoff values and adjust to get the best
8769 * accuracy. Perhaps we even need to take the bpc value into
8770 * consideration.
8771 */
8772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008773 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008774 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8775
8776 /*
8777 * GY/GU and RY/RU should be the other way around according
8778 * to BSpec, but reality doesn't agree. Just set them up in
8779 * a way that results in the correct picture.
8780 */
8781 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8782 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8783
8784 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8785 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8786
8787 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8788 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8789
8790 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8791 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8792 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8793
8794 if (INTEL_INFO(dev)->gen > 6) {
8795 uint16_t postoff = 0;
8796
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008797 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008798 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008799
8800 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8801 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8802 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8803
8804 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8805 } else {
8806 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8807
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008808 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008809 mode |= CSC_BLACK_SCREEN_OFFSET;
8810
8811 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8812 }
8813}
8814
Daniel Vetter6ff93602013-04-19 11:24:36 +02008815static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008816{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008817 struct drm_device *dev = crtc->dev;
8818 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008820 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008821 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008822 uint32_t val;
8823
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008824 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008825
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008826 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008827 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008829 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008830 val |= PIPECONF_INTERLACED_ILK;
8831 else
8832 val |= PIPECONF_PROGRESSIVE;
8833
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008834 I915_WRITE(PIPECONF(cpu_transcoder), val);
8835 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008836
8837 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8838 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008839
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308840 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008841 val = 0;
8842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008843 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008844 case 18:
8845 val |= PIPEMISC_DITHER_6_BPC;
8846 break;
8847 case 24:
8848 val |= PIPEMISC_DITHER_8_BPC;
8849 break;
8850 case 30:
8851 val |= PIPEMISC_DITHER_10_BPC;
8852 break;
8853 case 36:
8854 val |= PIPEMISC_DITHER_12_BPC;
8855 break;
8856 default:
8857 /* Case prevented by pipe_config_set_bpp. */
8858 BUG();
8859 }
8860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008861 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008862 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8863
8864 I915_WRITE(PIPEMISC(pipe), val);
8865 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008866}
8867
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008868static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008870 intel_clock_t *clock,
8871 bool *has_reduced_clock,
8872 intel_clock_t *reduced_clock)
8873{
8874 struct drm_device *dev = crtc->dev;
8875 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008876 int refclk;
8877 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008878 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008879
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008880 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008881
8882 /*
8883 * Returns a set of divisors for the desired target clock with the given
8884 * refclk, or FALSE. The returned values represent the clock equation:
8885 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8886 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008887 limit = intel_limit(crtc_state, refclk);
8888 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008889 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008890 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008891 if (!ret)
8892 return false;
8893
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008894 return true;
8895}
8896
Paulo Zanonid4b19312012-11-29 11:29:32 -02008897int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8898{
8899 /*
8900 * Account for spread spectrum to avoid
8901 * oversubscribing the link. Max center spread
8902 * is 2.5%; use 5% for safety's sake.
8903 */
8904 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008905 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008906}
8907
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008908static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008909{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008910 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008911}
8912
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008913static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008915 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008916 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008917{
8918 struct drm_crtc *crtc = &intel_crtc->base;
8919 struct drm_device *dev = crtc->dev;
8920 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008921 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008922 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008923 struct drm_connector_state *connector_state;
8924 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008925 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008926 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008927 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008928
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008929 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008930 if (connector_state->crtc != crtc_state->base.crtc)
8931 continue;
8932
8933 encoder = to_intel_encoder(connector_state->best_encoder);
8934
8935 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008936 case INTEL_OUTPUT_LVDS:
8937 is_lvds = true;
8938 break;
8939 case INTEL_OUTPUT_SDVO:
8940 case INTEL_OUTPUT_HDMI:
8941 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008942 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008943 default:
8944 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008945 }
8946
8947 num_connectors++;
8948 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008949
Chris Wilsonc1858122010-12-03 21:35:48 +00008950 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008951 factor = 21;
8952 if (is_lvds) {
8953 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008954 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008955 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008956 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008957 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008958 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008961 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008962
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008963 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8964 *fp2 |= FP_CB_TUNE;
8965
Chris Wilson5eddb702010-09-11 13:48:45 +01008966 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008967
Eric Anholta07d6782011-03-30 13:01:08 -07008968 if (is_lvds)
8969 dpll |= DPLLB_MODE_LVDS;
8970 else
8971 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008972
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008974 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008975
8976 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008977 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008978 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008979 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008980
Eric Anholta07d6782011-03-30 13:01:08 -07008981 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008982 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008983 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008984 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008985
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008986 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008987 case 5:
8988 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8989 break;
8990 case 7:
8991 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8992 break;
8993 case 10:
8994 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8995 break;
8996 case 14:
8997 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8998 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008999 }
9000
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009001 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009002 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009003 else
9004 dpll |= PLL_REF_INPUT_DREFCLK;
9005
Daniel Vetter959e16d2013-06-05 13:34:21 +02009006 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009007}
9008
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009009static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9010 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009011{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009012 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009013 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009014 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009015 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009016 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009017 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009018
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009019 memset(&crtc_state->dpll_hw_state, 0,
9020 sizeof(crtc_state->dpll_hw_state));
9021
Ville Syrjälä7905df22015-11-25 16:35:30 +02009022 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009023
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009024 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9025 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9026
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009027 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009028 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009029 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009030 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9031 return -EINVAL;
9032 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009033 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009034 if (!crtc_state->clock_set) {
9035 crtc_state->dpll.n = clock.n;
9036 crtc_state->dpll.m1 = clock.m1;
9037 crtc_state->dpll.m2 = clock.m2;
9038 crtc_state->dpll.p1 = clock.p1;
9039 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009040 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009041
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009042 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009043 if (crtc_state->has_pch_encoder) {
9044 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009045 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009046 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009047
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009048 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009049 &fp, &reduced_clock,
9050 has_reduced_clock ? &fp2 : NULL);
9051
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009052 crtc_state->dpll_hw_state.dpll = dpll;
9053 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009054 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009055 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009056 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009057 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009058
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009059 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009060 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009061 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009062 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009063 return -EINVAL;
9064 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009065 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009066
Rodrigo Viviab585de2015-03-24 12:40:09 -07009067 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009068 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009069 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009070 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009071
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009072 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009073}
9074
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009075static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9076 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009077{
9078 struct drm_device *dev = crtc->base.dev;
9079 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009080 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009081
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009082 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9083 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9084 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9085 & ~TU_SIZE_MASK;
9086 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9087 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9088 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9089}
9090
9091static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9092 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009093 struct intel_link_m_n *m_n,
9094 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009095{
9096 struct drm_device *dev = crtc->base.dev;
9097 struct drm_i915_private *dev_priv = dev->dev_private;
9098 enum pipe pipe = crtc->pipe;
9099
9100 if (INTEL_INFO(dev)->gen >= 5) {
9101 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9102 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9103 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9104 & ~TU_SIZE_MASK;
9105 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9106 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9107 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009108 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9109 * gen < 8) and if DRRS is supported (to make sure the
9110 * registers are not unnecessarily read).
9111 */
9112 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009113 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009114 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9115 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9116 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9117 & ~TU_SIZE_MASK;
9118 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9119 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9120 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9121 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009122 } else {
9123 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9124 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9125 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9126 & ~TU_SIZE_MASK;
9127 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9128 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9129 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9130 }
9131}
9132
9133void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009134 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009135{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009136 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009137 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9138 else
9139 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009140 &pipe_config->dp_m_n,
9141 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009142}
9143
Daniel Vetter72419202013-04-04 13:28:53 +02009144static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009145 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009146{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009147 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009148 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009149}
9150
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009151static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009152 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009153{
9154 struct drm_device *dev = crtc->base.dev;
9155 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009156 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9157 uint32_t ps_ctrl = 0;
9158 int id = -1;
9159 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009160
Chandra Kondurua1b22782015-04-07 15:28:45 -07009161 /* find scaler attached to this pipe */
9162 for (i = 0; i < crtc->num_scalers; i++) {
9163 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9164 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9165 id = i;
9166 pipe_config->pch_pfit.enabled = true;
9167 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9168 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9169 break;
9170 }
9171 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009172
Chandra Kondurua1b22782015-04-07 15:28:45 -07009173 scaler_state->scaler_id = id;
9174 if (id >= 0) {
9175 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9176 } else {
9177 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009178 }
9179}
9180
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009181static void
9182skylake_get_initial_plane_config(struct intel_crtc *crtc,
9183 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009184{
9185 struct drm_device *dev = crtc->base.dev;
9186 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009187 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009188 int pipe = crtc->pipe;
9189 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009190 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009191 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009192 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009193
Damien Lespiaud9806c92015-01-21 14:07:19 +00009194 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009195 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009196 DRM_DEBUG_KMS("failed to alloc fb\n");
9197 return;
9198 }
9199
Damien Lespiau1b842c82015-01-21 13:50:54 +00009200 fb = &intel_fb->base;
9201
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009202 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009203 if (!(val & PLANE_CTL_ENABLE))
9204 goto error;
9205
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009206 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9207 fourcc = skl_format_to_fourcc(pixel_format,
9208 val & PLANE_CTL_ORDER_RGBX,
9209 val & PLANE_CTL_ALPHA_MASK);
9210 fb->pixel_format = fourcc;
9211 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9212
Damien Lespiau40f46282015-02-27 11:15:21 +00009213 tiling = val & PLANE_CTL_TILED_MASK;
9214 switch (tiling) {
9215 case PLANE_CTL_TILED_LINEAR:
9216 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9217 break;
9218 case PLANE_CTL_TILED_X:
9219 plane_config->tiling = I915_TILING_X;
9220 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9221 break;
9222 case PLANE_CTL_TILED_Y:
9223 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9224 break;
9225 case PLANE_CTL_TILED_YF:
9226 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9227 break;
9228 default:
9229 MISSING_CASE(tiling);
9230 goto error;
9231 }
9232
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009233 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9234 plane_config->base = base;
9235
9236 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9237
9238 val = I915_READ(PLANE_SIZE(pipe, 0));
9239 fb->height = ((val >> 16) & 0xfff) + 1;
9240 fb->width = ((val >> 0) & 0x1fff) + 1;
9241
9242 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009243 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009244 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009245 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9246
9247 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009248 fb->pixel_format,
9249 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009250
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009251 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009252
9253 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9254 pipe_name(pipe), fb->width, fb->height,
9255 fb->bits_per_pixel, base, fb->pitches[0],
9256 plane_config->size);
9257
Damien Lespiau2d140302015-02-05 17:22:18 +00009258 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009259 return;
9260
9261error:
9262 kfree(fb);
9263}
9264
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009265static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009266 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009267{
9268 struct drm_device *dev = crtc->base.dev;
9269 struct drm_i915_private *dev_priv = dev->dev_private;
9270 uint32_t tmp;
9271
9272 tmp = I915_READ(PF_CTL(crtc->pipe));
9273
9274 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009275 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009276 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9277 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009278
9279 /* We currently do not free assignements of panel fitters on
9280 * ivb/hsw (since we don't use the higher upscaling modes which
9281 * differentiates them) so just WARN about this case for now. */
9282 if (IS_GEN7(dev)) {
9283 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9284 PF_PIPE_SEL_IVB(crtc->pipe));
9285 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009286 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009287}
9288
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009289static void
9290ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9291 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009292{
9293 struct drm_device *dev = crtc->base.dev;
9294 struct drm_i915_private *dev_priv = dev->dev_private;
9295 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009296 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009297 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009298 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009299 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009300 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009301
Damien Lespiau42a7b082015-02-05 19:35:13 +00009302 val = I915_READ(DSPCNTR(pipe));
9303 if (!(val & DISPLAY_PLANE_ENABLE))
9304 return;
9305
Damien Lespiaud9806c92015-01-21 14:07:19 +00009306 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009307 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009308 DRM_DEBUG_KMS("failed to alloc fb\n");
9309 return;
9310 }
9311
Damien Lespiau1b842c82015-01-21 13:50:54 +00009312 fb = &intel_fb->base;
9313
Daniel Vetter18c52472015-02-10 17:16:09 +00009314 if (INTEL_INFO(dev)->gen >= 4) {
9315 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009316 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009317 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9318 }
9319 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009320
9321 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009322 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009323 fb->pixel_format = fourcc;
9324 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009325
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009326 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009327 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009328 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009329 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009330 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009331 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009332 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009333 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009334 }
9335 plane_config->base = base;
9336
9337 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009338 fb->width = ((val >> 16) & 0xfff) + 1;
9339 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009340
9341 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009342 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009343
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009344 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009345 fb->pixel_format,
9346 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009347
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009348 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009349
Damien Lespiau2844a922015-01-20 12:51:48 +00009350 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9351 pipe_name(pipe), fb->width, fb->height,
9352 fb->bits_per_pixel, base, fb->pitches[0],
9353 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009354
Damien Lespiau2d140302015-02-05 17:22:18 +00009355 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356}
9357
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009358static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009359 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009360{
9361 struct drm_device *dev = crtc->base.dev;
9362 struct drm_i915_private *dev_priv = dev->dev_private;
9363 uint32_t tmp;
9364
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009365 if (!intel_display_power_is_enabled(dev_priv,
9366 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009367 return false;
9368
Daniel Vettere143a212013-07-04 12:01:15 +02009369 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009370 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009371
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009372 tmp = I915_READ(PIPECONF(crtc->pipe));
9373 if (!(tmp & PIPECONF_ENABLE))
9374 return false;
9375
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009376 switch (tmp & PIPECONF_BPC_MASK) {
9377 case PIPECONF_6BPC:
9378 pipe_config->pipe_bpp = 18;
9379 break;
9380 case PIPECONF_8BPC:
9381 pipe_config->pipe_bpp = 24;
9382 break;
9383 case PIPECONF_10BPC:
9384 pipe_config->pipe_bpp = 30;
9385 break;
9386 case PIPECONF_12BPC:
9387 pipe_config->pipe_bpp = 36;
9388 break;
9389 default:
9390 break;
9391 }
9392
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009393 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9394 pipe_config->limited_color_range = true;
9395
Daniel Vetterab9412b2013-05-03 11:49:46 +02009396 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009397 struct intel_shared_dpll *pll;
9398
Daniel Vetter88adfff2013-03-28 10:42:01 +01009399 pipe_config->has_pch_encoder = true;
9400
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009401 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9402 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9403 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009404
9405 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009406
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009407 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009408 pipe_config->shared_dpll =
9409 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009410 } else {
9411 tmp = I915_READ(PCH_DPLL_SEL);
9412 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9413 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9414 else
9415 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9416 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009417
9418 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9419
9420 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9421 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009422
9423 tmp = pipe_config->dpll_hw_state.dpll;
9424 pipe_config->pixel_multiplier =
9425 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9426 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009427
9428 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009429 } else {
9430 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009431 }
9432
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009433 intel_get_pipe_timings(crtc, pipe_config);
9434
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009435 ironlake_get_pfit_config(crtc, pipe_config);
9436
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009437 return true;
9438}
9439
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9441{
9442 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009443 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009444
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009445 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009446 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009447 pipe_name(crtc->pipe));
9448
Rob Clarke2c719b2014-12-15 13:56:32 -05009449 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9450 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009451 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9452 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009453 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9454 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009455 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009456 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009457 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009458 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009459 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009460 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009461 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009463 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009464
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009465 /*
9466 * In theory we can still leave IRQs enabled, as long as only the HPD
9467 * interrupts remain enabled. We used to check for that, but since it's
9468 * gen-specific and since we only disable LCPLL after we fully disable
9469 * the interrupts, the check below should be enough.
9470 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009471 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472}
9473
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009474static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9475{
9476 struct drm_device *dev = dev_priv->dev;
9477
9478 if (IS_HASWELL(dev))
9479 return I915_READ(D_COMP_HSW);
9480 else
9481 return I915_READ(D_COMP_BDW);
9482}
9483
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009484static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9485{
9486 struct drm_device *dev = dev_priv->dev;
9487
9488 if (IS_HASWELL(dev)) {
9489 mutex_lock(&dev_priv->rps.hw_lock);
9490 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9491 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009492 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009493 mutex_unlock(&dev_priv->rps.hw_lock);
9494 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009495 I915_WRITE(D_COMP_BDW, val);
9496 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009497 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009498}
9499
9500/*
9501 * This function implements pieces of two sequences from BSpec:
9502 * - Sequence for display software to disable LCPLL
9503 * - Sequence for display software to allow package C8+
9504 * The steps implemented here are just the steps that actually touch the LCPLL
9505 * register. Callers should take care of disabling all the display engine
9506 * functions, doing the mode unset, fixing interrupts, etc.
9507 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009508static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9509 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009510{
9511 uint32_t val;
9512
9513 assert_can_disable_lcpll(dev_priv);
9514
9515 val = I915_READ(LCPLL_CTL);
9516
9517 if (switch_to_fclk) {
9518 val |= LCPLL_CD_SOURCE_FCLK;
9519 I915_WRITE(LCPLL_CTL, val);
9520
9521 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9522 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9523 DRM_ERROR("Switching to FCLK failed\n");
9524
9525 val = I915_READ(LCPLL_CTL);
9526 }
9527
9528 val |= LCPLL_PLL_DISABLE;
9529 I915_WRITE(LCPLL_CTL, val);
9530 POSTING_READ(LCPLL_CTL);
9531
9532 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9533 DRM_ERROR("LCPLL still locked\n");
9534
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009535 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009536 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009537 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009538 ndelay(100);
9539
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009540 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9541 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009542 DRM_ERROR("D_COMP RCOMP still in progress\n");
9543
9544 if (allow_power_down) {
9545 val = I915_READ(LCPLL_CTL);
9546 val |= LCPLL_POWER_DOWN_ALLOW;
9547 I915_WRITE(LCPLL_CTL, val);
9548 POSTING_READ(LCPLL_CTL);
9549 }
9550}
9551
9552/*
9553 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9554 * source.
9555 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009556static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009557{
9558 uint32_t val;
9559
9560 val = I915_READ(LCPLL_CTL);
9561
9562 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9563 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9564 return;
9565
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009566 /*
9567 * Make sure we're not on PC8 state before disabling PC8, otherwise
9568 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009569 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009570 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009571
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009572 if (val & LCPLL_POWER_DOWN_ALLOW) {
9573 val &= ~LCPLL_POWER_DOWN_ALLOW;
9574 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009575 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009576 }
9577
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009578 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009579 val |= D_COMP_COMP_FORCE;
9580 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009581 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009582
9583 val = I915_READ(LCPLL_CTL);
9584 val &= ~LCPLL_PLL_DISABLE;
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9588 DRM_ERROR("LCPLL not locked yet\n");
9589
9590 if (val & LCPLL_CD_SOURCE_FCLK) {
9591 val = I915_READ(LCPLL_CTL);
9592 val &= ~LCPLL_CD_SOURCE_FCLK;
9593 I915_WRITE(LCPLL_CTL, val);
9594
9595 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9596 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9597 DRM_ERROR("Switching back to LCPLL failed\n");
9598 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009599
Mika Kuoppala59bad942015-01-16 11:34:40 +02009600 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009601 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009602}
9603
Paulo Zanoni765dab672014-03-07 20:08:18 -03009604/*
9605 * Package states C8 and deeper are really deep PC states that can only be
9606 * reached when all the devices on the system allow it, so even if the graphics
9607 * device allows PC8+, it doesn't mean the system will actually get to these
9608 * states. Our driver only allows PC8+ when going into runtime PM.
9609 *
9610 * The requirements for PC8+ are that all the outputs are disabled, the power
9611 * well is disabled and most interrupts are disabled, and these are also
9612 * requirements for runtime PM. When these conditions are met, we manually do
9613 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9614 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9615 * hang the machine.
9616 *
9617 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9618 * the state of some registers, so when we come back from PC8+ we need to
9619 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9620 * need to take care of the registers kept by RC6. Notice that this happens even
9621 * if we don't put the device in PCI D3 state (which is what currently happens
9622 * because of the runtime PM support).
9623 *
9624 * For more, read "Display Sequences for Package C8" on the hardware
9625 * documentation.
9626 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009627void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009628{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009629 struct drm_device *dev = dev_priv->dev;
9630 uint32_t val;
9631
Paulo Zanonic67a4702013-08-19 13:18:09 -03009632 DRM_DEBUG_KMS("Enabling package C8+\n");
9633
Ville Syrjäläc2699522015-08-27 23:55:59 +03009634 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009635 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9636 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9637 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9638 }
9639
9640 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009641 hsw_disable_lcpll(dev_priv, true, true);
9642}
9643
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009644void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009645{
9646 struct drm_device *dev = dev_priv->dev;
9647 uint32_t val;
9648
Paulo Zanonic67a4702013-08-19 13:18:09 -03009649 DRM_DEBUG_KMS("Disabling package C8+\n");
9650
9651 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009652 lpt_init_pch_refclk(dev);
9653
Ville Syrjäläc2699522015-08-27 23:55:59 +03009654 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009655 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9656 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9657 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9658 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009659}
9660
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009661static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309662{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009663 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009664 struct intel_atomic_state *old_intel_state =
9665 to_intel_atomic_state(old_state);
9666 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309667
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009668 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309669}
9670
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009671/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009672static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009674 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9675 struct drm_i915_private *dev_priv = state->dev->dev_private;
9676 struct drm_crtc *crtc;
9677 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009678 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009679 unsigned max_pixel_rate = 0, i;
9680 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009681
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009682 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9683 sizeof(intel_state->min_pixclk));
9684
9685 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009686 int pixel_rate;
9687
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009688 crtc_state = to_intel_crtc_state(cstate);
9689 if (!crtc_state->base.enable) {
9690 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009691 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009692 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009693
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695
9696 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009697 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9699
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009700 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009701 }
9702
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009703 if (!intel_state->active_crtcs)
9704 return 0;
9705
9706 for_each_pipe(dev_priv, pipe)
9707 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9708
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009709 return max_pixel_rate;
9710}
9711
9712static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9713{
9714 struct drm_i915_private *dev_priv = dev->dev_private;
9715 uint32_t val, data;
9716 int ret;
9717
9718 if (WARN((I915_READ(LCPLL_CTL) &
9719 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9720 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9721 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9722 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9723 "trying to change cdclk frequency with cdclk not enabled\n"))
9724 return;
9725
9726 mutex_lock(&dev_priv->rps.hw_lock);
9727 ret = sandybridge_pcode_write(dev_priv,
9728 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9729 mutex_unlock(&dev_priv->rps.hw_lock);
9730 if (ret) {
9731 DRM_ERROR("failed to inform pcode about cdclk change\n");
9732 return;
9733 }
9734
9735 val = I915_READ(LCPLL_CTL);
9736 val |= LCPLL_CD_SOURCE_FCLK;
9737 I915_WRITE(LCPLL_CTL, val);
9738
9739 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9740 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9741 DRM_ERROR("Switching to FCLK failed\n");
9742
9743 val = I915_READ(LCPLL_CTL);
9744 val &= ~LCPLL_CLK_FREQ_MASK;
9745
9746 switch (cdclk) {
9747 case 450000:
9748 val |= LCPLL_CLK_FREQ_450;
9749 data = 0;
9750 break;
9751 case 540000:
9752 val |= LCPLL_CLK_FREQ_54O_BDW;
9753 data = 1;
9754 break;
9755 case 337500:
9756 val |= LCPLL_CLK_FREQ_337_5_BDW;
9757 data = 2;
9758 break;
9759 case 675000:
9760 val |= LCPLL_CLK_FREQ_675_BDW;
9761 data = 3;
9762 break;
9763 default:
9764 WARN(1, "invalid cdclk frequency\n");
9765 return;
9766 }
9767
9768 I915_WRITE(LCPLL_CTL, val);
9769
9770 val = I915_READ(LCPLL_CTL);
9771 val &= ~LCPLL_CD_SOURCE_FCLK;
9772 I915_WRITE(LCPLL_CTL, val);
9773
9774 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9775 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9776 DRM_ERROR("Switching back to LCPLL failed\n");
9777
9778 mutex_lock(&dev_priv->rps.hw_lock);
9779 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9780 mutex_unlock(&dev_priv->rps.hw_lock);
9781
9782 intel_update_cdclk(dev);
9783
9784 WARN(cdclk != dev_priv->cdclk_freq,
9785 "cdclk requested %d kHz but got %d kHz\n",
9786 cdclk, dev_priv->cdclk_freq);
9787}
9788
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009789static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009790{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009791 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009792 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009793 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009794 int cdclk;
9795
9796 /*
9797 * FIXME should also account for plane ratio
9798 * once 64bpp pixel formats are supported.
9799 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009800 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009801 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009802 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009803 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009804 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009805 cdclk = 450000;
9806 else
9807 cdclk = 337500;
9808
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009809 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009810 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9811 cdclk, dev_priv->max_cdclk_freq);
9812 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009813 }
9814
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009815 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9816 if (!intel_state->active_crtcs)
9817 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009818
9819 return 0;
9820}
9821
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009822static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009823{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009824 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009825 struct intel_atomic_state *old_intel_state =
9826 to_intel_atomic_state(old_state);
9827 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009828
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009829 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009830}
9831
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009832static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9833 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009834{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009835 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009836 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009837
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009838 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009839
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009840 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009841}
9842
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309843static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9844 enum port port,
9845 struct intel_crtc_state *pipe_config)
9846{
9847 switch (port) {
9848 case PORT_A:
9849 pipe_config->ddi_pll_sel = SKL_DPLL0;
9850 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9851 break;
9852 case PORT_B:
9853 pipe_config->ddi_pll_sel = SKL_DPLL1;
9854 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9855 break;
9856 case PORT_C:
9857 pipe_config->ddi_pll_sel = SKL_DPLL2;
9858 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9859 break;
9860 default:
9861 DRM_ERROR("Incorrect port type\n");
9862 }
9863}
9864
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009865static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9866 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009867 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009868{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009869 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009870
9871 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9872 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9873
9874 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009875 case SKL_DPLL0:
9876 /*
9877 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9878 * of the shared DPLL framework and thus needs to be read out
9879 * separately
9880 */
9881 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9882 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9883 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009884 case SKL_DPLL1:
9885 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9886 break;
9887 case SKL_DPLL2:
9888 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9889 break;
9890 case SKL_DPLL3:
9891 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9892 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009893 }
9894}
9895
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009896static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9897 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009898 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009899{
9900 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9901
9902 switch (pipe_config->ddi_pll_sel) {
9903 case PORT_CLK_SEL_WRPLL1:
9904 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9905 break;
9906 case PORT_CLK_SEL_WRPLL2:
9907 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9908 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009909 case PORT_CLK_SEL_SPLL:
9910 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009911 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009912 }
9913}
9914
Daniel Vetter26804af2014-06-25 22:01:55 +03009915static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009916 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009917{
9918 struct drm_device *dev = crtc->base.dev;
9919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009920 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009921 enum port port;
9922 uint32_t tmp;
9923
9924 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9925
9926 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9927
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009928 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009929 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309930 else if (IS_BROXTON(dev))
9931 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009932 else
9933 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009934
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009935 if (pipe_config->shared_dpll >= 0) {
9936 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9937
9938 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9939 &pipe_config->dpll_hw_state));
9940 }
9941
Daniel Vetter26804af2014-06-25 22:01:55 +03009942 /*
9943 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9944 * DDI E. So just check whether this pipe is wired to DDI E and whether
9945 * the PCH transcoder is on.
9946 */
Damien Lespiauca370452013-12-03 13:56:24 +00009947 if (INTEL_INFO(dev)->gen < 9 &&
9948 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009949 pipe_config->has_pch_encoder = true;
9950
9951 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9952 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9953 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9954
9955 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9956 }
9957}
9958
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009959static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009960 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009961{
9962 struct drm_device *dev = crtc->base.dev;
9963 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009964 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009965 uint32_t tmp;
9966
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009967 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009968 POWER_DOMAIN_PIPE(crtc->pipe)))
9969 return false;
9970
Daniel Vettere143a212013-07-04 12:01:15 +02009971 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009972 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9973
Daniel Vettereccb1402013-05-22 00:50:22 +02009974 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9975 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9976 enum pipe trans_edp_pipe;
9977 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9978 default:
9979 WARN(1, "unknown pipe linked to edp transcoder\n");
9980 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9981 case TRANS_DDI_EDP_INPUT_A_ON:
9982 trans_edp_pipe = PIPE_A;
9983 break;
9984 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9985 trans_edp_pipe = PIPE_B;
9986 break;
9987 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9988 trans_edp_pipe = PIPE_C;
9989 break;
9990 }
9991
9992 if (trans_edp_pipe == crtc->pipe)
9993 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9994 }
9995
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009996 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009997 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009998 return false;
9999
Daniel Vettereccb1402013-05-22 00:50:22 +020010000 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010001 if (!(tmp & PIPECONF_ENABLE))
10002 return false;
10003
Daniel Vetter26804af2014-06-25 22:01:55 +030010004 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010005
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010006 intel_get_pipe_timings(crtc, pipe_config);
10007
Chandra Kondurua1b22782015-04-07 15:28:45 -070010008 if (INTEL_INFO(dev)->gen >= 9) {
10009 skl_init_scalers(dev, crtc, pipe_config);
10010 }
10011
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010012 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010013
10014 if (INTEL_INFO(dev)->gen >= 9) {
10015 pipe_config->scaler_state.scaler_id = -1;
10016 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10017 }
10018
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010019 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010020 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010021 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010022 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010023 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010024 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010025
Jesse Barnese59150d2014-01-07 13:30:45 -080010026 if (IS_HASWELL(dev))
10027 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10028 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010029
Clint Taylorebb69c92014-09-30 10:30:22 -070010030 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10031 pipe_config->pixel_multiplier =
10032 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10033 } else {
10034 pipe_config->pixel_multiplier = 1;
10035 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010036
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010037 return true;
10038}
10039
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010040static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10041 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010042{
10043 struct drm_device *dev = crtc->dev;
10044 struct drm_i915_private *dev_priv = dev->dev_private;
10045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010046 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010047
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010048 if (plane_state && plane_state->visible) {
10049 unsigned int width = plane_state->base.crtc_w;
10050 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010051 unsigned int stride = roundup_pow_of_two(width) * 4;
10052
10053 switch (stride) {
10054 default:
10055 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10056 width, stride);
10057 stride = 256;
10058 /* fallthrough */
10059 case 256:
10060 case 512:
10061 case 1024:
10062 case 2048:
10063 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010064 }
10065
Ville Syrjälädc41c152014-08-13 11:57:05 +030010066 cntl |= CURSOR_ENABLE |
10067 CURSOR_GAMMA_ENABLE |
10068 CURSOR_FORMAT_ARGB |
10069 CURSOR_STRIDE(stride);
10070
10071 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010072 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010073
Ville Syrjälädc41c152014-08-13 11:57:05 +030010074 if (intel_crtc->cursor_cntl != 0 &&
10075 (intel_crtc->cursor_base != base ||
10076 intel_crtc->cursor_size != size ||
10077 intel_crtc->cursor_cntl != cntl)) {
10078 /* On these chipsets we can only modify the base/size/stride
10079 * whilst the cursor is disabled.
10080 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010081 I915_WRITE(CURCNTR(PIPE_A), 0);
10082 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010083 intel_crtc->cursor_cntl = 0;
10084 }
10085
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010086 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010087 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010088 intel_crtc->cursor_base = base;
10089 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010090
10091 if (intel_crtc->cursor_size != size) {
10092 I915_WRITE(CURSIZE, size);
10093 intel_crtc->cursor_size = size;
10094 }
10095
Chris Wilson4b0e3332014-05-30 16:35:26 +030010096 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010097 I915_WRITE(CURCNTR(PIPE_A), cntl);
10098 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010099 intel_crtc->cursor_cntl = cntl;
10100 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010101}
10102
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010103static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10104 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010105{
10106 struct drm_device *dev = crtc->dev;
10107 struct drm_i915_private *dev_priv = dev->dev_private;
10108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10109 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010110 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010111
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010112 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010113 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010114 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010115 case 64:
10116 cntl |= CURSOR_MODE_64_ARGB_AX;
10117 break;
10118 case 128:
10119 cntl |= CURSOR_MODE_128_ARGB_AX;
10120 break;
10121 case 256:
10122 cntl |= CURSOR_MODE_256_ARGB_AX;
10123 break;
10124 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010125 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010126 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010127 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010128 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010129
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010130 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010131 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010132
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010133 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10134 cntl |= CURSOR_ROTATE_180;
10135 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010136
Chris Wilson4b0e3332014-05-30 16:35:26 +030010137 if (intel_crtc->cursor_cntl != cntl) {
10138 I915_WRITE(CURCNTR(pipe), cntl);
10139 POSTING_READ(CURCNTR(pipe));
10140 intel_crtc->cursor_cntl = cntl;
10141 }
10142
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010143 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010144 I915_WRITE(CURBASE(pipe), base);
10145 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010146
10147 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010148}
10149
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010150/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010151static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010152 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010153{
10154 struct drm_device *dev = crtc->dev;
10155 struct drm_i915_private *dev_priv = dev->dev_private;
10156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10157 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010158 u32 base = intel_crtc->cursor_addr;
10159 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010160
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010161 if (plane_state) {
10162 int x = plane_state->base.crtc_x;
10163 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010164
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010165 if (x < 0) {
10166 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10167 x = -x;
10168 }
10169 pos |= x << CURSOR_X_SHIFT;
10170
10171 if (y < 0) {
10172 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10173 y = -y;
10174 }
10175 pos |= y << CURSOR_Y_SHIFT;
10176
10177 /* ILK+ do this automagically */
10178 if (HAS_GMCH_DISPLAY(dev) &&
10179 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10180 base += (plane_state->base.crtc_h *
10181 plane_state->base.crtc_w - 1) * 4;
10182 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010183 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010184
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010185 I915_WRITE(CURPOS(pipe), pos);
10186
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010187 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010188 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010189 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010190 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010191}
10192
Ville Syrjälädc41c152014-08-13 11:57:05 +030010193static bool cursor_size_ok(struct drm_device *dev,
10194 uint32_t width, uint32_t height)
10195{
10196 if (width == 0 || height == 0)
10197 return false;
10198
10199 /*
10200 * 845g/865g are special in that they are only limited by
10201 * the width of their cursors, the height is arbitrary up to
10202 * the precision of the register. Everything else requires
10203 * square cursors, limited to a few power-of-two sizes.
10204 */
10205 if (IS_845G(dev) || IS_I865G(dev)) {
10206 if ((width & 63) != 0)
10207 return false;
10208
10209 if (width > (IS_845G(dev) ? 64 : 512))
10210 return false;
10211
10212 if (height > 1023)
10213 return false;
10214 } else {
10215 switch (width | height) {
10216 case 256:
10217 case 128:
10218 if (IS_GEN2(dev))
10219 return false;
10220 case 64:
10221 break;
10222 default:
10223 return false;
10224 }
10225 }
10226
10227 return true;
10228}
10229
Jesse Barnes79e53942008-11-07 14:24:08 -080010230static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010231 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010232{
James Simmons72034252010-08-03 01:33:19 +010010233 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010235
James Simmons72034252010-08-03 01:33:19 +010010236 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010237 intel_crtc->lut_r[i] = red[i] >> 8;
10238 intel_crtc->lut_g[i] = green[i] >> 8;
10239 intel_crtc->lut_b[i] = blue[i] >> 8;
10240 }
10241
10242 intel_crtc_load_lut(crtc);
10243}
10244
Jesse Barnes79e53942008-11-07 14:24:08 -080010245/* VESA 640x480x72Hz mode to set on the pipe */
10246static struct drm_display_mode load_detect_mode = {
10247 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10248 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10249};
10250
Daniel Vettera8bb6812014-02-10 18:00:39 +010010251struct drm_framebuffer *
10252__intel_framebuffer_create(struct drm_device *dev,
10253 struct drm_mode_fb_cmd2 *mode_cmd,
10254 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010255{
10256 struct intel_framebuffer *intel_fb;
10257 int ret;
10258
10259 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010260 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010261 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010262
10263 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010264 if (ret)
10265 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010266
10267 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010268
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010269err:
10270 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010271 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010272}
10273
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010274static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010275intel_framebuffer_create(struct drm_device *dev,
10276 struct drm_mode_fb_cmd2 *mode_cmd,
10277 struct drm_i915_gem_object *obj)
10278{
10279 struct drm_framebuffer *fb;
10280 int ret;
10281
10282 ret = i915_mutex_lock_interruptible(dev);
10283 if (ret)
10284 return ERR_PTR(ret);
10285 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10286 mutex_unlock(&dev->struct_mutex);
10287
10288 return fb;
10289}
10290
Chris Wilsond2dff872011-04-19 08:36:26 +010010291static u32
10292intel_framebuffer_pitch_for_width(int width, int bpp)
10293{
10294 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10295 return ALIGN(pitch, 64);
10296}
10297
10298static u32
10299intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10300{
10301 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010302 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010303}
10304
10305static struct drm_framebuffer *
10306intel_framebuffer_create_for_mode(struct drm_device *dev,
10307 struct drm_display_mode *mode,
10308 int depth, int bpp)
10309{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010310 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010311 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010312 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010313
10314 obj = i915_gem_alloc_object(dev,
10315 intel_framebuffer_size_for_mode(mode, bpp));
10316 if (obj == NULL)
10317 return ERR_PTR(-ENOMEM);
10318
10319 mode_cmd.width = mode->hdisplay;
10320 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010321 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10322 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010323 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010324
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010325 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10326 if (IS_ERR(fb))
10327 drm_gem_object_unreference_unlocked(&obj->base);
10328
10329 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010330}
10331
10332static struct drm_framebuffer *
10333mode_fits_in_fbdev(struct drm_device *dev,
10334 struct drm_display_mode *mode)
10335{
Daniel Vetter06957262015-08-10 13:34:08 +020010336#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 struct drm_i915_private *dev_priv = dev->dev_private;
10338 struct drm_i915_gem_object *obj;
10339 struct drm_framebuffer *fb;
10340
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010341 if (!dev_priv->fbdev)
10342 return NULL;
10343
10344 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 return NULL;
10346
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010347 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010348 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010349
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010350 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010351 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10352 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 return NULL;
10354
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010355 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 return NULL;
10357
10358 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010359#else
10360 return NULL;
10361#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010362}
10363
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010364static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10365 struct drm_crtc *crtc,
10366 struct drm_display_mode *mode,
10367 struct drm_framebuffer *fb,
10368 int x, int y)
10369{
10370 struct drm_plane_state *plane_state;
10371 int hdisplay, vdisplay;
10372 int ret;
10373
10374 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10375 if (IS_ERR(plane_state))
10376 return PTR_ERR(plane_state);
10377
10378 if (mode)
10379 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10380 else
10381 hdisplay = vdisplay = 0;
10382
10383 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10384 if (ret)
10385 return ret;
10386 drm_atomic_set_fb_for_plane(plane_state, fb);
10387 plane_state->crtc_x = 0;
10388 plane_state->crtc_y = 0;
10389 plane_state->crtc_w = hdisplay;
10390 plane_state->crtc_h = vdisplay;
10391 plane_state->src_x = x << 16;
10392 plane_state->src_y = y << 16;
10393 plane_state->src_w = hdisplay << 16;
10394 plane_state->src_h = vdisplay << 16;
10395
10396 return 0;
10397}
10398
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010399bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010400 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010401 struct intel_load_detect_pipe *old,
10402 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010403{
10404 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010405 struct intel_encoder *intel_encoder =
10406 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010407 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010408 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010409 struct drm_crtc *crtc = NULL;
10410 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010411 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010412 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010413 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010414 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010415 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010416 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010417
Chris Wilsond2dff872011-04-19 08:36:26 +010010418 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010419 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010420 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010421
Rob Clark51fd3712013-11-19 12:10:12 -050010422retry:
10423 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10424 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010425 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010426
Jesse Barnes79e53942008-11-07 14:24:08 -080010427 /*
10428 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010429 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010430 * - if the connector already has an assigned crtc, use it (but make
10431 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010432 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010433 * - try to find the first unused crtc that can drive this connector,
10434 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 */
10436
10437 /* See if we already have a CRTC for this connector */
10438 if (encoder->crtc) {
10439 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010440
Rob Clark51fd3712013-11-19 12:10:12 -050010441 ret = drm_modeset_lock(&crtc->mutex, ctx);
10442 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010443 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010444 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10445 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010446 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010447
Daniel Vetter24218aa2012-08-12 19:27:11 +020010448 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010449 old->load_detect_temp = false;
10450
10451 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010452 if (connector->dpms != DRM_MODE_DPMS_ON)
10453 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010454
Chris Wilson71731882011-04-19 23:10:58 +010010455 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010456 }
10457
10458 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010459 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010460 i++;
10461 if (!(encoder->possible_crtcs & (1 << i)))
10462 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010463 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010464 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010465
10466 crtc = possible_crtc;
10467 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 }
10469
10470 /*
10471 * If we didn't find an unused CRTC, don't use any.
10472 */
10473 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010474 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010475 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 }
10477
Rob Clark51fd3712013-11-19 12:10:12 -050010478 ret = drm_modeset_lock(&crtc->mutex, ctx);
10479 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010480 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010481 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10482 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010483 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484
10485 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010486 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010487 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010488 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010490 state = drm_atomic_state_alloc(dev);
10491 if (!state)
10492 return false;
10493
10494 state->acquire_ctx = ctx;
10495
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010496 connector_state = drm_atomic_get_connector_state(state, connector);
10497 if (IS_ERR(connector_state)) {
10498 ret = PTR_ERR(connector_state);
10499 goto fail;
10500 }
10501
10502 connector_state->crtc = crtc;
10503 connector_state->best_encoder = &intel_encoder->base;
10504
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010505 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10506 if (IS_ERR(crtc_state)) {
10507 ret = PTR_ERR(crtc_state);
10508 goto fail;
10509 }
10510
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010511 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010512
Chris Wilson64927112011-04-20 07:25:26 +010010513 if (!mode)
10514 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010515
Chris Wilsond2dff872011-04-19 08:36:26 +010010516 /* We need a framebuffer large enough to accommodate all accesses
10517 * that the plane may generate whilst we perform load detection.
10518 * We can not rely on the fbcon either being present (we get called
10519 * during its initialisation to detect all boot displays, or it may
10520 * not even exist) or that it is large enough to satisfy the
10521 * requested mode.
10522 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010523 fb = mode_fits_in_fbdev(dev, mode);
10524 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010525 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010526 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10527 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010528 } else
10529 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010530 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010531 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010532 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010534
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010535 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10536 if (ret)
10537 goto fail;
10538
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010539 drm_mode_copy(&crtc_state->base.mode, mode);
10540
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010541 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010542 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010543 if (old->release_fb)
10544 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010545 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010547 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010548
Jesse Barnes79e53942008-11-07 14:24:08 -080010549 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010550 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010551 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010552
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010553fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010554 drm_atomic_state_free(state);
10555 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010556
Rob Clark51fd3712013-11-19 12:10:12 -050010557 if (ret == -EDEADLK) {
10558 drm_modeset_backoff(ctx);
10559 goto retry;
10560 }
10561
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010562 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563}
10564
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010565void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010566 struct intel_load_detect_pipe *old,
10567 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010568{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010569 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010570 struct intel_encoder *intel_encoder =
10571 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010572 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010573 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010575 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010576 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010577 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010578 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010579
Chris Wilsond2dff872011-04-19 08:36:26 +010010580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010581 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010582 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010583
Chris Wilson8261b192011-04-19 23:18:09 +010010584 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010585 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010586 if (!state)
10587 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010588
10589 state->acquire_ctx = ctx;
10590
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010591 connector_state = drm_atomic_get_connector_state(state, connector);
10592 if (IS_ERR(connector_state))
10593 goto fail;
10594
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010595 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10596 if (IS_ERR(crtc_state))
10597 goto fail;
10598
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010599 connector_state->best_encoder = NULL;
10600 connector_state->crtc = NULL;
10601
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010602 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010603
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010604 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10605 0, 0);
10606 if (ret)
10607 goto fail;
10608
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010609 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010610 if (ret)
10611 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010612
Daniel Vetter36206362012-12-10 20:42:17 +010010613 if (old->release_fb) {
10614 drm_framebuffer_unregister_private(old->release_fb);
10615 drm_framebuffer_unreference(old->release_fb);
10616 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010617
Chris Wilson0622a532011-04-21 09:32:11 +010010618 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010619 }
10620
Eric Anholtc751ce42010-03-25 11:48:48 -070010621 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010622 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10623 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010624
10625 return;
10626fail:
10627 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10628 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010629}
10630
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010631static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010632 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010633{
10634 struct drm_i915_private *dev_priv = dev->dev_private;
10635 u32 dpll = pipe_config->dpll_hw_state.dpll;
10636
10637 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010638 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010639 else if (HAS_PCH_SPLIT(dev))
10640 return 120000;
10641 else if (!IS_GEN2(dev))
10642 return 96000;
10643 else
10644 return 48000;
10645}
10646
Jesse Barnes79e53942008-11-07 14:24:08 -080010647/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010648static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010649 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010650{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010651 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010652 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010653 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010654 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 u32 fp;
10656 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010657 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010658 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010659
10660 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010661 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010662 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010663 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010664
10665 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010666 if (IS_PINEVIEW(dev)) {
10667 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10668 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010669 } else {
10670 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10671 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10672 }
10673
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010674 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010675 if (IS_PINEVIEW(dev))
10676 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10677 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010678 else
10679 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010680 DPLL_FPA01_P1_POST_DIV_SHIFT);
10681
10682 switch (dpll & DPLL_MODE_MASK) {
10683 case DPLLB_MODE_DAC_SERIAL:
10684 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10685 5 : 10;
10686 break;
10687 case DPLLB_MODE_LVDS:
10688 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10689 7 : 14;
10690 break;
10691 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010692 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010693 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010694 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 }
10696
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010697 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010698 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010699 else
Imre Deakdccbea32015-06-22 23:35:51 +030010700 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010701 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010702 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010703 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010704
10705 if (is_lvds) {
10706 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10707 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010708
10709 if (lvds & LVDS_CLKB_POWER_UP)
10710 clock.p2 = 7;
10711 else
10712 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010713 } else {
10714 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10715 clock.p1 = 2;
10716 else {
10717 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10718 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10719 }
10720 if (dpll & PLL_P2_DIVIDE_BY_4)
10721 clock.p2 = 4;
10722 else
10723 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010724 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010725
Imre Deakdccbea32015-06-22 23:35:51 +030010726 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010727 }
10728
Ville Syrjälä18442d02013-09-13 16:00:08 +030010729 /*
10730 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010731 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010732 * encoder's get_config() function.
10733 */
Imre Deakdccbea32015-06-22 23:35:51 +030010734 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010735}
10736
Ville Syrjälä6878da02013-09-13 15:59:11 +030010737int intel_dotclock_calculate(int link_freq,
10738 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010739{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010740 /*
10741 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010742 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010743 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010744 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010745 *
10746 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010747 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010748 */
10749
Ville Syrjälä6878da02013-09-13 15:59:11 +030010750 if (!m_n->link_n)
10751 return 0;
10752
10753 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10754}
10755
Ville Syrjälä18442d02013-09-13 16:00:08 +030010756static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010757 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010758{
10759 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010760
10761 /* read out port_clock from the DPLL */
10762 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010763
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010764 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010765 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010766 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010767 * agree once we know their relationship in the encoder's
10768 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010769 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010770 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010771 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10772 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010773}
10774
10775/** Returns the currently programmed mode of the given pipe. */
10776struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10777 struct drm_crtc *crtc)
10778{
Jesse Barnes548f2452011-02-17 10:40:53 -080010779 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010781 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010782 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010783 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010784 int htot = I915_READ(HTOTAL(cpu_transcoder));
10785 int hsync = I915_READ(HSYNC(cpu_transcoder));
10786 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10787 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010788 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010789
10790 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10791 if (!mode)
10792 return NULL;
10793
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010794 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10795 if (!pipe_config) {
10796 kfree(mode);
10797 return NULL;
10798 }
10799
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010800 /*
10801 * Construct a pipe_config sufficient for getting the clock info
10802 * back out of crtc_clock_get.
10803 *
10804 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10805 * to use a real value here instead.
10806 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010807 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10808 pipe_config->pixel_multiplier = 1;
10809 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10810 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10811 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10812 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010813
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010814 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010815 mode->hdisplay = (htot & 0xffff) + 1;
10816 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10817 mode->hsync_start = (hsync & 0xffff) + 1;
10818 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10819 mode->vdisplay = (vtot & 0xffff) + 1;
10820 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10821 mode->vsync_start = (vsync & 0xffff) + 1;
10822 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10823
10824 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010825
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010826 kfree(pipe_config);
10827
Jesse Barnes79e53942008-11-07 14:24:08 -080010828 return mode;
10829}
10830
Chris Wilsonf047e392012-07-21 12:31:41 +010010831void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010832{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010833 struct drm_i915_private *dev_priv = dev->dev_private;
10834
Chris Wilsonf62a0072014-02-21 17:55:39 +000010835 if (dev_priv->mm.busy)
10836 return;
10837
Paulo Zanoni43694d62014-03-07 20:08:08 -030010838 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010839 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010840 if (INTEL_INFO(dev)->gen >= 6)
10841 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010842 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010843}
10844
10845void intel_mark_idle(struct drm_device *dev)
10846{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010848
Chris Wilsonf62a0072014-02-21 17:55:39 +000010849 if (!dev_priv->mm.busy)
10850 return;
10851
10852 dev_priv->mm.busy = false;
10853
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010854 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010855 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010856
Paulo Zanoni43694d62014-03-07 20:08:08 -030010857 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010858}
10859
Jesse Barnes79e53942008-11-07 14:24:08 -080010860static void intel_crtc_destroy(struct drm_crtc *crtc)
10861{
10862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010863 struct drm_device *dev = crtc->dev;
10864 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010865
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010866 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010867 work = intel_crtc->unpin_work;
10868 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010869 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010870
10871 if (work) {
10872 cancel_work_sync(&work->work);
10873 kfree(work);
10874 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010875
10876 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010877
Jesse Barnes79e53942008-11-07 14:24:08 -080010878 kfree(intel_crtc);
10879}
10880
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010881static void intel_unpin_work_fn(struct work_struct *__work)
10882{
10883 struct intel_unpin_work *work =
10884 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010885 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10886 struct drm_device *dev = crtc->base.dev;
10887 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010888
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010889 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010890 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010891 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010892
John Harrisonf06cc1b2014-11-24 18:49:37 +000010893 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010894 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010895 mutex_unlock(&dev->struct_mutex);
10896
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010897 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010898 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010899 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010900
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010901 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10902 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010903
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010904 kfree(work);
10905}
10906
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010907static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010908 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010909{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10911 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010912 unsigned long flags;
10913
10914 /* Ignore early vblank irqs */
10915 if (intel_crtc == NULL)
10916 return;
10917
Daniel Vetterf3260382014-09-15 14:55:23 +020010918 /*
10919 * This is called both by irq handlers and the reset code (to complete
10920 * lost pageflips) so needs the full irqsave spinlocks.
10921 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010922 spin_lock_irqsave(&dev->event_lock, flags);
10923 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010924
10925 /* Ensure we don't miss a work->pending update ... */
10926 smp_rmb();
10927
10928 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010929 spin_unlock_irqrestore(&dev->event_lock, flags);
10930 return;
10931 }
10932
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010933 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010934
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010935 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010936}
10937
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010938void intel_finish_page_flip(struct drm_device *dev, int pipe)
10939{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010940 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010941 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10942
Mario Kleiner49b14a52010-12-09 07:00:07 +010010943 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010944}
10945
10946void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10947{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010948 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010949 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10950
Mario Kleiner49b14a52010-12-09 07:00:07 +010010951 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010952}
10953
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010954/* Is 'a' after or equal to 'b'? */
10955static bool g4x_flip_count_after_eq(u32 a, u32 b)
10956{
10957 return !((a - b) & 0x80000000);
10958}
10959
10960static bool page_flip_finished(struct intel_crtc *crtc)
10961{
10962 struct drm_device *dev = crtc->base.dev;
10963 struct drm_i915_private *dev_priv = dev->dev_private;
10964
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010965 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10966 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10967 return true;
10968
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010969 /*
10970 * The relevant registers doen't exist on pre-ctg.
10971 * As the flip done interrupt doesn't trigger for mmio
10972 * flips on gmch platforms, a flip count check isn't
10973 * really needed there. But since ctg has the registers,
10974 * include it in the check anyway.
10975 */
10976 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10977 return true;
10978
10979 /*
10980 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10981 * used the same base address. In that case the mmio flip might
10982 * have completed, but the CS hasn't even executed the flip yet.
10983 *
10984 * A flip count check isn't enough as the CS might have updated
10985 * the base address just after start of vblank, but before we
10986 * managed to process the interrupt. This means we'd complete the
10987 * CS flip too soon.
10988 *
10989 * Combining both checks should get us a good enough result. It may
10990 * still happen that the CS flip has been executed, but has not
10991 * yet actually completed. But in case the base address is the same
10992 * anyway, we don't really care.
10993 */
10994 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10995 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010996 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010997 crtc->unpin_work->flip_count);
10998}
10999
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011000void intel_prepare_page_flip(struct drm_device *dev, int plane)
11001{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011002 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011003 struct intel_crtc *intel_crtc =
11004 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11005 unsigned long flags;
11006
Daniel Vetterf3260382014-09-15 14:55:23 +020011007
11008 /*
11009 * This is called both by irq handlers and the reset code (to complete
11010 * lost pageflips) so needs the full irqsave spinlocks.
11011 *
11012 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011013 * generate a page-flip completion irq, i.e. every modeset
11014 * is also accompanied by a spurious intel_prepare_page_flip().
11015 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011016 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011017 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011018 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011019 spin_unlock_irqrestore(&dev->event_lock, flags);
11020}
11021
Chris Wilson60426392015-10-10 10:44:32 +010011022static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011023{
11024 /* Ensure that the work item is consistent when activating it ... */
11025 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011026 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011027 /* and that it is marked active as soon as the irq could fire. */
11028 smp_wmb();
11029}
11030
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031static int intel_gen2_queue_flip(struct drm_device *dev,
11032 struct drm_crtc *crtc,
11033 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011034 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011035 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011036 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011037{
John Harrison6258fbe2015-05-29 17:43:48 +010011038 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011040 u32 flip_mask;
11041 int ret;
11042
John Harrison5fb9de12015-05-29 17:44:07 +010011043 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011044 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011045 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046
11047 /* Can't queue multiple flips, so wait for the previous
11048 * one to finish before executing the next.
11049 */
11050 if (intel_crtc->plane)
11051 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11052 else
11053 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011054 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11055 intel_ring_emit(ring, MI_NOOP);
11056 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11057 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11058 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011059 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011061
Chris Wilson60426392015-10-10 10:44:32 +010011062 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011063 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064}
11065
11066static int intel_gen3_queue_flip(struct drm_device *dev,
11067 struct drm_crtc *crtc,
11068 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011069 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011070 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011071 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072{
John Harrison6258fbe2015-05-29 17:43:48 +010011073 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011075 u32 flip_mask;
11076 int ret;
11077
John Harrison5fb9de12015-05-29 17:44:07 +010011078 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011079 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011080 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081
11082 if (intel_crtc->plane)
11083 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11084 else
11085 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011086 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11087 intel_ring_emit(ring, MI_NOOP);
11088 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11089 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11090 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011091 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011092 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093
Chris Wilson60426392015-10-10 10:44:32 +010011094 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011095 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011096}
11097
11098static int intel_gen4_queue_flip(struct drm_device *dev,
11099 struct drm_crtc *crtc,
11100 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011101 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011102 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011103 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011104{
John Harrison6258fbe2015-05-29 17:43:48 +010011105 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011106 struct drm_i915_private *dev_priv = dev->dev_private;
11107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11108 uint32_t pf, pipesrc;
11109 int ret;
11110
John Harrison5fb9de12015-05-29 17:44:07 +010011111 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011113 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011114
11115 /* i965+ uses the linear or tiled offsets from the
11116 * Display Registers (which do not change across a page-flip)
11117 * so we need only reprogram the base address.
11118 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011119 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11120 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11121 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011122 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011123 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011124
11125 /* XXX Enabling the panel-fitter across page-flip is so far
11126 * untested on non-native modes, so ignore it for now.
11127 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11128 */
11129 pf = 0;
11130 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011131 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011132
Chris Wilson60426392015-10-10 10:44:32 +010011133 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011134 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011135}
11136
11137static int intel_gen6_queue_flip(struct drm_device *dev,
11138 struct drm_crtc *crtc,
11139 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011140 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011141 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011142 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143{
John Harrison6258fbe2015-05-29 17:43:48 +010011144 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011145 struct drm_i915_private *dev_priv = dev->dev_private;
11146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11147 uint32_t pf, pipesrc;
11148 int ret;
11149
John Harrison5fb9de12015-05-29 17:44:07 +010011150 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011151 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011152 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011153
Daniel Vetter6d90c952012-04-26 23:28:05 +020011154 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11155 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11156 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011157 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011158
Chris Wilson99d9acd2012-04-17 20:37:00 +010011159 /* Contrary to the suggestions in the documentation,
11160 * "Enable Panel Fitter" does not seem to be required when page
11161 * flipping with a non-native mode, and worse causes a normal
11162 * modeset to fail.
11163 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11164 */
11165 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011166 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011167 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011168
Chris Wilson60426392015-10-10 10:44:32 +010011169 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011170 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011171}
11172
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011173static int intel_gen7_queue_flip(struct drm_device *dev,
11174 struct drm_crtc *crtc,
11175 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011176 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011177 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011178 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011179{
John Harrison6258fbe2015-05-29 17:43:48 +010011180 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011182 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011183 int len, ret;
11184
Robin Schroereba905b2014-05-18 02:24:50 +020011185 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011186 case PLANE_A:
11187 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11188 break;
11189 case PLANE_B:
11190 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11191 break;
11192 case PLANE_C:
11193 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11194 break;
11195 default:
11196 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011197 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011198 }
11199
Chris Wilsonffe74d72013-08-26 20:58:12 +010011200 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011201 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011202 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011203 /*
11204 * On Gen 8, SRM is now taking an extra dword to accommodate
11205 * 48bits addresses, and we need a NOOP for the batch size to
11206 * stay even.
11207 */
11208 if (IS_GEN8(dev))
11209 len += 2;
11210 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011211
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011212 /*
11213 * BSpec MI_DISPLAY_FLIP for IVB:
11214 * "The full packet must be contained within the same cache line."
11215 *
11216 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11217 * cacheline, if we ever start emitting more commands before
11218 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11219 * then do the cacheline alignment, and finally emit the
11220 * MI_DISPLAY_FLIP.
11221 */
John Harrisonbba09b12015-05-29 17:44:06 +010011222 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011223 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011224 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011225
John Harrison5fb9de12015-05-29 17:44:07 +010011226 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011227 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011228 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011229
Chris Wilsonffe74d72013-08-26 20:58:12 +010011230 /* Unmask the flip-done completion message. Note that the bspec says that
11231 * we should do this for both the BCS and RCS, and that we must not unmask
11232 * more than one flip event at any time (or ensure that one flip message
11233 * can be sent by waiting for flip-done prior to queueing new flips).
11234 * Experimentation says that BCS works despite DERRMR masking all
11235 * flip-done completion events and that unmasking all planes at once
11236 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11237 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11238 */
11239 if (ring->id == RCS) {
11240 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011241 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011242 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11243 DERRMR_PIPEB_PRI_FLIP_DONE |
11244 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011245 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011246 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011247 MI_SRM_LRM_GLOBAL_GTT);
11248 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011249 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011250 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011251 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011252 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011253 if (IS_GEN8(dev)) {
11254 intel_ring_emit(ring, 0);
11255 intel_ring_emit(ring, MI_NOOP);
11256 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011257 }
11258
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011259 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011260 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011261 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011262 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011263
Chris Wilson60426392015-10-10 10:44:32 +010011264 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011265 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011266}
11267
Sourab Gupta84c33a62014-06-02 16:47:17 +053011268static bool use_mmio_flip(struct intel_engine_cs *ring,
11269 struct drm_i915_gem_object *obj)
11270{
11271 /*
11272 * This is not being used for older platforms, because
11273 * non-availability of flip done interrupt forces us to use
11274 * CS flips. Older platforms derive flip done using some clever
11275 * tricks involving the flip_pending status bits and vblank irqs.
11276 * So using MMIO flips there would disrupt this mechanism.
11277 */
11278
Chris Wilson8e09bf82014-07-08 10:40:30 +010011279 if (ring == NULL)
11280 return true;
11281
Sourab Gupta84c33a62014-06-02 16:47:17 +053011282 if (INTEL_INFO(ring->dev)->gen < 5)
11283 return false;
11284
11285 if (i915.use_mmio_flip < 0)
11286 return false;
11287 else if (i915.use_mmio_flip > 0)
11288 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011289 else if (i915.enable_execlists)
11290 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011291 else if (obj->base.dma_buf &&
11292 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11293 false))
11294 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011295 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011296 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011297}
11298
Chris Wilson60426392015-10-10 10:44:32 +010011299static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011300 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011301 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011302{
11303 struct drm_device *dev = intel_crtc->base.dev;
11304 struct drm_i915_private *dev_priv = dev->dev_private;
11305 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011306 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011307 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011308
11309 ctl = I915_READ(PLANE_CTL(pipe, 0));
11310 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011311 switch (fb->modifier[0]) {
11312 case DRM_FORMAT_MOD_NONE:
11313 break;
11314 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011315 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011316 break;
11317 case I915_FORMAT_MOD_Y_TILED:
11318 ctl |= PLANE_CTL_TILED_Y;
11319 break;
11320 case I915_FORMAT_MOD_Yf_TILED:
11321 ctl |= PLANE_CTL_TILED_YF;
11322 break;
11323 default:
11324 MISSING_CASE(fb->modifier[0]);
11325 }
Damien Lespiauff944562014-11-20 14:58:16 +000011326
11327 /*
11328 * The stride is either expressed as a multiple of 64 bytes chunks for
11329 * linear buffers or in number of tiles for tiled buffers.
11330 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011331 if (intel_rotation_90_or_270(rotation)) {
11332 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011333 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011334 stride = DIV_ROUND_UP(fb->height, tile_height);
11335 } else {
11336 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011337 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11338 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011339 }
Damien Lespiauff944562014-11-20 14:58:16 +000011340
11341 /*
11342 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11343 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11344 */
11345 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11346 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11347
Chris Wilson60426392015-10-10 10:44:32 +010011348 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011349 POSTING_READ(PLANE_SURF(pipe, 0));
11350}
11351
Chris Wilson60426392015-10-10 10:44:32 +010011352static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11353 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011354{
11355 struct drm_device *dev = intel_crtc->base.dev;
11356 struct drm_i915_private *dev_priv = dev->dev_private;
11357 struct intel_framebuffer *intel_fb =
11358 to_intel_framebuffer(intel_crtc->base.primary->fb);
11359 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011360 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011361 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011362
Sourab Gupta84c33a62014-06-02 16:47:17 +053011363 dspcntr = I915_READ(reg);
11364
Damien Lespiauc5d97472014-10-25 00:11:11 +010011365 if (obj->tiling_mode != I915_TILING_NONE)
11366 dspcntr |= DISPPLANE_TILED;
11367 else
11368 dspcntr &= ~DISPPLANE_TILED;
11369
Sourab Gupta84c33a62014-06-02 16:47:17 +053011370 I915_WRITE(reg, dspcntr);
11371
Chris Wilson60426392015-10-10 10:44:32 +010011372 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011373 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011374}
11375
11376/*
11377 * XXX: This is the temporary way to update the plane registers until we get
11378 * around to using the usual plane update functions for MMIO flips
11379 */
Chris Wilson60426392015-10-10 10:44:32 +010011380static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011381{
Chris Wilson60426392015-10-10 10:44:32 +010011382 struct intel_crtc *crtc = mmio_flip->crtc;
11383 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011384
Chris Wilson60426392015-10-10 10:44:32 +010011385 spin_lock_irq(&crtc->base.dev->event_lock);
11386 work = crtc->unpin_work;
11387 spin_unlock_irq(&crtc->base.dev->event_lock);
11388 if (work == NULL)
11389 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011390
Chris Wilson60426392015-10-10 10:44:32 +010011391 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011392
Chris Wilson60426392015-10-10 10:44:32 +010011393 intel_pipe_update_start(crtc);
11394
11395 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011396 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011397 else
11398 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011399 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011400
Chris Wilson60426392015-10-10 10:44:32 +010011401 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011402}
11403
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011404static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011405{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011406 struct intel_mmio_flip *mmio_flip =
11407 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011408 struct intel_framebuffer *intel_fb =
11409 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11410 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411
Chris Wilson60426392015-10-10 10:44:32 +010011412 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011413 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011414 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011415 false, NULL,
11416 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011417 i915_gem_request_unreference__unlocked(mmio_flip->req);
11418 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011419
Alex Goinsfd8e0582015-11-25 18:43:38 -080011420 /* For framebuffer backed by dmabuf, wait for fence */
11421 if (obj->base.dma_buf)
11422 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11423 false, false,
11424 MAX_SCHEDULE_TIMEOUT) < 0);
11425
Chris Wilson60426392015-10-10 10:44:32 +010011426 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011427 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011428}
11429
11430static int intel_queue_mmio_flip(struct drm_device *dev,
11431 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011432 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011433{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011434 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011435
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011436 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11437 if (mmio_flip == NULL)
11438 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011439
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011440 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011441 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011442 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011443 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011444
11445 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11446 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011447
Sourab Gupta84c33a62014-06-02 16:47:17 +053011448 return 0;
11449}
11450
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011451static int intel_default_queue_flip(struct drm_device *dev,
11452 struct drm_crtc *crtc,
11453 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011454 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011455 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011456 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011457{
11458 return -ENODEV;
11459}
11460
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011461static bool __intel_pageflip_stall_check(struct drm_device *dev,
11462 struct drm_crtc *crtc)
11463{
11464 struct drm_i915_private *dev_priv = dev->dev_private;
11465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11466 struct intel_unpin_work *work = intel_crtc->unpin_work;
11467 u32 addr;
11468
11469 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11470 return true;
11471
Chris Wilson908565c2015-08-12 13:08:22 +010011472 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11473 return false;
11474
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011475 if (!work->enable_stall_check)
11476 return false;
11477
11478 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011479 if (work->flip_queued_req &&
11480 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011481 return false;
11482
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011483 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011484 }
11485
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011486 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011487 return false;
11488
11489 /* Potential stall - if we see that the flip has happened,
11490 * assume a missed interrupt. */
11491 if (INTEL_INFO(dev)->gen >= 4)
11492 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11493 else
11494 addr = I915_READ(DSPADDR(intel_crtc->plane));
11495
11496 /* There is a potential issue here with a false positive after a flip
11497 * to the same address. We could address this by checking for a
11498 * non-incrementing frame counter.
11499 */
11500 return addr == work->gtt_offset;
11501}
11502
11503void intel_check_page_flip(struct drm_device *dev, int pipe)
11504{
11505 struct drm_i915_private *dev_priv = dev->dev_private;
11506 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011508 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011509
Dave Gordon6c51d462015-03-06 15:34:26 +000011510 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011511
11512 if (crtc == NULL)
11513 return;
11514
Daniel Vetterf3260382014-09-15 14:55:23 +020011515 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011516 work = intel_crtc->unpin_work;
11517 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011518 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011519 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011520 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011521 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011522 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011523 if (work != NULL &&
11524 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11525 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011526 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011527}
11528
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011529static int intel_crtc_page_flip(struct drm_crtc *crtc,
11530 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011531 struct drm_pending_vblank_event *event,
11532 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011533{
11534 struct drm_device *dev = crtc->dev;
11535 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011536 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011537 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011539 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011540 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011541 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011542 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011543 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011544 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011545 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546
Matt Roper2ff8fde2014-07-08 07:50:07 -070011547 /*
11548 * drm_mode_page_flip_ioctl() should already catch this, but double
11549 * check to be safe. In the future we may enable pageflipping from
11550 * a disabled primary plane.
11551 */
11552 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11553 return -EBUSY;
11554
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011555 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011556 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011557 return -EINVAL;
11558
11559 /*
11560 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11561 * Note that pitch changes could also affect these register.
11562 */
11563 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011564 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11565 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011566 return -EINVAL;
11567
Chris Wilsonf900db42014-02-20 09:26:13 +000011568 if (i915_terminally_wedged(&dev_priv->gpu_error))
11569 goto out_hang;
11570
Daniel Vetterb14c5672013-09-19 12:18:32 +020011571 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011572 if (work == NULL)
11573 return -ENOMEM;
11574
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011575 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011576 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011577 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011578 INIT_WORK(&work->work, intel_unpin_work_fn);
11579
Daniel Vetter87b6b102014-05-15 15:33:46 +020011580 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011581 if (ret)
11582 goto free_work;
11583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011584 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011585 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011587 /* Before declaring the flip queue wedged, check if
11588 * the hardware completed the operation behind our backs.
11589 */
11590 if (__intel_pageflip_stall_check(dev, crtc)) {
11591 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11592 page_flip_completed(intel_crtc);
11593 } else {
11594 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011595 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011596
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011597 drm_crtc_vblank_put(crtc);
11598 kfree(work);
11599 return -EBUSY;
11600 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011601 }
11602 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011603 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011604
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011605 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11606 flush_workqueue(dev_priv->wq);
11607
Jesse Barnes75dfca82010-02-10 15:09:44 -080011608 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011609 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011610 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611
Matt Roperf4510a22014-04-01 15:22:40 -070011612 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011613 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011614 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011615
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011616 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011617
Chris Wilson89ed88b2015-02-16 14:31:49 +000011618 ret = i915_mutex_lock_interruptible(dev);
11619 if (ret)
11620 goto cleanup;
11621
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011622 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011623 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011624
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011625 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011626 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011627
Wayne Boyer666a4532015-12-09 12:29:35 -080011628 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011629 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011630 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011631 /* vlv: DISPLAY_FLIP fails to change tiling */
11632 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011633 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011634 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011635 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011636 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011637 if (ring == NULL || ring->id != RCS)
11638 ring = &dev_priv->ring[BCS];
11639 } else {
11640 ring = &dev_priv->ring[RCS];
11641 }
11642
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011643 mmio_flip = use_mmio_flip(ring, obj);
11644
11645 /* When using CS flips, we want to emit semaphores between rings.
11646 * However, when using mmio flips we will create a task to do the
11647 * synchronisation, so all we want here is to pin the framebuffer
11648 * into the display plane and skip any waits.
11649 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011650 if (!mmio_flip) {
11651 ret = i915_gem_object_sync(obj, ring, &request);
11652 if (ret)
11653 goto cleanup_pending;
11654 }
11655
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011656 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011657 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011658 if (ret)
11659 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011660
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011661 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11662 obj, 0);
11663 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011664
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011665 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011666 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011667 if (ret)
11668 goto cleanup_unpin;
11669
John Harrisonf06cc1b2014-11-24 18:49:37 +000011670 i915_gem_request_assign(&work->flip_queued_req,
11671 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011672 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011673 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011674 request = i915_gem_request_alloc(ring, NULL);
11675 if (IS_ERR(request)) {
11676 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011677 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011678 }
John Harrison6258fbe2015-05-29 17:43:48 +010011679 }
11680
11681 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011682 page_flip_flags);
11683 if (ret)
11684 goto cleanup_unpin;
11685
John Harrison6258fbe2015-05-29 17:43:48 +010011686 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011687 }
11688
John Harrison91af1272015-06-18 13:14:56 +010011689 if (request)
John Harrison75289872015-05-29 17:43:49 +010011690 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011691
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011692 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011693 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011694
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011695 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011696 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011697 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011698
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011699 intel_frontbuffer_flip_prepare(dev,
11700 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011701
Jesse Barnese5510fa2010-07-01 16:48:37 -070011702 trace_i915_flip_request(intel_crtc->plane, obj);
11703
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011704 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011705
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011706cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011707 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011708cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011709 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011710 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011711 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011712 mutex_unlock(&dev->struct_mutex);
11713cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011714 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011715 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011716
Chris Wilson89ed88b2015-02-16 14:31:49 +000011717 drm_gem_object_unreference_unlocked(&obj->base);
11718 drm_framebuffer_unreference(work->old_fb);
11719
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011720 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011721 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011722 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011723
Daniel Vetter87b6b102014-05-15 15:33:46 +020011724 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011725free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011726 kfree(work);
11727
Chris Wilsonf900db42014-02-20 09:26:13 +000011728 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011729 struct drm_atomic_state *state;
11730 struct drm_plane_state *plane_state;
11731
Chris Wilsonf900db42014-02-20 09:26:13 +000011732out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011733 state = drm_atomic_state_alloc(dev);
11734 if (!state)
11735 return -ENOMEM;
11736 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11737
11738retry:
11739 plane_state = drm_atomic_get_plane_state(state, primary);
11740 ret = PTR_ERR_OR_ZERO(plane_state);
11741 if (!ret) {
11742 drm_atomic_set_fb_for_plane(plane_state, fb);
11743
11744 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11745 if (!ret)
11746 ret = drm_atomic_commit(state);
11747 }
11748
11749 if (ret == -EDEADLK) {
11750 drm_modeset_backoff(state->acquire_ctx);
11751 drm_atomic_state_clear(state);
11752 goto retry;
11753 }
11754
11755 if (ret)
11756 drm_atomic_state_free(state);
11757
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011758 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011759 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011760 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011761 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011762 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011763 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011764 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011765}
11766
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011767
11768/**
11769 * intel_wm_need_update - Check whether watermarks need updating
11770 * @plane: drm plane
11771 * @state: new plane state
11772 *
11773 * Check current plane state versus the new one to determine whether
11774 * watermarks need to be recalculated.
11775 *
11776 * Returns true or false.
11777 */
11778static bool intel_wm_need_update(struct drm_plane *plane,
11779 struct drm_plane_state *state)
11780{
Matt Roperd21fbe82015-09-24 15:53:12 -070011781 struct intel_plane_state *new = to_intel_plane_state(state);
11782 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11783
11784 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011785 if (new->visible != cur->visible)
11786 return true;
11787
11788 if (!cur->base.fb || !new->base.fb)
11789 return false;
11790
11791 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11792 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011793 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11794 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11795 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11796 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011797 return true;
11798
11799 return false;
11800}
11801
Matt Roperd21fbe82015-09-24 15:53:12 -070011802static bool needs_scaling(struct intel_plane_state *state)
11803{
11804 int src_w = drm_rect_width(&state->src) >> 16;
11805 int src_h = drm_rect_height(&state->src) >> 16;
11806 int dst_w = drm_rect_width(&state->dst);
11807 int dst_h = drm_rect_height(&state->dst);
11808
11809 return (src_w != dst_w || src_h != dst_h);
11810}
11811
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011812int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11813 struct drm_plane_state *plane_state)
11814{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011815 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011816 struct drm_crtc *crtc = crtc_state->crtc;
11817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11818 struct drm_plane *plane = plane_state->plane;
11819 struct drm_device *dev = crtc->dev;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011820 struct intel_plane_state *old_plane_state =
11821 to_intel_plane_state(plane->state);
11822 int idx = intel_crtc->base.base.id, ret;
11823 int i = drm_plane_index(plane);
11824 bool mode_changed = needs_modeset(crtc_state);
11825 bool was_crtc_enabled = crtc->state->active;
11826 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011827 bool turn_off, turn_on, visible, was_visible;
11828 struct drm_framebuffer *fb = plane_state->fb;
11829
11830 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11831 plane->type != DRM_PLANE_TYPE_CURSOR) {
11832 ret = skl_update_scaler_plane(
11833 to_intel_crtc_state(crtc_state),
11834 to_intel_plane_state(plane_state));
11835 if (ret)
11836 return ret;
11837 }
11838
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011839 was_visible = old_plane_state->visible;
11840 visible = to_intel_plane_state(plane_state)->visible;
11841
11842 if (!was_crtc_enabled && WARN_ON(was_visible))
11843 was_visible = false;
11844
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011845 /*
11846 * Visibility is calculated as if the crtc was on, but
11847 * after scaler setup everything depends on it being off
11848 * when the crtc isn't active.
11849 */
11850 if (!is_crtc_enabled)
11851 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011852
11853 if (!was_visible && !visible)
11854 return 0;
11855
11856 turn_off = was_visible && (!visible || mode_changed);
11857 turn_on = visible && (!was_visible || mode_changed);
11858
11859 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11860 plane->base.id, fb ? fb->base.id : -1);
11861
11862 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11863 plane->base.id, was_visible, visible,
11864 turn_off, turn_on, mode_changed);
11865
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011866 if (turn_on || turn_off) {
11867 pipe_config->wm_changed = true;
11868
Ville Syrjälä852eb002015-06-24 22:00:07 +030011869 /* must disable cxsr around plane enable/disable */
11870 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11871 if (is_crtc_enabled)
11872 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011873 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011874 }
11875 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011876 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011877 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011878
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011879 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011880 intel_crtc->atomic.fb_bits |=
11881 to_intel_plane(plane)->frontbuffer_bit;
11882
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011883 switch (plane->type) {
11884 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011885 intel_crtc->atomic.pre_disable_primary = turn_off;
11886 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011887 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011888
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011889 /*
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011890 * BDW signals flip done immediately if the plane
11891 * is disabled, even if the plane enable is already
11892 * armed to occur at the next vblank :(
11893 */
11894 if (turn_on && IS_BROADWELL(dev))
11895 intel_crtc->atomic.wait_vblank = true;
11896
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011897 break;
11898 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011899 break;
11900 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011901 /*
11902 * WaCxSRDisabledForSpriteScaling:ivb
11903 *
11904 * cstate->update_wm was already set above, so this flag will
11905 * take effect when we commit and program watermarks.
11906 */
11907 if (IS_IVYBRIDGE(dev) &&
11908 needs_scaling(to_intel_plane_state(plane_state)) &&
11909 !needs_scaling(old_plane_state)) {
11910 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11911 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011912 intel_crtc->atomic.wait_vblank = true;
11913 intel_crtc->atomic.update_sprite_watermarks |=
11914 1 << i;
11915 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011916
11917 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011918 }
11919 return 0;
11920}
11921
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011922static bool encoders_cloneable(const struct intel_encoder *a,
11923 const struct intel_encoder *b)
11924{
11925 /* masks could be asymmetric, so check both ways */
11926 return a == b || (a->cloneable & (1 << b->type) &&
11927 b->cloneable & (1 << a->type));
11928}
11929
11930static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11931 struct intel_crtc *crtc,
11932 struct intel_encoder *encoder)
11933{
11934 struct intel_encoder *source_encoder;
11935 struct drm_connector *connector;
11936 struct drm_connector_state *connector_state;
11937 int i;
11938
11939 for_each_connector_in_state(state, connector, connector_state, i) {
11940 if (connector_state->crtc != &crtc->base)
11941 continue;
11942
11943 source_encoder =
11944 to_intel_encoder(connector_state->best_encoder);
11945 if (!encoders_cloneable(encoder, source_encoder))
11946 return false;
11947 }
11948
11949 return true;
11950}
11951
11952static bool check_encoder_cloning(struct drm_atomic_state *state,
11953 struct intel_crtc *crtc)
11954{
11955 struct intel_encoder *encoder;
11956 struct drm_connector *connector;
11957 struct drm_connector_state *connector_state;
11958 int i;
11959
11960 for_each_connector_in_state(state, connector, connector_state, i) {
11961 if (connector_state->crtc != &crtc->base)
11962 continue;
11963
11964 encoder = to_intel_encoder(connector_state->best_encoder);
11965 if (!check_single_encoder_cloning(state, crtc, encoder))
11966 return false;
11967 }
11968
11969 return true;
11970}
11971
11972static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11973 struct drm_crtc_state *crtc_state)
11974{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011975 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011976 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011978 struct intel_crtc_state *pipe_config =
11979 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011980 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011981 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011982 bool mode_changed = needs_modeset(crtc_state);
11983
11984 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11985 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11986 return -EINVAL;
11987 }
11988
Ville Syrjälä852eb002015-06-24 22:00:07 +030011989 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011990 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011991
Maarten Lankhorstad421372015-06-15 12:33:42 +020011992 if (mode_changed && crtc_state->enable &&
11993 dev_priv->display.crtc_compute_clock &&
11994 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11995 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11996 pipe_config);
11997 if (ret)
11998 return ret;
11999 }
12000
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012001 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012002 if (dev_priv->display.compute_pipe_wm) {
12003 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080012004 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070012005 return ret;
12006 }
12007
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012008 if (INTEL_INFO(dev)->gen >= 9) {
12009 if (mode_changed)
12010 ret = skl_update_scaler_crtc(pipe_config);
12011
12012 if (!ret)
12013 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12014 pipe_config);
12015 }
12016
12017 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012018}
12019
Jani Nikula65b38e02015-04-13 11:26:56 +030012020static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012021 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12022 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012023 .atomic_begin = intel_begin_crtc_commit,
12024 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012025 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012026};
12027
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012028static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12029{
12030 struct intel_connector *connector;
12031
12032 for_each_intel_connector(dev, connector) {
12033 if (connector->base.encoder) {
12034 connector->base.state->best_encoder =
12035 connector->base.encoder;
12036 connector->base.state->crtc =
12037 connector->base.encoder->crtc;
12038 } else {
12039 connector->base.state->best_encoder = NULL;
12040 connector->base.state->crtc = NULL;
12041 }
12042 }
12043}
12044
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012045static void
Robin Schroereba905b2014-05-18 02:24:50 +020012046connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012047 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012048{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012049 int bpp = pipe_config->pipe_bpp;
12050
12051 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12052 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012053 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012054
12055 /* Don't use an invalid EDID bpc value */
12056 if (connector->base.display_info.bpc &&
12057 connector->base.display_info.bpc * 3 < bpp) {
12058 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12059 bpp, connector->base.display_info.bpc*3);
12060 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12061 }
12062
Jani Nikula013dd9e2016-01-13 16:35:20 +020012063 /* Clamp bpp to default limit on screens without EDID 1.4 */
12064 if (connector->base.display_info.bpc == 0) {
12065 int type = connector->base.connector_type;
12066 int clamp_bpp = 24;
12067
12068 /* Fall back to 18 bpp when DP sink capability is unknown. */
12069 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12070 type == DRM_MODE_CONNECTOR_eDP)
12071 clamp_bpp = 18;
12072
12073 if (bpp > clamp_bpp) {
12074 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12075 bpp, clamp_bpp);
12076 pipe_config->pipe_bpp = clamp_bpp;
12077 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012078 }
12079}
12080
12081static int
12082compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012083 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012084{
12085 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012086 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012087 struct drm_connector *connector;
12088 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012089 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012090
Wayne Boyer666a4532015-12-09 12:29:35 -080012091 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012092 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012093 else if (INTEL_INFO(dev)->gen >= 5)
12094 bpp = 12*3;
12095 else
12096 bpp = 8*3;
12097
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012098
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012099 pipe_config->pipe_bpp = bpp;
12100
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012101 state = pipe_config->base.state;
12102
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012103 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012104 for_each_connector_in_state(state, connector, connector_state, i) {
12105 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012106 continue;
12107
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012108 connected_sink_compute_bpp(to_intel_connector(connector),
12109 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012110 }
12111
12112 return bpp;
12113}
12114
Daniel Vetter644db712013-09-19 14:53:58 +020012115static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12116{
12117 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12118 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012119 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012120 mode->crtc_hdisplay, mode->crtc_hsync_start,
12121 mode->crtc_hsync_end, mode->crtc_htotal,
12122 mode->crtc_vdisplay, mode->crtc_vsync_start,
12123 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12124}
12125
Daniel Vetterc0b03412013-05-28 12:05:54 +020012126static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012127 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012128 const char *context)
12129{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012130 struct drm_device *dev = crtc->base.dev;
12131 struct drm_plane *plane;
12132 struct intel_plane *intel_plane;
12133 struct intel_plane_state *state;
12134 struct drm_framebuffer *fb;
12135
12136 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12137 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012138
12139 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12140 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12141 pipe_config->pipe_bpp, pipe_config->dither);
12142 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12143 pipe_config->has_pch_encoder,
12144 pipe_config->fdi_lanes,
12145 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12146 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12147 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012148 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012149 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012150 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012151 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12152 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12153 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012154
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012155 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012156 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012157 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012158 pipe_config->dp_m2_n2.gmch_m,
12159 pipe_config->dp_m2_n2.gmch_n,
12160 pipe_config->dp_m2_n2.link_m,
12161 pipe_config->dp_m2_n2.link_n,
12162 pipe_config->dp_m2_n2.tu);
12163
Daniel Vetter55072d12014-11-20 16:10:28 +010012164 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12165 pipe_config->has_audio,
12166 pipe_config->has_infoframe);
12167
Daniel Vetterc0b03412013-05-28 12:05:54 +020012168 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012169 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012170 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012171 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12172 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012173 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012174 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12175 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012176 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12177 crtc->num_scalers,
12178 pipe_config->scaler_state.scaler_users,
12179 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012180 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12181 pipe_config->gmch_pfit.control,
12182 pipe_config->gmch_pfit.pgm_ratios,
12183 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012184 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012185 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012186 pipe_config->pch_pfit.size,
12187 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012188 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012189 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012190
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012191 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012192 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012193 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012194 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012195 pipe_config->ddi_pll_sel,
12196 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012197 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012198 pipe_config->dpll_hw_state.pll0,
12199 pipe_config->dpll_hw_state.pll1,
12200 pipe_config->dpll_hw_state.pll2,
12201 pipe_config->dpll_hw_state.pll3,
12202 pipe_config->dpll_hw_state.pll6,
12203 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012204 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012205 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012206 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012207 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012208 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12209 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12210 pipe_config->ddi_pll_sel,
12211 pipe_config->dpll_hw_state.ctrl1,
12212 pipe_config->dpll_hw_state.cfgcr1,
12213 pipe_config->dpll_hw_state.cfgcr2);
12214 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012215 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012216 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012217 pipe_config->dpll_hw_state.wrpll,
12218 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012219 } else {
12220 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12221 "fp0: 0x%x, fp1: 0x%x\n",
12222 pipe_config->dpll_hw_state.dpll,
12223 pipe_config->dpll_hw_state.dpll_md,
12224 pipe_config->dpll_hw_state.fp0,
12225 pipe_config->dpll_hw_state.fp1);
12226 }
12227
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012228 DRM_DEBUG_KMS("planes on this crtc\n");
12229 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12230 intel_plane = to_intel_plane(plane);
12231 if (intel_plane->pipe != crtc->pipe)
12232 continue;
12233
12234 state = to_intel_plane_state(plane->state);
12235 fb = state->base.fb;
12236 if (!fb) {
12237 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12238 "disabled, scaler_id = %d\n",
12239 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12240 plane->base.id, intel_plane->pipe,
12241 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12242 drm_plane_index(plane), state->scaler_id);
12243 continue;
12244 }
12245
12246 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12247 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12248 plane->base.id, intel_plane->pipe,
12249 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12250 drm_plane_index(plane));
12251 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12252 fb->base.id, fb->width, fb->height, fb->pixel_format);
12253 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12254 state->scaler_id,
12255 state->src.x1 >> 16, state->src.y1 >> 16,
12256 drm_rect_width(&state->src) >> 16,
12257 drm_rect_height(&state->src) >> 16,
12258 state->dst.x1, state->dst.y1,
12259 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12260 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012261}
12262
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012263static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012264{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012265 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012266 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012267 unsigned int used_ports = 0;
12268
12269 /*
12270 * Walk the connector list instead of the encoder
12271 * list to detect the problem on ddi platforms
12272 * where there's just one encoder per digital port.
12273 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012274 drm_for_each_connector(connector, dev) {
12275 struct drm_connector_state *connector_state;
12276 struct intel_encoder *encoder;
12277
12278 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12279 if (!connector_state)
12280 connector_state = connector->state;
12281
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012282 if (!connector_state->best_encoder)
12283 continue;
12284
12285 encoder = to_intel_encoder(connector_state->best_encoder);
12286
12287 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012288
12289 switch (encoder->type) {
12290 unsigned int port_mask;
12291 case INTEL_OUTPUT_UNKNOWN:
12292 if (WARN_ON(!HAS_DDI(dev)))
12293 break;
12294 case INTEL_OUTPUT_DISPLAYPORT:
12295 case INTEL_OUTPUT_HDMI:
12296 case INTEL_OUTPUT_EDP:
12297 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12298
12299 /* the same port mustn't appear more than once */
12300 if (used_ports & port_mask)
12301 return false;
12302
12303 used_ports |= port_mask;
12304 default:
12305 break;
12306 }
12307 }
12308
12309 return true;
12310}
12311
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012312static void
12313clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12314{
12315 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012316 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012317 struct intel_dpll_hw_state dpll_hw_state;
12318 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012319 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012320 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012321
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012322 /* FIXME: before the switch to atomic started, a new pipe_config was
12323 * kzalloc'd. Code that depends on any field being zero should be
12324 * fixed, so that the crtc_state can be safely duplicated. For now,
12325 * only fields that are know to not cause problems are preserved. */
12326
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012327 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012328 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012329 shared_dpll = crtc_state->shared_dpll;
12330 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012331 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012332 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012333
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012334 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012335
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012336 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012337 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012338 crtc_state->shared_dpll = shared_dpll;
12339 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012340 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012341 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012342}
12343
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012344static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012345intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012346 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012347{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012348 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012349 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012350 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012351 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012352 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012353 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012354 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012355
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012356 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012357
Daniel Vettere143a212013-07-04 12:01:15 +020012358 pipe_config->cpu_transcoder =
12359 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012360
Imre Deak2960bc92013-07-30 13:36:32 +030012361 /*
12362 * Sanitize sync polarity flags based on requested ones. If neither
12363 * positive or negative polarity is requested, treat this as meaning
12364 * negative polarity.
12365 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012366 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012367 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012368 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012369
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012370 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012371 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012372 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012373
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012374 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12375 pipe_config);
12376 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012377 goto fail;
12378
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012379 /*
12380 * Determine the real pipe dimensions. Note that stereo modes can
12381 * increase the actual pipe size due to the frame doubling and
12382 * insertion of additional space for blanks between the frame. This
12383 * is stored in the crtc timings. We use the requested mode to do this
12384 * computation to clearly distinguish it from the adjusted mode, which
12385 * can be changed by the connectors in the below retry loop.
12386 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012387 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012388 &pipe_config->pipe_src_w,
12389 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012390
Daniel Vettere29c22c2013-02-21 00:00:16 +010012391encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012392 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012393 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012394 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012395
Daniel Vetter135c81b2013-07-21 21:37:09 +020012396 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012397 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12398 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012399
Daniel Vetter7758a112012-07-08 19:40:39 +020012400 /* Pass our mode to the connectors and the CRTC to give them a chance to
12401 * adjust it according to limitations or connector properties, and also
12402 * a chance to reject the mode entirely.
12403 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012404 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012405 if (connector_state->crtc != crtc)
12406 continue;
12407
12408 encoder = to_intel_encoder(connector_state->best_encoder);
12409
Daniel Vetterefea6e82013-07-21 21:36:59 +020012410 if (!(encoder->compute_config(encoder, pipe_config))) {
12411 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012412 goto fail;
12413 }
12414 }
12415
Daniel Vetterff9a6752013-06-01 17:16:21 +020012416 /* Set default port clock if not overwritten by the encoder. Needs to be
12417 * done afterwards in case the encoder adjusts the mode. */
12418 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012419 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012420 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012421
Daniel Vettera43f6e02013-06-07 23:10:32 +020012422 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012423 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012424 DRM_DEBUG_KMS("CRTC fixup failed\n");
12425 goto fail;
12426 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012427
12428 if (ret == RETRY) {
12429 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12430 ret = -EINVAL;
12431 goto fail;
12432 }
12433
12434 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12435 retry = false;
12436 goto encoder_retry;
12437 }
12438
Daniel Vettere8fa4272015-08-12 11:43:34 +020012439 /* Dithering seems to not pass-through bits correctly when it should, so
12440 * only enable it on 6bpc panels. */
12441 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012442 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012443 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012444
Daniel Vetter7758a112012-07-08 19:40:39 +020012445fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012446 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012447}
12448
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012449static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012450intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012451{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012452 struct drm_crtc *crtc;
12453 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012454 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012455
Ville Syrjälä76688512014-01-10 11:28:06 +020012456 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012457 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012458 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012459
12460 /* Update hwmode for vblank functions */
12461 if (crtc->state->active)
12462 crtc->hwmode = crtc->state->adjusted_mode;
12463 else
12464 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012465
12466 /*
12467 * Update legacy state to satisfy fbc code. This can
12468 * be removed when fbc uses the atomic state.
12469 */
12470 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12471 struct drm_plane_state *plane_state = crtc->primary->state;
12472
12473 crtc->primary->fb = plane_state->fb;
12474 crtc->x = plane_state->src_x >> 16;
12475 crtc->y = plane_state->src_y >> 16;
12476 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012477 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012478}
12479
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012480static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012481{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012482 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012483
12484 if (clock1 == clock2)
12485 return true;
12486
12487 if (!clock1 || !clock2)
12488 return false;
12489
12490 diff = abs(clock1 - clock2);
12491
12492 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12493 return true;
12494
12495 return false;
12496}
12497
Daniel Vetter25c5b262012-07-08 22:08:04 +020012498#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12499 list_for_each_entry((intel_crtc), \
12500 &(dev)->mode_config.crtc_list, \
12501 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012502 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012503
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012504static bool
12505intel_compare_m_n(unsigned int m, unsigned int n,
12506 unsigned int m2, unsigned int n2,
12507 bool exact)
12508{
12509 if (m == m2 && n == n2)
12510 return true;
12511
12512 if (exact || !m || !n || !m2 || !n2)
12513 return false;
12514
12515 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12516
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012517 if (n > n2) {
12518 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012519 m2 <<= 1;
12520 n2 <<= 1;
12521 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012522 } else if (n < n2) {
12523 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012524 m <<= 1;
12525 n <<= 1;
12526 }
12527 }
12528
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012529 if (n != n2)
12530 return false;
12531
12532 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012533}
12534
12535static bool
12536intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12537 struct intel_link_m_n *m2_n2,
12538 bool adjust)
12539{
12540 if (m_n->tu == m2_n2->tu &&
12541 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12542 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12543 intel_compare_m_n(m_n->link_m, m_n->link_n,
12544 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12545 if (adjust)
12546 *m2_n2 = *m_n;
12547
12548 return true;
12549 }
12550
12551 return false;
12552}
12553
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012554static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012555intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012556 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012557 struct intel_crtc_state *pipe_config,
12558 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012559{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012560 bool ret = true;
12561
12562#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12563 do { \
12564 if (!adjust) \
12565 DRM_ERROR(fmt, ##__VA_ARGS__); \
12566 else \
12567 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12568 } while (0)
12569
Daniel Vetter66e985c2013-06-05 13:34:20 +020012570#define PIPE_CONF_CHECK_X(name) \
12571 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012572 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012573 "(expected 0x%08x, found 0x%08x)\n", \
12574 current_config->name, \
12575 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012576 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012577 }
12578
Daniel Vetter08a24032013-04-19 11:25:34 +020012579#define PIPE_CONF_CHECK_I(name) \
12580 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012581 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012582 "(expected %i, found %i)\n", \
12583 current_config->name, \
12584 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012585 ret = false; \
12586 }
12587
12588#define PIPE_CONF_CHECK_M_N(name) \
12589 if (!intel_compare_link_m_n(&current_config->name, \
12590 &pipe_config->name,\
12591 adjust)) { \
12592 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12593 "(expected tu %i gmch %i/%i link %i/%i, " \
12594 "found tu %i, gmch %i/%i link %i/%i)\n", \
12595 current_config->name.tu, \
12596 current_config->name.gmch_m, \
12597 current_config->name.gmch_n, \
12598 current_config->name.link_m, \
12599 current_config->name.link_n, \
12600 pipe_config->name.tu, \
12601 pipe_config->name.gmch_m, \
12602 pipe_config->name.gmch_n, \
12603 pipe_config->name.link_m, \
12604 pipe_config->name.link_n); \
12605 ret = false; \
12606 }
12607
12608#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12609 if (!intel_compare_link_m_n(&current_config->name, \
12610 &pipe_config->name, adjust) && \
12611 !intel_compare_link_m_n(&current_config->alt_name, \
12612 &pipe_config->name, adjust)) { \
12613 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12614 "(expected tu %i gmch %i/%i link %i/%i, " \
12615 "or tu %i gmch %i/%i link %i/%i, " \
12616 "found tu %i, gmch %i/%i link %i/%i)\n", \
12617 current_config->name.tu, \
12618 current_config->name.gmch_m, \
12619 current_config->name.gmch_n, \
12620 current_config->name.link_m, \
12621 current_config->name.link_n, \
12622 current_config->alt_name.tu, \
12623 current_config->alt_name.gmch_m, \
12624 current_config->alt_name.gmch_n, \
12625 current_config->alt_name.link_m, \
12626 current_config->alt_name.link_n, \
12627 pipe_config->name.tu, \
12628 pipe_config->name.gmch_m, \
12629 pipe_config->name.gmch_n, \
12630 pipe_config->name.link_m, \
12631 pipe_config->name.link_n); \
12632 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012633 }
12634
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012635/* This is required for BDW+ where there is only one set of registers for
12636 * switching between high and low RR.
12637 * This macro can be used whenever a comparison has to be made between one
12638 * hw state and multiple sw state variables.
12639 */
12640#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12641 if ((current_config->name != pipe_config->name) && \
12642 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012643 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012644 "(expected %i or %i, found %i)\n", \
12645 current_config->name, \
12646 current_config->alt_name, \
12647 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012648 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012649 }
12650
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012651#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12652 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012653 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012654 "(expected %i, found %i)\n", \
12655 current_config->name & (mask), \
12656 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012657 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012658 }
12659
Ville Syrjälä5e550652013-09-06 23:29:07 +030012660#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12661 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012662 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012663 "(expected %i, found %i)\n", \
12664 current_config->name, \
12665 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012667 }
12668
Daniel Vetterbb760062013-06-06 14:55:52 +020012669#define PIPE_CONF_QUIRK(quirk) \
12670 ((current_config->quirks | pipe_config->quirks) & (quirk))
12671
Daniel Vettereccb1402013-05-22 00:50:22 +020012672 PIPE_CONF_CHECK_I(cpu_transcoder);
12673
Daniel Vetter08a24032013-04-19 11:25:34 +020012674 PIPE_CONF_CHECK_I(has_pch_encoder);
12675 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012676 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012677
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012678 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012679 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012680
12681 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012682 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012683
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012684 if (current_config->has_drrs)
12685 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12686 } else
12687 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012688
Jani Nikulaa65347b2015-11-27 12:21:46 +020012689 PIPE_CONF_CHECK_I(has_dsi_encoder);
12690
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012697
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012704
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012705 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012706 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012707 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012708 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012709 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012710 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012711
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012712 PIPE_CONF_CHECK_I(has_audio);
12713
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012714 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012715 DRM_MODE_FLAG_INTERLACE);
12716
Daniel Vetterbb760062013-06-06 14:55:52 +020012717 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012718 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012719 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012720 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012721 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012722 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012723 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012724 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012725 DRM_MODE_FLAG_NVSYNC);
12726 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012727
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012728 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012729 /* pfit ratios are autocomputed by the hw on gen4+ */
12730 if (INTEL_INFO(dev)->gen < 4)
12731 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012732 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012733
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012734 if (!adjust) {
12735 PIPE_CONF_CHECK_I(pipe_src_w);
12736 PIPE_CONF_CHECK_I(pipe_src_h);
12737
12738 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12739 if (current_config->pch_pfit.enabled) {
12740 PIPE_CONF_CHECK_X(pch_pfit.pos);
12741 PIPE_CONF_CHECK_X(pch_pfit.size);
12742 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012743
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012744 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12745 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012746
Jesse Barnese59150d2014-01-07 13:30:45 -080012747 /* BDW+ don't expose a synchronous way to read the state */
12748 if (IS_HASWELL(dev))
12749 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012750
Ville Syrjälä282740f2013-09-04 18:30:03 +030012751 PIPE_CONF_CHECK_I(double_wide);
12752
Daniel Vetter26804af2014-06-25 22:01:55 +030012753 PIPE_CONF_CHECK_X(ddi_pll_sel);
12754
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012755 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012756 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012757 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012758 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12759 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012760 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012761 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012762 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12763 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12764 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012765
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012766 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12767 PIPE_CONF_CHECK_I(pipe_bpp);
12768
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012769 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012770 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012771
Daniel Vetter66e985c2013-06-05 13:34:20 +020012772#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012773#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012774#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012775#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012776#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012777#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012778#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012779
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012780 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012781}
12782
Damien Lespiau08db6652014-11-04 17:06:52 +000012783static void check_wm_state(struct drm_device *dev)
12784{
12785 struct drm_i915_private *dev_priv = dev->dev_private;
12786 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12787 struct intel_crtc *intel_crtc;
12788 int plane;
12789
12790 if (INTEL_INFO(dev)->gen < 9)
12791 return;
12792
12793 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12794 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12795
12796 for_each_intel_crtc(dev, intel_crtc) {
12797 struct skl_ddb_entry *hw_entry, *sw_entry;
12798 const enum pipe pipe = intel_crtc->pipe;
12799
12800 if (!intel_crtc->active)
12801 continue;
12802
12803 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012804 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012805 hw_entry = &hw_ddb.plane[pipe][plane];
12806 sw_entry = &sw_ddb->plane[pipe][plane];
12807
12808 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12809 continue;
12810
12811 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12812 "(expected (%u,%u), found (%u,%u))\n",
12813 pipe_name(pipe), plane + 1,
12814 sw_entry->start, sw_entry->end,
12815 hw_entry->start, hw_entry->end);
12816 }
12817
12818 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012819 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12820 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012821
12822 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12823 continue;
12824
12825 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12826 "(expected (%u,%u), found (%u,%u))\n",
12827 pipe_name(pipe),
12828 sw_entry->start, sw_entry->end,
12829 hw_entry->start, hw_entry->end);
12830 }
12831}
12832
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012833static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012834check_connector_state(struct drm_device *dev,
12835 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012836{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012837 struct drm_connector_state *old_conn_state;
12838 struct drm_connector *connector;
12839 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012840
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012841 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12842 struct drm_encoder *encoder = connector->encoder;
12843 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012844
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012845 /* This also checks the encoder/connector hw state with the
12846 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012847 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012848
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012849 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012850 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012851 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012852}
12853
12854static void
12855check_encoder_state(struct drm_device *dev)
12856{
12857 struct intel_encoder *encoder;
12858 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012859
Damien Lespiaub2784e12014-08-05 11:29:37 +010012860 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012861 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012862 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863
12864 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12865 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012866 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012867
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012868 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012869 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012870 continue;
12871 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012872
12873 I915_STATE_WARN(connector->base.state->crtc !=
12874 encoder->base.crtc,
12875 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012876 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012877
Rob Clarke2c719b2014-12-15 13:56:32 -050012878 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012879 "encoder's enabled state mismatch "
12880 "(expected %i, found %i)\n",
12881 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012882
12883 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012884 bool active;
12885
12886 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012887 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012888 "encoder detached but still enabled on pipe %c.\n",
12889 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012890 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012891 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012892}
12893
12894static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012895check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012896{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012898 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012899 struct drm_crtc_state *old_crtc_state;
12900 struct drm_crtc *crtc;
12901 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012902
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012903 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12905 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012906 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012907
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012908 if (!needs_modeset(crtc->state) &&
12909 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012910 continue;
12911
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012912 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12913 pipe_config = to_intel_crtc_state(old_crtc_state);
12914 memset(pipe_config, 0, sizeof(*pipe_config));
12915 pipe_config->base.crtc = crtc;
12916 pipe_config->base.state = old_state;
12917
12918 DRM_DEBUG_KMS("[CRTC:%d]\n",
12919 crtc->base.id);
12920
12921 active = dev_priv->display.get_pipe_config(intel_crtc,
12922 pipe_config);
12923
12924 /* hw state is inconsistent with the pipe quirk */
12925 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12926 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12927 active = crtc->state->active;
12928
12929 I915_STATE_WARN(crtc->state->active != active,
12930 "crtc active state doesn't match with hw state "
12931 "(expected %i, found %i)\n", crtc->state->active, active);
12932
12933 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12934 "transitional active state does not match atomic hw state "
12935 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12936
12937 for_each_encoder_on_crtc(dev, crtc, encoder) {
12938 enum pipe pipe;
12939
12940 active = encoder->get_hw_state(encoder, &pipe);
12941 I915_STATE_WARN(active != crtc->state->active,
12942 "[ENCODER:%i] active %i with crtc active %i\n",
12943 encoder->base.base.id, active, crtc->state->active);
12944
12945 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12946 "Encoder connected to wrong pipe %c\n",
12947 pipe_name(pipe));
12948
12949 if (active)
12950 encoder->get_config(encoder, pipe_config);
12951 }
12952
12953 if (!crtc->state->active)
12954 continue;
12955
12956 sw_config = to_intel_crtc_state(crtc->state);
12957 if (!intel_pipe_config_compare(dev, sw_config,
12958 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012959 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012960 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012961 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012962 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012963 "[sw state]");
12964 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012965 }
12966}
12967
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012968static void
12969check_shared_dpll_state(struct drm_device *dev)
12970{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012971 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012972 struct intel_crtc *crtc;
12973 struct intel_dpll_hw_state dpll_hw_state;
12974 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012975
12976 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12977 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12978 int enabled_crtcs = 0, active_crtcs = 0;
12979 bool active;
12980
12981 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12982
12983 DRM_DEBUG_KMS("%s\n", pll->name);
12984
12985 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12986
Rob Clarke2c719b2014-12-15 13:56:32 -050012987 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012988 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012989 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012990 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012991 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012992 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012993 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012994 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012995 "pll on state mismatch (expected %i, found %i)\n",
12996 pll->on, active);
12997
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012998 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012999 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013000 enabled_crtcs++;
13001 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13002 active_crtcs++;
13003 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013004 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013005 "pll active crtcs mismatch (expected %i, found %i)\n",
13006 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013007 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013008 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013009 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013010
Rob Clarke2c719b2014-12-15 13:56:32 -050013011 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013012 sizeof(dpll_hw_state)),
13013 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013014 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013015}
13016
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013017static void
13018intel_modeset_check_state(struct drm_device *dev,
13019 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013020{
Damien Lespiau08db6652014-11-04 17:06:52 +000013021 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013022 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013023 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013024 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013025 check_shared_dpll_state(dev);
13026}
13027
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013028void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013029 int dotclock)
13030{
13031 /*
13032 * FDI already provided one idea for the dotclock.
13033 * Yell if the encoder disagrees.
13034 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013035 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013036 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013037 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013038}
13039
Ville Syrjälä80715b22014-05-15 20:23:23 +030013040static void update_scanline_offset(struct intel_crtc *crtc)
13041{
13042 struct drm_device *dev = crtc->base.dev;
13043
13044 /*
13045 * The scanline counter increments at the leading edge of hsync.
13046 *
13047 * On most platforms it starts counting from vtotal-1 on the
13048 * first active line. That means the scanline counter value is
13049 * always one less than what we would expect. Ie. just after
13050 * start of vblank, which also occurs at start of hsync (on the
13051 * last active line), the scanline counter will read vblank_start-1.
13052 *
13053 * On gen2 the scanline counter starts counting from 1 instead
13054 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13055 * to keep the value positive), instead of adding one.
13056 *
13057 * On HSW+ the behaviour of the scanline counter depends on the output
13058 * type. For DP ports it behaves like most other platforms, but on HDMI
13059 * there's an extra 1 line difference. So we need to add two instead of
13060 * one to the value.
13061 */
13062 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013063 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013064 int vtotal;
13065
Ville Syrjälä124abe02015-09-08 13:40:45 +030013066 vtotal = adjusted_mode->crtc_vtotal;
13067 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013068 vtotal /= 2;
13069
13070 crtc->scanline_offset = vtotal - 1;
13071 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013072 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013073 crtc->scanline_offset = 2;
13074 } else
13075 crtc->scanline_offset = 1;
13076}
13077
Maarten Lankhorstad421372015-06-15 12:33:42 +020013078static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013079{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013080 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013081 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013082 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013083 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013084 struct intel_crtc_state *intel_crtc_state;
13085 struct drm_crtc *crtc;
13086 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013087 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013088
13089 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013090 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013091
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013092 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013093 int dpll;
13094
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013095 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013096 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013097 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013098
Maarten Lankhorstad421372015-06-15 12:33:42 +020013099 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013100 continue;
13101
Maarten Lankhorstad421372015-06-15 12:33:42 +020013102 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013103
Maarten Lankhorstad421372015-06-15 12:33:42 +020013104 if (!shared_dpll)
13105 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13106
13107 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013108 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013109}
13110
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013111/*
13112 * This implements the workaround described in the "notes" section of the mode
13113 * set sequence documentation. When going from no pipes or single pipe to
13114 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13115 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13116 */
13117static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13118{
13119 struct drm_crtc_state *crtc_state;
13120 struct intel_crtc *intel_crtc;
13121 struct drm_crtc *crtc;
13122 struct intel_crtc_state *first_crtc_state = NULL;
13123 struct intel_crtc_state *other_crtc_state = NULL;
13124 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13125 int i;
13126
13127 /* look at all crtc's that are going to be enabled in during modeset */
13128 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13129 intel_crtc = to_intel_crtc(crtc);
13130
13131 if (!crtc_state->active || !needs_modeset(crtc_state))
13132 continue;
13133
13134 if (first_crtc_state) {
13135 other_crtc_state = to_intel_crtc_state(crtc_state);
13136 break;
13137 } else {
13138 first_crtc_state = to_intel_crtc_state(crtc_state);
13139 first_pipe = intel_crtc->pipe;
13140 }
13141 }
13142
13143 /* No workaround needed? */
13144 if (!first_crtc_state)
13145 return 0;
13146
13147 /* w/a possibly needed, check how many crtc's are already enabled. */
13148 for_each_intel_crtc(state->dev, intel_crtc) {
13149 struct intel_crtc_state *pipe_config;
13150
13151 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13152 if (IS_ERR(pipe_config))
13153 return PTR_ERR(pipe_config);
13154
13155 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13156
13157 if (!pipe_config->base.active ||
13158 needs_modeset(&pipe_config->base))
13159 continue;
13160
13161 /* 2 or more enabled crtcs means no need for w/a */
13162 if (enabled_pipe != INVALID_PIPE)
13163 return 0;
13164
13165 enabled_pipe = intel_crtc->pipe;
13166 }
13167
13168 if (enabled_pipe != INVALID_PIPE)
13169 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13170 else if (other_crtc_state)
13171 other_crtc_state->hsw_workaround_pipe = first_pipe;
13172
13173 return 0;
13174}
13175
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013176static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13177{
13178 struct drm_crtc *crtc;
13179 struct drm_crtc_state *crtc_state;
13180 int ret = 0;
13181
13182 /* add all active pipes to the state */
13183 for_each_crtc(state->dev, crtc) {
13184 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13185 if (IS_ERR(crtc_state))
13186 return PTR_ERR(crtc_state);
13187
13188 if (!crtc_state->active || needs_modeset(crtc_state))
13189 continue;
13190
13191 crtc_state->mode_changed = true;
13192
13193 ret = drm_atomic_add_affected_connectors(state, crtc);
13194 if (ret)
13195 break;
13196
13197 ret = drm_atomic_add_affected_planes(state, crtc);
13198 if (ret)
13199 break;
13200 }
13201
13202 return ret;
13203}
13204
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013205static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013206{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013207 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13208 struct drm_i915_private *dev_priv = state->dev->dev_private;
13209 struct drm_crtc *crtc;
13210 struct drm_crtc_state *crtc_state;
13211 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013212
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013213 if (!check_digital_port_conflicts(state)) {
13214 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13215 return -EINVAL;
13216 }
13217
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013218 intel_state->modeset = true;
13219 intel_state->active_crtcs = dev_priv->active_crtcs;
13220
13221 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13222 if (crtc_state->active)
13223 intel_state->active_crtcs |= 1 << i;
13224 else
13225 intel_state->active_crtcs &= ~(1 << i);
13226 }
13227
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013228 /*
13229 * See if the config requires any additional preparation, e.g.
13230 * to adjust global state with pipes off. We need to do this
13231 * here so we can get the modeset_pipe updated config for the new
13232 * mode set on this crtc. For other crtcs we need to use the
13233 * adjusted_mode bits in the crtc directly.
13234 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013235 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013236 ret = dev_priv->display.modeset_calc_cdclk(state);
13237
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013238 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013239 ret = intel_modeset_all_pipes(state);
13240
13241 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013242 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013243 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013244 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013245
Maarten Lankhorstad421372015-06-15 12:33:42 +020013246 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013247
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013248 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013249 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013250
Maarten Lankhorstad421372015-06-15 12:33:42 +020013251 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013252}
13253
Matt Roperaa363132015-09-24 15:53:18 -070013254/*
13255 * Handle calculation of various watermark data at the end of the atomic check
13256 * phase. The code here should be run after the per-crtc and per-plane 'check'
13257 * handlers to ensure that all derived state has been updated.
13258 */
13259static void calc_watermark_data(struct drm_atomic_state *state)
13260{
13261 struct drm_device *dev = state->dev;
13262 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13263 struct drm_crtc *crtc;
13264 struct drm_crtc_state *cstate;
13265 struct drm_plane *plane;
13266 struct drm_plane_state *pstate;
13267
13268 /*
13269 * Calculate watermark configuration details now that derived
13270 * plane/crtc state is all properly updated.
13271 */
13272 drm_for_each_crtc(crtc, dev) {
13273 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13274 crtc->state;
13275
13276 if (cstate->active)
13277 intel_state->wm_config.num_pipes_active++;
13278 }
13279 drm_for_each_legacy_plane(plane, dev) {
13280 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13281 plane->state;
13282
13283 if (!to_intel_plane_state(pstate)->visible)
13284 continue;
13285
13286 intel_state->wm_config.sprites_enabled = true;
13287 if (pstate->crtc_w != pstate->src_w >> 16 ||
13288 pstate->crtc_h != pstate->src_h >> 16)
13289 intel_state->wm_config.sprites_scaled = true;
13290 }
13291}
13292
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013293/**
13294 * intel_atomic_check - validate state object
13295 * @dev: drm device
13296 * @state: state to validate
13297 */
13298static int intel_atomic_check(struct drm_device *dev,
13299 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013300{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013301 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013302 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013303 struct drm_crtc *crtc;
13304 struct drm_crtc_state *crtc_state;
13305 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013306 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013307
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013308 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013309 if (ret)
13310 return ret;
13311
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013312 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013313 struct intel_crtc_state *pipe_config =
13314 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013315
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013316 memset(&to_intel_crtc(crtc)->atomic, 0,
13317 sizeof(struct intel_crtc_atomic_commit));
13318
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013319 /* Catch I915_MODE_FLAG_INHERITED */
13320 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13321 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013322
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013323 if (!crtc_state->enable) {
13324 if (needs_modeset(crtc_state))
13325 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013326 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013327 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013328
Daniel Vetter26495482015-07-15 14:15:52 +020013329 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013330 continue;
13331
Daniel Vetter26495482015-07-15 14:15:52 +020013332 /* FIXME: For only active_changed we shouldn't need to do any
13333 * state recomputation at all. */
13334
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013335 ret = drm_atomic_add_affected_connectors(state, crtc);
13336 if (ret)
13337 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013338
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013339 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013340 if (ret)
13341 return ret;
13342
Jani Nikula73831232015-11-19 10:26:30 +020013343 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013344 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013345 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013346 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013347 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013348 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013349 }
13350
13351 if (needs_modeset(crtc_state)) {
13352 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013353
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013354 ret = drm_atomic_add_affected_planes(state, crtc);
13355 if (ret)
13356 return ret;
13357 }
13358
Daniel Vetter26495482015-07-15 14:15:52 +020013359 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13360 needs_modeset(crtc_state) ?
13361 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013362 }
13363
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013364 if (any_ms) {
13365 ret = intel_modeset_checks(state);
13366
13367 if (ret)
13368 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013369 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013370 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013371
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013372 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013373 if (ret)
13374 return ret;
13375
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013376 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013377 calc_watermark_data(state);
13378
13379 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013380}
13381
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013382static int intel_atomic_prepare_commit(struct drm_device *dev,
13383 struct drm_atomic_state *state,
13384 bool async)
13385{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013386 struct drm_i915_private *dev_priv = dev->dev_private;
13387 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013388 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013389 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013390 struct drm_crtc *crtc;
13391 int i, ret;
13392
13393 if (async) {
13394 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13395 return -EINVAL;
13396 }
13397
13398 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13399 ret = intel_crtc_wait_for_pending_flips(crtc);
13400 if (ret)
13401 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013402
13403 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13404 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013405 }
13406
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013407 ret = mutex_lock_interruptible(&dev->struct_mutex);
13408 if (ret)
13409 return ret;
13410
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013411 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013412 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13413 u32 reset_counter;
13414
13415 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13416 mutex_unlock(&dev->struct_mutex);
13417
13418 for_each_plane_in_state(state, plane, plane_state, i) {
13419 struct intel_plane_state *intel_plane_state =
13420 to_intel_plane_state(plane_state);
13421
13422 if (!intel_plane_state->wait_req)
13423 continue;
13424
13425 ret = __i915_wait_request(intel_plane_state->wait_req,
13426 reset_counter, true,
13427 NULL, NULL);
13428
13429 /* Swallow -EIO errors to allow updates during hw lockup. */
13430 if (ret == -EIO)
13431 ret = 0;
13432
13433 if (ret)
13434 break;
13435 }
13436
13437 if (!ret)
13438 return 0;
13439
13440 mutex_lock(&dev->struct_mutex);
13441 drm_atomic_helper_cleanup_planes(dev, state);
13442 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013443
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013444 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013445 return ret;
13446}
13447
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013448/**
13449 * intel_atomic_commit - commit validated state object
13450 * @dev: DRM device
13451 * @state: the top-level driver state object
13452 * @async: asynchronous commit
13453 *
13454 * This function commits a top-level state object that has been validated
13455 * with drm_atomic_helper_check().
13456 *
13457 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13458 * we can only handle plane-related operations and do not yet support
13459 * asynchronous commit.
13460 *
13461 * RETURNS
13462 * Zero for success or -errno.
13463 */
13464static int intel_atomic_commit(struct drm_device *dev,
13465 struct drm_atomic_state *state,
13466 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013467{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013468 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013469 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013470 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013471 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013472 int ret = 0, i;
13473 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013474
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013475 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013476 if (ret) {
13477 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013478 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013479 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013480
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013481 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013482 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013483
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013484 if (intel_state->modeset) {
13485 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13486 sizeof(intel_state->min_pixclk));
13487 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013488 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013489 }
13490
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013491 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13493
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013494 if (!needs_modeset(crtc->state))
13495 continue;
13496
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013497 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013498
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013499 if (crtc_state->active) {
13500 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13501 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013502 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013503 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013504 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013505
13506 /*
13507 * Underruns don't always raise
13508 * interrupts, so check manually.
13509 */
13510 intel_check_cpu_fifo_underruns(dev_priv);
13511 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013512
13513 if (!crtc->state->active)
13514 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013515 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013516 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013517
Daniel Vetterea9d7582012-07-10 10:42:52 +020013518 /* Only after disabling all output pipelines that will be changed can we
13519 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013520 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013521
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013522 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013523 intel_shared_dpll_commit(state);
13524
13525 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013526 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013527 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013528
Daniel Vettera6778b32012-07-02 09:56:42 +020013529 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013530 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13532 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013533 bool update_pipe = !modeset &&
13534 to_intel_crtc_state(crtc->state)->update_pipe;
13535 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013536
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013537 if (modeset)
13538 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13539
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013540 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013541 update_scanline_offset(to_intel_crtc(crtc));
13542 dev_priv->display.crtc_enable(crtc);
13543 }
13544
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013545 if (update_pipe) {
13546 put_domains = modeset_get_crtc_power_domains(crtc);
13547
13548 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013549 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013550 }
13551
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013552 if (!modeset)
13553 intel_pre_plane_update(intel_crtc);
13554
Paulo Zanoni49227c42016-01-19 11:35:52 -020013555 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13556 intel_fbc_enable(intel_crtc);
13557
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013558 if (crtc->state->active &&
13559 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013560 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013561
13562 if (put_domains)
13563 modeset_put_power_domains(dev_priv, put_domains);
13564
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013565 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013566
13567 if (modeset)
13568 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013569 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013570
Daniel Vettera6778b32012-07-02 09:56:42 +020013571 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013572
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013573 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013574
13575 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013576 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013577 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013578
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013579 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013580 intel_modeset_check_state(dev, state);
13581
13582 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013583
Mika Kuoppala75714942015-12-16 09:26:48 +020013584 /* As one of the primary mmio accessors, KMS has a high likelihood
13585 * of triggering bugs in unclaimed access. After we finish
13586 * modesetting, see if an error has been flagged, and if so
13587 * enable debugging for the next modeset - and hope we catch
13588 * the culprit.
13589 *
13590 * XXX note that we assume display power is on at this point.
13591 * This might hold true now but we need to add pm helper to check
13592 * unclaimed only when the hardware is on, as atomic commits
13593 * can happen also when the device is completely off.
13594 */
13595 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13596
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013597 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013598}
13599
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013600void intel_crtc_restore_mode(struct drm_crtc *crtc)
13601{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013602 struct drm_device *dev = crtc->dev;
13603 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013604 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013605 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013606
13607 state = drm_atomic_state_alloc(dev);
13608 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013609 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013610 crtc->base.id);
13611 return;
13612 }
13613
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013614 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013615
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013616retry:
13617 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13618 ret = PTR_ERR_OR_ZERO(crtc_state);
13619 if (!ret) {
13620 if (!crtc_state->active)
13621 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013622
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013623 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013624 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013625 }
13626
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013627 if (ret == -EDEADLK) {
13628 drm_atomic_state_clear(state);
13629 drm_modeset_backoff(state->acquire_ctx);
13630 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013631 }
13632
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013633 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013634out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013635 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013636}
13637
Daniel Vetter25c5b262012-07-08 22:08:04 +020013638#undef for_each_intel_crtc_masked
13639
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013640static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013641 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013642 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013643 .destroy = intel_crtc_destroy,
13644 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013645 .atomic_duplicate_state = intel_crtc_duplicate_state,
13646 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013647};
13648
Daniel Vetter53589012013-06-05 13:34:16 +020013649static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13650 struct intel_shared_dpll *pll,
13651 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013652{
Daniel Vetter53589012013-06-05 13:34:16 +020013653 uint32_t val;
13654
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013655 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013656 return false;
13657
Daniel Vetter53589012013-06-05 13:34:16 +020013658 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013659 hw_state->dpll = val;
13660 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13661 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013662
13663 return val & DPLL_VCO_ENABLE;
13664}
13665
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013666static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13667 struct intel_shared_dpll *pll)
13668{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013669 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13670 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013671}
13672
Daniel Vettere7b903d2013-06-05 13:34:14 +020013673static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13674 struct intel_shared_dpll *pll)
13675{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013676 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013677 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013678
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013679 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013680
13681 /* Wait for the clocks to stabilize. */
13682 POSTING_READ(PCH_DPLL(pll->id));
13683 udelay(150);
13684
13685 /* The pixel multiplier can only be updated once the
13686 * DPLL is enabled and the clocks are stable.
13687 *
13688 * So write it again.
13689 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013690 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013691 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013692 udelay(200);
13693}
13694
13695static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13696 struct intel_shared_dpll *pll)
13697{
13698 struct drm_device *dev = dev_priv->dev;
13699 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013700
13701 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013702 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013703 if (intel_crtc_to_shared_dpll(crtc) == pll)
13704 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13705 }
13706
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013707 I915_WRITE(PCH_DPLL(pll->id), 0);
13708 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013709 udelay(200);
13710}
13711
Daniel Vetter46edb022013-06-05 13:34:12 +020013712static char *ibx_pch_dpll_names[] = {
13713 "PCH DPLL A",
13714 "PCH DPLL B",
13715};
13716
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013717static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013718{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013720 int i;
13721
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013722 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013723
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013724 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013725 dev_priv->shared_dplls[i].id = i;
13726 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013727 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013728 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13729 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013730 dev_priv->shared_dplls[i].get_hw_state =
13731 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013732 }
13733}
13734
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013735static void intel_shared_dpll_init(struct drm_device *dev)
13736{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013737 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013738
Daniel Vetter9cd86932014-06-25 22:01:57 +030013739 if (HAS_DDI(dev))
13740 intel_ddi_pll_init(dev);
13741 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013742 ibx_pch_dpll_init(dev);
13743 else
13744 dev_priv->num_shared_dpll = 0;
13745
13746 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013747}
13748
Matt Roper6beb8c232014-12-01 15:40:14 -080013749/**
13750 * intel_prepare_plane_fb - Prepare fb for usage on plane
13751 * @plane: drm plane to prepare for
13752 * @fb: framebuffer to prepare for presentation
13753 *
13754 * Prepares a framebuffer for usage on a display plane. Generally this
13755 * involves pinning the underlying object and updating the frontbuffer tracking
13756 * bits. Some older platforms need special physical address handling for
13757 * cursor planes.
13758 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013759 * Must be called with struct_mutex held.
13760 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013761 * Returns 0 on success, negative error code on failure.
13762 */
13763int
13764intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013765 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013766{
13767 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013768 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013769 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013770 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013771 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013772 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013773
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013774 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013775 return 0;
13776
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013777 if (old_obj) {
13778 struct drm_crtc_state *crtc_state =
13779 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13780
13781 /* Big Hammer, we also need to ensure that any pending
13782 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13783 * current scanout is retired before unpinning the old
13784 * framebuffer. Note that we rely on userspace rendering
13785 * into the buffer attached to the pipe they are waiting
13786 * on. If not, userspace generates a GPU hang with IPEHR
13787 * point to the MI_WAIT_FOR_EVENT.
13788 *
13789 * This should only fail upon a hung GPU, in which case we
13790 * can safely continue.
13791 */
13792 if (needs_modeset(crtc_state))
13793 ret = i915_gem_object_wait_rendering(old_obj, true);
13794
13795 /* Swallow -EIO errors to allow updates during hw lockup. */
13796 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013797 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013798 }
13799
Alex Goins3c28ff22015-11-25 18:43:39 -080013800 /* For framebuffer backed by dmabuf, wait for fence */
13801 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013802 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013803
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013804 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13805 false, true,
13806 MAX_SCHEDULE_TIMEOUT);
13807 if (lret == -ERESTARTSYS)
13808 return lret;
13809
13810 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013811 }
13812
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013813 if (!obj) {
13814 ret = 0;
13815 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013816 INTEL_INFO(dev)->cursor_needs_physical) {
13817 int align = IS_I830(dev) ? 16 * 1024 : 256;
13818 ret = i915_gem_object_attach_phys(obj, align);
13819 if (ret)
13820 DRM_DEBUG_KMS("failed to attach phys object\n");
13821 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013822 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013823 }
13824
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013825 if (ret == 0) {
13826 if (obj) {
13827 struct intel_plane_state *plane_state =
13828 to_intel_plane_state(new_state);
13829
13830 i915_gem_request_assign(&plane_state->wait_req,
13831 obj->last_write_req);
13832 }
13833
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013834 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013835 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013836
Matt Roper6beb8c232014-12-01 15:40:14 -080013837 return ret;
13838}
13839
Matt Roper38f3ce32014-12-02 07:45:25 -080013840/**
13841 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13842 * @plane: drm plane to clean up for
13843 * @fb: old framebuffer that was on plane
13844 *
13845 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013846 *
13847 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013848 */
13849void
13850intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013851 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013852{
13853 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013854 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013855 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013856 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13857 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013858
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013859 old_intel_state = to_intel_plane_state(old_state);
13860
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013861 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013862 return;
13863
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013864 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13865 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013866 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013867
13868 /* prepare_fb aborted? */
13869 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13870 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13871 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013872
13873 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13874
Matt Roper465c1202014-05-29 08:06:54 -070013875}
13876
Chandra Konduru6156a452015-04-27 13:48:39 -070013877int
13878skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13879{
13880 int max_scale;
13881 struct drm_device *dev;
13882 struct drm_i915_private *dev_priv;
13883 int crtc_clock, cdclk;
13884
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013885 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013886 return DRM_PLANE_HELPER_NO_SCALING;
13887
13888 dev = intel_crtc->base.dev;
13889 dev_priv = dev->dev_private;
13890 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013891 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013892
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013893 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013894 return DRM_PLANE_HELPER_NO_SCALING;
13895
13896 /*
13897 * skl max scale is lower of:
13898 * close to 3 but not 3, -1 is for that purpose
13899 * or
13900 * cdclk/crtc_clock
13901 */
13902 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13903
13904 return max_scale;
13905}
13906
Matt Roper465c1202014-05-29 08:06:54 -070013907static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013908intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013909 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013910 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013911{
Matt Roper2b875c22014-12-01 15:40:13 -080013912 struct drm_crtc *crtc = state->base.crtc;
13913 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013914 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013915 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13916 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013917
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013918 if (INTEL_INFO(plane->dev)->gen >= 9) {
13919 /* use scaler when colorkey is not required */
13920 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13921 min_scale = 1;
13922 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13923 }
Sonika Jindald8106362015-04-10 14:37:28 +053013924 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013925 }
Sonika Jindald8106362015-04-10 14:37:28 +053013926
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013927 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13928 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013929 min_scale, max_scale,
13930 can_position, true,
13931 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013932}
13933
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013934static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13935 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013936{
13937 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013939 struct intel_crtc_state *old_intel_state =
13940 to_intel_crtc_state(old_crtc_state);
13941 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013942
Matt Roperc34c9ee2014-12-23 10:41:50 -080013943 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013944 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013945
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013946 if (modeset)
13947 return;
13948
13949 if (to_intel_crtc_state(crtc->state)->update_pipe)
13950 intel_update_pipe_config(intel_crtc, old_intel_state);
13951 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013952 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013953}
13954
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013955static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13956 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013957{
Matt Roper32b7eee2014-12-24 07:59:06 -080013958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013959
Maarten Lankhorst62852622015-09-23 16:29:38 +020013960 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013961}
13962
Matt Ropercf4c7c12014-12-04 10:27:42 -080013963/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013964 * intel_plane_destroy - destroy a plane
13965 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013966 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013967 * Common destruction function for all types of planes (primary, cursor,
13968 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013969 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013970void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013971{
13972 struct intel_plane *intel_plane = to_intel_plane(plane);
13973 drm_plane_cleanup(plane);
13974 kfree(intel_plane);
13975}
13976
Matt Roper65a3fea2015-01-21 16:35:42 -080013977const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013978 .update_plane = drm_atomic_helper_update_plane,
13979 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013980 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013981 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013982 .atomic_get_property = intel_plane_atomic_get_property,
13983 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013984 .atomic_duplicate_state = intel_plane_duplicate_state,
13985 .atomic_destroy_state = intel_plane_destroy_state,
13986
Matt Roper465c1202014-05-29 08:06:54 -070013987};
13988
13989static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13990 int pipe)
13991{
13992 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013993 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013994 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013995 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013996
13997 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13998 if (primary == NULL)
13999 return NULL;
14000
Matt Roper8e7d6882015-01-21 16:35:41 -080014001 state = intel_create_plane_state(&primary->base);
14002 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014003 kfree(primary);
14004 return NULL;
14005 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014006 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014007
Matt Roper465c1202014-05-29 08:06:54 -070014008 primary->can_scale = false;
14009 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014010 if (INTEL_INFO(dev)->gen >= 9) {
14011 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014012 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014013 }
Matt Roper465c1202014-05-29 08:06:54 -070014014 primary->pipe = pipe;
14015 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014016 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014017 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014018 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14019 primary->plane = !pipe;
14020
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014021 if (INTEL_INFO(dev)->gen >= 9) {
14022 intel_primary_formats = skl_primary_formats;
14023 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014024
14025 primary->update_plane = skylake_update_primary_plane;
14026 primary->disable_plane = skylake_disable_primary_plane;
14027 } else if (HAS_PCH_SPLIT(dev)) {
14028 intel_primary_formats = i965_primary_formats;
14029 num_formats = ARRAY_SIZE(i965_primary_formats);
14030
14031 primary->update_plane = ironlake_update_primary_plane;
14032 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014033 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014034 intel_primary_formats = i965_primary_formats;
14035 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014036
14037 primary->update_plane = i9xx_update_primary_plane;
14038 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014039 } else {
14040 intel_primary_formats = i8xx_primary_formats;
14041 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014042
14043 primary->update_plane = i9xx_update_primary_plane;
14044 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014045 }
14046
14047 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014048 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014049 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014050 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014051
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014052 if (INTEL_INFO(dev)->gen >= 4)
14053 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014054
Matt Roperea2c67b2014-12-23 10:41:52 -080014055 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14056
Matt Roper465c1202014-05-29 08:06:54 -070014057 return &primary->base;
14058}
14059
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014060void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14061{
14062 if (!dev->mode_config.rotation_property) {
14063 unsigned long flags = BIT(DRM_ROTATE_0) |
14064 BIT(DRM_ROTATE_180);
14065
14066 if (INTEL_INFO(dev)->gen >= 9)
14067 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14068
14069 dev->mode_config.rotation_property =
14070 drm_mode_create_rotation_property(dev, flags);
14071 }
14072 if (dev->mode_config.rotation_property)
14073 drm_object_attach_property(&plane->base.base,
14074 dev->mode_config.rotation_property,
14075 plane->base.state->rotation);
14076}
14077
Matt Roper3d7d6512014-06-10 08:28:13 -070014078static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014079intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014080 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014081 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014082{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014083 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014084 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014085 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014086 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014087 unsigned stride;
14088 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014089
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014090 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14091 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014092 DRM_PLANE_HELPER_NO_SCALING,
14093 DRM_PLANE_HELPER_NO_SCALING,
14094 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014095 if (ret)
14096 return ret;
14097
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014098 /* if we want to turn off the cursor ignore width and height */
14099 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014100 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014101
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014102 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014103 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014104 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14105 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014106 return -EINVAL;
14107 }
14108
Matt Roperea2c67b2014-12-23 10:41:52 -080014109 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14110 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014111 DRM_DEBUG_KMS("buffer is too small\n");
14112 return -ENOMEM;
14113 }
14114
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014115 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014116 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014117 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014118 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014119
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014120 /*
14121 * There's something wrong with the cursor on CHV pipe C.
14122 * If it straddles the left edge of the screen then
14123 * moving it away from the edge or disabling it often
14124 * results in a pipe underrun, and often that can lead to
14125 * dead pipe (constant underrun reported, and it scans
14126 * out just a solid color). To recover from that, the
14127 * display power well must be turned off and on again.
14128 * Refuse the put the cursor into that compromised position.
14129 */
14130 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14131 state->visible && state->base.crtc_x < 0) {
14132 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14133 return -EINVAL;
14134 }
14135
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014136 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014137}
14138
Matt Roperf4a2cf22014-12-01 15:40:12 -080014139static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014140intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014141 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014142{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14144
14145 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014146 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014147}
14148
14149static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014150intel_update_cursor_plane(struct drm_plane *plane,
14151 const struct intel_crtc_state *crtc_state,
14152 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014153{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014154 struct drm_crtc *crtc = crtc_state->base.crtc;
14155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014156 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014157 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014158 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014159
Matt Roperf4a2cf22014-12-01 15:40:12 -080014160 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014161 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014162 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014163 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014164 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014165 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014166
Gustavo Padovana912f122014-12-01 15:40:10 -080014167 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014168 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014169}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014170
Matt Roper3d7d6512014-06-10 08:28:13 -070014171static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14172 int pipe)
14173{
14174 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014175 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014176
14177 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14178 if (cursor == NULL)
14179 return NULL;
14180
Matt Roper8e7d6882015-01-21 16:35:41 -080014181 state = intel_create_plane_state(&cursor->base);
14182 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014183 kfree(cursor);
14184 return NULL;
14185 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014186 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014187
Matt Roper3d7d6512014-06-10 08:28:13 -070014188 cursor->can_scale = false;
14189 cursor->max_downscale = 1;
14190 cursor->pipe = pipe;
14191 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014192 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014193 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014194 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014195 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014196
14197 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014198 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014199 intel_cursor_formats,
14200 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014201 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014202
14203 if (INTEL_INFO(dev)->gen >= 4) {
14204 if (!dev->mode_config.rotation_property)
14205 dev->mode_config.rotation_property =
14206 drm_mode_create_rotation_property(dev,
14207 BIT(DRM_ROTATE_0) |
14208 BIT(DRM_ROTATE_180));
14209 if (dev->mode_config.rotation_property)
14210 drm_object_attach_property(&cursor->base.base,
14211 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014212 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014213 }
14214
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014215 if (INTEL_INFO(dev)->gen >=9)
14216 state->scaler_id = -1;
14217
Matt Roperea2c67b2014-12-23 10:41:52 -080014218 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14219
Matt Roper3d7d6512014-06-10 08:28:13 -070014220 return &cursor->base;
14221}
14222
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014223static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14224 struct intel_crtc_state *crtc_state)
14225{
14226 int i;
14227 struct intel_scaler *intel_scaler;
14228 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14229
14230 for (i = 0; i < intel_crtc->num_scalers; i++) {
14231 intel_scaler = &scaler_state->scalers[i];
14232 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014233 intel_scaler->mode = PS_SCALER_MODE_DYN;
14234 }
14235
14236 scaler_state->scaler_id = -1;
14237}
14238
Hannes Ederb358d0a2008-12-18 21:18:47 +010014239static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014240{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014241 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014242 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014243 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014244 struct drm_plane *primary = NULL;
14245 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014246 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014247
Daniel Vetter955382f2013-09-19 14:05:45 +020014248 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014249 if (intel_crtc == NULL)
14250 return;
14251
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014252 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14253 if (!crtc_state)
14254 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014255 intel_crtc->config = crtc_state;
14256 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014257 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014258
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014259 /* initialize shared scalers */
14260 if (INTEL_INFO(dev)->gen >= 9) {
14261 if (pipe == PIPE_C)
14262 intel_crtc->num_scalers = 1;
14263 else
14264 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14265
14266 skl_init_scalers(dev, intel_crtc, crtc_state);
14267 }
14268
Matt Roper465c1202014-05-29 08:06:54 -070014269 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014270 if (!primary)
14271 goto fail;
14272
14273 cursor = intel_cursor_plane_create(dev, pipe);
14274 if (!cursor)
14275 goto fail;
14276
Matt Roper465c1202014-05-29 08:06:54 -070014277 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014278 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014279 if (ret)
14280 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014281
14282 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014283 for (i = 0; i < 256; i++) {
14284 intel_crtc->lut_r[i] = i;
14285 intel_crtc->lut_g[i] = i;
14286 intel_crtc->lut_b[i] = i;
14287 }
14288
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014289 /*
14290 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014291 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014292 */
Jesse Barnes80824002009-09-10 15:28:06 -070014293 intel_crtc->pipe = pipe;
14294 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014295 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014296 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014297 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014298 }
14299
Chris Wilson4b0e3332014-05-30 16:35:26 +030014300 intel_crtc->cursor_base = ~0;
14301 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014302 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014303
Ville Syrjälä852eb002015-06-24 22:00:07 +030014304 intel_crtc->wm.cxsr_allowed = true;
14305
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014306 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14307 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14308 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14309 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14310
Jesse Barnes79e53942008-11-07 14:24:08 -080014311 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014312
14313 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014314 return;
14315
14316fail:
14317 if (primary)
14318 drm_plane_cleanup(primary);
14319 if (cursor)
14320 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014321 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014322 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014323}
14324
Jesse Barnes752aa882013-10-31 18:55:49 +020014325enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14326{
14327 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014328 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014329
Rob Clark51fd3712013-11-19 12:10:12 -050014330 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014331
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014332 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014333 return INVALID_PIPE;
14334
14335 return to_intel_crtc(encoder->crtc)->pipe;
14336}
14337
Carl Worth08d7b3d2009-04-29 14:43:54 -070014338int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014339 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014340{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014341 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014342 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014343 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014344
Rob Clark7707e652014-07-17 23:30:04 -040014345 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014346
Rob Clark7707e652014-07-17 23:30:04 -040014347 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014348 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014349 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014350 }
14351
Rob Clark7707e652014-07-17 23:30:04 -040014352 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014353 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014354
Daniel Vetterc05422d2009-08-11 16:05:30 +020014355 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014356}
14357
Daniel Vetter66a92782012-07-12 20:08:18 +020014358static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014359{
Daniel Vetter66a92782012-07-12 20:08:18 +020014360 struct drm_device *dev = encoder->base.dev;
14361 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014362 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014363 int entry = 0;
14364
Damien Lespiaub2784e12014-08-05 11:29:37 +010014365 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014366 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014367 index_mask |= (1 << entry);
14368
Jesse Barnes79e53942008-11-07 14:24:08 -080014369 entry++;
14370 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014371
Jesse Barnes79e53942008-11-07 14:24:08 -080014372 return index_mask;
14373}
14374
Chris Wilson4d302442010-12-14 19:21:29 +000014375static bool has_edp_a(struct drm_device *dev)
14376{
14377 struct drm_i915_private *dev_priv = dev->dev_private;
14378
14379 if (!IS_MOBILE(dev))
14380 return false;
14381
14382 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14383 return false;
14384
Damien Lespiaue3589902014-02-07 19:12:50 +000014385 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014386 return false;
14387
14388 return true;
14389}
14390
Jesse Barnes84b4e042014-06-25 08:24:29 -070014391static bool intel_crt_present(struct drm_device *dev)
14392{
14393 struct drm_i915_private *dev_priv = dev->dev_private;
14394
Damien Lespiau884497e2013-12-03 13:56:23 +000014395 if (INTEL_INFO(dev)->gen >= 9)
14396 return false;
14397
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014398 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014399 return false;
14400
14401 if (IS_CHERRYVIEW(dev))
14402 return false;
14403
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014404 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14405 return false;
14406
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014407 /* DDI E can't be used if DDI A requires 4 lanes */
14408 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14409 return false;
14410
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014411 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014412 return false;
14413
14414 return true;
14415}
14416
Jesse Barnes79e53942008-11-07 14:24:08 -080014417static void intel_setup_outputs(struct drm_device *dev)
14418{
Eric Anholt725e30a2009-01-22 13:01:02 -080014419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014420 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014421 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014422
Daniel Vetterc9093352013-06-06 22:22:47 +020014423 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014424
Jesse Barnes84b4e042014-06-25 08:24:29 -070014425 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014426 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014427
Vandana Kannanc776eb22014-08-19 12:05:01 +053014428 if (IS_BROXTON(dev)) {
14429 /*
14430 * FIXME: Broxton doesn't support port detection via the
14431 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14432 * detect the ports.
14433 */
14434 intel_ddi_init(dev, PORT_A);
14435 intel_ddi_init(dev, PORT_B);
14436 intel_ddi_init(dev, PORT_C);
14437 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014438 int found;
14439
Jesse Barnesde31fac2015-03-06 15:53:32 -080014440 /*
14441 * Haswell uses DDI functions to detect digital outputs.
14442 * On SKL pre-D0 the strap isn't connected, so we assume
14443 * it's there.
14444 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014445 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014446 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014447 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014448 intel_ddi_init(dev, PORT_A);
14449
14450 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14451 * register */
14452 found = I915_READ(SFUSE_STRAP);
14453
14454 if (found & SFUSE_STRAP_DDIB_DETECTED)
14455 intel_ddi_init(dev, PORT_B);
14456 if (found & SFUSE_STRAP_DDIC_DETECTED)
14457 intel_ddi_init(dev, PORT_C);
14458 if (found & SFUSE_STRAP_DDID_DETECTED)
14459 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014460 /*
14461 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14462 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014463 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014464 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14465 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14466 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14467 intel_ddi_init(dev, PORT_E);
14468
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014469 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014470 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014471 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014472
14473 if (has_edp_a(dev))
14474 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014475
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014476 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014477 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014478 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014479 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014480 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014481 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014482 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014483 }
14484
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014485 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014486 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014487
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014488 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014489 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014490
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014491 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014492 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014493
Daniel Vetter270b3042012-10-27 15:52:05 +020014494 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014495 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014496 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014497 /*
14498 * The DP_DETECTED bit is the latched state of the DDC
14499 * SDA pin at boot. However since eDP doesn't require DDC
14500 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14501 * eDP ports may have been muxed to an alternate function.
14502 * Thus we can't rely on the DP_DETECTED bit alone to detect
14503 * eDP ports. Consult the VBT as well as DP_DETECTED to
14504 * detect eDP ports.
14505 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014506 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014507 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014508 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14509 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014510 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014511 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014512
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014513 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014514 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014515 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14516 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014517 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014518 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014519
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014520 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014521 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014522 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14523 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14524 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14525 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014526 }
14527
Jani Nikula3cfca972013-08-27 15:12:26 +030014528 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014529 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014530 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014531
Paulo Zanonie2debe92013-02-18 19:00:27 -030014532 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014533 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014534 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014535 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014536 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014537 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014538 }
Ma Ling27185ae2009-08-24 13:50:23 +080014539
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014540 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014541 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014542 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014543
14544 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014545
Paulo Zanonie2debe92013-02-18 19:00:27 -030014546 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014547 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014548 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014549 }
Ma Ling27185ae2009-08-24 13:50:23 +080014550
Paulo Zanonie2debe92013-02-18 19:00:27 -030014551 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014552
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014553 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014554 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014555 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014556 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014557 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014558 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014559 }
Ma Ling27185ae2009-08-24 13:50:23 +080014560
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014561 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014562 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014563 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014564 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014565 intel_dvo_init(dev);
14566
Zhenyu Wang103a1962009-11-27 11:44:36 +080014567 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014568 intel_tv_init(dev);
14569
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014570 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014571
Damien Lespiaub2784e12014-08-05 11:29:37 +010014572 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014573 encoder->base.possible_crtcs = encoder->crtc_mask;
14574 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014575 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014576 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014577
Paulo Zanonidde86e22012-12-01 12:04:25 -020014578 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014579
14580 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014581}
14582
14583static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14584{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014585 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014586 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014587
Daniel Vetteref2d6332014-02-10 18:00:38 +010014588 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014589 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014590 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014591 drm_gem_object_unreference(&intel_fb->obj->base);
14592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014593 kfree(intel_fb);
14594}
14595
14596static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014597 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014598 unsigned int *handle)
14599{
14600 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014601 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014602
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014603 if (obj->userptr.mm) {
14604 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14605 return -EINVAL;
14606 }
14607
Chris Wilson05394f32010-11-08 19:18:58 +000014608 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014609}
14610
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014611static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14612 struct drm_file *file,
14613 unsigned flags, unsigned color,
14614 struct drm_clip_rect *clips,
14615 unsigned num_clips)
14616{
14617 struct drm_device *dev = fb->dev;
14618 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14619 struct drm_i915_gem_object *obj = intel_fb->obj;
14620
14621 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014622 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014623 mutex_unlock(&dev->struct_mutex);
14624
14625 return 0;
14626}
14627
Jesse Barnes79e53942008-11-07 14:24:08 -080014628static const struct drm_framebuffer_funcs intel_fb_funcs = {
14629 .destroy = intel_user_framebuffer_destroy,
14630 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014631 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014632};
14633
Damien Lespiaub3218032015-02-27 11:15:18 +000014634static
14635u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14636 uint32_t pixel_format)
14637{
14638 u32 gen = INTEL_INFO(dev)->gen;
14639
14640 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014641 int cpp = drm_format_plane_cpp(pixel_format, 0);
14642
Damien Lespiaub3218032015-02-27 11:15:18 +000014643 /* "The stride in bytes must not exceed the of the size of 8K
14644 * pixels and 32K bytes."
14645 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014646 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014647 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014648 return 32*1024;
14649 } else if (gen >= 4) {
14650 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14651 return 16*1024;
14652 else
14653 return 32*1024;
14654 } else if (gen >= 3) {
14655 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14656 return 8*1024;
14657 else
14658 return 16*1024;
14659 } else {
14660 /* XXX DSPC is limited to 4k tiled */
14661 return 8*1024;
14662 }
14663}
14664
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014665static int intel_framebuffer_init(struct drm_device *dev,
14666 struct intel_framebuffer *intel_fb,
14667 struct drm_mode_fb_cmd2 *mode_cmd,
14668 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014669{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014670 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014671 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014672 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014673 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014674
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014675 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14676
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014677 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14678 /* Enforce that fb modifier and tiling mode match, but only for
14679 * X-tiled. This is needed for FBC. */
14680 if (!!(obj->tiling_mode == I915_TILING_X) !=
14681 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14682 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14683 return -EINVAL;
14684 }
14685 } else {
14686 if (obj->tiling_mode == I915_TILING_X)
14687 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14688 else if (obj->tiling_mode == I915_TILING_Y) {
14689 DRM_DEBUG("No Y tiling for legacy addfb\n");
14690 return -EINVAL;
14691 }
14692 }
14693
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014694 /* Passed in modifier sanity checking. */
14695 switch (mode_cmd->modifier[0]) {
14696 case I915_FORMAT_MOD_Y_TILED:
14697 case I915_FORMAT_MOD_Yf_TILED:
14698 if (INTEL_INFO(dev)->gen < 9) {
14699 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14700 mode_cmd->modifier[0]);
14701 return -EINVAL;
14702 }
14703 case DRM_FORMAT_MOD_NONE:
14704 case I915_FORMAT_MOD_X_TILED:
14705 break;
14706 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014707 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14708 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014709 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014710 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014711
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014712 stride_alignment = intel_fb_stride_alignment(dev_priv,
14713 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014714 mode_cmd->pixel_format);
14715 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14716 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14717 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014718 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014719 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014720
Damien Lespiaub3218032015-02-27 11:15:18 +000014721 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14722 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014723 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014724 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14725 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014726 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014727 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014728 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014729 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014730
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014731 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014732 mode_cmd->pitches[0] != obj->stride) {
14733 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14734 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014735 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014736 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014737
Ville Syrjälä57779d02012-10-31 17:50:14 +020014738 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014739 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014740 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014741 case DRM_FORMAT_RGB565:
14742 case DRM_FORMAT_XRGB8888:
14743 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014744 break;
14745 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014746 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014747 DRM_DEBUG("unsupported pixel format: %s\n",
14748 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014749 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014750 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014751 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014752 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014753 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14754 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014755 DRM_DEBUG("unsupported pixel format: %s\n",
14756 drm_get_format_name(mode_cmd->pixel_format));
14757 return -EINVAL;
14758 }
14759 break;
14760 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014761 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014762 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014763 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014764 DRM_DEBUG("unsupported pixel format: %s\n",
14765 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014766 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014767 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014768 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014769 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014770 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014771 DRM_DEBUG("unsupported pixel format: %s\n",
14772 drm_get_format_name(mode_cmd->pixel_format));
14773 return -EINVAL;
14774 }
14775 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014776 case DRM_FORMAT_YUYV:
14777 case DRM_FORMAT_UYVY:
14778 case DRM_FORMAT_YVYU:
14779 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014780 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014781 DRM_DEBUG("unsupported pixel format: %s\n",
14782 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014783 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014784 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014785 break;
14786 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014787 DRM_DEBUG("unsupported pixel format: %s\n",
14788 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014789 return -EINVAL;
14790 }
14791
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014792 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14793 if (mode_cmd->offsets[0] != 0)
14794 return -EINVAL;
14795
Damien Lespiauec2c9812015-01-20 12:51:45 +000014796 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014797 mode_cmd->pixel_format,
14798 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014799 /* FIXME drm helper for size checks (especially planar formats)? */
14800 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14801 return -EINVAL;
14802
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014803 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14804 intel_fb->obj = obj;
14805
Jesse Barnes79e53942008-11-07 14:24:08 -080014806 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14807 if (ret) {
14808 DRM_ERROR("framebuffer init failed %d\n", ret);
14809 return ret;
14810 }
14811
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014812 intel_fb->obj->framebuffer_references++;
14813
Jesse Barnes79e53942008-11-07 14:24:08 -080014814 return 0;
14815}
14816
Jesse Barnes79e53942008-11-07 14:24:08 -080014817static struct drm_framebuffer *
14818intel_user_framebuffer_create(struct drm_device *dev,
14819 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014820 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014821{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014822 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014823 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014824 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014825
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014826 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014827 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014828 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014829 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014830
Daniel Vetter92907cb2015-11-23 09:04:05 +010014831 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014832 if (IS_ERR(fb))
14833 drm_gem_object_unreference_unlocked(&obj->base);
14834
14835 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014836}
14837
Daniel Vetter06957262015-08-10 13:34:08 +020014838#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014839static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014840{
14841}
14842#endif
14843
Jesse Barnes79e53942008-11-07 14:24:08 -080014844static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014845 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014846 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014847 .atomic_check = intel_atomic_check,
14848 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014849 .atomic_state_alloc = intel_atomic_state_alloc,
14850 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014851};
14852
Jesse Barnese70236a2009-09-21 10:42:27 -070014853/* Set up chip specific display functions */
14854static void intel_init_display(struct drm_device *dev)
14855{
14856 struct drm_i915_private *dev_priv = dev->dev_private;
14857
Daniel Vetteree9300b2013-06-03 22:40:22 +020014858 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14859 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014860 else if (IS_CHERRYVIEW(dev))
14861 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014862 else if (IS_VALLEYVIEW(dev))
14863 dev_priv->display.find_dpll = vlv_find_best_dpll;
14864 else if (IS_PINEVIEW(dev))
14865 dev_priv->display.find_dpll = pnv_find_best_dpll;
14866 else
14867 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14868
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014869 if (INTEL_INFO(dev)->gen >= 9) {
14870 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014871 dev_priv->display.get_initial_plane_config =
14872 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014873 dev_priv->display.crtc_compute_clock =
14874 haswell_crtc_compute_clock;
14875 dev_priv->display.crtc_enable = haswell_crtc_enable;
14876 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014877 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014878 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014879 dev_priv->display.get_initial_plane_config =
14880 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014881 dev_priv->display.crtc_compute_clock =
14882 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014883 dev_priv->display.crtc_enable = haswell_crtc_enable;
14884 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014885 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014886 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014887 dev_priv->display.get_initial_plane_config =
14888 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014889 dev_priv->display.crtc_compute_clock =
14890 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014891 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14892 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014893 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014894 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014895 dev_priv->display.get_initial_plane_config =
14896 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014897 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014898 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14899 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014900 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014901 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014902 dev_priv->display.get_initial_plane_config =
14903 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014904 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014905 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14906 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014907 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014908
Jesse Barnese70236a2009-09-21 10:42:27 -070014909 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014910 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014911 dev_priv->display.get_display_clock_speed =
14912 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014913 else if (IS_BROXTON(dev))
14914 dev_priv->display.get_display_clock_speed =
14915 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014916 else if (IS_BROADWELL(dev))
14917 dev_priv->display.get_display_clock_speed =
14918 broadwell_get_display_clock_speed;
14919 else if (IS_HASWELL(dev))
14920 dev_priv->display.get_display_clock_speed =
14921 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014922 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014923 dev_priv->display.get_display_clock_speed =
14924 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014925 else if (IS_GEN5(dev))
14926 dev_priv->display.get_display_clock_speed =
14927 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014928 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014929 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014930 dev_priv->display.get_display_clock_speed =
14931 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014932 else if (IS_GM45(dev))
14933 dev_priv->display.get_display_clock_speed =
14934 gm45_get_display_clock_speed;
14935 else if (IS_CRESTLINE(dev))
14936 dev_priv->display.get_display_clock_speed =
14937 i965gm_get_display_clock_speed;
14938 else if (IS_PINEVIEW(dev))
14939 dev_priv->display.get_display_clock_speed =
14940 pnv_get_display_clock_speed;
14941 else if (IS_G33(dev) || IS_G4X(dev))
14942 dev_priv->display.get_display_clock_speed =
14943 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014944 else if (IS_I915G(dev))
14945 dev_priv->display.get_display_clock_speed =
14946 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014947 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014948 dev_priv->display.get_display_clock_speed =
14949 i9xx_misc_get_display_clock_speed;
14950 else if (IS_I915GM(dev))
14951 dev_priv->display.get_display_clock_speed =
14952 i915gm_get_display_clock_speed;
14953 else if (IS_I865G(dev))
14954 dev_priv->display.get_display_clock_speed =
14955 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014956 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014957 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014958 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014959 else { /* 830 */
14960 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014961 dev_priv->display.get_display_clock_speed =
14962 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014963 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014964
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014965 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014966 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014967 } else if (IS_GEN6(dev)) {
14968 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014969 } else if (IS_IVYBRIDGE(dev)) {
14970 /* FIXME: detect B0+ stepping and use auto training */
14971 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014972 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014973 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014974 if (IS_BROADWELL(dev)) {
14975 dev_priv->display.modeset_commit_cdclk =
14976 broadwell_modeset_commit_cdclk;
14977 dev_priv->display.modeset_calc_cdclk =
14978 broadwell_modeset_calc_cdclk;
14979 }
Wayne Boyer666a4532015-12-09 12:29:35 -080014980 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014981 dev_priv->display.modeset_commit_cdclk =
14982 valleyview_modeset_commit_cdclk;
14983 dev_priv->display.modeset_calc_cdclk =
14984 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014985 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014986 dev_priv->display.modeset_commit_cdclk =
14987 broxton_modeset_commit_cdclk;
14988 dev_priv->display.modeset_calc_cdclk =
14989 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014990 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014991
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014992 switch (INTEL_INFO(dev)->gen) {
14993 case 2:
14994 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14995 break;
14996
14997 case 3:
14998 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14999 break;
15000
15001 case 4:
15002 case 5:
15003 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15004 break;
15005
15006 case 6:
15007 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15008 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015009 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015010 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015011 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15012 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015013 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015014 /* Drop through - unsupported since execlist only. */
15015 default:
15016 /* Default just returns -ENODEV to indicate unsupported */
15017 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015018 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015019
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015020 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015021}
15022
Jesse Barnesb690e962010-07-19 13:53:12 -070015023/*
15024 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15025 * resume, or other times. This quirk makes sure that's the case for
15026 * affected systems.
15027 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015028static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015029{
15030 struct drm_i915_private *dev_priv = dev->dev_private;
15031
15032 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015033 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015034}
15035
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015036static void quirk_pipeb_force(struct drm_device *dev)
15037{
15038 struct drm_i915_private *dev_priv = dev->dev_private;
15039
15040 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15041 DRM_INFO("applying pipe b force quirk\n");
15042}
15043
Keith Packard435793d2011-07-12 14:56:22 -070015044/*
15045 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15046 */
15047static void quirk_ssc_force_disable(struct drm_device *dev)
15048{
15049 struct drm_i915_private *dev_priv = dev->dev_private;
15050 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015051 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015052}
15053
Carsten Emde4dca20e2012-03-15 15:56:26 +010015054/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015055 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15056 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015057 */
15058static void quirk_invert_brightness(struct drm_device *dev)
15059{
15060 struct drm_i915_private *dev_priv = dev->dev_private;
15061 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015062 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015063}
15064
Scot Doyle9c72cc62014-07-03 23:27:50 +000015065/* Some VBT's incorrectly indicate no backlight is present */
15066static void quirk_backlight_present(struct drm_device *dev)
15067{
15068 struct drm_i915_private *dev_priv = dev->dev_private;
15069 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15070 DRM_INFO("applying backlight present quirk\n");
15071}
15072
Jesse Barnesb690e962010-07-19 13:53:12 -070015073struct intel_quirk {
15074 int device;
15075 int subsystem_vendor;
15076 int subsystem_device;
15077 void (*hook)(struct drm_device *dev);
15078};
15079
Egbert Eich5f85f172012-10-14 15:46:38 +020015080/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15081struct intel_dmi_quirk {
15082 void (*hook)(struct drm_device *dev);
15083 const struct dmi_system_id (*dmi_id_list)[];
15084};
15085
15086static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15087{
15088 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15089 return 1;
15090}
15091
15092static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15093 {
15094 .dmi_id_list = &(const struct dmi_system_id[]) {
15095 {
15096 .callback = intel_dmi_reverse_brightness,
15097 .ident = "NCR Corporation",
15098 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15099 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15100 },
15101 },
15102 { } /* terminating entry */
15103 },
15104 .hook = quirk_invert_brightness,
15105 },
15106};
15107
Ben Widawskyc43b5632012-04-16 14:07:40 -070015108static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015109 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15110 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15111
Jesse Barnesb690e962010-07-19 13:53:12 -070015112 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15113 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15114
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015115 /* 830 needs to leave pipe A & dpll A up */
15116 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15117
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015118 /* 830 needs to leave pipe B & dpll B up */
15119 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15120
Keith Packard435793d2011-07-12 14:56:22 -070015121 /* Lenovo U160 cannot use SSC on LVDS */
15122 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015123
15124 /* Sony Vaio Y cannot use SSC on LVDS */
15125 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015126
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015127 /* Acer Aspire 5734Z must invert backlight brightness */
15128 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15129
15130 /* Acer/eMachines G725 */
15131 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15132
15133 /* Acer/eMachines e725 */
15134 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15135
15136 /* Acer/Packard Bell NCL20 */
15137 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15138
15139 /* Acer Aspire 4736Z */
15140 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015141
15142 /* Acer Aspire 5336 */
15143 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015144
15145 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15146 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015147
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015148 /* Acer C720 Chromebook (Core i3 4005U) */
15149 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15150
jens steinb2a96012014-10-28 20:25:53 +010015151 /* Apple Macbook 2,1 (Core 2 T7400) */
15152 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15153
Jani Nikula1b9448b2015-11-05 11:49:59 +020015154 /* Apple Macbook 4,1 */
15155 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15156
Scot Doyled4967d82014-07-03 23:27:52 +000015157 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15158 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015159
15160 /* HP Chromebook 14 (Celeron 2955U) */
15161 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015162
15163 /* Dell Chromebook 11 */
15164 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015165
15166 /* Dell Chromebook 11 (2015 version) */
15167 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015168};
15169
15170static void intel_init_quirks(struct drm_device *dev)
15171{
15172 struct pci_dev *d = dev->pdev;
15173 int i;
15174
15175 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15176 struct intel_quirk *q = &intel_quirks[i];
15177
15178 if (d->device == q->device &&
15179 (d->subsystem_vendor == q->subsystem_vendor ||
15180 q->subsystem_vendor == PCI_ANY_ID) &&
15181 (d->subsystem_device == q->subsystem_device ||
15182 q->subsystem_device == PCI_ANY_ID))
15183 q->hook(dev);
15184 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015185 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15186 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15187 intel_dmi_quirks[i].hook(dev);
15188 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015189}
15190
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015191/* Disable the VGA plane that we never use */
15192static void i915_disable_vga(struct drm_device *dev)
15193{
15194 struct drm_i915_private *dev_priv = dev->dev_private;
15195 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015196 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015197
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015198 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015199 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015200 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015201 sr1 = inb(VGA_SR_DATA);
15202 outb(sr1 | 1<<5, VGA_SR_DATA);
15203 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15204 udelay(300);
15205
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015206 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015207 POSTING_READ(vga_reg);
15208}
15209
Daniel Vetterf8175862012-04-10 15:50:11 +020015210void intel_modeset_init_hw(struct drm_device *dev)
15211{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015212 struct drm_i915_private *dev_priv = dev->dev_private;
15213
Ville Syrjäläb6283052015-06-03 15:45:07 +030015214 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015215
15216 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15217
Daniel Vetterf8175862012-04-10 15:50:11 +020015218 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015219 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015220}
15221
Matt Roperd93c0372015-12-03 11:37:41 -080015222/*
15223 * Calculate what we think the watermarks should be for the state we've read
15224 * out of the hardware and then immediately program those watermarks so that
15225 * we ensure the hardware settings match our internal state.
15226 *
15227 * We can calculate what we think WM's should be by creating a duplicate of the
15228 * current state (which was constructed during hardware readout) and running it
15229 * through the atomic check code to calculate new watermark values in the
15230 * state object.
15231 */
15232static void sanitize_watermarks(struct drm_device *dev)
15233{
15234 struct drm_i915_private *dev_priv = to_i915(dev);
15235 struct drm_atomic_state *state;
15236 struct drm_crtc *crtc;
15237 struct drm_crtc_state *cstate;
15238 struct drm_modeset_acquire_ctx ctx;
15239 int ret;
15240 int i;
15241
15242 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015243 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015244 return;
15245
15246 /*
15247 * We need to hold connection_mutex before calling duplicate_state so
15248 * that the connector loop is protected.
15249 */
15250 drm_modeset_acquire_init(&ctx, 0);
15251retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015252 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015253 if (ret == -EDEADLK) {
15254 drm_modeset_backoff(&ctx);
15255 goto retry;
15256 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015257 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015258 }
15259
15260 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15261 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015262 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015263
15264 ret = intel_atomic_check(dev, state);
15265 if (ret) {
15266 /*
15267 * If we fail here, it means that the hardware appears to be
15268 * programmed in a way that shouldn't be possible, given our
15269 * understanding of watermark requirements. This might mean a
15270 * mistake in the hardware readout code or a mistake in the
15271 * watermark calculations for a given platform. Raise a WARN
15272 * so that this is noticeable.
15273 *
15274 * If this actually happens, we'll have to just leave the
15275 * BIOS-programmed watermarks untouched and hope for the best.
15276 */
15277 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015278 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015279 }
15280
15281 /* Write calculated watermark values back */
15282 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15283 for_each_crtc_in_state(state, crtc, cstate, i) {
15284 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15285
Matt Roperbf220452016-01-19 11:43:04 -080015286 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015287 }
15288
15289 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015290fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015291 drm_modeset_drop_locks(&ctx);
15292 drm_modeset_acquire_fini(&ctx);
15293}
15294
Jesse Barnes79e53942008-11-07 14:24:08 -080015295void intel_modeset_init(struct drm_device *dev)
15296{
Jesse Barnes652c3932009-08-17 13:31:43 -070015297 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015298 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015299 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015300 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015301
15302 drm_mode_config_init(dev);
15303
15304 dev->mode_config.min_width = 0;
15305 dev->mode_config.min_height = 0;
15306
Dave Airlie019d96c2011-09-29 16:20:42 +010015307 dev->mode_config.preferred_depth = 24;
15308 dev->mode_config.prefer_shadow = 1;
15309
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015310 dev->mode_config.allow_fb_modifiers = true;
15311
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015312 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015313
Jesse Barnesb690e962010-07-19 13:53:12 -070015314 intel_init_quirks(dev);
15315
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015316 intel_init_pm(dev);
15317
Ben Widawskye3c74752013-04-05 13:12:39 -070015318 if (INTEL_INFO(dev)->num_pipes == 0)
15319 return;
15320
Lukas Wunner69f92f62015-07-15 13:57:35 +020015321 /*
15322 * There may be no VBT; and if the BIOS enabled SSC we can
15323 * just keep using it to avoid unnecessary flicker. Whereas if the
15324 * BIOS isn't using it, don't assume it will work even if the VBT
15325 * indicates as much.
15326 */
15327 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15328 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15329 DREF_SSC1_ENABLE);
15330
15331 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15332 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15333 bios_lvds_use_ssc ? "en" : "dis",
15334 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15335 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15336 }
15337 }
15338
Jesse Barnese70236a2009-09-21 10:42:27 -070015339 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015340 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015341
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015342 if (IS_GEN2(dev)) {
15343 dev->mode_config.max_width = 2048;
15344 dev->mode_config.max_height = 2048;
15345 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015346 dev->mode_config.max_width = 4096;
15347 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015348 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015349 dev->mode_config.max_width = 8192;
15350 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015351 }
Damien Lespiau068be562014-03-28 14:17:49 +000015352
Ville Syrjälädc41c152014-08-13 11:57:05 +030015353 if (IS_845G(dev) || IS_I865G(dev)) {
15354 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15355 dev->mode_config.cursor_height = 1023;
15356 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015357 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15358 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15359 } else {
15360 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15361 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15362 }
15363
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015364 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015365
Zhao Yakui28c97732009-10-09 11:39:41 +080015366 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015367 INTEL_INFO(dev)->num_pipes,
15368 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015369
Damien Lespiau055e3932014-08-18 13:49:10 +010015370 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015371 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015372 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015373 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015374 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015375 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015376 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015377 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015378 }
15379
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015380 intel_update_czclk(dev_priv);
15381 intel_update_cdclk(dev);
15382
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015383 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015384
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015385 /* Just disable it once at startup */
15386 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015387 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015388
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015389 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015390 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015391 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015392
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015393 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015394 struct intel_initial_plane_config plane_config = {};
15395
Jesse Barnes46f297f2014-03-07 08:57:48 -080015396 if (!crtc->active)
15397 continue;
15398
Jesse Barnes46f297f2014-03-07 08:57:48 -080015399 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015400 * Note that reserving the BIOS fb up front prevents us
15401 * from stuffing other stolen allocations like the ring
15402 * on top. This prevents some ugliness at boot time, and
15403 * can even allow for smooth boot transitions if the BIOS
15404 * fb is large enough for the active pipe configuration.
15405 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015406 dev_priv->display.get_initial_plane_config(crtc,
15407 &plane_config);
15408
15409 /*
15410 * If the fb is shared between multiple heads, we'll
15411 * just get the first one.
15412 */
15413 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015414 }
Matt Roperd93c0372015-12-03 11:37:41 -080015415
15416 /*
15417 * Make sure hardware watermarks really match the state we read out.
15418 * Note that we need to do this after reconstructing the BIOS fb's
15419 * since the watermark calculation done here will use pstate->fb.
15420 */
15421 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015422}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015423
Daniel Vetter7fad7982012-07-04 17:51:47 +020015424static void intel_enable_pipe_a(struct drm_device *dev)
15425{
15426 struct intel_connector *connector;
15427 struct drm_connector *crt = NULL;
15428 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015429 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015430
15431 /* We can't just switch on the pipe A, we need to set things up with a
15432 * proper mode and output configuration. As a gross hack, enable pipe A
15433 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015434 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015435 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15436 crt = &connector->base;
15437 break;
15438 }
15439 }
15440
15441 if (!crt)
15442 return;
15443
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015444 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015445 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015446}
15447
Daniel Vetterfa555832012-10-10 23:14:00 +020015448static bool
15449intel_check_plane_mapping(struct intel_crtc *crtc)
15450{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015451 struct drm_device *dev = crtc->base.dev;
15452 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015453 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015454
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015455 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015456 return true;
15457
Ville Syrjälä649636e2015-09-22 19:50:01 +030015458 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015459
15460 if ((val & DISPLAY_PLANE_ENABLE) &&
15461 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15462 return false;
15463
15464 return true;
15465}
15466
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015467static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15468{
15469 struct drm_device *dev = crtc->base.dev;
15470 struct intel_encoder *encoder;
15471
15472 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15473 return true;
15474
15475 return false;
15476}
15477
Daniel Vetter24929352012-07-02 20:28:59 +020015478static void intel_sanitize_crtc(struct intel_crtc *crtc)
15479{
15480 struct drm_device *dev = crtc->base.dev;
15481 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015482 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015483
Daniel Vetter24929352012-07-02 20:28:59 +020015484 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015485 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15486
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015487 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015488 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015489 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015490 struct intel_plane *plane;
15491
Daniel Vetter96256042015-02-13 21:03:42 +010015492 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015493
15494 /* Disable everything but the primary plane */
15495 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15496 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15497 continue;
15498
15499 plane->disable_plane(&plane->base, &crtc->base);
15500 }
Daniel Vetter96256042015-02-13 21:03:42 +010015501 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015502
Daniel Vetter24929352012-07-02 20:28:59 +020015503 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015504 * disable the crtc (and hence change the state) if it is wrong. Note
15505 * that gen4+ has a fixed plane -> pipe mapping. */
15506 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015507 bool plane;
15508
Daniel Vetter24929352012-07-02 20:28:59 +020015509 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15510 crtc->base.base.id);
15511
15512 /* Pipe has the wrong plane attached and the plane is active.
15513 * Temporarily change the plane mapping and disable everything
15514 * ... */
15515 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015516 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015517 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015518 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015519 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015520 }
Daniel Vetter24929352012-07-02 20:28:59 +020015521
Daniel Vetter7fad7982012-07-04 17:51:47 +020015522 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15523 crtc->pipe == PIPE_A && !crtc->active) {
15524 /* BIOS forgot to enable pipe A, this mostly happens after
15525 * resume. Force-enable the pipe to fix this, the update_dpms
15526 * call below we restore the pipe to the right state, but leave
15527 * the required bits on. */
15528 intel_enable_pipe_a(dev);
15529 }
15530
Daniel Vetter24929352012-07-02 20:28:59 +020015531 /* Adjust the state of the output pipe according to whether we
15532 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015533 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015534 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015535
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015536 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015537 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015538
15539 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015540 * functions or because of calls to intel_crtc_disable_noatomic,
15541 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015542 * pipe A quirk. */
15543 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15544 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015545 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015546 crtc->active ? "enabled" : "disabled");
15547
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015548 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015549 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015550 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015551 crtc->base.state->connector_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015552
15553 /* Because we only establish the connector -> encoder ->
15554 * crtc links if something is active, this means the
15555 * crtc is now deactivated. Break the links. connector
15556 * -> encoder links are only establish when things are
15557 * actually up, hence no need to break them. */
15558 WARN_ON(crtc->active);
15559
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015560 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015561 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015562 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015563
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015564 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015565 /*
15566 * We start out with underrun reporting disabled to avoid races.
15567 * For correct bookkeeping mark this on active crtcs.
15568 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015569 * Also on gmch platforms we dont have any hardware bits to
15570 * disable the underrun reporting. Which means we need to start
15571 * out with underrun reporting disabled also on inactive pipes,
15572 * since otherwise we'll complain about the garbage we read when
15573 * e.g. coming up after runtime pm.
15574 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015575 * No protection against concurrent access is required - at
15576 * worst a fifo underrun happens which also sets this to false.
15577 */
15578 crtc->cpu_fifo_underrun_disabled = true;
15579 crtc->pch_fifo_underrun_disabled = true;
15580 }
Daniel Vetter24929352012-07-02 20:28:59 +020015581}
15582
15583static void intel_sanitize_encoder(struct intel_encoder *encoder)
15584{
15585 struct intel_connector *connector;
15586 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015587 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015588
15589 /* We need to check both for a crtc link (meaning that the
15590 * encoder is active and trying to read from a pipe) and the
15591 * pipe itself being active. */
15592 bool has_active_crtc = encoder->base.crtc &&
15593 to_intel_crtc(encoder->base.crtc)->active;
15594
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015595 for_each_intel_connector(dev, connector) {
15596 if (connector->base.encoder != &encoder->base)
15597 continue;
15598
15599 active = true;
15600 break;
15601 }
15602
15603 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015604 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15605 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015606 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015607
15608 /* Connector is active, but has no active pipe. This is
15609 * fallout from our resume register restoring. Disable
15610 * the encoder manually again. */
15611 if (encoder->base.crtc) {
15612 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15613 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015614 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015615 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015616 if (encoder->post_disable)
15617 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015618 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015619 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015620
15621 /* Inconsistent output/port/pipe state happens presumably due to
15622 * a bug in one of the get_hw_state functions. Or someplace else
15623 * in our code, like the register restore mess on resume. Clamp
15624 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015625 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015626 if (connector->encoder != encoder)
15627 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015628 connector->base.dpms = DRM_MODE_DPMS_OFF;
15629 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015630 }
15631 }
15632 /* Enabled encoders without active connectors will be fixed in
15633 * the crtc fixup. */
15634}
15635
Imre Deak04098752014-02-18 00:02:16 +020015636void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015637{
15638 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015639 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015640
Imre Deak04098752014-02-18 00:02:16 +020015641 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15642 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15643 i915_disable_vga(dev);
15644 }
15645}
15646
15647void i915_redisable_vga(struct drm_device *dev)
15648{
15649 struct drm_i915_private *dev_priv = dev->dev_private;
15650
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015651 /* This function can be called both from intel_modeset_setup_hw_state or
15652 * at a very early point in our resume sequence, where the power well
15653 * structures are not yet restored. Since this function is at a very
15654 * paranoid "someone might have enabled VGA while we were not looking"
15655 * level, just check if the power well is enabled instead of trying to
15656 * follow the "don't touch the power well if we don't need it" policy
15657 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015658 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015659 return;
15660
Imre Deak04098752014-02-18 00:02:16 +020015661 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015662}
15663
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015664static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015665{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015666 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015667
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015668 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015669}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015670
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015671/* FIXME read out full plane state for all planes */
15672static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015673{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015674 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015675 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015676 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015677
Matt Roper19b8d382015-09-24 15:53:17 -070015678 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015679 primary_get_hw_state(to_intel_plane(primary));
15680
15681 if (plane_state->visible)
15682 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015683}
15684
Daniel Vetter30e984d2013-06-05 13:34:17 +020015685static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015686{
15687 struct drm_i915_private *dev_priv = dev->dev_private;
15688 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015689 struct intel_crtc *crtc;
15690 struct intel_encoder *encoder;
15691 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015692 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015693
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015694 dev_priv->active_crtcs = 0;
15695
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015696 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015697 struct intel_crtc_state *crtc_state = crtc->config;
15698 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015699
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015700 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15701 memset(crtc_state, 0, sizeof(*crtc_state));
15702 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015703
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015704 crtc_state->base.active = crtc_state->base.enable =
15705 dev_priv->display.get_pipe_config(crtc, crtc_state);
15706
15707 crtc->base.enabled = crtc_state->base.enable;
15708 crtc->active = crtc_state->base.active;
15709
15710 if (crtc_state->base.active) {
15711 dev_priv->active_crtcs |= 1 << crtc->pipe;
15712
15713 if (IS_BROADWELL(dev_priv)) {
15714 pixclk = ilk_pipe_pixel_rate(crtc_state);
15715
15716 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15717 if (crtc_state->ips_enabled)
15718 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15719 } else if (IS_VALLEYVIEW(dev_priv) ||
15720 IS_CHERRYVIEW(dev_priv) ||
15721 IS_BROXTON(dev_priv))
15722 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15723 else
15724 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15725 }
15726
15727 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015728
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015729 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015730
15731 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15732 crtc->base.base.id,
15733 crtc->active ? "enabled" : "disabled");
15734 }
15735
Daniel Vetter53589012013-06-05 13:34:16 +020015736 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15737 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15738
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015739 pll->on = pll->get_hw_state(dev_priv, pll,
15740 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015741 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015742 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015743 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015744 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015745 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015746 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015747 }
Daniel Vetter53589012013-06-05 13:34:16 +020015748 }
Daniel Vetter53589012013-06-05 13:34:16 +020015749
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015750 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015751 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015752
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015753 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015754 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015755 }
15756
Damien Lespiaub2784e12014-08-05 11:29:37 +010015757 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015758 pipe = 0;
15759
15760 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015761 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15762 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015763 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015764 } else {
15765 encoder->base.crtc = NULL;
15766 }
15767
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015768 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015769 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015770 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015771 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015772 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015773 }
15774
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015775 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015776 if (connector->get_hw_state(connector)) {
15777 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015778
15779 encoder = connector->encoder;
15780 connector->base.encoder = &encoder->base;
15781
15782 if (encoder->base.crtc &&
15783 encoder->base.crtc->state->active) {
15784 /*
15785 * This has to be done during hardware readout
15786 * because anything calling .crtc_disable may
15787 * rely on the connector_mask being accurate.
15788 */
15789 encoder->base.crtc->state->connector_mask |=
15790 1 << drm_connector_index(&connector->base);
15791 }
15792
Daniel Vetter24929352012-07-02 20:28:59 +020015793 } else {
15794 connector->base.dpms = DRM_MODE_DPMS_OFF;
15795 connector->base.encoder = NULL;
15796 }
15797 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15798 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015799 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015800 connector->base.encoder ? "enabled" : "disabled");
15801 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015802
15803 for_each_intel_crtc(dev, crtc) {
15804 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15805
15806 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15807 if (crtc->base.state->active) {
15808 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15809 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15810 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15811
15812 /*
15813 * The initial mode needs to be set in order to keep
15814 * the atomic core happy. It wants a valid mode if the
15815 * crtc's enabled, so we do the above call.
15816 *
15817 * At this point some state updated by the connectors
15818 * in their ->detect() callback has not run yet, so
15819 * no recalculation can be done yet.
15820 *
15821 * Even if we could do a recalculation and modeset
15822 * right now it would cause a double modeset if
15823 * fbdev or userspace chooses a different initial mode.
15824 *
15825 * If that happens, someone indicated they wanted a
15826 * mode change, which means it's safe to do a full
15827 * recalculation.
15828 */
15829 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015830
15831 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15832 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015833 }
15834 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015835}
15836
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015837/* Scan out the current hw modeset state,
15838 * and sanitizes it to the current state
15839 */
15840static void
15841intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015842{
15843 struct drm_i915_private *dev_priv = dev->dev_private;
15844 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015845 struct intel_crtc *crtc;
15846 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015847 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015848
15849 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015850
15851 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015852 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015853 intel_sanitize_encoder(encoder);
15854 }
15855
Damien Lespiau055e3932014-08-18 13:49:10 +010015856 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015857 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15858 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015859 intel_dump_pipe_config(crtc, crtc->config,
15860 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015861 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015862
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015863 intel_modeset_update_connector_atomic_state(dev);
15864
Daniel Vetter35c95372013-07-17 06:55:04 +020015865 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15866 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15867
15868 if (!pll->on || pll->active)
15869 continue;
15870
15871 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15872
15873 pll->disable(dev_priv, pll);
15874 pll->on = false;
15875 }
15876
Wayne Boyer666a4532015-12-09 12:29:35 -080015877 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015878 vlv_wm_get_hw_state(dev);
15879 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015880 skl_wm_get_hw_state(dev);
15881 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015882 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015883
15884 for_each_intel_crtc(dev, crtc) {
15885 unsigned long put_domains;
15886
15887 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15888 if (WARN_ON(put_domains))
15889 modeset_put_power_domains(dev_priv, put_domains);
15890 }
15891 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015892
15893 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015894}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015895
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015896void intel_display_resume(struct drm_device *dev)
15897{
15898 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15899 struct intel_connector *conn;
15900 struct intel_plane *plane;
15901 struct drm_crtc *crtc;
15902 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015903
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015904 if (!state)
15905 return;
15906
15907 state->acquire_ctx = dev->mode_config.acquire_ctx;
15908
15909 /* preserve complete old state, including dpll */
15910 intel_atomic_get_shared_dpll_state(state);
15911
15912 for_each_crtc(dev, crtc) {
15913 struct drm_crtc_state *crtc_state =
15914 drm_atomic_get_crtc_state(state, crtc);
15915
15916 ret = PTR_ERR_OR_ZERO(crtc_state);
15917 if (ret)
15918 goto err;
15919
15920 /* force a restore */
15921 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015922 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015923
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015924 for_each_intel_plane(dev, plane) {
15925 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15926 if (ret)
15927 goto err;
15928 }
15929
15930 for_each_intel_connector(dev, conn) {
15931 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15932 if (ret)
15933 goto err;
15934 }
15935
15936 intel_modeset_setup_hw_state(dev);
15937
15938 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015939 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015940 if (!ret)
15941 return;
15942
15943err:
15944 DRM_ERROR("Restoring old state failed with %i\n", ret);
15945 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015946}
15947
15948void intel_modeset_gem_init(struct drm_device *dev)
15949{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015950 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015951 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015952 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015953
Imre Deakae484342014-03-31 15:10:44 +030015954 mutex_lock(&dev->struct_mutex);
15955 intel_init_gt_powersave(dev);
15956 mutex_unlock(&dev->struct_mutex);
15957
Chris Wilson1833b132012-05-09 11:56:28 +010015958 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015959
15960 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015961
15962 /*
15963 * Make sure any fbs we allocated at startup are properly
15964 * pinned & fenced. When we do the allocation it's too early
15965 * for this.
15966 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015967 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015968 obj = intel_fb_obj(c->primary->fb);
15969 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015970 continue;
15971
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015972 mutex_lock(&dev->struct_mutex);
15973 ret = intel_pin_and_fence_fb_obj(c->primary,
15974 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015975 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015976 mutex_unlock(&dev->struct_mutex);
15977 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015978 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15979 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015980 drm_framebuffer_unreference(c->primary->fb);
15981 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015982 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015983 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015984 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015985 }
15986 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015987
15988 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015989}
15990
Imre Deak4932e2c2014-02-11 17:12:48 +020015991void intel_connector_unregister(struct intel_connector *intel_connector)
15992{
15993 struct drm_connector *connector = &intel_connector->base;
15994
15995 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015996 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015997}
15998
Jesse Barnes79e53942008-11-07 14:24:08 -080015999void intel_modeset_cleanup(struct drm_device *dev)
16000{
Jesse Barnes652c3932009-08-17 13:31:43 -070016001 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016002 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016003
Imre Deak2eb52522014-11-19 15:30:05 +020016004 intel_disable_gt_powersave(dev);
16005
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016006 intel_backlight_unregister(dev);
16007
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016008 /*
16009 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016010 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016011 * experience fancy races otherwise.
16012 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016013 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016014
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016015 /*
16016 * Due to the hpd irq storm handling the hotplug work can re-arm the
16017 * poll handlers. Hence disable polling after hpd handling is shut down.
16018 */
Keith Packardf87ea762010-10-03 19:36:26 -070016019 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016020
Jesse Barnes723bfd72010-10-07 16:01:13 -070016021 intel_unregister_dsm_handler();
16022
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016023 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016024
Chris Wilson1630fe72011-07-08 12:22:42 +010016025 /* flush any delayed tasks or pending work */
16026 flush_scheduled_work();
16027
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016028 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016029 for_each_intel_connector(dev, connector)
16030 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016031
Jesse Barnes79e53942008-11-07 14:24:08 -080016032 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016033
16034 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016035
16036 mutex_lock(&dev->struct_mutex);
16037 intel_cleanup_gt_powersave(dev);
16038 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf5949142016-01-13 11:55:28 +010016039
16040 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016041}
16042
Dave Airlie28d52042009-09-21 14:33:58 +100016043/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016044 * Return which encoder is currently attached for connector.
16045 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016046struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016047{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016048 return &intel_attached_encoder(connector)->base;
16049}
Jesse Barnes79e53942008-11-07 14:24:08 -080016050
Chris Wilsondf0e9242010-09-09 16:20:55 +010016051void intel_connector_attach_encoder(struct intel_connector *connector,
16052 struct intel_encoder *encoder)
16053{
16054 connector->encoder = encoder;
16055 drm_mode_connector_attach_encoder(&connector->base,
16056 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016057}
Dave Airlie28d52042009-09-21 14:33:58 +100016058
16059/*
16060 * set vga decode state - true == enable VGA decode
16061 */
16062int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16063{
16064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016065 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016066 u16 gmch_ctrl;
16067
Chris Wilson75fa0412014-02-07 18:37:02 -020016068 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16069 DRM_ERROR("failed to read control word\n");
16070 return -EIO;
16071 }
16072
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016073 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16074 return 0;
16075
Dave Airlie28d52042009-09-21 14:33:58 +100016076 if (state)
16077 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16078 else
16079 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016080
16081 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16082 DRM_ERROR("failed to write control word\n");
16083 return -EIO;
16084 }
16085
Dave Airlie28d52042009-09-21 14:33:58 +100016086 return 0;
16087}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016088
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016089struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016090
16091 u32 power_well_driver;
16092
Chris Wilson63b66e52013-08-08 15:12:06 +020016093 int num_transcoders;
16094
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016095 struct intel_cursor_error_state {
16096 u32 control;
16097 u32 position;
16098 u32 base;
16099 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016100 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016101
16102 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016103 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016104 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016105 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016106 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016107
16108 struct intel_plane_error_state {
16109 u32 control;
16110 u32 stride;
16111 u32 size;
16112 u32 pos;
16113 u32 addr;
16114 u32 surface;
16115 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016116 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016117
16118 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016119 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016120 enum transcoder cpu_transcoder;
16121
16122 u32 conf;
16123
16124 u32 htotal;
16125 u32 hblank;
16126 u32 hsync;
16127 u32 vtotal;
16128 u32 vblank;
16129 u32 vsync;
16130 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016131};
16132
16133struct intel_display_error_state *
16134intel_display_capture_error_state(struct drm_device *dev)
16135{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016136 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016137 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016138 int transcoders[] = {
16139 TRANSCODER_A,
16140 TRANSCODER_B,
16141 TRANSCODER_C,
16142 TRANSCODER_EDP,
16143 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016144 int i;
16145
Chris Wilson63b66e52013-08-08 15:12:06 +020016146 if (INTEL_INFO(dev)->num_pipes == 0)
16147 return NULL;
16148
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016149 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016150 if (error == NULL)
16151 return NULL;
16152
Imre Deak190be112013-11-25 17:15:31 +020016153 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016154 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16155
Damien Lespiau055e3932014-08-18 13:49:10 +010016156 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016157 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016158 __intel_display_power_is_enabled(dev_priv,
16159 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016160 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016161 continue;
16162
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016163 error->cursor[i].control = I915_READ(CURCNTR(i));
16164 error->cursor[i].position = I915_READ(CURPOS(i));
16165 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016166
16167 error->plane[i].control = I915_READ(DSPCNTR(i));
16168 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016169 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016170 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016171 error->plane[i].pos = I915_READ(DSPPOS(i));
16172 }
Paulo Zanonica291362013-03-06 20:03:14 -030016173 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16174 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016175 if (INTEL_INFO(dev)->gen >= 4) {
16176 error->plane[i].surface = I915_READ(DSPSURF(i));
16177 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16178 }
16179
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016180 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016181
Sonika Jindal3abfce72014-07-21 15:23:43 +053016182 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016183 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016184 }
16185
16186 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16187 if (HAS_DDI(dev_priv->dev))
16188 error->num_transcoders++; /* Account for eDP. */
16189
16190 for (i = 0; i < error->num_transcoders; i++) {
16191 enum transcoder cpu_transcoder = transcoders[i];
16192
Imre Deakddf9c532013-11-27 22:02:02 +020016193 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016194 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016195 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016196 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016197 continue;
16198
Chris Wilson63b66e52013-08-08 15:12:06 +020016199 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16200
16201 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16202 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16203 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16204 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16205 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16206 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16207 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016208 }
16209
16210 return error;
16211}
16212
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016213#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16214
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016215void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016216intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016217 struct drm_device *dev,
16218 struct intel_display_error_state *error)
16219{
Damien Lespiau055e3932014-08-18 13:49:10 +010016220 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016221 int i;
16222
Chris Wilson63b66e52013-08-08 15:12:06 +020016223 if (!error)
16224 return;
16225
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016226 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016227 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016228 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016229 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016230 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016231 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016232 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016233 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016234 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016235 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016236
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016237 err_printf(m, "Plane [%d]:\n", i);
16238 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16239 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016240 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016241 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16242 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016243 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016244 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016245 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016246 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016247 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16248 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016249 }
16250
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016251 err_printf(m, "Cursor [%d]:\n", i);
16252 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16253 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16254 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016255 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016256
16257 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016258 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016259 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016260 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016261 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016262 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16263 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16264 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16265 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16266 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16267 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16268 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16269 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016270}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016271
16272void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16273{
16274 struct intel_crtc *crtc;
16275
16276 for_each_intel_crtc(dev, crtc) {
16277 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016278
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016279 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016280
16281 work = crtc->unpin_work;
16282
16283 if (work && work->event &&
16284 work->event->base.file_priv == file) {
16285 kfree(work->event);
16286 work->event = NULL;
16287 }
16288
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016289 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016290 }
16291}