Frank Barchard | 1a95305 | 2020-11-16 18:44:58 -0800 | [diff] [blame] | 1 | # Copyright 2020 Google LLC |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2 | # |
| 3 | # This source code is licensed under the BSD-style license found in the |
| 4 | # LICENSE file in the root directory of this source tree. |
| 5 | # |
| 6 | # Description: |
| 7 | # XNNPACK - optimized floating-point neural network operators library |
| 8 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9 | load(":build_defs.bzl", "xnnpack_aggregate_library", "xnnpack_benchmark", "xnnpack_binary", "xnnpack_cc_library", "xnnpack_gcc_std_copts", "xnnpack_min_size_copts", "xnnpack_msvc_std_copts", "xnnpack_optional_armcl_copts", "xnnpack_optional_armcl_deps", "xnnpack_optional_dnnl_copts", "xnnpack_optional_dnnl_deps", "xnnpack_optional_gemmlowp_copts", "xnnpack_optional_gemmlowp_deps", "xnnpack_optional_ruy_copts", "xnnpack_optional_ruy_deps", "xnnpack_optional_tflite_copts", "xnnpack_optional_tflite_deps", "xnnpack_std_cxxopts", "xnnpack_unit_test", "xnnpack_visibility") |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 10 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11 | licenses(["notice"]) |
| 12 | |
| 13 | exports_files(["LICENSE"]) |
| 14 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 15 | OPERATOR_BENCHMARK_DEPS = [ |
| 16 | ":XNNPACK", |
| 17 | ":bench_utils", |
| 18 | "@cpuinfo", |
Frank Barchard | 0c84973 | 2020-06-12 13:31:32 -0700 | [diff] [blame] | 19 | "@FP16", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 20 | "@pthreadpool", |
| 21 | ] |
| 22 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 23 | MICROKERNEL_BENCHMARK_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 24 | ":bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 25 | ":bench_utils", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 26 | ":enable_assembly", |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 27 | ":enable_jit", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 28 | "@cpuinfo", |
| 29 | "@FP16", |
| 30 | "@pthreadpool", |
| 31 | ] |
| 32 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 33 | ACCURACY_EVAL_DEPS = [ |
| 34 | ":XNNPACK", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 35 | ":bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 36 | "@FP16", |
| 37 | "@pthreadpool", |
| 38 | ] |
| 39 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 40 | MICROKERNEL_TEST_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 41 | ":test_microkernels", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 42 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 43 | "@cpuinfo", |
| 44 | "@FP16", |
| 45 | "@pthreadpool", |
| 46 | ] |
| 47 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 48 | OPERATOR_TEST_DEPS = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 49 | ":XNNPACK_test_mode", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 50 | "@pthreadpool", |
| 51 | "@FP16", |
| 52 | ] |
| 53 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 54 | OPERATOR_SRCS = [ |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 55 | "src/operators/argmax-pooling-nhwc.c", |
| 56 | "src/operators/average-pooling-nhwc.c", |
| 57 | "src/operators/binary-elementwise-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 58 | "src/operators/channel-shuffle-nc.c", |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 59 | "src/operators/constant-pad-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 60 | "src/operators/convolution-nchw.c", |
| 61 | "src/operators/convolution-nhwc.c", |
| 62 | "src/operators/deconvolution-nhwc.c", |
Marat Dukhan | 13b68f2 | 2020-11-12 11:55:19 -0800 | [diff] [blame] | 63 | "src/operators/depth-to-space-nchw2nhwc.c", |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 64 | "src/operators/depth-to-space-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 65 | "src/operators/fully-connected-nc.c", |
| 66 | "src/operators/global-average-pooling-ncw.c", |
| 67 | "src/operators/global-average-pooling-nwc.c", |
Marat Dukhan | f6c991e | 2021-09-09 01:10:40 -0700 | [diff] [blame] | 68 | "src/operators/lut-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 69 | "src/operators/max-pooling-nhwc.c", |
| 70 | "src/operators/prelu-nc.c", |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 71 | "src/operators/resize-bilinear-nchw.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 72 | "src/operators/resize-bilinear-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 73 | "src/operators/softmax-nc.c", |
Marat Dukhan | c3065f5 | 2020-06-04 13:33:32 -0700 | [diff] [blame] | 74 | "src/operators/unary-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 75 | "src/operators/unpooling-nhwc.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 76 | ] |
| 77 | |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 78 | SUBGRAPH_SRCS = [ |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 79 | "src/subgraph/abs.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 80 | "src/subgraph/add2.c", |
| 81 | "src/subgraph/argmax-pooling-2d.c", |
| 82 | "src/subgraph/average-pooling-2d.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 83 | "src/subgraph/bankers-rounding.c", |
| 84 | "src/subgraph/ceiling.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 85 | "src/subgraph/clamp.c", |
Marat Dukhan | 20483c7 | 2021-12-05 09:56:40 -0800 | [diff] [blame] | 86 | "src/subgraph/convert.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 87 | "src/subgraph/convolution-2d.c", |
| 88 | "src/subgraph/deconvolution-2d.c", |
Artsiom Ablavatski | bbe8506 | 2020-11-05 14:07:37 -0800 | [diff] [blame] | 89 | "src/subgraph/depth-to-space.c", |
Frank Barchard | 9cef5ea | 2020-11-18 14:52:08 -0800 | [diff] [blame] | 90 | "src/subgraph/depthwise-convolution-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 91 | "src/subgraph/divide.c", |
Marat Dukhan | a160020 | 2020-12-01 22:17:16 -0800 | [diff] [blame] | 92 | "src/subgraph/elu.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 93 | "src/subgraph/floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 94 | "src/subgraph/fully-connected.c", |
Marat Dukhan | a059b7d | 2020-06-11 11:41:27 -0700 | [diff] [blame] | 95 | "src/subgraph/global-average-pooling-2d.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 96 | "src/subgraph/hardswish.c", |
Marat Dukhan | 5bbebac | 2020-06-10 19:42:15 -0700 | [diff] [blame] | 97 | "src/subgraph/leaky-relu.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 98 | "src/subgraph/max-pooling-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 99 | "src/subgraph/maximum2.c", |
| 100 | "src/subgraph/minimum2.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 101 | "src/subgraph/multiply2.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 102 | "src/subgraph/negate.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 103 | "src/subgraph/prelu.c", |
| 104 | "src/subgraph/sigmoid.c", |
| 105 | "src/subgraph/softmax.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 106 | "src/subgraph/square-root.c", |
| 107 | "src/subgraph/square.c", |
| 108 | "src/subgraph/squared-difference.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 109 | "src/subgraph/static-constant-pad.c", |
Marat Dukhan | d27202d | 2020-07-09 23:43:40 -0700 | [diff] [blame] | 110 | "src/subgraph/static-reshape.c", |
Marat Dukhan | aff24e2 | 2020-07-23 01:43:58 -0700 | [diff] [blame] | 111 | "src/subgraph/static-resize-bilinear-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 112 | "src/subgraph/subtract.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 113 | "src/subgraph/unpooling-2d.c", |
| 114 | ] |
| 115 | |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 116 | TABLE_SRCS = [ |
| 117 | "src/tables/exp2-k-over-64.c", |
| 118 | "src/tables/exp2-k-over-2048.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 119 | "src/tables/exp2minus-k-over-4.c", |
| 120 | "src/tables/exp2minus-k-over-8.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 121 | "src/tables/exp2minus-k-over-16.c", |
Marat Dukhan | 1f256fc | 2020-09-24 21:27:14 -0700 | [diff] [blame] | 122 | "src/tables/exp2minus-k-over-64.c", |
| 123 | "src/tables/exp2minus-k-over-2048.c", |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 124 | ] |
| 125 | |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 126 | PROD_SCALAR_PORTABLE_MICROKERNEL_SRCS = [ |
| 127 | "src/params-init.c", |
| 128 | "src/u8-lut32norm/scalar.c", |
| 129 | "src/x8-lut/gen/lut-scalar-x4.c", |
| 130 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
| 131 | "src/xx-copy/memcpy.c", |
| 132 | ] |
| 133 | |
| 134 | PROD_SCALAR_AARCH32_MICROKERNEL_SRCS = [ |
Marat Dukhan | 134f984 | 2021-12-29 19:57:31 -0800 | [diff] [blame] | 135 | "src/f16-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 136 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 137 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 138 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 139 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 140 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 141 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 142 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 143 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 144 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 145 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
Frank Barchard | 66ae257 | 2021-11-02 17:36:21 -0700 | [diff] [blame] | 146 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 147 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 148 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 149 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 150 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 151 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 152 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 153 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 154 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 155 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 156 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 157 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 158 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 159 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 160 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 161 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 162 | "src/f32-gemm/gen/1x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 163 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 164 | "src/f32-gemm/gen/4x2-scalar.c", |
| 165 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 166 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 167 | "src/f32-gemm/gen/4x4-scalar.c", |
| 168 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 169 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 170 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 171 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 172 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 173 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 174 | "src/f32-igemm/gen/4x2-scalar.c", |
| 175 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 176 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 177 | "src/f32-igemm/gen/4x4-scalar.c", |
| 178 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 179 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 180 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 181 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 182 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
| 183 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 184 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 185 | "src/f32-rmax/scalar.c", |
| 186 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 187 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 188 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 189 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 190 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 191 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 192 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 193 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 194 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 195 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 196 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 197 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 198 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 199 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 200 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 201 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 202 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 203 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 204 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 205 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 206 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 207 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 208 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 209 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 210 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 211 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 212 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 213 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 214 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 215 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 216 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 217 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 218 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 219 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 220 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
| 221 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
| 222 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 223 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 224 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 225 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 226 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
| 227 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 228 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 847ff5e | 2022-01-11 20:31:06 -0800 | [diff] [blame] | 229 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c1.c", |
| 230 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 231 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 232 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 233 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 234 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 235 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 236 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 237 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 238 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 239 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 240 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 241 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
| 242 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 243 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 244 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c1.c", |
| 245 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 246 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 247 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 248 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 249 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 250 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 251 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 252 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 253 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 254 | "src/s8-ibilinear/gen/scalar-c1.c", |
| 255 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
| 256 | "src/s8-vclamp/scalar-x4.c", |
| 257 | "src/u8-ibilinear/gen/scalar-c1.c", |
| 258 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 259 | "src/u8-rmax/scalar.c", |
| 260 | "src/u8-vclamp/scalar-x4.c", |
| 261 | "src/x8-zip/x2-scalar.c", |
| 262 | "src/x8-zip/x3-scalar.c", |
| 263 | "src/x8-zip/x4-scalar.c", |
| 264 | "src/x8-zip/xm-scalar.c", |
| 265 | "src/x32-packx/x2-scalar.c", |
| 266 | "src/x32-packx/x3-scalar.c", |
| 267 | "src/x32-packx/x4-scalar.c", |
| 268 | "src/x32-unpool/scalar.c", |
| 269 | "src/x32-zip/x2-scalar.c", |
| 270 | "src/x32-zip/x3-scalar.c", |
| 271 | "src/x32-zip/x4-scalar.c", |
| 272 | "src/x32-zip/xm-scalar.c", |
| 273 | "src/xx-fill/scalar-x16.c", |
| 274 | "src/xx-pad/scalar.c", |
| 275 | ] |
| 276 | |
| 277 | PROD_SCALAR_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 134f984 | 2021-12-29 19:57:31 -0800 | [diff] [blame] | 278 | "src/f16-f32-vcvt/gen/vcvt-scalar-x1.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 279 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 280 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 281 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 282 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 283 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 284 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 285 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 286 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 287 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
| 288 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
| 289 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 290 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 291 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 292 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 293 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 294 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 295 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 296 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 297 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 298 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 299 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x4.c", |
| 300 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 301 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 302 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 303 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 304 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 305 | "src/f32-gemm/gen/2x4-scalar.c", |
| 306 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 307 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 308 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
| 309 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 310 | "src/f32-igemm/gen/2x4-scalar.c", |
| 311 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 312 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 313 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 314 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 315 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
| 316 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 317 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 318 | "src/f32-rmax/scalar.c", |
| 319 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 320 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 321 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 322 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 323 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 324 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
| 325 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
| 326 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 327 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 328 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 329 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 330 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 331 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 332 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
| 333 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 334 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 335 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 336 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 337 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 338 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 339 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 340 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 341 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 342 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 343 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 344 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 345 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 346 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 347 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 348 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 349 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 350 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 351 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 352 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 353 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 354 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 355 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 356 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 357 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 358 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 359 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 360 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 361 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x1.c", |
Marat Dukhan | 847ff5e | 2022-01-11 20:31:06 -0800 | [diff] [blame] | 362 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c4.c", |
| 363 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c4.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 364 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 365 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 366 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 367 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 368 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 369 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 370 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 371 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 372 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 373 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 374 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 375 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 376 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x1.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 377 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c4.c", |
| 378 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c4.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 379 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 380 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 381 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 382 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 383 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 384 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 385 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 386 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 387 | "src/s8-ibilinear/gen/scalar-c1.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 388 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 389 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 390 | "src/u8-ibilinear/gen/scalar-c1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 391 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 392 | "src/u8-rmax/scalar.c", |
| 393 | "src/u8-vclamp/scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 394 | "src/x8-zip/x2-scalar.c", |
| 395 | "src/x8-zip/x3-scalar.c", |
| 396 | "src/x8-zip/x4-scalar.c", |
| 397 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 398 | "src/x32-packx/x2-scalar.c", |
| 399 | "src/x32-packx/x3-scalar.c", |
| 400 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 401 | "src/x32-unpool/scalar.c", |
| 402 | "src/x32-zip/x2-scalar.c", |
| 403 | "src/x32-zip/x3-scalar.c", |
| 404 | "src/x32-zip/x4-scalar.c", |
| 405 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 406 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 407 | "src/xx-pad/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 408 | ] |
| 409 | |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 410 | PROD_SCALAR_RISCV_MICROKERNEL_SRCS = [ |
| 411 | "src/f16-f32-vcvt/gen/vcvt-scalar-x4.c", |
| 412 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 413 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 414 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 415 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 416 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 417 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 418 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 419 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 420 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
| 421 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
| 422 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 423 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 424 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 425 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 426 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 427 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 428 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 429 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 430 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 431 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 432 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x2.c", |
| 433 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 434 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 435 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 436 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 437 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 438 | "src/f32-gemm/gen/1x4-scalar.c", |
| 439 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 440 | "src/f32-gemm/gen/4x2-scalar.c", |
| 441 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 442 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 443 | "src/f32-gemm/gen/4x4-scalar.c", |
| 444 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 445 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 446 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 447 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 448 | "src/f32-igemm/gen/1x4-scalar.c", |
| 449 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
| 450 | "src/f32-igemm/gen/4x2-scalar.c", |
| 451 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 452 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 453 | "src/f32-igemm/gen/4x4-scalar.c", |
| 454 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 455 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 456 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 457 | "src/f32-prelu/gen/scalar-2x4.c", |
| 458 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
| 459 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 460 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 461 | "src/f32-rmax/scalar.c", |
| 462 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 463 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 464 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 465 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 466 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 467 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 468 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 469 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 470 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 471 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 472 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 473 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 474 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 475 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 476 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 477 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 478 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 479 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 480 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 481 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 482 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 483 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 484 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 485 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 486 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 487 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 488 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 489 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 490 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 491 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
| 492 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 493 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 494 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 495 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
| 496 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
| 497 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
| 498 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 499 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 500 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 501 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 502 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
| 503 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
| 504 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 847ff5e | 2022-01-11 20:31:06 -0800 | [diff] [blame] | 505 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c1.c", |
| 506 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c1.c", |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 507 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 508 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 509 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 510 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 511 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 512 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
| 513 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 514 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 515 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 516 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
| 517 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
| 518 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
| 519 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 520 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c1.c", |
| 521 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c1.c", |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 522 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 523 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 524 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 525 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 526 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 527 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
| 528 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 529 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 530 | "src/s8-ibilinear/gen/scalar-c1.c", |
| 531 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
| 532 | "src/s8-vclamp/scalar-x4.c", |
| 533 | "src/u8-ibilinear/gen/scalar-c1.c", |
| 534 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 535 | "src/u8-rmax/scalar.c", |
| 536 | "src/u8-vclamp/scalar-x4.c", |
| 537 | "src/x8-zip/x2-scalar.c", |
| 538 | "src/x8-zip/x3-scalar.c", |
| 539 | "src/x8-zip/x4-scalar.c", |
| 540 | "src/x8-zip/xm-scalar.c", |
| 541 | "src/x32-packx/x2-scalar.c", |
| 542 | "src/x32-packx/x3-scalar.c", |
| 543 | "src/x32-packx/x4-scalar.c", |
| 544 | "src/x32-unpool/scalar.c", |
| 545 | "src/x32-zip/x2-scalar.c", |
| 546 | "src/x32-zip/x3-scalar.c", |
| 547 | "src/x32-zip/x4-scalar.c", |
| 548 | "src/x32-zip/xm-scalar.c", |
| 549 | "src/xx-fill/scalar-x16.c", |
| 550 | "src/xx-pad/scalar.c", |
| 551 | ] |
| 552 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 553 | ALL_SCALAR_MICROKERNEL_SRCS = [ |
Marat Dukhan | 134f984 | 2021-12-29 19:57:31 -0800 | [diff] [blame] | 554 | "src/f16-f32-vcvt/gen/vcvt-scalar-x1.c", |
| 555 | "src/f16-f32-vcvt/gen/vcvt-scalar-x2.c", |
| 556 | "src/f16-f32-vcvt/gen/vcvt-scalar-x3.c", |
| 557 | "src/f16-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 558 | "src/f32-argmaxpool/4x-scalar-c1.c", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 559 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 560 | "src/f32-argmaxpool/9x-scalar-c1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 561 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 562 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 563 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 564 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 565 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 566 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
| 567 | "src/f32-dwconv/gen/up1x3-minmax-scalar.c", |
| 568 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
| 569 | "src/f32-dwconv/gen/up1x3-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 570 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 571 | "src/f32-dwconv/gen/up1x4-minmax-scalar.c", |
| 572 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 573 | "src/f32-dwconv/gen/up1x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 574 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 575 | "src/f32-dwconv/gen/up1x9-minmax-scalar.c", |
| 576 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 577 | "src/f32-dwconv/gen/up1x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 578 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 579 | "src/f32-dwconv/gen/up1x25-minmax-scalar.c", |
| 580 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 581 | "src/f32-dwconv/gen/up1x25-scalar.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 582 | "src/f32-dwconv/gen/up2x3-minmax-scalar-acc2.c", |
| 583 | "src/f32-dwconv/gen/up2x3-minmax-scalar.c", |
| 584 | "src/f32-dwconv/gen/up2x3-scalar-acc2.c", |
| 585 | "src/f32-dwconv/gen/up2x3-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 586 | "src/f32-dwconv/gen/up2x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 587 | "src/f32-dwconv/gen/up2x4-minmax-scalar.c", |
| 588 | "src/f32-dwconv/gen/up2x4-scalar-acc2.c", |
| 589 | "src/f32-dwconv/gen/up2x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 590 | "src/f32-dwconv/gen/up2x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 591 | "src/f32-dwconv/gen/up2x9-minmax-scalar.c", |
| 592 | "src/f32-dwconv/gen/up2x9-scalar-acc2.c", |
| 593 | "src/f32-dwconv/gen/up2x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 594 | "src/f32-dwconv/gen/up2x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 595 | "src/f32-dwconv/gen/up2x25-minmax-scalar.c", |
| 596 | "src/f32-dwconv/gen/up2x25-scalar-acc2.c", |
| 597 | "src/f32-dwconv/gen/up2x25-scalar.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 598 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc2.c", |
| 599 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc3.c", |
| 600 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc4.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 601 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 602 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 603 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1.c", |
| 604 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-3x1.c", |
| 605 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 606 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-5x1.c", |
| 607 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-6x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 608 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 609 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc3.c", |
| 610 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 611 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 612 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 613 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1.c", |
| 614 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-3x1.c", |
| 615 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-4x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 616 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc2.c", |
| 617 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc3.c", |
| 618 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc4.c", |
| 619 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 620 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 621 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 622 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 623 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 624 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 625 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1.c", |
Marat Dukhan | 29c0c33 | 2020-10-28 22:11:00 -0700 | [diff] [blame] | 626 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc2.c", |
| 627 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc3.c", |
| 628 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc4.c", |
| 629 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 630 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1.c", |
| 631 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 632 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc3.c", |
| 633 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1.c", |
| 634 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1-acc2.c", |
| 635 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1.c", |
Marat Dukhan | 1fe8995 | 2021-11-10 01:27:15 -0800 | [diff] [blame] | 636 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x1.c", |
| 637 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x2.c", |
| 638 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x3.c", |
| 639 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x4.c", |
| 640 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x1.c", |
| 641 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x2.c", |
| 642 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x3.c", |
| 643 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 644 | "src/f32-gavgpool-cw/scalar-x1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 645 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 646 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 647 | "src/f32-gemm/gen-inc/1x4inc-minmax-scalar.c", |
| 648 | "src/f32-gemm/gen-inc/2x4inc-minmax-scalar.c", |
| 649 | "src/f32-gemm/gen-inc/4x4inc-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 650 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 651 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 652 | "src/f32-gemm/gen/1x4-scalar.c", |
| 653 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 654 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 655 | "src/f32-gemm/gen/2x4-scalar.c", |
| 656 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 657 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 658 | "src/f32-gemm/gen/4x2-scalar.c", |
| 659 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 660 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 661 | "src/f32-gemm/gen/4x4-scalar.c", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 662 | "src/f32-ibilinear-chw/gen/scalar-p1.c", |
| 663 | "src/f32-ibilinear-chw/gen/scalar-p2.c", |
| 664 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 665 | "src/f32-ibilinear/gen/scalar-c1.c", |
| 666 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 667 | "src/f32-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 668 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 669 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 670 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 671 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 672 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 673 | "src/f32-igemm/gen/2x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 674 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 675 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 676 | "src/f32-igemm/gen/4x2-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 677 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 678 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 679 | "src/f32-igemm/gen/4x4-scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 680 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 681 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 682 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 683 | "src/f32-ppmm/gen/2x4-minmax-scalar.c", |
| 684 | "src/f32-ppmm/gen/3x3-minmax-scalar.c", |
| 685 | "src/f32-ppmm/gen/4x2-minmax-scalar.c", |
| 686 | "src/f32-ppmm/gen/4x4-minmax-scalar.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 687 | "src/f32-prelu/gen/scalar-2x1.c", |
| 688 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 689 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x1.c", |
| 690 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x2.c", |
| 691 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x3.c", |
| 692 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x4.c", |
| 693 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
| 694 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x2.c", |
| 695 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x3.c", |
| 696 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
Marat Dukhan | f721e37 | 2022-01-04 10:41:12 -0800 | [diff] [blame] | 697 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x1.c", |
| 698 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x2.c", |
| 699 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x3.c", |
| 700 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 701 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x1.c", |
| 702 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x2.c", |
| 703 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x3.c", |
| 704 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x4.c", |
| 705 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
| 706 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x2.c", |
| 707 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x3.c", |
| 708 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
Marat Dukhan | f721e37 | 2022-01-04 10:41:12 -0800 | [diff] [blame] | 709 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x1.c", |
| 710 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x2.c", |
| 711 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x3.c", |
| 712 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 713 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x1.c", |
| 714 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x2-acc2.c", |
| 715 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x2.c", |
| 716 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x4-acc2.c", |
| 717 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x4-acc4.c", |
| 718 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x4.c", |
| 719 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x1.c", |
| 720 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x2-acc2.c", |
| 721 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x2.c", |
| 722 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
| 723 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc4.c", |
| 724 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 725 | "src/f32-rmax/scalar.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 726 | "src/f32-spmm/gen/1x1-minmax-scalar-pipelined.c", |
| 727 | "src/f32-spmm/gen/1x1-minmax-scalar.c", |
| 728 | "src/f32-spmm/gen/2x1-minmax-scalar-pipelined.c", |
| 729 | "src/f32-spmm/gen/2x1-minmax-scalar.c", |
| 730 | "src/f32-spmm/gen/4x1-minmax-scalar-pipelined.c", |
| 731 | "src/f32-spmm/gen/4x1-minmax-scalar.c", |
| 732 | "src/f32-spmm/gen/8x1-minmax-scalar-pipelined.c", |
| 733 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 734 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 735 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 736 | "src/f32-vbinary/gen/vadd-minmax-scalar-x1.c", |
| 737 | "src/f32-vbinary/gen/vadd-minmax-scalar-x2.c", |
| 738 | "src/f32-vbinary/gen/vadd-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 739 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 740 | "src/f32-vbinary/gen/vadd-relu-scalar-x1.c", |
| 741 | "src/f32-vbinary/gen/vadd-relu-scalar-x2.c", |
| 742 | "src/f32-vbinary/gen/vadd-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 743 | "src/f32-vbinary/gen/vadd-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 744 | "src/f32-vbinary/gen/vadd-scalar-x1.c", |
| 745 | "src/f32-vbinary/gen/vadd-scalar-x2.c", |
| 746 | "src/f32-vbinary/gen/vadd-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 747 | "src/f32-vbinary/gen/vadd-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 748 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x1.c", |
| 749 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x2.c", |
| 750 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 751 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 752 | "src/f32-vbinary/gen/vaddc-relu-scalar-x1.c", |
| 753 | "src/f32-vbinary/gen/vaddc-relu-scalar-x2.c", |
| 754 | "src/f32-vbinary/gen/vaddc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 755 | "src/f32-vbinary/gen/vaddc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 756 | "src/f32-vbinary/gen/vaddc-scalar-x1.c", |
| 757 | "src/f32-vbinary/gen/vaddc-scalar-x2.c", |
| 758 | "src/f32-vbinary/gen/vaddc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 759 | "src/f32-vbinary/gen/vaddc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 760 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x1.c", |
| 761 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 762 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 763 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 764 | "src/f32-vbinary/gen/vdiv-relu-scalar-x1.c", |
| 765 | "src/f32-vbinary/gen/vdiv-relu-scalar-x2.c", |
| 766 | "src/f32-vbinary/gen/vdiv-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 767 | "src/f32-vbinary/gen/vdiv-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 768 | "src/f32-vbinary/gen/vdiv-scalar-x1.c", |
| 769 | "src/f32-vbinary/gen/vdiv-scalar-x2.c", |
| 770 | "src/f32-vbinary/gen/vdiv-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 771 | "src/f32-vbinary/gen/vdiv-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 772 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x1.c", |
| 773 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 774 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 775 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 776 | "src/f32-vbinary/gen/vdivc-relu-scalar-x1.c", |
| 777 | "src/f32-vbinary/gen/vdivc-relu-scalar-x2.c", |
| 778 | "src/f32-vbinary/gen/vdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 779 | "src/f32-vbinary/gen/vdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 780 | "src/f32-vbinary/gen/vdivc-scalar-x1.c", |
| 781 | "src/f32-vbinary/gen/vdivc-scalar-x2.c", |
| 782 | "src/f32-vbinary/gen/vdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 783 | "src/f32-vbinary/gen/vdivc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 784 | "src/f32-vbinary/gen/vmax-scalar-x1.c", |
| 785 | "src/f32-vbinary/gen/vmax-scalar-x2.c", |
| 786 | "src/f32-vbinary/gen/vmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 787 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 788 | "src/f32-vbinary/gen/vmaxc-scalar-x1.c", |
| 789 | "src/f32-vbinary/gen/vmaxc-scalar-x2.c", |
| 790 | "src/f32-vbinary/gen/vmaxc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 791 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 792 | "src/f32-vbinary/gen/vmin-scalar-x1.c", |
| 793 | "src/f32-vbinary/gen/vmin-scalar-x2.c", |
| 794 | "src/f32-vbinary/gen/vmin-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 795 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 796 | "src/f32-vbinary/gen/vminc-scalar-x1.c", |
| 797 | "src/f32-vbinary/gen/vminc-scalar-x2.c", |
| 798 | "src/f32-vbinary/gen/vminc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 799 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 800 | "src/f32-vbinary/gen/vmul-minmax-scalar-x1.c", |
| 801 | "src/f32-vbinary/gen/vmul-minmax-scalar-x2.c", |
| 802 | "src/f32-vbinary/gen/vmul-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 803 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 804 | "src/f32-vbinary/gen/vmul-relu-scalar-x1.c", |
| 805 | "src/f32-vbinary/gen/vmul-relu-scalar-x2.c", |
| 806 | "src/f32-vbinary/gen/vmul-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 807 | "src/f32-vbinary/gen/vmul-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 808 | "src/f32-vbinary/gen/vmul-scalar-x1.c", |
| 809 | "src/f32-vbinary/gen/vmul-scalar-x2.c", |
| 810 | "src/f32-vbinary/gen/vmul-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 811 | "src/f32-vbinary/gen/vmul-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 812 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x1.c", |
| 813 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x2.c", |
| 814 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 815 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 816 | "src/f32-vbinary/gen/vmulc-relu-scalar-x1.c", |
| 817 | "src/f32-vbinary/gen/vmulc-relu-scalar-x2.c", |
| 818 | "src/f32-vbinary/gen/vmulc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 819 | "src/f32-vbinary/gen/vmulc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 820 | "src/f32-vbinary/gen/vmulc-scalar-x1.c", |
| 821 | "src/f32-vbinary/gen/vmulc-scalar-x2.c", |
| 822 | "src/f32-vbinary/gen/vmulc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 823 | "src/f32-vbinary/gen/vmulc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 824 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x1.c", |
| 825 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 826 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 827 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 828 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x1.c", |
| 829 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x2.c", |
| 830 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 831 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 832 | "src/f32-vbinary/gen/vrdivc-scalar-x1.c", |
| 833 | "src/f32-vbinary/gen/vrdivc-scalar-x2.c", |
| 834 | "src/f32-vbinary/gen/vrdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 835 | "src/f32-vbinary/gen/vrdivc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 836 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x1.c", |
| 837 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x2.c", |
| 838 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 839 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 840 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x1.c", |
| 841 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x2.c", |
| 842 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 843 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 844 | "src/f32-vbinary/gen/vrsubc-scalar-x1.c", |
| 845 | "src/f32-vbinary/gen/vrsubc-scalar-x2.c", |
| 846 | "src/f32-vbinary/gen/vrsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 847 | "src/f32-vbinary/gen/vrsubc-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 848 | "src/f32-vbinary/gen/vsqrdiff-scalar-x1.c", |
| 849 | "src/f32-vbinary/gen/vsqrdiff-scalar-x2.c", |
| 850 | "src/f32-vbinary/gen/vsqrdiff-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 851 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 852 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x1.c", |
| 853 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x2.c", |
| 854 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 855 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 856 | "src/f32-vbinary/gen/vsub-minmax-scalar-x1.c", |
| 857 | "src/f32-vbinary/gen/vsub-minmax-scalar-x2.c", |
| 858 | "src/f32-vbinary/gen/vsub-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 859 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 860 | "src/f32-vbinary/gen/vsub-relu-scalar-x1.c", |
| 861 | "src/f32-vbinary/gen/vsub-relu-scalar-x2.c", |
| 862 | "src/f32-vbinary/gen/vsub-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 863 | "src/f32-vbinary/gen/vsub-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 864 | "src/f32-vbinary/gen/vsub-scalar-x1.c", |
| 865 | "src/f32-vbinary/gen/vsub-scalar-x2.c", |
| 866 | "src/f32-vbinary/gen/vsub-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 867 | "src/f32-vbinary/gen/vsub-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 868 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x1.c", |
| 869 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x2.c", |
| 870 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 871 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 872 | "src/f32-vbinary/gen/vsubc-relu-scalar-x1.c", |
| 873 | "src/f32-vbinary/gen/vsubc-relu-scalar-x2.c", |
| 874 | "src/f32-vbinary/gen/vsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 875 | "src/f32-vbinary/gen/vsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 876 | "src/f32-vbinary/gen/vsubc-scalar-x1.c", |
| 877 | "src/f32-vbinary/gen/vsubc-scalar-x2.c", |
| 878 | "src/f32-vbinary/gen/vsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 879 | "src/f32-vbinary/gen/vsubc-scalar-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 880 | "src/f32-vclamp/gen/vclamp-scalar-x1.c", |
| 881 | "src/f32-vclamp/gen/vclamp-scalar-x2.c", |
| 882 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 883 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x1.c", |
| 884 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 885 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x3.c", |
| 886 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 887 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x5.c", |
| 888 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x6.c", |
| 889 | "src/f32-velu/gen/velu-scalar-rr2-p6-x1.c", |
| 890 | "src/f32-velu/gen/velu-scalar-rr2-p6-x2.c", |
| 891 | "src/f32-velu/gen/velu-scalar-rr2-p6-x3.c", |
| 892 | "src/f32-velu/gen/velu-scalar-rr2-p6-x4.c", |
| 893 | "src/f32-velu/gen/velu-scalar-rr2-p6-x5.c", |
| 894 | "src/f32-velu/gen/velu-scalar-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 895 | "src/f32-vhswish/gen/vhswish-scalar-x1.c", |
| 896 | "src/f32-vhswish/gen/vhswish-scalar-x2.c", |
| 897 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 898 | "src/f32-vlrelu/gen/vlrelu-scalar-x1.c", |
| 899 | "src/f32-vlrelu/gen/vlrelu-scalar-x2.c", |
| 900 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 901 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 902 | "src/f32-vmulcaddc/gen/c2-minmax-scalar-2x.c", |
| 903 | "src/f32-vmulcaddc/gen/c4-minmax-scalar-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 904 | "src/f32-vrelu/gen/vrelu-scalar-x1.c", |
| 905 | "src/f32-vrelu/gen/vrelu-scalar-x2.c", |
| 906 | "src/f32-vrelu/gen/vrelu-scalar-x4.c", |
| 907 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 908 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 909 | "src/f32-vrnd/gen/vrndd-scalar-libm-x2.c", |
| 910 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 911 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 912 | "src/f32-vrnd/gen/vrndne-scalar-libm-x2.c", |
| 913 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 914 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 915 | "src/f32-vrnd/gen/vrndu-scalar-libm-x2.c", |
| 916 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 917 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 918 | "src/f32-vrnd/gen/vrndz-scalar-libm-x2.c", |
| 919 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 920 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x1.c", |
| 921 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
| 922 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x4.c", |
| 923 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut2048-p1-div-x1.c", |
| 924 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut2048-p1-div-x2.c", |
| 925 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut2048-p1-div-x4.c", |
| 926 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-p5-div-x1.c", |
| 927 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-p5-div-x2.c", |
| 928 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-p5-div-x4.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 929 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 930 | "src/f32-vsqrt/gen/scalar-sqrt-x2.c", |
| 931 | "src/f32-vsqrt/gen/scalar-sqrt-x4.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 932 | "src/f32-vunary/gen/vabs-scalar-x1.c", |
| 933 | "src/f32-vunary/gen/vabs-scalar-x2.c", |
| 934 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 935 | "src/f32-vunary/gen/vneg-scalar-x1.c", |
| 936 | "src/f32-vunary/gen/vneg-scalar-x2.c", |
| 937 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 938 | "src/f32-vunary/gen/vsqr-scalar-x1.c", |
| 939 | "src/f32-vunary/gen/vsqr-scalar-x2.c", |
| 940 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | 78f039d | 2021-11-09 16:42:27 -0800 | [diff] [blame] | 941 | "src/math/cvt-f32-f16-scalar-bitcast.c", |
| 942 | "src/math/cvt-f32-f16-scalar-fabsf.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 943 | "src/math/expm1minus-scalar-rr2-lut4-p4.c", |
| 944 | "src/math/expm1minus-scalar-rr2-lut8-p3.c", |
| 945 | "src/math/expm1minus-scalar-rr2-lut8-p4.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 946 | "src/math/expm1minus-scalar-rr2-lut16-p3.c", |
| 947 | "src/math/expm1minus-scalar-rr2-lut16-p4.c", |
| 948 | "src/math/expm1minus-scalar-rr2-p5.c", |
| 949 | "src/math/expm1minus-scalar-rr2-p6.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 950 | "src/math/expminus-scalar-rr2-lut64-p2.c", |
| 951 | "src/math/expminus-scalar-rr2-lut2048-p1.c", |
| 952 | "src/math/expminus-scalar-rr2-p5.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 953 | "src/math/roundd-scalar-addsub.c", |
| 954 | "src/math/roundd-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 955 | "src/math/roundd-scalar-floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 956 | "src/math/roundne-scalar-addsub.c", |
| 957 | "src/math/roundne-scalar-nearbyint.c", |
| 958 | "src/math/roundne-scalar-rint.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 959 | "src/math/roundu-scalar-addsub.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 960 | "src/math/roundu-scalar-ceil.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 961 | "src/math/roundu-scalar-cvt.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 962 | "src/math/roundz-scalar-addsub.c", |
| 963 | "src/math/roundz-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 964 | "src/math/roundz-scalar-trunc.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 965 | "src/math/sigmoid-scalar-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 966 | "src/math/sigmoid-scalar-rr2-lut2048-p1-div.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 967 | "src/math/sigmoid-scalar-rr2-p5-div.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 968 | "src/params-init.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 969 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 970 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-imagic.c", |
| 971 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 972 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 973 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
| 974 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 975 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 976 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
| 977 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 978 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 979 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-imagic.c", |
| 980 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 981 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 982 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-imagic.c", |
| 983 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 984 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 985 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-imagic.c", |
| 986 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 987 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 988 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 989 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 990 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 991 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 992 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 993 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 994 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 995 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 996 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 997 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 998 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 999 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1000 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1001 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1002 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1003 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1004 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1005 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1006 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1007 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1008 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1009 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1010 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1011 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1012 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1013 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1014 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1015 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1016 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1017 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1018 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1019 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1020 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1021 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1022 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1023 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1024 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1025 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1026 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1027 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1028 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1029 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1030 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1031 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1032 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1033 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1034 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1035 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1036 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-imagic.c", |
| 1037 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1038 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1039 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
| 1040 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1041 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1042 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
| 1043 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1044 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1045 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-imagic.c", |
| 1046 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1047 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1048 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-imagic.c", |
| 1049 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1050 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1051 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-imagic.c", |
| 1052 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 86bd270 | 2021-12-10 02:19:56 -0800 | [diff] [blame] | 1053 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x1.c", |
| 1054 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x2.c", |
| 1055 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x3.c", |
| 1056 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1057 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-fmagic-c1.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1058 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-fmagic-c2.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1059 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-fmagic-c4.c", |
Frank Barchard | 7781786 | 2022-01-11 23:20:38 -0800 | [diff] [blame] | 1060 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c1.c", |
| 1061 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c2.c", |
| 1062 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c4.c", |
| 1063 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-lrintf-c1.c", |
| 1064 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-lrintf-c2.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1065 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-scalar-lrintf-c4.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1066 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-fmagic-c1.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1067 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-fmagic-c2.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1068 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-fmagic-c4.c", |
Frank Barchard | 7781786 | 2022-01-11 23:20:38 -0800 | [diff] [blame] | 1069 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c1.c", |
| 1070 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c2.c", |
| 1071 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c4.c", |
| 1072 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-lrintf-c1.c", |
| 1073 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-lrintf-c2.c", |
Marat Dukhan | d7a4b22 | 2022-01-11 22:25:20 -0800 | [diff] [blame] | 1074 | "src/qs8-gavgpool/gen/7x-minmax-fp32-scalar-lrintf-c4.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1075 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1076 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1077 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1078 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1079 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1080 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1081 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1082 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1083 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1084 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1085 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1086 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1087 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1088 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1089 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1090 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1091 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1092 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1093 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1094 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1095 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1096 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1097 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1098 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1099 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1100 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1101 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1102 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1103 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1104 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1105 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1106 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1107 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1108 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1109 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1110 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1111 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1112 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1113 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1114 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1115 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1116 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1117 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1118 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1119 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1120 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1121 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1122 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1123 | "src/qs8-requantization/fp32-scalar-fmagic.c", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 1124 | "src/qs8-requantization/fp32-scalar-lrintf.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1125 | "src/qs8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 1126 | "src/qs8-requantization/rndna-scalar-signed64.c", |
| 1127 | "src/qs8-requantization/rndna-scalar-unsigned32.c", |
| 1128 | "src/qs8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 062bee3 | 2021-05-27 20:31:07 -0700 | [diff] [blame] | 1129 | "src/qs8-requantization/rndnu-scalar.c", |
Marat Dukhan | d481c28 | 2021-05-11 23:48:31 -0700 | [diff] [blame] | 1130 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 1131 | "src/qs8-vadd/gen/minmax-scalar-x2.c", |
| 1132 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 1133 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 1134 | "src/qs8-vaddc/gen/minmax-scalar-x2.c", |
| 1135 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 1136 | "src/qs8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 1137 | "src/qs8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 1138 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 1139 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 1140 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 1141 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 1142 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 1143 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1144 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1145 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-imagic.c", |
| 1146 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1147 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1148 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
| 1149 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1150 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1151 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
| 1152 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1153 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1154 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-imagic.c", |
| 1155 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1156 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1157 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-imagic.c", |
| 1158 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1159 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1160 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-imagic.c", |
| 1161 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 86bd270 | 2021-12-10 02:19:56 -0800 | [diff] [blame] | 1162 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x1.c", |
| 1163 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x2.c", |
| 1164 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x3.c", |
| 1165 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 1166 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-fmagic-c1.c", |
| 1167 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-fmagic-c2.c", |
| 1168 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-fmagic-c4.c", |
| 1169 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c1.c", |
| 1170 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c2.c", |
| 1171 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-imagic-c4.c", |
| 1172 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-lrintf-c1.c", |
| 1173 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-lrintf-c2.c", |
| 1174 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-scalar-lrintf-c4.c", |
| 1175 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-fmagic-c1.c", |
| 1176 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-fmagic-c2.c", |
| 1177 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-fmagic-c4.c", |
| 1178 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c1.c", |
| 1179 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c2.c", |
| 1180 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-imagic-c4.c", |
| 1181 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-lrintf-c1.c", |
| 1182 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-lrintf-c2.c", |
| 1183 | "src/qu8-gavgpool/gen/7x-minmax-fp32-scalar-lrintf-c4.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1184 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1185 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1186 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1187 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1188 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1189 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1190 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1191 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1192 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1193 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1194 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1195 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1196 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1197 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1198 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1199 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1200 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1201 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1202 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1203 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1204 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1205 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1206 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1207 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1208 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1209 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1210 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1211 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1212 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1213 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1214 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1215 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1216 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1217 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1218 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1219 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1220 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1221 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1222 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1223 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1224 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1225 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1226 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1227 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1228 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1229 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1230 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1231 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1232 | "src/qu8-requantization/fp32-scalar-fmagic.c", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 1233 | "src/qu8-requantization/fp32-scalar-lrintf.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1234 | "src/qu8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 1235 | "src/qu8-requantization/rndna-scalar-signed64.c", |
| 1236 | "src/qu8-requantization/rndna-scalar-unsigned32.c", |
| 1237 | "src/qu8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 1238 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 1239 | "src/qu8-vadd/gen/minmax-scalar-x2.c", |
| 1240 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 1241 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 1242 | "src/qu8-vaddc/gen/minmax-scalar-x2.c", |
| 1243 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 1244 | "src/qu8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 1245 | "src/qu8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 1246 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 1247 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 1248 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 1249 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 6a69c8e | 2021-11-24 15:00:59 -0800 | [diff] [blame] | 1250 | "src/s8-ibilinear/gen/scalar-c1.c", |
| 1251 | "src/s8-ibilinear/gen/scalar-c2.c", |
| 1252 | "src/s8-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 1253 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 1254 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 6a69c8e | 2021-11-24 15:00:59 -0800 | [diff] [blame] | 1255 | "src/u8-ibilinear/gen/scalar-c1.c", |
| 1256 | "src/u8-ibilinear/gen/scalar-c2.c", |
| 1257 | "src/u8-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1258 | "src/u8-lut32norm/scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1259 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1260 | "src/u8-rmax/scalar.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1261 | "src/u8-vclamp/scalar-x4.c", |
Marat Dukhan | d67539d | 2021-09-08 23:06:03 -0700 | [diff] [blame] | 1262 | "src/x8-lut/gen/lut-scalar-x1.c", |
| 1263 | "src/x8-lut/gen/lut-scalar-x2.c", |
| 1264 | "src/x8-lut/gen/lut-scalar-x4.c", |
| 1265 | "src/x8-lut/gen/lut-scalar-x8.c", |
| 1266 | "src/x8-lut/gen/lut-scalar-x16.c", |
Alan Kelly | cd21b02 | 2022-01-14 01:44:59 -0800 | [diff] [blame] | 1267 | "src/x8-transpose/gen/1x2-scalar-int.c", |
| 1268 | "src/x8-transpose/gen/1x4-scalar-int.c", |
| 1269 | "src/x8-transpose/gen/2x1-scalar-int.c", |
| 1270 | "src/x8-transpose/gen/2x2-scalar-int.c", |
| 1271 | "src/x8-transpose/gen/2x4-scalar-int.c", |
| 1272 | "src/x8-transpose/gen/4x1-scalar-int.c", |
| 1273 | "src/x8-transpose/gen/4x2-scalar-int.c", |
| 1274 | "src/x8-transpose/gen/4x4-scalar-int.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1275 | "src/x8-zip/x2-scalar.c", |
| 1276 | "src/x8-zip/x3-scalar.c", |
| 1277 | "src/x8-zip/x4-scalar.c", |
| 1278 | "src/x8-zip/xm-scalar.c", |
Alan Kelly | 84aae41 | 2022-01-14 01:41:06 -0800 | [diff] [blame] | 1279 | "src/x16-transpose/gen/1x2-scalar-int.c", |
| 1280 | "src/x16-transpose/gen/1x4-scalar-int.c", |
| 1281 | "src/x16-transpose/gen/2x1-scalar-int.c", |
| 1282 | "src/x16-transpose/gen/2x2-scalar-int.c", |
| 1283 | "src/x16-transpose/gen/2x4-scalar-int.c", |
| 1284 | "src/x16-transpose/gen/4x1-scalar-int.c", |
| 1285 | "src/x16-transpose/gen/4x2-scalar-int.c", |
| 1286 | "src/x16-transpose/gen/4x4-scalar-int.c", |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 1287 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1288 | "src/x32-packx/x2-scalar.c", |
| 1289 | "src/x32-packx/x3-scalar.c", |
| 1290 | "src/x32-packx/x4-scalar.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1291 | "src/x32-transpose/gen/1x2-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1292 | "src/x32-transpose/gen/1x2-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1293 | "src/x32-transpose/gen/1x4-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1294 | "src/x32-transpose/gen/1x4-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1295 | "src/x32-transpose/gen/2x1-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1296 | "src/x32-transpose/gen/2x1-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1297 | "src/x32-transpose/gen/2x2-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1298 | "src/x32-transpose/gen/2x2-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1299 | "src/x32-transpose/gen/2x4-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1300 | "src/x32-transpose/gen/2x4-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1301 | "src/x32-transpose/gen/4x1-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1302 | "src/x32-transpose/gen/4x1-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1303 | "src/x32-transpose/gen/4x2-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1304 | "src/x32-transpose/gen/4x2-scalar-int.c", |
Alan Kelly | 2780863 | 2022-01-10 11:16:33 -0800 | [diff] [blame] | 1305 | "src/x32-transpose/gen/4x4-scalar-float.c", |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 1306 | "src/x32-transpose/gen/4x4-scalar-int.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1307 | "src/x32-unpool/scalar.c", |
| 1308 | "src/x32-zip/x2-scalar.c", |
| 1309 | "src/x32-zip/x3-scalar.c", |
| 1310 | "src/x32-zip/x4-scalar.c", |
| 1311 | "src/x32-zip/xm-scalar.c", |
Alan Kelly | d19bde9 | 2022-01-14 02:30:28 -0800 | [diff] [blame] | 1312 | "src/x64-transpose/gen/1x2-scalar-float.c", |
| 1313 | "src/x64-transpose/gen/1x2-scalar-int.c", |
| 1314 | "src/x64-transpose/gen/2x1-scalar-float.c", |
| 1315 | "src/x64-transpose/gen/2x1-scalar-int.c", |
| 1316 | "src/x64-transpose/gen/2x2-scalar-float.c", |
| 1317 | "src/x64-transpose/gen/2x2-scalar-int.c", |
| 1318 | "src/x64-transpose/gen/4x1-scalar-float.c", |
| 1319 | "src/x64-transpose/gen/4x1-scalar-int.c", |
| 1320 | "src/x64-transpose/gen/4x2-scalar-float.c", |
| 1321 | "src/x64-transpose/gen/4x2-scalar-int.c", |
Marat Dukhan | 048931b | 2020-11-24 20:53:54 -0800 | [diff] [blame] | 1322 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1323 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 1324 | "src/xx-pad/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1325 | ] |
| 1326 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1327 | ALL_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1328 | "src/f32-avgpool/9p8x-minmax-wasm-c1.c", |
| 1329 | "src/f32-avgpool/9x-minmax-wasm-c1.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1330 | "src/f32-dwconv/gen/up1x3-minmax-wasm-acc2.c", |
| 1331 | "src/f32-dwconv/gen/up1x3-minmax-wasm.c", |
| 1332 | "src/f32-dwconv/gen/up1x3-wasm-acc2.c", |
| 1333 | "src/f32-dwconv/gen/up1x3-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1334 | "src/f32-dwconv/gen/up1x4-minmax-wasm-acc2.c", |
| 1335 | "src/f32-dwconv/gen/up1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1336 | "src/f32-dwconv/gen/up1x4-wasm-acc2.c", |
| 1337 | "src/f32-dwconv/gen/up1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1338 | "src/f32-dwconv/gen/up1x9-minmax-wasm-acc2.c", |
| 1339 | "src/f32-dwconv/gen/up1x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1340 | "src/f32-dwconv/gen/up1x9-wasm-acc2.c", |
| 1341 | "src/f32-dwconv/gen/up1x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 1342 | "src/f32-dwconv/gen/up1x25-minmax-wasm-acc2.c", |
| 1343 | "src/f32-dwconv/gen/up1x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1344 | "src/f32-dwconv/gen/up1x25-wasm-acc2.c", |
| 1345 | "src/f32-dwconv/gen/up1x25-wasm.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1346 | "src/f32-dwconv/gen/up2x3-minmax-wasm-acc2.c", |
| 1347 | "src/f32-dwconv/gen/up2x3-minmax-wasm.c", |
| 1348 | "src/f32-dwconv/gen/up2x3-wasm-acc2.c", |
| 1349 | "src/f32-dwconv/gen/up2x3-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1350 | "src/f32-dwconv/gen/up2x4-minmax-wasm-acc2.c", |
| 1351 | "src/f32-dwconv/gen/up2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1352 | "src/f32-dwconv/gen/up2x4-wasm-acc2.c", |
| 1353 | "src/f32-dwconv/gen/up2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1354 | "src/f32-dwconv/gen/up2x9-minmax-wasm-acc2.c", |
| 1355 | "src/f32-dwconv/gen/up2x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1356 | "src/f32-dwconv/gen/up2x9-wasm-acc2.c", |
| 1357 | "src/f32-dwconv/gen/up2x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 1358 | "src/f32-dwconv/gen/up2x25-minmax-wasm-acc2.c", |
| 1359 | "src/f32-dwconv/gen/up2x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1360 | "src/f32-dwconv/gen/up2x25-wasm-acc2.c", |
| 1361 | "src/f32-dwconv/gen/up2x25-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1362 | "src/f32-gavgpool/7p7x-minmax-wasm-c1.c", |
| 1363 | "src/f32-gavgpool/7x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1364 | "src/f32-gemm/gen-inc/1x4inc-minmax-wasm.c", |
| 1365 | "src/f32-gemm/gen-inc/2x4inc-minmax-wasm.c", |
| 1366 | "src/f32-gemm/gen-inc/4x4inc-minmax-wasm.c", |
| 1367 | "src/f32-gemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1368 | "src/f32-gemm/gen/1x4-relu-wasm.c", |
| 1369 | "src/f32-gemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1370 | "src/f32-gemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1371 | "src/f32-gemm/gen/2x4-relu-wasm.c", |
| 1372 | "src/f32-gemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1373 | "src/f32-gemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1374 | "src/f32-gemm/gen/4x2-relu-wasm.c", |
| 1375 | "src/f32-gemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1376 | "src/f32-gemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1377 | "src/f32-gemm/gen/4x4-relu-wasm.c", |
| 1378 | "src/f32-gemm/gen/4x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1379 | "src/f32-igemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1380 | "src/f32-igemm/gen/1x4-relu-wasm.c", |
| 1381 | "src/f32-igemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1382 | "src/f32-igemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1383 | "src/f32-igemm/gen/2x4-relu-wasm.c", |
| 1384 | "src/f32-igemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1385 | "src/f32-igemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1386 | "src/f32-igemm/gen/4x2-relu-wasm.c", |
| 1387 | "src/f32-igemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1388 | "src/f32-igemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1389 | "src/f32-igemm/gen/4x4-relu-wasm.c", |
| 1390 | "src/f32-igemm/gen/4x4-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1391 | "src/f32-maxpool/9p8x-minmax-wasm-c1.c", |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 1392 | "src/f32-pavgpool/9p8x-minmax-wasm-c1.c", |
| 1393 | "src/f32-pavgpool/9x-minmax-wasm-c1.c", |
| 1394 | "src/f32-prelu/gen/wasm-2x1.c", |
| 1395 | "src/f32-prelu/gen/wasm-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 1396 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x1.c", |
| 1397 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x2.c", |
| 1398 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x3.c", |
| 1399 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x4.c", |
| 1400 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x1.c", |
| 1401 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x2.c", |
| 1402 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x3.c", |
| 1403 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x4.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1404 | "src/f32-vbinary/gen/vadd-minmax-wasm-x1.c", |
| 1405 | "src/f32-vbinary/gen/vadd-minmax-wasm-x2.c", |
| 1406 | "src/f32-vbinary/gen/vadd-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1407 | "src/f32-vbinary/gen/vadd-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1408 | "src/f32-vbinary/gen/vadd-relu-wasm-x1.c", |
| 1409 | "src/f32-vbinary/gen/vadd-relu-wasm-x2.c", |
| 1410 | "src/f32-vbinary/gen/vadd-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1411 | "src/f32-vbinary/gen/vadd-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1412 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x1.c", |
| 1413 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x2.c", |
| 1414 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x4.c", |
| 1415 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1416 | "src/f32-vbinary/gen/vaddc-relu-wasm-x1.c", |
| 1417 | "src/f32-vbinary/gen/vaddc-relu-wasm-x2.c", |
| 1418 | "src/f32-vbinary/gen/vaddc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1419 | "src/f32-vbinary/gen/vaddc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1420 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x1.c", |
| 1421 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x2.c", |
| 1422 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x4.c", |
| 1423 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1424 | "src/f32-vbinary/gen/vdiv-relu-wasm-x1.c", |
| 1425 | "src/f32-vbinary/gen/vdiv-relu-wasm-x2.c", |
| 1426 | "src/f32-vbinary/gen/vdiv-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1427 | "src/f32-vbinary/gen/vdiv-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1428 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x1.c", |
| 1429 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x2.c", |
| 1430 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x4.c", |
| 1431 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1432 | "src/f32-vbinary/gen/vdivc-relu-wasm-x1.c", |
| 1433 | "src/f32-vbinary/gen/vdivc-relu-wasm-x2.c", |
| 1434 | "src/f32-vbinary/gen/vdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1435 | "src/f32-vbinary/gen/vdivc-relu-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1436 | "src/f32-vbinary/gen/vmax-wasm-x1.c", |
| 1437 | "src/f32-vbinary/gen/vmax-wasm-x2.c", |
| 1438 | "src/f32-vbinary/gen/vmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1439 | "src/f32-vbinary/gen/vmax-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1440 | "src/f32-vbinary/gen/vmaxc-wasm-x1.c", |
| 1441 | "src/f32-vbinary/gen/vmaxc-wasm-x2.c", |
| 1442 | "src/f32-vbinary/gen/vmaxc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1443 | "src/f32-vbinary/gen/vmaxc-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1444 | "src/f32-vbinary/gen/vmin-wasm-x1.c", |
| 1445 | "src/f32-vbinary/gen/vmin-wasm-x2.c", |
| 1446 | "src/f32-vbinary/gen/vmin-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1447 | "src/f32-vbinary/gen/vmin-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1448 | "src/f32-vbinary/gen/vminc-wasm-x1.c", |
| 1449 | "src/f32-vbinary/gen/vminc-wasm-x2.c", |
| 1450 | "src/f32-vbinary/gen/vminc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1451 | "src/f32-vbinary/gen/vminc-wasm-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1452 | "src/f32-vbinary/gen/vmul-minmax-wasm-x1.c", |
| 1453 | "src/f32-vbinary/gen/vmul-minmax-wasm-x2.c", |
| 1454 | "src/f32-vbinary/gen/vmul-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1455 | "src/f32-vbinary/gen/vmul-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1456 | "src/f32-vbinary/gen/vmul-relu-wasm-x1.c", |
| 1457 | "src/f32-vbinary/gen/vmul-relu-wasm-x2.c", |
| 1458 | "src/f32-vbinary/gen/vmul-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1459 | "src/f32-vbinary/gen/vmul-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1460 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x1.c", |
| 1461 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x2.c", |
| 1462 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x4.c", |
| 1463 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1464 | "src/f32-vbinary/gen/vmulc-relu-wasm-x1.c", |
| 1465 | "src/f32-vbinary/gen/vmulc-relu-wasm-x2.c", |
| 1466 | "src/f32-vbinary/gen/vmulc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1467 | "src/f32-vbinary/gen/vmulc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1468 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x1.c", |
| 1469 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x2.c", |
| 1470 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x4.c", |
| 1471 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1472 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x1.c", |
| 1473 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x2.c", |
| 1474 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1475 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1476 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x1.c", |
| 1477 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x2.c", |
| 1478 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x4.c", |
| 1479 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1480 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x1.c", |
| 1481 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x2.c", |
| 1482 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1483 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1484 | "src/f32-vbinary/gen/vsub-minmax-wasm-x1.c", |
| 1485 | "src/f32-vbinary/gen/vsub-minmax-wasm-x2.c", |
| 1486 | "src/f32-vbinary/gen/vsub-minmax-wasm-x4.c", |
| 1487 | "src/f32-vbinary/gen/vsub-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1488 | "src/f32-vbinary/gen/vsub-relu-wasm-x1.c", |
| 1489 | "src/f32-vbinary/gen/vsub-relu-wasm-x2.c", |
| 1490 | "src/f32-vbinary/gen/vsub-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1491 | "src/f32-vbinary/gen/vsub-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1492 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x1.c", |
| 1493 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x2.c", |
| 1494 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x4.c", |
| 1495 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1496 | "src/f32-vbinary/gen/vsubc-relu-wasm-x1.c", |
| 1497 | "src/f32-vbinary/gen/vsubc-relu-wasm-x2.c", |
| 1498 | "src/f32-vbinary/gen/vsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1499 | "src/f32-vbinary/gen/vsubc-relu-wasm-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1500 | "src/f32-vclamp/gen/vclamp-wasm-x1.c", |
| 1501 | "src/f32-vclamp/gen/vclamp-wasm-x2.c", |
| 1502 | "src/f32-vclamp/gen/vclamp-wasm-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1503 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x1.c", |
| 1504 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x2.c", |
| 1505 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x3.c", |
| 1506 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x4.c", |
| 1507 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x5.c", |
| 1508 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x6.c", |
| 1509 | "src/f32-velu/gen/velu-wasm-rr2-p6-x1.c", |
| 1510 | "src/f32-velu/gen/velu-wasm-rr2-p6-x2.c", |
| 1511 | "src/f32-velu/gen/velu-wasm-rr2-p6-x3.c", |
| 1512 | "src/f32-velu/gen/velu-wasm-rr2-p6-x4.c", |
| 1513 | "src/f32-velu/gen/velu-wasm-rr2-p6-x5.c", |
| 1514 | "src/f32-velu/gen/velu-wasm-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1515 | "src/f32-vhswish/gen/vhswish-wasm-x1.c", |
| 1516 | "src/f32-vhswish/gen/vhswish-wasm-x2.c", |
| 1517 | "src/f32-vhswish/gen/vhswish-wasm-x4.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1518 | "src/f32-vlrelu/gen/vlrelu-wasm-x1.c", |
| 1519 | "src/f32-vlrelu/gen/vlrelu-wasm-x2.c", |
| 1520 | "src/f32-vlrelu/gen/vlrelu-wasm-x4.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 1521 | "src/f32-vmulcaddc/gen/c1-minmax-wasm-2x.c", |
| 1522 | "src/f32-vmulcaddc/gen/c2-minmax-wasm-2x.c", |
| 1523 | "src/f32-vmulcaddc/gen/c4-minmax-wasm-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1524 | "src/f32-vrelu/gen/vrelu-wasm-x1.c", |
| 1525 | "src/f32-vrelu/gen/vrelu-wasm-x2.c", |
| 1526 | "src/f32-vrelu/gen/vrelu-wasm-x4.c", |
| 1527 | "src/f32-vrelu/gen/vrelu-wasm-x8.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 1528 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-wasm-fmagic.c", |
| 1529 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-wasm-fmagic.c", |
| 1530 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-wasm-fmagic.c", |
| 1531 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-wasm-fmagic.c", |
| 1532 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-wasm-fmagic.c", |
| 1533 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-wasm-fmagic.c", |
| 1534 | "src/qc8-gemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1535 | "src/qc8-gemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1536 | "src/qc8-gemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1537 | "src/qc8-gemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1538 | "src/qc8-gemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1539 | "src/qc8-gemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1540 | "src/qc8-gemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1541 | "src/qc8-gemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1542 | "src/qc8-igemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1543 | "src/qc8-igemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1544 | "src/qc8-igemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1545 | "src/qc8-igemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1546 | "src/qc8-igemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1547 | "src/qc8-igemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1548 | "src/qc8-igemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1549 | "src/qc8-igemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1550 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-wasm-fmagic.c", |
| 1551 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-wasm-fmagic.c", |
| 1552 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-wasm-fmagic.c", |
| 1553 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-wasm-fmagic.c", |
| 1554 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-wasm-fmagic.c", |
| 1555 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-wasm-fmagic.c", |
| 1556 | "src/qs8-gemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1557 | "src/qs8-gemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1558 | "src/qs8-gemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1559 | "src/qs8-gemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1560 | "src/qs8-gemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1561 | "src/qs8-gemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1562 | "src/qs8-gemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1563 | "src/qs8-gemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1564 | "src/qs8-igemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1565 | "src/qs8-igemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1566 | "src/qs8-igemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1567 | "src/qs8-igemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1568 | "src/qs8-igemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1569 | "src/qs8-igemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1570 | "src/qs8-igemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1571 | "src/qs8-igemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1572 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-wasm-fmagic.c", |
| 1573 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-wasm-fmagic.c", |
| 1574 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-wasm-fmagic.c", |
| 1575 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-wasm-fmagic.c", |
| 1576 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-wasm-fmagic.c", |
| 1577 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-wasm-fmagic.c", |
| 1578 | "src/qu8-gemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1579 | "src/qu8-gemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1580 | "src/qu8-gemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1581 | "src/qu8-gemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1582 | "src/qu8-gemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1583 | "src/qu8-gemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1584 | "src/qu8-gemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1585 | "src/qu8-gemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1586 | "src/qu8-igemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1587 | "src/qu8-igemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1588 | "src/qu8-igemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1589 | "src/qu8-igemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1590 | "src/qu8-igemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1591 | "src/qu8-igemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1592 | "src/qu8-igemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1593 | "src/qu8-igemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 1594 | ] |
| 1595 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1596 | ALL_WASMSIMD_MICROKERNEL_SRCS = [ |
Marat Dukhan | f6507f8 | 2021-10-16 18:13:04 -0700 | [diff] [blame] | 1597 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x8.c", |
| 1598 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x16.c", |
| 1599 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x24.c", |
| 1600 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x32.c", |
| 1601 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x8.c", |
| 1602 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x16.c", |
| 1603 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x24.c", |
| 1604 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x32.c", |
Marat Dukhan | 40f0552 | 2020-07-16 22:33:12 -0700 | [diff] [blame] | 1605 | "src/f32-argmaxpool/4x-wasmsimd-c4.c", |
| 1606 | "src/f32-argmaxpool/9p8x-wasmsimd-c4.c", |
| 1607 | "src/f32-argmaxpool/9x-wasmsimd-c4.c", |
Marat Dukhan | 3b7432d | 2020-07-16 17:46:32 -0700 | [diff] [blame] | 1608 | "src/f32-avgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1609 | "src/f32-avgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1610 | "src/f32-avgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1611 | "src/f32-avgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 1612 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-wasmsimd-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1613 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-arm-acc2.c", |
| 1614 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-arm.c", |
| 1615 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-x86-acc2.c", |
| 1616 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-x86.c", |
Frank Barchard | 66ae257 | 2021-11-02 17:36:21 -0700 | [diff] [blame] | 1617 | "src/f32-dwconv/gen/up4x3-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1618 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1619 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1620 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1621 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1622 | "src/f32-dwconv/gen/up4x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1623 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1624 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1625 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1626 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1627 | "src/f32-dwconv/gen/up4x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1628 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1629 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1630 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1631 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86.c", |
| 1632 | "src/f32-dwconv/gen/up4x25-wasmsimd.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1633 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-arm-acc2.c", |
| 1634 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-arm.c", |
| 1635 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-x86-acc2.c", |
| 1636 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-x86.c", |
Frank Barchard | 66ae257 | 2021-11-02 17:36:21 -0700 | [diff] [blame] | 1637 | "src/f32-dwconv/gen/up8x3-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1638 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1639 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1640 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1641 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1642 | "src/f32-dwconv/gen/up8x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1643 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1644 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1645 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1646 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1647 | "src/f32-dwconv/gen/up8x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1648 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1649 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1650 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1651 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86.c", |
| 1652 | "src/f32-dwconv/gen/up8x25-wasmsimd.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1653 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1654 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1655 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1656 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1657 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1658 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1659 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1660 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1661 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-5x4.c", |
| 1662 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1663 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1664 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1665 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1666 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1667 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1668 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1669 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1670 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-4x4.c", |
| 1671 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-5x4.c", |
| 1672 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-6x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1673 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1674 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1675 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1676 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1677 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1678 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1679 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1680 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1681 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-5x4.c", |
| 1682 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1683 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1684 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1685 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1686 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1687 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1688 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1689 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1690 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-4x4.c", |
| 1691 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-5x4.c", |
| 1692 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-6x4.c", |
Frank Barchard | c5704bf | 2020-12-21 23:09:00 -0800 | [diff] [blame] | 1693 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1694 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1695 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1696 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1697 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1698 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1699 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1700 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1701 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1702 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1703 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1704 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1705 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1706 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1707 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1708 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-4x4.c", |
Frank Barchard | cadd422 | 2021-01-20 16:27:25 -0800 | [diff] [blame] | 1709 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1710 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1711 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1712 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1713 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1714 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1715 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1716 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1717 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1718 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1719 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1720 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1721 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1722 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1723 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1724 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-4x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1725 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1726 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1727 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1728 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1729 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1730 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1731 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1732 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1733 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1734 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1735 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4-acc2.c", |
| 1736 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1737 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1738 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1739 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1740 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1741 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1742 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1743 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1744 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1745 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1746 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1747 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4.c", |
| 1748 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4-acc2.c", |
| 1749 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4.c", |
| 1750 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-5x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1751 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1752 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1753 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1754 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1755 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1756 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1757 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1758 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1759 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1760 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1761 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4-acc2.c", |
| 1762 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1763 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1764 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1765 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1766 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1767 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1768 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1769 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1770 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1771 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1772 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1773 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4.c", |
| 1774 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4-acc2.c", |
| 1775 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4.c", |
| 1776 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-5x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1777 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1778 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1779 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1780 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1781 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1782 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1783 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1784 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1785 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1786 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1787 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1788 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1789 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1790 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1791 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1792 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1793 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1794 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1795 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1796 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1797 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1798 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1799 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1800 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1801 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1802 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1803 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1804 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1805 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1806 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1807 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1808 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1809 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1810 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1811 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1812 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1813 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1814 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1815 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1816 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4.c", |
Marat Dukhan | 22e31c8 | 2021-11-09 00:00:28 -0800 | [diff] [blame] | 1817 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x8.c", |
| 1818 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x16.c", |
| 1819 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x24.c", |
| 1820 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1821 | "src/f32-gavgpool-cw/wasmsimd-arm-x4.c", |
| 1822 | "src/f32-gavgpool-cw/wasmsimd-x86-x4.c", |
Marat Dukhan | c601680 | 2020-07-16 18:51:28 -0700 | [diff] [blame] | 1823 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-arm-c4.c", |
| 1824 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-x86-c4.c", |
| 1825 | "src/f32-gavgpool/7x-minmax-wasmsimd-arm-c4.c", |
| 1826 | "src/f32-gavgpool/7x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1827 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1828 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-splat.c", |
| 1829 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1830 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1831 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-arm.c", |
| 1832 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1833 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1834 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-splat.c", |
| 1835 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1836 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1837 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-arm.c", |
| 1838 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1839 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1840 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-splat.c", |
| 1841 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1842 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1843 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-arm.c", |
| 1844 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1845 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1846 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-splat.c", |
| 1847 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1848 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1849 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-arm.c", |
| 1850 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1851 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1852 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-splat.c", |
| 1853 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1854 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1855 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-arm.c", |
| 1856 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1857 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1858 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1859 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1860 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1861 | "src/f32-gemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1862 | "src/f32-gemm/gen/1x8-wasmsimd-splat.c", |
| 1863 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1864 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1865 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1866 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1867 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1868 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1869 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1870 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1871 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1872 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1873 | "src/f32-gemm/gen/4x2c4-relu-wasmsimd.c", |
| 1874 | "src/f32-gemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1875 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1876 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1877 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1878 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1879 | "src/f32-gemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1880 | "src/f32-gemm/gen/4x8-wasmsimd-splat.c", |
| 1881 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1882 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1883 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1884 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1885 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1886 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1887 | "src/f32-gemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1888 | "src/f32-gemm/gen/5x8-wasmsimd-splat.c", |
| 1889 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1890 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1891 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1892 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1893 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1894 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1895 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1896 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
XNNPACK Team | 965272b | 2020-10-23 21:10:15 -0700 | [diff] [blame] | 1897 | "src/f32-ibilinear-chw/gen/wasmsimd-p4.c", |
| 1898 | "src/f32-ibilinear-chw/gen/wasmsimd-p8.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1899 | "src/f32-ibilinear/gen/wasmsimd-c4.c", |
| 1900 | "src/f32-ibilinear/gen/wasmsimd-c8.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1901 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1902 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1903 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1904 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1905 | "src/f32-igemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1906 | "src/f32-igemm/gen/1x8-wasmsimd-splat.c", |
| 1907 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1908 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1909 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1910 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1911 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1912 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1913 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1914 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1915 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1916 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1917 | "src/f32-igemm/gen/4x2c4-relu-wasmsimd.c", |
| 1918 | "src/f32-igemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1919 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1920 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1921 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1922 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1923 | "src/f32-igemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1924 | "src/f32-igemm/gen/4x8-wasmsimd-splat.c", |
| 1925 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1926 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1927 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1928 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1929 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1930 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1931 | "src/f32-igemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1932 | "src/f32-igemm/gen/5x8-wasmsimd-splat.c", |
| 1933 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1934 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1935 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1936 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1937 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1938 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1939 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1940 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
Marat Dukhan | f6e2480 | 2020-07-08 22:20:40 -0700 | [diff] [blame] | 1941 | "src/f32-maxpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1942 | "src/f32-maxpool/9p8x-minmax-wasmsimd-x86-c4.c", |
Marat Dukhan | 1483c53 | 2020-07-16 18:08:19 -0700 | [diff] [blame] | 1943 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1944 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1945 | "src/f32-pavgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1946 | "src/f32-pavgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1947 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1948 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1949 | "src/f32-prelu/gen/wasmsimd-bitselect-1x4.c", |
| 1950 | "src/f32-prelu/gen/wasmsimd-bitselect-1x8.c", |
| 1951 | "src/f32-prelu/gen/wasmsimd-bitselect-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1952 | "src/f32-prelu/gen/wasmsimd-bitselect-2x4.c", |
| 1953 | "src/f32-prelu/gen/wasmsimd-bitselect-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1954 | "src/f32-prelu/gen/wasmsimd-bitselect-2x16.c", |
| 1955 | "src/f32-prelu/gen/wasmsimd-bitselect-4x4.c", |
| 1956 | "src/f32-prelu/gen/wasmsimd-bitselect-4x8.c", |
| 1957 | "src/f32-prelu/gen/wasmsimd-bitselect-4x16.c", |
| 1958 | "src/f32-prelu/gen/wasmsimd-minmax-1x4.c", |
| 1959 | "src/f32-prelu/gen/wasmsimd-minmax-1x8.c", |
| 1960 | "src/f32-prelu/gen/wasmsimd-minmax-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1961 | "src/f32-prelu/gen/wasmsimd-minmax-2x4.c", |
| 1962 | "src/f32-prelu/gen/wasmsimd-minmax-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1963 | "src/f32-prelu/gen/wasmsimd-minmax-2x16.c", |
| 1964 | "src/f32-prelu/gen/wasmsimd-minmax-4x4.c", |
| 1965 | "src/f32-prelu/gen/wasmsimd-minmax-4x8.c", |
| 1966 | "src/f32-prelu/gen/wasmsimd-minmax-4x16.c", |
Marat Dukhan | 4bd1de9 | 2021-12-02 14:00:33 -0800 | [diff] [blame] | 1967 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x8.c", |
| 1968 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x16.c", |
| 1969 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x24.c", |
| 1970 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x32.c", |
Marat Dukhan | 98d5552 | 2021-12-02 11:03:53 -0800 | [diff] [blame] | 1971 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x8.c", |
| 1972 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x16.c", |
| 1973 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x24.c", |
| 1974 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x32.c", |
Marat Dukhan | 4bd1de9 | 2021-12-02 14:00:33 -0800 | [diff] [blame] | 1975 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x8.c", |
| 1976 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x16.c", |
| 1977 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x24.c", |
| 1978 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x32.c", |
Marat Dukhan | 98d5552 | 2021-12-02 11:03:53 -0800 | [diff] [blame] | 1979 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x8.c", |
| 1980 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x16.c", |
| 1981 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x24.c", |
| 1982 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 1983 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x4.c", |
| 1984 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x8-acc2.c", |
| 1985 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x8.c", |
| 1986 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x12-acc2.c", |
| 1987 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x12-acc3.c", |
| 1988 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x12.c", |
| 1989 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x16-acc2.c", |
| 1990 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x16-acc4.c", |
| 1991 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x16.c", |
| 1992 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x20-acc2.c", |
| 1993 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x20-acc5.c", |
| 1994 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x20.c", |
Marat Dukhan | 8c41796 | 2020-07-08 12:27:50 -0700 | [diff] [blame] | 1995 | "src/f32-rmax/wasmsimd-arm.c", |
| 1996 | "src/f32-rmax/wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1997 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1998 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1999 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x2.c", |
| 2000 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2001 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2002 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 2003 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2004 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x2.c", |
| 2005 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2006 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2007 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 2008 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2009 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x2.c", |
| 2010 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2011 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2012 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 2013 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2014 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x2.c", |
| 2015 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2016 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2017 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 2018 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2019 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x2.c", |
| 2020 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2021 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2022 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 2023 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2024 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x2.c", |
| 2025 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2026 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2027 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 2028 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2029 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x2.c", |
| 2030 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 2031 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 2032 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 2033 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2034 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x2.c", |
| 2035 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 2036 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2037 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x4.c", |
| 2038 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2039 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2040 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x4.c", |
| 2041 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2042 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2043 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x4.c", |
| 2044 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2045 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2046 | "src/f32-vbinary/gen/vadd-wasmsimd-x4.c", |
| 2047 | "src/f32-vbinary/gen/vadd-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2048 | "src/f32-vbinary/gen/vadd-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2049 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x4.c", |
| 2050 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2051 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2052 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x4.c", |
| 2053 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2054 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2055 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x4.c", |
| 2056 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2057 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2058 | "src/f32-vbinary/gen/vaddc-wasmsimd-x4.c", |
| 2059 | "src/f32-vbinary/gen/vaddc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2060 | "src/f32-vbinary/gen/vaddc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2061 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x4.c", |
| 2062 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2063 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2064 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x4.c", |
| 2065 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2066 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2067 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x4.c", |
| 2068 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2069 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2070 | "src/f32-vbinary/gen/vdiv-wasmsimd-x4.c", |
| 2071 | "src/f32-vbinary/gen/vdiv-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2072 | "src/f32-vbinary/gen/vdiv-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2073 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x4.c", |
| 2074 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2075 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2076 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x4.c", |
| 2077 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2078 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2079 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x4.c", |
| 2080 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2081 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2082 | "src/f32-vbinary/gen/vdivc-wasmsimd-x4.c", |
| 2083 | "src/f32-vbinary/gen/vdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2084 | "src/f32-vbinary/gen/vdivc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2085 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x4.c", |
| 2086 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2087 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2088 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x4.c", |
| 2089 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2090 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2091 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x4.c", |
| 2092 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2093 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2094 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x4.c", |
| 2095 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2096 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2097 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x4.c", |
| 2098 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2099 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2100 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x4.c", |
| 2101 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2102 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2103 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x4.c", |
| 2104 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2105 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2106 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x4.c", |
| 2107 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2108 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2109 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x4.c", |
| 2110 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2111 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2112 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x4.c", |
| 2113 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2114 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2115 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x4.c", |
| 2116 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2117 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2118 | "src/f32-vbinary/gen/vmul-wasmsimd-x4.c", |
| 2119 | "src/f32-vbinary/gen/vmul-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2120 | "src/f32-vbinary/gen/vmul-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2121 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x4.c", |
| 2122 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2123 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2124 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x4.c", |
| 2125 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2126 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2127 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x4.c", |
| 2128 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2129 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2130 | "src/f32-vbinary/gen/vmulc-wasmsimd-x4.c", |
| 2131 | "src/f32-vbinary/gen/vmulc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2132 | "src/f32-vbinary/gen/vmulc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2133 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x4.c", |
| 2134 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2135 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2136 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x4.c", |
| 2137 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2138 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2139 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x4.c", |
| 2140 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2141 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2142 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x4.c", |
| 2143 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2144 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2145 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x4.c", |
| 2146 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2147 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2148 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x4.c", |
| 2149 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2150 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2151 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x4.c", |
| 2152 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2153 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2154 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x4.c", |
| 2155 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2156 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2157 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x4.c", |
| 2158 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2159 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2160 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x4.c", |
| 2161 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2162 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2163 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x4.c", |
| 2164 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2165 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2166 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x4.c", |
| 2167 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2168 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2169 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x4.c", |
| 2170 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2171 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2172 | "src/f32-vbinary/gen/vsub-wasmsimd-x4.c", |
| 2173 | "src/f32-vbinary/gen/vsub-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2174 | "src/f32-vbinary/gen/vsub-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2175 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x4.c", |
| 2176 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2177 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2178 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x4.c", |
| 2179 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2180 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2181 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x4.c", |
| 2182 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2183 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2184 | "src/f32-vbinary/gen/vsubc-wasmsimd-x4.c", |
| 2185 | "src/f32-vbinary/gen/vsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2186 | "src/f32-vbinary/gen/vsubc-wasmsimd-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2187 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x4.c", |
| 2188 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x8.c", |
| 2189 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x4.c", |
| 2190 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2191 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x4.c", |
| 2192 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x8.c", |
| 2193 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x12.c", |
| 2194 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x16.c", |
| 2195 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x20.c", |
| 2196 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2197 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x4.c", |
| 2198 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x8.c", |
| 2199 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x12.c", |
| 2200 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x16.c", |
| 2201 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x20.c", |
| 2202 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x24.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 2203 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x4.c", |
| 2204 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x8.c", |
| 2205 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x12.c", |
| 2206 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x16.c", |
| 2207 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x20.c", |
| 2208 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2209 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x4.c", |
| 2210 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x8.c", |
| 2211 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x12.c", |
| 2212 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x16.c", |
| 2213 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x20.c", |
| 2214 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2215 | "src/f32-vhswish/gen/vhswish-wasmsimd-x4.c", |
| 2216 | "src/f32-vhswish/gen/vhswish-wasmsimd-x8.c", |
| 2217 | "src/f32-vhswish/gen/vhswish-wasmsimd-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2218 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x4.c", |
| 2219 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x8.c", |
| 2220 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x4.c", |
| 2221 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x8.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 2222 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 2223 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-x86-2x.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2224 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 2225 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-x86-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2226 | "src/f32-vrelu/gen/vrelu-wasmsimd-x4.c", |
| 2227 | "src/f32-vrelu/gen/vrelu-wasmsimd-x8.c", |
| 2228 | "src/f32-vrelu/gen/vrelu-wasmsimd-x16.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2229 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x4.c", |
| 2230 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x8.c", |
| 2231 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x4.c", |
| 2232 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2233 | "src/f32-vrnd/gen/vrndd-wasmsimd-native-x4.c", |
| 2234 | "src/f32-vrnd/gen/vrndd-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2235 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x4.c", |
| 2236 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2237 | "src/f32-vrnd/gen/vrndne-wasmsimd-native-x4.c", |
| 2238 | "src/f32-vrnd/gen/vrndne-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2239 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x4.c", |
| 2240 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x8.c", |
| 2241 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x4.c", |
| 2242 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2243 | "src/f32-vrnd/gen/vrndu-wasmsimd-native-x4.c", |
| 2244 | "src/f32-vrnd/gen/vrndu-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2245 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x4.c", |
| 2246 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x8.c", |
| 2247 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x4.c", |
| 2248 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2249 | "src/f32-vrnd/gen/vrndz-wasmsimd-native-x4.c", |
| 2250 | "src/f32-vrnd/gen/vrndz-wasmsimd-native-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 2251 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x4.c", |
| 2252 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x8.c", |
| 2253 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x12.c", |
| 2254 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x16.c", |
| 2255 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x20.c", |
| 2256 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x24.c", |
| 2257 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x4.c", |
| 2258 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x8.c", |
| 2259 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x12.c", |
| 2260 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x16.c", |
| 2261 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x20.c", |
| 2262 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2263 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x4.c", |
| 2264 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x8.c", |
Marat Dukhan | 37c8351 | 2020-06-29 13:25:53 -0700 | [diff] [blame] | 2265 | "src/f32-vunary/gen/vabs-wasmsimd-x4.c", |
| 2266 | "src/f32-vunary/gen/vabs-wasmsimd-x8.c", |
| 2267 | "src/f32-vunary/gen/vneg-wasmsimd-x4.c", |
| 2268 | "src/f32-vunary/gen/vneg-wasmsimd-x8.c", |
| 2269 | "src/f32-vunary/gen/vsqr-wasmsimd-x4.c", |
| 2270 | "src/f32-vunary/gen/vsqr-wasmsimd-x8.c", |
Marat Dukhan | a18926a | 2021-09-29 15:02:44 -0700 | [diff] [blame] | 2271 | "src/math/cvt-f16-f32-wasmsimd-int16.c", |
| 2272 | "src/math/cvt-f16-f32-wasmsimd-int32.c", |
Marat Dukhan | 79c78b2 | 2021-11-08 20:44:27 -0800 | [diff] [blame] | 2273 | "src/math/cvt-f32-f16-wasmsimd.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2274 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-andnot.c", |
| 2275 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-max.c", |
| 2276 | "src/math/expm1minus-wasmsimd-rr2-p6-andnot.c", |
| 2277 | "src/math/expm1minus-wasmsimd-rr2-p6-max.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2278 | "src/math/roundd-wasmsimd-addsub.c", |
| 2279 | "src/math/roundd-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2280 | "src/math/roundd-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2281 | "src/math/roundne-wasmsimd-addsub.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2282 | "src/math/roundne-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2283 | "src/math/roundu-wasmsimd-addsub.c", |
| 2284 | "src/math/roundu-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2285 | "src/math/roundu-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2286 | "src/math/roundz-wasmsimd-addsub.c", |
| 2287 | "src/math/roundz-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2288 | "src/math/roundz-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2289 | "src/math/sigmoid-wasmsimd-rr2-lut64-p2-div.c", |
| 2290 | "src/math/sigmoid-wasmsimd-rr2-p5-div.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2291 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2292 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2293 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2294 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2295 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2296 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2297 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2298 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2299 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2300 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2301 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2302 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2303 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2304 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2305 | "src/qc8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2306 | "src/qc8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2307 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2308 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2309 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2310 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2311 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2312 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2313 | "src/qc8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2314 | "src/qc8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2315 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2316 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2317 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2318 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2319 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2320 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2321 | "src/qc8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2322 | "src/qc8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2323 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2324 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2325 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2326 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2327 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2328 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2329 | "src/qc8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2330 | "src/qc8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2331 | "src/qc8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2332 | "src/qc8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2333 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2334 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2335 | "src/qc8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2336 | "src/qc8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2337 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2338 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2339 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2340 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2341 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2342 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2343 | "src/qc8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2344 | "src/qc8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2345 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2346 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2347 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2348 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2349 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2350 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2351 | "src/qc8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2352 | "src/qc8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2353 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2354 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2355 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2356 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2357 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2358 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2359 | "src/qc8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2360 | "src/qc8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2361 | "src/qc8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2362 | "src/qc8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2363 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2364 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2365 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2366 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2367 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2368 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2369 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2370 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2371 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2372 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2373 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2374 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | fbf12b0 | 2021-12-09 22:39:15 -0800 | [diff] [blame] | 2375 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x8.c", |
| 2376 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x16.c", |
| 2377 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x24.c", |
| 2378 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x32.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 2379 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c8.c", |
| 2380 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c16.c", |
| 2381 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c24.c", |
| 2382 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c32.c", |
| 2383 | "src/qs8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c8.c", |
| 2384 | "src/qs8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c16.c", |
| 2385 | "src/qs8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c24.c", |
| 2386 | "src/qs8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c32.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2387 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2388 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2389 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2390 | "src/qs8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2391 | "src/qs8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2392 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2393 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2394 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2395 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2396 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2397 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2398 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2399 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2400 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2401 | "src/qs8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2402 | "src/qs8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2403 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2404 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2405 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2406 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2407 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2408 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2409 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2410 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2411 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2412 | "src/qs8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2413 | "src/qs8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2414 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2415 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2416 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2417 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2418 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2419 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2420 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2421 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2422 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2423 | "src/qs8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2424 | "src/qs8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2425 | "src/qs8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2426 | "src/qs8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2427 | "src/qs8-gemm/gen/4x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
| 2428 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2429 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2430 | "src/qs8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2431 | "src/qs8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2432 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2433 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2434 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2435 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2436 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2437 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2438 | "src/qs8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2439 | "src/qs8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2440 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2441 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2442 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2443 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2444 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2445 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2446 | "src/qs8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2447 | "src/qs8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2448 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2449 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2450 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2451 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2452 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2453 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2454 | "src/qs8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2455 | "src/qs8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2456 | "src/qs8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2457 | "src/qs8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 2458 | "src/qs8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2459 | "src/qs8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 5df27f8 | 2020-09-02 23:59:21 -0700 | [diff] [blame] | 2460 | "src/qs8-vadd/gen/minmax-wasmsimd-x8.c", |
| 2461 | "src/qs8-vadd/gen/minmax-wasmsimd-x16.c", |
| 2462 | "src/qs8-vadd/gen/minmax-wasmsimd-x24.c", |
| 2463 | "src/qs8-vadd/gen/minmax-wasmsimd-x32.c", |
| 2464 | "src/qs8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 2465 | "src/qs8-vaddc/gen/minmax-wasmsimd-x16.c", |
| 2466 | "src/qs8-vaddc/gen/minmax-wasmsimd-x24.c", |
| 2467 | "src/qs8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 2468 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2469 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 2470 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2471 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | f601135 | 2021-07-15 15:11:14 -0700 | [diff] [blame] | 2472 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 2473 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 2474 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 2475 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 2476 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 2477 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | fbf12b0 | 2021-12-09 22:39:15 -0800 | [diff] [blame] | 2478 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x8.c", |
| 2479 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x16.c", |
| 2480 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x24.c", |
| 2481 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x32.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 2482 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c8.c", |
| 2483 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c16.c", |
| 2484 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c24.c", |
| 2485 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-wasmsimd-c32.c", |
| 2486 | "src/qu8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c8.c", |
| 2487 | "src/qu8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c16.c", |
| 2488 | "src/qu8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c24.c", |
| 2489 | "src/qu8-gavgpool/gen/7x-minmax-fp32-wasmsimd-c32.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2490 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2491 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2492 | "src/qu8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2493 | "src/qu8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2494 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2495 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2496 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2497 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2498 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2499 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2500 | "src/qu8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2501 | "src/qu8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2502 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2503 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2504 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2505 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2506 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2507 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2508 | "src/qu8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2509 | "src/qu8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2510 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2511 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2512 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2513 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2514 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2515 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2516 | "src/qu8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2517 | "src/qu8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2518 | "src/qu8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2519 | "src/qu8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2520 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2521 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2522 | "src/qu8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2523 | "src/qu8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2524 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2525 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2526 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2527 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2528 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2529 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2530 | "src/qu8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2531 | "src/qu8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2532 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2533 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2534 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2535 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2536 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2537 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2538 | "src/qu8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2539 | "src/qu8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2540 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2541 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2542 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2543 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2544 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2545 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 348c377 | 2022-02-01 00:36:50 -0800 | [diff] [blame] | 2546 | "src/qu8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2547 | "src/qu8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2548 | "src/qu8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2549 | "src/qu8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 2550 | "src/qu8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2551 | "src/qu8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2552 | "src/qu8-vadd/gen/minmax-wasmsimd-x8.c", |
| 2553 | "src/qu8-vadd/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | e20a873 | 2021-12-07 17:11:37 -0800 | [diff] [blame] | 2554 | "src/qu8-vadd/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2555 | "src/qu8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 2556 | "src/qu8-vaddc/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | e20a873 | 2021-12-07 17:11:37 -0800 | [diff] [blame] | 2557 | "src/qu8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 2558 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2559 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 2560 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2561 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | 266a47b | 2021-11-24 13:58:12 -0800 | [diff] [blame] | 2562 | "src/s8-ibilinear/gen/wasmsimd-dot16x2-c8.c", |
| 2563 | "src/s8-ibilinear/gen/wasmsimd-dot16x2-c16.c", |
| 2564 | "src/s8-ibilinear/gen/wasmsimd-mul32-c8.c", |
| 2565 | "src/s8-ibilinear/gen/wasmsimd-mul32-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2566 | "src/s8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2567 | "src/s8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | 266a47b | 2021-11-24 13:58:12 -0800 | [diff] [blame] | 2568 | "src/u8-ibilinear/gen/wasmsimd-dot16x2-c8.c", |
| 2569 | "src/u8-ibilinear/gen/wasmsimd-dot16x2-c16.c", |
| 2570 | "src/u8-ibilinear/gen/wasmsimd-mul32-c8.c", |
| 2571 | "src/u8-ibilinear/gen/wasmsimd-mul32-c16.c", |
Marat Dukhan | f158942 | 2021-08-15 20:37:06 -0700 | [diff] [blame] | 2572 | "src/u8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | 1f5b108 | 2021-08-16 17:01:44 -0700 | [diff] [blame] | 2573 | "src/u8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | a4ad988 | 2021-09-18 08:06:04 -0700 | [diff] [blame] | 2574 | "src/x8-lut/gen/lut-wasmsimd-x16.c", |
| 2575 | "src/x8-lut/gen/lut-wasmsimd-x32.c", |
| 2576 | "src/x8-lut/gen/lut-wasmsimd-x48.c", |
| 2577 | "src/x8-lut/gen/lut-wasmsimd-x64.c", |
Marat Dukhan | 66d99e9 | 2020-07-16 12:56:21 -0700 | [diff] [blame] | 2578 | "src/x32-packx/x4-wasmsimd.c", |
Alan Kelly | 2493de9 | 2021-12-23 07:17:09 -0800 | [diff] [blame] | 2579 | "src/x32-transpose/4x4-wasmsimd.c", |
Marat Dukhan | 9d4bfa2 | 2020-07-16 19:07:04 -0700 | [diff] [blame] | 2580 | "src/x32-unpool/wasmsimd.c", |
Marat Dukhan | e3b7876 | 2020-07-16 20:02:58 -0700 | [diff] [blame] | 2581 | "src/x32-zip/x2-wasmsimd.c", |
| 2582 | "src/x32-zip/x3-wasmsimd.c", |
| 2583 | "src/x32-zip/x4-wasmsimd.c", |
| 2584 | "src/x32-zip/xm-wasmsimd.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2585 | "src/xx-fill/wasmsimd-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2586 | "src/xx-pad/wasmsimd.c", |
Marat Dukhan | 290055c | 2020-06-09 12:24:29 -0700 | [diff] [blame] | 2587 | ] |
| 2588 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2589 | # ISA-specific micro-kernels |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2590 | PROD_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 2591 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2592 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 2593 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 2594 | "src/f32-argmaxpool/9x-neon-c4.c", |
| 2595 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 2596 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
| 2597 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 2598 | "src/f32-dwconv/gen/up8x3-minmax-neon.c", |
Frank Barchard | dbe781b | 2021-10-18 10:29:52 -0700 | [diff] [blame] | 2599 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 2600 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
| 2601 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2602 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2603 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
| 2604 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
| 2605 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 2606 | "src/f32-f16-vcvt/gen/vcvt-neon-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2607 | "src/f32-gavgpool-cw/neon-x4.c", |
| 2608 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2609 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
| 2610 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2611 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2612 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2613 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
| 2614 | "src/f32-ibilinear/gen/neon-c8.c", |
| 2615 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2616 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2617 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2618 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2619 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2620 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
| 2621 | "src/f32-prelu/gen/neon-2x8.c", |
Marat Dukhan | ed2d776 | 2021-12-03 23:51:19 -0800 | [diff] [blame] | 2622 | "src/f32-qs8-vcvt/gen/vcvt-neon-x32.c", |
| 2623 | "src/f32-qu8-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 2624 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2625 | "src/f32-rmax/neon.c", |
| 2626 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
| 2627 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2628 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
| 2629 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2630 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2631 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2632 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
| 2633 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2634 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2635 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
| 2636 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2637 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
| 2638 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2639 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
| 2640 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
| 2641 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2642 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
| 2643 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
| 2644 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2645 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
| 2646 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2647 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2648 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
| 2649 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2650 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2651 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2652 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2653 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2654 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2655 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
Frank Barchard | d2e8d4d | 2022-01-14 17:18:53 -0800 | [diff] [blame] | 2656 | "src/qc8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2657 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 2658 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
Frank Barchard | d2e8d4d | 2022-01-14 17:18:53 -0800 | [diff] [blame] | 2659 | "src/qc8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2660 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 2661 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2662 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2663 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2664 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 2665 | "src/qs8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 2666 | "src/qs8-gavgpool/gen/7p7x-minmax-rndnu-neon-c8.c", |
| 2667 | "src/qs8-gavgpool/gen/7x-minmax-rndnu-neon-c8.c", |
Frank Barchard | 9519816 | 2021-12-21 17:29:10 -0800 | [diff] [blame] | 2668 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2669 | "src/qs8-gemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2670 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2671 | "src/qs8-gemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 9519816 | 2021-12-21 17:29:10 -0800 | [diff] [blame] | 2672 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2673 | "src/qs8-igemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2674 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2675 | "src/qs8-igemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 01debd9 | 2021-07-29 18:14:21 -0700 | [diff] [blame] | 2676 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2677 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2678 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2679 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 2680 | "src/qs8-vmul/gen/minmax-rndnu-neon-ld64-x16.c", |
| 2681 | "src/qs8-vmulc/gen/minmax-rndnu-neon-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2682 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2683 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2684 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8.c", |
| 2685 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 2686 | "src/qu8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 2687 | "src/qu8-gavgpool/gen/7p7x-minmax-rndnu-neon-c8.c", |
| 2688 | "src/qu8-gavgpool/gen/7x-minmax-rndnu-neon-c8.c", |
Frank Barchard | 7781786 | 2022-01-11 23:20:38 -0800 | [diff] [blame] | 2689 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2690 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 7781786 | 2022-01-11 23:20:38 -0800 | [diff] [blame] | 2691 | "src/qu8-gemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2692 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 7781786 | 2022-01-11 23:20:38 -0800 | [diff] [blame] | 2693 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2694 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 7781786 | 2022-01-11 23:20:38 -0800 | [diff] [blame] | 2695 | "src/qu8-igemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2696 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2697 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2698 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2699 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2700 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 2701 | "src/qu8-vmul/gen/minmax-rndnu-neon-ld64-x16.c", |
| 2702 | "src/qu8-vmulc/gen/minmax-rndnu-neon-ld64-x16.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 2703 | "src/s8-ibilinear/gen/neon-c8.c", |
| 2704 | "src/s8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2705 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2706 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 2707 | "src/u8-ibilinear/gen/neon-c8.c", |
| 2708 | "src/u8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2709 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
| 2710 | "src/u8-rmax/neon.c", |
| 2711 | "src/u8-vclamp/neon-x64.c", |
| 2712 | "src/x8-zip/x2-neon.c", |
| 2713 | "src/x8-zip/x3-neon.c", |
| 2714 | "src/x8-zip/x4-neon.c", |
| 2715 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2716 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2717 | "src/x32-unpool/neon.c", |
| 2718 | "src/x32-zip/x2-neon.c", |
| 2719 | "src/x32-zip/x3-neon.c", |
| 2720 | "src/x32-zip/x4-neon.c", |
| 2721 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2722 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2723 | "src/xx-pad/neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2724 | ] |
| 2725 | |
| 2726 | ALL_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 322ed6f | 2021-10-16 17:44:16 -0700 | [diff] [blame] | 2727 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x8.c", |
| 2728 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x16.c", |
| 2729 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x24.c", |
| 2730 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x32.c", |
| 2731 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x8.c", |
| 2732 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x16.c", |
| 2733 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x24.c", |
| 2734 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x32.c", |
Marat Dukhan | ef25c6d | 2020-07-24 00:59:40 -0700 | [diff] [blame] | 2735 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 2736 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 2737 | "src/f32-argmaxpool/9x-neon-c4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2738 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 2739 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2740 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2741 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2742 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2743 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2744 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2745 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2746 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2747 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x2.c", |
Marat Dukhan | c763488 | 2020-12-07 15:11:12 -0800 | [diff] [blame] | 2748 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 2749 | "src/f32-dwconv/gen/up4x3-minmax-neon-acc2.c", |
| 2750 | "src/f32-dwconv/gen/up4x3-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2751 | "src/f32-dwconv/gen/up4x4-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2752 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2753 | "src/f32-dwconv/gen/up4x9-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2754 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2755 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2756 | "src/f32-dwconv/gen/up4x25-minmax-neon.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 2757 | "src/f32-dwconv/gen/up8x3-minmax-neon-acc2.c", |
| 2758 | "src/f32-dwconv/gen/up8x3-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2759 | "src/f32-dwconv/gen/up8x4-minmax-neon-acc2.c", |
| 2760 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 2761 | "src/f32-dwconv/gen/up8x9-minmax-neon-acc2.c", |
| 2762 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2763 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2764 | "src/f32-dwconv/gen/up8x25-minmax-neon.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2765 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc2.c", |
| 2766 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc3.c", |
| 2767 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc4.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2768 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2769 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4-acc2.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2770 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2771 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-3x4.c", |
| 2772 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-4x4.c", |
| 2773 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-5x4.c", |
| 2774 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2775 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc2.c", |
| 2776 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc3.c", |
| 2777 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2778 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2779 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2780 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4.c", |
| 2781 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-3x4.c", |
| 2782 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2783 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc2.c", |
| 2784 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc3.c", |
| 2785 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc4.c", |
| 2786 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2787 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2788 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc2.c", |
| 2789 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2790 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2791 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2792 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2793 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2794 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4.c", |
| 2795 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2796 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc2.c", |
| 2797 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc3.c", |
| 2798 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc4.c", |
| 2799 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc5.c", |
| 2800 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2801 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc2.c", |
| 2802 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc3.c", |
| 2803 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2804 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2805 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4.c", |
Marat Dukhan | 4edfdbf | 2021-11-09 13:47:11 -0800 | [diff] [blame] | 2806 | "src/f32-f16-vcvt/gen/vcvt-neon-x8.c", |
| 2807 | "src/f32-f16-vcvt/gen/vcvt-neon-x16.c", |
| 2808 | "src/f32-f16-vcvt/gen/vcvt-neon-x24.c", |
| 2809 | "src/f32-f16-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2810 | "src/f32-gavgpool-cw/neon-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2811 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2812 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2813 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2814 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-lane-ld64.c", |
| 2815 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2816 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2817 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld128.c", |
| 2818 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld64.c", |
| 2819 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld128.c", |
| 2820 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neon.c", |
| 2821 | "src/f32-gemm/gen-inc/5x8inc-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2822 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld64.c", |
| 2823 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2824 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld64.c", |
| 2825 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2826 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neon.c", |
| 2827 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2828 | "src/f32-gemm/gen/1x8-minmax-neon-dup-ld64.c", |
| 2829 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2830 | "src/f32-gemm/gen/1x8s4-minmax-neon.c", |
| 2831 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2832 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld64.c", |
| 2833 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2834 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2835 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2836 | "src/f32-gemm/gen/4x8s4-minmax-neon.c", |
| 2837 | "src/f32-gemm/gen/5x8-minmax-neon-lane-ld64.c", |
| 2838 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2839 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld128.c", |
| 2840 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2841 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld128.c", |
| 2842 | "src/f32-gemm/gen/6x8s4-minmax-neon.c", |
| 2843 | "src/f32-gemm/gen/8x8s4-minmax-neon.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2844 | "src/f32-ibilinear-chw/gen/neon-p4.c", |
| 2845 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2846 | "src/f32-ibilinear/gen/neon-c4.c", |
| 2847 | "src/f32-ibilinear/gen/neon-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2848 | "src/f32-igemm/gen/1x8-minmax-neon-dup-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2849 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2850 | "src/f32-igemm/gen/1x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2851 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2852 | "src/f32-igemm/gen/4x4-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2853 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2854 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2855 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2856 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2857 | "src/f32-igemm/gen/4x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2858 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2859 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2860 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2861 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2862 | "src/f32-igemm/gen/6x8s4-minmax-neon.c", |
| 2863 | "src/f32-igemm/gen/8x8s4-minmax-neon.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2864 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2865 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2866 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2867 | "src/f32-ppmm/gen/4x8-minmax-neon.c", |
| 2868 | "src/f32-ppmm/gen/8x8-minmax-neon.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2869 | "src/f32-prelu/gen/neon-1x4.c", |
| 2870 | "src/f32-prelu/gen/neon-1x8.c", |
| 2871 | "src/f32-prelu/gen/neon-1x16.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 2872 | "src/f32-prelu/gen/neon-2x4.c", |
| 2873 | "src/f32-prelu/gen/neon-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2874 | "src/f32-prelu/gen/neon-2x16.c", |
| 2875 | "src/f32-prelu/gen/neon-4x4.c", |
| 2876 | "src/f32-prelu/gen/neon-4x8.c", |
| 2877 | "src/f32-prelu/gen/neon-4x16.c", |
Marat Dukhan | b2d0a2a | 2021-12-02 09:04:57 -0800 | [diff] [blame] | 2878 | "src/f32-qs8-vcvt/gen/vcvt-neon-x8.c", |
| 2879 | "src/f32-qs8-vcvt/gen/vcvt-neon-x16.c", |
| 2880 | "src/f32-qs8-vcvt/gen/vcvt-neon-x24.c", |
| 2881 | "src/f32-qs8-vcvt/gen/vcvt-neon-x32.c", |
| 2882 | "src/f32-qu8-vcvt/gen/vcvt-neon-x8.c", |
| 2883 | "src/f32-qu8-vcvt/gen/vcvt-neon-x16.c", |
| 2884 | "src/f32-qu8-vcvt/gen/vcvt-neon-x24.c", |
| 2885 | "src/f32-qu8-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 2886 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x4.c", |
| 2887 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x8-acc2.c", |
| 2888 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x8.c", |
| 2889 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x12-acc2.c", |
| 2890 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x12-acc3.c", |
| 2891 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x12.c", |
| 2892 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x16-acc2.c", |
| 2893 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x16-acc4.c", |
| 2894 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x16.c", |
| 2895 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x20-acc2.c", |
| 2896 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x20-acc5.c", |
| 2897 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x20.c", |
| 2898 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x4.c", |
| 2899 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x8-acc2.c", |
| 2900 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x8.c", |
| 2901 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x12-acc2.c", |
| 2902 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x12-acc3.c", |
| 2903 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x12.c", |
| 2904 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x16-acc2.c", |
| 2905 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x16-acc4.c", |
| 2906 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x16.c", |
| 2907 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x20-acc2.c", |
| 2908 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x20-acc5.c", |
| 2909 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x20.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2910 | "src/f32-rmax/neon.c", |
Marat Dukhan | 5b86c43 | 2020-12-06 19:15:03 -0800 | [diff] [blame] | 2911 | "src/f32-spmm/gen/4x1-minmax-neon-pipelined.c", |
| 2912 | "src/f32-spmm/gen/4x1-minmax-neon-x2.c", |
| 2913 | "src/f32-spmm/gen/4x1-minmax-neon.c", |
| 2914 | "src/f32-spmm/gen/8x1-minmax-neon-pipelined.c", |
| 2915 | "src/f32-spmm/gen/8x1-minmax-neon-x2.c", |
| 2916 | "src/f32-spmm/gen/8x1-minmax-neon.c", |
| 2917 | "src/f32-spmm/gen/12x1-minmax-neon.c", |
| 2918 | "src/f32-spmm/gen/16x1-minmax-neon-pipelined.c", |
| 2919 | "src/f32-spmm/gen/16x1-minmax-neon-x2.c", |
| 2920 | "src/f32-spmm/gen/16x1-minmax-neon.c", |
| 2921 | "src/f32-spmm/gen/32x1-minmax-neon-pipelined.c", |
| 2922 | "src/f32-spmm/gen/32x1-minmax-neon-x2.c", |
| 2923 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2924 | "src/f32-vbinary/gen/vadd-minmax-neon-x4.c", |
| 2925 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2926 | "src/f32-vbinary/gen/vaddc-minmax-neon-x4.c", |
| 2927 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 2928 | "src/f32-vbinary/gen/vmax-neon-x4.c", |
| 2929 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2930 | "src/f32-vbinary/gen/vmaxc-neon-x4.c", |
| 2931 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2932 | "src/f32-vbinary/gen/vmin-neon-x4.c", |
| 2933 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2934 | "src/f32-vbinary/gen/vminc-neon-x4.c", |
| 2935 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2936 | "src/f32-vbinary/gen/vmul-minmax-neon-x4.c", |
| 2937 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2938 | "src/f32-vbinary/gen/vmulc-minmax-neon-x4.c", |
| 2939 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2940 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x4.c", |
| 2941 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 2942 | "src/f32-vbinary/gen/vsqrdiff-neon-x4.c", |
| 2943 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2944 | "src/f32-vbinary/gen/vsqrdiffc-neon-x4.c", |
| 2945 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2946 | "src/f32-vbinary/gen/vsub-minmax-neon-x4.c", |
| 2947 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2948 | "src/f32-vbinary/gen/vsubc-minmax-neon-x4.c", |
| 2949 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2950 | "src/f32-vclamp/gen/vclamp-neon-x4.c", |
| 2951 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2952 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x4.c", |
| 2953 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2954 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x12.c", |
| 2955 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x16.c", |
| 2956 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x20.c", |
| 2957 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x24.c", |
| 2958 | "src/f32-velu/gen/velu-neon-rr2-p6-x4.c", |
| 2959 | "src/f32-velu/gen/velu-neon-rr2-p6-x8.c", |
| 2960 | "src/f32-velu/gen/velu-neon-rr2-p6-x12.c", |
| 2961 | "src/f32-velu/gen/velu-neon-rr2-p6-x16.c", |
| 2962 | "src/f32-velu/gen/velu-neon-rr2-p6-x20.c", |
| 2963 | "src/f32-velu/gen/velu-neon-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2964 | "src/f32-vhswish/gen/vhswish-neon-x4.c", |
| 2965 | "src/f32-vhswish/gen/vhswish-neon-x8.c", |
| 2966 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2967 | "src/f32-vlrelu/gen/vlrelu-neon-x4.c", |
| 2968 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2969 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2970 | "src/f32-vmulcaddc/gen/c8-minmax-neon-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2971 | "src/f32-vrelu/gen/vrelu-neon-x4.c", |
| 2972 | "src/f32-vrelu/gen/vrelu-neon-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2973 | "src/f32-vrnd/gen/vrndd-neon-x4.c", |
| 2974 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2975 | "src/f32-vrnd/gen/vrndne-neon-x4.c", |
| 2976 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2977 | "src/f32-vrnd/gen/vrndu-neon-x4.c", |
| 2978 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2979 | "src/f32-vrnd/gen/vrndz-neon-x4.c", |
| 2980 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2981 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x4.c", |
| 2982 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2983 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x12.c", |
| 2984 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x16.c", |
| 2985 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x20.c", |
| 2986 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x24.c", |
| 2987 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x4.c", |
| 2988 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x8.c", |
| 2989 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x12.c", |
| 2990 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x16.c", |
| 2991 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x20.c", |
| 2992 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x24.c", |
| 2993 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x4.c", |
| 2994 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x8.c", |
| 2995 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x12.c", |
| 2996 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x16.c", |
| 2997 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x20.c", |
| 2998 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x24.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 2999 | "src/f32-vunary/gen/vabs-neon-x4.c", |
| 3000 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 3001 | "src/f32-vunary/gen/vneg-neon-x4.c", |
| 3002 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 3003 | "src/f32-vunary/gen/vsqr-neon-x4.c", |
| 3004 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 60f903b | 2021-09-30 09:43:13 -0700 | [diff] [blame] | 3005 | "src/math/cvt-f16-f32-neon-int16.c", |
| 3006 | "src/math/cvt-f16-f32-neon-int32.c", |
Marat Dukhan | a6eb1e5 | 2021-11-06 18:29:36 -0700 | [diff] [blame] | 3007 | "src/math/cvt-f32-f16-neon.c", |
Marat Dukhan | d24301d | 2021-12-02 00:13:45 -0800 | [diff] [blame] | 3008 | "src/math/cvt-f32-qs8-neon.c", |
| 3009 | "src/math/cvt-f32-qu8-neon.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 3010 | "src/math/expm1minus-neon-rr2-lut16-p3.c", |
| 3011 | "src/math/expm1minus-neon-rr2-p6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3012 | "src/math/roundd-neon-addsub.c", |
| 3013 | "src/math/roundd-neon-cvt.c", |
| 3014 | "src/math/roundne-neon-addsub.c", |
| 3015 | "src/math/roundu-neon-addsub.c", |
| 3016 | "src/math/roundu-neon-cvt.c", |
| 3017 | "src/math/roundz-neon-addsub.c", |
| 3018 | "src/math/roundz-neon-cvt.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3019 | "src/math/sigmoid-neon-rr2-lut64-p2-nr2recps.c", |
| 3020 | "src/math/sigmoid-neon-rr2-lut2048-p1-nr2recps.c", |
| 3021 | "src/math/sigmoid-neon-rr2-p5-nr2recps.c", |
| 3022 | "src/math/sqrt-neon-nr1rsqrts.c", |
| 3023 | "src/math/sqrt-neon-nr2rsqrts.c", |
| 3024 | "src/math/sqrt-neon-nr3rsqrts.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3025 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 3026 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3027 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3028 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 3029 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3030 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3031 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 3032 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld128.c", |
| 3033 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld64.c", |
| 3034 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3035 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3036 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
| 3037 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld128.c", |
| 3038 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld64.c", |
| 3039 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3040 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
| 3041 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 3042 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 3043 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 3044 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3045 | "src/qc8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3046 | "src/qc8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3047 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3048 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3049 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3050 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3051 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 3052 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3053 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3054 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3055 | "src/qc8-gemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 3056 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3057 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3058 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3059 | "src/qc8-gemm/gen/2x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3060 | "src/qc8-gemm/gen/2x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3061 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3062 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3063 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3064 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3065 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3066 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3067 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3068 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3069 | "src/qc8-gemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3070 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3071 | "src/qc8-gemm/gen/2x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3072 | "src/qc8-gemm/gen/2x16-minmax-fp32-neon-mlal-lane.c", |
| 3073 | "src/qc8-gemm/gen/3x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3074 | "src/qc8-gemm/gen/3x8-minmax-fp32-neon-mlal-lane.c", |
| 3075 | "src/qc8-gemm/gen/3x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3076 | "src/qc8-gemm/gen/3x16-minmax-fp32-neon-mlal-lane.c", |
| 3077 | "src/qc8-gemm/gen/4x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3078 | "src/qc8-gemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
| 3079 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3080 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3081 | "src/qc8-gemm/gen/6x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3082 | "src/qc8-gemm/gen/6x8-minmax-fp32-neon-mlal-lane.c", |
| 3083 | "src/qc8-gemm/gen/6x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3084 | "src/qc8-gemm/gen/6x16-minmax-fp32-neon-mlal-lane.c", |
| 3085 | "src/qc8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3086 | "src/qc8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3087 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3088 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3089 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3090 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3091 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 3092 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3093 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3094 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3095 | "src/qc8-igemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 3096 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3097 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3098 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3099 | "src/qc8-igemm/gen/2x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3100 | "src/qc8-igemm/gen/2x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3101 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3102 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3103 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3104 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3105 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3106 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3107 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3108 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3109 | "src/qc8-igemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3110 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3111 | "src/qc8-igemm/gen/2x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3112 | "src/qc8-igemm/gen/2x16-minmax-fp32-neon-mlal-lane.c", |
| 3113 | "src/qc8-igemm/gen/3x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3114 | "src/qc8-igemm/gen/3x8-minmax-fp32-neon-mlal-lane.c", |
| 3115 | "src/qc8-igemm/gen/3x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3116 | "src/qc8-igemm/gen/3x16-minmax-fp32-neon-mlal-lane.c", |
| 3117 | "src/qc8-igemm/gen/4x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3118 | "src/qc8-igemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
| 3119 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3120 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3121 | "src/qc8-igemm/gen/6x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3122 | "src/qc8-igemm/gen/6x8-minmax-fp32-neon-mlal-lane.c", |
| 3123 | "src/qc8-igemm/gen/6x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3124 | "src/qc8-igemm/gen/6x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3125 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3126 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 3127 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3128 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3129 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3130 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 3131 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3132 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3133 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3134 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 3135 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld128.c", |
| 3136 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld64.c", |
| 3137 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3138 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3139 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3140 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
| 3141 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld128.c", |
| 3142 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld64.c", |
| 3143 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3144 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3145 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3146 | "src/qs8-dwconv/gen/up24x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3147 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3148 | "src/qs8-dwconv/gen/up24x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3149 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3150 | "src/qs8-dwconv/gen/up32x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3151 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 2aa2e2a | 2021-09-16 14:59:13 -0700 | [diff] [blame] | 3152 | "src/qs8-dwconv/gen/up32x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 3153 | "src/qs8-f32-vcvt/gen/vcvt-neon-x8.c", |
| 3154 | "src/qs8-f32-vcvt/gen/vcvt-neon-x16.c", |
| 3155 | "src/qs8-f32-vcvt/gen/vcvt-neon-x24.c", |
| 3156 | "src/qs8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 3157 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neon-c8.c", |
| 3158 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neon-c16.c", |
| 3159 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neon-c24.c", |
| 3160 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neon-c32.c", |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 3161 | "src/qs8-gavgpool/gen/7p7x-minmax-rndnu-neon-c8.c", |
| 3162 | "src/qs8-gavgpool/gen/7p7x-minmax-rndnu-neon-c16.c", |
| 3163 | "src/qs8-gavgpool/gen/7p7x-minmax-rndnu-neon-c24.c", |
| 3164 | "src/qs8-gavgpool/gen/7p7x-minmax-rndnu-neon-c32.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 3165 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neon-c8.c", |
| 3166 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neon-c16.c", |
| 3167 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neon-c24.c", |
| 3168 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neon-c32.c", |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 3169 | "src/qs8-gavgpool/gen/7x-minmax-rndnu-neon-c8.c", |
| 3170 | "src/qs8-gavgpool/gen/7x-minmax-rndnu-neon-c16.c", |
| 3171 | "src/qs8-gavgpool/gen/7x-minmax-rndnu-neon-c24.c", |
| 3172 | "src/qs8-gavgpool/gen/7x-minmax-rndnu-neon-c32.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3173 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3174 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3175 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3176 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3177 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3178 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3179 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3180 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3181 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3182 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3183 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3184 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3185 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3186 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3187 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3188 | "src/qs8-gemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 3189 | "src/qs8-gemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3190 | "src/qs8-gemm/gen/1x8c2s4-minmax-rndnu-neon-mull.c", |
| 3191 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3192 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3193 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3194 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3195 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3196 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3197 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3198 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3199 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3200 | "src/qs8-gemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 3201 | "src/qs8-gemm/gen/1x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3202 | "src/qs8-gemm/gen/1x8c4s2-minmax-rndnu-neon-mull.c", |
| 3203 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3204 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3205 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mull.c", |
| 3206 | "src/qs8-gemm/gen/1x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3207 | "src/qs8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3208 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3209 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3210 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3211 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3212 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3213 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3214 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3215 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3216 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3217 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3218 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3219 | "src/qs8-gemm/gen/1x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3220 | "src/qs8-gemm/gen/1x16c2s4-minmax-rndnu-neon-mull.c", |
| 3221 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3222 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3223 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3224 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3225 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3226 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3227 | "src/qs8-gemm/gen/1x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3228 | "src/qs8-gemm/gen/1x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3229 | "src/qs8-gemm/gen/1x16c8-minmax-rndnu-neon-mlal.c", |
| 3230 | "src/qs8-gemm/gen/1x16c8-minmax-rndnu-neon-mull.c", |
| 3231 | "src/qs8-gemm/gen/1x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3232 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3233 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3234 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3235 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3236 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3237 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3238 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3239 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3240 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3241 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3242 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3243 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3244 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3245 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3246 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3247 | "src/qs8-gemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3248 | "src/qs8-gemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3249 | "src/qs8-gemm/gen/2x8c2s4-minmax-rndnu-neon-mull.c", |
| 3250 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3251 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3252 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3253 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3254 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3255 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3256 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3257 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3258 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3259 | "src/qs8-gemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3260 | "src/qs8-gemm/gen/2x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3261 | "src/qs8-gemm/gen/2x8c4s2-minmax-rndnu-neon-mull.c", |
| 3262 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3263 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3264 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mull.c", |
| 3265 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3266 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3267 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3268 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3269 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3270 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3271 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3272 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3273 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3274 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3275 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3276 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3277 | "src/qs8-gemm/gen/2x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3278 | "src/qs8-gemm/gen/2x16c2s4-minmax-rndnu-neon-mull.c", |
| 3279 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3280 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3281 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3282 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3283 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3284 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3285 | "src/qs8-gemm/gen/2x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3286 | "src/qs8-gemm/gen/2x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3287 | "src/qs8-gemm/gen/2x16c8-minmax-rndnu-neon-mlal.c", |
| 3288 | "src/qs8-gemm/gen/2x16c8-minmax-rndnu-neon-mull.c", |
| 3289 | "src/qs8-gemm/gen/2x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3290 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3291 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3292 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3293 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3294 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3295 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3296 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3297 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3298 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3299 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3300 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3301 | "src/qs8-gemm/gen/3x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3302 | "src/qs8-gemm/gen/3x8c2s4-minmax-rndnu-neon-mull.c", |
| 3303 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3304 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3305 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3306 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3307 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3308 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3309 | "src/qs8-gemm/gen/3x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3310 | "src/qs8-gemm/gen/3x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3311 | "src/qs8-gemm/gen/3x8c8-minmax-rndnu-neon-mlal.c", |
| 3312 | "src/qs8-gemm/gen/3x8c8-minmax-rndnu-neon-mull.c", |
| 3313 | "src/qs8-gemm/gen/3x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3314 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3315 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3316 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3317 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3318 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3319 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3320 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3321 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3322 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3323 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3324 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3325 | "src/qs8-gemm/gen/3x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3326 | "src/qs8-gemm/gen/3x16c2s4-minmax-rndnu-neon-mull.c", |
| 3327 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3328 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3329 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3330 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3331 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3332 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3333 | "src/qs8-gemm/gen/3x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3334 | "src/qs8-gemm/gen/3x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3335 | "src/qs8-gemm/gen/3x16c8-minmax-rndnu-neon-mlal.c", |
| 3336 | "src/qs8-gemm/gen/3x16c8-minmax-rndnu-neon-mull.c", |
| 3337 | "src/qs8-gemm/gen/3x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3338 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3339 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3340 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3341 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3342 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3343 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3344 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3345 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3346 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3347 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3348 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3349 | "src/qs8-gemm/gen/4x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3350 | "src/qs8-gemm/gen/4x8c2s4-minmax-rndnu-neon-mull.c", |
| 3351 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3352 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3353 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3354 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3355 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3356 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3357 | "src/qs8-gemm/gen/4x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3358 | "src/qs8-gemm/gen/4x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3359 | "src/qs8-gemm/gen/4x8c8-minmax-rndnu-neon-mlal.c", |
| 3360 | "src/qs8-gemm/gen/4x8c8-minmax-rndnu-neon-mull.c", |
| 3361 | "src/qs8-gemm/gen/4x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3362 | "src/qs8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3363 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3364 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3365 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3366 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3367 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3368 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3369 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3370 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3371 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3372 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3373 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3374 | "src/qs8-gemm/gen/4x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3375 | "src/qs8-gemm/gen/4x16c2s4-minmax-rndnu-neon-mull.c", |
| 3376 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3377 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3378 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3379 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3380 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3381 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3382 | "src/qs8-gemm/gen/4x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3383 | "src/qs8-gemm/gen/4x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3384 | "src/qs8-gemm/gen/4x16c8-minmax-rndnu-neon-mlal.c", |
| 3385 | "src/qs8-gemm/gen/4x16c8-minmax-rndnu-neon-mull.c", |
| 3386 | "src/qs8-gemm/gen/4x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3387 | "src/qs8-gemm/gen/6x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3388 | "src/qs8-gemm/gen/6x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3389 | "src/qs8-gemm/gen/6x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3390 | "src/qs8-gemm/gen/6x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3391 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3392 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3393 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3394 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3395 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3396 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3397 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3398 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3399 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3400 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3401 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3402 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3403 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3404 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3405 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3406 | "src/qs8-igemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 3407 | "src/qs8-igemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3408 | "src/qs8-igemm/gen/1x8c2s4-minmax-rndnu-neon-mull.c", |
| 3409 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3410 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3411 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3412 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3413 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3414 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3415 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3416 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3417 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3418 | "src/qs8-igemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 3419 | "src/qs8-igemm/gen/1x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3420 | "src/qs8-igemm/gen/1x8c4s2-minmax-rndnu-neon-mull.c", |
| 3421 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3422 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3423 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mull.c", |
| 3424 | "src/qs8-igemm/gen/1x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3425 | "src/qs8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3426 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3427 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3428 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3429 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3430 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3431 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3432 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3433 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3434 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3435 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3436 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3437 | "src/qs8-igemm/gen/1x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3438 | "src/qs8-igemm/gen/1x16c2s4-minmax-rndnu-neon-mull.c", |
| 3439 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3440 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3441 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3442 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3443 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3444 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3445 | "src/qs8-igemm/gen/1x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3446 | "src/qs8-igemm/gen/1x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3447 | "src/qs8-igemm/gen/1x16c8-minmax-rndnu-neon-mlal.c", |
| 3448 | "src/qs8-igemm/gen/1x16c8-minmax-rndnu-neon-mull.c", |
| 3449 | "src/qs8-igemm/gen/1x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3450 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3451 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3452 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3453 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3454 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3455 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3456 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3457 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3458 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3459 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3460 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3461 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3462 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3463 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3464 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3465 | "src/qs8-igemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3466 | "src/qs8-igemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3467 | "src/qs8-igemm/gen/2x8c2s4-minmax-rndnu-neon-mull.c", |
| 3468 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3469 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3470 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3471 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3472 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3473 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3474 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3475 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3476 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3477 | "src/qs8-igemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3478 | "src/qs8-igemm/gen/2x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3479 | "src/qs8-igemm/gen/2x8c4s2-minmax-rndnu-neon-mull.c", |
| 3480 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3481 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3482 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mull.c", |
| 3483 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3484 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3485 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3486 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3487 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3488 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3489 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3490 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3491 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3492 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3493 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3494 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3495 | "src/qs8-igemm/gen/2x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3496 | "src/qs8-igemm/gen/2x16c2s4-minmax-rndnu-neon-mull.c", |
| 3497 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3498 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3499 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3500 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3501 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3502 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3503 | "src/qs8-igemm/gen/2x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3504 | "src/qs8-igemm/gen/2x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3505 | "src/qs8-igemm/gen/2x16c8-minmax-rndnu-neon-mlal.c", |
| 3506 | "src/qs8-igemm/gen/2x16c8-minmax-rndnu-neon-mull.c", |
| 3507 | "src/qs8-igemm/gen/2x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3508 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3509 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3510 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3511 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3512 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3513 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3514 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3515 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3516 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3517 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3518 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3519 | "src/qs8-igemm/gen/3x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3520 | "src/qs8-igemm/gen/3x8c2s4-minmax-rndnu-neon-mull.c", |
| 3521 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3522 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3523 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3524 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3525 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3526 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3527 | "src/qs8-igemm/gen/3x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3528 | "src/qs8-igemm/gen/3x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3529 | "src/qs8-igemm/gen/3x8c8-minmax-rndnu-neon-mlal.c", |
| 3530 | "src/qs8-igemm/gen/3x8c8-minmax-rndnu-neon-mull.c", |
| 3531 | "src/qs8-igemm/gen/3x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3532 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3533 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3534 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3535 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3536 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3537 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3538 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3539 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3540 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3541 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3542 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3543 | "src/qs8-igemm/gen/3x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3544 | "src/qs8-igemm/gen/3x16c2s4-minmax-rndnu-neon-mull.c", |
| 3545 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3546 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3547 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3548 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3549 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3550 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3551 | "src/qs8-igemm/gen/3x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3552 | "src/qs8-igemm/gen/3x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3553 | "src/qs8-igemm/gen/3x16c8-minmax-rndnu-neon-mlal.c", |
| 3554 | "src/qs8-igemm/gen/3x16c8-minmax-rndnu-neon-mull.c", |
| 3555 | "src/qs8-igemm/gen/3x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3556 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3557 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3558 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3559 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3560 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3561 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3562 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3563 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3564 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3565 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3566 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3567 | "src/qs8-igemm/gen/4x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3568 | "src/qs8-igemm/gen/4x8c2s4-minmax-rndnu-neon-mull.c", |
| 3569 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3570 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3571 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3572 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3573 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3574 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3575 | "src/qs8-igemm/gen/4x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3576 | "src/qs8-igemm/gen/4x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3577 | "src/qs8-igemm/gen/4x8c8-minmax-rndnu-neon-mlal.c", |
| 3578 | "src/qs8-igemm/gen/4x8c8-minmax-rndnu-neon-mull.c", |
| 3579 | "src/qs8-igemm/gen/4x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3580 | "src/qs8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3581 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3582 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3583 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3584 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3585 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3586 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3587 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3588 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3589 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3590 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3591 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3592 | "src/qs8-igemm/gen/4x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3593 | "src/qs8-igemm/gen/4x16c2s4-minmax-rndnu-neon-mull.c", |
| 3594 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3595 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3596 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3597 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3598 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3599 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3600 | "src/qs8-igemm/gen/4x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3601 | "src/qs8-igemm/gen/4x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3602 | "src/qs8-igemm/gen/4x16c8-minmax-rndnu-neon-mlal.c", |
| 3603 | "src/qs8-igemm/gen/4x16c8-minmax-rndnu-neon-mull.c", |
| 3604 | "src/qs8-igemm/gen/4x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3605 | "src/qs8-igemm/gen/6x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3606 | "src/qs8-igemm/gen/6x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3607 | "src/qs8-igemm/gen/6x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3608 | "src/qs8-igemm/gen/6x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 3609 | "src/qs8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3610 | "src/qs8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3611 | "src/qs8-requantization/rndna-neon.c", |
Marat Dukhan | d3d818c | 2021-07-16 17:56:54 -0700 | [diff] [blame] | 3612 | "src/qs8-requantization/rndnu-neon-mull.c", |
| 3613 | "src/qs8-requantization/rndnu-neon-qdmulh.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 3614 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 3615 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 3616 | "src/qs8-vadd/gen/minmax-neon-ld64-x24.c", |
| 3617 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3618 | "src/qs8-vadd/gen/minmax-neon-ld128-x16.c", |
| 3619 | "src/qs8-vadd/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 3620 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 3621 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 3622 | "src/qs8-vaddc/gen/minmax-neon-ld64-x24.c", |
| 3623 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3624 | "src/qs8-vaddc/gen/minmax-neon-ld128-x16.c", |
| 3625 | "src/qs8-vaddc/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3626 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 3627 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 3628 | "src/qs8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 3629 | "src/qs8-vmul/gen/minmax-rndnu-neon-ld64-x8.c", |
| 3630 | "src/qs8-vmul/gen/minmax-rndnu-neon-ld64-x16.c", |
| 3631 | "src/qs8-vmul/gen/minmax-rndnu-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3632 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 3633 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 3634 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 3635 | "src/qs8-vmulc/gen/minmax-rndnu-neon-ld64-x8.c", |
| 3636 | "src/qs8-vmulc/gen/minmax-rndnu-neon-ld64-x16.c", |
| 3637 | "src/qs8-vmulc/gen/minmax-rndnu-neon-ld128-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3638 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 3639 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3640 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3641 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3642 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3643 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3644 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3645 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3646 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3647 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3648 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3649 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3650 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3651 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3652 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3653 | "src/qu8-dwconv/gen/up24x9-minmax-rndnu-neon-mul8.c", |
| 3654 | "src/qu8-dwconv/gen/up24x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3655 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3656 | "src/qu8-dwconv/gen/up24x25-minmax-rndnu-neon-mul8.c", |
| 3657 | "src/qu8-dwconv/gen/up24x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3658 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3659 | "src/qu8-dwconv/gen/up32x9-minmax-rndnu-neon-mul8.c", |
| 3660 | "src/qu8-dwconv/gen/up32x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3661 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3662 | "src/qu8-dwconv/gen/up32x25-minmax-rndnu-neon-mul8.c", |
| 3663 | "src/qu8-dwconv/gen/up32x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 3664 | "src/qu8-f32-vcvt/gen/vcvt-neon-x8.c", |
| 3665 | "src/qu8-f32-vcvt/gen/vcvt-neon-x16.c", |
| 3666 | "src/qu8-f32-vcvt/gen/vcvt-neon-x24.c", |
| 3667 | "src/qu8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 3668 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neon-c8.c", |
| 3669 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neon-c16.c", |
| 3670 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neon-c24.c", |
| 3671 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neon-c32.c", |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 3672 | "src/qu8-gavgpool/gen/7p7x-minmax-rndnu-neon-c8.c", |
| 3673 | "src/qu8-gavgpool/gen/7p7x-minmax-rndnu-neon-c16.c", |
| 3674 | "src/qu8-gavgpool/gen/7p7x-minmax-rndnu-neon-c24.c", |
| 3675 | "src/qu8-gavgpool/gen/7p7x-minmax-rndnu-neon-c32.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 3676 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neon-c8.c", |
| 3677 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neon-c16.c", |
| 3678 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neon-c24.c", |
| 3679 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neon-c32.c", |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 3680 | "src/qu8-gavgpool/gen/7x-minmax-rndnu-neon-c8.c", |
| 3681 | "src/qu8-gavgpool/gen/7x-minmax-rndnu-neon-c16.c", |
| 3682 | "src/qu8-gavgpool/gen/7x-minmax-rndnu-neon-c24.c", |
| 3683 | "src/qu8-gavgpool/gen/7x-minmax-rndnu-neon-c32.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3684 | "src/qu8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3685 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3686 | "src/qu8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3687 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 3688 | "src/qu8-gemm/gen/2x8-minmax-rndnu-neon-mlal-lane.c", |
| 3689 | "src/qu8-gemm/gen/2x16-minmax-rndnu-neon-mlal-lane.c", |
| 3690 | "src/qu8-gemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
| 3691 | "src/qu8-gemm/gen/3x16-minmax-rndnu-neon-mlal-lane.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3692 | "src/qu8-gemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3693 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3694 | "src/qu8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3695 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 3696 | "src/qu8-gemm/gen/6x8-minmax-rndnu-neon-mlal-lane.c", |
| 3697 | "src/qu8-gemm/gen/6x16-minmax-rndnu-neon-mlal-lane.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3698 | "src/qu8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3699 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3700 | "src/qu8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3701 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 3702 | "src/qu8-igemm/gen/2x8-minmax-rndnu-neon-mlal-lane.c", |
| 3703 | "src/qu8-igemm/gen/2x16-minmax-rndnu-neon-mlal-lane.c", |
| 3704 | "src/qu8-igemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
| 3705 | "src/qu8-igemm/gen/3x16-minmax-rndnu-neon-mlal-lane.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3706 | "src/qu8-igemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3707 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3708 | "src/qu8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3709 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 3710 | "src/qu8-igemm/gen/6x8-minmax-rndnu-neon-mlal-lane.c", |
| 3711 | "src/qu8-igemm/gen/6x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 3712 | "src/qu8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3713 | "src/qu8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3714 | "src/qu8-requantization/rndna-neon.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3715 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 3716 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 3717 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3718 | "src/qu8-vadd/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3719 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 3720 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 3721 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3722 | "src/qu8-vaddc/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3723 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 3724 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 3725 | "src/qu8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 3726 | "src/qu8-vmul/gen/minmax-rndnu-neon-ld64-x8.c", |
| 3727 | "src/qu8-vmul/gen/minmax-rndnu-neon-ld64-x16.c", |
| 3728 | "src/qu8-vmul/gen/minmax-rndnu-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3729 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 3730 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 3731 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 3732 | "src/qu8-vmulc/gen/minmax-rndnu-neon-ld64-x8.c", |
| 3733 | "src/qu8-vmulc/gen/minmax-rndnu-neon-ld64-x16.c", |
| 3734 | "src/qu8-vmulc/gen/minmax-rndnu-neon-ld128-x16.c", |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 3735 | "src/s8-ibilinear/gen/neon-c8.c", |
| 3736 | "src/s8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3737 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3738 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 3739 | "src/u8-ibilinear/gen/neon-c8.c", |
| 3740 | "src/u8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3741 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3742 | "src/u8-rmax/neon.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3743 | "src/u8-vclamp/neon-x64.c", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 3744 | "src/x8-transpose/gen/16x16-reuse-dec-zip-neon.c", |
| 3745 | "src/x8-transpose/gen/16x16-reuse-mov-zip-neon.c", |
| 3746 | "src/x8-transpose/gen/16x16-reuse-switch-zip-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3747 | "src/x8-zip/x2-neon.c", |
| 3748 | "src/x8-zip/x3-neon.c", |
| 3749 | "src/x8-zip/x4-neon.c", |
| 3750 | "src/x8-zip/xm-neon.c", |
Alan Kelly | cfd947d | 2022-02-02 00:18:46 -0800 | [diff] [blame] | 3751 | "src/x16-transpose/gen/8x8-multi-dec-zip-neon.c", |
| 3752 | "src/x16-transpose/gen/8x8-multi-mov-zip-neon.c", |
| 3753 | "src/x16-transpose/gen/8x8-multi-switch-zip-neon.c", |
| 3754 | "src/x16-transpose/gen/8x8-reuse-dec-zip-neon.c", |
| 3755 | "src/x16-transpose/gen/8x8-reuse-mov-zip-neon.c", |
| 3756 | "src/x16-transpose/gen/8x8-reuse-multi-zip-neon.c", |
| 3757 | "src/x16-transpose/gen/8x8-reuse-switch-zip-neon.c", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 3758 | "src/x32-packx/x4-neon-st4.c", |
Alan Kelly | cfd947d | 2022-02-02 00:18:46 -0800 | [diff] [blame] | 3759 | "src/x32-transpose/gen/4x4-multi-dec-zip-neon.c", |
| 3760 | "src/x32-transpose/gen/4x4-multi-mov-zip-neon.c", |
| 3761 | "src/x32-transpose/gen/4x4-multi-multi-zip-neon.c", |
| 3762 | "src/x32-transpose/gen/4x4-multi-switch-zip-neon.c", |
| 3763 | "src/x32-transpose/gen/4x4-reuse-dec-zip-neon.c", |
| 3764 | "src/x32-transpose/gen/4x4-reuse-mov-zip-neon.c", |
| 3765 | "src/x32-transpose/gen/4x4-reuse-multi-zip-neon.c", |
| 3766 | "src/x32-transpose/gen/4x4-reuse-switch-zip-neon.c", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 3767 | "src/x32-unpool/neon.c", |
| 3768 | "src/x32-zip/x2-neon.c", |
| 3769 | "src/x32-zip/x3-neon.c", |
| 3770 | "src/x32-zip/x4-neon.c", |
| 3771 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3772 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 3773 | "src/xx-pad/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3774 | ] |
| 3775 | |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 3776 | PROD_NEONFP16_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 3777 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 3778 | "src/f32-f16-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 3779 | ] |
| 3780 | |
| 3781 | ALL_NEONFP16_MICROKERNEL_SRCS = [ |
| 3782 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x8.c", |
| 3783 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 3784 | "src/f32-f16-vcvt/gen/vcvt-neonfp16-x8.c", |
| 3785 | "src/f32-f16-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 3786 | "src/math/cvt-f16-f32-neonfp16.c", |
Marat Dukhan | 582e184 | 2021-10-25 17:18:36 -0700 | [diff] [blame] | 3787 | "src/math/cvt-f32-f16-neonfp16.c", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 3788 | ] |
| 3789 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3790 | PROD_NEONFMA_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3791 | "src/f32-dwconv/gen/up8x3-minmax-neonfma.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3792 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 3793 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
Frank Barchard | dbe781b | 2021-10-18 10:29:52 -0700 | [diff] [blame] | 3794 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3795 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 3796 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 3797 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
| 3798 | "src/f32-ibilinear/gen/neonfma-c8.c", |
| 3799 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
| 3800 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 3801 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3802 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 3803 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 3804 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 3805 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 3806 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 3807 | ] |
| 3808 | |
| 3809 | ALL_NEONFMA_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3810 | "src/f32-dwconv/gen/up4x3-minmax-neonfma-acc2.c", |
| 3811 | "src/f32-dwconv/gen/up4x3-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3812 | "src/f32-dwconv/gen/up4x4-minmax-neonfma-acc2.c", |
| 3813 | "src/f32-dwconv/gen/up4x4-minmax-neonfma.c", |
| 3814 | "src/f32-dwconv/gen/up4x9-minmax-neonfma-acc2.c", |
| 3815 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 3816 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 3817 | "src/f32-dwconv/gen/up4x25-minmax-neonfma.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3818 | "src/f32-dwconv/gen/up8x3-minmax-neonfma-acc2.c", |
| 3819 | "src/f32-dwconv/gen/up8x3-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3820 | "src/f32-dwconv/gen/up8x4-minmax-neonfma-acc2.c", |
| 3821 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 3822 | "src/f32-dwconv/gen/up8x9-minmax-neonfma-acc2.c", |
| 3823 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 3824 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
| 3825 | "src/f32-dwconv/gen/up8x25-minmax-neonfma.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3826 | "src/f32-dwconv/gen/up16x3-minmax-neon-acc2.c", |
| 3827 | "src/f32-dwconv/gen/up16x3-minmax-neon.c", |
| 3828 | "src/f32-dwconv/gen/up16x3-minmax-neonfma-acc2.c", |
| 3829 | "src/f32-dwconv/gen/up16x3-minmax-neonfma.c", |
Frank Barchard | c9f9d67 | 2021-10-18 12:51:59 -0700 | [diff] [blame] | 3830 | "src/f32-dwconv/gen/up16x4-minmax-neon-acc2.c", |
| 3831 | "src/f32-dwconv/gen/up16x4-minmax-neon.c", |
| 3832 | "src/f32-dwconv/gen/up16x4-minmax-neonfma-acc2.c", |
| 3833 | "src/f32-dwconv/gen/up16x4-minmax-neonfma.c", |
| 3834 | "src/f32-dwconv/gen/up16x9-minmax-neon-acc2.c", |
| 3835 | "src/f32-dwconv/gen/up16x9-minmax-neon.c", |
| 3836 | "src/f32-dwconv/gen/up16x9-minmax-neonfma-acc2.c", |
| 3837 | "src/f32-dwconv/gen/up16x9-minmax-neonfma.c", |
| 3838 | "src/f32-dwconv/gen/up16x25-minmax-neon-acc2.c", |
| 3839 | "src/f32-dwconv/gen/up16x25-minmax-neon.c", |
| 3840 | "src/f32-dwconv/gen/up16x25-minmax-neonfma-acc2.c", |
| 3841 | "src/f32-dwconv/gen/up16x25-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3842 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-dup-ld64.c", |
| 3843 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neonfma.c", |
| 3844 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld64.c", |
| 3845 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld128.c", |
| 3846 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neonfma.c", |
| 3847 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld64.c", |
| 3848 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld128.c", |
| 3849 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neonfma.c", |
| 3850 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neonfma.c", |
| 3851 | "src/f32-gemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
| 3852 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 3853 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
| 3854 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 3855 | "src/f32-gemm/gen/4x8s4-minmax-neonfma.c", |
| 3856 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 3857 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
| 3858 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 3859 | "src/f32-gemm/gen/8x8s4-minmax-neonfma.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 3860 | "src/f32-ibilinear-chw/gen/neonfma-p4.c", |
| 3861 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 3862 | "src/f32-ibilinear/gen/neonfma-c4.c", |
| 3863 | "src/f32-ibilinear/gen/neonfma-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3864 | "src/f32-igemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3865 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3866 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3867 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 3868 | "src/f32-igemm/gen/4x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3869 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 3870 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3871 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 3872 | "src/f32-igemm/gen/8x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3873 | "src/f32-ppmm/gen/4x8-minmax-neonfma.c", |
| 3874 | "src/f32-ppmm/gen/8x8-minmax-neonfma.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 3875 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x4.c", |
| 3876 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x8-acc2.c", |
| 3877 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x8.c", |
| 3878 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x12-acc2.c", |
| 3879 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x12-acc3.c", |
| 3880 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x12.c", |
| 3881 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16-acc2.c", |
| 3882 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16-acc4.c", |
| 3883 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16.c", |
| 3884 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x20-acc2.c", |
| 3885 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x20-acc5.c", |
| 3886 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x20.c", |
| 3887 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x4.c", |
| 3888 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x8-acc2.c", |
| 3889 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x8.c", |
| 3890 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x12-acc2.c", |
| 3891 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x12-acc3.c", |
| 3892 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x12.c", |
| 3893 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x16-acc2.c", |
| 3894 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x16-acc4.c", |
| 3895 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x16.c", |
| 3896 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x20-acc2.c", |
| 3897 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x20-acc5.c", |
| 3898 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x20.c", |
Marat Dukhan | 2fa7a0c | 2020-12-06 19:09:02 -0800 | [diff] [blame] | 3899 | "src/f32-spmm/gen/4x1-minmax-neonfma-pipelined.c", |
| 3900 | "src/f32-spmm/gen/4x1-minmax-neonfma-x2.c", |
| 3901 | "src/f32-spmm/gen/4x1-minmax-neonfma.c", |
| 3902 | "src/f32-spmm/gen/8x1-minmax-neonfma-pipelined.c", |
| 3903 | "src/f32-spmm/gen/8x1-minmax-neonfma-x2.c", |
| 3904 | "src/f32-spmm/gen/8x1-minmax-neonfma.c", |
| 3905 | "src/f32-spmm/gen/12x1-minmax-neonfma.c", |
| 3906 | "src/f32-spmm/gen/16x1-minmax-neonfma-pipelined.c", |
| 3907 | "src/f32-spmm/gen/16x1-minmax-neonfma-x2.c", |
| 3908 | "src/f32-spmm/gen/16x1-minmax-neonfma.c", |
| 3909 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 3910 | "src/f32-spmm/gen/32x1-minmax-neonfma-x2.c", |
| 3911 | "src/f32-spmm/gen/32x1-minmax-neonfma.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3912 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x4.c", |
| 3913 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x8.c", |
| 3914 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x12.c", |
| 3915 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 3916 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x20.c", |
| 3917 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x24.c", |
| 3918 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x4.c", |
| 3919 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 3920 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x12.c", |
| 3921 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x16.c", |
| 3922 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x20.c", |
| 3923 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x24.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3924 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 3925 | "src/f32-vmulcaddc/gen/c8-minmax-neonfma-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3926 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x4.c", |
| 3927 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x8.c", |
| 3928 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x12.c", |
| 3929 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x16.c", |
| 3930 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x20.c", |
| 3931 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x24.c", |
| 3932 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x4.c", |
| 3933 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x8.c", |
| 3934 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x12.c", |
| 3935 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x16.c", |
| 3936 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x20.c", |
| 3937 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x24.c", |
| 3938 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x4.c", |
| 3939 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x8.c", |
| 3940 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x12.c", |
| 3941 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 3942 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x20.c", |
| 3943 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x24.c", |
| 3944 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x4.c", |
| 3945 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x8.c", |
| 3946 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x12.c", |
| 3947 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x16.c", |
| 3948 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x20.c", |
| 3949 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x24.c", |
| 3950 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x4.c", |
| 3951 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x8.c", |
| 3952 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x12.c", |
| 3953 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x16.c", |
| 3954 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x20.c", |
| 3955 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x24.c", |
| 3956 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x4.c", |
| 3957 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x8.c", |
| 3958 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x12.c", |
| 3959 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x16.c", |
| 3960 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x20.c", |
| 3961 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x24.c", |
| 3962 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x4.c", |
| 3963 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x8.c", |
| 3964 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x12.c", |
| 3965 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x16.c", |
| 3966 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x20.c", |
| 3967 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x24.c", |
| 3968 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x4.c", |
| 3969 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x8.c", |
| 3970 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x12.c", |
| 3971 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x16.c", |
| 3972 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x20.c", |
| 3973 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x24.c", |
| 3974 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x4.c", |
| 3975 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x8.c", |
| 3976 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x12.c", |
| 3977 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x16.c", |
| 3978 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x20.c", |
| 3979 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3980 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x4.c", |
| 3981 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x8.c", |
| 3982 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x12.c", |
| 3983 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x16.c", |
| 3984 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x20.c", |
| 3985 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x24.c", |
| 3986 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x28.c", |
| 3987 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x32.c", |
| 3988 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x36.c", |
| 3989 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x40.c", |
| 3990 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x4.c", |
| 3991 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x8.c", |
| 3992 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x12.c", |
| 3993 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x16.c", |
| 3994 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x20.c", |
| 3995 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x24.c", |
| 3996 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x28.c", |
| 3997 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x32.c", |
| 3998 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x36.c", |
| 3999 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x40.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 4000 | "src/math/exp-neonfma-rr2-lut64-p2.c", |
| 4001 | "src/math/exp-neonfma-rr2-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 4002 | "src/math/expm1minus-neonfma-rr1-lut16-p3.c", |
| 4003 | "src/math/expm1minus-neonfma-rr1-p6.c", |
Marat Dukhan | 9dd119a | 2020-11-20 18:20:04 -0800 | [diff] [blame] | 4004 | "src/math/expminus-neonfma-rr2-lut64-p2.c", |
| 4005 | "src/math/expminus-neonfma-rr2-lut2048-p1.c", |
| 4006 | "src/math/expminus-neonfma-rr2-p5.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4007 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr1recps1fma.c", |
| 4008 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2fma.c", |
| 4009 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4010 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma.c", |
| 4011 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2fma.c", |
| 4012 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4013 | "src/math/sigmoid-neonfma-rr1-p5-nr1recps1fma.c", |
| 4014 | "src/math/sigmoid-neonfma-rr1-p5-nr2fma.c", |
| 4015 | "src/math/sigmoid-neonfma-rr1-p5-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4016 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr1recps1fma.c", |
| 4017 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2fma.c", |
| 4018 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4019 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr1recps1fma.c", |
| 4020 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2fma.c", |
| 4021 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4022 | "src/math/sigmoid-neonfma-rr2-p5-nr1recps1fma.c", |
| 4023 | "src/math/sigmoid-neonfma-rr2-p5-nr2fma.c", |
| 4024 | "src/math/sigmoid-neonfma-rr2-p5-nr2recps.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4025 | "src/math/sqrt-neonfma-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4026 | "src/math/sqrt-neonfma-nr1rsqrts1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4027 | "src/math/sqrt-neonfma-nr2fma.c", |
| 4028 | "src/math/sqrt-neonfma-nr2fma1adj.c", |
| 4029 | "src/math/sqrt-neonfma-nr3fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4030 | ] |
| 4031 | |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 4032 | PROD_AARCH64_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4033 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
| 4034 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 4035 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
| 4036 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 4037 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 4038 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 4039 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 4040 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 4041 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 4042 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 4043 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 4044 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 4045 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
| 4046 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 4047 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 4048 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
| 4049 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 4050 | "src/x8-lut/gen/lut-neon-tbx128x4-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4051 | ] |
| 4052 | |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 4053 | ALL_AARCH64_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 4054 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 4055 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4056 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 4057 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 4058 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 4059 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4060 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 4061 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 4062 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4063 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc2.c", |
| 4064 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc3.c", |
| 4065 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc4.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 4066 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4067 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4-acc2.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 4068 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4.c", |
| 4069 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 4070 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-4x4.c", |
| 4071 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-5x4.c", |
| 4072 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 4073 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc2.c", |
| 4074 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc3.c", |
| 4075 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4076 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 4077 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4078 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4.c", |
| 4079 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-3x4.c", |
| 4080 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 4081 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc2.c", |
| 4082 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc3.c", |
| 4083 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc4.c", |
| 4084 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4085 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 4086 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc2.c", |
| 4087 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4088 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 4089 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4090 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 4091 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4092 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 4093 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 4094 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 4095 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc3.c", |
| 4096 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc4.c", |
| 4097 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc5.c", |
| 4098 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4.c", |
| 4099 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc2.c", |
| 4100 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc3.c", |
| 4101 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 4102 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4103 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4104 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-lane-ld64.c", |
| 4105 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld64.c", |
| 4106 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld128.c", |
| 4107 | "src/f32-gemm/gen-inc/5x8inc-minmax-neonfma-lane-ld64.c", |
| 4108 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld64.c", |
| 4109 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld128.c", |
| 4110 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 4111 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 4112 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 4113 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 4114 | "src/f32-gemm/gen/5x8-minmax-neonfma-lane-ld64.c", |
| 4115 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 4116 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
| 4117 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 4118 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 4119 | "src/f32-igemm/gen/4x4-minmax-neonfma-lane-ld64.c", |
| 4120 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 4121 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 4122 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 4123 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 4124 | "src/f32-spmm/gen/4x2-minmax-neonfma.c", |
| 4125 | "src/f32-spmm/gen/4x4-minmax-neonfma.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 4126 | "src/f32-spmm/gen/8x2-minmax-neonfma.c", |
| 4127 | "src/f32-spmm/gen/8x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4128 | "src/f32-spmm/gen/12x2-minmax-neonfma.c", |
| 4129 | "src/f32-spmm/gen/12x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4130 | "src/f32-spmm/gen/16x2-minmax-neonfma.c", |
| 4131 | "src/f32-spmm/gen/16x4-minmax-neonfma.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 4132 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 4133 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4134 | "src/f32-vbinary/gen/vdiv-minmax-neon-x4.c", |
| 4135 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 4136 | "src/f32-vbinary/gen/vdivc-minmax-neon-x4.c", |
| 4137 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 4138 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x4.c", |
| 4139 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4140 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x4.c", |
| 4141 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x8.c", |
| 4142 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x12.c", |
| 4143 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x16.c", |
| 4144 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x20.c", |
| 4145 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x24.c", |
| 4146 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x4.c", |
| 4147 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x8.c", |
| 4148 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x12.c", |
| 4149 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x16.c", |
| 4150 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x20.c", |
| 4151 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x24.c", |
| 4152 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x4.c", |
| 4153 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x8.c", |
| 4154 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x12.c", |
| 4155 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x16.c", |
| 4156 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x20.c", |
| 4157 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4158 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 4159 | "src/f32-vsqrt/gen/neon-sqrt-x8.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4160 | "src/math/sigmoid-neonfma-rr1-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4161 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4162 | "src/math/sigmoid-neonfma-rr1-p5-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4163 | "src/math/sigmoid-neonfma-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4164 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4165 | "src/math/sigmoid-neonfma-rr2-p5-div.c", |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 4166 | "src/x8-lut/gen/lut-neon-tbx128x4-x16.c", |
| 4167 | "src/x8-lut/gen/lut-neon-tbx128x4-x32.c", |
| 4168 | "src/x8-lut/gen/lut-neon-tbx128x4-x48.c", |
| 4169 | "src/x8-lut/gen/lut-neon-tbx128x4-x64.c", |
Alan Kelly | ed90216 | 2022-01-05 01:51:30 -0800 | [diff] [blame] | 4170 | "src/x32-transpose/4x4-aarch64-tbl.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4171 | ] |
| 4172 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4173 | PROD_NEONV8_MICROKERNEL_SRCS = [ |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 4174 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x32.c", |
| 4175 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4176 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 4177 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 4178 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 4179 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4180 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 4181 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 4182 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
Frank Barchard | f290a14 | 2022-01-05 01:08:37 -0800 | [diff] [blame] | 4183 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4184 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4185 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4186 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4187 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4188 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4189 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4190 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f290a14 | 2022-01-05 01:08:37 -0800 | [diff] [blame] | 4191 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4192 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4193 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4194 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4195 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4196 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4197 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4198 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4199 | ] |
| 4200 | |
| 4201 | ALL_NEONV8_MICROKERNEL_SRCS = [ |
Marat Dukhan | 3df14d3 | 2021-12-01 13:05:51 -0800 | [diff] [blame] | 4202 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x8.c", |
| 4203 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x16.c", |
| 4204 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x24.c", |
| 4205 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x32.c", |
| 4206 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x8.c", |
| 4207 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x16.c", |
| 4208 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x24.c", |
| 4209 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x32.c", |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 4210 | "src/f32-vrnd/gen/vrndd-neonv8-x4.c", |
| 4211 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 4212 | "src/f32-vrnd/gen/vrndne-neonv8-x4.c", |
| 4213 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 4214 | "src/f32-vrnd/gen/vrndu-neonv8-x4.c", |
| 4215 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 4216 | "src/f32-vrnd/gen/vrndz-neonv8-x4.c", |
| 4217 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | d24301d | 2021-12-02 00:13:45 -0800 | [diff] [blame] | 4218 | "src/math/cvt-f32-qs8-neonv8.c", |
| 4219 | "src/math/cvt-f32-qu8-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4220 | "src/math/roundd-neonv8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4221 | "src/math/roundne-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4222 | "src/math/roundu-neonv8.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 4223 | "src/math/roundz-neonv8.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4224 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 4225 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4226 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4227 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 4228 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4229 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4230 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 4231 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld128.c", |
| 4232 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld64.c", |
| 4233 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4234 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4235 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 4236 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld128.c", |
| 4237 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld64.c", |
| 4238 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4239 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 4240 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 4241 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 4242 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 4243 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4244 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4245 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4246 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4247 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4248 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4249 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4250 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4251 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4252 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4253 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4254 | "src/qc8-gemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4255 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4256 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4257 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4258 | "src/qc8-gemm/gen/2x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4259 | "src/qc8-gemm/gen/2x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4260 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4261 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4262 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4263 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4264 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4265 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4266 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4267 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4268 | "src/qc8-gemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4269 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4270 | "src/qc8-gemm/gen/2x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4271 | "src/qc8-gemm/gen/2x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4272 | "src/qc8-gemm/gen/3x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4273 | "src/qc8-gemm/gen/3x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4274 | "src/qc8-gemm/gen/3x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4275 | "src/qc8-gemm/gen/3x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4276 | "src/qc8-gemm/gen/4x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4277 | "src/qc8-gemm/gen/4x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4278 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4279 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4280 | "src/qc8-gemm/gen/6x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4281 | "src/qc8-gemm/gen/6x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4282 | "src/qc8-gemm/gen/6x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4283 | "src/qc8-gemm/gen/6x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4284 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4285 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4286 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4287 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4288 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4289 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4290 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4291 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4292 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4293 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4294 | "src/qc8-igemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4295 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4296 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4297 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4298 | "src/qc8-igemm/gen/2x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4299 | "src/qc8-igemm/gen/2x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4300 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4301 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4302 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4303 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4304 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4305 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4306 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4307 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4308 | "src/qc8-igemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4309 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4310 | "src/qc8-igemm/gen/2x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4311 | "src/qc8-igemm/gen/2x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4312 | "src/qc8-igemm/gen/3x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4313 | "src/qc8-igemm/gen/3x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4314 | "src/qc8-igemm/gen/3x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4315 | "src/qc8-igemm/gen/3x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4316 | "src/qc8-igemm/gen/4x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4317 | "src/qc8-igemm/gen/4x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4318 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4319 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4320 | "src/qc8-igemm/gen/6x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4321 | "src/qc8-igemm/gen/6x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4322 | "src/qc8-igemm/gen/6x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4323 | "src/qc8-igemm/gen/6x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4324 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 4325 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 4326 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 4327 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 4328 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 4329 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 4330 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 4331 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 4332 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c8.c", |
| 4333 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c16.c", |
| 4334 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c24.c", |
| 4335 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c32.c", |
| 4336 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neonv8-c8.c", |
| 4337 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neonv8-c16.c", |
| 4338 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neonv8-c24.c", |
| 4339 | "src/qs8-gavgpool/gen/7x-minmax-fp32-neonv8-c32.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4340 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4341 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4342 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4343 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4344 | "src/qs8-gemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4345 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4346 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4347 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4348 | "src/qs8-gemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4349 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4350 | "src/qs8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4351 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4352 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4353 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4354 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4355 | "src/qs8-gemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4356 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4357 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4358 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4359 | "src/qs8-gemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4360 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4361 | "src/qs8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4362 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4363 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4364 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4365 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4366 | "src/qs8-igemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4367 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4368 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4369 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4370 | "src/qs8-igemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4371 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4372 | "src/qs8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4373 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4374 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4375 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4376 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4377 | "src/qs8-igemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4378 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4379 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4380 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4381 | "src/qs8-igemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4382 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4383 | "src/qs8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 4384 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4385 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4386 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 4387 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4388 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4389 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 4390 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 4391 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 4392 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 4393 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 4394 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 4395 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 4396 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 4397 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 4398 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c8.c", |
| 4399 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c16.c", |
| 4400 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c24.c", |
| 4401 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-neonv8-c32.c", |
| 4402 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neonv8-c8.c", |
| 4403 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neonv8-c16.c", |
| 4404 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neonv8-c24.c", |
| 4405 | "src/qu8-gavgpool/gen/7x-minmax-fp32-neonv8-c32.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 4406 | "src/qu8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4407 | "src/qu8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4408 | "src/qu8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4409 | "src/qu8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 4410 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4411 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4412 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 4413 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4414 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4415 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 4416 | ] |
| 4417 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4418 | PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
| 4419 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 4420 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 4421 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
Marat Dukhan | c7c92b0 | 2022-01-18 18:53:05 -0800 | [diff] [blame] | 4422 | "src/f16-gavgpool/gen/7p7x-minmax-neonfp16arith-c8.c", |
| 4423 | "src/f16-gavgpool/gen/7x-minmax-neonfp16arith-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4424 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4425 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4426 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4427 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
Marat Dukhan | 5756a92 | 2022-02-04 01:55:53 -0800 | [diff] [blame] | 4428 | "src/f16-maxpool/9p8x-minmax-neonfp16arith-c8.c", |
Marat Dukhan | 0a756b5 | 2022-02-03 23:08:50 -0800 | [diff] [blame] | 4429 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4430 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 4431 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 4432 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 4433 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 4434 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
| 4435 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 4436 | ] |
| 4437 | |
| 4438 | ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 4439 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith-acc2.c", |
| 4440 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith.c", |
| 4441 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith-acc2.c", |
| 4442 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4443 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 4444 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith.c", |
| 4445 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith-acc2.c", |
| 4446 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 4447 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith-acc2.c", |
| 4448 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 4449 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith-acc2.c", |
| 4450 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith.c", |
Frank Barchard | c9f9d67 | 2021-10-18 12:51:59 -0700 | [diff] [blame] | 4451 | "src/f16-dwconv/gen/up32x4-minmax-neonfp16arith-acc2.c", |
| 4452 | "src/f16-dwconv/gen/up32x4-minmax-neonfp16arith.c", |
| 4453 | "src/f16-dwconv/gen/up32x9-minmax-neonfp16arith-acc2.c", |
| 4454 | "src/f16-dwconv/gen/up32x9-minmax-neonfp16arith.c", |
| 4455 | "src/f16-dwconv/gen/up32x25-minmax-neonfp16arith-acc2.c", |
| 4456 | "src/f16-dwconv/gen/up32x25-minmax-neonfp16arith.c", |
Marat Dukhan | c7c92b0 | 2022-01-18 18:53:05 -0800 | [diff] [blame] | 4457 | "src/f16-gavgpool/gen/7p7x-minmax-neonfp16arith-c8.c", |
| 4458 | "src/f16-gavgpool/gen/7p7x-minmax-neonfp16arith-c16.c", |
| 4459 | "src/f16-gavgpool/gen/7p7x-minmax-neonfp16arith-c24.c", |
| 4460 | "src/f16-gavgpool/gen/7p7x-minmax-neonfp16arith-c32.c", |
| 4461 | "src/f16-gavgpool/gen/7x-minmax-neonfp16arith-c8.c", |
| 4462 | "src/f16-gavgpool/gen/7x-minmax-neonfp16arith-c16.c", |
| 4463 | "src/f16-gavgpool/gen/7x-minmax-neonfp16arith-c24.c", |
| 4464 | "src/f16-gavgpool/gen/7x-minmax-neonfp16arith-c32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4465 | "src/f16-gemm/gen-inc/1x8inc-minmax-neonfp16arith-ld64.c", |
| 4466 | "src/f16-gemm/gen-inc/1x16inc-minmax-neonfp16arith-ld64.c", |
| 4467 | "src/f16-gemm/gen-inc/4x8inc-minmax-neonfp16arith-ld64.c", |
| 4468 | "src/f16-gemm/gen-inc/4x16inc-minmax-neonfp16arith-ld64.c", |
| 4469 | "src/f16-gemm/gen-inc/6x8inc-minmax-neonfp16arith-ld64.c", |
| 4470 | "src/f16-gemm/gen-inc/6x16inc-minmax-neonfp16arith-ld64.c", |
| 4471 | "src/f16-gemm/gen-inc/8x8inc-minmax-neonfp16arith-ld64.c", |
| 4472 | "src/f16-gemm/gen-inc/8x16inc-minmax-neonfp16arith-ld64.c", |
| 4473 | "src/f16-gemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 4474 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4475 | "src/f16-gemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 4476 | "src/f16-gemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 4477 | "src/f16-gemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 4478 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4479 | "src/f16-gemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 4480 | "src/f16-gemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4481 | "src/f16-igemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 4482 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4483 | "src/f16-igemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 4484 | "src/f16-igemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 4485 | "src/f16-igemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 4486 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4487 | "src/f16-igemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 4488 | "src/f16-igemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Marat Dukhan | 16c0912 | 2022-02-03 18:43:24 -0800 | [diff] [blame] | 4489 | "src/f16-maxpool/9p8x-minmax-neonfp16arith-c8.c", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 4490 | "src/f16-prelu/gen/neonfp16arith-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 4491 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4492 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4493 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4494 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4495 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4496 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4497 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4498 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4499 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith.c", |
| 4500 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x8.c", |
| 4501 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 4502 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x8.c", |
| 4503 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 4504 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x8.c", |
| 4505 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x16.c", |
| 4506 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x8.c", |
| 4507 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x16.c", |
| 4508 | "src/f16-vbinary/gen/vmax-neonfp16arith-x8.c", |
| 4509 | "src/f16-vbinary/gen/vmax-neonfp16arith-x16.c", |
| 4510 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x8.c", |
| 4511 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x16.c", |
| 4512 | "src/f16-vbinary/gen/vmin-neonfp16arith-x8.c", |
| 4513 | "src/f16-vbinary/gen/vmin-neonfp16arith-x16.c", |
| 4514 | "src/f16-vbinary/gen/vminc-neonfp16arith-x8.c", |
| 4515 | "src/f16-vbinary/gen/vminc-neonfp16arith-x16.c", |
| 4516 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x8.c", |
| 4517 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 4518 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x8.c", |
| 4519 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 4520 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x8.c", |
| 4521 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x16.c", |
| 4522 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x8.c", |
| 4523 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x16.c", |
| 4524 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x8.c", |
| 4525 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x16.c", |
| 4526 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x8.c", |
| 4527 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4528 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x8.c", |
| 4529 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x16.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4530 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x8.c", |
| 4531 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4532 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 4533 | "src/f16-vmulcaddc/gen/c16-minmax-neonfp16arith-2x.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4534 | ] |
| 4535 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4536 | PROD_NEONDOT_MICROKERNEL_SRCS = [ |
| 4537 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4538 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4539 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4540 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4541 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4542 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4543 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4544 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4545 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 4546 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 4547 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 4548 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 4549 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 4550 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 4551 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 4552 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 4553 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 4554 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 1d5c616 | 2022-02-03 02:21:50 -0800 | [diff] [blame] | 4555 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 4556 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 4557 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 4558 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 1d5c616 | 2022-02-03 02:21:50 -0800 | [diff] [blame] | 4559 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 4560 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4561 | ] |
| 4562 | |
| 4563 | ALL_NEONDOT_MICROKERNEL_SRCS = [ |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4564 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4565 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4566 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4567 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4568 | "src/qc8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 4569 | "src/qc8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 4570 | "src/qc8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 4571 | "src/qc8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 4572 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4573 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4574 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4575 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4576 | "src/qc8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 4577 | "src/qc8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 4578 | "src/qc8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 4579 | "src/qc8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 4580 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4581 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4582 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4583 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4584 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 4585 | "src/qs8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4586 | "src/qs8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4587 | "src/qs8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4588 | "src/qs8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 4589 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4590 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4591 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4592 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4593 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 4594 | "src/qs8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4595 | "src/qs8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4596 | "src/qs8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4597 | "src/qs8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4598 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4599 | "src/qu8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4600 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4601 | "src/qu8-gemm/gen/1x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4602 | "src/qu8-gemm/gen/2x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4603 | "src/qu8-gemm/gen/2x16c4-minmax-fp32-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4604 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4605 | "src/qu8-gemm/gen/2x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4606 | "src/qu8-gemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 4607 | "src/qu8-gemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4608 | "src/qu8-gemm/gen/3x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4609 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4610 | "src/qu8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4611 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4612 | "src/qu8-gemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 4613 | "src/qu8-gemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4614 | "src/qu8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4615 | "src/qu8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4616 | "src/qu8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4617 | "src/qu8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
| 4618 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4619 | "src/qu8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4620 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4621 | "src/qu8-igemm/gen/1x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4622 | "src/qu8-igemm/gen/2x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4623 | "src/qu8-igemm/gen/2x16c4-minmax-fp32-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4624 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4625 | "src/qu8-igemm/gen/2x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4626 | "src/qu8-igemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 4627 | "src/qu8-igemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4628 | "src/qu8-igemm/gen/3x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4629 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 4630 | "src/qu8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4631 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4632 | "src/qu8-igemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 4633 | "src/qu8-igemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4634 | "src/qu8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4635 | "src/qu8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4636 | "src/qu8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4637 | "src/qu8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 4638 | ] |
| 4639 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4640 | PROD_SSE_MICROKERNEL_SRCS = [ |
| 4641 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 4642 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
| 4643 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 4644 | "src/f32-dwconv/gen/up8x3-minmax-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4645 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 4646 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
| 4647 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
| 4648 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
| 4649 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 4650 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 4651 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
| 4652 | "src/f32-gavgpool-cw/sse-x4.c", |
| 4653 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 4654 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
| 4655 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 4656 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 4657 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 4658 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
| 4659 | "src/f32-ibilinear/gen/sse-c8.c", |
| 4660 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 4661 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 4662 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 4663 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 4664 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 4665 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
| 4666 | "src/f32-rmax/sse.c", |
| 4667 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
| 4668 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 4669 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 4670 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 4671 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
| 4672 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 4673 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 4674 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 4675 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
| 4676 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 4677 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 4678 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 4679 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
| 4680 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 4681 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
| 4682 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 4683 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
| 4684 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
| 4685 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
| 4686 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
| 4687 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 4688 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 4689 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 4690 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 4691 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4692 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4693 | ] |
| 4694 | |
| 4695 | ALL_SSE_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4696 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 4697 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
Erich Elsen | b123340 | 2020-06-08 15:53:15 -0700 | [diff] [blame] | 4698 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-1x1.c", |
| 4699 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 4700 | "src/f32-dwconv/gen/up4x3-minmax-sse-acc2.c", |
| 4701 | "src/f32-dwconv/gen/up4x3-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4702 | "src/f32-dwconv/gen/up4x4-minmax-sse-acc2.c", |
| 4703 | "src/f32-dwconv/gen/up4x4-minmax-sse.c", |
| 4704 | "src/f32-dwconv/gen/up4x9-minmax-sse-acc2.c", |
| 4705 | "src/f32-dwconv/gen/up4x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4706 | "src/f32-dwconv/gen/up4x25-minmax-sse-acc2.c", |
| 4707 | "src/f32-dwconv/gen/up4x25-minmax-sse.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 4708 | "src/f32-dwconv/gen/up8x3-minmax-sse-acc2.c", |
| 4709 | "src/f32-dwconv/gen/up8x3-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4710 | "src/f32-dwconv/gen/up8x4-minmax-sse-acc2.c", |
| 4711 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 4712 | "src/f32-dwconv/gen/up8x9-minmax-sse-acc2.c", |
| 4713 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4714 | "src/f32-dwconv/gen/up8x25-minmax-sse-acc2.c", |
| 4715 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4716 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc2.c", |
| 4717 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc3.c", |
| 4718 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc4.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 4719 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4720 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 4721 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4.c", |
| 4722 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-3x4.c", |
| 4723 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-4x4.c", |
| 4724 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-5x4.c", |
| 4725 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-6x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 4726 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc2.c", |
| 4727 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 4728 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4729 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 4730 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4731 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4.c", |
| 4732 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-3x4.c", |
| 4733 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-4x4.c", |
Marat Dukhan | d050389 | 2020-10-30 08:22:04 -0700 | [diff] [blame] | 4734 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc2.c", |
| 4735 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc3.c", |
| 4736 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc4.c", |
| 4737 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc5.c", |
| 4738 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4.c", |
| 4739 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc2.c", |
| 4740 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc3.c", |
| 4741 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4.c", |
| 4742 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4-acc2.c", |
| 4743 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4.c", |
| 4744 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4-acc2.c", |
| 4745 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 4746 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-5x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 4747 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc2.c", |
| 4748 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc3.c", |
| 4749 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc4.c", |
| 4750 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc5.c", |
| 4751 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4.c", |
| 4752 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc2.c", |
| 4753 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc3.c", |
| 4754 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 4755 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4-acc2.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 4756 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 4757 | "src/f32-gavgpool-cw/sse-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4758 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 4759 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4760 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-dup.c", |
| 4761 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-load1.c", |
| 4762 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4763 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-dup.c", |
| 4764 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-load1.c", |
| 4765 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4766 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-dup.c", |
| 4767 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-load1.c", |
| 4768 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4769 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-dup.c", |
| 4770 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-load1.c", |
| 4771 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4772 | "src/f32-gemm/gen/1x8-minmax-sse-dup.c", |
| 4773 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 4774 | "src/f32-gemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4775 | "src/f32-gemm/gen/3x8-minmax-sse-dup.c", |
| 4776 | "src/f32-gemm/gen/3x8-minmax-sse-load1.c", |
| 4777 | "src/f32-gemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4778 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 4779 | "src/f32-gemm/gen/4x8-minmax-sse-dup.c", |
| 4780 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 4781 | "src/f32-gemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4782 | "src/f32-gemm/gen/5x8-minmax-sse-dup.c", |
| 4783 | "src/f32-gemm/gen/5x8-minmax-sse-load1.c", |
| 4784 | "src/f32-gemm/gen/5x8s4-minmax-sse.c", |
Artsiom Ablavatski | b3ffd58 | 2021-03-31 13:00:08 -0700 | [diff] [blame] | 4785 | "src/f32-ibilinear-chw/gen/sse-p4.c", |
| 4786 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 4787 | "src/f32-ibilinear/gen/sse-c4.c", |
| 4788 | "src/f32-ibilinear/gen/sse-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4789 | "src/f32-igemm/gen/1x8-minmax-sse-dup.c", |
| 4790 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 4791 | "src/f32-igemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4792 | "src/f32-igemm/gen/3x8-minmax-sse-dup.c", |
| 4793 | "src/f32-igemm/gen/3x8-minmax-sse-load1.c", |
| 4794 | "src/f32-igemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4795 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 4796 | "src/f32-igemm/gen/4x8-minmax-sse-dup.c", |
| 4797 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 4798 | "src/f32-igemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4799 | "src/f32-igemm/gen/5x8-minmax-sse-dup.c", |
| 4800 | "src/f32-igemm/gen/5x8-minmax-sse-load1.c", |
| 4801 | "src/f32-igemm/gen/5x8s4-minmax-sse.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4802 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 4803 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 4804 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4805 | "src/f32-ppmm/gen/4x8-minmax-sse.c", |
Marat Dukhan | 39b5e94 | 2020-06-24 15:03:48 -0700 | [diff] [blame] | 4806 | "src/f32-prelu/gen/sse-2x4.c", |
| 4807 | "src/f32-prelu/gen/sse-2x8.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4808 | "src/f32-rmax/sse.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 4809 | "src/f32-spmm/gen/4x1-minmax-sse.c", |
| 4810 | "src/f32-spmm/gen/8x1-minmax-sse.c", |
Erich Elsen | 6e80fdc | 2020-06-09 15:35:37 -0700 | [diff] [blame] | 4811 | "src/f32-spmm/gen/16x1-minmax-sse.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 4812 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4813 | "src/f32-vbinary/gen/vadd-minmax-sse-x4.c", |
| 4814 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 4815 | "src/f32-vbinary/gen/vaddc-minmax-sse-x4.c", |
| 4816 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 4817 | "src/f32-vbinary/gen/vdiv-minmax-sse-x4.c", |
| 4818 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 4819 | "src/f32-vbinary/gen/vdivc-minmax-sse-x4.c", |
| 4820 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 4821 | "src/f32-vbinary/gen/vmax-sse-x4.c", |
| 4822 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 4823 | "src/f32-vbinary/gen/vmaxc-sse-x4.c", |
| 4824 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 4825 | "src/f32-vbinary/gen/vmin-sse-x4.c", |
| 4826 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 4827 | "src/f32-vbinary/gen/vminc-sse-x4.c", |
| 4828 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4829 | "src/f32-vbinary/gen/vmul-minmax-sse-x4.c", |
| 4830 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 4831 | "src/f32-vbinary/gen/vmulc-minmax-sse-x4.c", |
| 4832 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 4833 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x4.c", |
| 4834 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 4835 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x4.c", |
| 4836 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 4837 | "src/f32-vbinary/gen/vsqrdiff-sse-x4.c", |
| 4838 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 4839 | "src/f32-vbinary/gen/vsqrdiffc-sse-x4.c", |
| 4840 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4841 | "src/f32-vbinary/gen/vsub-minmax-sse-x4.c", |
| 4842 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 4843 | "src/f32-vbinary/gen/vsubc-minmax-sse-x4.c", |
| 4844 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4845 | "src/f32-vclamp/gen/vclamp-sse-x4.c", |
| 4846 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4847 | "src/f32-vhswish/gen/vhswish-sse-x4.c", |
| 4848 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4849 | "src/f32-vlrelu/gen/vlrelu-sse-x4.c", |
| 4850 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4851 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 4852 | "src/f32-vmulcaddc/gen/c8-minmax-sse-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4853 | "src/f32-vrelu/gen/vrelu-sse-x4.c", |
| 4854 | "src/f32-vrelu/gen/vrelu-sse-x8.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4855 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 4856 | "src/f32-vsqrt/gen/sse-sqrt-x8.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 4857 | "src/f32-vunary/gen/vabs-sse-x4.c", |
| 4858 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 4859 | "src/f32-vunary/gen/vneg-sse-x4.c", |
| 4860 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 4861 | "src/f32-vunary/gen/vsqr-sse-x4.c", |
| 4862 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4863 | "src/math/roundd-sse-addsub.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4864 | "src/math/roundne-sse-addsub.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4865 | "src/math/roundu-sse-addsub.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 4866 | "src/math/roundz-sse-addsub.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4867 | "src/math/sqrt-sse-hh1mac.c", |
| 4868 | "src/math/sqrt-sse-nr1mac.c", |
| 4869 | "src/math/sqrt-sse-nr2mac.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4870 | "src/x32-packx/x4-sse.c", |
Frank Barchard | 70e8c99 | 2021-12-16 18:35:18 -0800 | [diff] [blame] | 4871 | "src/x32-transpose/4x4-sse.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4872 | ] |
| 4873 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4874 | PROD_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 4875 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4876 | "src/f32-argmaxpool/4x-sse2-c4.c", |
| 4877 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
| 4878 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 4879 | "src/f32-f16-vcvt/gen/vcvt-sse2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4880 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | ed2d776 | 2021-12-03 23:51:19 -0800 | [diff] [blame] | 4881 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x32.c", |
| 4882 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 4883 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4884 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 4885 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
| 4886 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
| 4887 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 4888 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 4889 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 4890 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4891 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 4892 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 4893 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4894 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4895 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4896 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4897 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
| 4898 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 914f57b | 2021-12-13 12:31:42 -0800 | [diff] [blame] | 4899 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 4900 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse2-c8.c", |
| 4901 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse2-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4902 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4903 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4904 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4905 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4906 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 4907 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4908 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 4909 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4910 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 4911 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
| 4912 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 4913 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 4914 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 4915 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse2-c8.c", |
| 4916 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse2-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4917 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4918 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4919 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4920 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4921 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 4922 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4923 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 4924 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 4925 | "src/s8-ibilinear/gen/sse2-c8.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 4926 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 4927 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 4928 | "src/u8-ibilinear/gen/sse2-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4929 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
| 4930 | "src/u8-rmax/sse2.c", |
| 4931 | "src/u8-vclamp/sse2-x64.c", |
| 4932 | "src/x8-zip/x2-sse2.c", |
| 4933 | "src/x8-zip/x3-sse2.c", |
| 4934 | "src/x8-zip/x4-sse2.c", |
| 4935 | "src/x8-zip/xm-sse2.c", |
| 4936 | "src/x32-unpool/sse2.c", |
| 4937 | "src/x32-zip/x2-sse2.c", |
| 4938 | "src/x32-zip/x3-sse2.c", |
| 4939 | "src/x32-zip/x4-sse2.c", |
| 4940 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 4941 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 4942 | "src/xx-pad/sse2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4943 | ] |
| 4944 | |
| 4945 | ALL_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 4946 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x8.c", |
| 4947 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x16.c", |
| 4948 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x24.c", |
| 4949 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x32.c", |
| 4950 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x8.c", |
| 4951 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x16.c", |
| 4952 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x24.c", |
| 4953 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x32.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 4954 | "src/f32-argmaxpool/4x-sse2-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4955 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 4956 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | eb84423 | 2021-11-08 23:07:53 -0800 | [diff] [blame] | 4957 | "src/f32-f16-vcvt/gen/vcvt-sse2-x8.c", |
| 4958 | "src/f32-f16-vcvt/gen/vcvt-sse2-x16.c", |
| 4959 | "src/f32-f16-vcvt/gen/vcvt-sse2-x24.c", |
| 4960 | "src/f32-f16-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4961 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse2-dup.c", |
| 4962 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse2-dup.c", |
| 4963 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse2-dup.c", |
| 4964 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse2-dup.c", |
| 4965 | "src/f32-gemm/gen/1x8-minmax-sse2-dup.c", |
| 4966 | "src/f32-gemm/gen/3x8-minmax-sse2-dup.c", |
| 4967 | "src/f32-gemm/gen/4x8-minmax-sse2-dup.c", |
| 4968 | "src/f32-gemm/gen/5x8-minmax-sse2-dup.c", |
| 4969 | "src/f32-igemm/gen/1x8-minmax-sse2-dup.c", |
| 4970 | "src/f32-igemm/gen/3x8-minmax-sse2-dup.c", |
| 4971 | "src/f32-igemm/gen/4x8-minmax-sse2-dup.c", |
| 4972 | "src/f32-igemm/gen/5x8-minmax-sse2-dup.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 4973 | "src/f32-prelu/gen/sse2-2x4.c", |
| 4974 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | c5aa242 | 2021-12-01 00:15:19 -0800 | [diff] [blame] | 4975 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x8.c", |
| 4976 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x16.c", |
| 4977 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x24.c", |
| 4978 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x32.c", |
| 4979 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x8.c", |
| 4980 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x16.c", |
| 4981 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x24.c", |
| 4982 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 4983 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x4.c", |
| 4984 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x8-acc2.c", |
| 4985 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x8.c", |
| 4986 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x12-acc2.c", |
| 4987 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x12-acc3.c", |
| 4988 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x12.c", |
| 4989 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x16-acc2.c", |
| 4990 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x16-acc4.c", |
| 4991 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x16.c", |
| 4992 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20-acc2.c", |
| 4993 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20-acc5.c", |
| 4994 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4995 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x4.c", |
| 4996 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x8.c", |
| 4997 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 4998 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x16.c", |
| 4999 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x20.c", |
| 5000 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x24.c", |
| 5001 | "src/f32-velu/gen/velu-sse2-rr2-p6-x4.c", |
| 5002 | "src/f32-velu/gen/velu-sse2-rr2-p6-x8.c", |
| 5003 | "src/f32-velu/gen/velu-sse2-rr2-p6-x12.c", |
| 5004 | "src/f32-velu/gen/velu-sse2-rr2-p6-x16.c", |
| 5005 | "src/f32-velu/gen/velu-sse2-rr2-p6-x20.c", |
| 5006 | "src/f32-velu/gen/velu-sse2-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5007 | "src/f32-vlrelu/gen/vlrelu-sse2-x4.c", |
| 5008 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 5009 | "src/f32-vrnd/gen/vrndd-sse2-x4.c", |
| 5010 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5011 | "src/f32-vrnd/gen/vrndne-sse2-x4.c", |
| 5012 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 5013 | "src/f32-vrnd/gen/vrndu-sse2-x4.c", |
| 5014 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 5015 | "src/f32-vrnd/gen/vrndz-sse2-x4.c", |
| 5016 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 5017 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x4.c", |
| 5018 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x8.c", |
| 5019 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x12.c", |
| 5020 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x16.c", |
| 5021 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x20.c", |
| 5022 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x24.c", |
| 5023 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x4.c", |
| 5024 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x8.c", |
| 5025 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x12.c", |
| 5026 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x16.c", |
| 5027 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x20.c", |
| 5028 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x24.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 5029 | "src/math/cvt-f16-f32-sse2-int16.c", |
| 5030 | "src/math/cvt-f16-f32-sse2-int32.c", |
Marat Dukhan | 056f49d | 2021-11-08 17:44:42 -0800 | [diff] [blame] | 5031 | "src/math/cvt-f32-f16-sse2.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 5032 | "src/math/exp-sse2-rr2-lut64-p2.c", |
| 5033 | "src/math/exp-sse2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 5034 | "src/math/expm1minus-sse2-rr2-lut16-p3.c", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 5035 | "src/math/expm1minus-sse2-rr2-p6.c", |
Frank Barchard | 3b80045 | 2020-11-22 12:12:35 -0800 | [diff] [blame] | 5036 | "src/math/expminus-sse2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5037 | "src/math/roundd-sse2-cvt.c", |
| 5038 | "src/math/roundne-sse2-cvt.c", |
| 5039 | "src/math/roundu-sse2-cvt.c", |
| 5040 | "src/math/roundz-sse2-cvt.c", |
| 5041 | "src/math/sigmoid-sse2-rr2-lut64-p2-div.c", |
| 5042 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr1.c", |
| 5043 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr2.c", |
| 5044 | "src/math/sigmoid-sse2-rr2-p5-div.c", |
| 5045 | "src/math/sigmoid-sse2-rr2-p5-nr1.c", |
| 5046 | "src/math/sigmoid-sse2-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5047 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5048 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5049 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5050 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5051 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5052 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5053 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5054 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5055 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 5056 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5057 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5058 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5059 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5060 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5061 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5062 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5063 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5064 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5065 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5066 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5067 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5068 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5069 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5070 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5071 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5072 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5073 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5074 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5075 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5076 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5077 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5078 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5079 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5080 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5081 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5082 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5083 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5084 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5085 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5086 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5087 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5088 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5089 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5090 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5091 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5092 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5093 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5094 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | d873fa2 | 2021-12-10 01:55:10 -0800 | [diff] [blame] | 5095 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x8.c", |
| 5096 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x16.c", |
| 5097 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x24.c", |
| 5098 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 5099 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse2-c8.c", |
| 5100 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse2-c16.c", |
| 5101 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse2-c24.c", |
| 5102 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse2-c8.c", |
| 5103 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse2-c16.c", |
| 5104 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse2-c24.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5105 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5106 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5107 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5108 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5109 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5110 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5111 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5112 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5113 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5114 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5115 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5116 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5117 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5118 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5119 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5120 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5121 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5122 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5123 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5124 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5125 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5126 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5127 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5128 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5129 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5130 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5131 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5132 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5133 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5134 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5135 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5136 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5137 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5138 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5139 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 5140 | "src/qs8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5141 | "src/qs8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5142 | "src/qs8-requantization/rndna-sse2.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 5143 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 5144 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 5145 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x24.c", |
| 5146 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 5147 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 5148 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
| 5149 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x24.c", |
| 5150 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5151 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 5152 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 5153 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 5154 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 5155 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 5156 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5157 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 5158 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 5159 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
| 5160 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | d873fa2 | 2021-12-10 01:55:10 -0800 | [diff] [blame] | 5161 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x8.c", |
| 5162 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x16.c", |
| 5163 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x24.c", |
| 5164 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 5165 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse2-c8.c", |
| 5166 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse2-c16.c", |
| 5167 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse2-c24.c", |
| 5168 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse2-c8.c", |
| 5169 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse2-c16.c", |
| 5170 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse2-c24.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5171 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 5172 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 5173 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 5174 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 5175 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 5176 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 5177 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 5178 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5179 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 5180 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 5181 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 5182 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 5183 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 5184 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5185 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 5186 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 5187 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 5188 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 5189 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 5190 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 5191 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 5192 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5193 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 5194 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 5195 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 5196 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 5197 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 5198 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 5199 | "src/qu8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5200 | "src/qu8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5201 | "src/qu8-requantization/rndna-sse2.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 5202 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 5203 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 5204 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 5205 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5206 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 5207 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 5208 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 5209 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5210 | "src/s8-ibilinear/gen/sse2-c8.c", |
| 5211 | "src/s8-ibilinear/gen/sse2-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 5212 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 5213 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5214 | "src/u8-ibilinear/gen/sse2-c8.c", |
| 5215 | "src/u8-ibilinear/gen/sse2-c16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 5216 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5217 | "src/u8-rmax/sse2.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5218 | "src/u8-vclamp/sse2-x64.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5219 | "src/x8-transpose/gen/16x16-reuse-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5220 | "src/x8-transpose/gen/16x16-reuse-switch-sse2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5221 | "src/x8-zip/x2-sse2.c", |
| 5222 | "src/x8-zip/x3-sse2.c", |
| 5223 | "src/x8-zip/x4-sse2.c", |
| 5224 | "src/x8-zip/xm-sse2.c", |
Alan Kelly | 1945f0b | 2021-12-24 01:26:45 -0800 | [diff] [blame] | 5225 | "src/x16-transpose/4x8-sse2.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5226 | "src/x16-transpose/gen/8x8-multi-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5227 | "src/x16-transpose/gen/8x8-multi-switch-sse2.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5228 | "src/x16-transpose/gen/8x8-reuse-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5229 | "src/x16-transpose/gen/8x8-reuse-multi-sse2.c", |
| 5230 | "src/x16-transpose/gen/8x8-reuse-switch-sse2.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5231 | "src/x32-transpose/gen/4x4-multi-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5232 | "src/x32-transpose/gen/4x4-multi-multi-sse2.c", |
| 5233 | "src/x32-transpose/gen/4x4-multi-switch-sse2.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5234 | "src/x32-transpose/gen/4x4-reuse-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5235 | "src/x32-transpose/gen/4x4-reuse-multi-sse2.c", |
| 5236 | "src/x32-transpose/gen/4x4-reuse-switch-sse2.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 5237 | "src/x32-unpool/sse2.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5238 | "src/x32-zip/x2-sse2.c", |
| 5239 | "src/x32-zip/x3-sse2.c", |
| 5240 | "src/x32-zip/x4-sse2.c", |
| 5241 | "src/x32-zip/xm-sse2.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5242 | "src/x64-transpose/gen/2x2-multi-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5243 | "src/x64-transpose/gen/2x2-multi-multi-sse2.c", |
| 5244 | "src/x64-transpose/gen/2x2-multi-switch-sse2.c", |
Alan Kelly | f2b233b | 2022-01-31 02:53:57 -0800 | [diff] [blame] | 5245 | "src/x64-transpose/gen/2x2-reuse-mov-sse2.c", |
Alan Kelly | 5da6d38 | 2022-01-14 03:19:43 -0800 | [diff] [blame] | 5246 | "src/x64-transpose/gen/2x2-reuse-multi-sse2.c", |
| 5247 | "src/x64-transpose/gen/2x2-reuse-switch-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 5248 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 5249 | "src/xx-pad/sse2.c", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 5250 | ] |
| 5251 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5252 | PROD_SSSE3_MICROKERNEL_SRCS = [ |
| 5253 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5254 | ] |
| 5255 | |
| 5256 | ALL_SSSE3_MICROKERNEL_SRCS = [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5257 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc2.c", |
| 5258 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc3.c", |
| 5259 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc4.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 5260 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5261 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 5262 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4.c", |
| 5263 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-3x4.c", |
| 5264 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-4x4.c", |
| 5265 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-5x4.c", |
| 5266 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-6x4.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5267 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5268 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5269 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5270 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5271 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5272 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5273 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5274 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5275 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5276 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5277 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5278 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5279 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5280 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5281 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5282 | "src/qs8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5283 | "src/qs8-requantization/rndna-ssse3.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5284 | "src/qu8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5285 | "src/qu8-requantization/rndna-ssse3.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 5286 | "src/x8-lut/gen/lut-ssse3-x16.c", |
| 5287 | "src/x8-lut/gen/lut-ssse3-x32.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5288 | ] |
| 5289 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5290 | PROD_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 5291 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 5292 | "src/f32-f16-vcvt/gen/vcvt-sse41-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5293 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | ed2d776 | 2021-12-03 23:51:19 -0800 | [diff] [blame] | 5294 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5295 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
| 5296 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
| 5297 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 5298 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 5299 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 5300 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5301 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 5302 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 5303 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5304 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5305 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5306 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5307 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
| 5308 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 5309 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x16.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 5310 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse41-c8.c", |
| 5311 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse41-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5312 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5313 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5314 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5315 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5316 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5317 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5318 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5319 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5320 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 5321 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 5322 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x16.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 5323 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse41-c8.c", |
| 5324 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse41-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5325 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5326 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5327 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5328 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5329 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5330 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5331 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5332 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 5333 | "src/s8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 5334 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 5335 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 5336 | "src/u8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5337 | ] |
| 5338 | |
| 5339 | ALL_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 5340 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x8.c", |
| 5341 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x16.c", |
| 5342 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x24.c", |
| 5343 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x32.c", |
| 5344 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x8.c", |
| 5345 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x16.c", |
| 5346 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x24.c", |
| 5347 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x32.c", |
Marat Dukhan | eb84423 | 2021-11-08 23:07:53 -0800 | [diff] [blame] | 5348 | "src/f32-f16-vcvt/gen/vcvt-sse41-x8.c", |
| 5349 | "src/f32-f16-vcvt/gen/vcvt-sse41-x16.c", |
| 5350 | "src/f32-f16-vcvt/gen/vcvt-sse41-x24.c", |
| 5351 | "src/f32-f16-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 5352 | "src/f32-prelu/gen/sse41-2x4.c", |
| 5353 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | c5aa242 | 2021-12-01 00:15:19 -0800 | [diff] [blame] | 5354 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x8.c", |
| 5355 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x16.c", |
| 5356 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x24.c", |
| 5357 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5358 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x4.c", |
| 5359 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x8.c", |
| 5360 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x12.c", |
| 5361 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x16.c", |
| 5362 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x20.c", |
| 5363 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x24.c", |
| 5364 | "src/f32-velu/gen/velu-sse41-rr2-p6-x4.c", |
| 5365 | "src/f32-velu/gen/velu-sse41-rr2-p6-x8.c", |
| 5366 | "src/f32-velu/gen/velu-sse41-rr2-p6-x12.c", |
| 5367 | "src/f32-velu/gen/velu-sse41-rr2-p6-x16.c", |
| 5368 | "src/f32-velu/gen/velu-sse41-rr2-p6-x20.c", |
| 5369 | "src/f32-velu/gen/velu-sse41-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5370 | "src/f32-vlrelu/gen/vlrelu-sse41-x4.c", |
| 5371 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 5372 | "src/f32-vrnd/gen/vrndd-sse41-x4.c", |
| 5373 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5374 | "src/f32-vrnd/gen/vrndne-sse41-x4.c", |
| 5375 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 5376 | "src/f32-vrnd/gen/vrndu-sse41-x4.c", |
| 5377 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 5378 | "src/f32-vrnd/gen/vrndz-sse41-x4.c", |
| 5379 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 5380 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x4.c", |
| 5381 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x8.c", |
| 5382 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x12.c", |
| 5383 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x16.c", |
| 5384 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x20.c", |
| 5385 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x24.c", |
| 5386 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x4.c", |
| 5387 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x8.c", |
| 5388 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x12.c", |
| 5389 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x16.c", |
| 5390 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x20.c", |
| 5391 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x24.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 5392 | "src/math/cvt-f16-f32-sse41-int16.c", |
| 5393 | "src/math/cvt-f16-f32-sse41-int32.c", |
Marat Dukhan | 056f49d | 2021-11-08 17:44:42 -0800 | [diff] [blame] | 5394 | "src/math/cvt-f32-f16-sse41.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5395 | "src/math/roundd-sse41.c", |
| 5396 | "src/math/roundne-sse41.c", |
| 5397 | "src/math/roundu-sse41.c", |
| 5398 | "src/math/roundz-sse41.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5399 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5400 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5401 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5402 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5403 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5404 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5405 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5406 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5407 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5408 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5409 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5410 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 5411 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 5412 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 5413 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 5414 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5415 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5416 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5417 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5418 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5419 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5420 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5421 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5422 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5423 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5424 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5425 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5426 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5427 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5428 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5429 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5430 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5431 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5432 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5433 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5434 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5435 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5436 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5437 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5438 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5439 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5440 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5441 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5442 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5443 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5444 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 5445 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5446 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5447 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5448 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5449 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5450 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5451 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5452 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5453 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5454 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5455 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 5456 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5457 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 5458 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f9cf55d | 2021-12-09 18:54:00 -0800 | [diff] [blame] | 5459 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x8.c", |
| 5460 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x16.c", |
| 5461 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x24.c", |
| 5462 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | 9e258d6 | 2022-01-12 10:50:51 -0800 | [diff] [blame] | 5463 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse41-c8.c", |
| 5464 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse41-c16.c", |
| 5465 | "src/qs8-gavgpool/gen/7p7x-minmax-fp32-sse41-c24.c", |
| 5466 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse41-c8.c", |
| 5467 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse41-c16.c", |
| 5468 | "src/qs8-gavgpool/gen/7x-minmax-fp32-sse41-c24.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5469 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5470 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5471 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5472 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5473 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5474 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5475 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5476 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5477 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5478 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5479 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5480 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5481 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5482 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5483 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5484 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5485 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5486 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5487 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5488 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5489 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5490 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5491 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5492 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5493 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5494 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5495 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5496 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5497 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5498 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5499 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5500 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5501 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5502 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5503 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 5504 | "src/qs8-requantization/fp32-sse4.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5505 | "src/qs8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5506 | "src/qs8-requantization/rndna-sse4.c", |
Marat Dukhan | 0d979d5 | 2021-06-09 13:21:18 -0700 | [diff] [blame] | 5507 | "src/qs8-requantization/rndnu-sse4-sra.c", |
| 5508 | "src/qs8-requantization/rndnu-sse4-srl.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 5509 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5510 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5511 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x24.c", |
| 5512 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 5513 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5514 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 5515 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x24.c", |
| 5516 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 5517 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5518 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5519 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x24.c", |
| 5520 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 5521 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5522 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
| 5523 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x24.c", |
| 5524 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5525 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5526 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5527 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5528 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5529 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5530 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5531 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5532 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5533 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5534 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5535 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5536 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f9cf55d | 2021-12-09 18:54:00 -0800 | [diff] [blame] | 5537 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x8.c", |
| 5538 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x16.c", |
| 5539 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x24.c", |
| 5540 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 5541 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse41-c8.c", |
| 5542 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse41-c16.c", |
| 5543 | "src/qu8-gavgpool/gen/7p7x-minmax-fp32-sse41-c24.c", |
| 5544 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse41-c8.c", |
| 5545 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse41-c16.c", |
| 5546 | "src/qu8-gavgpool/gen/7x-minmax-fp32-sse41-c24.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5547 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 5548 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 5549 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5550 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 5551 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 5552 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 5553 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 5554 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5555 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 5556 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 5557 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5558 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 5559 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 5560 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5561 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 5562 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 5563 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5564 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 5565 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 5566 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 5567 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 5568 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5569 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 5570 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 5571 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5572 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 5573 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 5574 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5575 | "src/qu8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5576 | "src/qu8-requantization/rndna-sse4.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5577 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5578 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5579 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5580 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 5581 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5582 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5583 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5584 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5585 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5586 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5587 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5588 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5589 | "src/s8-ibilinear/gen/sse41-c8.c", |
| 5590 | "src/s8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 5591 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 5592 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5593 | "src/u8-ibilinear/gen/sse41-c8.c", |
| 5594 | "src/u8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 5595 | ] |
| 5596 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5597 | PROD_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 5598 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5599 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5600 | "src/f32-dwconv/gen/up16x3-minmax-avx.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5601 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 5602 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 5603 | "src/f32-f16-vcvt/gen/vcvt-avx-x24.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5604 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 5605 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 5606 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 5607 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
| 5608 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | b91432c | 2021-12-14 16:52:09 -0800 | [diff] [blame] | 5609 | "src/f32-qs8-vcvt/gen/vcvt-avx-x32.c", |
| 5610 | "src/f32-qu8-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5611 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 5612 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 5613 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 5614 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
| 5615 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 5616 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 5617 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 5618 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
| 5619 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 5620 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 5621 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 5622 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
| 5623 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 5624 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
| 5625 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 5626 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
| 5627 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
| 5628 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 5629 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
| 5630 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
| 5631 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
| 5632 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 5633 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 5634 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
| 5635 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 5636 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 5637 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 5638 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 5639 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 5640 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 5641 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5642 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5643 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5644 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5645 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5646 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 5647 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5648 | "src/qs8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5649 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5650 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5651 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5652 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5653 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5654 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5655 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5656 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5657 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
| 5658 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5659 | "src/qu8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5660 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5661 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5662 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5663 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5664 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5665 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5666 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5667 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 5668 | "src/x8-lut/gen/lut-avx-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5669 | ] |
| 5670 | |
| 5671 | ALL_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 5672 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x8.c", |
| 5673 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x16.c", |
| 5674 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x24.c", |
| 5675 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x32.c", |
| 5676 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x8.c", |
| 5677 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x16.c", |
| 5678 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x24.c", |
| 5679 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x32.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5680 | "src/f32-dwconv/gen/up8x3-minmax-avx-acc2.c", |
| 5681 | "src/f32-dwconv/gen/up8x3-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5682 | "src/f32-dwconv/gen/up8x4-minmax-avx-acc2.c", |
| 5683 | "src/f32-dwconv/gen/up8x4-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5684 | "src/f32-dwconv/gen/up8x9-minmax-avx-acc2.c", |
| 5685 | "src/f32-dwconv/gen/up8x9-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5686 | "src/f32-dwconv/gen/up8x25-minmax-avx-acc2.c", |
| 5687 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5688 | "src/f32-dwconv/gen/up16x3-minmax-avx-acc2.c", |
| 5689 | "src/f32-dwconv/gen/up16x3-minmax-avx.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5690 | "src/f32-dwconv/gen/up16x4-minmax-avx-acc2.c", |
| 5691 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 5692 | "src/f32-dwconv/gen/up16x9-minmax-avx-acc2.c", |
| 5693 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 5694 | "src/f32-dwconv/gen/up16x25-minmax-avx-acc2.c", |
| 5695 | "src/f32-dwconv/gen/up16x25-minmax-avx.c", |
Marat Dukhan | eb84423 | 2021-11-08 23:07:53 -0800 | [diff] [blame] | 5696 | "src/f32-f16-vcvt/gen/vcvt-avx-x8.c", |
| 5697 | "src/f32-f16-vcvt/gen/vcvt-avx-x16.c", |
| 5698 | "src/f32-f16-vcvt/gen/vcvt-avx-x24.c", |
| 5699 | "src/f32-f16-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5700 | "src/f32-gemm/gen-inc/1x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5701 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx-broadcast.c", |
| 5702 | "src/f32-gemm/gen-inc/3x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5703 | "src/f32-gemm/gen-inc/4x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5704 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5705 | "src/f32-gemm/gen-inc/5x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5706 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5707 | "src/f32-gemm/gen-inc/6x8inc-minmax-avx-broadcast.c", |
| 5708 | "src/f32-gemm/gen-inc/7x8inc-minmax-avx-broadcast.c", |
| 5709 | "src/f32-gemm/gen/1x8-minmax-avx-broadcast.c", |
| 5710 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 5711 | "src/f32-gemm/gen/3x16-minmax-avx-broadcast.c", |
| 5712 | "src/f32-gemm/gen/4x8-minmax-avx-broadcast.c", |
| 5713 | "src/f32-gemm/gen/4x16-minmax-avx-broadcast.c", |
| 5714 | "src/f32-gemm/gen/5x8-minmax-avx-broadcast.c", |
| 5715 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 5716 | "src/f32-gemm/gen/6x8-minmax-avx-broadcast.c", |
| 5717 | "src/f32-gemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5718 | "src/f32-igemm/gen/1x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5719 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 5720 | "src/f32-igemm/gen/3x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5721 | "src/f32-igemm/gen/4x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5722 | "src/f32-igemm/gen/4x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5723 | "src/f32-igemm/gen/5x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5724 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5725 | "src/f32-igemm/gen/6x8-minmax-avx-broadcast.c", |
| 5726 | "src/f32-igemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 5727 | "src/f32-prelu/gen/avx-2x8.c", |
| 5728 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | b91432c | 2021-12-14 16:52:09 -0800 | [diff] [blame] | 5729 | "src/f32-qs8-vcvt/gen/vcvt-avx-x8.c", |
| 5730 | "src/f32-qs8-vcvt/gen/vcvt-avx-x16.c", |
| 5731 | "src/f32-qs8-vcvt/gen/vcvt-avx-x24.c", |
| 5732 | "src/f32-qs8-vcvt/gen/vcvt-avx-x32.c", |
| 5733 | "src/f32-qu8-vcvt/gen/vcvt-avx-x8.c", |
| 5734 | "src/f32-qu8-vcvt/gen/vcvt-avx-x16.c", |
| 5735 | "src/f32-qu8-vcvt/gen/vcvt-avx-x24.c", |
| 5736 | "src/f32-qu8-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5737 | "src/f32-rmax/avx.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5738 | "src/f32-vbinary/gen/vadd-minmax-avx-x8.c", |
| 5739 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 5740 | "src/f32-vbinary/gen/vaddc-minmax-avx-x8.c", |
| 5741 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 5742 | "src/f32-vbinary/gen/vdiv-minmax-avx-x8.c", |
| 5743 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 5744 | "src/f32-vbinary/gen/vdivc-minmax-avx-x8.c", |
| 5745 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 5746 | "src/f32-vbinary/gen/vmax-avx-x8.c", |
| 5747 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 5748 | "src/f32-vbinary/gen/vmaxc-avx-x8.c", |
| 5749 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 5750 | "src/f32-vbinary/gen/vmin-avx-x8.c", |
| 5751 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 5752 | "src/f32-vbinary/gen/vminc-avx-x8.c", |
| 5753 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5754 | "src/f32-vbinary/gen/vmul-minmax-avx-x8.c", |
| 5755 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 5756 | "src/f32-vbinary/gen/vmulc-minmax-avx-x8.c", |
| 5757 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 5758 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x8.c", |
| 5759 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 5760 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x8.c", |
| 5761 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 5762 | "src/f32-vbinary/gen/vsqrdiff-avx-x8.c", |
| 5763 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 5764 | "src/f32-vbinary/gen/vsqrdiffc-avx-x8.c", |
| 5765 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5766 | "src/f32-vbinary/gen/vsub-minmax-avx-x8.c", |
| 5767 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 5768 | "src/f32-vbinary/gen/vsubc-minmax-avx-x8.c", |
| 5769 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5770 | "src/f32-vclamp/gen/vclamp-avx-x8.c", |
| 5771 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5772 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x8.c", |
| 5773 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x16.c", |
| 5774 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x24.c", |
| 5775 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 5776 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x40.c", |
| 5777 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x48.c", |
| 5778 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x8.c", |
| 5779 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x16.c", |
| 5780 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x24.c", |
| 5781 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x32.c", |
| 5782 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x40.c", |
| 5783 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x48.c", |
| 5784 | "src/f32-velu/gen/velu-avx-rr2-p6-x8.c", |
| 5785 | "src/f32-velu/gen/velu-avx-rr2-p6-x16.c", |
| 5786 | "src/f32-velu/gen/velu-avx-rr2-p6-x24.c", |
| 5787 | "src/f32-velu/gen/velu-avx-rr2-p6-x32.c", |
| 5788 | "src/f32-velu/gen/velu-avx-rr2-p6-x40.c", |
| 5789 | "src/f32-velu/gen/velu-avx-rr2-p6-x48.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5790 | "src/f32-vhswish/gen/vhswish-avx-x8.c", |
| 5791 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5792 | "src/f32-vlrelu/gen/vlrelu-avx-x8.c", |
| 5793 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5794 | "src/f32-vrelu/gen/vrelu-avx-x8.c", |
| 5795 | "src/f32-vrelu/gen/vrelu-avx-x16.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 5796 | "src/f32-vrnd/gen/vrndd-avx-x8.c", |
| 5797 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5798 | "src/f32-vrnd/gen/vrndne-avx-x8.c", |
| 5799 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 5800 | "src/f32-vrnd/gen/vrndu-avx-x8.c", |
| 5801 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 5802 | "src/f32-vrnd/gen/vrndz-avx-x8.c", |
| 5803 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5804 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x8.c", |
| 5805 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x16.c", |
| 5806 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x24.c", |
| 5807 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x32.c", |
| 5808 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x40.c", |
| 5809 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x48.c", |
| 5810 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x56.c", |
| 5811 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x64.c", |
| 5812 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x72.c", |
| 5813 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x80.c", |
| 5814 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x8.c", |
| 5815 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x16.c", |
| 5816 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x24.c", |
| 5817 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x32.c", |
| 5818 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 5819 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x48.c", |
| 5820 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x56.c", |
| 5821 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x64.c", |
| 5822 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x72.c", |
| 5823 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x80.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 5824 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 5825 | "src/f32-vsqrt/gen/avx-sqrt-x16.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 5826 | "src/f32-vunary/gen/vabs-avx-x8.c", |
| 5827 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 5828 | "src/f32-vunary/gen/vneg-avx-x8.c", |
| 5829 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 5830 | "src/f32-vunary/gen/vsqr-avx-x8.c", |
| 5831 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 5832 | "src/math/exp-avx-rr2-p5.c", |
| 5833 | "src/math/expm1minus-avx-rr2-lut4-p4-perm.c", |
| 5834 | "src/math/expm1minus-avx-rr2-lut16-p3.c", |
| 5835 | "src/math/expm1minus-avx-rr2-p6.c", |
| 5836 | "src/math/sigmoid-avx-rr2-lut64-p2-div.c", |
| 5837 | "src/math/sigmoid-avx-rr2-p5-div.c", |
| 5838 | "src/math/sigmoid-avx-rr2-p5-nr1.c", |
| 5839 | "src/math/sigmoid-avx-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5840 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5841 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5842 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5843 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5844 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5845 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5846 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5847 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5848 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5849 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5850 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5851 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 5852 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 5853 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 5854 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 5855 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5856 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5857 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5858 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5859 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5860 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5861 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5862 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5863 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5864 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5865 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5866 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5867 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5868 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5869 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5870 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5871 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5872 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5873 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5874 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5875 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5876 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5877 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5878 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5879 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5880 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5881 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5882 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5883 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5884 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5885 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 5886 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5887 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5888 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5889 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5890 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5891 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5892 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5893 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5894 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5895 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5896 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 5897 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5898 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 5899 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5900 | "src/qs8-f32-vcvt/gen/vcvt-avx-x8.c", |
| 5901 | "src/qs8-f32-vcvt/gen/vcvt-avx-x16.c", |
| 5902 | "src/qs8-f32-vcvt/gen/vcvt-avx-x24.c", |
| 5903 | "src/qs8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5904 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5905 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5906 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5907 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5908 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5909 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5910 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5911 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5912 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5913 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5914 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5915 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5916 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5917 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5918 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5919 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5920 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5921 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5922 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5923 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5924 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5925 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5926 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5927 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5928 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5929 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5930 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5931 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5932 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5933 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5934 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5935 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5936 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5937 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5938 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | e9c4b96 | 2021-04-02 16:56:55 -0700 | [diff] [blame] | 5939 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 5940 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 5941 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x24.c", |
| 5942 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x32.c", |
| 5943 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5944 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 5945 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x24.c", |
| 5946 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x32.c", |
| 5947 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 5948 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 5949 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x24.c", |
| 5950 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x32.c", |
| 5951 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 5952 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
| 5953 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x24.c", |
| 5954 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5955 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 5956 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5957 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 5958 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5959 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5960 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5961 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5962 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5963 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5964 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5965 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5966 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5967 | "src/qu8-f32-vcvt/gen/vcvt-avx-x8.c", |
| 5968 | "src/qu8-f32-vcvt/gen/vcvt-avx-x16.c", |
| 5969 | "src/qu8-f32-vcvt/gen/vcvt-avx-x24.c", |
| 5970 | "src/qu8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5971 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 5972 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 5973 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 5974 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5975 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 5976 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 5977 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 5978 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5979 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 5980 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 5981 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 5982 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 5983 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 5984 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
| 5985 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 5986 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 5987 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 5988 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5989 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 5990 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 5991 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 5992 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5993 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 5994 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 5995 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 5996 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 5997 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 5998 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5999 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 6000 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 6001 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 6002 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 6003 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 6004 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 6005 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 6006 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 6007 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 6008 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 6009 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 6010 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 6011 | "src/x8-lut/gen/lut-avx-x16.c", |
| 6012 | "src/x8-lut/gen/lut-avx-x32.c", |
| 6013 | "src/x8-lut/gen/lut-avx-x48.c", |
| 6014 | "src/x8-lut/gen/lut-avx-x64.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6015 | ] |
| 6016 | |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 6017 | PROD_F16C_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 6018 | "src/f16-f32-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | 8f920a6 | 2022-01-19 14:56:23 -0800 | [diff] [blame] | 6019 | "src/f16-gavgpool/gen/7p7x-minmax-f16c-c8.c", |
| 6020 | "src/f16-gavgpool/gen/7x-minmax-f16c-c8.c", |
Marat Dukhan | 5756a92 | 2022-02-04 01:55:53 -0800 | [diff] [blame] | 6021 | "src/f16-maxpool/9p8x-minmax-f16c-c8.c", |
Marat Dukhan | 0a756b5 | 2022-02-03 23:08:50 -0800 | [diff] [blame] | 6022 | "src/f16-prelu/gen/f16c-2x16.c", |
Marat Dukhan | 8f920a6 | 2022-01-19 14:56:23 -0800 | [diff] [blame] | 6023 | "src/f16-vbinary/gen/vadd-minmax-f16c-x16.c", |
| 6024 | "src/f16-vbinary/gen/vaddc-minmax-f16c-x16.c", |
| 6025 | "src/f16-vbinary/gen/vmul-minmax-f16c-x16.c", |
| 6026 | "src/f16-vbinary/gen/vmulc-minmax-f16c-x16.c", |
| 6027 | "src/f16-vhswish/gen/vhswish-f16c-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 6028 | "src/f32-f16-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 6029 | ] |
| 6030 | |
| 6031 | ALL_F16C_MICROKERNEL_SRCS = [ |
Frank Barchard | 969e61f | 2022-01-10 11:40:53 -0800 | [diff] [blame] | 6032 | "src/f16-f32-vcvt/gen/vcvt-f16c-x8.c", |
| 6033 | "src/f16-f32-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | b26ead1 | 2022-01-18 22:15:43 -0800 | [diff] [blame] | 6034 | "src/f16-gavgpool/gen/7p7x-minmax-f16c-c8.c", |
| 6035 | "src/f16-gavgpool/gen/7p7x-minmax-f16c-c16.c", |
| 6036 | "src/f16-gavgpool/gen/7p7x-minmax-f16c-c24.c", |
| 6037 | "src/f16-gavgpool/gen/7p7x-minmax-f16c-c32.c", |
| 6038 | "src/f16-gavgpool/gen/7x-minmax-f16c-c8.c", |
| 6039 | "src/f16-gavgpool/gen/7x-minmax-f16c-c16.c", |
| 6040 | "src/f16-gavgpool/gen/7x-minmax-f16c-c24.c", |
| 6041 | "src/f16-gavgpool/gen/7x-minmax-f16c-c32.c", |
Marat Dukhan | 10f2bf8 | 2022-02-03 23:25:01 -0800 | [diff] [blame] | 6042 | "src/f16-maxpool/9p8x-minmax-f16c-c8.c", |
Marat Dukhan | bd7f9a4 | 2022-01-10 20:04:36 -0800 | [diff] [blame] | 6043 | "src/f16-prelu/gen/f16c-2x8.c", |
| 6044 | "src/f16-prelu/gen/f16c-2x16.c", |
Marat Dukhan | d454545 | 2022-01-10 16:13:11 -0800 | [diff] [blame] | 6045 | "src/f16-vbinary/gen/vadd-minmax-f16c-x8.c", |
| 6046 | "src/f16-vbinary/gen/vadd-minmax-f16c-x16.c", |
| 6047 | "src/f16-vbinary/gen/vaddc-minmax-f16c-x8.c", |
| 6048 | "src/f16-vbinary/gen/vaddc-minmax-f16c-x16.c", |
| 6049 | "src/f16-vbinary/gen/vdiv-minmax-f16c-x8.c", |
| 6050 | "src/f16-vbinary/gen/vdiv-minmax-f16c-x16.c", |
| 6051 | "src/f16-vbinary/gen/vdivc-minmax-f16c-x8.c", |
| 6052 | "src/f16-vbinary/gen/vdivc-minmax-f16c-x16.c", |
| 6053 | "src/f16-vbinary/gen/vmax-f16c-x8.c", |
| 6054 | "src/f16-vbinary/gen/vmax-f16c-x16.c", |
| 6055 | "src/f16-vbinary/gen/vmaxc-f16c-x8.c", |
| 6056 | "src/f16-vbinary/gen/vmaxc-f16c-x16.c", |
| 6057 | "src/f16-vbinary/gen/vmin-f16c-x8.c", |
| 6058 | "src/f16-vbinary/gen/vmin-f16c-x16.c", |
| 6059 | "src/f16-vbinary/gen/vminc-f16c-x8.c", |
| 6060 | "src/f16-vbinary/gen/vminc-f16c-x16.c", |
| 6061 | "src/f16-vbinary/gen/vmul-minmax-f16c-x8.c", |
| 6062 | "src/f16-vbinary/gen/vmul-minmax-f16c-x16.c", |
| 6063 | "src/f16-vbinary/gen/vmulc-minmax-f16c-x8.c", |
| 6064 | "src/f16-vbinary/gen/vmulc-minmax-f16c-x16.c", |
| 6065 | "src/f16-vbinary/gen/vrdivc-minmax-f16c-x8.c", |
| 6066 | "src/f16-vbinary/gen/vrdivc-minmax-f16c-x16.c", |
| 6067 | "src/f16-vbinary/gen/vrsubc-minmax-f16c-x8.c", |
| 6068 | "src/f16-vbinary/gen/vrsubc-minmax-f16c-x16.c", |
| 6069 | "src/f16-vbinary/gen/vsub-minmax-f16c-x8.c", |
| 6070 | "src/f16-vbinary/gen/vsub-minmax-f16c-x16.c", |
| 6071 | "src/f16-vbinary/gen/vsubc-minmax-f16c-x8.c", |
| 6072 | "src/f16-vbinary/gen/vsubc-minmax-f16c-x16.c", |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 6073 | "src/f16-vclamp/gen/vclamp-f16c-x8.c", |
| 6074 | "src/f16-vclamp/gen/vclamp-f16c-x16.c", |
Marat Dukhan | 751f622 | 2022-01-09 23:10:04 -0800 | [diff] [blame] | 6075 | "src/f16-vhswish/gen/vhswish-f16c-x8.c", |
| 6076 | "src/f16-vhswish/gen/vhswish-f16c-x16.c", |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 6077 | "src/f32-f16-vcvt/gen/vcvt-f16c-x8.c", |
| 6078 | "src/f32-f16-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 6079 | "src/math/cvt-f16-f32-f16c.c", |
Marat Dukhan | 582e184 | 2021-10-25 17:18:36 -0700 | [diff] [blame] | 6080 | "src/math/cvt-f32-f16-f16c.c", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 6081 | ] |
| 6082 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6083 | PROD_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 6084 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 6085 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6086 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6087 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6088 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6089 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6090 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 6091 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
| 6092 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6093 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6094 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6095 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6096 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 6097 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 6098 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 6099 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 6100 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6101 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6102 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6103 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6104 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 6105 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 6106 | ] |
| 6107 | |
| 6108 | ALL_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6109 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 6110 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6111 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 6112 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6113 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 6114 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6115 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 6116 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 6117 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 6118 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6119 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6120 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6121 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6122 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6123 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6124 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6125 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6126 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6127 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6128 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6129 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6130 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6131 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6132 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6133 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6134 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6135 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6136 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6137 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6138 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6139 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6140 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6141 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6142 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6143 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6144 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 6145 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6146 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6147 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 6148 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6149 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6150 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6151 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6152 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 6153 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6154 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6155 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6156 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6157 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6158 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6159 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6160 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6161 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6162 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6163 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6164 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6165 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6166 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6167 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6168 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6169 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6170 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6171 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6172 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6173 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6174 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6175 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6176 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 6177 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6178 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6179 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6180 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6181 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6182 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6183 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6184 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6185 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6186 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6187 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6188 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6189 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 6190 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6191 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 6192 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 6193 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 6194 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x24.c", |
| 6195 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x32.c", |
| 6196 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 6197 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
| 6198 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x24.c", |
| 6199 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x32.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 6200 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 6201 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 6202 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 6203 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 6204 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 6205 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 6206 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6207 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 6208 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 6209 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 6210 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6211 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 6212 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 6213 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 6214 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 6215 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 6216 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 6217 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
| 6218 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 6219 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 6220 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 6221 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 6222 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 6223 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 6224 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 6225 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 6226 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 6227 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 6228 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 6229 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 6230 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 6231 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 6232 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 6233 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 6234 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 6235 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6236 | ] |
| 6237 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6238 | PROD_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 8f920a6 | 2022-01-19 14:56:23 -0800 | [diff] [blame] | 6239 | "src/f16-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 6240 | "src/f16-dwconv/gen/up16x4-minmax-fma3.c", |
| 6241 | "src/f16-dwconv/gen/up16x9-minmax-fma3.c", |
| 6242 | "src/f16-vmulcaddc/gen/c8-minmax-fma3-2x.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6243 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6244 | "src/f32-dwconv/gen/up16x3-minmax-fma3.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6245 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6246 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6247 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 6248 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 6249 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 6250 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 6251 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 6252 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 6253 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 6254 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 6255 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
| 6256 | ] |
| 6257 | |
| 6258 | ALL_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 6259 | "src/f16-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 6260 | "src/f16-dwconv/gen/up8x4-minmax-fma3.c", |
| 6261 | "src/f16-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 6262 | "src/f16-dwconv/gen/up8x9-minmax-fma3.c", |
| 6263 | "src/f16-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 6264 | "src/f16-dwconv/gen/up8x25-minmax-fma3.c", |
| 6265 | "src/f16-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 6266 | "src/f16-dwconv/gen/up16x4-minmax-fma3.c", |
| 6267 | "src/f16-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 6268 | "src/f16-dwconv/gen/up16x9-minmax-fma3.c", |
| 6269 | "src/f16-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 6270 | "src/f16-dwconv/gen/up16x25-minmax-fma3.c", |
| 6271 | "src/f16-dwconv/gen/up32x4-minmax-fma3-acc2.c", |
| 6272 | "src/f16-dwconv/gen/up32x4-minmax-fma3.c", |
| 6273 | "src/f16-dwconv/gen/up32x9-minmax-fma3-acc2.c", |
| 6274 | "src/f16-dwconv/gen/up32x9-minmax-fma3.c", |
| 6275 | "src/f16-dwconv/gen/up32x25-minmax-fma3-acc2.c", |
| 6276 | "src/f16-dwconv/gen/up32x25-minmax-fma3.c", |
| 6277 | "src/f16-vmulcaddc/gen/c8-minmax-fma3-2x.c", |
| 6278 | "src/f16-vmulcaddc/gen/c16-minmax-fma3-2x.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6279 | "src/f32-dwconv/gen/up8x3-minmax-fma3-acc2.c", |
| 6280 | "src/f32-dwconv/gen/up8x3-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6281 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 6282 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6283 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 6284 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6285 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 6286 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6287 | "src/f32-dwconv/gen/up16x3-minmax-fma3-acc2.c", |
| 6288 | "src/f32-dwconv/gen/up16x3-minmax-fma3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6289 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 6290 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 6291 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 6292 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 6293 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 6294 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6295 | "src/f32-gemm/gen-inc/1x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6296 | "src/f32-gemm/gen-inc/1x16inc-minmax-fma3-broadcast.c", |
| 6297 | "src/f32-gemm/gen-inc/1x16s4inc-minmax-fma3-broadcast.c", |
| 6298 | "src/f32-gemm/gen-inc/3x16inc-minmax-fma3-broadcast.c", |
| 6299 | "src/f32-gemm/gen-inc/3x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6300 | "src/f32-gemm/gen-inc/4x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6301 | "src/f32-gemm/gen-inc/4x16inc-minmax-fma3-broadcast.c", |
| 6302 | "src/f32-gemm/gen-inc/4x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6303 | "src/f32-gemm/gen-inc/5x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6304 | "src/f32-gemm/gen-inc/5x16inc-minmax-fma3-broadcast.c", |
| 6305 | "src/f32-gemm/gen-inc/5x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6306 | "src/f32-gemm/gen-inc/6x8inc-minmax-fma3-broadcast.c", |
| 6307 | "src/f32-gemm/gen-inc/7x8inc-minmax-fma3-broadcast.c", |
| 6308 | "src/f32-gemm/gen-inc/8x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6309 | "src/f32-gemm/gen/1x8-minmax-fma3-broadcast.c", |
| 6310 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 6311 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 6312 | "src/f32-gemm/gen/3x16-minmax-fma3-broadcast.c", |
| 6313 | "src/f32-gemm/gen/3x16s4-minmax-fma3-broadcast.c", |
| 6314 | "src/f32-gemm/gen/4x8-minmax-fma3-broadcast.c", |
| 6315 | "src/f32-gemm/gen/4x16-minmax-fma3-broadcast.c", |
| 6316 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 6317 | "src/f32-gemm/gen/5x8-minmax-fma3-broadcast.c", |
| 6318 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 6319 | "src/f32-gemm/gen/5x16s4-minmax-fma3-broadcast.c", |
| 6320 | "src/f32-gemm/gen/6x8-minmax-fma3-broadcast.c", |
| 6321 | "src/f32-gemm/gen/7x8-minmax-fma3-broadcast.c", |
| 6322 | "src/f32-gemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6323 | "src/f32-igemm/gen/1x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6324 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 6325 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 6326 | "src/f32-igemm/gen/3x16-minmax-fma3-broadcast.c", |
| 6327 | "src/f32-igemm/gen/3x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6328 | "src/f32-igemm/gen/4x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6329 | "src/f32-igemm/gen/4x16-minmax-fma3-broadcast.c", |
| 6330 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6331 | "src/f32-igemm/gen/5x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6332 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 6333 | "src/f32-igemm/gen/5x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6334 | "src/f32-igemm/gen/6x8-minmax-fma3-broadcast.c", |
| 6335 | "src/f32-igemm/gen/7x8-minmax-fma3-broadcast.c", |
| 6336 | "src/f32-igemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 6337 | "src/f32-vhswish/gen/vhswish-fma3-x8.c", |
| 6338 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 6339 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x8.c", |
| 6340 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x16.c", |
| 6341 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x24.c", |
| 6342 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x32.c", |
| 6343 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x40.c", |
| 6344 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x48.c", |
| 6345 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x56.c", |
| 6346 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x64.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6347 | "src/math/sqrt-fma3-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6348 | "src/math/sqrt-fma3-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6349 | "src/math/sqrt-fma3-nr2fma.c", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6350 | ] |
| 6351 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6352 | PROD_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 8f920a6 | 2022-01-19 14:56:23 -0800 | [diff] [blame] | 6353 | "src/f16-gemm/gen/1x16-minmax-avx2-broadcast.c", |
| 6354 | "src/f16-gemm/gen/4x16-minmax-avx2-broadcast.c", |
| 6355 | "src/f16-igemm/gen/1x16-minmax-avx2-broadcast.c", |
| 6356 | "src/f16-igemm/gen/4x16-minmax-avx2-broadcast.c", |
Marat Dukhan | 0d399ca | 2021-12-14 19:25:50 -0800 | [diff] [blame] | 6357 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x64.c", |
| 6358 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6359 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 6360 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 6361 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6362 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 6363 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6364 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6365 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6366 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6367 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6368 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6369 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6370 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6371 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6372 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6373 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6374 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6375 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6376 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6377 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6378 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6379 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6380 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6381 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6382 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6383 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6384 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 6385 | "src/x8-lut/gen/lut-avx2-x128.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6386 | ] |
| 6387 | |
| 6388 | ALL_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6389 | "src/f16-gemm/gen/1x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6390 | "src/f16-gemm/gen/1x16-minmax-avx2-broadcast.c", |
| 6391 | "src/f16-gemm/gen/3x16-minmax-avx2-broadcast.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 6392 | "src/f16-gemm/gen/4x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6393 | "src/f16-gemm/gen/4x16-minmax-avx2-broadcast.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 6394 | "src/f16-gemm/gen/5x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6395 | "src/f16-gemm/gen/5x16-minmax-avx2-broadcast.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 6396 | "src/f16-gemm/gen/6x8-minmax-avx2-broadcast.c", |
| 6397 | "src/f16-gemm/gen/7x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6398 | "src/f16-igemm/gen/1x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6399 | "src/f16-igemm/gen/1x16-minmax-avx2-broadcast.c", |
| 6400 | "src/f16-igemm/gen/3x16-minmax-avx2-broadcast.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 6401 | "src/f16-igemm/gen/4x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6402 | "src/f16-igemm/gen/4x16-minmax-avx2-broadcast.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 6403 | "src/f16-igemm/gen/5x8-minmax-avx2-broadcast.c", |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6404 | "src/f16-igemm/gen/5x16-minmax-avx2-broadcast.c", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 6405 | "src/f16-igemm/gen/6x8-minmax-avx2-broadcast.c", |
| 6406 | "src/f16-igemm/gen/7x8-minmax-avx2-broadcast.c", |
Marat Dukhan | 0d399ca | 2021-12-14 19:25:50 -0800 | [diff] [blame] | 6407 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x16.c", |
| 6408 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x32.c", |
| 6409 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x48.c", |
| 6410 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x64.c", |
| 6411 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x16.c", |
| 6412 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x32.c", |
| 6413 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x48.c", |
| 6414 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6415 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 6416 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6417 | "src/f32-raddexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6418 | "src/f32-raddexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6419 | "src/f32-raddexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6420 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 6421 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6422 | "src/f32-raddexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6423 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 6424 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 6425 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6426 | "src/f32-raddexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6427 | "src/f32-raddextexp/gen/avx2-p5-x64-acc2.c", |
| 6428 | "src/f32-raddextexp/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6429 | "src/f32-raddextexp/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6430 | "src/f32-raddextexp/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6431 | "src/f32-raddextexp/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6432 | "src/f32-raddextexp/gen/avx2-p5-x80-acc2.c", |
| 6433 | "src/f32-raddextexp/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6434 | "src/f32-raddextexp/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6435 | "src/f32-raddextexp/gen/avx2-p5-x96-acc2.c", |
| 6436 | "src/f32-raddextexp/gen/avx2-p5-x96-acc3.c", |
| 6437 | "src/f32-raddextexp/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6438 | "src/f32-raddextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 6439 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x64-acc2.c", |
| 6440 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x64-acc4.c", |
| 6441 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x64.c", |
| 6442 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x72-acc3.c", |
| 6443 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x72.c", |
| 6444 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x80-acc2.c", |
| 6445 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x80-acc5.c", |
| 6446 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x80.c", |
| 6447 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96-acc2.c", |
| 6448 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96-acc3.c", |
| 6449 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96-acc6.c", |
| 6450 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 6451 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x8.c", |
| 6452 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x16.c", |
| 6453 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x24.c", |
| 6454 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x32.c", |
| 6455 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x40.c", |
| 6456 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x48.c", |
| 6457 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 6458 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x64.c", |
| 6459 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x72.c", |
| 6460 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x80.c", |
| 6461 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x8.c", |
| 6462 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x16.c", |
| 6463 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x24.c", |
| 6464 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x32.c", |
| 6465 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x40.c", |
| 6466 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x48.c", |
| 6467 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x56.c", |
| 6468 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x64.c", |
| 6469 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x72.c", |
| 6470 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x80.c", |
| 6471 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x8.c", |
| 6472 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x16.c", |
| 6473 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x24.c", |
| 6474 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x32.c", |
| 6475 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x40.c", |
| 6476 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x48.c", |
| 6477 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x56.c", |
| 6478 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x64.c", |
| 6479 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x72.c", |
| 6480 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x80.c", |
| 6481 | "src/f32-velu/gen/velu-avx2-rr1-p6-x8.c", |
| 6482 | "src/f32-velu/gen/velu-avx2-rr1-p6-x16.c", |
| 6483 | "src/f32-velu/gen/velu-avx2-rr1-p6-x24.c", |
| 6484 | "src/f32-velu/gen/velu-avx2-rr1-p6-x32.c", |
| 6485 | "src/f32-velu/gen/velu-avx2-rr1-p6-x40.c", |
| 6486 | "src/f32-velu/gen/velu-avx2-rr1-p6-x48.c", |
| 6487 | "src/f32-velu/gen/velu-avx2-rr1-p6-x56.c", |
| 6488 | "src/f32-velu/gen/velu-avx2-rr1-p6-x64.c", |
| 6489 | "src/f32-velu/gen/velu-avx2-rr1-p6-x72.c", |
| 6490 | "src/f32-velu/gen/velu-avx2-rr1-p6-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6491 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x8.c", |
| 6492 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x16.c", |
| 6493 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x24.c", |
| 6494 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x32.c", |
| 6495 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x40.c", |
| 6496 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x48.c", |
| 6497 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x56.c", |
| 6498 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x64.c", |
| 6499 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x72.c", |
| 6500 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x80.c", |
| 6501 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x88.c", |
| 6502 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x96.c", |
| 6503 | "src/f32-vscaleextexp/gen/avx2-p5-x8.c", |
| 6504 | "src/f32-vscaleextexp/gen/avx2-p5-x16.c", |
| 6505 | "src/f32-vscaleextexp/gen/avx2-p5-x24.c", |
| 6506 | "src/f32-vscaleextexp/gen/avx2-p5-x32.c", |
| 6507 | "src/f32-vscaleextexp/gen/avx2-p5-x40.c", |
| 6508 | "src/f32-vscaleextexp/gen/avx2-p5-x48.c", |
| 6509 | "src/f32-vscaleextexp/gen/avx2-p5-x56.c", |
| 6510 | "src/f32-vscaleextexp/gen/avx2-p5-x64.c", |
| 6511 | "src/f32-vscaleextexp/gen/avx2-p5-x72.c", |
| 6512 | "src/f32-vscaleextexp/gen/avx2-p5-x80.c", |
| 6513 | "src/f32-vscaleextexp/gen/avx2-p5-x88.c", |
| 6514 | "src/f32-vscaleextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6515 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x8.c", |
| 6516 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x16.c", |
| 6517 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x24.c", |
| 6518 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x32.c", |
| 6519 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 6520 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x48.c", |
| 6521 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x56.c", |
| 6522 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x64.c", |
| 6523 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x72.c", |
| 6524 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x80.c", |
| 6525 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x8.c", |
| 6526 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x16.c", |
| 6527 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x24.c", |
| 6528 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x32.c", |
| 6529 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x40.c", |
| 6530 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x48.c", |
| 6531 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x56.c", |
| 6532 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x64.c", |
| 6533 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x72.c", |
| 6534 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x80.c", |
| 6535 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x8.c", |
| 6536 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x16.c", |
| 6537 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x24.c", |
| 6538 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x32.c", |
| 6539 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x40.c", |
| 6540 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x48.c", |
| 6541 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x56.c", |
| 6542 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x64.c", |
| 6543 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x72.c", |
| 6544 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x80.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 6545 | "src/math/exp-avx2-rr2-lut8-p3-perm.c", |
| 6546 | "src/math/exp-avx2-rr2-lut8-p4-perm.c", |
| 6547 | "src/math/exp-avx2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 6548 | "src/math/expm1minus-avx2-rr1-lut4-p4-perm.c", |
| 6549 | "src/math/expm1minus-avx2-rr1-lut8-p4-perm.c", |
| 6550 | "src/math/expm1minus-avx2-rr1-lut16-p3-gather.c", |
| 6551 | "src/math/expm1minus-avx2-rr1-p6.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 6552 | "src/math/expminus-avx2-rr1-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 6553 | "src/math/expminus-avx2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6554 | "src/math/extexp-avx2-p5.c", |
| 6555 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-div.c", |
| 6556 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr1fma.c", |
| 6557 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma.c", |
| 6558 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma1adj.c", |
| 6559 | "src/math/sigmoid-avx2-rr1-p5-div.c", |
| 6560 | "src/math/sigmoid-avx2-rr1-p5-nr1fma.c", |
| 6561 | "src/math/sigmoid-avx2-rr1-p5-nr2fma.c", |
| 6562 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-div.c", |
| 6563 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr1fma.c", |
| 6564 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma.c", |
| 6565 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma1adj.c", |
| 6566 | "src/math/sigmoid-avx2-rr2-p5-div.c", |
| 6567 | "src/math/sigmoid-avx2-rr2-p5-nr1fma.c", |
| 6568 | "src/math/sigmoid-avx2-rr2-p5-nr2fma.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6569 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 6570 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6571 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6572 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6573 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6574 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6575 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6576 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6577 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6578 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 6579 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
| 6580 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6581 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6582 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6583 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6584 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6585 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6586 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6587 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6588 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6589 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6590 | "src/qc8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
| 6591 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6592 | "src/qc8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
| 6593 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6594 | "src/qc8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 6595 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6596 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6597 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6598 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6599 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6600 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6601 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6602 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6603 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6604 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6605 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6606 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6607 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6608 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6609 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6610 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6611 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6612 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6613 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6614 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6615 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6616 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6617 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6618 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x8.c", |
| 6619 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x16.c", |
| 6620 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x24.c", |
| 6621 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6622 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6623 | "src/qs8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6624 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6625 | "src/qs8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6626 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6627 | "src/qs8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6628 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6629 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6630 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | e6dc0b6 | 2020-09-08 23:57:14 -0700 | [diff] [blame] | 6631 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6632 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6633 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x24.c", |
| 6634 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x32.c", |
| 6635 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6636 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6637 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x24.c", |
| 6638 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x32.c", |
Marat Dukhan | 09c312b | 2021-07-09 00:45:04 -0700 | [diff] [blame] | 6639 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 6640 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
| 6641 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6642 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 6643 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
| 6644 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6645 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x8.c", |
| 6646 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x16.c", |
| 6647 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x24.c", |
| 6648 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x32.c", |
Marat Dukhan | 902ef7f | 2021-07-02 16:11:06 -0700 | [diff] [blame] | 6649 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6650 | "src/qu8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6651 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6652 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6653 | "src/qu8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6654 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 6655 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6656 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6657 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6658 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 6659 | "src/x8-lut/gen/lut-avx2-x32.c", |
| 6660 | "src/x8-lut/gen/lut-avx2-x64.c", |
| 6661 | "src/x8-lut/gen/lut-avx2-x96.c", |
| 6662 | "src/x8-lut/gen/lut-avx2-x128.c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6663 | ] |
| 6664 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6665 | PROD_AVX512F_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6666 | "src/f32-dwconv/gen/up16x3-minmax-avx512f.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6667 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
| 6668 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
| 6669 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
| 6670 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6671 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6672 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6673 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6674 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 6675 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 6676 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 6677 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 6678 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
| 6679 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 6680 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 6681 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 6682 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
| 6683 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 6684 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 6685 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 6686 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
| 6687 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 6688 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
| 6689 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 6690 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
| 6691 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 6692 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 6693 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 6694 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 6695 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 6696 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 6697 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 6698 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 6699 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 6700 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 6701 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 6702 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 6703 | ] |
| 6704 | |
| 6705 | ALL_AVX512F_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6706 | "src/f32-dwconv/gen/up16x3-minmax-avx512f-acc2.c", |
| 6707 | "src/f32-dwconv/gen/up16x3-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6708 | "src/f32-dwconv/gen/up16x4-minmax-avx512f-acc2.c", |
| 6709 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6710 | "src/f32-dwconv/gen/up16x9-minmax-avx512f-acc2.c", |
| 6711 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6712 | "src/f32-dwconv/gen/up16x25-minmax-avx512f-acc2.c", |
| 6713 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6714 | "src/f32-dwconv/gen/up32x3-minmax-avx512f-acc2.c", |
| 6715 | "src/f32-dwconv/gen/up32x3-minmax-avx512f.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6716 | "src/f32-dwconv/gen/up32x4-minmax-avx512f-acc2.c", |
| 6717 | "src/f32-dwconv/gen/up32x4-minmax-avx512f.c", |
| 6718 | "src/f32-dwconv/gen/up32x9-minmax-avx512f-acc2.c", |
| 6719 | "src/f32-dwconv/gen/up32x9-minmax-avx512f.c", |
| 6720 | "src/f32-dwconv/gen/up32x25-minmax-avx512f-acc2.c", |
| 6721 | "src/f32-dwconv/gen/up32x25-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6722 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx512f-broadcast.c", |
| 6723 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx512f-broadcast.c", |
| 6724 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx512f-broadcast.c", |
| 6725 | "src/f32-gemm/gen-inc/6x16inc-minmax-avx512f-broadcast.c", |
| 6726 | "src/f32-gemm/gen-inc/7x16inc-minmax-avx512f-broadcast.c", |
| 6727 | "src/f32-gemm/gen-inc/8x16inc-minmax-avx512f-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6728 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6729 | "src/f32-gemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 6730 | "src/f32-gemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 6731 | "src/f32-gemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 6732 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6733 | "src/f32-gemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6734 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6735 | "src/f32-igemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 6736 | "src/f32-igemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 6737 | "src/f32-igemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 6738 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6739 | "src/f32-igemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 6740 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 6741 | "src/f32-prelu/gen/avx512f-2x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6742 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 6743 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6744 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6745 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6746 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6747 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 6748 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6749 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6750 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 6751 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 6752 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6753 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6754 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc2.c", |
| 6755 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6756 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6757 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6758 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6759 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc2.c", |
| 6760 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6761 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6762 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc2.c", |
| 6763 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc3.c", |
| 6764 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6765 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 6766 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x128-acc2.c", |
| 6767 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x128-acc4.c", |
| 6768 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x128.c", |
| 6769 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x144-acc3.c", |
| 6770 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x144.c", |
| 6771 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x160-acc2.c", |
| 6772 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x160-acc5.c", |
| 6773 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x160.c", |
| 6774 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192-acc2.c", |
| 6775 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192-acc3.c", |
| 6776 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192-acc6.c", |
| 6777 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6778 | "src/f32-rmax/avx512f.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 6779 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x16.c", |
| 6780 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 6781 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x16.c", |
| 6782 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 6783 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x16.c", |
| 6784 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 6785 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x16.c", |
| 6786 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 6787 | "src/f32-vbinary/gen/vmax-avx512f-x16.c", |
| 6788 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 6789 | "src/f32-vbinary/gen/vmaxc-avx512f-x16.c", |
| 6790 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 6791 | "src/f32-vbinary/gen/vmin-avx512f-x16.c", |
| 6792 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 6793 | "src/f32-vbinary/gen/vminc-avx512f-x16.c", |
| 6794 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 6795 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x16.c", |
| 6796 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 6797 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x16.c", |
| 6798 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 6799 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x16.c", |
| 6800 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 6801 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x16.c", |
| 6802 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 6803 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x16.c", |
| 6804 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 6805 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x16.c", |
| 6806 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 6807 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x16.c", |
| 6808 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 6809 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x16.c", |
| 6810 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6811 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 6812 | "src/f32-vclamp/gen/vclamp-avx512f-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 6813 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x16.c", |
| 6814 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x32.c", |
| 6815 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x48.c", |
| 6816 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 6817 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x80.c", |
| 6818 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x96.c", |
| 6819 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x112.c", |
| 6820 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x128.c", |
| 6821 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x16.c", |
| 6822 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x32.c", |
| 6823 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x48.c", |
| 6824 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x64.c", |
| 6825 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x80.c", |
| 6826 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x96.c", |
| 6827 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x112.c", |
| 6828 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x128.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 6829 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 6830 | "src/f32-vhswish/gen/vhswish-avx512f-x32.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 6831 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 6832 | "src/f32-vlrelu/gen/vlrelu-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6833 | "src/f32-vrelu/gen/vrelu-avx512f-x16.c", |
| 6834 | "src/f32-vrelu/gen/vrelu-avx512f-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6835 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 6836 | "src/f32-vrnd/gen/vrndd-avx512f-x32.c", |
| 6837 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 6838 | "src/f32-vrnd/gen/vrndne-avx512f-x32.c", |
| 6839 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 6840 | "src/f32-vrnd/gen/vrndu-avx512f-x32.c", |
| 6841 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 6842 | "src/f32-vrnd/gen/vrndz-avx512f-x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6843 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x16.c", |
| 6844 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x32.c", |
| 6845 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x48.c", |
| 6846 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x64.c", |
| 6847 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x80.c", |
| 6848 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x96.c", |
| 6849 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x112.c", |
| 6850 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x128.c", |
| 6851 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x144.c", |
| 6852 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x160.c", |
| 6853 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x176.c", |
| 6854 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x192.c", |
| 6855 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x16.c", |
| 6856 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x32.c", |
| 6857 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x48.c", |
| 6858 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x64.c", |
| 6859 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x80.c", |
| 6860 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x96.c", |
| 6861 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x112.c", |
| 6862 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x128.c", |
| 6863 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x144.c", |
| 6864 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x160.c", |
| 6865 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x176.c", |
| 6866 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6867 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x16.c", |
| 6868 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x32.c", |
| 6869 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x48.c", |
| 6870 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x64.c", |
| 6871 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x80.c", |
| 6872 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x96.c", |
| 6873 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x112.c", |
| 6874 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x128.c", |
| 6875 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x16.c", |
| 6876 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x32.c", |
| 6877 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x48.c", |
| 6878 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x64.c", |
| 6879 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x80.c", |
| 6880 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x96.c", |
| 6881 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x112.c", |
| 6882 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x128.c", |
| 6883 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x16.c", |
| 6884 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x32.c", |
| 6885 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x48.c", |
| 6886 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x64.c", |
| 6887 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x80.c", |
| 6888 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x96.c", |
| 6889 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x112.c", |
| 6890 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x128.c", |
| 6891 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x16.c", |
| 6892 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x32.c", |
| 6893 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x48.c", |
| 6894 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x64.c", |
| 6895 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x80.c", |
| 6896 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x96.c", |
| 6897 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x112.c", |
| 6898 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x128.c", |
| 6899 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x16.c", |
| 6900 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x32.c", |
| 6901 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x48.c", |
| 6902 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 6903 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x80.c", |
| 6904 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x96.c", |
| 6905 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x112.c", |
| 6906 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x128.c", |
| 6907 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x16.c", |
| 6908 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x32.c", |
| 6909 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x48.c", |
| 6910 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x64.c", |
| 6911 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x80.c", |
| 6912 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x96.c", |
| 6913 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x112.c", |
| 6914 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x128.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 6915 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x16.c", |
| 6916 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x32.c", |
| 6917 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x48.c", |
| 6918 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x64.c", |
| 6919 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x80.c", |
| 6920 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x96.c", |
| 6921 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x112.c", |
| 6922 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x128.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 6923 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 6924 | "src/f32-vunary/gen/vabs-avx512f-x32.c", |
| 6925 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 6926 | "src/f32-vunary/gen/vneg-avx512f-x32.c", |
| 6927 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 6928 | "src/f32-vunary/gen/vsqr-avx512f-x32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 6929 | "src/math/exp-avx512f-rr2-lut16-p3-perm-scalef.c", |
| 6930 | "src/math/exp-avx512f-rr2-lut16-p3-perm.c", |
| 6931 | "src/math/exp-avx512f-rr2-lut32-p2-perm2-scalef.c", |
| 6932 | "src/math/exp-avx512f-rr2-lut32-p2-perm2.c", |
| 6933 | "src/math/exp-avx512f-rr2-p5-scalef.c", |
| 6934 | "src/math/exp-avx512f-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 6935 | "src/math/expm1minus-avx512f-rr1-lut16-p3-perm.c", |
| 6936 | "src/math/expm1minus-avx512f-rr1-p6.c", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 6937 | "src/math/extexp-avx512f-p5.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6938 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6939 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6940 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma1adj.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6941 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6942 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6943 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6944 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6945 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6946 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 6947 | "src/math/sigmoid-avx512f-rr1-p5-scalef-div.c", |
| 6948 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma.c", |
| 6949 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma1adj.c", |
| 6950 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-div.c", |
| 6951 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma.c", |
| 6952 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma1adj.c", |
| 6953 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div.c", |
| 6954 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma.c", |
| 6955 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6956 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6957 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6958 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 6959 | "src/math/sigmoid-avx512f-rr2-p5-scalef-div.c", |
| 6960 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma.c", |
| 6961 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma1adj.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6962 | "src/math/sqrt-avx512f-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6963 | "src/math/sqrt-avx512f-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6964 | "src/math/sqrt-avx512f-nr2fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6965 | ] |
| 6966 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6967 | PROD_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 6968 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 6969 | "src/f32-f16-vcvt/gen/vcvt-avx512skx-x16.c", |
Marat Dukhan | 2edf863 | 2021-12-14 23:17:14 -0800 | [diff] [blame] | 6970 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x128.c", |
| 6971 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x128.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6972 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6973 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 6974 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6975 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6976 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6977 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6978 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6979 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 6980 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6981 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6982 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6983 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6984 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6985 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6986 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6987 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6988 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 6989 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6990 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6991 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6992 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6993 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6994 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6995 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 6996 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6997 | ] |
| 6998 | |
| 6999 | ALL_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 79c76ab | 2021-09-26 20:26:39 -0700 | [diff] [blame] | 7000 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 7001 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 7002 | "src/f32-f16-vcvt/gen/vcvt-avx512skx-x16.c", |
| 7003 | "src/f32-f16-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 2edf863 | 2021-12-14 23:17:14 -0800 | [diff] [blame] | 7004 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x32.c", |
| 7005 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x64.c", |
| 7006 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x96.c", |
| 7007 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x128.c", |
| 7008 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x32.c", |
| 7009 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x64.c", |
| 7010 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x96.c", |
| 7011 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x128.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 7012 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 7013 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 7014 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 7015 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | c3e3f1c | 2021-06-03 09:56:16 -0700 | [diff] [blame] | 7016 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 7017 | "src/qc8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 7018 | "src/qc8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 7019 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 7020 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 7021 | "src/qc8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 7022 | "src/qc8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 7023 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7024 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7025 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7026 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7027 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 7028 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 7029 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
| 7030 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x48.c", |
| 7031 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x64.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7032 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7033 | "src/qs8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7034 | "src/qs8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7035 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7036 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7037 | "src/qs8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7038 | "src/qs8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 7039 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 7040 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 7041 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 7042 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 7043 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | cfd606b | 2021-07-09 01:18:45 -0700 | [diff] [blame] | 7044 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 7045 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 7046 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 7047 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 7048 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 7049 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
| 7050 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x48.c", |
| 7051 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x64.c", |
Marat Dukhan | 3cf2e22 | 2021-07-08 11:38:45 -0700 | [diff] [blame] | 7052 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 7053 | "src/qu8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 7054 | "src/qu8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 7055 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 7056 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 7057 | "src/qu8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 7058 | "src/qu8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 7059 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 7060 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 7061 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 7062 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 7063 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | 2b3c410 | 2021-09-10 19:05:37 -0700 | [diff] [blame] | 7064 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x64.c", |
| 7065 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x128.c", |
| 7066 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x192.c", |
| 7067 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x256.c", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 7068 | ] |
| 7069 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 7070 | WASM32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7071 | "src/f32-vrelu/wasm_shr_x1.S", |
| 7072 | "src/f32-vrelu/wasm_shr_x2.S", |
| 7073 | "src/f32-vrelu/wasm_shr_x4.S", |
Frank Barchard | bcedc08 | 2020-08-17 18:00:51 -0700 | [diff] [blame] | 7074 | ] |
| 7075 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 7076 | AARCH32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 32f9381 | 2020-05-17 20:31:21 -0700 | [diff] [blame] | 7077 | "src/f32-gemm/4x4-aarch32-vfp-ld64.S", |
Marat Dukhan | 3b98f6b | 2020-05-17 10:09:22 -0700 | [diff] [blame] | 7078 | "src/f32-gemm/4x4-minmax-aarch32-vfp-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7079 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 7080 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 7081 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7082 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
Frank Barchard | 569561d | 2020-06-17 13:11:12 -0700 | [diff] [blame] | 7083 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 7873586 | 2022-01-04 16:47:44 -0800 | [diff] [blame] | 7084 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7085 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 7086 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 7087 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
| 7088 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
| 7089 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 7873586 | 2022-01-04 16:47:44 -0800 | [diff] [blame] | 7090 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-prfm-cortex-a75.S", |
Frank Barchard | 34251d8 | 2022-02-02 11:57:11 -0800 | [diff] [blame] | 7091 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-cortex-a7.S", |
Frank Barchard | 101271e | 2022-02-02 01:49:54 -0800 | [diff] [blame] | 7092 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 5e1a303 | 2022-01-14 13:12:41 -0800 | [diff] [blame] | 7093 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-ld64.S", |
Frank Barchard | 34251d8 | 2022-02-02 11:57:11 -0800 | [diff] [blame] | 7094 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-prfm-cortex-a7.S", |
Frank Barchard | 101271e | 2022-02-02 01:49:54 -0800 | [diff] [blame] | 7095 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 5e1a303 | 2022-01-14 13:12:41 -0800 | [diff] [blame] | 7096 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 7097 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-cortex-a53.S", |
Frank Barchard | 87fe410 | 2021-12-28 14:42:23 -0800 | [diff] [blame] | 7098 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-ld64.S", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 7099 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 87fe410 | 2021-12-28 14:42:23 -0800 | [diff] [blame] | 7100 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-prfm-ld64.S", |
Frank Barchard | ac654f1 | 2022-01-24 23:51:04 -0800 | [diff] [blame] | 7101 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-aarch32-neondot-cortex-a55.S", |
Frank Barchard | 87fe410 | 2021-12-28 14:42:23 -0800 | [diff] [blame] | 7102 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-aarch32-neondot-ld64.S", |
Frank Barchard | d2e8d4d | 2022-01-14 17:18:53 -0800 | [diff] [blame] | 7103 | "src/qc8-igemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-ld64.S", |
| 7104 | "src/qc8-igemm/gen/4x8-minmax-fp32-aarch32-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 87fe410 | 2021-12-28 14:42:23 -0800 | [diff] [blame] | 7105 | "src/qc8-igemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-ld64.S", |
| 7106 | "src/qc8-igemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-prfm-ld64.S", |
Frank Barchard | 870108c | 2022-01-26 11:21:46 -0800 | [diff] [blame] | 7107 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-aarch32-neondot-cortex-a55.S", |
Frank Barchard | 87fe410 | 2021-12-28 14:42:23 -0800 | [diff] [blame] | 7108 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-aarch32-neondot-ld64.S", |
Frank Barchard | 34251d8 | 2022-02-02 11:57:11 -0800 | [diff] [blame] | 7109 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-cortex-a7.S", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 7110 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 7111 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-ld64.S", |
Frank Barchard | 34251d8 | 2022-02-02 11:57:11 -0800 | [diff] [blame] | 7112 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-cortex-a7.S", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 7113 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 7114 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 0f294ad | 2022-01-24 10:48:38 -0800 | [diff] [blame] | 7115 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-aarch32-neondot-cortex-a55.S", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 7116 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-aarch32-neondot-ld64.S", |
| 7117 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-ld64.S", |
| 7118 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 870108c | 2022-01-26 11:21:46 -0800 | [diff] [blame] | 7119 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-aarch32-neondot-cortex-a55.S", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 7120 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-aarch32-neondot-ld64.S", |
Frank Barchard | 34251d8 | 2022-02-02 11:57:11 -0800 | [diff] [blame] | 7121 | "src/qu8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-cortex-a7.S", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 7122 | "src/qu8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 901845c | 2022-01-19 01:45:22 -0800 | [diff] [blame] | 7123 | "src/qu8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-ld64.S", |
Frank Barchard | 34251d8 | 2022-02-02 11:57:11 -0800 | [diff] [blame] | 7124 | "src/qu8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-cortex-a7.S", |
Frank Barchard | 9e4d2aa | 2022-02-02 00:31:21 -0800 | [diff] [blame] | 7125 | "src/qu8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 901845c | 2022-01-19 01:45:22 -0800 | [diff] [blame] | 7126 | "src/qu8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-ld64.S", |
| 7127 | "src/qu8-igemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-ld64.S", |
| 7128 | "src/qu8-igemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-ld64.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7129 | ] |
| 7130 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 7131 | AARCH64_ASM_MICROKERNEL_SRCS = [ |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 7132 | "src/f16-gemm/gen-inc/1x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7133 | "src/f16-gemm/gen-inc/1x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 7134 | "src/f16-gemm/gen-inc/4x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7135 | "src/f16-gemm/gen-inc/4x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 7136 | "src/f16-gemm/gen-inc/6x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 7137 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 7138 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 7139 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
| 7140 | "src/f16-gemm/gen-inc/8x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7141 | "src/f16-gemm/gen/1x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 7142 | "src/f16-gemm/gen/1x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 7143 | "src/f16-gemm/gen/4x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 7144 | "src/f16-gemm/gen/4x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 7145 | "src/f16-gemm/gen/6x8-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 7146 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 7147 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 7148 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 7149 | "src/f16-gemm/gen/8x8-minmax-aarch64-neonfp16arith-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7150 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma-cortex-a55.S", |
| 7151 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7152 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7153 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7154 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7155 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7156 | "src/f32-gemm/gen-inc/1x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7157 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 7158 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7159 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7160 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7161 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7162 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7163 | "src/f32-gemm/gen-inc/4x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7164 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7165 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7166 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 7167 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7168 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a73.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7169 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7170 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7171 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7172 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7173 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7174 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 7175 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7176 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7177 | "src/f32-gemm/gen/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 7178 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 7179 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7180 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 7181 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
| 7182 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7183 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7184 | "src/f32-gemm/gen/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7185 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7186 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7187 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 7188 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7189 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
| 7190 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 7191 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
| 7192 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7193 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7194 | "src/f32-igemm/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7195 | "src/f32-igemm/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7196 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 7197 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7198 | "src/f32-igemm/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 7199 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 7200 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
| 7201 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7202 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7203 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 7204 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 7205 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 7206 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7207 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 7208 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 7209 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 7210 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 7211 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 7212 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 7213 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7214 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7215 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7216 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7217 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7218 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 7219 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7220 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7221 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7222 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7223 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 7224 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull.S", |
| 7225 | "src/qc8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7226 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7227 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7228 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7229 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7230 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 7231 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 7232 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 7233 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7234 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7235 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7236 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7237 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 7238 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7239 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7240 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7241 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 7242 | "src/qc8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7243 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7244 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7245 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7246 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 7247 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 7248 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 7249 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7250 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7251 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7252 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7253 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7254 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 7255 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7256 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 7257 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 7258 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 7259 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7260 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 7261 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7262 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7263 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7264 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7265 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 7266 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7267 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 7268 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7269 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 7270 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
| 7271 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mull.S", |
| 7272 | "src/qs8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7273 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal.S", |
Frank Barchard | 914f57b | 2021-12-13 12:31:42 -0800 | [diff] [blame] | 7274 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
| 7275 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 7276 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7277 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 7278 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7279 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7280 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7281 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7282 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7283 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 7284 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 7285 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 7286 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 7287 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7288 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 7289 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 7290 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 7291 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7292 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7293 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7294 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7295 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7296 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 7297 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7298 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 7299 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
| 7300 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7301 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7302 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7303 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7304 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 7305 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7306 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 7307 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
| 7308 | "src/qs8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7309 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal.S", |
Frank Barchard | 914f57b | 2021-12-13 12:31:42 -0800 | [diff] [blame] | 7310 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
| 7311 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 7312 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7313 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 7314 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7315 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7316 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7317 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7318 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7319 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 7320 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 7321 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 7322 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7323 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 7324 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 7325 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 7326 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | df8e604 | 2021-09-03 13:56:29 -0700 | [diff] [blame] | 7327 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7328 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7329 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7330 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7331 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7332 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7333 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Digant Desai | 10f9f62 | 2021-11-23 13:33:52 -0800 | [diff] [blame] | 7334 | "src/qu8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
Digant Desai | 2e2d179 | 2021-11-24 11:06:37 -0800 | [diff] [blame] | 7335 | "src/qu8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 7336 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 7337 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 7338 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | df8e604 | 2021-09-03 13:56:29 -0700 | [diff] [blame] | 7339 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7340 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7341 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7342 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7343 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7344 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7345 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Digant Desai | 10f9f62 | 2021-11-23 13:33:52 -0800 | [diff] [blame] | 7346 | "src/qu8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
Digant Desai | 2e2d179 | 2021-11-24 11:06:37 -0800 | [diff] [blame] | 7347 | "src/qu8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 7348 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 7349 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7350 | ] |
| 7351 | |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7352 | JIT_AARCH32_SRCS = [ |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 7353 | "src/f32-gemm/4x8-aarch32-neon-cortex-a7.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7354 | "src/f32-gemm/4x8-aarch32-neon-cortex-a53.cc", |
| 7355 | "src/f32-gemm/4x8-aarch32-neon-cortex-a55.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7356 | "src/f32-gemm/4x8-aarch32-neon-cortex-a75.cc", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 7357 | "src/f32-gemm/4x8-aarch32-neon-ld64.cc", |
Frank Barchard | d5a5333 | 2022-01-10 03:44:40 -0800 | [diff] [blame] | 7358 | "src/f32-igemm/4x8-aarch32-neon-cortex-a7.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7359 | "src/f32-igemm/4x8-aarch32-neon-cortex-a53.cc", |
| 7360 | "src/f32-igemm/4x8-aarch32-neon-cortex-a55.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7361 | "src/f32-igemm/4x8-aarch32-neon-cortex-a75.cc", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 7362 | "src/f32-igemm/4x8-aarch32-neon-ld64.cc", |
| 7363 | "src/qc8-gemm/4x8-fp32-aarch32-neonv8-mlal-lane-ld64.cc", |
Zhi An Ng | ed73fb6 | 2022-01-06 10:19:18 -0800 | [diff] [blame] | 7364 | "src/qc8-gemm/4x8c4-fp32-aarch32-neondot-ld64.cc", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 7365 | "src/qc8-igemm/4x8-fp32-aarch32-neonv8-mlal-lane-ld64.cc", |
Zhi An Ng | ed73fb6 | 2022-01-06 10:19:18 -0800 | [diff] [blame] | 7366 | "src/qc8-igemm/4x8c4-fp32-aarch32-neondot-ld64.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7367 | "src/qs8-gemm/4x8-rndnu-aarch32-neon-mlal-lane-ld64.cc", |
| 7368 | "src/qs8-gemm/4x8c4-rndnu-aarch32-neondot-ld64.cc", |
| 7369 | "src/qs8-igemm/4x8-rndnu-aarch32-neon-mlal-lane-ld64.cc", |
| 7370 | "src/qs8-igemm/4x8c4-rndnu-aarch32-neondot-ld64.cc", |
| 7371 | ] |
| 7372 | |
Zhi An Ng | c2e2da8 | 2022-01-25 16:51:58 -0800 | [diff] [blame] | 7373 | JIT_AARCH64_SRCS = [ |
Zhi An Ng | eb7256b | 2022-02-03 16:02:54 -0800 | [diff] [blame] | 7374 | "src/f32-gemm/1x8-aarch64-neonfma-cortex-a75.cc", |
Zhi An Ng | f0f374f | 2022-02-03 09:43:48 -0800 | [diff] [blame] | 7375 | "src/f32-gemm/6x8-aarch64-neonfma-cortex-a75.cc", |
Zhi An Ng | f30a859 | 2022-02-03 16:49:19 -0800 | [diff] [blame] | 7376 | "src/f32-igemm/1x8-aarch64-neonfma-cortex-a75.cc", |
Zhi An Ng | 6b72e6c | 2022-02-03 11:16:27 -0800 | [diff] [blame] | 7377 | "src/f32-igemm/6x8-aarch64-neonfma-cortex-a75.cc", |
Zhi An Ng | c2e2da8 | 2022-01-25 16:51:58 -0800 | [diff] [blame] | 7378 | ] |
| 7379 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7380 | INTERNAL_MICROKERNEL_HDRS = [ |
Zhi An Ng | b43b47a | 2021-12-23 16:27:22 -0800 | [diff] [blame] | 7381 | "src/xnnpack/allocator.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7382 | "src/xnnpack/argmaxpool.h", |
| 7383 | "src/xnnpack/avgpool.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7384 | "src/xnnpack/common.h", |
| 7385 | "src/xnnpack/conv.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 7386 | "src/xnnpack/depthtospace.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7387 | "src/xnnpack/dwconv.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7388 | "src/xnnpack/fill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7389 | "src/xnnpack/gavgpool.h", |
| 7390 | "src/xnnpack/gemm.h", |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 7391 | "src/xnnpack/ibilinear.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7392 | "src/xnnpack/igemm.h", |
Marat Dukhan | cfb3134 | 2019-12-05 10:42:57 -0800 | [diff] [blame] | 7393 | "src/xnnpack/intrinsics-polyfill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7394 | "src/xnnpack/lut.h", |
| 7395 | "src/xnnpack/math.h", |
| 7396 | "src/xnnpack/maxpool.h", |
| 7397 | "src/xnnpack/packx.h", |
| 7398 | "src/xnnpack/pad.h", |
| 7399 | "src/xnnpack/params.h", |
| 7400 | "src/xnnpack/pavgpool.h", |
| 7401 | "src/xnnpack/ppmm.h", |
| 7402 | "src/xnnpack/prelu.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 7403 | "src/xnnpack/raddexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 7404 | "src/xnnpack/raddextexp.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 7405 | "src/xnnpack/raddstoreexpminusmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7406 | "src/xnnpack/rmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7407 | "src/xnnpack/spmm.h", |
Frank Barchard | 70e8c99 | 2021-12-16 18:35:18 -0800 | [diff] [blame] | 7408 | "src/xnnpack/transpose.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7409 | "src/xnnpack/unpool.h", |
Marat Dukhan | 6428725 | 2021-09-07 16:20:03 -0700 | [diff] [blame] | 7410 | "src/xnnpack/vaddsub.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 7411 | "src/xnnpack/vbinary.h", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 7412 | "src/xnnpack/vcvt.h", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 7413 | "src/xnnpack/vmul.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7414 | "src/xnnpack/vmulcaddc.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 7415 | "src/xnnpack/vscaleexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 7416 | "src/xnnpack/vscaleextexp.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 7417 | "src/xnnpack/vunary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7418 | "src/xnnpack/zip.h", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7419 | ] |
| 7420 | |
| 7421 | INTERNAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7422 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7423 | "src/xnnpack/compute.h", |
| 7424 | "src/xnnpack/im2col.h", |
| 7425 | "src/xnnpack/indirection.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7426 | "src/xnnpack/math-stubs.h", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7427 | "src/xnnpack/memory-planner.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7428 | "src/xnnpack/operator.h", |
| 7429 | "src/xnnpack/pack.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 7430 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7431 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7432 | "src/xnnpack/requantization.h", |
Marat Dukhan | 1d75a54 | 2020-02-03 12:23:01 -0800 | [diff] [blame] | 7433 | "src/xnnpack/subgraph.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7434 | ] |
| 7435 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7436 | ACCURACY_EVAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7437 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7438 | ] |
| 7439 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7440 | MICROKERNEL_BENCHMARK_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7441 | "include/xnnpack.h", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 7442 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7443 | ] |
| 7444 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7445 | MICROKERNEL_TEST_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 7446 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7447 | "src/xnnpack/isa-checks.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 7448 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7449 | "src/xnnpack/requantization.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7450 | ] |
| 7451 | |
| 7452 | OPERATOR_TEST_PARAMS_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7453 | "src/xnnpack/common.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7454 | "src/xnnpack/params.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7455 | ] |
| 7456 | |
| 7457 | WEIGHTS_PACK_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7458 | "src/xnnpack/compute.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7459 | "src/xnnpack/operator.h", |
| 7460 | "src/xnnpack/pack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7461 | ] |
| 7462 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 7463 | LOGGING_HDRS = [ |
| 7464 | "src/xnnpack/log.h", |
| 7465 | ] |
| 7466 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7467 | xnnpack_cc_library( |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7468 | name = "tables", |
| 7469 | srcs = TABLE_SRCS, |
| 7470 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7471 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7472 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7473 | ) |
| 7474 | |
| 7475 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7476 | name = "scalar_bench_microkernels", |
| 7477 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7478 | hdrs = INTERNAL_HDRS, |
| 7479 | aarch32_copts = ["-marm"], |
Marat Dukhan | d9aaf69 | 2022-02-01 15:37:20 -0800 | [diff] [blame] | 7480 | gcc_copts = xnnpack_gcc_std_copts() + [ |
| 7481 | "-fno-fast-math", |
| 7482 | "-fno-math-errno", |
| 7483 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7484 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7485 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7486 | ":tables", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7487 | "@FP16", |
| 7488 | "@FXdiv", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7489 | "@pthreadpool", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7490 | ], |
| 7491 | ) |
| 7492 | |
| 7493 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7494 | name = "scalar_prod_microkernels", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 7495 | srcs = PROD_SCALAR_PORTABLE_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7496 | hdrs = INTERNAL_HDRS, |
| 7497 | aarch32_copts = ["-marm"], |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 7498 | aarch32_srcs = PROD_SCALAR_AARCH32_MICROKERNEL_SRCS, |
Marat Dukhan | d9aaf69 | 2022-02-01 15:37:20 -0800 | [diff] [blame] | 7499 | gcc_copts = xnnpack_gcc_std_copts() + [ |
| 7500 | "-fno-fast-math", |
| 7501 | "-fno-math-errno", |
| 7502 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7503 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 7504 | riscv_srcs = PROD_SCALAR_RISCV_MICROKERNEL_SRCS, |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 7505 | wasm_srcs = PROD_SCALAR_WASM_MICROKERNEL_SRCS, |
| 7506 | wasmrelaxedsimd_srcs = PROD_SCALAR_WASM_MICROKERNEL_SRCS, |
| 7507 | wasmsimd_srcs = PROD_SCALAR_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7508 | deps = [ |
| 7509 | ":tables", |
| 7510 | "@FP16", |
| 7511 | "@FXdiv", |
| 7512 | "@pthreadpool", |
| 7513 | ], |
| 7514 | ) |
| 7515 | |
| 7516 | xnnpack_cc_library( |
| 7517 | name = "scalar_test_microkernels", |
| 7518 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7519 | hdrs = INTERNAL_HDRS, |
| 7520 | aarch32_copts = ["-marm"], |
| 7521 | copts = [ |
| 7522 | "-UNDEBUG", |
| 7523 | "-DXNN_TEST_MODE=1", |
| 7524 | ], |
Marat Dukhan | d9aaf69 | 2022-02-01 15:37:20 -0800 | [diff] [blame] | 7525 | gcc_copts = xnnpack_gcc_std_copts() + [ |
| 7526 | "-fno-fast-math", |
| 7527 | "-fno-math-errno", |
| 7528 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7529 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7530 | deps = [ |
| 7531 | ":tables", |
| 7532 | "@FP16", |
| 7533 | "@FXdiv", |
| 7534 | "@pthreadpool", |
| 7535 | ], |
| 7536 | ) |
| 7537 | |
| 7538 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7539 | name = "wasm_bench_microkernels", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 7540 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | d9aaf69 | 2022-02-01 15:37:20 -0800 | [diff] [blame] | 7541 | gcc_copts = xnnpack_gcc_std_copts() + [ |
| 7542 | "-fno-fast-math", |
| 7543 | "-fno-math-errno", |
| 7544 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7545 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7546 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 7547 | wasmrelaxedsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7548 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 7549 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7550 | ":tables", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 7551 | "@FP16", |
| 7552 | "@FXdiv", |
| 7553 | "@pthreadpool", |
| 7554 | ], |
| 7555 | ) |
| 7556 | |
| 7557 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7558 | name = "wasm_prod_microkernels", |
| 7559 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | d9aaf69 | 2022-02-01 15:37:20 -0800 | [diff] [blame] | 7560 | gcc_copts = xnnpack_gcc_std_copts() + [ |
| 7561 | "-fno-fast-math", |
| 7562 | "-fno-math-errno", |
| 7563 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7564 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7565 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 7566 | wasmrelaxedsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7567 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
| 7568 | deps = [ |
| 7569 | ":tables", |
| 7570 | "@FP16", |
| 7571 | "@FXdiv", |
| 7572 | "@pthreadpool", |
| 7573 | ], |
| 7574 | ) |
| 7575 | |
| 7576 | xnnpack_cc_library( |
| 7577 | name = "wasm_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7578 | hdrs = INTERNAL_HDRS, |
| 7579 | copts = [ |
| 7580 | "-UNDEBUG", |
| 7581 | "-DXNN_TEST_MODE=1", |
| 7582 | ], |
Marat Dukhan | d9aaf69 | 2022-02-01 15:37:20 -0800 | [diff] [blame] | 7583 | gcc_copts = xnnpack_gcc_std_copts() + [ |
| 7584 | "-fno-fast-math", |
| 7585 | "-fno-math-errno", |
| 7586 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7587 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7588 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 7589 | wasmrelaxedsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7590 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7591 | deps = [ |
| 7592 | ":tables", |
| 7593 | "@FP16", |
| 7594 | "@FXdiv", |
| 7595 | "@pthreadpool", |
| 7596 | ], |
| 7597 | ) |
| 7598 | |
| 7599 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7600 | name = "neon_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7601 | hdrs = INTERNAL_HDRS, |
| 7602 | aarch32_copts = [ |
| 7603 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7604 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7605 | "-mfpu=neon", |
| 7606 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7607 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7608 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS + ALL_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7609 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7610 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7611 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7612 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7613 | "@FP16", |
| 7614 | "@pthreadpool", |
| 7615 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7616 | ) |
| 7617 | |
| 7618 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7619 | name = "neon_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7620 | hdrs = INTERNAL_HDRS, |
| 7621 | aarch32_copts = [ |
| 7622 | "-marm", |
| 7623 | "-march=armv7-a", |
| 7624 | "-mfpu=neon", |
| 7625 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7626 | aarch32_srcs = PROD_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7627 | aarch64_srcs = PROD_NEON_MICROKERNEL_SRCS + PROD_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7628 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7629 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7630 | deps = [ |
| 7631 | ":tables", |
| 7632 | "@FP16", |
| 7633 | "@pthreadpool", |
| 7634 | ], |
| 7635 | ) |
| 7636 | |
| 7637 | xnnpack_cc_library( |
| 7638 | name = "neon_test_microkernels", |
| 7639 | hdrs = INTERNAL_HDRS, |
| 7640 | aarch32_copts = [ |
| 7641 | "-marm", |
| 7642 | "-march=armv7-a", |
| 7643 | "-mfpu=neon", |
| 7644 | ], |
| 7645 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7646 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS + ALL_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7647 | copts = [ |
| 7648 | "-UNDEBUG", |
| 7649 | "-DXNN_TEST_MODE=1", |
| 7650 | ], |
| 7651 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7652 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7653 | deps = [ |
| 7654 | ":tables", |
| 7655 | "@FP16", |
| 7656 | "@pthreadpool", |
| 7657 | ], |
| 7658 | ) |
| 7659 | |
| 7660 | xnnpack_cc_library( |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7661 | name = "neonfp16_bench_microkernels", |
| 7662 | hdrs = INTERNAL_HDRS, |
| 7663 | aarch32_copts = [ |
| 7664 | "-marm", |
| 7665 | "-march=armv7-a", |
| 7666 | "-mfpu=neon-fp16", |
| 7667 | ], |
| 7668 | aarch32_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7669 | aarch64_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7670 | apple_aarch32_copts = [ |
| 7671 | "-mcpu=cortex-a9", |
| 7672 | "-mtune=generic", |
| 7673 | ], |
| 7674 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7675 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7676 | deps = [ |
| 7677 | ":tables", |
| 7678 | "@FP16", |
| 7679 | "@pthreadpool", |
| 7680 | ], |
| 7681 | ) |
| 7682 | |
| 7683 | xnnpack_cc_library( |
| 7684 | name = "neonfp16_prod_microkernels", |
| 7685 | hdrs = INTERNAL_HDRS, |
| 7686 | aarch32_copts = [ |
| 7687 | "-marm", |
| 7688 | "-march=armv7-a", |
| 7689 | "-mfpu=neon-fp16", |
| 7690 | ], |
| 7691 | aarch32_srcs = PROD_NEONFP16_MICROKERNEL_SRCS, |
| 7692 | aarch64_srcs = PROD_NEONFP16_MICROKERNEL_SRCS, |
| 7693 | apple_aarch32_copts = [ |
| 7694 | "-mcpu=cortex-a9", |
| 7695 | "-mtune=generic", |
| 7696 | ], |
| 7697 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7698 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7699 | deps = [ |
| 7700 | ":tables", |
| 7701 | "@FP16", |
| 7702 | "@pthreadpool", |
| 7703 | ], |
| 7704 | ) |
| 7705 | |
| 7706 | xnnpack_cc_library( |
| 7707 | name = "neonfp16_test_microkernels", |
| 7708 | hdrs = INTERNAL_HDRS, |
| 7709 | aarch32_copts = [ |
| 7710 | "-marm", |
| 7711 | "-march=armv7-a", |
| 7712 | "-mfpu=neon-fp16", |
| 7713 | ], |
| 7714 | aarch32_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7715 | aarch64_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7716 | apple_aarch32_copts = [ |
| 7717 | "-mcpu=cortex-a9", |
| 7718 | "-mtune=generic", |
| 7719 | ], |
| 7720 | copts = [ |
| 7721 | "-UNDEBUG", |
| 7722 | "-DXNN_TEST_MODE=1", |
| 7723 | ], |
| 7724 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7725 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7726 | deps = [ |
| 7727 | ":tables", |
| 7728 | "@FP16", |
| 7729 | "@pthreadpool", |
| 7730 | ], |
| 7731 | ) |
| 7732 | |
| 7733 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7734 | name = "neonfma_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7735 | hdrs = INTERNAL_HDRS, |
| 7736 | aarch32_copts = [ |
| 7737 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7738 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7739 | "-mfpu=neon-vfpv4", |
| 7740 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7741 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7742 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7743 | apple_aarch32_copts = [ |
| 7744 | "-mcpu=swift", |
| 7745 | "-mtune=generic", |
| 7746 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7747 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7748 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7749 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7750 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7751 | "@FP16", |
| 7752 | "@pthreadpool", |
| 7753 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7754 | ) |
| 7755 | |
| 7756 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7757 | name = "neonfma_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7758 | hdrs = INTERNAL_HDRS, |
| 7759 | aarch32_copts = [ |
| 7760 | "-marm", |
| 7761 | "-march=armv7-a", |
| 7762 | "-mfpu=neon-vfpv4", |
| 7763 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7764 | aarch32_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7765 | aarch64_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7766 | apple_aarch32_copts = [ |
| 7767 | "-mcpu=swift", |
| 7768 | "-mtune=generic", |
| 7769 | ], |
| 7770 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7771 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7772 | deps = [ |
| 7773 | ":tables", |
| 7774 | "@FP16", |
| 7775 | "@pthreadpool", |
| 7776 | ], |
| 7777 | ) |
| 7778 | |
| 7779 | xnnpack_cc_library( |
| 7780 | name = "neonfma_test_microkernels", |
| 7781 | hdrs = INTERNAL_HDRS, |
| 7782 | aarch32_copts = [ |
| 7783 | "-marm", |
| 7784 | "-march=armv7-a", |
| 7785 | "-mfpu=neon-vfpv4", |
| 7786 | ], |
| 7787 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7788 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7789 | apple_aarch32_copts = [ |
| 7790 | "-mcpu=swift", |
| 7791 | "-mtune=generic", |
| 7792 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7793 | copts = [ |
| 7794 | "-UNDEBUG", |
| 7795 | "-DXNN_TEST_MODE=1", |
| 7796 | ], |
| 7797 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7798 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7799 | deps = [ |
| 7800 | ":tables", |
| 7801 | "@FP16", |
| 7802 | "@pthreadpool", |
| 7803 | ], |
| 7804 | ) |
| 7805 | |
| 7806 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7807 | name = "neonv8_bench_microkernels", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7808 | hdrs = INTERNAL_HDRS, |
| 7809 | aarch32_copts = [ |
| 7810 | "-marm", |
| 7811 | "-march=armv8-a", |
| 7812 | "-mfpu=neon-fp-armv8", |
| 7813 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7814 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 7815 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7816 | apple_aarch32_copts = [ |
| 7817 | "-mcpu=cyclone", |
| 7818 | "-mtune=generic", |
| 7819 | ], |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7820 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7821 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7822 | deps = [ |
| 7823 | ":tables", |
| 7824 | "@FP16", |
| 7825 | "@pthreadpool", |
| 7826 | ], |
| 7827 | ) |
| 7828 | |
| 7829 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7830 | name = "neonv8_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7831 | hdrs = INTERNAL_HDRS, |
| 7832 | aarch32_copts = [ |
| 7833 | "-marm", |
| 7834 | "-march=armv8-a", |
| 7835 | "-mfpu=neon-fp-armv8", |
| 7836 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7837 | aarch32_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 7838 | aarch64_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 7839 | apple_aarch32_copts = [ |
| 7840 | "-mcpu=cyclone", |
| 7841 | "-mtune=generic", |
| 7842 | ], |
| 7843 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7844 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7845 | deps = [ |
| 7846 | ":tables", |
| 7847 | "@FP16", |
| 7848 | "@pthreadpool", |
| 7849 | ], |
| 7850 | ) |
| 7851 | |
| 7852 | xnnpack_cc_library( |
| 7853 | name = "neonv8_test_microkernels", |
| 7854 | hdrs = INTERNAL_HDRS, |
| 7855 | aarch32_copts = [ |
| 7856 | "-marm", |
| 7857 | "-march=armv8-a", |
| 7858 | "-mfpu=neon-fp-armv8", |
| 7859 | ], |
| 7860 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 7861 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7862 | apple_aarch32_copts = [ |
| 7863 | "-mcpu=cyclone", |
| 7864 | "-mtune=generic", |
| 7865 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7866 | copts = [ |
| 7867 | "-UNDEBUG", |
| 7868 | "-DXNN_TEST_MODE=1", |
| 7869 | ], |
| 7870 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7871 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7872 | deps = [ |
| 7873 | ":tables", |
| 7874 | "@FP16", |
| 7875 | "@pthreadpool", |
| 7876 | ], |
| 7877 | ) |
| 7878 | |
| 7879 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7880 | name = "neonfp16arith_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7881 | hdrs = INTERNAL_HDRS, |
| 7882 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7883 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7884 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7885 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7886 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7887 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7888 | "@FP16", |
| 7889 | "@pthreadpool", |
| 7890 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7891 | ) |
| 7892 | |
| 7893 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7894 | name = "neonfp16arith_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7895 | hdrs = INTERNAL_HDRS, |
| 7896 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7897 | aarch64_srcs = PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
| 7898 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7899 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7900 | deps = [ |
| 7901 | ":tables", |
| 7902 | "@FP16", |
| 7903 | "@pthreadpool", |
| 7904 | ], |
| 7905 | ) |
| 7906 | |
| 7907 | xnnpack_cc_library( |
| 7908 | name = "neonfp16arith_test_microkernels", |
| 7909 | hdrs = INTERNAL_HDRS, |
| 7910 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
| 7911 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7912 | copts = [ |
| 7913 | "-UNDEBUG", |
| 7914 | "-DXNN_TEST_MODE=1", |
| 7915 | ], |
| 7916 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7917 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7918 | deps = [ |
| 7919 | ":tables", |
| 7920 | "@FP16", |
| 7921 | "@pthreadpool", |
| 7922 | ], |
| 7923 | ) |
| 7924 | |
| 7925 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7926 | name = "neondot_bench_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7927 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 7928 | aarch32_copts = [ |
| 7929 | "-marm", |
| 7930 | "-march=armv8.2-a+dotprod", |
| 7931 | "-mfpu=neon-fp-armv8", |
| 7932 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7933 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7934 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7935 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7936 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7937 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7938 | deps = [ |
| 7939 | ":tables", |
| 7940 | "@FP16", |
| 7941 | "@pthreadpool", |
| 7942 | ], |
| 7943 | ) |
| 7944 | |
| 7945 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7946 | name = "neondot_prod_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7947 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 7948 | aarch32_copts = [ |
| 7949 | "-marm", |
| 7950 | "-march=armv8.2-a+dotprod", |
| 7951 | "-mfpu=neon-fp-armv8", |
| 7952 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7953 | aarch32_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7954 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7955 | aarch64_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
| 7956 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7957 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7958 | deps = [ |
| 7959 | ":tables", |
| 7960 | "@FP16", |
| 7961 | "@pthreadpool", |
| 7962 | ], |
| 7963 | ) |
| 7964 | |
| 7965 | xnnpack_cc_library( |
| 7966 | name = "neondot_test_microkernels", |
| 7967 | hdrs = INTERNAL_HDRS, |
| 7968 | aarch32_copts = [ |
| 7969 | "-marm", |
| 7970 | "-march=armv8.2-a+dotprod", |
| 7971 | "-mfpu=neon-fp-armv8", |
| 7972 | ], |
| 7973 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
| 7974 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
| 7975 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7976 | copts = [ |
| 7977 | "-UNDEBUG", |
| 7978 | "-DXNN_TEST_MODE=1", |
| 7979 | ], |
| 7980 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7981 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7982 | deps = [ |
| 7983 | ":tables", |
| 7984 | "@FP16", |
| 7985 | "@pthreadpool", |
| 7986 | ], |
| 7987 | ) |
| 7988 | |
| 7989 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 7990 | name = "sse2_amalgam_microkernels", |
| 7991 | hdrs = INTERNAL_HDRS, |
| 7992 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7993 | gcc_x86_copts = ["-msse2"], |
| 7994 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7995 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7996 | x86_srcs = [ |
| 7997 | "src/amalgam/sse.c", |
| 7998 | "src/amalgam/sse2.c", |
| 7999 | ], |
| 8000 | deps = [ |
| 8001 | ":tables", |
| 8002 | "@FP16", |
| 8003 | "@pthreadpool", |
| 8004 | ], |
| 8005 | ) |
| 8006 | |
| 8007 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8008 | name = "sse2_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8009 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8010 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8011 | gcc_x86_copts = ["-msse2"], |
| 8012 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8013 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8014 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8015 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8016 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8017 | "@FP16", |
| 8018 | "@pthreadpool", |
| 8019 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8020 | ) |
| 8021 | |
| 8022 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8023 | name = "sse2_prod_microkernels", |
| 8024 | hdrs = INTERNAL_HDRS, |
| 8025 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8026 | gcc_x86_copts = ["-msse2"], |
| 8027 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8028 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 8029 | x86_srcs = PROD_SSE_MICROKERNEL_SRCS + PROD_SSE2_MICROKERNEL_SRCS, |
| 8030 | deps = [ |
| 8031 | ":tables", |
| 8032 | "@FP16", |
| 8033 | "@pthreadpool", |
| 8034 | ], |
| 8035 | ) |
| 8036 | |
| 8037 | xnnpack_cc_library( |
| 8038 | name = "sse2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8039 | hdrs = INTERNAL_HDRS, |
| 8040 | copts = [ |
| 8041 | "-UNDEBUG", |
| 8042 | "-DXNN_TEST_MODE=1", |
| 8043 | ], |
| 8044 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8045 | gcc_x86_copts = ["-msse2"], |
| 8046 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8047 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8048 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8049 | deps = [ |
| 8050 | ":tables", |
| 8051 | "@FP16", |
| 8052 | "@pthreadpool", |
| 8053 | ], |
| 8054 | ) |
| 8055 | |
| 8056 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8057 | name = "ssse3_amalgam_microkernels", |
| 8058 | hdrs = INTERNAL_HDRS, |
| 8059 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8060 | gcc_x86_copts = ["-mssse3"], |
| 8061 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8062 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 8063 | x86_srcs = ["src/amalgam/ssse3.c"], |
| 8064 | deps = [ |
| 8065 | ":tables", |
| 8066 | "@FP16", |
| 8067 | "@pthreadpool", |
| 8068 | ], |
| 8069 | ) |
| 8070 | |
| 8071 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8072 | name = "ssse3_bench_microkernels", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 8073 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8074 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8075 | gcc_x86_copts = ["-mssse3"], |
| 8076 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8077 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8078 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 8079 | deps = [ |
| 8080 | ":tables", |
| 8081 | "@FP16", |
| 8082 | "@pthreadpool", |
| 8083 | ], |
| 8084 | ) |
| 8085 | |
| 8086 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8087 | name = "ssse3_prod_microkernels", |
| 8088 | hdrs = INTERNAL_HDRS, |
| 8089 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8090 | gcc_x86_copts = ["-mssse3"], |
| 8091 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8092 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 8093 | x86_srcs = PROD_SSSE3_MICROKERNEL_SRCS, |
| 8094 | deps = [ |
| 8095 | ":tables", |
| 8096 | "@FP16", |
| 8097 | "@pthreadpool", |
| 8098 | ], |
| 8099 | ) |
| 8100 | |
| 8101 | xnnpack_cc_library( |
| 8102 | name = "ssse3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8103 | hdrs = INTERNAL_HDRS, |
| 8104 | copts = [ |
| 8105 | "-UNDEBUG", |
| 8106 | "-DXNN_TEST_MODE=1", |
| 8107 | ], |
| 8108 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8109 | gcc_x86_copts = ["-mssse3"], |
| 8110 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8111 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8112 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8113 | deps = [ |
| 8114 | ":tables", |
| 8115 | "@FP16", |
| 8116 | "@pthreadpool", |
| 8117 | ], |
| 8118 | ) |
| 8119 | |
| 8120 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8121 | name = "sse41_amalgam_microkernels", |
| 8122 | hdrs = INTERNAL_HDRS, |
| 8123 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8124 | gcc_x86_copts = ["-msse4.1"], |
| 8125 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8126 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 8127 | x86_srcs = ["src/amalgam/sse41.c"], |
| 8128 | deps = [ |
| 8129 | ":tables", |
| 8130 | "@FP16", |
| 8131 | "@pthreadpool", |
| 8132 | ], |
| 8133 | ) |
| 8134 | |
| 8135 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8136 | name = "sse41_bench_microkernels", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 8137 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8138 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8139 | gcc_x86_copts = ["-msse4.1"], |
| 8140 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8141 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8142 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8143 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8144 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8145 | "@FP16", |
| 8146 | "@pthreadpool", |
| 8147 | ], |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 8148 | ) |
| 8149 | |
| 8150 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8151 | name = "sse41_prod_microkernels", |
| 8152 | hdrs = INTERNAL_HDRS, |
| 8153 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8154 | gcc_x86_copts = ["-msse4.1"], |
| 8155 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8156 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 8157 | x86_srcs = PROD_SSE41_MICROKERNEL_SRCS, |
| 8158 | deps = [ |
| 8159 | ":tables", |
| 8160 | "@FP16", |
| 8161 | "@pthreadpool", |
| 8162 | ], |
| 8163 | ) |
| 8164 | |
| 8165 | xnnpack_cc_library( |
| 8166 | name = "sse41_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8167 | hdrs = INTERNAL_HDRS, |
| 8168 | copts = [ |
| 8169 | "-UNDEBUG", |
| 8170 | "-DXNN_TEST_MODE=1", |
| 8171 | ], |
| 8172 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8173 | gcc_x86_copts = ["-msse4.1"], |
| 8174 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8175 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8176 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8177 | deps = [ |
| 8178 | ":tables", |
| 8179 | "@FP16", |
| 8180 | "@pthreadpool", |
| 8181 | ], |
| 8182 | ) |
| 8183 | |
| 8184 | xnnpack_cc_library( |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8185 | name = "avx_amalgam_microkernels", |
| 8186 | hdrs = INTERNAL_HDRS, |
| 8187 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8188 | gcc_x86_copts = ["-mavx"], |
| 8189 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8190 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8191 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8192 | x86_srcs = ["src/amalgam/avx.c"], |
| 8193 | deps = [ |
| 8194 | ":tables", |
| 8195 | "@FP16", |
| 8196 | "@pthreadpool", |
| 8197 | ], |
| 8198 | ) |
| 8199 | |
| 8200 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8201 | name = "avx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8202 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8203 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8204 | gcc_x86_copts = ["-mavx"], |
| 8205 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8206 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8207 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8208 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8209 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8210 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8211 | "@FP16", |
| 8212 | "@pthreadpool", |
| 8213 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8214 | ) |
| 8215 | |
| 8216 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8217 | name = "avx_prod_microkernels", |
| 8218 | hdrs = INTERNAL_HDRS, |
| 8219 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8220 | gcc_x86_copts = ["-mavx"], |
| 8221 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8222 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8223 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8224 | x86_srcs = PROD_AVX_MICROKERNEL_SRCS, |
| 8225 | deps = [ |
| 8226 | ":tables", |
| 8227 | "@FP16", |
| 8228 | "@pthreadpool", |
| 8229 | ], |
| 8230 | ) |
| 8231 | |
| 8232 | xnnpack_cc_library( |
| 8233 | name = "avx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8234 | hdrs = INTERNAL_HDRS, |
| 8235 | copts = [ |
| 8236 | "-UNDEBUG", |
| 8237 | "-DXNN_TEST_MODE=1", |
| 8238 | ], |
| 8239 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8240 | gcc_x86_copts = ["-mavx"], |
| 8241 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8242 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8243 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8244 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8245 | deps = [ |
| 8246 | ":tables", |
| 8247 | "@FP16", |
| 8248 | "@pthreadpool", |
| 8249 | ], |
| 8250 | ) |
| 8251 | |
| 8252 | xnnpack_cc_library( |
Marat Dukhan | 68db12e | 2022-01-05 15:11:49 -0800 | [diff] [blame] | 8253 | name = "f16c_amalgam_microkernels", |
| 8254 | hdrs = INTERNAL_HDRS, |
| 8255 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8256 | gcc_x86_copts = ["-mf16c"], |
| 8257 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8258 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8259 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8260 | x86_srcs = ["src/amalgam/f16c.c"], |
| 8261 | deps = [ |
| 8262 | "@FP16", |
| 8263 | "@pthreadpool", |
| 8264 | ], |
| 8265 | ) |
| 8266 | |
| 8267 | xnnpack_cc_library( |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8268 | name = "f16c_bench_microkernels", |
| 8269 | hdrs = INTERNAL_HDRS, |
| 8270 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8271 | gcc_x86_copts = ["-mf16c"], |
| 8272 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8273 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8274 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8275 | x86_srcs = ALL_F16C_MICROKERNEL_SRCS, |
| 8276 | deps = [ |
| 8277 | "@FP16", |
| 8278 | "@pthreadpool", |
| 8279 | ], |
| 8280 | ) |
| 8281 | |
| 8282 | xnnpack_cc_library( |
| 8283 | name = "f16c_prod_microkernels", |
| 8284 | hdrs = INTERNAL_HDRS, |
| 8285 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8286 | gcc_x86_copts = ["-mf16c"], |
| 8287 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8288 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8289 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8290 | x86_srcs = PROD_F16C_MICROKERNEL_SRCS, |
| 8291 | deps = [ |
| 8292 | "@FP16", |
| 8293 | "@pthreadpool", |
| 8294 | ], |
| 8295 | ) |
| 8296 | |
| 8297 | xnnpack_cc_library( |
| 8298 | name = "f16c_test_microkernels", |
| 8299 | hdrs = INTERNAL_HDRS, |
| 8300 | copts = [ |
| 8301 | "-UNDEBUG", |
| 8302 | "-DXNN_TEST_MODE=1", |
| 8303 | ], |
| 8304 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8305 | gcc_x86_copts = ["-mf16c"], |
| 8306 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8307 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8308 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8309 | x86_srcs = ALL_F16C_MICROKERNEL_SRCS, |
| 8310 | deps = [ |
| 8311 | "@FP16", |
| 8312 | "@pthreadpool", |
| 8313 | ], |
| 8314 | ) |
| 8315 | |
| 8316 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8317 | name = "xop_bench_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8318 | hdrs = INTERNAL_HDRS, |
| 8319 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8320 | gcc_x86_copts = ["-mxop"], |
| 8321 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8322 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8323 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8324 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8325 | deps = [ |
| 8326 | ":tables", |
| 8327 | "@FP16", |
| 8328 | "@pthreadpool", |
| 8329 | ], |
| 8330 | ) |
| 8331 | |
| 8332 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8333 | name = "xop_prod_microkernels", |
| 8334 | hdrs = INTERNAL_HDRS, |
| 8335 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8336 | gcc_x86_copts = ["-mxop"], |
| 8337 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8338 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8339 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8340 | x86_srcs = PROD_XOP_MICROKERNEL_SRCS, |
| 8341 | deps = [ |
| 8342 | ":tables", |
| 8343 | "@FP16", |
| 8344 | "@pthreadpool", |
| 8345 | ], |
| 8346 | ) |
| 8347 | |
| 8348 | xnnpack_cc_library( |
| 8349 | name = "xop_test_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8350 | hdrs = INTERNAL_HDRS, |
| 8351 | copts = [ |
| 8352 | "-UNDEBUG", |
| 8353 | "-DXNN_TEST_MODE=1", |
| 8354 | ], |
| 8355 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8356 | gcc_x86_copts = ["-mxop"], |
| 8357 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8358 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8359 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8360 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8361 | deps = [ |
| 8362 | ":tables", |
| 8363 | "@FP16", |
| 8364 | "@pthreadpool", |
| 8365 | ], |
| 8366 | ) |
| 8367 | |
| 8368 | xnnpack_cc_library( |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8369 | name = "fma3_amalgam_microkernels", |
| 8370 | hdrs = INTERNAL_HDRS, |
| 8371 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8372 | gcc_x86_copts = [ |
| 8373 | "-mf16c", |
| 8374 | "-mfma", |
| 8375 | ], |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8376 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8377 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8378 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8379 | x86_srcs = ["src/amalgam/fma3.c"], |
| 8380 | deps = [ |
| 8381 | ":tables", |
| 8382 | "@FP16", |
| 8383 | "@pthreadpool", |
| 8384 | ], |
| 8385 | ) |
| 8386 | |
| 8387 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8388 | name = "fma3_bench_microkernels", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 8389 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8390 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8391 | gcc_x86_copts = [ |
| 8392 | "-mf16c", |
| 8393 | "-mfma", |
| 8394 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8395 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8396 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8397 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8398 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 8399 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8400 | ":tables", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 8401 | "@FP16", |
| 8402 | "@pthreadpool", |
| 8403 | ], |
| 8404 | ) |
| 8405 | |
| 8406 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8407 | name = "fma3_prod_microkernels", |
| 8408 | hdrs = INTERNAL_HDRS, |
| 8409 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8410 | gcc_x86_copts = [ |
| 8411 | "-mf16c", |
| 8412 | "-mfma", |
| 8413 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8414 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8415 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8416 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8417 | x86_srcs = PROD_FMA3_MICROKERNEL_SRCS, |
| 8418 | deps = [ |
| 8419 | ":tables", |
| 8420 | "@FP16", |
| 8421 | "@pthreadpool", |
| 8422 | ], |
| 8423 | ) |
| 8424 | |
| 8425 | xnnpack_cc_library( |
| 8426 | name = "fma3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8427 | hdrs = INTERNAL_HDRS, |
| 8428 | copts = [ |
| 8429 | "-UNDEBUG", |
| 8430 | "-DXNN_TEST_MODE=1", |
| 8431 | ], |
| 8432 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8433 | gcc_x86_copts = [ |
| 8434 | "-mf16c", |
| 8435 | "-mfma", |
| 8436 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8437 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8438 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8439 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8440 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8441 | deps = [ |
| 8442 | ":tables", |
| 8443 | "@FP16", |
| 8444 | "@pthreadpool", |
| 8445 | ], |
| 8446 | ) |
| 8447 | |
| 8448 | xnnpack_cc_library( |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8449 | name = "avx2_amalgam_microkernels", |
| 8450 | hdrs = INTERNAL_HDRS, |
| 8451 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8452 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8453 | "-mf16c", |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8454 | "-mfma", |
| 8455 | "-mavx2", |
| 8456 | ], |
| 8457 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8458 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8459 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 8460 | x86_srcs = ["src/amalgam/avx2.c"], |
| 8461 | deps = [ |
| 8462 | ":tables", |
| 8463 | "@FP16", |
| 8464 | "@pthreadpool", |
| 8465 | ], |
| 8466 | ) |
| 8467 | |
| 8468 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8469 | name = "avx2_bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8470 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8471 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8472 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8473 | "-mf16c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8474 | "-mfma", |
| 8475 | "-mavx2", |
| 8476 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8477 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8478 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8479 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8480 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8481 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8482 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8483 | "@FP16", |
| 8484 | "@pthreadpool", |
| 8485 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8486 | ) |
| 8487 | |
| 8488 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8489 | name = "avx2_prod_microkernels", |
| 8490 | hdrs = INTERNAL_HDRS, |
| 8491 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8492 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8493 | "-mf16c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8494 | "-mfma", |
| 8495 | "-mavx2", |
| 8496 | ], |
| 8497 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8498 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8499 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 8500 | x86_srcs = PROD_AVX2_MICROKERNEL_SRCS, |
| 8501 | deps = [ |
| 8502 | ":tables", |
| 8503 | "@FP16", |
| 8504 | "@pthreadpool", |
| 8505 | ], |
| 8506 | ) |
| 8507 | |
| 8508 | xnnpack_cc_library( |
| 8509 | name = "avx2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8510 | hdrs = INTERNAL_HDRS, |
| 8511 | copts = [ |
| 8512 | "-UNDEBUG", |
| 8513 | "-DXNN_TEST_MODE=1", |
| 8514 | ], |
| 8515 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8516 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8517 | "-mf16c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8518 | "-mfma", |
| 8519 | "-mavx2", |
| 8520 | ], |
| 8521 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8522 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8523 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8524 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8525 | deps = [ |
| 8526 | ":tables", |
| 8527 | "@FP16", |
| 8528 | "@pthreadpool", |
| 8529 | ], |
| 8530 | ) |
| 8531 | |
| 8532 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8533 | name = "avx512f_amalgam_microkernels", |
| 8534 | hdrs = INTERNAL_HDRS, |
| 8535 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8536 | gcc_x86_copts = ["-mavx512f"], |
| 8537 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8538 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8539 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8540 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8541 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8542 | x86_srcs = ["src/amalgam/avx512f.c"], |
| 8543 | deps = [ |
| 8544 | ":tables", |
| 8545 | "@FP16", |
| 8546 | "@pthreadpool", |
| 8547 | ], |
| 8548 | ) |
| 8549 | |
| 8550 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8551 | name = "avx512f_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8552 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8553 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8554 | gcc_x86_copts = ["-mavx512f"], |
| 8555 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8556 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8557 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8558 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8559 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8560 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8561 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8562 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8563 | "@FP16", |
| 8564 | "@pthreadpool", |
| 8565 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8566 | ) |
| 8567 | |
| 8568 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8569 | name = "avx512f_prod_microkernels", |
| 8570 | hdrs = INTERNAL_HDRS, |
| 8571 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8572 | gcc_x86_copts = ["-mavx512f"], |
| 8573 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8574 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8575 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8576 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8577 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8578 | x86_srcs = PROD_AVX512F_MICROKERNEL_SRCS, |
| 8579 | deps = [ |
| 8580 | ":tables", |
| 8581 | "@FP16", |
| 8582 | "@pthreadpool", |
| 8583 | ], |
| 8584 | ) |
| 8585 | |
| 8586 | xnnpack_cc_library( |
| 8587 | name = "avx512f_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8588 | hdrs = INTERNAL_HDRS, |
| 8589 | copts = [ |
| 8590 | "-UNDEBUG", |
| 8591 | "-DXNN_TEST_MODE=1", |
| 8592 | ], |
| 8593 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8594 | gcc_x86_copts = ["-mavx512f"], |
| 8595 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8596 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8597 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8598 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8599 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8600 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8601 | deps = [ |
| 8602 | ":tables", |
| 8603 | "@FP16", |
| 8604 | "@pthreadpool", |
| 8605 | ], |
| 8606 | ) |
| 8607 | |
| 8608 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8609 | name = "avx512skx_amalgam_microkernels", |
| 8610 | hdrs = INTERNAL_HDRS, |
| 8611 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8612 | gcc_x86_copts = [ |
| 8613 | "-mavx512f", |
| 8614 | "-mavx512cd", |
| 8615 | "-mavx512bw", |
| 8616 | "-mavx512dq", |
| 8617 | "-mavx512vl", |
| 8618 | ], |
| 8619 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8620 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8621 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8622 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8623 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8624 | x86_srcs = ["src/amalgam/avx512skx.c"], |
| 8625 | deps = [ |
| 8626 | ":tables", |
| 8627 | "@FP16", |
| 8628 | "@pthreadpool", |
| 8629 | ], |
| 8630 | ) |
| 8631 | |
| 8632 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8633 | name = "avx512skx_bench_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8634 | hdrs = INTERNAL_HDRS, |
| 8635 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8636 | gcc_x86_copts = [ |
| 8637 | "-mavx512f", |
| 8638 | "-mavx512cd", |
| 8639 | "-mavx512bw", |
| 8640 | "-mavx512dq", |
| 8641 | "-mavx512vl", |
| 8642 | ], |
| 8643 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8644 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8645 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8646 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8647 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8648 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8649 | deps = [ |
| 8650 | ":tables", |
| 8651 | "@FP16", |
| 8652 | "@pthreadpool", |
| 8653 | ], |
| 8654 | ) |
| 8655 | |
| 8656 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8657 | name = "avx512skx_prod_microkernels", |
| 8658 | hdrs = INTERNAL_HDRS, |
| 8659 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8660 | gcc_x86_copts = [ |
| 8661 | "-mavx512f", |
| 8662 | "-mavx512cd", |
| 8663 | "-mavx512bw", |
| 8664 | "-mavx512dq", |
| 8665 | "-mavx512vl", |
| 8666 | ], |
| 8667 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8668 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8669 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8670 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8671 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8672 | x86_srcs = PROD_AVX512SKX_MICROKERNEL_SRCS, |
| 8673 | deps = [ |
| 8674 | ":tables", |
| 8675 | "@FP16", |
| 8676 | "@pthreadpool", |
| 8677 | ], |
| 8678 | ) |
| 8679 | |
| 8680 | xnnpack_cc_library( |
| 8681 | name = "avx512skx_test_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8682 | hdrs = INTERNAL_HDRS, |
| 8683 | copts = [ |
| 8684 | "-UNDEBUG", |
| 8685 | "-DXNN_TEST_MODE=1", |
| 8686 | ], |
| 8687 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8688 | gcc_x86_copts = [ |
| 8689 | "-mavx512f", |
| 8690 | "-mavx512cd", |
| 8691 | "-mavx512bw", |
| 8692 | "-mavx512dq", |
| 8693 | "-mavx512vl", |
| 8694 | ], |
| 8695 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8696 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8697 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8698 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8699 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8700 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8701 | deps = [ |
| 8702 | ":tables", |
| 8703 | "@FP16", |
| 8704 | "@pthreadpool", |
| 8705 | ], |
| 8706 | ) |
| 8707 | |
| 8708 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8709 | name = "asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8710 | hdrs = ["src/xnnpack/assembly.h"], |
Frank Barchard | 9f3f420 | 2021-12-16 18:13:51 -0800 | [diff] [blame] | 8711 | aarch32_copts = [ |
| 8712 | "-marm", |
| 8713 | "-march=armv8.2-a+dotprod", |
| 8714 | "-mfpu=neon-fp-armv8", |
| 8715 | ], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8716 | aarch32_srcs = AARCH32_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 31bb45b | 2020-10-06 00:26:33 -0700 | [diff] [blame] | 8717 | aarch64_copts = ["-march=armv8.2-a+fp16+dotprod"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8718 | aarch64_srcs = AARCH64_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 88d06fc | 2022-02-03 22:28:09 -0800 | [diff] [blame] | 8719 | apple_aarch32_copts = [ |
| 8720 | "-mcpu=cyclone", |
| 8721 | "-mtune=generic", |
| 8722 | ], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8723 | wasm_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8724 | wasmrelaxedsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8725 | wasmsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8726 | ) |
| 8727 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8728 | xnnpack_cc_library( |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 8729 | name = "log_level_default", |
| 8730 | defines = select({ |
| 8731 | # No logging in optimized mode |
| 8732 | ":optimized_build": ["XNN_LOG_LEVEL=0"], |
| 8733 | # Full logging in debug mode |
| 8734 | ":debug_build": ["XNN_LOG_LEVEL=5"], |
| 8735 | # Error-only logging in default (fastbuild) mode |
| 8736 | "//conditions:default": ["XNN_LOG_LEVEL=2"], |
| 8737 | }), |
| 8738 | ) |
| 8739 | |
| 8740 | xnnpack_cc_library( |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8741 | name = "logging_utils", |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 8742 | srcs = [ |
| 8743 | "src/datatype-strings.c", |
| 8744 | "src/operator-strings.c", |
| 8745 | "src/subgraph-strings.c", |
| 8746 | ], |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8747 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 8748 | copts = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8749 | "-Isrc", |
| 8750 | "-Iinclude", |
| 8751 | ] + select({ |
| 8752 | ":debug_build": [], |
| 8753 | "//conditions:default": xnnpack_min_size_copts(), |
| 8754 | }), |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 8755 | defines = select({ |
| 8756 | ":xnn_log_level_explicit_none": ["XNN_LOG_LEVEL=0"], |
| 8757 | ":xnn_log_level_explicit_fatal": ["XNN_LOG_LEVEL=1"], |
| 8758 | ":xnn_log_level_explicit_error": ["XNN_LOG_LEVEL=2"], |
| 8759 | ":xnn_log_level_explicit_warning": ["XNN_LOG_LEVEL=3"], |
| 8760 | ":xnn_log_level_explicit_info": ["XNN_LOG_LEVEL=4"], |
| 8761 | ":xnn_log_level_explicit_debug": ["XNN_LOG_LEVEL=5"], |
| 8762 | "//conditions:default": [], |
| 8763 | }), |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8764 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8765 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8766 | visibility = xnnpack_visibility(), |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 8767 | deps = select({ |
| 8768 | ":xnn_log_level_explicit_none": [], |
| 8769 | ":xnn_log_level_explicit_fatal": [], |
| 8770 | ":xnn_log_level_explicit_error": [], |
| 8771 | ":xnn_log_level_explicit_warning": [], |
| 8772 | ":xnn_log_level_explicit_info": [], |
| 8773 | ":xnn_log_level_explicit_debug": [], |
| 8774 | "//conditions:default": [":log_level_default"], |
| 8775 | }) + [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8776 | "@FP16", |
| 8777 | "@clog", |
| 8778 | "@pthreadpool", |
| 8779 | ], |
| 8780 | ) |
| 8781 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8782 | xnnpack_aggregate_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8783 | name = "amalgam_microkernels", |
| 8784 | aarch32_ios_deps = [ |
| 8785 | ":neon_prod_microkernels", |
| 8786 | ":neonfp16_prod_microkernels", |
| 8787 | ":neonfma_prod_microkernels", |
| 8788 | ":neonv8_prod_microkernels", |
| 8789 | ":asm_microkernels", |
| 8790 | ], |
| 8791 | aarch32_nonios_deps = [ |
| 8792 | ":neon_prod_microkernels", |
| 8793 | ":neonfp16_prod_microkernels", |
| 8794 | ":neonfma_prod_microkernels", |
| 8795 | ":neonv8_prod_microkernels", |
| 8796 | ":neondot_prod_microkernels", |
| 8797 | ":asm_microkernels", |
| 8798 | ], |
| 8799 | aarch64_deps = [ |
| 8800 | ":neon_prod_microkernels", |
| 8801 | ":neonfp16_prod_microkernels", |
| 8802 | ":neonfma_prod_microkernels", |
| 8803 | ":neonv8_prod_microkernels", |
| 8804 | ":neonfp16arith_prod_microkernels", |
| 8805 | ":neondot_prod_microkernels", |
| 8806 | ":asm_microkernels", |
| 8807 | ], |
| 8808 | generic_deps = [ |
| 8809 | ":scalar_prod_microkernels", |
| 8810 | ], |
| 8811 | wasm_deps = [ |
| 8812 | ":wasm_prod_microkernels", |
| 8813 | ":asm_microkernels", |
| 8814 | ], |
| 8815 | wasmrelaxedsimd_deps = [ |
| 8816 | ":wasm_prod_microkernels", |
| 8817 | ":asm_microkernels", |
| 8818 | ], |
| 8819 | wasmsimd_deps = [ |
| 8820 | ":wasm_prod_microkernels", |
| 8821 | ":asm_microkernels", |
| 8822 | ], |
| 8823 | x86_deps = [ |
| 8824 | ":sse2_amalgam_microkernels", |
| 8825 | ":ssse3_amalgam_microkernels", |
| 8826 | ":sse41_amalgam_microkernels", |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8827 | ":avx_amalgam_microkernels", |
Marat Dukhan | 68db12e | 2022-01-05 15:11:49 -0800 | [diff] [blame] | 8828 | ":f16c_amalgam_microkernels", |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8829 | ":xop_prod_microkernels", |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8830 | ":fma3_amalgam_microkernels", |
| 8831 | ":avx2_amalgam_microkernels", |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8832 | ":avx512f_amalgam_microkernels", |
| 8833 | ":avx512skx_amalgam_microkernels", |
| 8834 | ], |
| 8835 | ) |
| 8836 | |
| 8837 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8838 | name = "bench_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8839 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8840 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8841 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8842 | ":neonfma_bench_microkernels", |
| 8843 | ":neonv8_bench_microkernels", |
| 8844 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8845 | ], |
| 8846 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8847 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8848 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8849 | ":neonfma_bench_microkernels", |
| 8850 | ":neonv8_bench_microkernels", |
| 8851 | ":neondot_bench_microkernels", |
| 8852 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8853 | ], |
| 8854 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8855 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8856 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8857 | ":neonfma_bench_microkernels", |
| 8858 | ":neonv8_bench_microkernels", |
| 8859 | ":neonfp16arith_bench_microkernels", |
| 8860 | ":neondot_bench_microkernels", |
| 8861 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8862 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8863 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8864 | ":scalar_bench_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8865 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8866 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8867 | ":wasm_bench_microkernels", |
| 8868 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8869 | ], |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8870 | wasmrelaxedsimd_deps = [ |
| 8871 | ":wasm_bench_microkernels", |
| 8872 | ":asm_microkernels", |
| 8873 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8874 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8875 | ":wasm_bench_microkernels", |
| 8876 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8877 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8878 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8879 | ":sse2_bench_microkernels", |
| 8880 | ":ssse3_bench_microkernels", |
| 8881 | ":sse41_bench_microkernels", |
| 8882 | ":avx_bench_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8883 | ":f16c_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8884 | ":xop_bench_microkernels", |
| 8885 | ":fma3_bench_microkernels", |
| 8886 | ":avx2_bench_microkernels", |
| 8887 | ":avx512f_bench_microkernels", |
| 8888 | ":avx512skx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8889 | ], |
| 8890 | ) |
| 8891 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8892 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8893 | name = "prod_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8894 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8895 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8896 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8897 | ":neonfma_prod_microkernels", |
| 8898 | ":neonv8_prod_microkernels", |
| 8899 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8900 | ], |
| 8901 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8902 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8903 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8904 | ":neonfma_prod_microkernels", |
| 8905 | ":neonv8_prod_microkernels", |
| 8906 | ":neondot_prod_microkernels", |
| 8907 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8908 | ], |
| 8909 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8910 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8911 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8912 | ":neonfma_prod_microkernels", |
| 8913 | ":neonv8_prod_microkernels", |
| 8914 | ":neonfp16arith_prod_microkernels", |
| 8915 | ":neondot_prod_microkernels", |
| 8916 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8917 | ], |
| 8918 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8919 | ":scalar_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8920 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8921 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8922 | ":wasm_prod_microkernels", |
| 8923 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8924 | ], |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8925 | wasmrelaxedsimd_deps = [ |
| 8926 | ":wasm_prod_microkernels", |
| 8927 | ":asm_microkernels", |
| 8928 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8929 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8930 | ":wasm_prod_microkernels", |
| 8931 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8932 | ], |
| 8933 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8934 | ":sse2_prod_microkernels", |
| 8935 | ":ssse3_prod_microkernels", |
| 8936 | ":sse41_prod_microkernels", |
| 8937 | ":avx_prod_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8938 | ":f16c_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8939 | ":xop_prod_microkernels", |
| 8940 | ":fma3_prod_microkernels", |
| 8941 | ":avx2_prod_microkernels", |
| 8942 | ":avx512f_prod_microkernels", |
| 8943 | ":avx512skx_prod_microkernels", |
| 8944 | ], |
| 8945 | ) |
| 8946 | |
| 8947 | xnnpack_aggregate_library( |
| 8948 | name = "test_microkernels", |
| 8949 | aarch32_ios_deps = [ |
| 8950 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8951 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8952 | ":neonfma_test_microkernels", |
| 8953 | ":neonv8_test_microkernels", |
| 8954 | ":asm_microkernels", |
| 8955 | ], |
| 8956 | aarch32_nonios_deps = [ |
| 8957 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8958 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8959 | ":neonfma_test_microkernels", |
| 8960 | ":neonv8_test_microkernels", |
| 8961 | ":neondot_test_microkernels", |
| 8962 | ":asm_microkernels", |
| 8963 | ], |
| 8964 | aarch64_deps = [ |
| 8965 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8966 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8967 | ":neonfma_test_microkernels", |
| 8968 | ":neonv8_test_microkernels", |
| 8969 | ":neonfp16arith_test_microkernels", |
| 8970 | ":neondot_test_microkernels", |
| 8971 | ":asm_microkernels", |
| 8972 | ], |
| 8973 | generic_deps = [ |
| 8974 | ":scalar_test_microkernels", |
| 8975 | ], |
| 8976 | wasm_deps = [ |
| 8977 | ":wasm_test_microkernels", |
| 8978 | ":asm_microkernels", |
| 8979 | ], |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8980 | wasmrelaxedsimd_deps = [ |
| 8981 | ":wasm_test_microkernels", |
| 8982 | ":asm_microkernels", |
| 8983 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8984 | wasmsimd_deps = [ |
| 8985 | ":wasm_test_microkernels", |
| 8986 | ":asm_microkernels", |
| 8987 | ], |
| 8988 | x86_deps = [ |
| 8989 | ":sse2_test_microkernels", |
| 8990 | ":ssse3_test_microkernels", |
| 8991 | ":sse41_test_microkernels", |
| 8992 | ":avx_test_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8993 | ":f16c_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8994 | ":xop_test_microkernels", |
| 8995 | ":fma3_test_microkernels", |
| 8996 | ":avx2_test_microkernels", |
| 8997 | ":avx512f_test_microkernels", |
| 8998 | ":avx512skx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8999 | ], |
| 9000 | ) |
| 9001 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9002 | xnnpack_cc_library( |
| 9003 | name = "im2col", |
| 9004 | srcs = ["src/im2col.c"], |
| 9005 | hdrs = [ |
| 9006 | "src/xnnpack/common.h", |
| 9007 | "src/xnnpack/im2col.h", |
| 9008 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9009 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9010 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9011 | ) |
| 9012 | |
| 9013 | xnnpack_cc_library( |
| 9014 | name = "indirection", |
| 9015 | srcs = ["src/indirection.c"], |
| 9016 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9017 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9018 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9019 | deps = [ |
| 9020 | "@FP16", |
| 9021 | "@FXdiv", |
| 9022 | "@pthreadpool", |
| 9023 | ], |
| 9024 | ) |
| 9025 | |
| 9026 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9027 | name = "indirection_test_mode", |
| 9028 | srcs = ["src/indirection.c"], |
| 9029 | hdrs = INTERNAL_HDRS, |
| 9030 | copts = [ |
| 9031 | "-UNDEBUG", |
| 9032 | "-DXNN_TEST_MODE=1", |
| 9033 | ], |
| 9034 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9035 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9036 | deps = [ |
| 9037 | "@FP16", |
| 9038 | "@FXdiv", |
| 9039 | "@pthreadpool", |
| 9040 | ], |
| 9041 | ) |
| 9042 | |
| 9043 | xnnpack_cc_library( |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9044 | name = "packing", |
| 9045 | srcs = ["src/packing.c"], |
| 9046 | hdrs = INTERNAL_HDRS, |
| 9047 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9048 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9049 | deps = [ |
| 9050 | "@FP16", |
| 9051 | "@FXdiv", |
| 9052 | "@pthreadpool", |
| 9053 | ], |
| 9054 | ) |
| 9055 | |
| 9056 | xnnpack_cc_library( |
| 9057 | name = "packing_test_mode", |
| 9058 | srcs = ["src/packing.c"], |
| 9059 | hdrs = INTERNAL_HDRS, |
| 9060 | copts = [ |
| 9061 | "-UNDEBUG", |
| 9062 | "-DXNN_TEST_MODE=1", |
| 9063 | ], |
| 9064 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9065 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9066 | deps = [ |
| 9067 | "@FP16", |
| 9068 | "@FXdiv", |
| 9069 | "@pthreadpool", |
| 9070 | ], |
| 9071 | ) |
| 9072 | |
| 9073 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9074 | name = "operator_run", |
| 9075 | srcs = ["src/operator-run.c"], |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 9076 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9077 | copts = select({ |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 9078 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9079 | "//conditions:default": [], |
| 9080 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9081 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9082 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9083 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9084 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9085 | "@FP16", |
| 9086 | "@FXdiv", |
| 9087 | "@clog", |
| 9088 | "@pthreadpool", |
| 9089 | ], |
| 9090 | ) |
| 9091 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9092 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9093 | name = "operator_run_test_mode", |
| 9094 | srcs = ["src/operator-run.c"], |
| 9095 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9096 | copts = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9097 | "-UNDEBUG", |
| 9098 | "-DXNN_TEST_MODE=1", |
| 9099 | ] + select({ |
| 9100 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9101 | "//conditions:default": [], |
| 9102 | }), |
| 9103 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9104 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9105 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9106 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9107 | "@FP16", |
| 9108 | "@FXdiv", |
| 9109 | "@clog", |
| 9110 | "@pthreadpool", |
| 9111 | ], |
| 9112 | ) |
| 9113 | |
| 9114 | xnnpack_cc_library( |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9115 | name = "memory_planner", |
| 9116 | srcs = ["src/memory-planner.c"], |
| 9117 | hdrs = INTERNAL_HDRS, |
| 9118 | defines = select({ |
| 9119 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 9120 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 9121 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 9122 | }), |
| 9123 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9124 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9125 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9126 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9127 | "@pthreadpool", |
| 9128 | ], |
| 9129 | ) |
| 9130 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9131 | xnnpack_cc_library( |
| 9132 | name = "memory_planner_test_mode", |
| 9133 | srcs = ["src/memory-planner.c"], |
| 9134 | hdrs = INTERNAL_HDRS, |
| 9135 | copts = [ |
| 9136 | "-UNDEBUG", |
| 9137 | "-DXNN_TEST_MODE=1", |
| 9138 | ], |
| 9139 | defines = select({ |
| 9140 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 9141 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 9142 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 9143 | }), |
| 9144 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9145 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9146 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9147 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9148 | "@pthreadpool", |
| 9149 | ], |
| 9150 | ) |
| 9151 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9152 | cc_library( |
| 9153 | name = "enable_assembly", |
| 9154 | defines = select({ |
| 9155 | ":xnn_enable_assembly_explicit_true": ["XNN_ENABLE_ASSEMBLY=1"], |
| 9156 | ":xnn_enable_assembly_explicit_false": ["XNN_ENABLE_ASSEMBLY=0"], |
Frank Barchard | 810171d | 2019-10-10 10:34:51 -0700 | [diff] [blame] | 9157 | "//conditions:default": ["XNN_ENABLE_ASSEMBLY=1"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9158 | }), |
| 9159 | ) |
| 9160 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 9161 | cc_library( |
| 9162 | name = "enable_sparse", |
| 9163 | defines = select({ |
| 9164 | ":xnn_enable_sparse_explicit_true": ["XNN_ENABLE_SPARSE=1"], |
| 9165 | ":xnn_enable_sparse_explicit_false": ["XNN_ENABLE_SPARSE=0"], |
Marat Dukhan | b36582b | 2020-12-08 11:16:28 -0800 | [diff] [blame] | 9166 | "//conditions:default": ["XNN_ENABLE_SPARSE=1"], |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 9167 | }), |
| 9168 | ) |
| 9169 | |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 9170 | cc_library( |
| 9171 | name = "enable_jit", |
| 9172 | defines = select({ |
| 9173 | ":xnn_enable_jit_explicit_true": ["XNN_ENABLE_JIT=1"], |
| 9174 | ":xnn_enable_jit_explicit_false": ["XNN_ENABLE_JIT=0"], |
| 9175 | "//conditions:default": ["XNN_ENABLE_JIT=0"], |
| 9176 | }), |
| 9177 | ) |
| 9178 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 9179 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9180 | name = "operators", |
| 9181 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 9182 | "src/allocator.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9183 | "src/operator-delete.c", |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 9184 | ], |
| 9185 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9186 | copts = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9187 | "-Isrc", |
| 9188 | "-Iinclude", |
| 9189 | ] + select({ |
| 9190 | ":debug_build": [], |
| 9191 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 9192 | }) + select({ |
| 9193 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9194 | "//conditions:default": [], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9195 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9196 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9197 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9198 | deps = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9199 | ":indirection", |
Zhi An Ng | f9fc9ec | 2022-02-01 13:19:31 -0800 | [diff] [blame] | 9200 | ":jit_memory", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9201 | ":logging_utils", |
Marat Dukhan | 1b1b032 | 2021-09-27 14:23:23 -0700 | [diff] [blame] | 9202 | ":operator_run", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9203 | ":packing", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9204 | "@FP16", |
| 9205 | "@FXdiv", |
| 9206 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9207 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9208 | ], |
| 9209 | ) |
| 9210 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9211 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9212 | name = "operators_test_mode", |
| 9213 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 9214 | "src/allocator.c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9215 | "src/operator-delete.c", |
| 9216 | ], |
| 9217 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9218 | copts = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9219 | "-Isrc", |
| 9220 | "-Iinclude", |
| 9221 | "-UNDEBUG", |
| 9222 | "-DXNN_TEST_MODE=1", |
| 9223 | ] + select({ |
| 9224 | ":debug_build": [], |
| 9225 | "//conditions:default": xnnpack_min_size_copts(), |
| 9226 | }) + select({ |
| 9227 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9228 | "//conditions:default": [], |
| 9229 | }), |
| 9230 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9231 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9232 | deps = [ |
| 9233 | ":indirection_test_mode", |
Zhi An Ng | f9fc9ec | 2022-02-01 13:19:31 -0800 | [diff] [blame] | 9234 | ":jit_memory_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9235 | ":logging_utils", |
Marat Dukhan | 1b1b032 | 2021-09-27 14:23:23 -0700 | [diff] [blame] | 9236 | ":operator_run_test_mode", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9237 | ":packing_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9238 | "@FP16", |
| 9239 | "@FXdiv", |
| 9240 | "@clog", |
| 9241 | "@pthreadpool", |
| 9242 | ], |
| 9243 | ) |
| 9244 | |
| 9245 | xnnpack_cc_library( |
Zhi An Ng | f9fc9ec | 2022-02-01 13:19:31 -0800 | [diff] [blame] | 9246 | name = "jit_memory", |
| 9247 | srcs = [ |
| 9248 | "src/jit/memory.c", |
| 9249 | ], |
| 9250 | hdrs = INTERNAL_HDRS, |
| 9251 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9252 | deps = [ |
| 9253 | ":logging_utils", |
| 9254 | ], |
| 9255 | ) |
| 9256 | |
| 9257 | xnnpack_cc_library( |
| 9258 | name = "jit_memory_test_mode", |
| 9259 | srcs = [ |
| 9260 | "src/jit/memory.c", |
| 9261 | ], |
| 9262 | hdrs = INTERNAL_HDRS, |
| 9263 | copts = [ |
| 9264 | "-UNDEBUG", |
| 9265 | "-DXNN_TEST_MODE=1", |
| 9266 | ], |
| 9267 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9268 | deps = [ |
| 9269 | ":logging_utils", |
| 9270 | ], |
| 9271 | ) |
| 9272 | |
| 9273 | xnnpack_cc_library( |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9274 | name = "jit", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 9275 | srcs = [ |
| 9276 | "src/jit/aarch32-assembler.cc", |
Zhi An Ng | 109a5eb | 2022-01-20 09:35:12 -0800 | [diff] [blame] | 9277 | "src/jit/aarch64-assembler.cc", |
| 9278 | "src/jit/assembler.cc", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 9279 | ], |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9280 | hdrs = INTERNAL_HDRS + [ |
| 9281 | "src/xnnpack/aarch32-assembler.h", |
Zhi An Ng | 109a5eb | 2022-01-20 09:35:12 -0800 | [diff] [blame] | 9282 | "src/xnnpack/aarch64-assembler.h", |
Frank Barchard | 0f294ad | 2022-01-24 10:48:38 -0800 | [diff] [blame] | 9283 | "src/xnnpack/assembler.h", |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9284 | ], |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 9285 | aarch32_srcs = JIT_AARCH32_SRCS, |
Zhi An Ng | c2e2da8 | 2022-01-25 16:51:58 -0800 | [diff] [blame] | 9286 | aarch64_srcs = JIT_AARCH64_SRCS, |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9287 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9288 | deps = [ |
Zhi An Ng | f9fc9ec | 2022-02-01 13:19:31 -0800 | [diff] [blame] | 9289 | ":jit_memory", |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9290 | ":logging_utils", |
| 9291 | ], |
| 9292 | ) |
| 9293 | |
| 9294 | xnnpack_cc_library( |
| 9295 | name = "jit_test_mode", |
| 9296 | srcs = [ |
| 9297 | "src/jit/aarch32-assembler.cc", |
Zhi An Ng | 109a5eb | 2022-01-20 09:35:12 -0800 | [diff] [blame] | 9298 | "src/jit/aarch64-assembler.cc", |
| 9299 | "src/jit/assembler.cc", |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9300 | ], |
| 9301 | hdrs = INTERNAL_HDRS + [ |
| 9302 | "src/xnnpack/aarch32-assembler.h", |
Zhi An Ng | 109a5eb | 2022-01-20 09:35:12 -0800 | [diff] [blame] | 9303 | "src/xnnpack/aarch64-assembler.h", |
| 9304 | "src/xnnpack/assembler.h", |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9305 | ], |
Zhi An Ng | 8f2eeee | 2022-01-11 15:50:18 -0800 | [diff] [blame] | 9306 | aarch32_srcs = JIT_AARCH32_SRCS, |
Zhi An Ng | c2e2da8 | 2022-01-25 16:51:58 -0800 | [diff] [blame] | 9307 | aarch64_srcs = JIT_AARCH64_SRCS, |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9308 | copts = [ |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9309 | "-UNDEBUG", |
| 9310 | "-DXNN_TEST_MODE=1", |
| 9311 | ], |
| 9312 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9313 | deps = [ |
Zhi An Ng | f9fc9ec | 2022-02-01 13:19:31 -0800 | [diff] [blame] | 9314 | ":jit_memory_test_mode", |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 9315 | ":logging_utils", |
| 9316 | ], |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 9317 | ) |
| 9318 | |
| 9319 | xnnpack_cc_library( |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9320 | name = "XNNPACK", |
| 9321 | srcs = [ |
| 9322 | "src/init.c", |
Marat Dukhan | ccfdbd1 | 2020-02-03 14:27:45 -0800 | [diff] [blame] | 9323 | "src/runtime.c", |
| 9324 | "src/subgraph.c", |
| 9325 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 9326 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9327 | hdrs = ["include/xnnpack.h"], |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9328 | copts = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9329 | "-Isrc", |
| 9330 | "-Iinclude", |
| 9331 | ] + select({ |
| 9332 | ":debug_build": [], |
| 9333 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 9334 | }) + select({ |
| 9335 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9336 | "//conditions:default": [], |
Marat Dukhan | 1ce78ab | 2021-09-03 17:37:51 -0700 | [diff] [blame] | 9337 | }) + select({ |
| 9338 | ":xnn_wasmsimd_version_m87": [ |
| 9339 | "-DXNN_WASMSIMD_VERSION=87", |
| 9340 | ], |
| 9341 | ":xnn_wasmsimd_version_m88": [ |
| 9342 | "-DXNN_WASMSIMD_VERSION=88", |
| 9343 | ], |
| 9344 | ":xnn_wasmsimd_version_m91": [ |
| 9345 | "-DXNN_WASMSIMD_VERSION=91", |
| 9346 | ], |
| 9347 | "//conditions:default": [ |
| 9348 | "-DXNN_WASMSIMD_VERSION=87", |
| 9349 | ], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9350 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9351 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9352 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9353 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9354 | visibility = xnnpack_visibility(), |
| 9355 | deps = [ |
| 9356 | ":enable_assembly", |
Zhi An Ng | e8c1979 | 2022-01-10 09:49:12 -0800 | [diff] [blame] | 9357 | ":enable_jit", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 9358 | ":enable_sparse", |
Zhi An Ng | a63651c | 2022-02-01 16:16:33 -0800 | [diff] [blame] | 9359 | ":jit", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9360 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9361 | ":memory_planner", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9362 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 9363 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9364 | "@clog", |
Marat Dukhan | ab2946c | 2020-05-21 20:04:13 -0700 | [diff] [blame] | 9365 | "@FP16", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9366 | "@pthreadpool", |
Marat Dukhan | d343c22 | 2019-10-07 09:22:14 -0700 | [diff] [blame] | 9367 | ] + select({ |
| 9368 | ":emscripten": [], |
| 9369 | "//conditions:default": ["@cpuinfo"], |
| 9370 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9371 | ) |
| 9372 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9373 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9374 | name = "XNNPACK_test_mode", |
| 9375 | srcs = [ |
| 9376 | "src/init.c", |
| 9377 | "src/runtime.c", |
| 9378 | "src/subgraph.c", |
| 9379 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 9380 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9381 | hdrs = ["include/xnnpack.h"], |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9382 | copts = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9383 | "-Isrc", |
| 9384 | "-Iinclude", |
| 9385 | "-UNDEBUG", |
| 9386 | "-DXNN_TEST_MODE=1", |
| 9387 | ] + select({ |
| 9388 | ":debug_build": [], |
| 9389 | "//conditions:default": xnnpack_min_size_copts(), |
| 9390 | }) + select({ |
| 9391 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9392 | "//conditions:default": [], |
Marat Dukhan | 1ce78ab | 2021-09-03 17:37:51 -0700 | [diff] [blame] | 9393 | }) + select({ |
| 9394 | ":xnn_wasmsimd_version_m87": [ |
| 9395 | "-DXNN_WASMSIMD_VERSION=87", |
| 9396 | ], |
| 9397 | ":xnn_wasmsimd_version_m88": [ |
| 9398 | "-DXNN_WASMSIMD_VERSION=88", |
| 9399 | ], |
| 9400 | ":xnn_wasmsimd_version_m91": [ |
| 9401 | "-DXNN_WASMSIMD_VERSION=91", |
| 9402 | ], |
| 9403 | "//conditions:default": [ |
| 9404 | "-DXNN_WASMSIMD_VERSION=87", |
| 9405 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9406 | }), |
| 9407 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9408 | includes = ["include"], |
| 9409 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9410 | visibility = xnnpack_visibility(), |
| 9411 | deps = [ |
| 9412 | ":enable_assembly", |
Zhi An Ng | e8c1979 | 2022-01-10 09:49:12 -0800 | [diff] [blame] | 9413 | ":enable_jit", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 9414 | ":enable_sparse", |
Zhi An Ng | a63651c | 2022-02-01 16:16:33 -0800 | [diff] [blame] | 9415 | ":jit_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9416 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9417 | ":memory_planner_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9418 | ":operators_test_mode", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 9419 | ":test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9420 | "@clog", |
| 9421 | "@FP16", |
| 9422 | "@pthreadpool", |
| 9423 | ] + select({ |
| 9424 | ":emscripten": [], |
| 9425 | "//conditions:default": ["@cpuinfo"], |
| 9426 | }), |
| 9427 | ) |
| 9428 | |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9429 | # Specialized XNNPACK version for TensorFlow Lite. Excludes operators currently |
| 9430 | # not used by the TensorFlow Lite XNNPACK delegate to minimize code size. |
Marat Dukhan | ae046f5 | 2020-06-15 13:16:14 -0700 | [diff] [blame] | 9431 | xnnpack_cc_library( |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9432 | name = "xnnpack_for_tflite", |
| 9433 | srcs = [ |
| 9434 | "src/init.c", |
| 9435 | "src/runtime.c", |
| 9436 | "src/subgraph.c", |
| 9437 | "src/tensor.c", |
| 9438 | ] + SUBGRAPH_SRCS, |
| 9439 | hdrs = ["include/xnnpack.h"], |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9440 | copts = [ |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9441 | "-Isrc", |
| 9442 | "-Iinclude", |
| 9443 | ] + select({ |
| 9444 | ":debug_build": [], |
| 9445 | "//conditions:default": xnnpack_min_size_copts(), |
| 9446 | }) + select({ |
| 9447 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9448 | "//conditions:default": [], |
| 9449 | }), |
Marat Dukhan | 9e92451 | 2021-12-08 00:13:45 -0800 | [diff] [blame] | 9450 | defines = select({ |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9451 | ":xnn_enable_qu8_explicit_true": [], |
| 9452 | ":xnn_enable_qu8_explicit_false": [ |
| 9453 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 9454 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9455 | ], |
Marat Dukhan | 6507b17 | 2021-08-19 03:23:40 -0700 | [diff] [blame] | 9456 | ":emscripten": [], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9457 | "//conditions:default": [ |
| 9458 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 9459 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9460 | ], |
Marat Dukhan | 189c1d0 | 2021-09-03 15:39:54 -0700 | [diff] [blame] | 9461 | }) + select({ |
| 9462 | ":xnn_wasmsimd_version_m87": [ |
| 9463 | "XNN_WASMSIMD_VERSION=87", |
| 9464 | ], |
| 9465 | ":xnn_wasmsimd_version_m88": [ |
| 9466 | "XNN_WASMSIMD_VERSION=88", |
| 9467 | ], |
| 9468 | ":xnn_wasmsimd_version_m91": [ |
| 9469 | "XNN_WASMSIMD_VERSION=91", |
| 9470 | ], |
| 9471 | "//conditions:default": [ |
| 9472 | "XNN_WASMSIMD_VERSION=87", |
| 9473 | ], |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 9474 | }), |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9475 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9476 | includes = ["include"], |
| 9477 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9478 | visibility = xnnpack_visibility(), |
| 9479 | deps = [ |
| 9480 | ":enable_assembly", |
Zhi An Ng | e8c1979 | 2022-01-10 09:49:12 -0800 | [diff] [blame] | 9481 | ":enable_jit", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9482 | ":enable_sparse", |
Zhi An Ng | a63651c | 2022-02-01 16:16:33 -0800 | [diff] [blame] | 9483 | ":jit", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9484 | ":logging_utils", |
| 9485 | ":memory_planner", |
| 9486 | ":operator_run", |
| 9487 | ":operators", |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 9488 | ":amalgam_microkernels", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9489 | "@clog", |
| 9490 | "@FP16", |
| 9491 | "@pthreadpool", |
| 9492 | ] + select({ |
| 9493 | ":emscripten": [], |
| 9494 | "//conditions:default": ["@cpuinfo"], |
| 9495 | }), |
| 9496 | ) |
| 9497 | |
| 9498 | # Specialized XNNPACK version for TensorFlow.js. Excludes operators currently |
| 9499 | # not used by the TensorFlow.js WebAssembly backend to minimize code size. |
| 9500 | xnnpack_cc_library( |
| 9501 | name = "xnnpack_for_tfjs", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9502 | srcs = [ |
| 9503 | "src/init.c", |
| 9504 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9505 | hdrs = ["include/xnnpack.h"], |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 9506 | copts = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9507 | "-Isrc", |
| 9508 | "-Iinclude", |
| 9509 | ] + select({ |
| 9510 | ":debug_build": [], |
| 9511 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 9512 | }) + select({ |
| 9513 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9514 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9515 | }), |
| 9516 | defines = [ |
Marat Dukhan | 16f1e1a | 2020-08-04 16:38:22 -0700 | [diff] [blame] | 9517 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9518 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 9519 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9520 | "XNN_NO_U8_OPERATORS", |
| 9521 | "XNN_NO_X8_OPERATORS", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9522 | "XNN_NO_NCHW_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9523 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9524 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9525 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9526 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9527 | visibility = xnnpack_visibility(), |
| 9528 | deps = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9529 | ":enable_assembly", |
Zhi An Ng | e8c1979 | 2022-01-10 09:49:12 -0800 | [diff] [blame] | 9530 | ":enable_jit", |
Zhi An Ng | 5ec5591 | 2022-02-02 11:20:25 -0800 | [diff] [blame] | 9531 | ":jit", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9532 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9533 | ":operator_run", |
| 9534 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 9535 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9536 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9537 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9538 | ] + select({ |
| 9539 | ":emscripten": [], |
| 9540 | "//conditions:default": ["@cpuinfo"], |
| 9541 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9542 | ) |
| 9543 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 9544 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9545 | name = "bench_utils", |
| 9546 | srcs = ["bench/utils.cc"], |
Zhi An Ng | 717665f | 2022-01-10 15:59:11 -0800 | [diff] [blame] | 9547 | hdrs = [ |
| 9548 | "bench/utils.h", |
| 9549 | "src/xnnpack/allocator.h", |
| 9550 | ], |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 9551 | deps = [ |
Zhi An Ng | 717665f | 2022-01-10 15:59:11 -0800 | [diff] [blame] | 9552 | ":XNNPACK", |
| 9553 | ":jit", |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 9554 | "@com_google_benchmark//:benchmark", |
| 9555 | "@cpuinfo", |
| 9556 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9557 | ) |
| 9558 | |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 9559 | ######################### Benchmarks for micro-kernels ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9560 | |
| 9561 | xnnpack_benchmark( |
Marat Dukhan | 0744fa0 | 2021-07-26 22:56:27 -0700 | [diff] [blame] | 9562 | name = "qs8_dwconv_bench", |
| 9563 | srcs = [ |
| 9564 | "bench/dwconv.h", |
| 9565 | "bench/qs8-dwconv.cc", |
| 9566 | "src/xnnpack/AlignedAllocator.h", |
| 9567 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9568 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9569 | ":indirection", |
| 9570 | ":packing", |
| 9571 | ], |
| 9572 | ) |
| 9573 | |
| 9574 | xnnpack_benchmark( |
Marat Dukhan | ad6f2dc | 2021-12-10 14:38:41 -0800 | [diff] [blame] | 9575 | name = "qs8_f32_vcvt_bench", |
| 9576 | srcs = [ |
| 9577 | "bench/qs8-f32-vcvt.cc", |
| 9578 | "src/xnnpack/AlignedAllocator.h", |
| 9579 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9580 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9581 | ) |
| 9582 | |
| 9583 | xnnpack_benchmark( |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9584 | name = "qs8_gemm_bench", |
| 9585 | srcs = [ |
| 9586 | "bench/gemm.h", |
| 9587 | "bench/qs8-gemm.cc", |
| 9588 | "src/xnnpack/AlignedAllocator.h", |
| 9589 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Frank Barchard | 31328cb | 2020-10-12 11:55:18 -0700 | [diff] [blame] | 9590 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Zhi An Ng | 1bef0f2 | 2022-01-07 16:13:31 -0800 | [diff] [blame] | 9591 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9592 | ":packing", |
| 9593 | ":jit", |
| 9594 | ] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9595 | ) |
| 9596 | |
| 9597 | xnnpack_benchmark( |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 9598 | name = "qs8_requantization_bench", |
| 9599 | srcs = [ |
| 9600 | "bench/qs8-requantization.cc", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 9601 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 9602 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 9603 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9604 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9605 | ) |
| 9606 | |
| 9607 | xnnpack_benchmark( |
Marat Dukhan | 83a8d2f | 2021-07-29 16:41:19 -0700 | [diff] [blame] | 9608 | name = "qs8_vadd_bench", |
| 9609 | srcs = [ |
| 9610 | "bench/qs8-vadd.cc", |
| 9611 | "src/xnnpack/AlignedAllocator.h", |
| 9612 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9613 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9614 | ) |
| 9615 | |
| 9616 | xnnpack_benchmark( |
| 9617 | name = "qs8_vaddc_bench", |
| 9618 | srcs = [ |
| 9619 | "bench/qs8-vaddc.cc", |
| 9620 | "src/xnnpack/AlignedAllocator.h", |
| 9621 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9622 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9623 | ) |
| 9624 | |
| 9625 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 9626 | name = "qs8_vmul_bench", |
| 9627 | srcs = [ |
| 9628 | "bench/qs8-vmul.cc", |
| 9629 | "src/xnnpack/AlignedAllocator.h", |
| 9630 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9631 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9632 | ) |
| 9633 | |
| 9634 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 9635 | name = "qs8_vmulc_bench", |
| 9636 | srcs = [ |
| 9637 | "bench/qs8-vmulc.cc", |
| 9638 | "src/xnnpack/AlignedAllocator.h", |
| 9639 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9640 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9641 | ) |
| 9642 | |
| 9643 | xnnpack_benchmark( |
Marat Dukhan | ad6f2dc | 2021-12-10 14:38:41 -0800 | [diff] [blame] | 9644 | name = "qu8_f32_vcvt_bench", |
| 9645 | srcs = [ |
| 9646 | "bench/qu8-f32-vcvt.cc", |
| 9647 | "src/xnnpack/AlignedAllocator.h", |
| 9648 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9649 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9650 | ) |
| 9651 | |
| 9652 | xnnpack_benchmark( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9653 | name = "qu8_gemm_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9654 | srcs = [ |
| 9655 | "bench/gemm.h", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9656 | "bench/qu8-gemm.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9657 | "src/xnnpack/AlignedAllocator.h", |
| 9658 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9659 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9660 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9661 | ) |
| 9662 | |
| 9663 | xnnpack_benchmark( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9664 | name = "qu8_requantization_bench", |
| 9665 | srcs = [ |
| 9666 | "bench/qu8-requantization.cc", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9667 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 9668 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9669 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9670 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9671 | ) |
| 9672 | |
| 9673 | xnnpack_benchmark( |
Marat Dukhan | 1ef9de8 | 2021-07-29 17:15:33 -0700 | [diff] [blame] | 9674 | name = "qu8_vadd_bench", |
| 9675 | srcs = [ |
| 9676 | "bench/qu8-vadd.cc", |
| 9677 | "src/xnnpack/AlignedAllocator.h", |
| 9678 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9679 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9680 | ) |
| 9681 | |
| 9682 | xnnpack_benchmark( |
| 9683 | name = "qu8_vaddc_bench", |
| 9684 | srcs = [ |
| 9685 | "bench/qu8-vaddc.cc", |
| 9686 | "src/xnnpack/AlignedAllocator.h", |
| 9687 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9688 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9689 | ) |
| 9690 | |
| 9691 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 9692 | name = "qu8_vmul_bench", |
| 9693 | srcs = [ |
| 9694 | "bench/qu8-vmul.cc", |
| 9695 | "src/xnnpack/AlignedAllocator.h", |
| 9696 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9697 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9698 | ) |
| 9699 | |
| 9700 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 9701 | name = "qu8_vmulc_bench", |
| 9702 | srcs = [ |
| 9703 | "bench/qu8-vmulc.cc", |
| 9704 | "src/xnnpack/AlignedAllocator.h", |
| 9705 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9706 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9707 | ) |
| 9708 | |
| 9709 | xnnpack_benchmark( |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 9710 | name = "f16_igemm_bench", |
| 9711 | srcs = [ |
| 9712 | "bench/f16-igemm.cc", |
| 9713 | "bench/conv.h", |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 9714 | "src/xnnpack/AlignedAllocator.h", |
| 9715 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9716 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9717 | ":indirection", |
| 9718 | ":packing", |
| 9719 | ], |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 9720 | ) |
| 9721 | |
| 9722 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9723 | name = "f16_gemm_bench", |
| 9724 | srcs = [ |
| 9725 | "bench/f16-gemm.cc", |
| 9726 | "bench/gemm.h", |
| 9727 | "src/xnnpack/AlignedAllocator.h", |
| 9728 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9729 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9730 | ":packing", |
| 9731 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9732 | ) |
| 9733 | |
| 9734 | xnnpack_benchmark( |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 9735 | name = "f16_spmm_bench", |
| 9736 | srcs = [ |
| 9737 | "bench/f16-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 9738 | "bench/spmm.h", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 9739 | "src/xnnpack/AlignedAllocator.h", |
| 9740 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 9741 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9742 | ) |
| 9743 | |
| 9744 | xnnpack_benchmark( |
Marat Dukhan | 434352f | 2021-10-16 18:28:55 -0700 | [diff] [blame] | 9745 | name = "f16_f32_vcvt_bench", |
| 9746 | srcs = [ |
| 9747 | "bench/f16-f32-vcvt.cc", |
| 9748 | "src/xnnpack/AlignedAllocator.h", |
| 9749 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9750 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9751 | ) |
| 9752 | |
| 9753 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9754 | name = "f32_igemm_bench", |
| 9755 | srcs = [ |
| 9756 | "bench/f32-igemm.cc", |
| 9757 | "bench/conv.h", |
| 9758 | "src/xnnpack/AlignedAllocator.h", |
| 9759 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9760 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9761 | ":indirection", |
| 9762 | ":packing", |
| 9763 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9764 | ) |
| 9765 | |
| 9766 | xnnpack_benchmark( |
| 9767 | name = "f32_conv_hwc_bench", |
| 9768 | srcs = [ |
| 9769 | "bench/f32-conv-hwc.cc", |
| 9770 | "bench/dconv.h", |
| 9771 | "src/xnnpack/AlignedAllocator.h", |
| 9772 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9773 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9774 | ":packing", |
| 9775 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9776 | ) |
| 9777 | |
| 9778 | xnnpack_benchmark( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9779 | name = "f32_conv_hwc2chw_bench", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 9780 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9781 | "bench/f32-conv-hwc2chw.cc", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 9782 | "bench/dconv.h", |
| 9783 | "src/xnnpack/AlignedAllocator.h", |
| 9784 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9785 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9786 | ":packing", |
| 9787 | ], |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 9788 | ) |
| 9789 | |
| 9790 | xnnpack_benchmark( |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 9791 | name = "f16_dwconv_bench", |
| 9792 | srcs = [ |
| 9793 | "bench/f16-dwconv.cc", |
| 9794 | "bench/dwconv.h", |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 9795 | "src/xnnpack/AlignedAllocator.h", |
| 9796 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9797 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9798 | ":indirection", |
| 9799 | ":packing", |
| 9800 | ], |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 9801 | ) |
| 9802 | |
| 9803 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9804 | name = "f32_dwconv_bench", |
| 9805 | srcs = [ |
| 9806 | "bench/f32-dwconv.cc", |
| 9807 | "bench/dwconv.h", |
| 9808 | "src/xnnpack/AlignedAllocator.h", |
| 9809 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9810 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9811 | ":indirection", |
| 9812 | ":packing", |
| 9813 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9814 | ) |
| 9815 | |
| 9816 | xnnpack_benchmark( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 9817 | name = "f32_dwconv2d_chw_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9818 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 9819 | "bench/f32-dwconv2d-chw.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9820 | "bench/dwconv.h", |
| 9821 | "src/xnnpack/AlignedAllocator.h", |
| 9822 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9823 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9824 | ":indirection", |
| 9825 | ":packing", |
| 9826 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9827 | ) |
| 9828 | |
| 9829 | xnnpack_benchmark( |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 9830 | name = "f32_f16_vcvt_bench", |
| 9831 | srcs = [ |
| 9832 | "bench/f32-f16-vcvt.cc", |
| 9833 | "src/xnnpack/AlignedAllocator.h", |
| 9834 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9835 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9836 | ) |
| 9837 | |
| 9838 | xnnpack_benchmark( |
Alan Kelly | a1cad4a | 2022-01-25 13:02:20 -0800 | [diff] [blame] | 9839 | name = "x8_transpose_bench", |
| 9840 | srcs = [ |
| 9841 | "bench/x8-transpose.cc", |
| 9842 | "src/xnnpack/AlignedAllocator.h", |
| 9843 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9844 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9845 | ) |
| 9846 | |
| 9847 | xnnpack_benchmark( |
Alan Kelly | 1945f0b | 2021-12-24 01:26:45 -0800 | [diff] [blame] | 9848 | name = "x16_transpose_bench", |
| 9849 | srcs = [ |
| 9850 | "bench/x16-transpose.cc", |
| 9851 | "src/xnnpack/AlignedAllocator.h", |
| 9852 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9853 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9854 | ) |
| 9855 | |
| 9856 | xnnpack_benchmark( |
Alan Kelly | fda06cb | 2021-12-15 03:30:32 -0800 | [diff] [blame] | 9857 | name = "x32_transpose_bench", |
| 9858 | srcs = [ |
| 9859 | "bench/x32-transpose.cc", |
| 9860 | "src/xnnpack/AlignedAllocator.h", |
| 9861 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9862 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9863 | ) |
| 9864 | |
| 9865 | xnnpack_benchmark( |
Alan Kelly | ba68f44 | 2022-01-25 12:00:37 -0800 | [diff] [blame] | 9866 | name = "x64_transpose_bench", |
| 9867 | srcs = [ |
| 9868 | "bench/x64-transpose.cc", |
| 9869 | "src/xnnpack/AlignedAllocator.h", |
| 9870 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9871 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9872 | ) |
| 9873 | |
| 9874 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9875 | name = "f32_gemm_bench", |
| 9876 | srcs = [ |
| 9877 | "bench/f32-gemm.cc", |
| 9878 | "bench/gemm.h", |
| 9879 | "src/xnnpack/AlignedAllocator.h", |
| 9880 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9881 | copts = xnnpack_optional_ruy_copts(), |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 9882 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9883 | ":packing", |
| 9884 | ":jit", |
| 9885 | ] + xnnpack_optional_ruy_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9886 | ) |
| 9887 | |
| 9888 | xnnpack_benchmark( |
Marat Dukhan | 563eee1 | 2021-12-02 14:44:25 -0800 | [diff] [blame] | 9889 | name = "f32_qs8_vcvt_bench", |
| 9890 | srcs = [ |
| 9891 | "bench/f32-qs8-vcvt.cc", |
| 9892 | "src/xnnpack/AlignedAllocator.h", |
| 9893 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9894 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9895 | ) |
| 9896 | |
| 9897 | xnnpack_benchmark( |
| 9898 | name = "f32_qu8_vcvt_bench", |
| 9899 | srcs = [ |
| 9900 | "bench/f32-qu8-vcvt.cc", |
| 9901 | "src/xnnpack/AlignedAllocator.h", |
| 9902 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9903 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9904 | ) |
| 9905 | |
| 9906 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 9907 | name = "f32_raddexpminusmax_bench", |
| 9908 | srcs = [ |
| 9909 | "bench/f32-raddexpminusmax.cc", |
| 9910 | "src/xnnpack/AlignedAllocator.h", |
| 9911 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9912 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9913 | ) |
| 9914 | |
| 9915 | xnnpack_benchmark( |
| 9916 | name = "f32_raddextexp_bench", |
| 9917 | srcs = [ |
| 9918 | "bench/f32-raddextexp.cc", |
| 9919 | "src/xnnpack/AlignedAllocator.h", |
| 9920 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9921 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9922 | ) |
| 9923 | |
| 9924 | xnnpack_benchmark( |
| 9925 | name = "f32_raddstoreexpminusmax_bench", |
| 9926 | srcs = [ |
| 9927 | "bench/f32-raddstoreexpminusmax.cc", |
| 9928 | "src/xnnpack/AlignedAllocator.h", |
| 9929 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9930 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9931 | ) |
| 9932 | |
| 9933 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9934 | name = "f32_rmax_bench", |
| 9935 | srcs = [ |
| 9936 | "bench/f32-rmax.cc", |
| 9937 | "src/xnnpack/AlignedAllocator.h", |
| 9938 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9939 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9940 | ) |
| 9941 | |
| 9942 | xnnpack_benchmark( |
| 9943 | name = "f32_spmm_bench", |
| 9944 | srcs = [ |
| 9945 | "bench/f32-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 9946 | "bench/spmm.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9947 | "src/xnnpack/AlignedAllocator.h", |
| 9948 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9949 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9950 | ) |
| 9951 | |
| 9952 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9953 | name = "f32_softmax_bench", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 9954 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9955 | "bench/f32-softmax.cc", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 9956 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9957 | copts = xnnpack_optional_dnnl_copts(), |
Marat Dukhan | 8d3c693 | 2020-03-06 20:27:27 -0800 | [diff] [blame] | 9958 | deps = MICROKERNEL_BENCHMARK_DEPS + xnnpack_optional_dnnl_deps(), |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 9959 | ) |
| 9960 | |
| 9961 | xnnpack_benchmark( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 9962 | name = "f32_velu_bench", |
| 9963 | srcs = [ |
| 9964 | "bench/f32-velu.cc", |
| 9965 | "src/xnnpack/AlignedAllocator.h", |
| 9966 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9967 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9968 | ) |
| 9969 | |
| 9970 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9971 | name = "f32_vhswish_bench", |
| 9972 | srcs = [ |
| 9973 | "bench/f32-vhswish.cc", |
| 9974 | "src/xnnpack/AlignedAllocator.h", |
| 9975 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9976 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9977 | ) |
| 9978 | |
| 9979 | xnnpack_benchmark( |
Marat Dukhan | 7c74aff | 2021-08-07 15:44:27 -0700 | [diff] [blame] | 9980 | name = "f32_vlrelu_bench", |
| 9981 | srcs = [ |
| 9982 | "bench/f32-vlrelu.cc", |
| 9983 | "src/xnnpack/AlignedAllocator.h", |
| 9984 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9985 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9986 | ) |
| 9987 | |
| 9988 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9989 | name = "f32_vrelu_bench", |
| 9990 | srcs = [ |
| 9991 | "bench/f32-vrelu.cc", |
| 9992 | "src/xnnpack/AlignedAllocator.h", |
| 9993 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9994 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9995 | ) |
| 9996 | |
| 9997 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 9998 | name = "f32_vscaleexpminusmax_bench", |
| 9999 | srcs = [ |
| 10000 | "bench/f32-vscaleexpminusmax.cc", |
| 10001 | "src/xnnpack/AlignedAllocator.h", |
| 10002 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10003 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 10004 | ) |
| 10005 | |
| 10006 | xnnpack_benchmark( |
| 10007 | name = "f32_vscaleextexp_bench", |
| 10008 | srcs = [ |
| 10009 | "bench/f32-vscaleextexp.cc", |
| 10010 | "src/xnnpack/AlignedAllocator.h", |
| 10011 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10012 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 10013 | ) |
| 10014 | |
| 10015 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10016 | name = "f32_vsigmoid_bench", |
| 10017 | srcs = [ |
| 10018 | "bench/f32-vsigmoid.cc", |
| 10019 | "src/xnnpack/AlignedAllocator.h", |
| 10020 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10021 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 10022 | ) |
| 10023 | |
| 10024 | xnnpack_benchmark( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 10025 | name = "f32_vsqrt_bench", |
| 10026 | srcs = [ |
| 10027 | "bench/f32-vsqrt.cc", |
| 10028 | "src/xnnpack/AlignedAllocator.h", |
| 10029 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10030 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 10031 | ) |
| 10032 | |
| 10033 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10034 | name = "f32_im2col_gemm_bench", |
| 10035 | srcs = [ |
| 10036 | "bench/f32-im2col-gemm.cc", |
| 10037 | "bench/conv.h", |
| 10038 | "src/xnnpack/AlignedAllocator.h", |
| 10039 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10040 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10041 | ":im2col", |
| 10042 | ":packing", |
| 10043 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10044 | ) |
| 10045 | |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 10046 | xnnpack_benchmark( |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 10047 | name = "rounding_bench", |
| 10048 | srcs = [ |
| 10049 | "bench/rounding.cc", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 10050 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 10051 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 10052 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10053 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 10054 | ) |
| 10055 | |
Marat Dukhan | 5407437 | 2021-09-08 23:28:46 -0700 | [diff] [blame] | 10056 | xnnpack_benchmark( |
| 10057 | name = "x8_lut_bench", |
| 10058 | srcs = [ |
| 10059 | "bench/x8-lut.cc", |
| 10060 | "src/xnnpack/AlignedAllocator.h", |
| 10061 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10062 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 10063 | ) |
| 10064 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10065 | ########################### Benchmarks for operators ########################### |
| 10066 | |
| 10067 | xnnpack_benchmark( |
Marat Dukhan | 3ddc20c | 2021-12-31 10:15:28 -0800 | [diff] [blame] | 10068 | name = "abs_bench", |
| 10069 | srcs = ["bench/abs.cc"], |
| 10070 | copts = xnnpack_optional_tflite_copts(), |
| 10071 | tags = ["nowin32"], |
| 10072 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10073 | ) |
| 10074 | |
| 10075 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10076 | name = "average_pooling_bench", |
| 10077 | srcs = ["bench/average-pooling.cc"], |
Marat Dukhan | 7a16d8b | 2020-03-11 04:22:44 -0700 | [diff] [blame] | 10078 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 10079 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10080 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10081 | ) |
| 10082 | |
| 10083 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 10084 | name = "bankers_rounding_bench", |
| 10085 | srcs = ["bench/bankers-rounding.cc"], |
| 10086 | copts = xnnpack_optional_tflite_copts(), |
| 10087 | tags = ["nowin32"], |
| 10088 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10089 | ) |
| 10090 | |
| 10091 | xnnpack_benchmark( |
| 10092 | name = "ceiling_bench", |
| 10093 | srcs = ["bench/ceiling.cc"], |
| 10094 | copts = xnnpack_optional_tflite_copts(), |
| 10095 | tags = ["nowin32"], |
| 10096 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10097 | ) |
| 10098 | |
| 10099 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10100 | name = "channel_shuffle_bench", |
| 10101 | srcs = ["bench/channel-shuffle.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10102 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10103 | ) |
| 10104 | |
| 10105 | xnnpack_benchmark( |
Marat Dukhan | 710fb42 | 2021-12-13 16:32:26 -0800 | [diff] [blame] | 10106 | name = "convert_bench", |
| 10107 | srcs = [ |
| 10108 | "bench/convert.cc", |
| 10109 | ], |
| 10110 | copts = xnnpack_optional_tflite_copts(), |
| 10111 | tags = ["nowin32"], |
| 10112 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10113 | ) |
| 10114 | |
| 10115 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10116 | name = "convolution_bench", |
| 10117 | srcs = ["bench/convolution.cc"], |
| 10118 | copts = xnnpack_optional_tflite_copts() + xnnpack_optional_armcl_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 10119 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10120 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps() + xnnpack_optional_armcl_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10121 | ) |
| 10122 | |
| 10123 | xnnpack_benchmark( |
| 10124 | name = "deconvolution_bench", |
| 10125 | srcs = ["bench/deconvolution.cc"], |
| 10126 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 10127 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10128 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10129 | ) |
| 10130 | |
| 10131 | xnnpack_benchmark( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 10132 | name = "elu_bench", |
| 10133 | srcs = ["bench/elu.cc"], |
| 10134 | copts = xnnpack_optional_tflite_copts(), |
| 10135 | tags = ["nowin32"], |
| 10136 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10137 | ) |
| 10138 | |
| 10139 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 10140 | name = "floor_bench", |
| 10141 | srcs = ["bench/floor.cc"], |
| 10142 | copts = xnnpack_optional_tflite_copts(), |
| 10143 | tags = ["nowin32"], |
| 10144 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10145 | ) |
| 10146 | |
| 10147 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10148 | name = "global_average_pooling_bench", |
| 10149 | srcs = ["bench/global-average-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10150 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10151 | ) |
| 10152 | |
| 10153 | xnnpack_benchmark( |
Marat Dukhan | ad35260 | 2020-06-25 21:50:54 -0700 | [diff] [blame] | 10154 | name = "hardswish_bench", |
| 10155 | srcs = ["bench/hardswish.cc"], |
| 10156 | copts = xnnpack_optional_tflite_copts(), |
| 10157 | tags = ["nowin32"], |
| 10158 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10159 | ) |
| 10160 | |
| 10161 | xnnpack_benchmark( |
Marat Dukhan | 5c7fd89 | 2021-12-30 16:04:23 -0800 | [diff] [blame] | 10162 | name = "leaky_relu_bench", |
| 10163 | srcs = ["bench/leaky-relu.cc"], |
| 10164 | copts = xnnpack_optional_tflite_copts(), |
| 10165 | tags = ["nowin32"], |
| 10166 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10167 | ) |
| 10168 | |
| 10169 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10170 | name = "max_pooling_bench", |
| 10171 | srcs = ["bench/max-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10172 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10173 | ) |
| 10174 | |
| 10175 | xnnpack_benchmark( |
Marat Dukhan | 3ddc20c | 2021-12-31 10:15:28 -0800 | [diff] [blame] | 10176 | name = "negate_bench", |
| 10177 | srcs = ["bench/negate.cc"], |
| 10178 | copts = xnnpack_optional_tflite_copts(), |
| 10179 | tags = ["nowin32"], |
| 10180 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10181 | ) |
| 10182 | |
| 10183 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10184 | name = "sigmoid_bench", |
| 10185 | srcs = ["bench/sigmoid.cc"], |
Marat Dukhan | c3b9e86 | 2019-11-17 13:18:54 -0800 | [diff] [blame] | 10186 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 10187 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10188 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10189 | ) |
| 10190 | |
| 10191 | xnnpack_benchmark( |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 10192 | name = "prelu_bench", |
| 10193 | srcs = ["bench/prelu.cc"], |
| 10194 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 10195 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10196 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 10197 | ) |
| 10198 | |
| 10199 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 10200 | name = "softmax_bench", |
| 10201 | srcs = ["bench/softmax.cc"], |
Marat Dukhan | 9c0db96 | 2020-01-28 12:30:14 -0800 | [diff] [blame] | 10202 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 10203 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10204 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10205 | ) |
| 10206 | |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 10207 | xnnpack_benchmark( |
Marat Dukhan | 3ddc20c | 2021-12-31 10:15:28 -0800 | [diff] [blame] | 10208 | name = "square_bench", |
| 10209 | srcs = ["bench/square.cc"], |
| 10210 | copts = xnnpack_optional_tflite_copts(), |
| 10211 | tags = ["nowin32"], |
| 10212 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10213 | ) |
| 10214 | |
| 10215 | xnnpack_benchmark( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 10216 | name = "square_root_bench", |
| 10217 | srcs = ["bench/square-root.cc"], |
| 10218 | copts = xnnpack_optional_tflite_copts(), |
| 10219 | tags = ["nowin32"], |
| 10220 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 10221 | ) |
| 10222 | |
| 10223 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 10224 | name = "truncation_bench", |
| 10225 | srcs = ["bench/truncation.cc"], |
| 10226 | deps = OPERATOR_BENCHMARK_DEPS, |
| 10227 | ) |
| 10228 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10229 | ############################# End-to-end benchmarks ############################ |
| 10230 | |
| 10231 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10232 | name = "fp32_mobilenet_v1", |
| 10233 | srcs = ["models/fp32-mobilenet-v1.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10234 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 10235 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10236 | linkstatic = True, |
| 10237 | deps = [ |
| 10238 | ":XNNPACK", |
| 10239 | "@pthreadpool", |
| 10240 | ], |
| 10241 | ) |
| 10242 | |
| 10243 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10244 | name = "fp32_sparse_mobilenet_v1", |
| 10245 | srcs = ["models/fp32-sparse-mobilenet-v1.cc"], |
| 10246 | hdrs = ["models/models.h"], |
| 10247 | copts = xnnpack_std_cxxopts(), |
| 10248 | linkstatic = True, |
| 10249 | deps = [ |
| 10250 | ":XNNPACK", |
| 10251 | "@pthreadpool", |
| 10252 | ], |
| 10253 | ) |
| 10254 | |
| 10255 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10256 | name = "fp16_mobilenet_v1", |
| 10257 | srcs = ["models/fp16-mobilenet-v1.cc"], |
| 10258 | hdrs = ["models/models.h"], |
| 10259 | copts = xnnpack_std_cxxopts(), |
| 10260 | linkstatic = True, |
| 10261 | deps = [ |
| 10262 | ":XNNPACK", |
| 10263 | "@FP16", |
| 10264 | "@pthreadpool", |
| 10265 | ], |
| 10266 | ) |
| 10267 | |
| 10268 | cc_library( |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 10269 | name = "qc8_mobilenet_v1", |
| 10270 | srcs = ["models/qc8-mobilenet-v1.cc"], |
| 10271 | hdrs = ["models/models.h"], |
| 10272 | copts = xnnpack_std_cxxopts(), |
| 10273 | linkstatic = True, |
| 10274 | deps = [ |
| 10275 | ":XNNPACK", |
| 10276 | "@pthreadpool", |
| 10277 | ], |
| 10278 | ) |
| 10279 | |
| 10280 | cc_library( |
| 10281 | name = "qc8_mobilenet_v2", |
| 10282 | srcs = ["models/qc8-mobilenet-v2.cc"], |
| 10283 | hdrs = ["models/models.h"], |
| 10284 | copts = xnnpack_std_cxxopts(), |
| 10285 | linkstatic = True, |
| 10286 | deps = [ |
| 10287 | ":XNNPACK", |
| 10288 | "@pthreadpool", |
| 10289 | ], |
| 10290 | ) |
| 10291 | |
| 10292 | cc_library( |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 10293 | name = "qs8_mobilenet_v1", |
| 10294 | srcs = ["models/qs8-mobilenet-v1.cc"], |
| 10295 | hdrs = ["models/models.h"], |
| 10296 | copts = xnnpack_std_cxxopts(), |
| 10297 | linkstatic = True, |
| 10298 | deps = [ |
| 10299 | ":XNNPACK", |
| 10300 | "@pthreadpool", |
| 10301 | ], |
| 10302 | ) |
| 10303 | |
| 10304 | cc_library( |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 10305 | name = "qs8_mobilenet_v2", |
| 10306 | srcs = ["models/qs8-mobilenet-v2.cc"], |
| 10307 | hdrs = ["models/models.h"], |
| 10308 | copts = xnnpack_std_cxxopts(), |
| 10309 | linkstatic = True, |
| 10310 | deps = [ |
| 10311 | ":XNNPACK", |
| 10312 | "@pthreadpool", |
| 10313 | ], |
| 10314 | ) |
| 10315 | |
| 10316 | cc_library( |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 10317 | name = "qu8_mobilenet_v1", |
| 10318 | srcs = ["models/qu8-mobilenet-v1.cc"], |
| 10319 | hdrs = ["models/models.h"], |
| 10320 | copts = xnnpack_std_cxxopts(), |
| 10321 | linkstatic = True, |
| 10322 | deps = [ |
| 10323 | ":XNNPACK", |
| 10324 | "@pthreadpool", |
| 10325 | ], |
| 10326 | ) |
| 10327 | |
| 10328 | cc_library( |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 10329 | name = "qu8_mobilenet_v2", |
| 10330 | srcs = ["models/qu8-mobilenet-v2.cc"], |
| 10331 | hdrs = ["models/models.h"], |
| 10332 | copts = xnnpack_std_cxxopts(), |
| 10333 | linkstatic = True, |
| 10334 | deps = [ |
| 10335 | ":XNNPACK", |
| 10336 | "@pthreadpool", |
| 10337 | ], |
| 10338 | ) |
| 10339 | |
| 10340 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10341 | name = "fp32_mobilenet_v2", |
| 10342 | srcs = ["models/fp32-mobilenet-v2.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10343 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 10344 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10345 | linkstatic = True, |
| 10346 | deps = [ |
| 10347 | ":XNNPACK", |
| 10348 | "@pthreadpool", |
| 10349 | ], |
| 10350 | ) |
| 10351 | |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10352 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10353 | name = "fp32_sparse_mobilenet_v2", |
| 10354 | srcs = ["models/fp32-sparse-mobilenet-v2.cc"], |
| 10355 | hdrs = ["models/models.h"], |
| 10356 | copts = xnnpack_std_cxxopts(), |
| 10357 | linkstatic = True, |
| 10358 | deps = [ |
| 10359 | ":XNNPACK", |
| 10360 | "@pthreadpool", |
| 10361 | ], |
| 10362 | ) |
| 10363 | |
| 10364 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10365 | name = "fp16_mobilenet_v2", |
| 10366 | srcs = ["models/fp16-mobilenet-v2.cc"], |
| 10367 | hdrs = ["models/models.h"], |
| 10368 | copts = xnnpack_std_cxxopts(), |
| 10369 | linkstatic = True, |
| 10370 | deps = [ |
| 10371 | ":XNNPACK", |
| 10372 | "@FP16", |
| 10373 | "@pthreadpool", |
| 10374 | ], |
| 10375 | ) |
| 10376 | |
| 10377 | cc_library( |
| 10378 | name = "fp32_mobilenet_v3_large", |
| 10379 | srcs = ["models/fp32-mobilenet-v3-large.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10380 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 10381 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10382 | linkstatic = True, |
| 10383 | deps = [ |
| 10384 | ":XNNPACK", |
| 10385 | "@pthreadpool", |
| 10386 | ], |
| 10387 | ) |
| 10388 | |
| 10389 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10390 | name = "fp32_sparse_mobilenet_v3_large", |
| 10391 | srcs = ["models/fp32-sparse-mobilenet-v3-large.cc"], |
| 10392 | hdrs = ["models/models.h"], |
| 10393 | copts = xnnpack_std_cxxopts(), |
| 10394 | linkstatic = True, |
| 10395 | deps = [ |
| 10396 | ":XNNPACK", |
| 10397 | "@pthreadpool", |
| 10398 | ], |
| 10399 | ) |
| 10400 | |
| 10401 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10402 | name = "fp16_mobilenet_v3_large", |
| 10403 | srcs = ["models/fp16-mobilenet-v3-large.cc"], |
| 10404 | hdrs = ["models/models.h"], |
| 10405 | copts = xnnpack_std_cxxopts(), |
| 10406 | linkstatic = True, |
| 10407 | deps = [ |
| 10408 | ":XNNPACK", |
| 10409 | "@FP16", |
| 10410 | "@pthreadpool", |
| 10411 | ], |
| 10412 | ) |
| 10413 | |
| 10414 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10415 | name = "fp32_mobilenet_v3_small", |
| 10416 | srcs = ["models/fp32-mobilenet-v3-small.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10417 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 10418 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10419 | linkstatic = True, |
| 10420 | deps = [ |
| 10421 | ":XNNPACK", |
| 10422 | "@pthreadpool", |
| 10423 | ], |
| 10424 | ) |
| 10425 | |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10426 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10427 | name = "fp32_sparse_mobilenet_v3_small", |
| 10428 | srcs = ["models/fp32-sparse-mobilenet-v3-small.cc"], |
| 10429 | hdrs = ["models/models.h"], |
| 10430 | copts = xnnpack_std_cxxopts(), |
| 10431 | linkstatic = True, |
| 10432 | deps = [ |
| 10433 | ":XNNPACK", |
| 10434 | "@pthreadpool", |
| 10435 | ], |
| 10436 | ) |
| 10437 | |
| 10438 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10439 | name = "fp16_mobilenet_v3_small", |
| 10440 | srcs = ["models/fp16-mobilenet-v3-small.cc"], |
| 10441 | hdrs = ["models/models.h"], |
| 10442 | copts = xnnpack_std_cxxopts(), |
| 10443 | linkstatic = True, |
| 10444 | deps = [ |
| 10445 | ":XNNPACK", |
| 10446 | "@FP16", |
| 10447 | "@pthreadpool", |
| 10448 | ], |
| 10449 | ) |
| 10450 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10451 | xnnpack_benchmark( |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 10452 | name = "f32_dwconv_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10453 | srcs = [ |
| 10454 | "bench/f32-dwconv-e2e.cc", |
| 10455 | "bench/end2end.h", |
| 10456 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 10457 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10458 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10459 | ":fp32_mobilenet_v1", |
| 10460 | ":fp32_mobilenet_v2", |
| 10461 | ":fp32_mobilenet_v3_large", |
| 10462 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 10463 | ], |
| 10464 | ) |
| 10465 | |
| 10466 | xnnpack_benchmark( |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 10467 | name = "f32_gemm_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10468 | srcs = [ |
| 10469 | "bench/f32-gemm-e2e.cc", |
| 10470 | "bench/end2end.h", |
| 10471 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 10472 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10473 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10474 | ":fp32_mobilenet_v1", |
| 10475 | ":fp32_mobilenet_v2", |
| 10476 | ":fp32_mobilenet_v3_large", |
| 10477 | ":fp32_mobilenet_v3_small", |
Zhi An Ng | 717665f | 2022-01-10 15:59:11 -0800 | [diff] [blame] | 10478 | ":jit", |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 10479 | ], |
| 10480 | ) |
| 10481 | |
| 10482 | xnnpack_benchmark( |
Marat Dukhan | bbfc6d3 | 2021-07-26 18:31:02 -0700 | [diff] [blame] | 10483 | name = "qs8_dwconv_e2e_bench", |
| 10484 | srcs = [ |
| 10485 | "bench/qs8-dwconv-e2e.cc", |
| 10486 | "bench/end2end.h", |
| 10487 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10488 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10489 | ":XNNPACK", |
| 10490 | ":qs8_mobilenet_v1", |
| 10491 | ":qs8_mobilenet_v2", |
| 10492 | ], |
| 10493 | ) |
| 10494 | |
| 10495 | xnnpack_benchmark( |
Frank Barchard | dc909cb | 2021-02-08 13:59:31 -0800 | [diff] [blame] | 10496 | name = "qs8_gemm_e2e_bench", |
| 10497 | srcs = [ |
| 10498 | "bench/qs8-gemm-e2e.cc", |
| 10499 | "bench/end2end.h", |
| 10500 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10501 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10502 | ":XNNPACK", |
| 10503 | ":qs8_mobilenet_v1", |
| 10504 | ":qs8_mobilenet_v2", |
| 10505 | ], |
| 10506 | ) |
| 10507 | |
| 10508 | xnnpack_benchmark( |
Frank Barchard | 9098aba | 2021-08-12 12:20:03 -0700 | [diff] [blame] | 10509 | name = "qu8_gemm_e2e_bench", |
| 10510 | srcs = [ |
| 10511 | "bench/qu8-gemm-e2e.cc", |
| 10512 | "bench/end2end.h", |
| 10513 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10514 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10515 | ":XNNPACK", |
| 10516 | ":qu8_mobilenet_v1", |
| 10517 | ":qu8_mobilenet_v2", |
| 10518 | ], |
| 10519 | ) |
| 10520 | |
| 10521 | xnnpack_benchmark( |
Marat Dukhan | 6084fb8 | 2021-07-27 07:45:02 -0700 | [diff] [blame] | 10522 | name = "qu8_dwconv_e2e_bench", |
| 10523 | srcs = [ |
| 10524 | "bench/qu8-dwconv-e2e.cc", |
| 10525 | "bench/end2end.h", |
| 10526 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10527 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10528 | ":XNNPACK", |
| 10529 | ":qu8_mobilenet_v1", |
| 10530 | ":qu8_mobilenet_v2", |
| 10531 | ], |
| 10532 | ) |
| 10533 | |
| 10534 | xnnpack_benchmark( |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10535 | name = "end2end_bench", |
| 10536 | srcs = ["bench/end2end.cc"], |
| 10537 | deps = [ |
| 10538 | ":XNNPACK", |
Frank Barchard | c712fa4 | 2019-10-31 14:00:21 -0700 | [diff] [blame] | 10539 | ":bench_utils", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10540 | ":fp16_mobilenet_v1", |
| 10541 | ":fp16_mobilenet_v2", |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10542 | ":fp16_mobilenet_v3_large", |
| 10543 | ":fp16_mobilenet_v3_small", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10544 | ":fp32_mobilenet_v1", |
| 10545 | ":fp32_mobilenet_v2", |
| 10546 | ":fp32_mobilenet_v3_large", |
| 10547 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10548 | ":fp32_sparse_mobilenet_v1", |
| 10549 | ":fp32_sparse_mobilenet_v2", |
| 10550 | ":fp32_sparse_mobilenet_v3_large", |
| 10551 | ":fp32_sparse_mobilenet_v3_small", |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 10552 | ":qc8_mobilenet_v1", |
| 10553 | ":qc8_mobilenet_v2", |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 10554 | ":qs8_mobilenet_v1", |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 10555 | ":qs8_mobilenet_v2", |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 10556 | ":qu8_mobilenet_v1", |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 10557 | ":qu8_mobilenet_v2", |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10558 | "@pthreadpool", |
| 10559 | ], |
| 10560 | ) |
| 10561 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10562 | #################### Accuracy evaluation for math functions #################### |
| 10563 | |
| 10564 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10565 | name = "f32_exp_ulp_eval", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10566 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10567 | "eval/f32-exp-ulp.cc", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10568 | "src/xnnpack/AlignedAllocator.h", |
| 10569 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10570 | deps = ACCURACY_EVAL_DEPS + [ |
| 10571 | ":bench_utils", |
| 10572 | "@cpuinfo", |
| 10573 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10574 | ) |
| 10575 | |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10576 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10577 | name = "f32_expminus_ulp_eval", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10578 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10579 | "eval/f32-expminus-ulp.cc", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10580 | "src/xnnpack/AlignedAllocator.h", |
| 10581 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10582 | deps = ACCURACY_EVAL_DEPS + [ |
| 10583 | ":bench_utils", |
| 10584 | "@cpuinfo", |
| 10585 | ], |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10586 | ) |
| 10587 | |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10588 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10589 | name = "f32_expm1minus_ulp_eval", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 10590 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10591 | "eval/f32-expm1minus-ulp.cc", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 10592 | "src/xnnpack/AlignedAllocator.h", |
| 10593 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 10594 | deps = ACCURACY_EVAL_DEPS + [ |
| 10595 | ":bench_utils", |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10596 | "@cpuinfo", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 10597 | ], |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 10598 | ) |
| 10599 | |
| 10600 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10601 | name = "f32_extexp_ulp_eval", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10602 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10603 | "eval/f32-extexp-ulp.cc", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10604 | "src/xnnpack/AlignedAllocator.h", |
| 10605 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10606 | deps = ACCURACY_EVAL_DEPS + [ |
| 10607 | ":bench_utils", |
| 10608 | "@cpuinfo", |
| 10609 | ], |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10610 | ) |
| 10611 | |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 10612 | xnnpack_benchmark( |
| 10613 | name = "f32_sigmoid_ulp_eval", |
| 10614 | srcs = [ |
| 10615 | "eval/f32-sigmoid-ulp.cc", |
| 10616 | "src/xnnpack/AlignedAllocator.h", |
| 10617 | ] + ACCURACY_EVAL_HDRS, |
| 10618 | deps = ACCURACY_EVAL_DEPS + [ |
| 10619 | ":bench_utils", |
| 10620 | "@cpuinfo", |
| 10621 | ], |
| 10622 | ) |
| 10623 | |
| 10624 | xnnpack_benchmark( |
| 10625 | name = "f32_sqrt_ulp_eval", |
| 10626 | srcs = [ |
| 10627 | "eval/f32-sqrt-ulp.cc", |
| 10628 | "src/xnnpack/AlignedAllocator.h", |
| 10629 | ] + ACCURACY_EVAL_HDRS, |
| 10630 | deps = ACCURACY_EVAL_DEPS + [ |
| 10631 | ":bench_utils", |
| 10632 | "@cpuinfo", |
| 10633 | ], |
| 10634 | ) |
| 10635 | |
| 10636 | ################### Accuracy verification for math functions ################## |
| 10637 | |
| 10638 | xnnpack_unit_test( |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 10639 | name = "f16_f32_cvt_eval", |
| 10640 | srcs = [ |
| 10641 | "eval/f16-f32-cvt.cc", |
| 10642 | "src/xnnpack/AlignedAllocator.h", |
| 10643 | "src/xnnpack/math-stubs.h", |
| 10644 | ] + MICROKERNEL_TEST_HDRS, |
| 10645 | automatic = False, |
| 10646 | deps = MICROKERNEL_TEST_DEPS, |
| 10647 | ) |
| 10648 | |
| 10649 | xnnpack_unit_test( |
Marat Dukhan | 582e184 | 2021-10-25 17:18:36 -0700 | [diff] [blame] | 10650 | name = "f32_f16_cvt_eval", |
| 10651 | srcs = [ |
| 10652 | "eval/f32-f16-cvt.cc", |
| 10653 | "src/xnnpack/AlignedAllocator.h", |
| 10654 | "src/xnnpack/math-stubs.h", |
| 10655 | ] + MICROKERNEL_TEST_HDRS, |
| 10656 | automatic = False, |
| 10657 | deps = MICROKERNEL_TEST_DEPS, |
| 10658 | ) |
| 10659 | |
| 10660 | xnnpack_unit_test( |
Marat Dukhan | d24301d | 2021-12-02 00:13:45 -0800 | [diff] [blame] | 10661 | name = "f32_qs8_cvt_eval", |
| 10662 | srcs = [ |
| 10663 | "eval/f32-qs8-cvt.cc", |
| 10664 | "src/xnnpack/AlignedAllocator.h", |
| 10665 | "src/xnnpack/math-stubs.h", |
| 10666 | ] + MICROKERNEL_TEST_HDRS, |
| 10667 | automatic = False, |
| 10668 | deps = MICROKERNEL_TEST_DEPS, |
| 10669 | ) |
| 10670 | |
| 10671 | xnnpack_unit_test( |
| 10672 | name = "f32_qu8_cvt_eval", |
| 10673 | srcs = [ |
| 10674 | "eval/f32-qu8-cvt.cc", |
| 10675 | "src/xnnpack/AlignedAllocator.h", |
| 10676 | "src/xnnpack/math-stubs.h", |
| 10677 | ] + MICROKERNEL_TEST_HDRS, |
| 10678 | automatic = False, |
| 10679 | deps = MICROKERNEL_TEST_DEPS, |
| 10680 | ) |
| 10681 | |
| 10682 | xnnpack_unit_test( |
Marat Dukhan | f7291fc | 2020-12-15 11:02:50 -0800 | [diff] [blame] | 10683 | name = "f32_exp_eval", |
| 10684 | srcs = [ |
| 10685 | "eval/f32-exp.cc", |
| 10686 | "src/xnnpack/AlignedAllocator.h", |
| 10687 | "src/xnnpack/math-stubs.h", |
| 10688 | ] + MICROKERNEL_TEST_HDRS, |
| 10689 | automatic = False, |
| 10690 | deps = MICROKERNEL_TEST_DEPS, |
| 10691 | ) |
| 10692 | |
| 10693 | xnnpack_unit_test( |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 10694 | name = "f32_expm1minus_eval", |
| 10695 | srcs = [ |
| 10696 | "eval/f32-expm1minus.cc", |
| 10697 | "src/xnnpack/AlignedAllocator.h", |
| 10698 | "src/xnnpack/math-stubs.h", |
| 10699 | ] + MICROKERNEL_TEST_HDRS, |
| 10700 | automatic = False, |
| 10701 | deps = MICROKERNEL_TEST_DEPS, |
| 10702 | ) |
| 10703 | |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 10704 | xnnpack_unit_test( |
Marat Dukhan | d28a5a2 | 2020-12-14 15:27:22 -0800 | [diff] [blame] | 10705 | name = "f32_expminus_eval", |
| 10706 | srcs = [ |
| 10707 | "eval/f32-expminus.cc", |
| 10708 | "src/xnnpack/AlignedAllocator.h", |
| 10709 | "src/xnnpack/math-stubs.h", |
| 10710 | ] + MICROKERNEL_TEST_HDRS, |
| 10711 | automatic = False, |
| 10712 | deps = MICROKERNEL_TEST_DEPS, |
| 10713 | ) |
| 10714 | |
| 10715 | xnnpack_unit_test( |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 10716 | name = "f32_roundne_eval", |
| 10717 | srcs = [ |
| 10718 | "eval/f32-roundne.cc", |
| 10719 | "src/xnnpack/AlignedAllocator.h", |
| 10720 | "src/xnnpack/math-stubs.h", |
| 10721 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | 22eed3d | 2020-05-11 20:13:37 -0700 | [diff] [blame] | 10722 | automatic = False, |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 10723 | deps = MICROKERNEL_TEST_DEPS, |
| 10724 | ) |
| 10725 | |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 10726 | xnnpack_unit_test( |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 10727 | name = "f32_roundd_eval", |
| 10728 | srcs = [ |
| 10729 | "eval/f32-roundd.cc", |
| 10730 | "src/xnnpack/AlignedAllocator.h", |
| 10731 | "src/xnnpack/math-stubs.h", |
| 10732 | ] + MICROKERNEL_TEST_HDRS, |
| 10733 | automatic = False, |
| 10734 | deps = MICROKERNEL_TEST_DEPS, |
| 10735 | ) |
| 10736 | |
| 10737 | xnnpack_unit_test( |
| 10738 | name = "f32_roundu_eval", |
| 10739 | srcs = [ |
| 10740 | "eval/f32-roundu.cc", |
| 10741 | "src/xnnpack/AlignedAllocator.h", |
| 10742 | "src/xnnpack/math-stubs.h", |
| 10743 | ] + MICROKERNEL_TEST_HDRS, |
| 10744 | automatic = False, |
| 10745 | deps = MICROKERNEL_TEST_DEPS, |
| 10746 | ) |
| 10747 | |
| 10748 | xnnpack_unit_test( |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 10749 | name = "f32_roundz_eval", |
| 10750 | srcs = [ |
| 10751 | "eval/f32-roundz.cc", |
| 10752 | "src/xnnpack/AlignedAllocator.h", |
| 10753 | "src/xnnpack/math-stubs.h", |
| 10754 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 10755 | automatic = False, |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 10756 | deps = MICROKERNEL_TEST_DEPS, |
| 10757 | ) |
| 10758 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10759 | ######################### Unit tests for micro-kernels ######################### |
| 10760 | |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 10761 | xnnpack_cc_library( |
| 10762 | name = "gemm_microkernel_tester", |
| 10763 | testonly = True, |
| 10764 | srcs = [ |
| 10765 | "test/gemm-microkernel-tester.cc", |
| 10766 | "src/xnnpack/AlignedAllocator.h", |
| 10767 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10768 | hdrs = [ |
| 10769 | "test/gemm-microkernel-tester.h", |
| 10770 | ], |
| 10771 | deps = MICROKERNEL_TEST_DEPS + [ |
| 10772 | ":packing", |
| 10773 | "@com_google_googletest//:gtest_main", |
| 10774 | ], |
| 10775 | ) |
| 10776 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10777 | xnnpack_unit_test( |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 10778 | name = "f16_f32_vcvt_test", |
| 10779 | srcs = [ |
| 10780 | "test/f16-f32-vcvt.cc", |
| 10781 | "test/vcvt-microkernel-tester.h", |
| 10782 | ] + MICROKERNEL_TEST_HDRS, |
| 10783 | deps = MICROKERNEL_TEST_DEPS, |
| 10784 | ) |
| 10785 | |
| 10786 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10787 | name = "f16_dwconv_minmax_test", |
| 10788 | srcs = [ |
| 10789 | "test/f16-dwconv-minmax.cc", |
| 10790 | "test/dwconv-microkernel-tester.h", |
| 10791 | "src/xnnpack/AlignedAllocator.h", |
| 10792 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10793 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10794 | ) |
| 10795 | |
| 10796 | xnnpack_unit_test( |
| 10797 | name = "f16_gavgpool_minmax_test", |
| 10798 | srcs = [ |
| 10799 | "test/f16-gavgpool-minmax.cc", |
| 10800 | "test/gavgpool-microkernel-tester.h", |
| 10801 | "src/xnnpack/AlignedAllocator.h", |
| 10802 | ] + MICROKERNEL_TEST_HDRS, |
| 10803 | deps = MICROKERNEL_TEST_DEPS, |
| 10804 | ) |
| 10805 | |
| 10806 | xnnpack_unit_test( |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 10807 | name = "f16_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10808 | srcs = [ |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 10809 | "test/f16-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10810 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 10811 | deps = MICROKERNEL_TEST_DEPS + [ |
| 10812 | ":gemm_microkernel_tester", |
| 10813 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10814 | ) |
| 10815 | |
| 10816 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10817 | name = "f16_igemm_minmax_test", |
| 10818 | srcs = [ |
| 10819 | "test/f16-igemm-minmax.cc", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10820 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 10821 | deps = MICROKERNEL_TEST_DEPS + [ |
| 10822 | ":gemm_microkernel_tester", |
| 10823 | ], |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10824 | ) |
| 10825 | |
| 10826 | xnnpack_unit_test( |
Marat Dukhan | 16c0912 | 2022-02-03 18:43:24 -0800 | [diff] [blame] | 10827 | name = "f16_maxpool_minmax_test", |
| 10828 | srcs = [ |
| 10829 | "test/f16-maxpool-minmax.cc", |
| 10830 | "test/maxpool-microkernel-tester.h", |
| 10831 | ] + MICROKERNEL_TEST_HDRS, |
| 10832 | deps = MICROKERNEL_TEST_DEPS, |
| 10833 | ) |
| 10834 | |
| 10835 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 10836 | name = "f16_spmm_minmax_test", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 10837 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 10838 | "test/f16-spmm-minmax.cc", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 10839 | "test/spmm-microkernel-tester.h", |
| 10840 | "src/xnnpack/AlignedAllocator.h", |
| 10841 | ] + MICROKERNEL_TEST_HDRS, |
| 10842 | deps = MICROKERNEL_TEST_DEPS, |
| 10843 | ) |
| 10844 | |
| 10845 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10846 | name = "f16_vadd_minmax_test", |
| 10847 | srcs = [ |
| 10848 | "test/f16-vadd-minmax.cc", |
| 10849 | "test/vbinary-microkernel-tester.h", |
| 10850 | ] + MICROKERNEL_TEST_HDRS, |
| 10851 | deps = MICROKERNEL_TEST_DEPS, |
| 10852 | ) |
| 10853 | |
| 10854 | xnnpack_unit_test( |
| 10855 | name = "f16_vaddc_minmax_test", |
| 10856 | srcs = [ |
| 10857 | "test/f16-vaddc-minmax.cc", |
| 10858 | "test/vbinaryc-microkernel-tester.h", |
| 10859 | ] + MICROKERNEL_TEST_HDRS, |
| 10860 | deps = MICROKERNEL_TEST_DEPS, |
| 10861 | ) |
| 10862 | |
| 10863 | xnnpack_unit_test( |
| 10864 | name = "f16_vclamp_test", |
| 10865 | srcs = [ |
| 10866 | "test/f16-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 10867 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10868 | ] + MICROKERNEL_TEST_HDRS, |
| 10869 | deps = MICROKERNEL_TEST_DEPS, |
| 10870 | ) |
| 10871 | |
| 10872 | xnnpack_unit_test( |
| 10873 | name = "f16_vdiv_minmax_test", |
| 10874 | srcs = [ |
| 10875 | "test/f16-vdiv-minmax.cc", |
| 10876 | "test/vbinary-microkernel-tester.h", |
| 10877 | ] + MICROKERNEL_TEST_HDRS, |
| 10878 | deps = MICROKERNEL_TEST_DEPS, |
| 10879 | ) |
| 10880 | |
| 10881 | xnnpack_unit_test( |
| 10882 | name = "f16_vdivc_minmax_test", |
| 10883 | srcs = [ |
| 10884 | "test/f16-vdivc-minmax.cc", |
| 10885 | "test/vbinaryc-microkernel-tester.h", |
| 10886 | ] + MICROKERNEL_TEST_HDRS, |
| 10887 | deps = MICROKERNEL_TEST_DEPS, |
| 10888 | ) |
| 10889 | |
| 10890 | xnnpack_unit_test( |
| 10891 | name = "f16_vrdivc_minmax_test", |
| 10892 | srcs = [ |
| 10893 | "test/f16-vrdivc-minmax.cc", |
| 10894 | "test/vbinaryc-microkernel-tester.h", |
| 10895 | ] + MICROKERNEL_TEST_HDRS, |
| 10896 | deps = MICROKERNEL_TEST_DEPS, |
| 10897 | ) |
| 10898 | |
| 10899 | xnnpack_unit_test( |
| 10900 | name = "f16_vhswish_test", |
| 10901 | srcs = [ |
| 10902 | "test/f16-vhswish.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 10903 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10904 | ] + MICROKERNEL_TEST_HDRS, |
| 10905 | deps = MICROKERNEL_TEST_DEPS, |
| 10906 | ) |
| 10907 | |
| 10908 | xnnpack_unit_test( |
| 10909 | name = "f16_vmax_test", |
| 10910 | srcs = [ |
| 10911 | "test/f16-vmax.cc", |
| 10912 | "test/vbinary-microkernel-tester.h", |
| 10913 | ] + MICROKERNEL_TEST_HDRS, |
| 10914 | deps = MICROKERNEL_TEST_DEPS, |
| 10915 | ) |
| 10916 | |
| 10917 | xnnpack_unit_test( |
| 10918 | name = "f16_vmaxc_test", |
| 10919 | srcs = [ |
| 10920 | "test/f16-vmaxc.cc", |
| 10921 | "test/vbinaryc-microkernel-tester.h", |
| 10922 | ] + MICROKERNEL_TEST_HDRS, |
| 10923 | deps = MICROKERNEL_TEST_DEPS, |
| 10924 | ) |
| 10925 | |
| 10926 | xnnpack_unit_test( |
| 10927 | name = "f16_vmin_test", |
| 10928 | srcs = [ |
| 10929 | "test/f16-vmin.cc", |
| 10930 | "test/vbinary-microkernel-tester.h", |
| 10931 | ] + MICROKERNEL_TEST_HDRS, |
| 10932 | deps = MICROKERNEL_TEST_DEPS, |
| 10933 | ) |
| 10934 | |
| 10935 | xnnpack_unit_test( |
| 10936 | name = "f16_vminc_test", |
| 10937 | srcs = [ |
| 10938 | "test/f16-vminc.cc", |
| 10939 | "test/vbinaryc-microkernel-tester.h", |
| 10940 | ] + MICROKERNEL_TEST_HDRS, |
| 10941 | deps = MICROKERNEL_TEST_DEPS, |
| 10942 | ) |
| 10943 | |
| 10944 | xnnpack_unit_test( |
| 10945 | name = "f16_vmul_minmax_test", |
| 10946 | srcs = [ |
| 10947 | "test/f16-vmul-minmax.cc", |
| 10948 | "test/vbinary-microkernel-tester.h", |
| 10949 | ] + MICROKERNEL_TEST_HDRS, |
| 10950 | deps = MICROKERNEL_TEST_DEPS, |
| 10951 | ) |
| 10952 | |
| 10953 | xnnpack_unit_test( |
| 10954 | name = "f16_vmulc_minmax_test", |
| 10955 | srcs = [ |
| 10956 | "test/f16-vmulc-minmax.cc", |
| 10957 | "test/vbinaryc-microkernel-tester.h", |
| 10958 | ] + MICROKERNEL_TEST_HDRS, |
| 10959 | deps = MICROKERNEL_TEST_DEPS, |
| 10960 | ) |
| 10961 | |
| 10962 | xnnpack_unit_test( |
| 10963 | name = "f16_vmulcaddc_minmax_test", |
| 10964 | srcs = [ |
| 10965 | "test/f16-vmulcaddc-minmax.cc", |
| 10966 | "test/vmulcaddc-microkernel-tester.h", |
| 10967 | "src/xnnpack/AlignedAllocator.h", |
| 10968 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10969 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10970 | ) |
| 10971 | |
| 10972 | xnnpack_unit_test( |
| 10973 | name = "f16_vsub_minmax_test", |
| 10974 | srcs = [ |
| 10975 | "test/f16-vsub-minmax.cc", |
| 10976 | "test/vbinary-microkernel-tester.h", |
| 10977 | ] + MICROKERNEL_TEST_HDRS, |
| 10978 | deps = MICROKERNEL_TEST_DEPS, |
| 10979 | ) |
| 10980 | |
| 10981 | xnnpack_unit_test( |
| 10982 | name = "f16_vsubc_minmax_test", |
| 10983 | srcs = [ |
| 10984 | "test/f16-vsubc-minmax.cc", |
| 10985 | "test/vbinaryc-microkernel-tester.h", |
| 10986 | ] + MICROKERNEL_TEST_HDRS, |
| 10987 | deps = MICROKERNEL_TEST_DEPS, |
| 10988 | ) |
| 10989 | |
| 10990 | xnnpack_unit_test( |
| 10991 | name = "f16_vrsubc_minmax_test", |
| 10992 | srcs = [ |
| 10993 | "test/f16-vrsubc-minmax.cc", |
| 10994 | "test/vbinaryc-microkernel-tester.h", |
| 10995 | ] + MICROKERNEL_TEST_HDRS, |
| 10996 | deps = MICROKERNEL_TEST_DEPS, |
| 10997 | ) |
| 10998 | |
| 10999 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11000 | name = "f32_argmaxpool_test", |
| 11001 | srcs = [ |
| 11002 | "test/f32-argmaxpool.cc", |
| 11003 | "test/argmaxpool-microkernel-tester.h", |
| 11004 | "src/xnnpack/AlignedAllocator.h", |
| 11005 | ] + MICROKERNEL_TEST_HDRS, |
| 11006 | deps = MICROKERNEL_TEST_DEPS, |
| 11007 | ) |
| 11008 | |
| 11009 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11010 | name = "f32_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11011 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11012 | "test/f32-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11013 | "test/avgpool-microkernel-tester.h", |
| 11014 | "src/xnnpack/AlignedAllocator.h", |
| 11015 | ] + MICROKERNEL_TEST_HDRS, |
| 11016 | deps = MICROKERNEL_TEST_DEPS, |
| 11017 | ) |
| 11018 | |
| 11019 | xnnpack_unit_test( |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 11020 | name = "f32_ibilinear_test", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 11021 | srcs = [ |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 11022 | "test/f32-ibilinear.cc", |
| 11023 | "test/ibilinear-microkernel-tester.h", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 11024 | "src/xnnpack/AlignedAllocator.h", |
| 11025 | ] + MICROKERNEL_TEST_HDRS, |
| 11026 | deps = MICROKERNEL_TEST_DEPS, |
| 11027 | ) |
| 11028 | |
| 11029 | xnnpack_unit_test( |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 11030 | name = "f32_ibilinear_chw_test", |
| 11031 | srcs = [ |
| 11032 | "test/f32-ibilinear-chw.cc", |
XNNPACK Team | 6be46b2 | 2020-10-22 23:34:54 -0700 | [diff] [blame] | 11033 | "test/ibilinear-microkernel-tester.h", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 11034 | "src/xnnpack/AlignedAllocator.h", |
| 11035 | ] + MICROKERNEL_TEST_HDRS, |
| 11036 | deps = MICROKERNEL_TEST_DEPS, |
| 11037 | ) |
| 11038 | |
| 11039 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11040 | name = "f32_igemm_test", |
| 11041 | srcs = [ |
| 11042 | "test/f32-igemm.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11043 | "test/f32-igemm-2.cc", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11044 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11045 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11046 | ":gemm_microkernel_tester", |
| 11047 | ], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11048 | ) |
| 11049 | |
| 11050 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 11051 | name = "f32_igemm_relu_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11052 | srcs = [ |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 11053 | "test/f32-igemm-relu.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11054 | "test/f32-igemm-relu-2.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11055 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11056 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11057 | ":gemm_microkernel_tester", |
| 11058 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11059 | ) |
| 11060 | |
| 11061 | xnnpack_unit_test( |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 11062 | name = "f32_igemm_minmax_test", |
| 11063 | srcs = [ |
| 11064 | "test/f32-igemm-minmax.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11065 | "test/f32-igemm-minmax-2.cc", |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 11066 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | e78eb33 | 2022-01-18 13:31:20 -0800 | [diff] [blame] | 11067 | shard_count = 5, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11068 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11069 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11070 | ":gemm_microkernel_tester", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11071 | ], |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 11072 | ) |
| 11073 | |
| 11074 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11075 | name = "f32_conv_hwc_test", |
| 11076 | srcs = [ |
| 11077 | "test/f32-conv-hwc.cc", |
| 11078 | "test/conv-hwc-microkernel-tester.h", |
| 11079 | "src/xnnpack/AlignedAllocator.h", |
| 11080 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11081 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11082 | ) |
| 11083 | |
| 11084 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 11085 | name = "f32_conv_hwc2chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11086 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 11087 | "test/f32-conv-hwc2chw.cc", |
| 11088 | "test/conv-hwc2chw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11089 | "src/xnnpack/AlignedAllocator.h", |
| 11090 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11091 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11092 | ) |
| 11093 | |
| 11094 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11095 | name = "f32_dwconv_test", |
| 11096 | srcs = [ |
| 11097 | "test/f32-dwconv.cc", |
| 11098 | "test/dwconv-microkernel-tester.h", |
| 11099 | "src/xnnpack/AlignedAllocator.h", |
| 11100 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11101 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11102 | ) |
| 11103 | |
| 11104 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11105 | name = "f32_dwconv_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11106 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11107 | "test/f32-dwconv-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11108 | "test/dwconv-microkernel-tester.h", |
| 11109 | "src/xnnpack/AlignedAllocator.h", |
| 11110 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11111 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11112 | ) |
| 11113 | |
| 11114 | xnnpack_unit_test( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 11115 | name = "f32_dwconv2d_chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11116 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 11117 | "test/f32-dwconv2d-chw.cc", |
| 11118 | "test/dwconv2d-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11119 | "src/xnnpack/AlignedAllocator.h", |
| 11120 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11121 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11122 | ) |
| 11123 | |
| 11124 | xnnpack_unit_test( |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 11125 | name = "f32_f16_vcvt_test", |
| 11126 | srcs = [ |
| 11127 | "test/f32-f16-vcvt.cc", |
| 11128 | "test/vcvt-microkernel-tester.h", |
| 11129 | ] + MICROKERNEL_TEST_HDRS, |
| 11130 | deps = MICROKERNEL_TEST_DEPS, |
| 11131 | ) |
| 11132 | |
| 11133 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11134 | name = "f32_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11135 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11136 | "test/f32-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11137 | "test/gavgpool-microkernel-tester.h", |
| 11138 | "src/xnnpack/AlignedAllocator.h", |
| 11139 | ] + MICROKERNEL_TEST_HDRS, |
| 11140 | deps = MICROKERNEL_TEST_DEPS, |
| 11141 | ) |
| 11142 | |
| 11143 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 11144 | name = "f32_gavgpool_cw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11145 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 11146 | "test/f32-gavgpool-cw.cc", |
| 11147 | "test/gavgpool-cw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11148 | "src/xnnpack/AlignedAllocator.h", |
| 11149 | ] + MICROKERNEL_TEST_HDRS, |
| 11150 | deps = MICROKERNEL_TEST_DEPS, |
| 11151 | ) |
| 11152 | |
| 11153 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11154 | name = "f32_gemm_test", |
| 11155 | srcs = [ |
| 11156 | "test/f32-gemm.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11157 | "test/f32-gemm-2.cc", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11158 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11159 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11160 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11161 | ":gemm_microkernel_tester", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11162 | ], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 11163 | ) |
| 11164 | |
| 11165 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 11166 | name = "f32_gemm_relu_test", |
| 11167 | srcs = [ |
| 11168 | "test/f32-gemm-relu.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11169 | "test/f32-gemm-relu-2.cc", |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 11170 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11171 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11172 | ":gemm_microkernel_tester", |
| 11173 | ], |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 11174 | ) |
| 11175 | |
| 11176 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11177 | name = "f32_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11178 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11179 | "test/f32-gemm-minmax.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11180 | "test/f32-gemm-minmax-2.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11181 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 13599f3 | 2022-01-18 11:42:53 -0800 | [diff] [blame] | 11182 | shard_count = 5, |
Zhi An Ng | b43b47a | 2021-12-23 16:27:22 -0800 | [diff] [blame] | 11183 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11184 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11185 | ":gemm_microkernel_tester", |
Zhi An Ng | b43b47a | 2021-12-23 16:27:22 -0800 | [diff] [blame] | 11186 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11187 | ) |
| 11188 | |
| 11189 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11190 | name = "f32_gemminc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11191 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11192 | "test/f32-gemminc-minmax.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11193 | "test/f32-gemminc-minmax-2.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11194 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11195 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11196 | ":gemm_microkernel_tester", |
| 11197 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11198 | ) |
| 11199 | |
| 11200 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11201 | name = "f32_vhswish_test", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 11202 | srcs = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11203 | "test/f32-vhswish.cc", |
Marat Dukhan | 949b6e7 | 2021-05-13 11:21:06 -0700 | [diff] [blame] | 11204 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11205 | ] + MICROKERNEL_TEST_HDRS, |
| 11206 | deps = MICROKERNEL_TEST_DEPS, |
| 11207 | ) |
| 11208 | |
| 11209 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11210 | name = "f32_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11211 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11212 | "test/f32-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11213 | "test/maxpool-microkernel-tester.h", |
| 11214 | ] + MICROKERNEL_TEST_HDRS, |
| 11215 | deps = MICROKERNEL_TEST_DEPS, |
| 11216 | ) |
| 11217 | |
| 11218 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11219 | name = "f32_pavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11220 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11221 | "test/f32-pavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11222 | "test/avgpool-microkernel-tester.h", |
| 11223 | "src/xnnpack/AlignedAllocator.h", |
| 11224 | ] + MICROKERNEL_TEST_HDRS, |
| 11225 | deps = MICROKERNEL_TEST_DEPS, |
| 11226 | ) |
| 11227 | |
| 11228 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11229 | name = "f32_ppmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11230 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 11231 | "test/f32-ppmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11232 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11233 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11234 | ":gemm_microkernel_tester", |
| 11235 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11236 | ) |
| 11237 | |
| 11238 | xnnpack_unit_test( |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 11239 | name = "f16_prelu_test", |
| 11240 | srcs = [ |
| 11241 | "test/f16-prelu.cc", |
| 11242 | "test/prelu-microkernel-tester.h", |
| 11243 | "src/xnnpack/AlignedAllocator.h", |
| 11244 | ] + MICROKERNEL_TEST_HDRS, |
| 11245 | deps = MICROKERNEL_TEST_DEPS, |
| 11246 | ) |
| 11247 | |
| 11248 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11249 | name = "f32_prelu_test", |
| 11250 | srcs = [ |
| 11251 | "test/f32-prelu.cc", |
| 11252 | "test/prelu-microkernel-tester.h", |
| 11253 | "src/xnnpack/AlignedAllocator.h", |
| 11254 | ] + MICROKERNEL_TEST_HDRS, |
| 11255 | deps = MICROKERNEL_TEST_DEPS, |
| 11256 | ) |
| 11257 | |
| 11258 | xnnpack_unit_test( |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 11259 | name = "f32_qs8_vcvt_test", |
| 11260 | srcs = [ |
| 11261 | "test/f32-qs8-vcvt.cc", |
| 11262 | "test/vcvt-microkernel-tester.h", |
| 11263 | ] + MICROKERNEL_TEST_HDRS, |
| 11264 | deps = MICROKERNEL_TEST_DEPS, |
| 11265 | ) |
| 11266 | |
| 11267 | xnnpack_unit_test( |
| 11268 | name = "f32_qu8_vcvt_test", |
| 11269 | srcs = [ |
| 11270 | "test/f32-qu8-vcvt.cc", |
| 11271 | "test/vcvt-microkernel-tester.h", |
| 11272 | ] + MICROKERNEL_TEST_HDRS, |
| 11273 | deps = MICROKERNEL_TEST_DEPS, |
| 11274 | ) |
| 11275 | |
| 11276 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11277 | name = "f32_raddexpminusmax_test", |
| 11278 | srcs = [ |
| 11279 | "test/f32-raddexpminusmax.cc", |
| 11280 | "test/raddexpminusmax-microkernel-tester.h", |
| 11281 | ] + MICROKERNEL_TEST_HDRS, |
| 11282 | deps = MICROKERNEL_TEST_DEPS, |
| 11283 | ) |
| 11284 | |
| 11285 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 11286 | name = "f32_raddextexp_test", |
| 11287 | srcs = [ |
| 11288 | "test/f32-raddextexp.cc", |
| 11289 | "test/raddextexp-microkernel-tester.h", |
| 11290 | ] + MICROKERNEL_TEST_HDRS, |
| 11291 | deps = MICROKERNEL_TEST_DEPS, |
| 11292 | ) |
| 11293 | |
| 11294 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11295 | name = "f32_raddstoreexpminusmax_test", |
| 11296 | srcs = [ |
| 11297 | "test/f32-raddstoreexpminusmax.cc", |
| 11298 | "test/raddstoreexpminusmax-microkernel-tester.h", |
| 11299 | ] + MICROKERNEL_TEST_HDRS, |
| 11300 | deps = MICROKERNEL_TEST_DEPS, |
| 11301 | ) |
| 11302 | |
| 11303 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11304 | name = "f32_rmax_test", |
| 11305 | srcs = [ |
| 11306 | "test/f32-rmax.cc", |
| 11307 | "test/rmax-microkernel-tester.h", |
| 11308 | ] + MICROKERNEL_TEST_HDRS, |
| 11309 | deps = MICROKERNEL_TEST_DEPS, |
| 11310 | ) |
| 11311 | |
| 11312 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 11313 | name = "f32_spmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11314 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 11315 | "test/f32-spmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11316 | "test/spmm-microkernel-tester.h", |
| 11317 | "src/xnnpack/AlignedAllocator.h", |
| 11318 | ] + MICROKERNEL_TEST_HDRS, |
| 11319 | deps = MICROKERNEL_TEST_DEPS, |
| 11320 | ) |
| 11321 | |
| 11322 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 11323 | name = "f32_vabs_test", |
| 11324 | srcs = [ |
| 11325 | "test/f32-vabs.cc", |
| 11326 | "test/vunary-microkernel-tester.h", |
| 11327 | ] + MICROKERNEL_TEST_HDRS, |
| 11328 | deps = MICROKERNEL_TEST_DEPS, |
| 11329 | ) |
| 11330 | |
| 11331 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11332 | name = "f32_vadd_test", |
| 11333 | srcs = [ |
| 11334 | "test/f32-vadd.cc", |
| 11335 | "test/vbinary-microkernel-tester.h", |
| 11336 | ] + MICROKERNEL_TEST_HDRS, |
| 11337 | deps = MICROKERNEL_TEST_DEPS, |
| 11338 | ) |
| 11339 | |
| 11340 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11341 | name = "f32_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11342 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11343 | "test/f32-vadd-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11344 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11345 | ] + MICROKERNEL_TEST_HDRS, |
| 11346 | deps = MICROKERNEL_TEST_DEPS, |
| 11347 | ) |
| 11348 | |
| 11349 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11350 | name = "f32_vadd_relu_test", |
| 11351 | srcs = [ |
| 11352 | "test/f32-vadd-relu.cc", |
| 11353 | "test/vbinary-microkernel-tester.h", |
| 11354 | ] + MICROKERNEL_TEST_HDRS, |
| 11355 | deps = MICROKERNEL_TEST_DEPS, |
| 11356 | ) |
| 11357 | |
| 11358 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11359 | name = "f32_vaddc_test", |
| 11360 | srcs = [ |
| 11361 | "test/f32-vaddc.cc", |
| 11362 | "test/vbinaryc-microkernel-tester.h", |
| 11363 | ] + MICROKERNEL_TEST_HDRS, |
| 11364 | deps = MICROKERNEL_TEST_DEPS, |
| 11365 | ) |
| 11366 | |
| 11367 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11368 | name = "f32_vaddc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11369 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11370 | "test/f32-vaddc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11371 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11372 | ] + MICROKERNEL_TEST_HDRS, |
| 11373 | deps = MICROKERNEL_TEST_DEPS, |
| 11374 | ) |
| 11375 | |
| 11376 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11377 | name = "f32_vaddc_relu_test", |
| 11378 | srcs = [ |
| 11379 | "test/f32-vaddc-relu.cc", |
| 11380 | "test/vbinaryc-microkernel-tester.h", |
| 11381 | ] + MICROKERNEL_TEST_HDRS, |
| 11382 | deps = MICROKERNEL_TEST_DEPS, |
| 11383 | ) |
| 11384 | |
| 11385 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11386 | name = "f32_vclamp_test", |
| 11387 | srcs = [ |
| 11388 | "test/f32-vclamp.cc", |
Marat Dukhan | 60d3f24 | 2021-05-13 11:59:02 -0700 | [diff] [blame] | 11389 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11390 | ] + MICROKERNEL_TEST_HDRS, |
| 11391 | deps = MICROKERNEL_TEST_DEPS, |
| 11392 | ) |
| 11393 | |
| 11394 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11395 | name = "f32_vdiv_test", |
| 11396 | srcs = [ |
| 11397 | "test/f32-vdiv.cc", |
| 11398 | "test/vbinary-microkernel-tester.h", |
| 11399 | ] + MICROKERNEL_TEST_HDRS, |
| 11400 | deps = MICROKERNEL_TEST_DEPS, |
| 11401 | ) |
| 11402 | |
| 11403 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11404 | name = "f32_vdiv_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11405 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11406 | "test/f32-vdiv-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11407 | "test/vbinary-microkernel-tester.h", |
| 11408 | ] + MICROKERNEL_TEST_HDRS, |
| 11409 | deps = MICROKERNEL_TEST_DEPS, |
| 11410 | ) |
| 11411 | |
| 11412 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11413 | name = "f32_vdiv_relu_test", |
| 11414 | srcs = [ |
| 11415 | "test/f32-vdiv-relu.cc", |
| 11416 | "test/vbinary-microkernel-tester.h", |
| 11417 | ] + MICROKERNEL_TEST_HDRS, |
| 11418 | deps = MICROKERNEL_TEST_DEPS, |
| 11419 | ) |
| 11420 | |
| 11421 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11422 | name = "f32_vdivc_test", |
| 11423 | srcs = [ |
| 11424 | "test/f32-vdivc.cc", |
| 11425 | "test/vbinaryc-microkernel-tester.h", |
| 11426 | ] + MICROKERNEL_TEST_HDRS, |
| 11427 | deps = MICROKERNEL_TEST_DEPS, |
| 11428 | ) |
| 11429 | |
| 11430 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11431 | name = "f32_vdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11432 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11433 | "test/f32-vdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11434 | "test/vbinaryc-microkernel-tester.h", |
| 11435 | ] + MICROKERNEL_TEST_HDRS, |
| 11436 | deps = MICROKERNEL_TEST_DEPS, |
| 11437 | ) |
| 11438 | |
| 11439 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11440 | name = "f32_vdivc_relu_test", |
| 11441 | srcs = [ |
| 11442 | "test/f32-vdivc-relu.cc", |
| 11443 | "test/vbinaryc-microkernel-tester.h", |
| 11444 | ] + MICROKERNEL_TEST_HDRS, |
| 11445 | deps = MICROKERNEL_TEST_DEPS, |
| 11446 | ) |
| 11447 | |
| 11448 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11449 | name = "f32_vrdivc_test", |
| 11450 | srcs = [ |
| 11451 | "test/f32-vrdivc.cc", |
| 11452 | "test/vbinaryc-microkernel-tester.h", |
| 11453 | ] + MICROKERNEL_TEST_HDRS, |
| 11454 | deps = MICROKERNEL_TEST_DEPS, |
| 11455 | ) |
| 11456 | |
| 11457 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11458 | name = "f32_vrdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11459 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11460 | "test/f32-vrdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11461 | "test/vbinaryc-microkernel-tester.h", |
| 11462 | ] + MICROKERNEL_TEST_HDRS, |
| 11463 | deps = MICROKERNEL_TEST_DEPS, |
| 11464 | ) |
| 11465 | |
| 11466 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11467 | name = "f32_vrdivc_relu_test", |
| 11468 | srcs = [ |
| 11469 | "test/f32-vrdivc-relu.cc", |
| 11470 | "test/vbinaryc-microkernel-tester.h", |
| 11471 | ] + MICROKERNEL_TEST_HDRS, |
| 11472 | deps = MICROKERNEL_TEST_DEPS, |
| 11473 | ) |
| 11474 | |
| 11475 | xnnpack_unit_test( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 11476 | name = "f32_velu_test", |
| 11477 | srcs = [ |
| 11478 | "test/f32-velu.cc", |
| 11479 | "test/vunary-microkernel-tester.h", |
| 11480 | ] + MICROKERNEL_TEST_HDRS, |
| 11481 | deps = MICROKERNEL_TEST_DEPS, |
| 11482 | ) |
| 11483 | |
| 11484 | xnnpack_unit_test( |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 11485 | name = "f32_vmax_test", |
| 11486 | srcs = [ |
| 11487 | "test/f32-vmax.cc", |
| 11488 | "test/vbinary-microkernel-tester.h", |
| 11489 | ] + MICROKERNEL_TEST_HDRS, |
| 11490 | deps = MICROKERNEL_TEST_DEPS, |
| 11491 | ) |
| 11492 | |
| 11493 | xnnpack_unit_test( |
| 11494 | name = "f32_vmaxc_test", |
| 11495 | srcs = [ |
| 11496 | "test/f32-vmaxc.cc", |
| 11497 | "test/vbinaryc-microkernel-tester.h", |
| 11498 | ] + MICROKERNEL_TEST_HDRS, |
| 11499 | deps = MICROKERNEL_TEST_DEPS, |
| 11500 | ) |
| 11501 | |
| 11502 | xnnpack_unit_test( |
| 11503 | name = "f32_vmin_test", |
| 11504 | srcs = [ |
| 11505 | "test/f32-vmin.cc", |
| 11506 | "test/vbinary-microkernel-tester.h", |
| 11507 | ] + MICROKERNEL_TEST_HDRS, |
| 11508 | deps = MICROKERNEL_TEST_DEPS, |
| 11509 | ) |
| 11510 | |
| 11511 | xnnpack_unit_test( |
| 11512 | name = "f32_vminc_test", |
| 11513 | srcs = [ |
| 11514 | "test/f32-vminc.cc", |
| 11515 | "test/vbinaryc-microkernel-tester.h", |
| 11516 | ] + MICROKERNEL_TEST_HDRS, |
| 11517 | deps = MICROKERNEL_TEST_DEPS, |
| 11518 | ) |
| 11519 | |
| 11520 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11521 | name = "f32_vmul_test", |
| 11522 | srcs = [ |
| 11523 | "test/f32-vmul.cc", |
| 11524 | "test/vbinary-microkernel-tester.h", |
| 11525 | ] + MICROKERNEL_TEST_HDRS, |
| 11526 | deps = MICROKERNEL_TEST_DEPS, |
| 11527 | ) |
| 11528 | |
| 11529 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11530 | name = "f32_vmul_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11531 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11532 | "test/f32-vmul-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11533 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11534 | ] + MICROKERNEL_TEST_HDRS, |
| 11535 | deps = MICROKERNEL_TEST_DEPS, |
| 11536 | ) |
| 11537 | |
| 11538 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11539 | name = "f32_vmul_relu_test", |
| 11540 | srcs = [ |
| 11541 | "test/f32-vmul-relu.cc", |
| 11542 | "test/vbinary-microkernel-tester.h", |
| 11543 | ] + MICROKERNEL_TEST_HDRS, |
| 11544 | deps = MICROKERNEL_TEST_DEPS, |
| 11545 | ) |
| 11546 | |
| 11547 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11548 | name = "f32_vmulc_test", |
| 11549 | srcs = [ |
| 11550 | "test/f32-vmulc.cc", |
| 11551 | "test/vbinaryc-microkernel-tester.h", |
| 11552 | ] + MICROKERNEL_TEST_HDRS, |
| 11553 | deps = MICROKERNEL_TEST_DEPS, |
| 11554 | ) |
| 11555 | |
| 11556 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11557 | name = "f32_vmulc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11558 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11559 | "test/f32-vmulc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11560 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11561 | ] + MICROKERNEL_TEST_HDRS, |
| 11562 | deps = MICROKERNEL_TEST_DEPS, |
| 11563 | ) |
| 11564 | |
| 11565 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11566 | name = "f32_vmulc_relu_test", |
| 11567 | srcs = [ |
| 11568 | "test/f32-vmulc-relu.cc", |
| 11569 | "test/vbinaryc-microkernel-tester.h", |
| 11570 | ] + MICROKERNEL_TEST_HDRS, |
| 11571 | deps = MICROKERNEL_TEST_DEPS, |
| 11572 | ) |
| 11573 | |
| 11574 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11575 | name = "f32_vmulcaddc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11576 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11577 | "test/f32-vmulcaddc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11578 | "test/vmulcaddc-microkernel-tester.h", |
| 11579 | "src/xnnpack/AlignedAllocator.h", |
| 11580 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11581 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11582 | ) |
| 11583 | |
| 11584 | xnnpack_unit_test( |
Marat Dukhan | 8cc7efe | 2020-06-10 16:24:27 -0700 | [diff] [blame] | 11585 | name = "f32_vlrelu_test", |
| 11586 | srcs = [ |
| 11587 | "test/f32-vlrelu.cc", |
| 11588 | "test/vunary-microkernel-tester.h", |
| 11589 | ] + MICROKERNEL_TEST_HDRS, |
| 11590 | deps = MICROKERNEL_TEST_DEPS, |
| 11591 | ) |
| 11592 | |
| 11593 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 11594 | name = "f32_vneg_test", |
| 11595 | srcs = [ |
| 11596 | "test/f32-vneg.cc", |
| 11597 | "test/vunary-microkernel-tester.h", |
| 11598 | ] + MICROKERNEL_TEST_HDRS, |
| 11599 | deps = MICROKERNEL_TEST_DEPS, |
| 11600 | ) |
| 11601 | |
| 11602 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11603 | name = "f32_vrelu_test", |
| 11604 | srcs = [ |
| 11605 | "test/f32-vrelu.cc", |
| 11606 | "test/vunary-microkernel-tester.h", |
| 11607 | ] + MICROKERNEL_TEST_HDRS, |
| 11608 | deps = MICROKERNEL_TEST_DEPS, |
| 11609 | ) |
| 11610 | |
| 11611 | xnnpack_unit_test( |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 11612 | name = "f32_vrndne_test", |
| 11613 | srcs = [ |
| 11614 | "test/f32-vrndne.cc", |
| 11615 | "test/vunary-microkernel-tester.h", |
| 11616 | ] + MICROKERNEL_TEST_HDRS, |
| 11617 | deps = MICROKERNEL_TEST_DEPS, |
| 11618 | ) |
| 11619 | |
| 11620 | xnnpack_unit_test( |
| 11621 | name = "f32_vrndz_test", |
| 11622 | srcs = [ |
| 11623 | "test/f32-vrndz.cc", |
| 11624 | "test/vunary-microkernel-tester.h", |
| 11625 | ] + MICROKERNEL_TEST_HDRS, |
| 11626 | deps = MICROKERNEL_TEST_DEPS, |
| 11627 | ) |
| 11628 | |
| 11629 | xnnpack_unit_test( |
| 11630 | name = "f32_vrndu_test", |
| 11631 | srcs = [ |
| 11632 | "test/f32-vrndu.cc", |
| 11633 | "test/vunary-microkernel-tester.h", |
| 11634 | ] + MICROKERNEL_TEST_HDRS, |
| 11635 | deps = MICROKERNEL_TEST_DEPS, |
| 11636 | ) |
| 11637 | |
| 11638 | xnnpack_unit_test( |
| 11639 | name = "f32_vrndd_test", |
| 11640 | srcs = [ |
| 11641 | "test/f32-vrndd.cc", |
| 11642 | "test/vunary-microkernel-tester.h", |
| 11643 | ] + MICROKERNEL_TEST_HDRS, |
| 11644 | deps = MICROKERNEL_TEST_DEPS, |
| 11645 | ) |
| 11646 | |
| 11647 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11648 | name = "f32_vscaleexpminusmax_test", |
| 11649 | srcs = [ |
| 11650 | "test/f32-vscaleexpminusmax.cc", |
| 11651 | "test/vscaleexpminusmax-microkernel-tester.h", |
| 11652 | ] + MICROKERNEL_TEST_HDRS, |
| 11653 | deps = MICROKERNEL_TEST_DEPS, |
| 11654 | ) |
| 11655 | |
| 11656 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 11657 | name = "f32_vscaleextexp_test", |
| 11658 | srcs = [ |
| 11659 | "test/f32-vscaleextexp.cc", |
| 11660 | "test/vscaleextexp-microkernel-tester.h", |
| 11661 | ] + MICROKERNEL_TEST_HDRS, |
| 11662 | deps = MICROKERNEL_TEST_DEPS, |
| 11663 | ) |
| 11664 | |
| 11665 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11666 | name = "f32_vsigmoid_test", |
| 11667 | srcs = [ |
| 11668 | "test/f32-vsigmoid.cc", |
| 11669 | "test/vunary-microkernel-tester.h", |
| 11670 | ] + MICROKERNEL_TEST_HDRS, |
| 11671 | deps = MICROKERNEL_TEST_DEPS, |
| 11672 | ) |
| 11673 | |
| 11674 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 11675 | name = "f32_vsqr_test", |
| 11676 | srcs = [ |
| 11677 | "test/f32-vsqr.cc", |
| 11678 | "test/vunary-microkernel-tester.h", |
| 11679 | ] + MICROKERNEL_TEST_HDRS, |
| 11680 | deps = MICROKERNEL_TEST_DEPS, |
| 11681 | ) |
| 11682 | |
| 11683 | xnnpack_unit_test( |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 11684 | name = "f32_vsqrdiff_test", |
| 11685 | srcs = [ |
| 11686 | "test/f32-vsqrdiff.cc", |
| 11687 | "test/vbinary-microkernel-tester.h", |
| 11688 | ] + MICROKERNEL_TEST_HDRS, |
| 11689 | deps = MICROKERNEL_TEST_DEPS, |
| 11690 | ) |
| 11691 | |
| 11692 | xnnpack_unit_test( |
| 11693 | name = "f32_vsqrdiffc_test", |
| 11694 | srcs = [ |
| 11695 | "test/f32-vsqrdiffc.cc", |
| 11696 | "test/vbinaryc-microkernel-tester.h", |
| 11697 | ] + MICROKERNEL_TEST_HDRS, |
| 11698 | deps = MICROKERNEL_TEST_DEPS, |
| 11699 | ) |
| 11700 | |
| 11701 | xnnpack_unit_test( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 11702 | name = "f32_vsqrt_test", |
| 11703 | srcs = [ |
| 11704 | "test/f32-vsqrt.cc", |
| 11705 | "test/vunary-microkernel-tester.h", |
| 11706 | ] + MICROKERNEL_TEST_HDRS, |
| 11707 | deps = MICROKERNEL_TEST_DEPS, |
| 11708 | ) |
| 11709 | |
| 11710 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11711 | name = "f32_vsub_test", |
| 11712 | srcs = [ |
| 11713 | "test/f32-vsub.cc", |
| 11714 | "test/vbinary-microkernel-tester.h", |
| 11715 | ] + MICROKERNEL_TEST_HDRS, |
| 11716 | deps = MICROKERNEL_TEST_DEPS, |
| 11717 | ) |
| 11718 | |
| 11719 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11720 | name = "f32_vsub_minmax_test", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11721 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11722 | "test/f32-vsub-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11723 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11724 | ] + MICROKERNEL_TEST_HDRS, |
| 11725 | deps = MICROKERNEL_TEST_DEPS, |
| 11726 | ) |
| 11727 | |
| 11728 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11729 | name = "f32_vsub_relu_test", |
| 11730 | srcs = [ |
| 11731 | "test/f32-vsub-relu.cc", |
| 11732 | "test/vbinary-microkernel-tester.h", |
| 11733 | ] + MICROKERNEL_TEST_HDRS, |
| 11734 | deps = MICROKERNEL_TEST_DEPS, |
| 11735 | ) |
| 11736 | |
| 11737 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11738 | name = "f32_vsubc_test", |
| 11739 | srcs = [ |
| 11740 | "test/f32-vsubc.cc", |
| 11741 | "test/vbinaryc-microkernel-tester.h", |
| 11742 | ] + MICROKERNEL_TEST_HDRS, |
| 11743 | deps = MICROKERNEL_TEST_DEPS, |
| 11744 | ) |
| 11745 | |
| 11746 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11747 | name = "f32_vsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11748 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11749 | "test/f32-vsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11750 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11751 | ] + MICROKERNEL_TEST_HDRS, |
| 11752 | deps = MICROKERNEL_TEST_DEPS, |
| 11753 | ) |
| 11754 | |
| 11755 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11756 | name = "f32_vsubc_relu_test", |
| 11757 | srcs = [ |
| 11758 | "test/f32-vsubc-relu.cc", |
| 11759 | "test/vbinaryc-microkernel-tester.h", |
| 11760 | ] + MICROKERNEL_TEST_HDRS, |
| 11761 | deps = MICROKERNEL_TEST_DEPS, |
| 11762 | ) |
| 11763 | |
| 11764 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11765 | name = "f32_vrsubc_test", |
| 11766 | srcs = [ |
| 11767 | "test/f32-vrsubc.cc", |
| 11768 | "test/vbinaryc-microkernel-tester.h", |
| 11769 | ] + MICROKERNEL_TEST_HDRS, |
| 11770 | deps = MICROKERNEL_TEST_DEPS, |
| 11771 | ) |
| 11772 | |
| 11773 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11774 | name = "f32_vrsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11775 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11776 | "test/f32-vrsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11777 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11778 | ] + MICROKERNEL_TEST_HDRS, |
| 11779 | deps = MICROKERNEL_TEST_DEPS, |
| 11780 | ) |
| 11781 | |
| 11782 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11783 | name = "f32_vrsubc_relu_test", |
| 11784 | srcs = [ |
| 11785 | "test/f32-vrsubc-relu.cc", |
| 11786 | "test/vbinaryc-microkernel-tester.h", |
| 11787 | ] + MICROKERNEL_TEST_HDRS, |
| 11788 | deps = MICROKERNEL_TEST_DEPS, |
| 11789 | ) |
| 11790 | |
| 11791 | xnnpack_unit_test( |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 11792 | name = "qc8_dwconv_minmax_fp32_test", |
| 11793 | timeout = "moderate", |
| 11794 | srcs = [ |
| 11795 | "test/qc8-dwconv-minmax-fp32.cc", |
| 11796 | "test/dwconv-microkernel-tester.h", |
| 11797 | "src/xnnpack/AlignedAllocator.h", |
| 11798 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11799 | shard_count = 10, |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 11800 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11801 | ) |
| 11802 | |
| 11803 | xnnpack_unit_test( |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 11804 | name = "qc8_gemm_minmax_fp32_test", |
| 11805 | timeout = "moderate", |
| 11806 | srcs = [ |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11807 | "test/qc8-gemm-minmax-fp32-2.cc", |
Frank Barchard | 5e1a303 | 2022-01-14 13:12:41 -0800 | [diff] [blame] | 11808 | "test/qc8-gemm-minmax-fp32.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11809 | "test/qc8-gemm-minmax-fp32-3.cc", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 11810 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11811 | shard_count = 10, |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 11812 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11813 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11814 | ":gemm_microkernel_tester", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 11815 | ], |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 11816 | ) |
| 11817 | |
| 11818 | xnnpack_unit_test( |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 11819 | name = "qc8_igemm_minmax_fp32_test", |
| 11820 | timeout = "moderate", |
| 11821 | srcs = [ |
| 11822 | "test/qc8-igemm-minmax-fp32.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11823 | "test/qc8-igemm-minmax-fp32-2.cc", |
| 11824 | "test/qc8-igemm-minmax-fp32-3.cc", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 11825 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11826 | shard_count = 10, |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 11827 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11828 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11829 | ":gemm_microkernel_tester", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 11830 | ], |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 11831 | ) |
| 11832 | |
| 11833 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11834 | name = "qs8_dwconv_minmax_fp32_test", |
| 11835 | srcs = [ |
| 11836 | "test/qs8-dwconv-minmax-fp32.cc", |
| 11837 | "test/dwconv-microkernel-tester.h", |
| 11838 | "src/xnnpack/AlignedAllocator.h", |
| 11839 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11840 | shard_count = 10, |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11841 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11842 | ) |
| 11843 | |
| 11844 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11845 | name = "qs8_dwconv_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11846 | srcs = [ |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11847 | "test/qs8-dwconv-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11848 | "test/dwconv-microkernel-tester.h", |
| 11849 | "src/xnnpack/AlignedAllocator.h", |
| 11850 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 11851 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11852 | ) |
| 11853 | |
| 11854 | xnnpack_unit_test( |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 11855 | name = "qs8_f32_vcvt_test", |
| 11856 | srcs = [ |
| 11857 | "test/qs8-f32-vcvt.cc", |
| 11858 | "test/vcvt-microkernel-tester.h", |
| 11859 | ] + MICROKERNEL_TEST_HDRS, |
| 11860 | deps = MICROKERNEL_TEST_DEPS, |
| 11861 | ) |
| 11862 | |
| 11863 | xnnpack_unit_test( |
Marat Dukhan | 847ff5e | 2022-01-11 20:31:06 -0800 | [diff] [blame] | 11864 | name = "qs8_gavgpool_minmax_fp32_test", |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 11865 | srcs = [ |
Marat Dukhan | 847ff5e | 2022-01-11 20:31:06 -0800 | [diff] [blame] | 11866 | "test/qs8-gavgpool-minmax-fp32.cc", |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 11867 | "test/gavgpool-microkernel-tester.h", |
| 11868 | "src/xnnpack/AlignedAllocator.h", |
| 11869 | ] + MICROKERNEL_TEST_HDRS, |
| 11870 | deps = MICROKERNEL_TEST_DEPS, |
| 11871 | ) |
| 11872 | |
| 11873 | xnnpack_unit_test( |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 11874 | name = "qs8_gavgpool_minmax_rndnu_test", |
| 11875 | srcs = [ |
| 11876 | "test/qs8-gavgpool-minmax-rndnu.cc", |
| 11877 | "test/gavgpool-microkernel-tester.h", |
| 11878 | "src/xnnpack/AlignedAllocator.h", |
| 11879 | ] + MICROKERNEL_TEST_HDRS, |
| 11880 | deps = MICROKERNEL_TEST_DEPS, |
| 11881 | ) |
| 11882 | |
| 11883 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11884 | name = "qs8_gemm_minmax_fp32_test", |
| 11885 | timeout = "moderate", |
| 11886 | srcs = [ |
| 11887 | "test/qs8-gemm-minmax-fp32.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 11888 | "test/qs8-gemm-minmax-fp32-2.cc", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11889 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11890 | shard_count = 10, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11891 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11892 | ":gemm_microkernel_tester", |
| 11893 | ], |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11894 | ) |
| 11895 | |
| 11896 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11897 | name = "qs8_gemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11898 | timeout = "moderate", |
| 11899 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11900 | "test/qs8-gemm-minmax-rndnu.cc", |
Zhi An Ng | 4c1fd6f | 2022-01-10 19:35:06 -0800 | [diff] [blame] | 11901 | "test/qs8-gemm-minmax-rndnu-2.cc", |
| 11902 | "test/qs8-gemm-minmax-rndnu-3.cc", |
| 11903 | "test/qs8-gemm-minmax-rndnu-4.cc", |
| 11904 | "test/qs8-gemm-minmax-rndnu-5.cc", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11905 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 44616e1 | 2022-01-11 10:06:30 -0800 | [diff] [blame] | 11906 | shard_count = 10, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11907 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11908 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11909 | ":gemm_microkernel_tester", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11910 | ], |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11911 | ) |
| 11912 | |
| 11913 | xnnpack_unit_test( |
| 11914 | name = "qs8_igemm_minmax_fp32_test", |
| 11915 | timeout = "moderate", |
| 11916 | srcs = [ |
| 11917 | "test/qs8-igemm-minmax-fp32.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 11918 | "test/qs8-igemm-minmax-fp32-2.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11919 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11920 | shard_count = 10, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11921 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11922 | ":gemm_microkernel_tester", |
| 11923 | ], |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11924 | ) |
| 11925 | |
| 11926 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11927 | name = "qs8_igemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11928 | timeout = "moderate", |
| 11929 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11930 | "test/qs8-igemm-minmax-rndnu.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 11931 | "test/qs8-igemm-minmax-rndnu-2.cc", |
| 11932 | "test/qs8-igemm-minmax-rndnu-3.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11933 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | b402cbe | 2022-01-11 10:53:45 -0800 | [diff] [blame] | 11934 | shard_count = 10, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11935 | deps = MICROKERNEL_TEST_DEPS + [ |
Zhi An Ng | 1a856c1 | 2022-01-11 16:11:46 -0800 | [diff] [blame] | 11936 | ":jit_test_mode", |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 11937 | ":gemm_microkernel_tester", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11938 | ], |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11939 | ) |
| 11940 | |
| 11941 | xnnpack_unit_test( |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 11942 | name = "qs8_requantization_test", |
| 11943 | srcs = [ |
| 11944 | "src/xnnpack/requantization-stubs.h", |
| 11945 | "test/qs8-requantization.cc", |
| 11946 | "test/requantization-tester.h", |
| 11947 | ] + MICROKERNEL_TEST_HDRS, |
| 11948 | deps = MICROKERNEL_TEST_DEPS, |
| 11949 | ) |
| 11950 | |
| 11951 | xnnpack_unit_test( |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 11952 | name = "qs8_vadd_minmax_test", |
| 11953 | srcs = [ |
| 11954 | "test/qs8-vadd-minmax.cc", |
| 11955 | "test/vadd-microkernel-tester.h", |
| 11956 | ] + MICROKERNEL_TEST_HDRS, |
| 11957 | deps = MICROKERNEL_TEST_DEPS, |
| 11958 | ) |
| 11959 | |
| 11960 | xnnpack_unit_test( |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 11961 | name = "qs8_vaddc_minmax_test", |
| 11962 | srcs = [ |
| 11963 | "test/qs8-vaddc-minmax.cc", |
| 11964 | "test/vaddc-microkernel-tester.h", |
| 11965 | ] + MICROKERNEL_TEST_HDRS, |
| 11966 | deps = MICROKERNEL_TEST_DEPS, |
| 11967 | ) |
| 11968 | |
| 11969 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 11970 | name = "qs8_vmul_minmax_fp32_test", |
| 11971 | srcs = [ |
| 11972 | "test/qs8-vmul-minmax-fp32.cc", |
| 11973 | "test/vmul-microkernel-tester.h", |
| 11974 | ] + MICROKERNEL_TEST_HDRS, |
| 11975 | deps = MICROKERNEL_TEST_DEPS, |
| 11976 | ) |
| 11977 | |
| 11978 | xnnpack_unit_test( |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 11979 | name = "qs8_vmul_minmax_rndnu_test", |
| 11980 | srcs = [ |
| 11981 | "test/qs8-vmul-minmax-rndnu.cc", |
| 11982 | "test/vmul-microkernel-tester.h", |
| 11983 | ] + MICROKERNEL_TEST_HDRS, |
| 11984 | deps = MICROKERNEL_TEST_DEPS, |
| 11985 | ) |
| 11986 | |
| 11987 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 11988 | name = "qs8_vmulc_minmax_fp32_test", |
| 11989 | srcs = [ |
| 11990 | "test/qs8-vmulc-minmax-fp32.cc", |
| 11991 | "test/vmulc-microkernel-tester.h", |
| 11992 | ] + MICROKERNEL_TEST_HDRS, |
| 11993 | deps = MICROKERNEL_TEST_DEPS, |
| 11994 | ) |
| 11995 | |
| 11996 | xnnpack_unit_test( |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 11997 | name = "qs8_vmulc_minmax_rndnu_test", |
| 11998 | srcs = [ |
| 11999 | "test/qs8-vmulc-minmax-rndnu.cc", |
| 12000 | "test/vmulc-microkernel-tester.h", |
| 12001 | ] + MICROKERNEL_TEST_HDRS, |
| 12002 | deps = MICROKERNEL_TEST_DEPS, |
| 12003 | ) |
| 12004 | |
| 12005 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 12006 | name = "qu8_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12007 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 12008 | "test/qu8-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12009 | "test/avgpool-microkernel-tester.h", |
| 12010 | "src/xnnpack/AlignedAllocator.h", |
| 12011 | ] + MICROKERNEL_TEST_HDRS, |
| 12012 | deps = MICROKERNEL_TEST_DEPS, |
| 12013 | ) |
| 12014 | |
| 12015 | xnnpack_unit_test( |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 12016 | name = "qu8_dwconv_minmax_fp32_test", |
| 12017 | srcs = [ |
| 12018 | "test/qu8-dwconv-minmax-fp32.cc", |
| 12019 | "test/dwconv-microkernel-tester.h", |
| 12020 | "src/xnnpack/AlignedAllocator.h", |
| 12021 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 12022 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 12023 | ) |
| 12024 | |
| 12025 | xnnpack_unit_test( |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 12026 | name = "qu8_dwconv_minmax_rndnu_test", |
| 12027 | srcs = [ |
| 12028 | "test/qu8-dwconv-minmax-rndnu.cc", |
| 12029 | "test/dwconv-microkernel-tester.h", |
| 12030 | "src/xnnpack/AlignedAllocator.h", |
| 12031 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 12032 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 12033 | ) |
| 12034 | |
| 12035 | xnnpack_unit_test( |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 12036 | name = "qu8_f32_vcvt_test", |
| 12037 | srcs = [ |
| 12038 | "test/qu8-f32-vcvt.cc", |
| 12039 | "test/vcvt-microkernel-tester.h", |
| 12040 | ] + MICROKERNEL_TEST_HDRS, |
| 12041 | deps = MICROKERNEL_TEST_DEPS, |
| 12042 | ) |
| 12043 | |
| 12044 | xnnpack_unit_test( |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 12045 | name = "qu8_gavgpool_minmax_fp32_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12046 | srcs = [ |
Marat Dukhan | d1f53e4 | 2022-01-12 22:34:51 -0800 | [diff] [blame] | 12047 | "test/qu8-gavgpool-minmax-fp32.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12048 | "test/gavgpool-microkernel-tester.h", |
| 12049 | "src/xnnpack/AlignedAllocator.h", |
| 12050 | ] + MICROKERNEL_TEST_HDRS, |
| 12051 | deps = MICROKERNEL_TEST_DEPS, |
| 12052 | ) |
| 12053 | |
| 12054 | xnnpack_unit_test( |
Marat Dukhan | 8575504 | 2022-01-13 01:46:05 -0800 | [diff] [blame] | 12055 | name = "qu8_gavgpool_minmax_rndnu_test", |
| 12056 | srcs = [ |
| 12057 | "test/qu8-gavgpool-minmax-rndnu.cc", |
| 12058 | "test/gavgpool-microkernel-tester.h", |
| 12059 | "src/xnnpack/AlignedAllocator.h", |
| 12060 | ] + MICROKERNEL_TEST_HDRS, |
| 12061 | deps = MICROKERNEL_TEST_DEPS, |
| 12062 | ) |
| 12063 | |
| 12064 | xnnpack_unit_test( |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 12065 | name = "qu8_gemm_minmax_fp32_test", |
| 12066 | srcs = [ |
| 12067 | "test/qu8-gemm-minmax-fp32.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 12068 | "test/qu8-gemm-minmax-fp32-2.cc", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 12069 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 12070 | shard_count = 10, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 12071 | deps = MICROKERNEL_TEST_DEPS + [ |
| 12072 | ":gemm_microkernel_tester", |
| 12073 | ], |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 12074 | ) |
| 12075 | |
| 12076 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12077 | name = "qu8_gemm_minmax_rndnu_test", |
| 12078 | srcs = [ |
| 12079 | "test/qu8-gemm-minmax-rndnu.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 12080 | "test/qu8-gemm-minmax-rndnu-2.cc", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12081 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 12082 | deps = MICROKERNEL_TEST_DEPS + [ |
| 12083 | ":gemm_microkernel_tester", |
| 12084 | ], |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12085 | ) |
| 12086 | |
| 12087 | xnnpack_unit_test( |
| 12088 | name = "qu8_igemm_minmax_fp32_test", |
| 12089 | srcs = [ |
| 12090 | "test/qu8-igemm-minmax-fp32.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 12091 | "test/qu8-igemm-minmax-fp32-2.cc", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12092 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 12093 | shard_count = 10, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 12094 | deps = MICROKERNEL_TEST_DEPS + [ |
| 12095 | ":gemm_microkernel_tester", |
| 12096 | ], |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12097 | ) |
| 12098 | |
| 12099 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12100 | name = "qu8_igemm_minmax_rndnu_test", |
| 12101 | srcs = [ |
| 12102 | "test/qu8-igemm-minmax-rndnu.cc", |
Zhi An Ng | c27f04b | 2022-01-11 09:34:07 -0800 | [diff] [blame] | 12103 | "test/qu8-igemm-minmax-rndnu-2.cc", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12104 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | af9ff85 | 2022-01-13 10:48:37 -0800 | [diff] [blame] | 12105 | shard_count = 2, |
Zhi An Ng | d90af6f | 2022-01-10 14:36:26 -0800 | [diff] [blame] | 12106 | deps = MICROKERNEL_TEST_DEPS + [ |
| 12107 | ":gemm_microkernel_tester", |
| 12108 | ], |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 12109 | ) |
| 12110 | |
| 12111 | xnnpack_unit_test( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 12112 | name = "qu8_requantization_test", |
| 12113 | srcs = [ |
| 12114 | "src/xnnpack/requantization-stubs.h", |
| 12115 | "test/qu8-requantization.cc", |
| 12116 | "test/requantization-tester.h", |
| 12117 | ] + MICROKERNEL_TEST_HDRS, |
| 12118 | deps = MICROKERNEL_TEST_DEPS, |
| 12119 | ) |
| 12120 | |
| 12121 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 12122 | name = "qu8_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12123 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 12124 | "test/qu8-vadd-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12125 | "test/vadd-microkernel-tester.h", |
| 12126 | ] + MICROKERNEL_TEST_HDRS, |
| 12127 | deps = MICROKERNEL_TEST_DEPS, |
| 12128 | ) |
| 12129 | |
| 12130 | xnnpack_unit_test( |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 12131 | name = "qu8_vaddc_minmax_test", |
| 12132 | srcs = [ |
| 12133 | "test/qu8-vaddc-minmax.cc", |
| 12134 | "test/vaddc-microkernel-tester.h", |
| 12135 | ] + MICROKERNEL_TEST_HDRS, |
| 12136 | deps = MICROKERNEL_TEST_DEPS, |
| 12137 | ) |
| 12138 | |
| 12139 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 12140 | name = "qu8_vmul_minmax_fp32_test", |
| 12141 | srcs = [ |
| 12142 | "test/qu8-vmul-minmax-fp32.cc", |
| 12143 | "test/vmul-microkernel-tester.h", |
| 12144 | ] + MICROKERNEL_TEST_HDRS, |
| 12145 | deps = MICROKERNEL_TEST_DEPS, |
| 12146 | ) |
| 12147 | |
| 12148 | xnnpack_unit_test( |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 12149 | name = "qu8_vmul_minmax_rndnu_test", |
| 12150 | srcs = [ |
| 12151 | "test/qu8-vmul-minmax-rndnu.cc", |
| 12152 | "test/vmul-microkernel-tester.h", |
| 12153 | ] + MICROKERNEL_TEST_HDRS, |
| 12154 | deps = MICROKERNEL_TEST_DEPS, |
| 12155 | ) |
| 12156 | |
| 12157 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 12158 | name = "qu8_vmulc_minmax_fp32_test", |
| 12159 | srcs = [ |
| 12160 | "test/qu8-vmulc-minmax-fp32.cc", |
| 12161 | "test/vmulc-microkernel-tester.h", |
| 12162 | ] + MICROKERNEL_TEST_HDRS, |
| 12163 | deps = MICROKERNEL_TEST_DEPS, |
| 12164 | ) |
| 12165 | |
| 12166 | xnnpack_unit_test( |
Marat Dukhan | 33a98fa | 2022-01-13 00:08:57 -0800 | [diff] [blame] | 12167 | name = "qu8_vmulc_minmax_rndnu_test", |
| 12168 | srcs = [ |
| 12169 | "test/qu8-vmulc-minmax-rndnu.cc", |
| 12170 | "test/vmulc-microkernel-tester.h", |
| 12171 | ] + MICROKERNEL_TEST_HDRS, |
| 12172 | deps = MICROKERNEL_TEST_DEPS, |
| 12173 | ) |
| 12174 | |
| 12175 | xnnpack_unit_test( |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 12176 | name = "s8_ibilinear_test", |
| 12177 | srcs = [ |
| 12178 | "test/s8-ibilinear.cc", |
| 12179 | "test/ibilinear-microkernel-tester.h", |
| 12180 | "src/xnnpack/AlignedAllocator.h", |
| 12181 | ] + MICROKERNEL_TEST_HDRS, |
| 12182 | deps = MICROKERNEL_TEST_DEPS, |
| 12183 | ) |
| 12184 | |
| 12185 | xnnpack_unit_test( |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 12186 | name = "s8_maxpool_minmax_test", |
| 12187 | srcs = [ |
| 12188 | "test/s8-maxpool-minmax.cc", |
| 12189 | "test/maxpool-microkernel-tester.h", |
| 12190 | ] + MICROKERNEL_TEST_HDRS, |
| 12191 | deps = MICROKERNEL_TEST_DEPS, |
| 12192 | ) |
| 12193 | |
| 12194 | xnnpack_unit_test( |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 12195 | name = "s8_vclamp_test", |
| 12196 | srcs = [ |
| 12197 | "test/s8-vclamp.cc", |
| 12198 | "test/vunary-microkernel-tester.h", |
| 12199 | ] + MICROKERNEL_TEST_HDRS, |
| 12200 | deps = MICROKERNEL_TEST_DEPS, |
| 12201 | ) |
| 12202 | |
| 12203 | xnnpack_unit_test( |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 12204 | name = "u8_ibilinear_test", |
| 12205 | srcs = [ |
| 12206 | "test/u8-ibilinear.cc", |
| 12207 | "test/ibilinear-microkernel-tester.h", |
| 12208 | "src/xnnpack/AlignedAllocator.h", |
| 12209 | ] + MICROKERNEL_TEST_HDRS, |
| 12210 | deps = MICROKERNEL_TEST_DEPS, |
| 12211 | ) |
| 12212 | |
| 12213 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12214 | name = "u8_lut32norm_test", |
| 12215 | srcs = [ |
| 12216 | "test/u8-lut32norm.cc", |
| 12217 | "test/lut-norm-microkernel-tester.h", |
| 12218 | ] + MICROKERNEL_TEST_HDRS, |
| 12219 | deps = MICROKERNEL_TEST_DEPS, |
| 12220 | ) |
| 12221 | |
| 12222 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 12223 | name = "u8_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12224 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 12225 | "test/u8-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12226 | "test/maxpool-microkernel-tester.h", |
| 12227 | ] + MICROKERNEL_TEST_HDRS, |
| 12228 | deps = MICROKERNEL_TEST_DEPS, |
| 12229 | ) |
| 12230 | |
| 12231 | xnnpack_unit_test( |
| 12232 | name = "u8_rmax_test", |
| 12233 | srcs = [ |
| 12234 | "test/u8-rmax.cc", |
| 12235 | "test/rmax-microkernel-tester.h", |
| 12236 | ] + MICROKERNEL_TEST_HDRS, |
| 12237 | deps = MICROKERNEL_TEST_DEPS, |
| 12238 | ) |
| 12239 | |
| 12240 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 12241 | name = "u8_vclamp_test", |
| 12242 | srcs = [ |
| 12243 | "test/u8-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 12244 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 12245 | ] + MICROKERNEL_TEST_HDRS, |
| 12246 | deps = MICROKERNEL_TEST_DEPS, |
| 12247 | ) |
| 12248 | |
| 12249 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 12250 | name = "x8_lut_test", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 12251 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 12252 | "test/x8-lut.cc", |
| 12253 | "test/lut-microkernel-tester.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 12254 | ] + MICROKERNEL_TEST_HDRS, |
| 12255 | deps = MICROKERNEL_TEST_DEPS, |
| 12256 | ) |
| 12257 | |
| 12258 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 12259 | name = "x8_zip_test", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 12260 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 12261 | "test/x8-zip.cc", |
| 12262 | "test/zip-microkernel-tester.h", |
| 12263 | ] + MICROKERNEL_TEST_HDRS, |
| 12264 | deps = MICROKERNEL_TEST_DEPS, |
| 12265 | ) |
| 12266 | |
| 12267 | xnnpack_unit_test( |
| 12268 | name = "x32_depthtospace2d_chw2hwc_test", |
| 12269 | srcs = [ |
| 12270 | "test/x32-depthtospace2d-chw2hwc.cc", |
| 12271 | "test/depthtospace-microkernel-tester.h", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 12272 | ] + MICROKERNEL_TEST_HDRS, |
| 12273 | deps = MICROKERNEL_TEST_DEPS, |
| 12274 | ) |
| 12275 | |
| 12276 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12277 | name = "x32_packx_test", |
| 12278 | srcs = [ |
| 12279 | "test/x32-packx.cc", |
| 12280 | "test/pack-microkernel-tester.h", |
| 12281 | "src/xnnpack/AlignedAllocator.h", |
| 12282 | ] + MICROKERNEL_TEST_HDRS, |
| 12283 | deps = MICROKERNEL_TEST_DEPS, |
| 12284 | ) |
| 12285 | |
| 12286 | xnnpack_unit_test( |
Alan Kelly | cd21b02 | 2022-01-14 01:44:59 -0800 | [diff] [blame] | 12287 | name = "x8_transpose_test", |
| 12288 | srcs = [ |
| 12289 | "test/x8-transpose.cc", |
| 12290 | "test/transpose-microkernel-tester.h", |
| 12291 | ] + MICROKERNEL_TEST_HDRS, |
| 12292 | deps = MICROKERNEL_TEST_DEPS, |
| 12293 | ) |
| 12294 | |
| 12295 | xnnpack_unit_test( |
Alan Kelly | 1945f0b | 2021-12-24 01:26:45 -0800 | [diff] [blame] | 12296 | name = "x16_transpose_test", |
| 12297 | srcs = [ |
| 12298 | "test/x16-transpose.cc", |
| 12299 | "test/transpose-microkernel-tester.h", |
| 12300 | ] + MICROKERNEL_TEST_HDRS, |
| 12301 | deps = MICROKERNEL_TEST_DEPS, |
| 12302 | ) |
| 12303 | |
| 12304 | xnnpack_unit_test( |
Alan Kelly | fda06cb | 2021-12-15 03:30:32 -0800 | [diff] [blame] | 12305 | name = "x32_transpose_test", |
| 12306 | srcs = [ |
| 12307 | "test/x32-transpose.cc", |
| 12308 | "test/transpose-microkernel-tester.h", |
| 12309 | ] + MICROKERNEL_TEST_HDRS, |
| 12310 | deps = MICROKERNEL_TEST_DEPS, |
| 12311 | ) |
| 12312 | |
| 12313 | xnnpack_unit_test( |
Alan Kelly | d19bde9 | 2022-01-14 02:30:28 -0800 | [diff] [blame] | 12314 | name = "x64_transpose_test", |
| 12315 | srcs = [ |
| 12316 | "test/x64-transpose.cc", |
| 12317 | "test/transpose-microkernel-tester.h", |
| 12318 | ] + MICROKERNEL_TEST_HDRS, |
| 12319 | deps = MICROKERNEL_TEST_DEPS, |
| 12320 | ) |
| 12321 | |
| 12322 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12323 | name = "x32_unpool_test", |
| 12324 | srcs = [ |
| 12325 | "test/x32-unpool.cc", |
| 12326 | "test/unpool-microkernel-tester.h", |
| 12327 | ] + MICROKERNEL_TEST_HDRS, |
| 12328 | deps = MICROKERNEL_TEST_DEPS, |
| 12329 | ) |
| 12330 | |
| 12331 | xnnpack_unit_test( |
| 12332 | name = "x32_zip_test", |
| 12333 | srcs = [ |
| 12334 | "test/x32-zip.cc", |
| 12335 | "test/zip-microkernel-tester.h", |
| 12336 | ] + MICROKERNEL_TEST_HDRS, |
| 12337 | deps = MICROKERNEL_TEST_DEPS, |
| 12338 | ) |
| 12339 | |
| 12340 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 12341 | name = "xx_fill_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12342 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 12343 | "test/xx-fill.cc", |
| 12344 | "test/fill-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12345 | ] + MICROKERNEL_TEST_HDRS, |
| 12346 | deps = MICROKERNEL_TEST_DEPS, |
| 12347 | ) |
| 12348 | |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 12349 | xnnpack_unit_test( |
| 12350 | name = "xx_pad_test", |
| 12351 | srcs = [ |
| 12352 | "test/xx-pad.cc", |
| 12353 | "test/pad-microkernel-tester.h", |
| 12354 | ] + MICROKERNEL_TEST_HDRS, |
| 12355 | deps = MICROKERNEL_TEST_DEPS, |
| 12356 | ) |
| 12357 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 12358 | ########################## Size tests for the library ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12359 | |
| 12360 | xnnpack_binary( |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 12361 | name = "operator_size_test", |
| 12362 | srcs = ["test/operator-size.c"], |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 12363 | deps = [":xnnpack_for_tfjs"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12364 | ) |
| 12365 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 12366 | xnnpack_binary( |
| 12367 | name = "subgraph_size_test", |
| 12368 | srcs = ["test/subgraph-size.c"], |
| 12369 | deps = [":XNNPACK"], |
| 12370 | ) |
| 12371 | |
| 12372 | ########################### Unit tests for operators ########################## |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12373 | |
| 12374 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 12375 | name = "abs_nc_test", |
| 12376 | srcs = [ |
| 12377 | "test/abs-nc.cc", |
| 12378 | "test/abs-operator-tester.h", |
| 12379 | ], |
| 12380 | deps = OPERATOR_TEST_DEPS, |
| 12381 | ) |
| 12382 | |
| 12383 | xnnpack_unit_test( |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 12384 | name = "add_nd_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 12385 | timeout = "moderate", |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 12386 | srcs = [ |
| 12387 | "test/add-nd.cc", |
| 12388 | "test/binary-elementwise-operator-tester.h", |
| 12389 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12390 | shard_count = 5, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12391 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 12392 | ) |
| 12393 | |
| 12394 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12395 | name = "argmax_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12396 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12397 | "test/argmax-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12398 | "test/argmax-pooling-operator-tester.h", |
| 12399 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12400 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12401 | ) |
| 12402 | |
| 12403 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12404 | name = "average_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12405 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12406 | "test/average-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12407 | "test/average-pooling-operator-tester.h", |
| 12408 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12409 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12410 | ) |
| 12411 | |
| 12412 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 12413 | name = "bankers_rounding_nc_test", |
| 12414 | srcs = [ |
| 12415 | "test/bankers-rounding-nc.cc", |
| 12416 | "test/bankers-rounding-operator-tester.h", |
| 12417 | ], |
| 12418 | deps = OPERATOR_TEST_DEPS, |
| 12419 | ) |
| 12420 | |
| 12421 | xnnpack_unit_test( |
| 12422 | name = "ceiling_nc_test", |
| 12423 | srcs = [ |
| 12424 | "test/ceiling-nc.cc", |
| 12425 | "test/ceiling-operator-tester.h", |
| 12426 | ], |
| 12427 | deps = OPERATOR_TEST_DEPS, |
| 12428 | ) |
| 12429 | |
| 12430 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12431 | name = "channel_shuffle_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12432 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12433 | "test/channel-shuffle-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12434 | "test/channel-shuffle-operator-tester.h", |
| 12435 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12436 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12437 | ) |
| 12438 | |
| 12439 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12440 | name = "clamp_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12441 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12442 | "test/clamp-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12443 | "test/clamp-operator-tester.h", |
| 12444 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12445 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12446 | ) |
| 12447 | |
| 12448 | xnnpack_unit_test( |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 12449 | name = "constant_pad_nd_test", |
| 12450 | srcs = [ |
| 12451 | "test/constant-pad-nd.cc", |
| 12452 | "test/constant-pad-operator-tester.h", |
| 12453 | ], |
| 12454 | deps = OPERATOR_TEST_DEPS, |
| 12455 | ) |
| 12456 | |
| 12457 | xnnpack_unit_test( |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 12458 | name = "convert_nc_test", |
| 12459 | srcs = [ |
| 12460 | "test/convert-nc.cc", |
| 12461 | "test/convert-operator-tester.h", |
| 12462 | ], |
| 12463 | deps = OPERATOR_TEST_DEPS, |
| 12464 | ) |
| 12465 | |
| 12466 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12467 | name = "convolution_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 12468 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12469 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12470 | "test/convolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12471 | "test/convolution-operator-tester.h", |
| 12472 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12473 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12474 | ) |
| 12475 | |
| 12476 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12477 | name = "convolution_nchw_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 12478 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12479 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12480 | "test/convolution-nchw.cc", |
| 12481 | "test/convolution-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12482 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12483 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12484 | ) |
| 12485 | |
| 12486 | xnnpack_unit_test( |
Marat Dukhan | 4e21b27 | 2020-06-04 18:45:01 -0700 | [diff] [blame] | 12487 | name = "copy_nc_test", |
| 12488 | srcs = [ |
| 12489 | "test/copy-nc.cc", |
| 12490 | "test/copy-operator-tester.h", |
| 12491 | ], |
| 12492 | deps = OPERATOR_TEST_DEPS, |
| 12493 | ) |
| 12494 | |
| 12495 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12496 | name = "deconvolution_nhwc_test", |
Artsiom Ablavatski | c1aa297 | 2020-12-08 11:23:34 -0800 | [diff] [blame] | 12497 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12498 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12499 | "test/deconvolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12500 | "test/deconvolution-operator-tester.h", |
| 12501 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 12502 | shard_count = 10, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12503 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12504 | ) |
| 12505 | |
| 12506 | xnnpack_unit_test( |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 12507 | name = "depth_to_space_nchw2nhwc_test", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 12508 | srcs = [ |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 12509 | "test/depth-to-space-nchw2nhwc.cc", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 12510 | "test/depth-to-space-operator-tester.h", |
| 12511 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 12512 | deps = OPERATOR_TEST_DEPS, |
| 12513 | ) |
| 12514 | |
| 12515 | xnnpack_unit_test( |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 12516 | name = "depth_to_space_nhwc_test", |
| 12517 | srcs = [ |
| 12518 | "test/depth-to-space-nhwc.cc", |
| 12519 | "test/depth-to-space-operator-tester.h", |
| 12520 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 12521 | deps = OPERATOR_TEST_DEPS, |
| 12522 | ) |
| 12523 | |
| 12524 | xnnpack_unit_test( |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 12525 | name = "divide_nd_test", |
| 12526 | srcs = [ |
| 12527 | "test/binary-elementwise-operator-tester.h", |
| 12528 | "test/divide-nd.cc", |
| 12529 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12530 | shard_count = 5, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12531 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 12532 | ) |
| 12533 | |
| 12534 | xnnpack_unit_test( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 12535 | name = "elu_nc_test", |
| 12536 | srcs = [ |
| 12537 | "test/elu-nc.cc", |
| 12538 | "test/elu-operator-tester.h", |
| 12539 | ], |
| 12540 | deps = OPERATOR_TEST_DEPS, |
| 12541 | ) |
| 12542 | |
| 12543 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12544 | name = "fully_connected_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12545 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12546 | "test/fully-connected-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12547 | "test/fully-connected-operator-tester.h", |
| 12548 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12549 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12550 | ) |
| 12551 | |
| 12552 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 12553 | name = "floor_nc_test", |
| 12554 | srcs = [ |
| 12555 | "test/floor-nc.cc", |
| 12556 | "test/floor-operator-tester.h", |
| 12557 | ], |
| 12558 | deps = OPERATOR_TEST_DEPS, |
| 12559 | ) |
| 12560 | |
| 12561 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12562 | name = "global_average_pooling_nwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12563 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12564 | "test/global-average-pooling-nwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12565 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | ef61d02 | 2020-06-19 13:54:49 -0700 | [diff] [blame] | 12566 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12567 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12568 | ) |
| 12569 | |
| 12570 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12571 | name = "global_average_pooling_ncw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12572 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12573 | "test/global-average-pooling-ncw.cc", |
| 12574 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12575 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12576 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12577 | ) |
| 12578 | |
| 12579 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12580 | name = "hardswish_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12581 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12582 | "test/hardswish-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12583 | "test/hardswish-operator-tester.h", |
| 12584 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12585 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12586 | ) |
| 12587 | |
| 12588 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12589 | name = "leaky_relu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12590 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12591 | "test/leaky-relu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12592 | "test/leaky-relu-operator-tester.h", |
| 12593 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12594 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12595 | ) |
| 12596 | |
| 12597 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12598 | name = "max_pooling_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 12599 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12600 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12601 | "test/max-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12602 | "test/max-pooling-operator-tester.h", |
| 12603 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12604 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12605 | ) |
| 12606 | |
| 12607 | xnnpack_unit_test( |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 12608 | name = "maximum_nd_test", |
| 12609 | srcs = [ |
| 12610 | "test/binary-elementwise-operator-tester.h", |
| 12611 | "test/maximum-nd.cc", |
| 12612 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12613 | shard_count = 5, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12614 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 12615 | ) |
| 12616 | |
| 12617 | xnnpack_unit_test( |
| 12618 | name = "minimum_nd_test", |
| 12619 | srcs = [ |
| 12620 | "test/binary-elementwise-operator-tester.h", |
| 12621 | "test/minimum-nd.cc", |
| 12622 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12623 | shard_count = 5, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12624 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 12625 | ) |
| 12626 | |
| 12627 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12628 | name = "multiply_nd_test", |
Marat Dukhan | cf557d4 | 2021-08-10 23:28:38 -0700 | [diff] [blame] | 12629 | timeout = "moderate", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 12630 | srcs = [ |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 12631 | "test/binary-elementwise-operator-tester.h", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12632 | "test/multiply-nd.cc", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 12633 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12634 | shard_count = 5, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12635 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 12636 | ) |
| 12637 | |
| 12638 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 12639 | name = "negate_nc_test", |
| 12640 | srcs = [ |
| 12641 | "test/negate-nc.cc", |
| 12642 | "test/negate-operator-tester.h", |
| 12643 | ], |
| 12644 | deps = OPERATOR_TEST_DEPS, |
| 12645 | ) |
| 12646 | |
| 12647 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12648 | name = "prelu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12649 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12650 | "test/prelu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12651 | "test/prelu-operator-tester.h", |
| 12652 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12653 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12654 | ) |
| 12655 | |
| 12656 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12657 | name = "resize_bilinear_nhwc_test", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 12658 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12659 | "test/resize-bilinear-nhwc.cc", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 12660 | "test/resize-bilinear-operator-tester.h", |
| 12661 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12662 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 12663 | ) |
| 12664 | |
| 12665 | xnnpack_unit_test( |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 12666 | name = "resize_bilinear_nchw_test", |
| 12667 | srcs = [ |
| 12668 | "test/resize-bilinear-nchw.cc", |
| 12669 | "test/resize-bilinear-operator-tester.h", |
| 12670 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 12671 | deps = OPERATOR_TEST_DEPS, |
| 12672 | ) |
| 12673 | |
| 12674 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12675 | name = "sigmoid_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12676 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12677 | "test/sigmoid-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12678 | "test/sigmoid-operator-tester.h", |
| 12679 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12680 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12681 | ) |
| 12682 | |
| 12683 | xnnpack_unit_test( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 12684 | name = "softmax_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12685 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 12686 | "test/softmax-nc.cc", |
| 12687 | "test/softmax-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12688 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12689 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12690 | ) |
| 12691 | |
| 12692 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 12693 | name = "square_nc_test", |
| 12694 | srcs = [ |
| 12695 | "test/square-nc.cc", |
| 12696 | "test/square-operator-tester.h", |
| 12697 | ], |
| 12698 | deps = OPERATOR_TEST_DEPS, |
| 12699 | ) |
| 12700 | |
| 12701 | xnnpack_unit_test( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 12702 | name = "square_root_nc_test", |
| 12703 | srcs = [ |
| 12704 | "test/square-root-nc.cc", |
| 12705 | "test/square-root-operator-tester.h", |
| 12706 | ], |
| 12707 | deps = OPERATOR_TEST_DEPS, |
| 12708 | ) |
| 12709 | |
| 12710 | xnnpack_unit_test( |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 12711 | name = "squared_difference_nd_test", |
| 12712 | srcs = [ |
| 12713 | "test/binary-elementwise-operator-tester.h", |
| 12714 | "test/squared-difference-nd.cc", |
| 12715 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12716 | shard_count = 5, |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 12717 | deps = OPERATOR_TEST_DEPS, |
| 12718 | ) |
| 12719 | |
| 12720 | xnnpack_unit_test( |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 12721 | name = "subtract_nd_test", |
| 12722 | srcs = [ |
| 12723 | "test/binary-elementwise-operator-tester.h", |
| 12724 | "test/subtract-nd.cc", |
| 12725 | ], |
Zhi An Ng | c7e534f | 2022-01-10 14:14:37 -0800 | [diff] [blame] | 12726 | shard_count = 5, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12727 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 12728 | ) |
| 12729 | |
| 12730 | xnnpack_unit_test( |
Marat Dukhan | 5de7bc0 | 2021-09-09 19:04:01 -0700 | [diff] [blame] | 12731 | name = "tanh_nc_test", |
| 12732 | srcs = [ |
| 12733 | "test/tanh-nc.cc", |
| 12734 | "test/tanh-operator-tester.h", |
| 12735 | ], |
| 12736 | deps = OPERATOR_TEST_DEPS, |
| 12737 | ) |
| 12738 | |
| 12739 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 12740 | name = "truncation_nc_test", |
| 12741 | srcs = [ |
| 12742 | "test/truncation-nc.cc", |
| 12743 | "test/truncation-operator-tester.h", |
| 12744 | ], |
| 12745 | deps = OPERATOR_TEST_DEPS, |
| 12746 | ) |
| 12747 | |
| 12748 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12749 | name = "unpooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12750 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12751 | "test/unpooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12752 | "test/unpooling-operator-tester.h", |
| 12753 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12754 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12755 | ) |
| 12756 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12757 | ############################### Misc unit tests ############################### |
| 12758 | |
| 12759 | xnnpack_unit_test( |
| 12760 | name = "memory_planner_test", |
| 12761 | srcs = [ |
| 12762 | "test/memory-planner-test.cc", |
| 12763 | ], |
| 12764 | deps = [ |
| 12765 | ":XNNPACK", |
| 12766 | ":memory_planner", |
| 12767 | ], |
| 12768 | ) |
| 12769 | |
XNNPACK Team | ab8c4c8 | 2020-10-09 08:05:51 -0700 | [diff] [blame] | 12770 | xnnpack_unit_test( |
| 12771 | name = "subgraph_nchw_test", |
| 12772 | srcs = [ |
| 12773 | "src/xnnpack/subgraph.h", |
| 12774 | "test/subgraph-nchw.cc", |
| 12775 | "test/subgraph-tester.h", |
| 12776 | ], |
| 12777 | deps = [ |
| 12778 | ":XNNPACK", |
| 12779 | ], |
| 12780 | ) |
| 12781 | |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 12782 | xnnpack_unit_test( |
Zhi An Ng | 7d45d90 | 2022-01-12 09:18:24 -0800 | [diff] [blame] | 12783 | name = "jit_test", |
| 12784 | srcs = [ |
| 12785 | "test/jit.cc", |
| 12786 | ], |
| 12787 | deps = [ |
| 12788 | ":XNNPACK", |
| 12789 | ":jit_test_mode", |
| 12790 | ], |
| 12791 | ) |
| 12792 | |
| 12793 | xnnpack_unit_test( |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 12794 | name = "aarch32_assembler_test", |
| 12795 | srcs = [ |
| 12796 | "test/aarch32-assembler.cc", |
Zhi An Ng | 0ba29e7 | 2022-01-20 11:26:01 -0800 | [diff] [blame] | 12797 | "test/assembler-helpers.h", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 12798 | ], |
| 12799 | deps = [ |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 12800 | ":XNNPACK", |
| 12801 | ":jit_test_mode", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 12802 | ], |
| 12803 | ) |
| 12804 | |
Zhi An Ng | 109a5eb | 2022-01-20 09:35:12 -0800 | [diff] [blame] | 12805 | xnnpack_unit_test( |
| 12806 | name = "aarch64_assembler_test", |
| 12807 | srcs = [ |
| 12808 | "test/aarch64-assembler.cc", |
Zhi An Ng | 0ba29e7 | 2022-01-20 11:26:01 -0800 | [diff] [blame] | 12809 | "test/assembler-helpers.h", |
Zhi An Ng | 109a5eb | 2022-01-20 09:35:12 -0800 | [diff] [blame] | 12810 | ], |
| 12811 | deps = [ |
| 12812 | ":XNNPACK", |
| 12813 | ":jit_test_mode", |
| 12814 | ], |
| 12815 | ) |
| 12816 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12817 | ############################# Build configurations ############################# |
| 12818 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12819 | # Enables usage of assembly kernels. |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12820 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12821 | name = "xnn_enable_assembly_explicit_true", |
| 12822 | define_values = {"xnn_enable_assembly": "true"}, |
| 12823 | ) |
| 12824 | |
| 12825 | # Disables usage of assembly kernels. |
| 12826 | config_setting( |
| 12827 | name = "xnn_enable_assembly_explicit_false", |
| 12828 | define_values = {"xnn_enable_assembly": "false"}, |
| 12829 | ) |
| 12830 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 12831 | # Enables usage of sparse inference. |
| 12832 | config_setting( |
| 12833 | name = "xnn_enable_sparse_explicit_true", |
| 12834 | define_values = {"xnn_enable_sparse": "true"}, |
| 12835 | ) |
| 12836 | |
| 12837 | # Disables usage of sparse inference. |
| 12838 | config_setting( |
| 12839 | name = "xnn_enable_sparse_explicit_false", |
| 12840 | define_values = {"xnn_enable_sparse": "false"}, |
| 12841 | ) |
| 12842 | |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 12843 | # Disables usage of HMP-aware optimizations. |
| 12844 | config_setting( |
| 12845 | name = "xnn_enable_hmp_explicit_false", |
| 12846 | define_values = {"xnn_enable_hmp": "false"}, |
| 12847 | ) |
| 12848 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12849 | # Enable usage of optimized memory allocation |
| 12850 | config_setting( |
| 12851 | name = "xnn_enable_memopt_explicit_true", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 12852 | define_values = {"xnn_enable_memopt": "true"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12853 | ) |
| 12854 | |
| 12855 | # Disable usage of optimized memory allocation |
| 12856 | config_setting( |
| 12857 | name = "xnn_enable_memopt_explicit_false", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 12858 | define_values = {"xnn_enable_memopt": "false"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12859 | ) |
| 12860 | |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 12861 | # Enable QS8 inference in TFLite-specific version |
| 12862 | config_setting( |
| 12863 | name = "xnn_enable_qs8_explicit_true", |
| 12864 | define_values = {"xnn_enable_qs8": "true"}, |
| 12865 | ) |
| 12866 | |
| 12867 | # Disable QS8 inference in TFLite-specific version |
| 12868 | config_setting( |
| 12869 | name = "xnn_enable_qs8_explicit_false", |
| 12870 | define_values = {"xnn_enable_qs8": "false"}, |
| 12871 | ) |
| 12872 | |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 12873 | # Enable QU8 inference in TFLite-specific version |
| 12874 | config_setting( |
| 12875 | name = "xnn_enable_qu8_explicit_true", |
| 12876 | define_values = {"xnn_enable_qu8": "true"}, |
| 12877 | ) |
| 12878 | |
| 12879 | # Disable QU8 inference in TFLite-specific version |
| 12880 | config_setting( |
| 12881 | name = "xnn_enable_qu8_explicit_false", |
| 12882 | define_values = {"xnn_enable_qu8": "false"}, |
| 12883 | ) |
| 12884 | |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 12885 | # Enables usage of JIT kernels. |
| 12886 | config_setting( |
| 12887 | name = "xnn_enable_jit_explicit_true", |
| 12888 | define_values = {"xnn_enable_jit": "true"}, |
| 12889 | ) |
| 12890 | |
| 12891 | # Disables usage of JIT kernels. |
| 12892 | config_setting( |
| 12893 | name = "xnn_enable_jit_explicit_false", |
| 12894 | define_values = {"xnn_enable_jit": "false"}, |
| 12895 | ) |
| 12896 | |
Marat Dukhan | 189c1d0 | 2021-09-03 15:39:54 -0700 | [diff] [blame] | 12897 | # Target Chrome M87 instructions in WAsm SIMD build |
| 12898 | config_setting( |
| 12899 | name = "xnn_wasmsimd_version_m87", |
| 12900 | define_values = {"xnn_wasmsimd_version": "m87"}, |
| 12901 | ) |
| 12902 | |
| 12903 | # Target Chrome M88 instructions in WAsm SIMD build |
| 12904 | config_setting( |
| 12905 | name = "xnn_wasmsimd_version_m88", |
| 12906 | define_values = {"xnn_wasmsimd_version": "m88"}, |
| 12907 | ) |
| 12908 | |
| 12909 | # Target Chrome M91 instructions in WAsm SIMD build |
| 12910 | config_setting( |
| 12911 | name = "xnn_wasmsimd_version_m91", |
| 12912 | define_values = {"xnn_wasmsimd_version": "m91"}, |
| 12913 | ) |
| 12914 | |
Marat Dukhan | a0b45e5 | 2022-01-10 14:48:36 -0800 | [diff] [blame] | 12915 | # Fully disable logging |
| 12916 | config_setting( |
| 12917 | name = "xnn_log_level_explicit_none", |
| 12918 | define_values = {"xnn_log_level": "none"}, |
| 12919 | ) |
| 12920 | |
| 12921 | # Log fatal errors only |
| 12922 | config_setting( |
| 12923 | name = "xnn_log_level_explicit_fatal", |
| 12924 | define_values = {"xnn_log_level": "fatal"}, |
| 12925 | ) |
| 12926 | |
| 12927 | # Log fatal and non-fatal errors |
| 12928 | config_setting( |
| 12929 | name = "xnn_log_level_explicit_error", |
| 12930 | define_values = {"xnn_log_level": "error"}, |
| 12931 | ) |
| 12932 | |
| 12933 | # Log warnings and errors |
| 12934 | config_setting( |
| 12935 | name = "xnn_log_level_explicit_warning", |
| 12936 | define_values = {"xnn_log_level": "warning"}, |
| 12937 | ) |
| 12938 | |
| 12939 | # Log information messages, warnings and errors |
| 12940 | config_setting( |
| 12941 | name = "xnn_log_level_explicit_info", |
| 12942 | define_values = {"xnn_log_level": "info"}, |
| 12943 | ) |
| 12944 | |
| 12945 | # Log all messages, including debug messages |
| 12946 | config_setting( |
| 12947 | name = "xnn_log_level_explicit_debug", |
| 12948 | define_values = {"xnn_log_level": "debug"}, |
| 12949 | ) |
| 12950 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12951 | # Builds with -c dbg |
| 12952 | config_setting( |
| 12953 | name = "debug_build", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12954 | values = { |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12955 | "compilation_mode": "dbg", |
| 12956 | }, |
| 12957 | ) |
| 12958 | |
| 12959 | # Builds with -c opt |
| 12960 | config_setting( |
| 12961 | name = "optimized_build", |
| 12962 | values = { |
| 12963 | "compilation_mode": "opt", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12964 | }, |
| 12965 | ) |
| 12966 | |
| 12967 | config_setting( |
Marat Dukhan | 52e4443 | 2021-08-20 11:58:11 -0700 | [diff] [blame] | 12968 | name = "linux_arm64", |
| 12969 | values = {"cpu": "aarch64"}, |
| 12970 | ) |
| 12971 | |
| 12972 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12973 | name = "linux_k8", |
| 12974 | values = {"cpu": "k8"}, |
| 12975 | ) |
| 12976 | |
| 12977 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 12978 | name = "linux_arm", |
| 12979 | values = {"cpu": "arm"}, |
Marat Dukhan | 4e45e66 | 2019-10-03 15:40:24 -0700 | [diff] [blame] | 12980 | ) |
| 12981 | |
| 12982 | config_setting( |
Marat Dukhan | f0bd4de | 2020-06-15 15:53:19 -0700 | [diff] [blame] | 12983 | name = "linux_armeabi", |
| 12984 | values = {"cpu": "armeabi"}, |
| 12985 | ) |
| 12986 | |
| 12987 | config_setting( |
Terry Heo | 68eef3f | 2020-04-13 22:53:52 -0700 | [diff] [blame] | 12988 | name = "linux_armhf", |
| 12989 | values = {"cpu": "armhf"}, |
| 12990 | ) |
| 12991 | |
| 12992 | config_setting( |
Marat Dukhan | a720e93 | 2020-06-10 13:01:11 -0700 | [diff] [blame] | 12993 | name = "linux_armv7a", |
| 12994 | values = {"cpu": "armv7a"}, |
| 12995 | ) |
| 12996 | |
| 12997 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12998 | name = "android", |
| 12999 | values = {"crosstool_top": "//external:android/crosstool"}, |
| 13000 | ) |
| 13001 | |
| 13002 | config_setting( |
| 13003 | name = "android_armv7", |
| 13004 | values = { |
| 13005 | "crosstool_top": "//external:android/crosstool", |
| 13006 | "cpu": "armeabi-v7a", |
| 13007 | }, |
| 13008 | ) |
| 13009 | |
| 13010 | config_setting( |
| 13011 | name = "android_arm64", |
| 13012 | values = { |
| 13013 | "crosstool_top": "//external:android/crosstool", |
| 13014 | "cpu": "arm64-v8a", |
| 13015 | }, |
| 13016 | ) |
| 13017 | |
| 13018 | config_setting( |
| 13019 | name = "android_x86", |
| 13020 | values = { |
| 13021 | "crosstool_top": "//external:android/crosstool", |
| 13022 | "cpu": "x86", |
| 13023 | }, |
| 13024 | ) |
| 13025 | |
| 13026 | config_setting( |
| 13027 | name = "android_x86_64", |
| 13028 | values = { |
| 13029 | "crosstool_top": "//external:android/crosstool", |
| 13030 | "cpu": "x86_64", |
| 13031 | }, |
| 13032 | ) |
| 13033 | |
| 13034 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 13035 | name = "windows_x86_64", |
| 13036 | values = {"cpu": "x64_windows"}, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 13037 | ) |
| 13038 | |
| 13039 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 13040 | name = "windows_x86_64_clang", |
| 13041 | values = { |
| 13042 | "compiler": "clang-cl", |
| 13043 | "cpu": "x64_windows", |
| 13044 | }, |
| 13045 | ) |
| 13046 | |
| 13047 | config_setting( |
| 13048 | name = "windows_x86_64_mingw", |
| 13049 | values = { |
| 13050 | "compiler": "mingw-gcc", |
| 13051 | "cpu": "x64_windows", |
| 13052 | }, |
| 13053 | ) |
| 13054 | |
| 13055 | config_setting( |
| 13056 | name = "windows_x86_64_msys", |
| 13057 | values = { |
| 13058 | "compiler": "msys-gcc", |
| 13059 | "cpu": "x64_windows", |
| 13060 | }, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 13061 | ) |
| 13062 | |
| 13063 | config_setting( |
Marat Dukhan | 885ca24 | 2019-10-07 09:17:32 -0700 | [diff] [blame] | 13064 | name = "macos_x86_64", |
| 13065 | values = { |
| 13066 | "apple_platform_type": "macos", |
| 13067 | "cpu": "darwin", |
| 13068 | }, |
| 13069 | ) |
| 13070 | |
| 13071 | config_setting( |
Simon Maurer | ae33ab8 | 2021-03-03 23:38:22 +0100 | [diff] [blame] | 13072 | name = "macos_arm64", |
| 13073 | values = { |
| 13074 | "apple_platform_type": "macos", |
| 13075 | "cpu": "darwin_arm64", |
| 13076 | }, |
| 13077 | ) |
| 13078 | |
| 13079 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 13080 | name = "emscripten", |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 13081 | values = {"crosstool_top": "@emsdk//emscripten_toolchain:everything"}, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 13082 | ) |
| 13083 | |
| 13084 | config_setting( |
| 13085 | name = "emscripten_wasm", |
| 13086 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 13087 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 13088 | "cpu": "wasm", |
| 13089 | }, |
| 13090 | ) |
| 13091 | |
| 13092 | config_setting( |
| 13093 | name = "emscripten_wasmsimd", |
| 13094 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 13095 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 13096 | "cpu": "wasm", |
Marat Dukhan | 3220551 | 2021-12-29 14:26:50 -0800 | [diff] [blame] | 13097 | "features": "wasm_simd", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 13098 | }, |
| 13099 | ) |
| 13100 | |
| 13101 | config_setting( |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 13102 | name = "emscripten_wasmrelaxedsimd", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 13103 | values = { |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 13104 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 13105 | "cpu": "wasm", |
Marat Dukhan | 3220551 | 2021-12-29 14:26:50 -0800 | [diff] [blame] | 13106 | "features": "wasm_simd", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 13107 | "copt": "-mrelaxed-simd", |
Marat Dukhan | 3220551 | 2021-12-29 14:26:50 -0800 | [diff] [blame] | 13108 | "linkopt": "-mrelaxed-simd", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 13109 | }, |
| 13110 | ) |
| 13111 | |
| 13112 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13113 | name = "ios_armv7", |
| 13114 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13115 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13116 | "cpu": "ios_armv7", |
| 13117 | }, |
| 13118 | ) |
| 13119 | |
| 13120 | config_setting( |
| 13121 | name = "ios_arm64", |
| 13122 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13123 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13124 | "cpu": "ios_arm64", |
| 13125 | }, |
| 13126 | ) |
| 13127 | |
| 13128 | config_setting( |
| 13129 | name = "ios_arm64e", |
| 13130 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13131 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13132 | "cpu": "ios_arm64e", |
| 13133 | }, |
| 13134 | ) |
| 13135 | |
| 13136 | config_setting( |
XNNPACK Team | 708874b | 2022-01-24 13:55:04 -0800 | [diff] [blame] | 13137 | name = "ios_sim_arm64", |
| 13138 | values = { |
| 13139 | "apple_platform_type": "ios", |
| 13140 | "cpu": "ios_sim_arm64", |
| 13141 | }, |
| 13142 | ) |
| 13143 | |
| 13144 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13145 | name = "ios_x86", |
| 13146 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13147 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13148 | "cpu": "ios_i386", |
| 13149 | }, |
| 13150 | ) |
| 13151 | |
| 13152 | config_setting( |
| 13153 | name = "ios_x86_64", |
| 13154 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13155 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13156 | "cpu": "ios_x86_64", |
| 13157 | }, |
| 13158 | ) |
| 13159 | |
| 13160 | config_setting( |
| 13161 | name = "watchos_armv7k", |
| 13162 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13163 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13164 | "cpu": "watchos_armv7k", |
| 13165 | }, |
| 13166 | ) |
| 13167 | |
| 13168 | config_setting( |
| 13169 | name = "watchos_arm64_32", |
| 13170 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13171 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13172 | "cpu": "watchos_arm64_32", |
| 13173 | }, |
| 13174 | ) |
| 13175 | |
| 13176 | config_setting( |
| 13177 | name = "watchos_x86", |
| 13178 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13179 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13180 | "cpu": "watchos_i386", |
| 13181 | }, |
| 13182 | ) |
| 13183 | |
| 13184 | config_setting( |
| 13185 | name = "watchos_x86_64", |
| 13186 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13187 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13188 | "cpu": "watchos_x86_64", |
| 13189 | }, |
| 13190 | ) |
| 13191 | |
| 13192 | config_setting( |
| 13193 | name = "tvos_arm64", |
| 13194 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13195 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13196 | "cpu": "tvos_arm64", |
| 13197 | }, |
| 13198 | ) |
| 13199 | |
| 13200 | config_setting( |
| 13201 | name = "tvos_x86_64", |
| 13202 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 13203 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 13204 | "cpu": "tvos_x86_64", |
| 13205 | }, |
| 13206 | ) |