blob: 469acea994969f1ea049944630c16688a99c7d9e [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000574def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000575 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000577 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000578 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000579def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000580 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000581 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000582 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
584 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
585
586//===----------------------------------------------------------------------===//
587// AVX-512 VECTOR EXTRACT
588//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger7f69a992015-09-10 12:54:54 +0000590multiclass vextract_for_size<int Opcode,
591 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000592 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000593
594 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
595 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
596 // vextract_extract), we interesting only in patterns without mask,
597 // intrinsics pattern match generated bellow.
598 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
599 (ins From.RC:$src1, i32u8imm:$idx),
600 "vextract" # To.EltTypeName # "x" # To.NumElts,
601 "$idx, $src1", "$src1, $idx",
602 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
603 (iPTR imm)))]>,
604 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000605 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
606 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
607 "vextract" # To.EltTypeName # "x" # To.NumElts #
608 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
609 [(store (To.VT (vextract_extract:$idx
610 (From.VT From.RC:$src1), (iPTR imm))),
611 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000612
Craig Toppere1cac152016-06-07 07:27:54 +0000613 let mayStore = 1, hasSideEffects = 0 in
614 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
615 (ins To.MemOp:$dst, To.KRCWM:$mask,
616 From.RC:$src1, i32u8imm:$idx),
617 "vextract" # To.EltTypeName # "x" # To.NumElts #
618 "\t{$idx, $src1, $dst {${mask}}|"
619 "$dst {${mask}}, $src1, $idx}",
620 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000621 }
Renato Golindb7ea862015-09-09 19:44:40 +0000622
623 // Intrinsic call with masking.
624 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000625 "x" # To.NumElts # "_" # From.Size)
626 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
627 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
628 From.ZSuffix # "rrk")
629 To.RC:$src0,
630 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
631 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000632
633 // Intrinsic call with zero-masking.
634 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000635 "x" # To.NumElts # "_" # From.Size)
636 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
637 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
638 From.ZSuffix # "rrkz")
639 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
640 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000641
642 // Intrinsic call without masking.
643 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000644 "x" # To.NumElts # "_" # From.Size)
645 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
646 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
647 From.ZSuffix # "rr")
648 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000649}
650
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651// Codegen pattern for the alternative types
652multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000654 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000655 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
657 (To.VT (!cast<Instruction>(InstrStr#"rr")
658 From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
661 (iPTR imm))), addr:$dst),
662 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext))>;
664 }
Igor Breger7f69a992015-09-10 12:54:54 +0000665}
666
667multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 ValueType EltVT64, int Opcode256> {
669 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000670 X86VectorVTInfo<16, EltVT32, VR512>,
671 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000673 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000675 X86VectorVTInfo< 8, EltVT64, VR512>,
676 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
679 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000681 X86VectorVTInfo< 8, EltVT32, VR256X>,
682 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 EVEX_V256, EVEX_CD8<32, CD8VT4>;
685 let Predicates = [HasVLX, HasDQI] in
686 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
687 X86VectorVTInfo< 4, EltVT64, VR256X>,
688 X86VectorVTInfo< 2, EltVT64, VR128X>,
689 vextract128_extract>,
690 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
691 let Predicates = [HasDQI] in {
692 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
693 X86VectorVTInfo< 8, EltVT64, VR512>,
694 X86VectorVTInfo< 2, EltVT64, VR128X>,
695 vextract128_extract>,
696 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
697 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
698 X86VectorVTInfo<16, EltVT32, VR512>,
699 X86VectorVTInfo< 8, EltVT32, VR256X>,
700 vextract256_extract>,
701 EVEX_V512, EVEX_CD8<32, CD8VT8>;
702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703}
704
Adam Nemet55536c62014-09-25 23:48:45 +0000705defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
706defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708// extract_subvector codegen patterns with the alternative types.
709// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
710defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
712defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714
715defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000716 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
719
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724
Craig Topper08a68572016-05-21 22:50:04 +0000725// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000726defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730
731// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736// Codegen pattern with the alternative types extract VEC256 from VEC512
737defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
738 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741
Craig Topper5f3fef82016-05-22 07:40:58 +0000742// A 128-bit subvector extract from the first 256-bit vector position
743// is a subregister copy that needs no instruction.
744def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
745 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
746def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
747 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
748def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
749 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
750def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
751 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
752def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
753 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
754def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
755 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
756
757// A 256-bit subvector extract from the first 256-bit vector position
758// is a subregister copy that needs no instruction.
759def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
760 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
761def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
762 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
763def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
764 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
765def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
766 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
767def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
768 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
769def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
770 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
771
772let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// A 128-bit subvector insert to the first 512-bit vector position
774// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
777def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787
Craig Topper5f3fef82016-05-22 07:40:58 +0000788// A 256-bit subvector insert to the first 512-bit vector position
789// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
804// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000805def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000806 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000807 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
809 EVEX;
810
Craig Topper03b849e2016-05-21 22:50:11 +0000811def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000815 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817//===---------------------------------------------------------------------===//
818// AVX-512 BROADCAST
819//---
Igor Breger131008f2016-05-01 08:40:00 +0000820// broadcast with a scalar argument.
821multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
822 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000823
Igor Breger131008f2016-05-01 08:40:00 +0000824 let isCodeGenOnly = 1 in {
825 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
826 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
827 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
828 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000829
Igor Breger131008f2016-05-01 08:40:00 +0000830 let Constraints = "$src0 = $dst" in
831 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
832 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
833 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000834 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000835 (vselect DestInfo.KRCWM:$mask,
836 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
837 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000838 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000839
840 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
841 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
842 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000843 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000844 (vselect DestInfo.KRCWM:$mask,
845 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
846 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000847 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000848 } // let isCodeGenOnly = 1 in
849}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850
Igor Breger21296d22015-10-20 11:56:42 +0000851multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
852 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000853 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
855 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
856 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
857 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000863 }
Craig Toppere1cac152016-06-07 07:27:54 +0000864
Craig Topper80934372016-07-16 03:42:59 +0000865 def : Pat<(DestInfo.VT (X86VBroadcast
866 (SrcInfo.VT (scalar_to_vector
867 (SrcInfo.ScalarLdFrag addr:$src))))),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
869 let AddedComplexity = 20 in
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast
872 (SrcInfo.VT (scalar_to_vector
873 (SrcInfo.ScalarLdFrag addr:$src)))),
874 DestInfo.RC:$src0)),
875 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
876 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
877 let AddedComplexity = 30 in
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src)))),
882 DestInfo.ImmAllZerosV)),
883 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
884 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Craig Topper80934372016-07-16 03:42:59 +0000887multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000888 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000889 let Predicates = [HasAVX512] in
890 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
891 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
892 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
894 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000896 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000897 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 }
899}
900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
902 AVX512VLVectorVTInfo _> {
903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908 let Predicates = [HasVLX] in {
909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
911 EVEX_V256;
912 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
913 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
914 EVEX_V128;
915 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Craig Topper80934372016-07-16 03:42:59 +0000917defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
918 avx512vl_f32_info>;
919defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
920 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000922def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
928 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000929 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000930 (ins SrcRC:$src),
931 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000932 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
934
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
936 RegisterClass SrcRC, Predicate prd> {
937 let Predicates = [prd] in
938 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
939 let Predicates = [prd, HasVLX] in {
940 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
941 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
942 }
943}
944
Igor Breger0aeda372016-02-07 08:30:50 +0000945let isCodeGenOnly = 1 in {
946defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000948defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950}
951let isAsmParserOnly = 1 in {
952 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
953 GR32, HasBWI>;
954 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000955 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000956}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
958 HasAVX512>;
959defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
960 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Igor Breger21296d22015-10-20 11:56:42 +0000967// Provide aliases for broadcast from the same register class that
968// automatically does the extract.
969multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
970 X86VectorVTInfo SrcInfo> {
971 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
972 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
973 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
974}
975
976multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
977 AVX512VLVectorVTInfo _, Predicate prd> {
978 let Predicates = [prd] in {
979 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
980 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
981 EVEX_V512;
982 // Defined separately to avoid redefinition.
983 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
984 }
985 let Predicates = [prd, HasVLX] in {
986 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
987 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
988 EVEX_V256;
989 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
990 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992}
993
Igor Breger21296d22015-10-20 11:56:42 +0000994defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
995 avx512vl_i8_info, HasBWI>;
996defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
997 avx512vl_i16_info, HasBWI>;
998defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
999 avx512vl_i32_info, HasAVX512>;
1000defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1001 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1004 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001006 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1007 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001009 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001010}
1011
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001012//===----------------------------------------------------------------------===//
1013// AVX-512 BROADCAST SUBVECTORS
1014//
1015
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001016defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1017 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001018 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1020 v16f32_info, v4f32x_info>,
1021 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1022defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1023 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001024 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001025defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1026 v8f64_info, v4f64x_info>, VEX_W,
1027 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1028
1029let Predicates = [HasVLX] in {
1030defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1031 v8i32x_info, v4i32x_info>,
1032 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1033defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1034 v8f32x_info, v4f32x_info>,
1035 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001036
1037def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1038 (VBROADCASTI32X4Z256rm addr:$src)>;
1039def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1040 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001041
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001042// Provide fallback in case the load node that is used in the patterns above
1043// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001044def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001045 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001046 (v4f32 VR128X:$src), 1)>;
1047def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001048 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001049 (v4i32 VR128X:$src), 1)>;
1050def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001051 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001052 (v8i16 VR128X:$src), 1)>;
1053def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001054 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001055 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001056}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058let Predicates = [HasVLX, HasDQI] in {
1059defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1060 v4i64x_info, v2i64x_info>, VEX_W,
1061 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1062defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1063 v4f64x_info, v2f64x_info>, VEX_W,
1064 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1065}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001066
1067let Predicates = [HasVLX, NoDQI] in {
1068def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1069 (VBROADCASTF32X4Z256rm addr:$src)>;
1070def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1071 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001072
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001073// Provide fallback in case the load node that is used in the patterns above
1074// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001075def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001076 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001077 (v2f64 VR128X:$src), 1)>;
1078def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001079 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1080 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001081}
1082
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001083let Predicates = [HasDQI] in {
1084defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1085 v8i64_info, v2i64x_info>, VEX_W,
1086 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1087defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1088 v16i32_info, v8i32x_info>,
1089 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1090defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1091 v8f64_info, v2f64x_info>, VEX_W,
1092 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1093defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1094 v16f32_info, v8f32x_info>,
1095 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001096
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001099def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001100 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101 (v2f64 VR128X:$src), 1)>;
1102def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001103 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1104 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001105}
Adam Nemet73f72e12014-06-27 00:43:38 +00001106
Igor Bregerfa798a92015-11-02 07:39:36 +00001107multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001108 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001109 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001110 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001111 EVEX_V512;
1112 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001113 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001114 EVEX_V256;
1115}
1116
1117multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001118 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1119 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001120
1121 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001122 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1123 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001124}
1125
1126defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001127 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001128defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001130
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001131def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001132 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001133def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1134 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1135
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001136def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001137 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001138def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1139 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141//===----------------------------------------------------------------------===//
1142// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1143//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001144multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1145 X86VectorVTInfo _, RegisterClass KRC> {
1146 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001147 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001148 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149}
1150
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001151multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001152 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1153 let Predicates = [HasCDI] in
1154 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1155 let Predicates = [HasCDI, HasVLX] in {
1156 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1157 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1158 }
1159}
1160
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001161defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001162 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001163defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165
1166//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001167// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001168multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001170 // The index operand in the pattern should really be an integer type. However,
1171 // if we do that and it happens to come from a bitcast, then it becomes
1172 // difficult to find the bitcast needed to convert the index to the
1173 // destination type for the passthru since it will be folded with the bitcast
1174 // of the index operand.
1175 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 (ins _.RC:$src2, _.RC:$src3),
1177 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001178 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001179 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180
Craig Topper4fa3b502016-09-06 06:56:59 +00001181 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001182 (ins _.RC:$src2, _.MemOp:$src3),
1183 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001184 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001185 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1186 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187 }
1188}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001189multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001190 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001191 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001192 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1194 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1195 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001196 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001197 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001198 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001199}
1200
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001202 AVX512VLVectorVTInfo VTInfo> {
1203 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1204 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001206 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1207 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1208 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1209 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 }
1211}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001213multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001215 Predicate Prd> {
1216 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001217 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001218 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001219 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1220 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001221 }
1222}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001223
Craig Topperaad5f112015-11-30 00:13:24 +00001224defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001225 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001226defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001227 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001228defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001229 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230 VEX_W, EVEX_CD8<16, CD8VF>;
1231defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001232 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001233 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001234defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001235 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001236defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001237 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238
Craig Topperaad5f112015-11-30 00:13:24 +00001239// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242let Constraints = "$src1 = $dst" in {
1243 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1244 (ins IdxVT.RC:$src2, _.RC:$src3),
1245 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001246 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 AVX5128IBase;
1248
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001249 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1250 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1251 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001252 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001253 (bitconvert (_.LdFrag addr:$src3))))>,
1254 EVEX_4V, AVX5128IBase;
1255 }
1256}
1257multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001259 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001260 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1261 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1262 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1263 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001264 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1266 AVX5128IBase, EVEX_4V, EVEX_B;
1267}
1268
1269multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001270 AVX512VLVectorVTInfo VTInfo,
1271 AVX512VLVectorVTInfo ShuffleMask> {
1272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001273 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001274 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 ShuffleMask.info512>, EVEX_V512;
1276 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001277 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001279 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001280 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001281 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001282 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001283 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1284 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 }
1286}
1287
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001288multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001289 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001290 AVX512VLVectorVTInfo Idx,
1291 Predicate Prd> {
1292 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001293 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1294 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001295 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001296 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1297 Idx.info128>, EVEX_V128;
1298 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1299 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001300 }
1301}
1302
Craig Toppera47576f2015-11-26 20:21:29 +00001303defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001304 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001305defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1308 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1309 VEX_W, EVEX_CD8<16, CD8VF>;
1310defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1311 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1312 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001313defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001314 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001315defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001316 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 - BLEND using mask
1320//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001321multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1322 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001323 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001324 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1325 (ins _.RC:$src1, _.RC:$src2),
1326 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001327 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 []>, EVEX_4V;
1329 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1330 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001331 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001332 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001333 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001334 (_.VT _.RC:$src2),
1335 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001336 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1338 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1339 !strconcat(OpcodeStr,
1340 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1341 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001342 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1344 (ins _.RC:$src1, _.MemOp:$src2),
1345 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001346 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1348 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1349 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001350 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001351 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001352 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1353 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1354 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001356 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1358 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1359 !strconcat(OpcodeStr,
1360 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1361 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1362 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363}
1364multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1365
1366 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1368 !strconcat(OpcodeStr,
1369 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1370 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001371 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1372 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1373 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001374 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375
Craig Toppere1cac152016-06-07 07:27:54 +00001376 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1378 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1379 !strconcat(OpcodeStr,
1380 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1381 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001382 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384}
1385
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1387 AVX512VLVectorVTInfo VTInfo> {
1388 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1389 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001391 let Predicates = [HasVLX] in {
1392 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1393 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1394 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1395 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1396 }
1397}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001398
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001399multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1400 AVX512VLVectorVTInfo VTInfo> {
1401 let Predicates = [HasBWI] in
1402 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001403
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001404 let Predicates = [HasBWI, HasVLX] in {
1405 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1406 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1407 }
1408}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001411defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1412defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1413defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1414defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1415defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1416defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001417
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001418
Craig Topper0fcf9252016-06-07 07:27:51 +00001419let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1421 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001422 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001423 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1425 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1426
1427def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1428 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001429 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001430 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1432 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1433}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001434//===----------------------------------------------------------------------===//
1435// Compare Instructions
1436//===----------------------------------------------------------------------===//
1437
1438// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001439
1440multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1441
1442 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1443 (outs _.KRC:$dst),
1444 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1445 "vcmp${cc}"#_.Suffix,
1446 "$src2, $src1", "$src1, $src2",
1447 (OpNode (_.VT _.RC:$src1),
1448 (_.VT _.RC:$src2),
1449 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1451 (outs _.KRC:$dst),
1452 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 "vcmp${cc}"#_.Suffix,
1454 "$src2, $src1", "$src1, $src2",
1455 (OpNode (_.VT _.RC:$src1),
1456 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1457 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001458
1459 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1460 (outs _.KRC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1462 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001463 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001464 (OpNodeRnd (_.VT _.RC:$src1),
1465 (_.VT _.RC:$src2),
1466 imm:$cc,
1467 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1468 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001469 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001470 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1471 (outs VK1:$dst),
1472 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1473 "vcmp"#_.Suffix,
1474 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1475 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1476 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001477 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 "vcmp"#_.Suffix,
1479 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1480 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1481
1482 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1485 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 EVEX_4V, EVEX_B;
1488 }// let isAsmParserOnly = 1, hasSideEffects = 0
1489
1490 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001491 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001492 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1493 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1494 !strconcat("vcmp${cc}", _.Suffix,
1495 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1496 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1497 _.FRC:$src2,
1498 imm:$cc))],
1499 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001500 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1501 (outs _.KRC:$dst),
1502 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1503 !strconcat("vcmp${cc}", _.Suffix,
1504 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1505 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1506 (_.ScalarLdFrag addr:$src2),
1507 imm:$cc))],
1508 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001509 }
1510}
1511
1512let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001513 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1514 AVX512XSIi8Base;
1515 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1516 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001517}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001520 X86VectorVTInfo _, bit IsCommutable> {
1521 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1524 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1527 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001528 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1529 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1530 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1531 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001533 def rrk : AVX512BI<opc, MRMSrcReg,
1534 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1535 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1536 "$dst {${mask}}, $src1, $src2}"),
1537 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1538 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1539 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001540 def rmk : AVX512BI<opc, MRMSrcMem,
1541 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1542 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1543 "$dst {${mask}}, $src1, $src2}"),
1544 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1545 (OpNode (_.VT _.RC:$src1),
1546 (_.VT (bitconvert
1547 (_.LdFrag addr:$src2))))))],
1548 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549}
1550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001552 X86VectorVTInfo _, bit IsCommutable> :
1553 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001554 def rmb : AVX512BI<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1557 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1558 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1559 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1560 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1561 def rmbk : AVX512BI<opc, MRMSrcMem,
1562 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1563 _.ScalarMemOp:$src2),
1564 !strconcat(OpcodeStr,
1565 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1566 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1567 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1568 (OpNode (_.VT _.RC:$src1),
1569 (X86VBroadcast
1570 (_.ScalarLdFrag addr:$src2)))))],
1571 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001574multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001575 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1576 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001578 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1579 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580
1581 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001582 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1583 IsCommutable>, EVEX_V256;
1584 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1585 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001586 }
1587}
1588
1589multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1590 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001591 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001593 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1594 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595
1596 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001597 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1598 IsCommutable>, EVEX_V256;
1599 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1600 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 }
1602}
1603
1604defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001605 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001606 EVEX_CD8<8, CD8VF>;
1607
1608defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001609 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001610 EVEX_CD8<16, CD8VF>;
1611
Robert Khasanovf70f7982014-09-18 14:06:55 +00001612defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001613 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001614 EVEX_CD8<32, CD8VF>;
1615
Robert Khasanovf70f7982014-09-18 14:06:55 +00001616defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001617 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001618 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1619
1620defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1621 avx512vl_i8_info, HasBWI>,
1622 EVEX_CD8<8, CD8VF>;
1623
1624defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1625 avx512vl_i16_info, HasBWI>,
1626 EVEX_CD8<16, CD8VF>;
1627
Robert Khasanovf70f7982014-09-18 14:06:55 +00001628defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 avx512vl_i32_info, HasAVX512>,
1630 EVEX_CD8<32, CD8VF>;
1631
Robert Khasanovf70f7982014-09-18 14:06:55 +00001632defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 avx512vl_i64_info, HasAVX512>,
1634 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635
Craig Topper8b9e6712016-09-02 04:25:30 +00001636let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1640 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1641
1642def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1645 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001646}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1649 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001651 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001652 !strconcat("vpcmp${cc}", Suffix,
1653 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1655 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1657 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001658 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001659 !strconcat("vpcmp${cc}", Suffix,
1660 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1662 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001663 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1665 def rrik : AVX512AIi8<opc, MRMSrcReg,
1666 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001667 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001668 !strconcat("vpcmp${cc}", Suffix,
1669 "\t{$src2, $src1, $dst {${mask}}|",
1670 "$dst {${mask}}, $src1, $src2}"),
1671 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1672 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001673 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001674 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 def rmik : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001677 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp${cc}", Suffix,
1679 "\t{$src2, $src1, $dst {${mask}}|",
1680 "$dst {${mask}}, $src1, $src2}"),
1681 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1682 (OpNode (_.VT _.RC:$src1),
1683 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001684 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1686
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001687 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001688 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001690 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1692 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001693 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001694 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001696 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1698 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001699 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1701 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001702 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001703 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1705 "$dst {${mask}}, $src1, $src2, $cc}"),
1706 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001707 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1709 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001710 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001711 !strconcat("vpcmp", Suffix,
1712 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1713 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001714 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715 }
1716}
1717
Robert Khasanov29e3b962014-08-27 09:34:37 +00001718multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001719 X86VectorVTInfo _> :
1720 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rmib : AVX512AIi8<opc, MRMSrcMem,
1722 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001723 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 !strconcat("vpcmp${cc}", Suffix,
1725 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1726 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1727 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1728 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001729 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001730 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1731 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1732 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001733 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001734 !strconcat("vpcmp${cc}", Suffix,
1735 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1736 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1737 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1738 (OpNode (_.VT _.RC:$src1),
1739 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001740 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001741 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001742
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001744 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1746 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001747 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001748 !strconcat("vpcmp", Suffix,
1749 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1750 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1751 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1752 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1753 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001754 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 !strconcat("vpcmp", Suffix,
1756 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1757 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1758 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1759 }
1760}
1761
1762multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1763 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1764 let Predicates = [prd] in
1765 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1766
1767 let Predicates = [prd, HasVLX] in {
1768 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1769 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1770 }
1771}
1772
1773multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1774 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1775 let Predicates = [prd] in
1776 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1777 EVEX_V512;
1778
1779 let Predicates = [prd, HasVLX] in {
1780 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1781 EVEX_V256;
1782 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1783 EVEX_V128;
1784 }
1785}
1786
1787defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1788 HasBWI>, EVEX_CD8<8, CD8VF>;
1789defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1790 HasBWI>, EVEX_CD8<8, CD8VF>;
1791
1792defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1793 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1794defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1795 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1796
Robert Khasanovf70f7982014-09-18 14:06:55 +00001797defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001798 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001799defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001800 HasAVX512>, EVEX_CD8<32, CD8VF>;
1801
Robert Khasanovf70f7982014-09-18 14:06:55 +00001802defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001803 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001804defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001805 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001806
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001807multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001808
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001809 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1810 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1811 "vcmp${cc}"#_.Suffix,
1812 "$src2, $src1", "$src1, $src2",
1813 (X86cmpm (_.VT _.RC:$src1),
1814 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001815 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001816
Craig Toppere1cac152016-06-07 07:27:54 +00001817 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1818 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1819 "vcmp${cc}"#_.Suffix,
1820 "$src2, $src1", "$src1, $src2",
1821 (X86cmpm (_.VT _.RC:$src1),
1822 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1823 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001824
Craig Toppere1cac152016-06-07 07:27:54 +00001825 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1826 (outs _.KRC:$dst),
1827 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1828 "vcmp${cc}"#_.Suffix,
1829 "${src2}"##_.BroadcastStr##", $src1",
1830 "$src1, ${src2}"##_.BroadcastStr,
1831 (X86cmpm (_.VT _.RC:$src1),
1832 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1833 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001835 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001836 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1837 (outs _.KRC:$dst),
1838 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1839 "vcmp"#_.Suffix,
1840 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1841
1842 let mayLoad = 1 in {
1843 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1844 (outs _.KRC:$dst),
1845 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1846 "vcmp"#_.Suffix,
1847 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1848
1849 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1850 (outs _.KRC:$dst),
1851 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1852 "vcmp"#_.Suffix,
1853 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1854 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1855 }
1856 }
1857}
1858
1859multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1860 // comparison code form (VCMP[EQ/LT/LE/...]
1861 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1862 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1863 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001864 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001865 (X86cmpmRnd (_.VT _.RC:$src1),
1866 (_.VT _.RC:$src2),
1867 imm:$cc,
1868 (i32 FROUND_NO_EXC))>, EVEX_B;
1869
1870 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1871 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1872 (outs _.KRC:$dst),
1873 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1874 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001875 "$cc, {sae}, $src2, $src1",
1876 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001877 }
1878}
1879
1880multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1881 let Predicates = [HasAVX512] in {
1882 defm Z : avx512_vcmp_common<_.info512>,
1883 avx512_vcmp_sae<_.info512>, EVEX_V512;
1884
1885 }
1886 let Predicates = [HasAVX512,HasVLX] in {
1887 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1888 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001889 }
1890}
1891
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001892defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1893 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1894defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1895 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896
1897def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1898 (COPY_TO_REGCLASS (VCMPPSZrri
1899 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1900 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1901 imm:$cc), VK8)>;
1902def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1903 (COPY_TO_REGCLASS (VPCMPDZrri
1904 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1905 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1906 imm:$cc), VK8)>;
1907def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1908 (COPY_TO_REGCLASS (VPCMPUDZrri
1909 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1910 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1911 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001912
Asaf Badouh572bbce2015-09-20 08:46:07 +00001913// ----------------------------------------------------------------
1914// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001915//handle fpclass instruction mask = op(reg_scalar,imm)
1916// op(mem_scalar,imm)
1917multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1918 X86VectorVTInfo _, Predicate prd> {
1919 let Predicates = [prd] in {
1920 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1921 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001922 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001923 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1924 (i32 imm:$src2)))], NoItinerary>;
1925 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1926 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1927 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001928 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001929 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001930 (OpNode (_.VT _.RC:$src1),
1931 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001932 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001933 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1934 (ins _.MemOp:$src1, i32u8imm:$src2),
1935 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001936 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001937 [(set _.KRC:$dst,
1938 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1939 (i32 imm:$src2)))], NoItinerary>;
1940 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1941 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1942 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001943 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001944 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001945 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1946 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1947 }
1948 }
1949}
1950
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1952// fpclass(reg_vec, mem_vec, imm)
1953// fpclass(reg_vec, broadcast(eltVt), imm)
1954multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1955 X86VectorVTInfo _, string mem, string broadcast>{
1956 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1957 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001958 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001959 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1960 (i32 imm:$src2)))], NoItinerary>;
1961 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1962 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001964 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001965 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001966 (OpNode (_.VT _.RC:$src1),
1967 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001968 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1969 (ins _.MemOp:$src1, i32u8imm:$src2),
1970 OpcodeStr##_.Suffix##mem#
1971 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001972 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001973 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1974 (i32 imm:$src2)))], NoItinerary>;
1975 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1976 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1977 OpcodeStr##_.Suffix##mem#
1978 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001979 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001980 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1981 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1982 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1983 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1984 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1985 _.BroadcastStr##", $dst|$dst, ${src1}"
1986 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001987 [(set _.KRC:$dst,(OpNode
1988 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001989 (_.ScalarLdFrag addr:$src1))),
1990 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1991 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1992 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1993 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1994 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1995 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001996 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1997 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001998 (_.ScalarLdFrag addr:$src1))),
1999 (i32 imm:$src2))))], NoItinerary>,
2000 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002001}
2002
Asaf Badouh572bbce2015-09-20 08:46:07 +00002003multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002004 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002005 string broadcast>{
2006 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002007 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008 broadcast>, EVEX_V512;
2009 }
2010 let Predicates = [prd, HasVLX] in {
2011 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2012 broadcast>, EVEX_V128;
2013 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2014 broadcast>, EVEX_V256;
2015 }
2016}
2017
2018multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002019 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002020 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002021 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002022 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002023 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2024 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2025 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2026 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2027 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002028}
2029
Asaf Badouh696e8e02015-10-18 11:04:38 +00002030defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2031 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002032
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002033//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034// Mask register copy, including
2035// - copy between mask registers
2036// - load/store mask registers
2037// - copy from GPR to mask register and vice versa
2038//
2039multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2040 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002041 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002042 let hasSideEffects = 0 in
2043 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2044 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2045 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2046 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2047 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2048 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2049 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2050 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051}
2052
2053multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2054 string OpcodeStr,
2055 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002056 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002058 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002060 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002061 }
2062}
2063
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002065 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002066 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2067 VEX, PD;
2068
2069let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002070 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002071 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002072 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002073
2074let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002075 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2076 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002077 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2078 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002079 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2080 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002081 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2082 VEX, XD, VEX_W;
2083}
2084
2085// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002086def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2087 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2088def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2089 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2090
2091def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2092 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2093def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2094 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2095
2096def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002097 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002098def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2099 (i32 (SUBREG_TO_REG (i64 0),
2100 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2101
2102def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002103 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2104def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2105 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002106def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2107 (i32 (SUBREG_TO_REG (i64 0),
2108 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2109
2110def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2111 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2112def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2113 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2114def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2115 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2116def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2117 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002118
Robert Khasanov74acbb72014-07-23 14:49:42 +00002119// Load/store kreg
2120let Predicates = [HasDQI] in {
2121 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2122 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002123 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2124 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002125
2126 def : Pat<(store VK4:$src, addr:$dst),
2127 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2128 def : Pat<(store VK2:$src, addr:$dst),
2129 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002130 def : Pat<(store VK1:$src, addr:$dst),
2131 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002132
2133 def : Pat<(v2i1 (load addr:$src)),
2134 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2135 def : Pat<(v4i1 (load addr:$src)),
2136 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002137}
2138let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002139 def : Pat<(store VK1:$src, addr:$dst),
2140 (MOV8mr addr:$dst,
2141 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2142 sub_8bit))>;
2143 def : Pat<(store VK2:$src, addr:$dst),
2144 (MOV8mr addr:$dst,
2145 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2146 sub_8bit))>;
2147 def : Pat<(store VK4:$src, addr:$dst),
2148 (MOV8mr addr:$dst,
2149 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002150 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002151 def : Pat<(store VK8:$src, addr:$dst),
2152 (MOV8mr addr:$dst,
2153 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2154 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002155
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002156 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002157 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002158 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002159 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002160 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002161 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002162}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002163
Robert Khasanov74acbb72014-07-23 14:49:42 +00002164let Predicates = [HasAVX512] in {
2165 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002166 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002167 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002168 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002169 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2170 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002171}
2172let Predicates = [HasBWI] in {
2173 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2174 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002175 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2176 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002177 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2178 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002179 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2180 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002181}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002182
Robert Khasanov74acbb72014-07-23 14:49:42 +00002183let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002184 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002185 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2186 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002187
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002188 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002189 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002190
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002191 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002192 (COPY_TO_REGCLASS
2193 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2194 VK1)>;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002195 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002196 (COPY_TO_REGCLASS
2197 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2198 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002199
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002200 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002201 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002202 def : Pat<(i32 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002203 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002204
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002205 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002206 (EXTRACT_SUBREG
2207 (AND32ri8 (KMOVWrk
2208 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002209 def : Pat<(i8 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002210 (EXTRACT_SUBREG
2211 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002212
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002213 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002214 (AND64ri8 (SUBREG_TO_REG (i64 0),
2215 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002216 def : Pat<(i64 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002217 (SUBREG_TO_REG (i64 0),
2218 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002219
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002220 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002221 (EXTRACT_SUBREG
2222 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2223 sub_16bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002224 def : Pat<(i16 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002225 (EXTRACT_SUBREG
2226 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2227 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002228}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002229def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2230 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2231def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2232 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2233def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2234 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2235def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2236 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2237def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2238 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2239def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2240 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241
Igor Bregerd6c187b2016-01-27 08:43:25 +00002242def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2243def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2244def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2245
Igor Bregera77b14d2016-08-11 12:13:46 +00002246def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2247def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2248def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2249def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2250def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2251def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252
2253// Mask unary operation
2254// - KNOT
2255multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002256 RegisterClass KRC, SDPatternOperator OpNode,
2257 Predicate prd> {
2258 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002260 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261 [(set KRC:$dst, (OpNode KRC:$src))]>;
2262}
2263
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2265 SDPatternOperator OpNode> {
2266 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2267 HasDQI>, VEX, PD;
2268 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2269 HasAVX512>, VEX, PS;
2270 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2271 HasBWI>, VEX, PD, VEX_W;
2272 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2273 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274}
2275
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002278multiclass avx512_mask_unop_int<string IntName, string InstName> {
2279 let Predicates = [HasAVX512] in
2280 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2281 (i16 GR16:$src)),
2282 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2283 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2284}
2285defm : avx512_mask_unop_int<"knot", "KNOT">;
2286
Robert Khasanov74acbb72014-07-23 14:49:42 +00002287let Predicates = [HasDQI] in
2288def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2289let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002291let Predicates = [HasBWI] in
2292def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2293let Predicates = [HasBWI] in
2294def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2295
2296// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002297let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2299 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300def : Pat<(not VK8:$src),
2301 (COPY_TO_REGCLASS
2302 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002303}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002304def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2305 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2306def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2307 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308
2309// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002310// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002312 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002313 Predicate prd, bit IsCommutable> {
2314 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2316 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002317 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002318 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2319}
2320
Robert Khasanov595683d2014-07-28 13:46:45 +00002321multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002322 SDPatternOperator OpNode, bit IsCommutable,
2323 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002324 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002325 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002326 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002327 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002328 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002329 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002330 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002331 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332}
2333
2334def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2335def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2336
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002337defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2338defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2339defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2340defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2341defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002342defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002343
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344multiclass avx512_mask_binop_int<string IntName, string InstName> {
2345 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002346 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2347 (i16 GR16:$src1), (i16 GR16:$src2)),
2348 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2349 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2350 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351}
2352
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353defm : avx512_mask_binop_int<"kand", "KAND">;
2354defm : avx512_mask_binop_int<"kandn", "KANDN">;
2355defm : avx512_mask_binop_int<"kor", "KOR">;
2356defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2357defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002358
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002360 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2361 // for the DQI set, this type is legal and KxxxB instruction is used
2362 let Predicates = [NoDQI] in
2363 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2364 (COPY_TO_REGCLASS
2365 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2366 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2367
2368 // All types smaller than 8 bits require conversion anyway
2369 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2370 (COPY_TO_REGCLASS (Inst
2371 (COPY_TO_REGCLASS VK1:$src1, VK16),
2372 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2373 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2374 (COPY_TO_REGCLASS (Inst
2375 (COPY_TO_REGCLASS VK2:$src1, VK16),
2376 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2377 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2378 (COPY_TO_REGCLASS (Inst
2379 (COPY_TO_REGCLASS VK4:$src1, VK16),
2380 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381}
2382
2383defm : avx512_binop_pat<and, KANDWrr>;
2384defm : avx512_binop_pat<andn, KANDNWrr>;
2385defm : avx512_binop_pat<or, KORWrr>;
2386defm : avx512_binop_pat<xnor, KXNORWrr>;
2387defm : avx512_binop_pat<xor, KXORWrr>;
2388
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002389def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2390 (KXNORWrr VK16:$src1, VK16:$src2)>;
2391def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002392 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002393def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002394 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002395def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002396 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002397
2398let Predicates = [NoDQI] in
2399def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2400 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2401 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2402
2403def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2404 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2405 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2406
2407def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2408 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2409 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2410
2411def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2412 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2413 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2414
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002416multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2417 RegisterClass KRCSrc, Predicate prd> {
2418 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002419 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002420 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2421 (ins KRC:$src1, KRC:$src2),
2422 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2423 VEX_4V, VEX_L;
2424
2425 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2426 (!cast<Instruction>(NAME##rr)
2427 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2428 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2429 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002430}
2431
Igor Bregera54a1a82015-09-08 13:10:00 +00002432defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2433defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2434defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436// Mask bit testing
2437multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002438 SDNode OpNode, Predicate prd> {
2439 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002441 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2443}
2444
Igor Breger5ea0a6812015-08-31 13:30:19 +00002445multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2446 Predicate prdW = HasAVX512> {
2447 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2448 VEX, PD;
2449 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2450 VEX, PS;
2451 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2452 VEX, PS, VEX_W;
2453 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2454 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455}
2456
2457defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002458defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002459
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460// Mask shift
2461multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2462 SDNode OpNode> {
2463 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002464 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002466 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2468}
2469
2470multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2471 SDNode OpNode> {
2472 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002473 VEX, TAPD, VEX_W;
2474 let Predicates = [HasDQI] in
2475 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2476 VEX, TAPD;
2477 let Predicates = [HasBWI] in {
2478 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2479 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002480 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2481 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002482 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483}
2484
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002485defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2486defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487
2488// Mask setting all 0s or 1s
2489multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2490 let Predicates = [HasAVX512] in
2491 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2492 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2493 [(set KRC:$dst, (VT Val))]>;
2494}
2495
2496multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002497 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002499 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2500 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501}
2502
2503defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2504defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2505
2506// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2507let Predicates = [HasAVX512] in {
2508 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002509 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2510 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002512 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2513 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002514 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002515 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2516 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002518
2519// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2520multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2521 RegisterClass RC, ValueType VT> {
2522 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2523 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002524
Igor Bregerf1bd7612016-03-06 07:46:03 +00002525 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002526 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002527}
2528
2529defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2530defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2531defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2532defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2533defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2534
2535defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2536defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2537defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2538defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2539
2540defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2541defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2542defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2543
2544defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2545defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2546
2547defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548
Igor Breger999ac752016-03-08 15:21:25 +00002549def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002550 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002551 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2552 VK2))>;
2553def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002554 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002555 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2556 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2558 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002559def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2560 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002561def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2562 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2563
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002564
Igor Breger86724082016-08-14 05:25:07 +00002565// Patterns for kmask shift
2566multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2567 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002568 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002569 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002570 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002571 RC))>;
2572 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002573 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002574 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002575 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002576 RC))>;
2577}
2578
2579defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2580defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2581defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582//===----------------------------------------------------------------------===//
2583// AVX-512 - Aligned and unaligned load and store
2584//
2585
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586
2587multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002588 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002589 bit IsReMaterializable = 1,
2590 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002591 let hasSideEffects = 0 in {
2592 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002593 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002594 _.ExeDomain>, EVEX;
2595 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2596 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002597 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002598 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002599 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2600 (_.VT _.RC:$src),
2601 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 EVEX, EVEX_KZ;
2603
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002604 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2605 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002606 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002607 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2609 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002610
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002611 let Constraints = "$src0 = $dst" in {
2612 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2613 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2614 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2615 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002616 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 (_.VT _.RC:$src1),
2618 (_.VT _.RC:$src0))))], _.ExeDomain>,
2619 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002620 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002621 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2622 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002623 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2624 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002625 [(set _.RC:$dst, (_.VT
2626 (vselect _.KRCWM:$mask,
2627 (_.VT (bitconvert (ld_frag addr:$src1))),
2628 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002629 }
Craig Toppere1cac152016-06-07 07:27:54 +00002630 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2632 (ins _.KRCWM:$mask, _.MemOp:$src),
2633 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2634 "${dst} {${mask}} {z}, $src}",
2635 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2636 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2637 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002638 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002639 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2640 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2641
2642 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2643 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2644
2645 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2646 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2647 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648}
2649
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2651 AVX512VLVectorVTInfo _,
2652 Predicate prd,
2653 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002654 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002656 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002657
2658 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002660 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002662 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002663 }
2664}
2665
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002666multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2667 AVX512VLVectorVTInfo _,
2668 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002669 bit IsReMaterializable = 1,
2670 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002671 let Predicates = [prd] in
2672 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002673 masked_load_unaligned, IsReMaterializable,
2674 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002675
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 let Predicates = [prd, HasVLX] in {
2677 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002678 masked_load_unaligned, IsReMaterializable,
2679 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002681 masked_load_unaligned, IsReMaterializable,
2682 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002683 }
2684}
2685
2686multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002687 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002688
Craig Topper99f6b622016-05-01 01:03:56 +00002689 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002690 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2691 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2692 [], _.ExeDomain>, EVEX;
2693 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2694 (ins _.KRCWM:$mask, _.RC:$src),
2695 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2696 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002698 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002700 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 "${dst} {${mask}} {z}, $src}",
2702 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002703 }
Igor Breger81b79de2015-11-19 07:43:43 +00002704
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002708 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002709 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2710 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2711 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002712
2713 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2714 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2715 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002716}
2717
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2720 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002722 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2723 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002724
2725 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002726 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2727 masked_store_unaligned>, EVEX_V256;
2728 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2729 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002730 }
2731}
2732
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2734 AVX512VLVectorVTInfo _, Predicate prd> {
2735 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002736 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2737 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738
2739 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002740 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2741 masked_store_aligned256>, EVEX_V256;
2742 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2743 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 }
2745}
2746
2747defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2748 HasAVX512>,
2749 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2750 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2751
2752defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2753 HasAVX512>,
2754 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2755 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2756
Craig Topperc9293492016-02-26 06:50:29 +00002757defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2758 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002759 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760 PS, EVEX_CD8<32, CD8VF>;
2761
Craig Topperc9293492016-02-26 06:50:29 +00002762defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2763 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002764 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2765 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2768 HasAVX512>,
2769 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2770 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002771
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2773 HasAVX512>,
2774 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2775 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002777defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2778 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002779 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2780
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2782 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2784
Craig Topperc9293492016-02-26 06:50:29 +00002785defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2786 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002788 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2789
Craig Topperc9293492016-02-26 06:50:29 +00002790defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2791 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002792 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002794
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002795def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002797 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002798 VK8), VR512:$src)>;
2799
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002800def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002802 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002803
Craig Topper33c550c2016-05-22 00:39:30 +00002804// These patterns exist to prevent the above patterns from introducing a second
2805// mask inversion when one already exists.
2806def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2807 (bc_v8i64 (v16i32 immAllZerosV)),
2808 (v8i64 VR512:$src))),
2809 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2810def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2811 (v16i32 immAllZerosV),
2812 (v16i32 VR512:$src))),
2813 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2814
Craig Topper14aa2662016-08-11 06:04:04 +00002815let Predicates = [HasVLX, NoBWI] in {
2816 // 128-bit load/store without BWI.
2817 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2818 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2819 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2820 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2821 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2822 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2823 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2824 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2825
2826 // 256-bit load/store without BWI.
2827 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2828 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2829 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2830 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2831 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2832 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2833 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2834 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2835}
2836
Craig Topper95bdabd2016-05-22 23:44:33 +00002837let Predicates = [HasVLX] in {
2838 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2839 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2840 def : Pat<(alignedstore (v2f64 (extract_subvector
2841 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2842 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2843 def : Pat<(alignedstore (v4f32 (extract_subvector
2844 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2845 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2846 def : Pat<(alignedstore (v2i64 (extract_subvector
2847 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2848 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2849 def : Pat<(alignedstore (v4i32 (extract_subvector
2850 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2851 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2852 def : Pat<(alignedstore (v8i16 (extract_subvector
2853 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2854 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2855 def : Pat<(alignedstore (v16i8 (extract_subvector
2856 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2857 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2858
2859 def : Pat<(store (v2f64 (extract_subvector
2860 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2861 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2862 def : Pat<(store (v4f32 (extract_subvector
2863 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2864 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2865 def : Pat<(store (v2i64 (extract_subvector
2866 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2867 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2868 def : Pat<(store (v4i32 (extract_subvector
2869 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2870 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2871 def : Pat<(store (v8i16 (extract_subvector
2872 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2874 def : Pat<(store (v16i8 (extract_subvector
2875 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2876 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2877
2878 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2879 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2880 def : Pat<(alignedstore (v2f64 (extract_subvector
2881 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2882 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2883 def : Pat<(alignedstore (v4f32 (extract_subvector
2884 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2885 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2886 def : Pat<(alignedstore (v2i64 (extract_subvector
2887 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2888 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2889 def : Pat<(alignedstore (v4i32 (extract_subvector
2890 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2892 def : Pat<(alignedstore (v8i16 (extract_subvector
2893 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2894 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2895 def : Pat<(alignedstore (v16i8 (extract_subvector
2896 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2897 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2898
2899 def : Pat<(store (v2f64 (extract_subvector
2900 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2901 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2902 def : Pat<(store (v4f32 (extract_subvector
2903 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2904 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2905 def : Pat<(store (v2i64 (extract_subvector
2906 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2908 def : Pat<(store (v4i32 (extract_subvector
2909 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2911 def : Pat<(store (v8i16 (extract_subvector
2912 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2914 def : Pat<(store (v16i8 (extract_subvector
2915 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2916 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2917
2918 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2919 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2920 def : Pat<(alignedstore (v4f64 (extract_subvector
2921 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2923 def : Pat<(alignedstore (v8f32 (extract_subvector
2924 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2925 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2926 def : Pat<(alignedstore (v4i64 (extract_subvector
2927 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2929 def : Pat<(alignedstore (v8i32 (extract_subvector
2930 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2932 def : Pat<(alignedstore (v16i16 (extract_subvector
2933 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2935 def : Pat<(alignedstore (v32i8 (extract_subvector
2936 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2938
2939 def : Pat<(store (v4f64 (extract_subvector
2940 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2941 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2942 def : Pat<(store (v8f32 (extract_subvector
2943 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2944 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2945 def : Pat<(store (v4i64 (extract_subvector
2946 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2948 def : Pat<(store (v8i32 (extract_subvector
2949 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2951 def : Pat<(store (v16i16 (extract_subvector
2952 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2954 def : Pat<(store (v32i8 (extract_subvector
2955 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2957}
2958
2959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002960// Move Int Doubleword to Packed Double Int
2961//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002962def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002963 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964 [(set VR128X:$dst,
2965 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002966 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002967def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002968 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002969 [(set VR128X:$dst,
2970 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002971 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002972def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002973 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974 [(set VR128X:$dst,
2975 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002976 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002977let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2978def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2979 (ins i64mem:$src),
2980 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002981 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002982let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002983def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002984 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002985 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002986 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002987def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002988 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002989 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002991def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002992 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002993 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2995 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002996}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997
2998// Move Int Doubleword to Single Scalar
2999//
Craig Topper88adf2a2013-10-12 05:41:08 +00003000let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003001def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003002 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003004 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003006def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003007 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003009 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003010}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003012// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003014def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003015 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003016 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003018 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003019def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003021 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003022 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003024 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003026// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027//
3028def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003029 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3031 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003032 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 Requires<[HasAVX512, In64BitMode]>;
3034
Craig Topperc648c9b2015-12-28 06:11:42 +00003035let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3036def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3037 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003038 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003039 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040
Craig Topperc648c9b2015-12-28 06:11:42 +00003041def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3042 (ins i64mem:$dst, VR128X:$src),
3043 "vmovq\t{$src, $dst|$dst, $src}",
3044 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3045 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003046 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003047 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3048
3049let hasSideEffects = 0 in
3050def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3051 (ins VR128X:$src),
3052 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003053 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003054
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055// Move Scalar Single to Double Int
3056//
Craig Topper88adf2a2013-10-12 05:41:08 +00003057let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003058def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003060 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003062 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003063def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003065 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003067 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003068}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069
3070// Move Quadword Int to Packed Quadword Int
3071//
Craig Topperc648c9b2015-12-28 06:11:42 +00003072def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003074 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 [(set VR128X:$dst,
3076 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003077 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078
3079//===----------------------------------------------------------------------===//
3080// AVX-512 MOVSS, MOVSD
3081//===----------------------------------------------------------------------===//
3082
Craig Topperc7de3a12016-07-29 02:49:08 +00003083multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003084 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003085 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3086 (ins _.RC:$src1, _.FRC:$src2),
3087 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3088 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3089 (scalar_to_vector _.FRC:$src2))))],
3090 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3091 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3092 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3093 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3094 "$dst {${mask}} {z}, $src1, $src2}"),
3095 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3096 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3097 _.ImmAllZerosV)))],
3098 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3099 let Constraints = "$src0 = $dst" in
3100 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3101 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3102 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3103 "$dst {${mask}}, $src1, $src2}"),
3104 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3105 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3106 (_.VT _.RC:$src0))))],
3107 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003108 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003109 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3110 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3111 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3112 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3113 let mayLoad = 1, hasSideEffects = 0 in {
3114 let Constraints = "$src0 = $dst" in
3115 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3116 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3117 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3118 "$dst {${mask}}, $src}"),
3119 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3120 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3121 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3122 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3123 "$dst {${mask}} {z}, $src}"),
3124 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003125 }
Craig Toppere1cac152016-06-07 07:27:54 +00003126 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3127 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3128 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3129 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003130 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003131 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3132 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3133 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3134 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135}
3136
Asaf Badouh41ecf462015-12-06 13:26:56 +00003137defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3138 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139
Asaf Badouh41ecf462015-12-06 13:26:56 +00003140defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3141 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142
Craig Topper74ed0872016-05-18 06:55:59 +00003143def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003144 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003145 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003146
Craig Topper74ed0872016-05-18 06:55:59 +00003147def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003148 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003149 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003151def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3152 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3153 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3154
Craig Topper99f6b622016-05-01 01:03:56 +00003155let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003156defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3157 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3158 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3159 XS, EVEX_4V, VEX_LIG;
3160
Craig Topper99f6b622016-05-01 01:03:56 +00003161let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003162defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3163 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3164 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3165 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166
3167let Predicates = [HasAVX512] in {
3168 let AddedComplexity = 15 in {
3169 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3170 // MOVS{S,D} to the lower bits.
3171 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3172 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3173 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3174 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3175 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3176 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3177 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3178 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003179 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180
3181 // Move low f32 and clear high bits.
3182 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3183 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003184 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3186 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3187 (SUBREG_TO_REG (i32 0),
3188 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003189 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003190 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3191 (SUBREG_TO_REG (i32 0),
3192 (VMOVSSZrr (v4f32 (V_SET0)),
3193 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3194 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3195 (SUBREG_TO_REG (i32 0),
3196 (VMOVSSZrr (v4i32 (V_SET0)),
3197 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198
3199 let AddedComplexity = 20 in {
3200 // MOVSSrm zeros the high parts of the register; represent this
3201 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3202 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3203 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3204 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3205 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3206 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3207 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003208 def : Pat<(v4f32 (X86vzload addr:$src)),
3209 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210
3211 // MOVSDrm zeros the high parts of the register; represent this
3212 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3213 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3214 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3215 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3216 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3217 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3218 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3219 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3220 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3221 def : Pat<(v2f64 (X86vzload addr:$src)),
3222 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3223
3224 // Represent the same patterns above but in the form they appear for
3225 // 256-bit types
3226 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3227 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003228 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3230 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3231 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003232 def : Pat<(v8f32 (X86vzload addr:$src)),
3233 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3235 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3236 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003237 def : Pat<(v4f64 (X86vzload addr:$src)),
3238 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003239
3240 // Represent the same patterns above but in the form they appear for
3241 // 512-bit types
3242 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3243 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3244 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3245 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3246 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3247 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003248 def : Pat<(v16f32 (X86vzload addr:$src)),
3249 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003250 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3251 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3252 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003253 def : Pat<(v8f64 (X86vzload addr:$src)),
3254 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003255 }
3256 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3257 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3258 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3259 FR32X:$src)), sub_xmm)>;
3260 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3261 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3262 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3263 FR64X:$src)), sub_xmm)>;
3264 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3265 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003266 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003267
3268 // Move low f64 and clear high bits.
3269 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3270 (SUBREG_TO_REG (i32 0),
3271 (VMOVSDZrr (v2f64 (V_SET0)),
3272 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003273 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3274 (SUBREG_TO_REG (i32 0),
3275 (VMOVSDZrr (v2f64 (V_SET0)),
3276 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277
3278 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3279 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3280 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003281 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3282 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3283 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284
3285 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003286 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003287 addr:$dst),
3288 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289
3290 // Shuffle with VMOVSS
3291 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3292 (VMOVSSZrr (v4i32 VR128X:$src1),
3293 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3294 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3295 (VMOVSSZrr (v4f32 VR128X:$src1),
3296 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3297
3298 // 256-bit variants
3299 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3300 (SUBREG_TO_REG (i32 0),
3301 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3302 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3303 sub_xmm)>;
3304 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3305 (SUBREG_TO_REG (i32 0),
3306 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3307 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3308 sub_xmm)>;
3309
3310 // Shuffle with VMOVSD
3311 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3312 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3313 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3314 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3315 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3316 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3317 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3318 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3319
3320 // 256-bit variants
3321 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3322 (SUBREG_TO_REG (i32 0),
3323 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3324 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3325 sub_xmm)>;
3326 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3327 (SUBREG_TO_REG (i32 0),
3328 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3329 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3330 sub_xmm)>;
3331
3332 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3333 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3334 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3335 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3336 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3337 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3338 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3339 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3340}
3341
3342let AddedComplexity = 15 in
3343def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3344 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003345 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003346 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003347 (v2i64 VR128X:$src))))],
3348 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3349
Igor Breger4ec5abf2015-11-03 07:30:17 +00003350let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003351def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3352 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003353 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003354 [(set VR128X:$dst, (v2i64 (X86vzmovl
3355 (loadv2i64 addr:$src))))],
3356 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3357 EVEX_CD8<8, CD8VT8>;
3358
3359let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003360 let AddedComplexity = 15 in {
3361 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3362 (VMOVDI2PDIZrr GR32:$src)>;
3363
3364 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3365 (VMOV64toPQIZrr GR64:$src)>;
3366
3367 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3368 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3369 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003370
3371 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3372 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3373 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003374 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003375 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3376 let AddedComplexity = 20 in {
3377 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3378 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3380 (VMOVDI2PDIZrm addr:$src)>;
3381 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3382 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003383 def : Pat<(v4i32 (X86vzload addr:$src)),
3384 (VMOVDI2PDIZrm addr:$src)>;
3385 def : Pat<(v8i32 (X86vzload addr:$src)),
3386 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003387 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003388 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003390 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003391 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003392 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003393 def : Pat<(v4i64 (X86vzload addr:$src)),
3394 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003396
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3398 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3399 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3400 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003401 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3402 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3403 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3404
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003405 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003406 def : Pat<(v16i32 (X86vzload addr:$src)),
3407 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003408 def : Pat<(v8i64 (X86vzload addr:$src)),
3409 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410}
3411
3412def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3413 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3414
3415def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3416 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3417
3418def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3419 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3420
3421def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3422 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3423
3424//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003425// AVX-512 - Non-temporals
3426//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003427let SchedRW = [WriteLoad] in {
3428 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3429 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3430 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3431 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3432 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003433
Craig Topper2f90c1f2016-06-07 07:27:57 +00003434 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003435 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003436 (ins i256mem:$src),
3437 "vmovntdqa\t{$src, $dst|$dst, $src}",
3438 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3439 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3440 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003441
Robert Khasanoved882972014-08-13 10:46:00 +00003442 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003443 (ins i128mem:$src),
3444 "vmovntdqa\t{$src, $dst|$dst, $src}",
3445 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3446 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3447 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003448 }
Adam Nemetefd07852014-06-18 16:51:10 +00003449}
3450
Igor Bregerd3341f52016-01-20 13:11:47 +00003451multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3452 PatFrag st_frag = alignednontemporalstore,
3453 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003454 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003455 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003456 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003457 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3458 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003459}
3460
Igor Bregerd3341f52016-01-20 13:11:47 +00003461multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3462 AVX512VLVectorVTInfo VTInfo> {
3463 let Predicates = [HasAVX512] in
3464 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003465
Igor Bregerd3341f52016-01-20 13:11:47 +00003466 let Predicates = [HasAVX512, HasVLX] in {
3467 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3468 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003469 }
3470}
3471
Igor Bregerd3341f52016-01-20 13:11:47 +00003472defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3473defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3474defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003475
Craig Topper707c89c2016-05-08 23:43:17 +00003476let Predicates = [HasAVX512], AddedComplexity = 400 in {
3477 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3478 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3479 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3480 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3481 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3482 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003483
3484 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3485 (VMOVNTDQAZrm addr:$src)>;
3486 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3487 (VMOVNTDQAZrm addr:$src)>;
3488 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3489 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003490 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003491 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003492 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003493 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003494 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003495 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003496}
3497
Craig Topperc41320d2016-05-08 23:08:45 +00003498let Predicates = [HasVLX], AddedComplexity = 400 in {
3499 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3500 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3501 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3502 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3503 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3504 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3505
Simon Pilgrim9a896232016-06-07 13:34:24 +00003506 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3507 (VMOVNTDQAZ256rm addr:$src)>;
3508 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3509 (VMOVNTDQAZ256rm addr:$src)>;
3510 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3511 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003512 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003513 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003514 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003515 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003516 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003517 (VMOVNTDQAZ256rm addr:$src)>;
3518
Craig Topperc41320d2016-05-08 23:08:45 +00003519 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3520 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3521 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3522 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3523 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3524 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003525
3526 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3527 (VMOVNTDQAZ128rm addr:$src)>;
3528 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3529 (VMOVNTDQAZ128rm addr:$src)>;
3530 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3531 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003532 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003533 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003534 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003535 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003536 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003537 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003538}
3539
Adam Nemet7f62b232014-06-10 16:39:53 +00003540//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541// AVX-512 - Integer arithmetic
3542//
3543multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003544 X86VectorVTInfo _, OpndItins itins,
3545 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003546 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003547 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003548 "$src2, $src1", "$src1, $src2",
3549 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003550 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003551 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003552
Craig Toppere1cac152016-06-07 07:27:54 +00003553 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3554 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3555 "$src2, $src1", "$src1, $src2",
3556 (_.VT (OpNode _.RC:$src1,
3557 (bitconvert (_.LdFrag addr:$src2)))),
3558 itins.rm>,
3559 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003560}
3561
3562multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3563 X86VectorVTInfo _, OpndItins itins,
3564 bit IsCommutable = 0> :
3565 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003566 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3567 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3568 "${src2}"##_.BroadcastStr##", $src1",
3569 "$src1, ${src2}"##_.BroadcastStr,
3570 (_.VT (OpNode _.RC:$src1,
3571 (X86VBroadcast
3572 (_.ScalarLdFrag addr:$src2)))),
3573 itins.rm>,
3574 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003576
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003577multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3578 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3579 Predicate prd, bit IsCommutable = 0> {
3580 let Predicates = [prd] in
3581 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3582 IsCommutable>, EVEX_V512;
3583
3584 let Predicates = [prd, HasVLX] in {
3585 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3586 IsCommutable>, EVEX_V256;
3587 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3588 IsCommutable>, EVEX_V128;
3589 }
3590}
3591
Robert Khasanov545d1b72014-10-14 14:36:19 +00003592multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3593 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3594 Predicate prd, bit IsCommutable = 0> {
3595 let Predicates = [prd] in
3596 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3597 IsCommutable>, EVEX_V512;
3598
3599 let Predicates = [prd, HasVLX] in {
3600 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3601 IsCommutable>, EVEX_V256;
3602 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3603 IsCommutable>, EVEX_V128;
3604 }
3605}
3606
3607multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3608 OpndItins itins, Predicate prd,
3609 bit IsCommutable = 0> {
3610 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3611 itins, prd, IsCommutable>,
3612 VEX_W, EVEX_CD8<64, CD8VF>;
3613}
3614
3615multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3616 OpndItins itins, Predicate prd,
3617 bit IsCommutable = 0> {
3618 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3619 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3620}
3621
3622multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3623 OpndItins itins, Predicate prd,
3624 bit IsCommutable = 0> {
3625 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3626 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3627}
3628
3629multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3630 OpndItins itins, Predicate prd,
3631 bit IsCommutable = 0> {
3632 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3633 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3634}
3635
3636multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3637 SDNode OpNode, OpndItins itins, Predicate prd,
3638 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003639 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003640 IsCommutable>;
3641
Igor Bregerf2460112015-07-26 14:41:44 +00003642 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003643 IsCommutable>;
3644}
3645
3646multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3647 SDNode OpNode, OpndItins itins, Predicate prd,
3648 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003649 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003650 IsCommutable>;
3651
Igor Bregerf2460112015-07-26 14:41:44 +00003652 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003653 IsCommutable>;
3654}
3655
3656multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3657 bits<8> opc_d, bits<8> opc_q,
3658 string OpcodeStr, SDNode OpNode,
3659 OpndItins itins, bit IsCommutable = 0> {
3660 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3661 itins, HasAVX512, IsCommutable>,
3662 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3663 itins, HasBWI, IsCommutable>;
3664}
3665
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003666multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003667 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003668 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3669 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003670 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003671 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003672 "$src2, $src1","$src1, $src2",
3673 (_Dst.VT (OpNode
3674 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003675 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003676 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003677 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003678 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3679 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3680 "$src2, $src1", "$src1, $src2",
3681 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3682 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003683 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003684 AVX512BIBase, EVEX_4V;
3685
3686 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3687 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3688 OpcodeStr,
3689 "${src2}"##_Brdct.BroadcastStr##", $src1",
3690 "$src1, ${src2}"##_Dst.BroadcastStr,
3691 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3692 (_Brdct.VT (X86VBroadcast
3693 (_Brdct.ScalarLdFrag addr:$src2)))))),
3694 itins.rm>,
3695 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696}
3697
Robert Khasanov545d1b72014-10-14 14:36:19 +00003698defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3699 SSE_INTALU_ITINS_P, 1>;
3700defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3701 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003702defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3703 SSE_INTALU_ITINS_P, HasBWI, 1>;
3704defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3705 SSE_INTALU_ITINS_P, HasBWI, 0>;
3706defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003707 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003708defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003709 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003710defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003711 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003712defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003713 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003714defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003715 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003716defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003717 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003718defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003719 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003720defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003721 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003722defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003723 SSE_INTALU_ITINS_P, HasBWI, 1>;
3724
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003725multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003726 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3727 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3728 let Predicates = [prd] in
3729 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3730 _SrcVTInfo.info512, _DstVTInfo.info512,
3731 v8i64_info, IsCommutable>,
3732 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3733 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003734 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003735 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003736 v4i64x_info, IsCommutable>,
3737 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003738 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003739 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003740 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003741 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3742 }
Michael Liao66233b72015-08-06 09:06:20 +00003743}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003744
3745defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003746 avx512vl_i32_info, avx512vl_i64_info,
3747 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003748defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003749 avx512vl_i32_info, avx512vl_i64_info,
3750 X86pmuludq, HasAVX512, 1>;
3751defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3752 avx512vl_i8_info, avx512vl_i8_info,
3753 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003754
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003755multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3756 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003757 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3758 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3759 OpcodeStr,
3760 "${src2}"##_Src.BroadcastStr##", $src1",
3761 "$src1, ${src2}"##_Src.BroadcastStr,
3762 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3763 (_Src.VT (X86VBroadcast
3764 (_Src.ScalarLdFrag addr:$src2))))))>,
3765 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003766}
3767
Michael Liao66233b72015-08-06 09:06:20 +00003768multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3769 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003770 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003771 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003772 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003773 "$src2, $src1","$src1, $src2",
3774 (_Dst.VT (OpNode
3775 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003776 (_Src.VT _Src.RC:$src2))),
3777 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003778 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003779 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3780 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3781 "$src2, $src1", "$src1, $src2",
3782 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3783 (bitconvert (_Src.LdFrag addr:$src2))))>,
3784 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003785}
3786
3787multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3788 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003789 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003790 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3791 v32i16_info>,
3792 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3793 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003794 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003795 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3796 v16i16x_info>,
3797 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3798 v16i16x_info>, EVEX_V256;
3799 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3800 v8i16x_info>,
3801 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3802 v8i16x_info>, EVEX_V128;
3803 }
3804}
3805multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3806 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003807 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003808 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3809 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003810 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003811 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3812 v32i8x_info>, EVEX_V256;
3813 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3814 v16i8x_info>, EVEX_V128;
3815 }
3816}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003817
3818multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3819 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003820 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003821 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003822 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003823 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003824 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003825 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003826 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003827 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003828 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003829 }
3830}
3831
Craig Topperb6da6542016-05-01 17:38:32 +00003832defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3833defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3834defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3835defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003836
Craig Topper5acb5a12016-05-01 06:24:57 +00003837defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3838 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3839defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003840 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003841
Igor Bregerf2460112015-07-26 14:41:44 +00003842defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003843 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003844defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003845 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003846defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003847 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003848
Igor Bregerf2460112015-07-26 14:41:44 +00003849defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003850 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003851defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003852 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003853defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003854 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003855
Igor Bregerf2460112015-07-26 14:41:44 +00003856defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003857 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003858defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003859 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003860defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003861 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003862
Igor Bregerf2460112015-07-26 14:41:44 +00003863defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003864 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003865defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003866 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003867defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003868 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003869
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003870//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871// AVX-512 Logical Instructions
3872//===----------------------------------------------------------------------===//
3873
Craig Topperabe80cc2016-08-28 06:06:28 +00003874multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3875 X86VectorVTInfo _, OpndItins itins,
3876 bit IsCommutable = 0> {
3877 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3878 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3879 "$src2, $src1", "$src1, $src2",
3880 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3881 (bitconvert (_.VT _.RC:$src2)))),
3882 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3883 _.RC:$src2)))),
3884 itins.rr, IsCommutable>,
3885 AVX512BIBase, EVEX_4V;
3886
3887 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3888 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3889 "$src2, $src1", "$src1, $src2",
3890 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3891 (bitconvert (_.LdFrag addr:$src2)))),
3892 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3893 (bitconvert (_.LdFrag addr:$src2)))))),
3894 itins.rm>,
3895 AVX512BIBase, EVEX_4V;
3896}
3897
3898multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3899 X86VectorVTInfo _, OpndItins itins,
3900 bit IsCommutable = 0> :
3901 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3902 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3903 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3904 "${src2}"##_.BroadcastStr##", $src1",
3905 "$src1, ${src2}"##_.BroadcastStr,
3906 (_.i64VT (OpNode _.RC:$src1,
3907 (bitconvert
3908 (_.VT (X86VBroadcast
3909 (_.ScalarLdFrag addr:$src2)))))),
3910 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3911 (bitconvert
3912 (_.VT (X86VBroadcast
3913 (_.ScalarLdFrag addr:$src2)))))))),
3914 itins.rm>,
3915 AVX512BIBase, EVEX_4V, EVEX_B;
3916}
3917
3918multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3919 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3920 Predicate prd, bit IsCommutable = 0> {
3921 let Predicates = [prd] in
3922 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3923 IsCommutable>, EVEX_V512;
3924
3925 let Predicates = [prd, HasVLX] in {
3926 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3927 IsCommutable>, EVEX_V256;
3928 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3929 IsCommutable>, EVEX_V128;
3930 }
3931}
3932
3933multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3934 OpndItins itins, Predicate prd,
3935 bit IsCommutable = 0> {
3936 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3937 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3938}
3939
3940multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3941 OpndItins itins, Predicate prd,
3942 bit IsCommutable = 0> {
3943 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3944 itins, prd, IsCommutable>,
3945 VEX_W, EVEX_CD8<64, CD8VF>;
3946}
3947
3948multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3949 SDNode OpNode, OpndItins itins, Predicate prd,
3950 bit IsCommutable = 0> {
3951 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3952 IsCommutable>;
3953
3954 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3955 IsCommutable>;
3956}
3957
3958defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003959 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003960defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003961 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003962defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003963 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003964defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003965 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003966
3967//===----------------------------------------------------------------------===//
3968// AVX-512 FP arithmetic
3969//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003970multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3971 SDNode OpNode, SDNode VecNode, OpndItins itins,
3972 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003973 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003974 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3975 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3976 "$src2, $src1", "$src1, $src2",
3977 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3978 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003979 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003980
3981 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003982 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003983 "$src2, $src1", "$src1, $src2",
3984 (VecNode (_.VT _.RC:$src1),
3985 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3986 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003987 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003988 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003989 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003990 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003991 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3992 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003993 itins.rr> {
3994 let isCommutable = IsCommutable;
3995 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003996 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003997 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003998 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3999 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004000 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004001 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004002 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003}
4004
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004005multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004006 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004007 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004008 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4009 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4010 "$rc, $src2, $src1", "$src1, $src2, $rc",
4011 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004012 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004013 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004014}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004015multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4016 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004017 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004018 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4019 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004020 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004021 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004022 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023}
4024
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004025multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4026 SDNode VecNode,
4027 SizeItins itins, bit IsCommutable> {
4028 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4029 itins.s, IsCommutable>,
4030 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4031 itins.s, IsCommutable>,
4032 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4033 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4034 itins.d, IsCommutable>,
4035 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4036 itins.d, IsCommutable>,
4037 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4038}
4039
4040multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4041 SDNode VecNode,
4042 SizeItins itins, bit IsCommutable> {
4043 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4044 itins.s, IsCommutable>,
4045 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4046 itins.s, IsCommutable>,
4047 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4048 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4049 itins.d, IsCommutable>,
4050 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4051 itins.d, IsCommutable>,
4052 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4053}
4054defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004055defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004056defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004057defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004058defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4059defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4060
4061// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4062// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4063multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4064 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004065 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004066 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4067 (ins _.FRC:$src1, _.FRC:$src2),
4068 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4069 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004070 itins.rr> {
4071 let isCommutable = 1;
4072 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004073 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4074 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4075 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4076 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4077 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4078 }
4079}
4080defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4081 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4082 EVEX_CD8<32, CD8VT1>;
4083
4084defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4085 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4086 EVEX_CD8<64, CD8VT1>;
4087
4088defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4089 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4090 EVEX_CD8<32, CD8VT1>;
4091
4092defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4093 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4094 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004097 X86VectorVTInfo _, OpndItins itins,
4098 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004099 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004100 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4101 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4102 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004103 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4104 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004105 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4106 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4107 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004108 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4109 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004110 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4111 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4112 "${src2}"##_.BroadcastStr##", $src1",
4113 "$src1, ${src2}"##_.BroadcastStr,
4114 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004115 (_.ScalarLdFrag addr:$src2)))),
4116 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004117 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004118}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004119
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004120multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004121 X86VectorVTInfo _> {
4122 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004123 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4124 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4125 "$rc, $src2, $src1", "$src1, $src2, $rc",
4126 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4127 EVEX_4V, EVEX_B, EVEX_RC;
4128}
4129
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004130
4131multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004132 X86VectorVTInfo _> {
4133 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004134 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4135 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4136 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4137 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4138 EVEX_4V, EVEX_B;
4139}
4140
Michael Liao66233b72015-08-06 09:06:20 +00004141multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004142 Predicate prd, SizeItins itins,
4143 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004144 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004145 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004146 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004147 EVEX_CD8<32, CD8VF>;
4148 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004149 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004150 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004151 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004152
Robert Khasanov595e5982014-10-29 15:43:02 +00004153 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004154 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004155 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004156 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004157 EVEX_CD8<32, CD8VF>;
4158 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004159 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004160 EVEX_CD8<32, CD8VF>;
4161 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004162 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004163 EVEX_CD8<64, CD8VF>;
4164 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004165 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004166 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004167 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168}
4169
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004170multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004171 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004172 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004173 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004174 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4175}
4176
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004177multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004178 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004179 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004180 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004181 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4182}
4183
Craig Topper9433f972016-08-02 06:16:53 +00004184defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4185 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004186 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004187defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4188 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004189 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004190defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004191 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004192defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004193 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004194defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4195 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004196 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004197defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4198 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004199 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004200let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004201 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4202 SSE_ALU_ITINS_P, 1>;
4203 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4204 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004205}
Craig Topper9433f972016-08-02 06:16:53 +00004206defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4207 SSE_ALU_ITINS_P, 1>;
4208defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4209 SSE_ALU_ITINS_P, 0>;
4210defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4211 SSE_ALU_ITINS_P, 1>;
4212defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4213 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004214
Craig Topper8f6827c2016-08-31 05:37:52 +00004215// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004216multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4217 X86VectorVTInfo _, Predicate prd> {
4218let Predicates = [prd] in {
4219 // Masked register-register logical operations.
4220 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4221 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4222 _.RC:$src0)),
4223 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4224 _.RC:$src1, _.RC:$src2)>;
4225 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4226 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4227 _.ImmAllZerosV)),
4228 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4229 _.RC:$src2)>;
4230 // Masked register-memory logical operations.
4231 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4232 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4233 (load addr:$src2)))),
4234 _.RC:$src0)),
4235 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4236 _.RC:$src1, addr:$src2)>;
4237 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4238 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4239 _.ImmAllZerosV)),
4240 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4241 addr:$src2)>;
4242 // Register-broadcast logical operations.
4243 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4244 (bitconvert (_.VT (X86VBroadcast
4245 (_.ScalarLdFrag addr:$src2)))))),
4246 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4247 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4248 (bitconvert
4249 (_.i64VT (OpNode _.RC:$src1,
4250 (bitconvert (_.VT
4251 (X86VBroadcast
4252 (_.ScalarLdFrag addr:$src2))))))),
4253 _.RC:$src0)),
4254 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4255 _.RC:$src1, addr:$src2)>;
4256 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4257 (bitconvert
4258 (_.i64VT (OpNode _.RC:$src1,
4259 (bitconvert (_.VT
4260 (X86VBroadcast
4261 (_.ScalarLdFrag addr:$src2))))))),
4262 _.ImmAllZerosV)),
4263 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4264 _.RC:$src1, addr:$src2)>;
4265}
Craig Topper8f6827c2016-08-31 05:37:52 +00004266}
4267
Craig Topper45d65032016-09-02 05:29:13 +00004268multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4269 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4270 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4271 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4272 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4273 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4274 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004275}
4276
Craig Topper45d65032016-09-02 05:29:13 +00004277defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4278defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4279defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4280defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4281
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004282multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4283 X86VectorVTInfo _> {
4284 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4285 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4286 "$src2, $src1", "$src1, $src2",
4287 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004288 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4289 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4290 "$src2, $src1", "$src1, $src2",
4291 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4292 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4293 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4294 "${src2}"##_.BroadcastStr##", $src1",
4295 "$src1, ${src2}"##_.BroadcastStr,
4296 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4297 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4298 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004299}
4300
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004301multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4302 X86VectorVTInfo _> {
4303 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4304 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4305 "$src2, $src1", "$src1, $src2",
4306 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004307 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4308 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4309 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004310 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004311 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4312 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004313}
4314
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004315multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004316 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004317 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4318 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004319 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004320 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4321 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004322 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4323 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004324 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004325 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4326 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004327 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4328
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004329 // Define only if AVX512VL feature is present.
4330 let Predicates = [HasVLX] in {
4331 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4332 EVEX_V128, EVEX_CD8<32, CD8VF>;
4333 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4334 EVEX_V256, EVEX_CD8<32, CD8VF>;
4335 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4336 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4337 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4338 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4339 }
4340}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004341defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004342
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004343//===----------------------------------------------------------------------===//
4344// AVX-512 VPTESTM instructions
4345//===----------------------------------------------------------------------===//
4346
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004347multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4348 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004349 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004350 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4351 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4352 "$src2, $src1", "$src1, $src2",
4353 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4354 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004355 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4356 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4357 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004358 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004359 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4360 EVEX_4V,
4361 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362}
4363
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004364multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4365 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004366 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4367 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4368 "${src2}"##_.BroadcastStr##", $src1",
4369 "$src1, ${src2}"##_.BroadcastStr,
4370 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4371 (_.ScalarLdFrag addr:$src2))))>,
4372 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004373}
Igor Bregerfca0a342016-01-28 13:19:25 +00004374
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004375// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004376multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4377 X86VectorVTInfo _, string Suffix> {
4378 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4379 (_.KVT (COPY_TO_REGCLASS
4380 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004381 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004382 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004383 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004384 _.RC:$src2, _.SubRegIdx)),
4385 _.KRC))>;
4386}
4387
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004388multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004389 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004390 let Predicates = [HasAVX512] in
4391 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4392 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4393
4394 let Predicates = [HasAVX512, HasVLX] in {
4395 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4396 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4397 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4398 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4399 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004400 let Predicates = [HasAVX512, NoVLX] in {
4401 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4402 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004403 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004404}
4405
4406multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4407 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004408 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004409 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004410 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004411}
4412
4413multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4414 SDNode OpNode> {
4415 let Predicates = [HasBWI] in {
4416 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4417 EVEX_V512, VEX_W;
4418 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4419 EVEX_V512;
4420 }
4421 let Predicates = [HasVLX, HasBWI] in {
4422
4423 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4424 EVEX_V256, VEX_W;
4425 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4426 EVEX_V128, VEX_W;
4427 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4428 EVEX_V256;
4429 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4430 EVEX_V128;
4431 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004432
Igor Bregerfca0a342016-01-28 13:19:25 +00004433 let Predicates = [HasAVX512, NoVLX] in {
4434 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4435 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4436 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4437 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004438 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004439
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004440}
4441
4442multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4443 SDNode OpNode> :
4444 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4445 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4446
4447defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4448defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004449
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004450
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004451//===----------------------------------------------------------------------===//
4452// AVX-512 Shift instructions
4453//===----------------------------------------------------------------------===//
4454multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004455 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004456 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004457 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004458 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004459 "$src2, $src1", "$src1, $src2",
4460 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004461 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004462 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004463 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004464 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004465 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4466 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004467 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004468 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004469}
4470
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004471multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4472 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004473 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004474 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4475 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4476 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4477 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004478 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004479}
4480
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004482 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004483 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004484 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004485 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4486 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4487 "$src2, $src1", "$src1, $src2",
4488 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004489 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004490 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4491 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4492 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004493 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004494 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004495 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004496 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004497}
4498
Cameron McInally5fb084e2014-12-11 17:13:05 +00004499multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004500 ValueType SrcVT, PatFrag bc_frag,
4501 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4502 let Predicates = [prd] in
4503 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4504 VTInfo.info512>, EVEX_V512,
4505 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4506 let Predicates = [prd, HasVLX] in {
4507 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4508 VTInfo.info256>, EVEX_V256,
4509 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4510 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4511 VTInfo.info128>, EVEX_V128,
4512 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4513 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004514}
4515
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004516multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4517 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004518 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004519 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004520 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004521 avx512vl_i64_info, HasAVX512>, VEX_W;
4522 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4523 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524}
4525
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004526multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4527 string OpcodeStr, SDNode OpNode,
4528 AVX512VLVectorVTInfo VTInfo> {
4529 let Predicates = [HasAVX512] in
4530 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4531 VTInfo.info512>,
4532 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4533 VTInfo.info512>, EVEX_V512;
4534 let Predicates = [HasAVX512, HasVLX] in {
4535 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4536 VTInfo.info256>,
4537 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4538 VTInfo.info256>, EVEX_V256;
4539 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4540 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004541 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004542 VTInfo.info128>, EVEX_V128;
4543 }
4544}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545
Michael Liao66233b72015-08-06 09:06:20 +00004546multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004547 Format ImmFormR, Format ImmFormM,
4548 string OpcodeStr, SDNode OpNode> {
4549 let Predicates = [HasBWI] in
4550 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4551 v32i16_info>, EVEX_V512;
4552 let Predicates = [HasVLX, HasBWI] in {
4553 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4554 v16i16x_info>, EVEX_V256;
4555 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4556 v8i16x_info>, EVEX_V128;
4557 }
4558}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004559
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004560multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4561 Format ImmFormR, Format ImmFormM,
4562 string OpcodeStr, SDNode OpNode> {
4563 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4564 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4565 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4566 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4567}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004568
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004569defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004570 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004571
4572defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004573 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004574
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004575defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004576 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004577
Michael Zuckerman298a6802016-01-13 12:39:33 +00004578defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004579defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004580
4581defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4582defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4583defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004584
4585//===-------------------------------------------------------------------===//
4586// Variable Bit Shifts
4587//===-------------------------------------------------------------------===//
4588multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004589 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004590 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004591 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4592 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4593 "$src2, $src1", "$src1, $src2",
4594 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004595 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004596 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4597 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4598 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004599 (_.VT (OpNode _.RC:$src1,
4600 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004601 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004602 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004603 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604}
4605
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004606multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4607 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004608 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004609 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4611 "${src2}"##_.BroadcastStr##", $src1",
4612 "$src1, ${src2}"##_.BroadcastStr,
4613 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4614 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004615 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004616 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4617}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004618multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4619 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004620 let Predicates = [HasAVX512] in
4621 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4622 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4623
4624 let Predicates = [HasAVX512, HasVLX] in {
4625 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4626 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4627 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4628 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4629 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004630}
4631
4632multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4633 SDNode OpNode> {
4634 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004635 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004636 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004637 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004638}
4639
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004640// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004641multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4642 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004643 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004644 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004645 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004646 (!cast<Instruction>(NAME#"WZrr")
4647 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4648 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4649 sub_ymm)>;
4650
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004651 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004652 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004653 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004654 (!cast<Instruction>(NAME#"WZrr")
4655 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4656 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4657 sub_xmm)>;
4658 }
4659}
4660
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004661multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4662 SDNode OpNode> {
4663 let Predicates = [HasBWI] in
4664 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4665 EVEX_V512, VEX_W;
4666 let Predicates = [HasVLX, HasBWI] in {
4667
4668 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4669 EVEX_V256, VEX_W;
4670 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4671 EVEX_V128, VEX_W;
4672 }
4673}
4674
4675defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004676 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4677 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004678
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004679defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004680 avx512_var_shift_w<0x11, "vpsravw", sra>,
4681 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004682
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004683defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004684 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4685 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004686defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4687defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004688
Craig Topper05629d02016-07-24 07:32:45 +00004689// Special handing for handling VPSRAV intrinsics.
4690multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4691 list<Predicate> p> {
4692 let Predicates = p in {
4693 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4694 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4695 _.RC:$src2)>;
4696 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4697 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4698 _.RC:$src1, addr:$src2)>;
4699 let AddedComplexity = 20 in {
4700 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4701 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4702 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4703 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4704 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4705 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4706 _.RC:$src0)),
4707 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4708 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4709 }
4710 let AddedComplexity = 30 in {
4711 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4712 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4713 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4714 _.RC:$src1, _.RC:$src2)>;
4715 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4716 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4717 _.ImmAllZerosV)),
4718 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4719 _.RC:$src1, addr:$src2)>;
4720 }
4721 }
4722}
4723
4724multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4725 list<Predicate> p> :
4726 avx512_var_shift_int_lowering<InstrStr, _, p> {
4727 let Predicates = p in {
4728 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4729 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4730 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4731 _.RC:$src1, addr:$src2)>;
4732 let AddedComplexity = 20 in
4733 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4734 (X86vsrav _.RC:$src1,
4735 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4736 _.RC:$src0)),
4737 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4738 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4739 let AddedComplexity = 30 in
4740 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4741 (X86vsrav _.RC:$src1,
4742 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4743 _.ImmAllZerosV)),
4744 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4745 _.RC:$src1, addr:$src2)>;
4746 }
4747}
4748
4749defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4750defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4751defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4752defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4753defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4754defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4755defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4756defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4757defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4758
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004759//===-------------------------------------------------------------------===//
4760// 1-src variable permutation VPERMW/D/Q
4761//===-------------------------------------------------------------------===//
4762multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4763 AVX512VLVectorVTInfo _> {
4764 let Predicates = [HasAVX512] in
4765 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4766 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4767
4768 let Predicates = [HasAVX512, HasVLX] in
4769 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4770 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4771}
4772
4773multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4774 string OpcodeStr, SDNode OpNode,
4775 AVX512VLVectorVTInfo VTInfo> {
4776 let Predicates = [HasAVX512] in
4777 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4778 VTInfo.info512>,
4779 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4780 VTInfo.info512>, EVEX_V512;
4781 let Predicates = [HasAVX512, HasVLX] in
4782 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4783 VTInfo.info256>,
4784 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4785 VTInfo.info256>, EVEX_V256;
4786}
4787
Michael Zuckermand9cac592016-01-19 17:07:43 +00004788multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4789 Predicate prd, SDNode OpNode,
4790 AVX512VLVectorVTInfo _> {
4791 let Predicates = [prd] in
4792 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4793 EVEX_V512 ;
4794 let Predicates = [HasVLX, prd] in {
4795 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4796 EVEX_V256 ;
4797 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4798 EVEX_V128 ;
4799 }
4800}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004801
Michael Zuckermand9cac592016-01-19 17:07:43 +00004802defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4803 avx512vl_i16_info>, VEX_W;
4804defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4805 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004806
4807defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4808 avx512vl_i32_info>;
4809defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4810 avx512vl_i64_info>, VEX_W;
4811defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4812 avx512vl_f32_info>;
4813defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4814 avx512vl_f64_info>, VEX_W;
4815
4816defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4817 X86VPermi, avx512vl_i64_info>,
4818 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4819defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4820 X86VPermi, avx512vl_f64_info>,
4821 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004822//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004823// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004824//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004825
Igor Breger78741a12015-10-04 07:20:41 +00004826multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4827 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4828 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4829 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4830 "$src2, $src1", "$src1, $src2",
4831 (_.VT (OpNode _.RC:$src1,
4832 (Ctrl.VT Ctrl.RC:$src2)))>,
4833 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004834 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4835 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4836 "$src2, $src1", "$src1, $src2",
4837 (_.VT (OpNode
4838 _.RC:$src1,
4839 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4840 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4841 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4842 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4843 "${src2}"##_.BroadcastStr##", $src1",
4844 "$src1, ${src2}"##_.BroadcastStr,
4845 (_.VT (OpNode
4846 _.RC:$src1,
4847 (Ctrl.VT (X86VBroadcast
4848 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4849 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004850}
4851
4852multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4853 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4854 let Predicates = [HasAVX512] in {
4855 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4856 Ctrl.info512>, EVEX_V512;
4857 }
4858 let Predicates = [HasAVX512, HasVLX] in {
4859 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4860 Ctrl.info128>, EVEX_V128;
4861 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4862 Ctrl.info256>, EVEX_V256;
4863 }
4864}
4865
4866multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4867 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4868
4869 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4870 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4871 X86VPermilpi, _>,
4872 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004873}
4874
Craig Topper05948fb2016-08-02 05:11:15 +00004875let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004876defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4877 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004878let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004879defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4880 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004881//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004882// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4883//===----------------------------------------------------------------------===//
4884
4885defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004886 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004887 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4888defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004889 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004890defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004891 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004892
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004893multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4894 let Predicates = [HasBWI] in
4895 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4896
4897 let Predicates = [HasVLX, HasBWI] in {
4898 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4899 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4900 }
4901}
4902
4903defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4904
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004905//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004906// Move Low to High and High to Low packed FP Instructions
4907//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004908def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4909 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004910 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004911 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4912 IIC_SSE_MOV_LH>, EVEX_4V;
4913def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4914 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004915 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4917 IIC_SSE_MOV_LH>, EVEX_4V;
4918
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004919let Predicates = [HasAVX512] in {
4920 // MOVLHPS patterns
4921 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4922 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4923 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4924 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004925
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004926 // MOVHLPS patterns
4927 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4928 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4929}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004930
4931//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004932// VMOVHPS/PD VMOVLPS Instructions
4933// All patterns was taken from SSS implementation.
4934//===----------------------------------------------------------------------===//
4935multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4936 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004937 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4938 (ins _.RC:$src1, f64mem:$src2),
4939 !strconcat(OpcodeStr,
4940 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4941 [(set _.RC:$dst,
4942 (OpNode _.RC:$src1,
4943 (_.VT (bitconvert
4944 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4945 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004946}
4947
4948defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4949 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4950defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4951 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4952defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4953 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4954defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4955 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4956
4957let Predicates = [HasAVX512] in {
4958 // VMOVHPS patterns
4959 def : Pat<(X86Movlhps VR128X:$src1,
4960 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4961 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4962 def : Pat<(X86Movlhps VR128X:$src1,
4963 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4964 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4965 // VMOVHPD patterns
4966 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4967 (scalar_to_vector (loadf64 addr:$src2)))),
4968 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4969 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4970 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4971 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4972 // VMOVLPS patterns
4973 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4974 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4975 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4976 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4977 // VMOVLPD patterns
4978 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4979 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4980 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4981 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4982 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4983 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4984 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4985}
4986
Igor Bregerb6b27af2015-11-10 07:09:07 +00004987def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4988 (ins f64mem:$dst, VR128X:$src),
4989 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004990 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004991 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4992 (bc_v2f64 (v4f32 VR128X:$src))),
4993 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4994 EVEX, EVEX_CD8<32, CD8VT2>;
4995def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4996 (ins f64mem:$dst, VR128X:$src),
4997 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004998 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004999 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5000 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5001 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5002def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5003 (ins f64mem:$dst, VR128X:$src),
5004 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005005 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005006 (iPTR 0))), addr:$dst)],
5007 IIC_SSE_MOV_LH>,
5008 EVEX, EVEX_CD8<32, CD8VT2>;
5009def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5010 (ins f64mem:$dst, VR128X:$src),
5011 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005012 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005013 (iPTR 0))), addr:$dst)],
5014 IIC_SSE_MOV_LH>,
5015 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005016
Igor Bregerb6b27af2015-11-10 07:09:07 +00005017let Predicates = [HasAVX512] in {
5018 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005019 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005020 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5021 (iPTR 0))), addr:$dst),
5022 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5023 // VMOVLPS patterns
5024 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5025 addr:$src1),
5026 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5027 def : Pat<(store (v4i32 (X86Movlps
5028 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5029 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5030 // VMOVLPD patterns
5031 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5032 addr:$src1),
5033 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5034 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5035 addr:$src1),
5036 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5037}
5038//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005039// FMA - Fused Multiply Operations
5040//
Adam Nemet26371ce2014-10-24 00:02:55 +00005041
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005042multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005043 X86VectorVTInfo _, string Suff> {
5044 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005045 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005046 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005047 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005048 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005049 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005050
Craig Toppere1cac152016-06-07 07:27:54 +00005051 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5052 (ins _.RC:$src2, _.MemOp:$src3),
5053 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005054 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005055 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005056
Craig Toppere1cac152016-06-07 07:27:54 +00005057 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5058 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5059 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5060 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005061 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005062 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005063 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005064 }
Craig Topper318e40b2016-07-25 07:20:31 +00005065
5066 // Additional pattern for folding broadcast nodes in other orders.
5067 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5068 (OpNode _.RC:$src1, _.RC:$src2,
5069 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5070 _.RC:$src1)),
5071 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5072 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005073}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005074
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005075multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005076 X86VectorVTInfo _, string Suff> {
5077 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005078 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005079 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5080 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005081 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005082 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005083}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005084
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005085multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005086 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5087 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005088 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005089 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5090 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5091 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005092 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005093 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005094 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005095 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005096 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005097 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005098 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005099}
5100
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005101multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005102 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005103 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005104 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005105 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005106 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005107}
5108
5109defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5110defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5111defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5112defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5113defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5114defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5115
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005116
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005117multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005118 X86VectorVTInfo _, string Suff> {
5119 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005120 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5121 (ins _.RC:$src2, _.RC:$src3),
5122 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005123 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005124 AVX512FMA3Base;
5125
Craig Toppere1cac152016-06-07 07:27:54 +00005126 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5127 (ins _.RC:$src2, _.MemOp:$src3),
5128 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005129 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005130 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005131
Craig Toppere1cac152016-06-07 07:27:54 +00005132 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5133 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5134 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5135 "$src2, ${src3}"##_.BroadcastStr,
5136 (_.VT (OpNode _.RC:$src2,
5137 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005138 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005139 }
Craig Topper318e40b2016-07-25 07:20:31 +00005140
5141 // Additional patterns for folding broadcast nodes in other orders.
5142 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5143 _.RC:$src2, _.RC:$src1)),
5144 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5145 _.RC:$src2, addr:$src3)>;
5146 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5147 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5148 _.RC:$src2, _.RC:$src1),
5149 _.RC:$src1)),
5150 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5151 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5153 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5154 _.RC:$src2, _.RC:$src1),
5155 _.ImmAllZerosV)),
5156 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5157 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005158}
5159
5160multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005161 X86VectorVTInfo _, string Suff> {
5162 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005163 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5164 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5165 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005166 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005167 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005168}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005170multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005171 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5172 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005173 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005174 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5175 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5176 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005177 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005178 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005179 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005180 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005181 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005182 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005183 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005184}
5185
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005186multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005187 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005188 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005189 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005190 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005191 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005192}
5193
5194defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5195defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5196defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5197defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5198defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5199defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5200
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005201multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005202 X86VectorVTInfo _, string Suff> {
5203 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005204 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005205 (ins _.RC:$src2, _.RC:$src3),
5206 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005207 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005208 AVX512FMA3Base;
5209
Craig Toppere1cac152016-06-07 07:27:54 +00005210 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005211 (ins _.RC:$src2, _.MemOp:$src3),
5212 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005213 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005214 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005215
Craig Toppere1cac152016-06-07 07:27:54 +00005216 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005217 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5218 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5219 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005220 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005221 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005222 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005223 }
Craig Topper318e40b2016-07-25 07:20:31 +00005224
5225 // Additional patterns for folding broadcast nodes in other orders.
5226 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5227 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5228 _.RC:$src1, _.RC:$src2),
5229 _.RC:$src1)),
5230 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5231 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005232}
5233
5234multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005235 X86VectorVTInfo _, string Suff> {
5236 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005237 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005238 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5239 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005240 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005241 AVX512FMA3Base, EVEX_B, EVEX_RC;
5242}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005243
5244multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005245 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5246 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005247 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005248 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5249 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5250 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005251 }
5252 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005253 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005254 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005255 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005256 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5257 }
5258}
5259
5260multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005261 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005262 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005263 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005264 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005265 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005266}
5267
5268defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5269defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5270defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5271defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5272defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5273defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005274
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005275// Scalar FMA
5276let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005277multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5278 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5279 dag RHS_r, dag RHS_m > {
5280 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5281 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005282 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005283
Craig Toppere1cac152016-06-07 07:27:54 +00005284 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5285 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005286 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005287
5288 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5289 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005290 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005291 AVX512FMA3Base, EVEX_B, EVEX_RC;
5292
Craig Toppereafdbec2016-08-13 06:48:41 +00005293 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005294 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5295 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5296 !strconcat(OpcodeStr,
5297 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5298 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005299 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5300 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5301 !strconcat(OpcodeStr,
5302 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5303 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005304 }// isCodeGenOnly = 1
5305}
5306}// Constraints = "$src1 = $dst"
5307
5308multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5309 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5310 string SUFF> {
5311
Craig Topper2dca3b22016-07-24 08:26:38 +00005312 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005313 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5314 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5315 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005316 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5317 (i32 imm:$rc))),
5318 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5319 _.FRC:$src3))),
5320 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5321 (_.ScalarLdFrag addr:$src3))))>;
5322
Craig Topper2dca3b22016-07-24 08:26:38 +00005323 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005324 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5325 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005326 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005327 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005328 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5329 (i32 imm:$rc))),
5330 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5331 _.FRC:$src1))),
5332 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5333 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5334
Craig Topper2dca3b22016-07-24 08:26:38 +00005335 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005336 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5337 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005338 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005339 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005340 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5341 (i32 imm:$rc))),
5342 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5343 _.FRC:$src2))),
5344 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5345 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5346}
5347
5348multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5349 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5350 let Predicates = [HasAVX512] in {
5351 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5352 OpNodeRnd, f32x_info, "SS">,
5353 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5354 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5355 OpNodeRnd, f64x_info, "SD">,
5356 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5357 }
5358}
5359
5360defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5361defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5362defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5363defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005364
5365//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005366// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5367//===----------------------------------------------------------------------===//
5368let Constraints = "$src1 = $dst" in {
5369multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5370 X86VectorVTInfo _> {
5371 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5372 (ins _.RC:$src2, _.RC:$src3),
5373 OpcodeStr, "$src3, $src2", "$src2, $src3",
5374 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5375 AVX512FMA3Base;
5376
Craig Toppere1cac152016-06-07 07:27:54 +00005377 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5378 (ins _.RC:$src2, _.MemOp:$src3),
5379 OpcodeStr, "$src3, $src2", "$src2, $src3",
5380 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5381 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005382
Craig Toppere1cac152016-06-07 07:27:54 +00005383 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5384 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5385 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5386 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5387 (OpNode _.RC:$src1,
5388 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5389 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005390}
5391} // Constraints = "$src1 = $dst"
5392
5393multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5394 AVX512VLVectorVTInfo _> {
5395 let Predicates = [HasIFMA] in {
5396 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5397 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5398 }
5399 let Predicates = [HasVLX, HasIFMA] in {
5400 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5401 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5402 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5403 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5404 }
5405}
5406
5407defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5408 avx512vl_i64_info>, VEX_W;
5409defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5410 avx512vl_i64_info>, VEX_W;
5411
5412//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005413// AVX-512 Scalar convert from sign integer to float/double
5414//===----------------------------------------------------------------------===//
5415
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005416multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5417 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5418 PatFrag ld_frag, string asm> {
5419 let hasSideEffects = 0 in {
5420 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5421 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005422 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005423 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005424 let mayLoad = 1 in
5425 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5426 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005427 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005428 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005429 } // hasSideEffects = 0
5430 let isCodeGenOnly = 1 in {
5431 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5432 (ins DstVT.RC:$src1, SrcRC:$src2),
5433 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5434 [(set DstVT.RC:$dst,
5435 (OpNode (DstVT.VT DstVT.RC:$src1),
5436 SrcRC:$src2,
5437 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5438
5439 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5440 (ins DstVT.RC:$src1, x86memop:$src2),
5441 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5442 [(set DstVT.RC:$dst,
5443 (OpNode (DstVT.VT DstVT.RC:$src1),
5444 (ld_frag addr:$src2),
5445 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5446 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005447}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005448
Igor Bregerabe4a792015-06-14 12:44:55 +00005449multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005450 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005451 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5452 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005453 !strconcat(asm,
5454 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005455 [(set DstVT.RC:$dst,
5456 (OpNode (DstVT.VT DstVT.RC:$src1),
5457 SrcRC:$src2,
5458 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5459}
5460
5461multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005462 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5463 PatFrag ld_frag, string asm> {
5464 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5465 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5466 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005467}
5468
Andrew Trick15a47742013-10-09 05:11:10 +00005469let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005470defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005471 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5472 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005473defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005474 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5475 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005476defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005477 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5478 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005479defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005480 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5481 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005482
5483def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5484 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5485def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005486 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5488 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5489def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005490 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005491
5492def : Pat<(f32 (sint_to_fp GR32:$src)),
5493 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5494def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005495 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005496def : Pat<(f64 (sint_to_fp GR32:$src)),
5497 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5498def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005499 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5500
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005501defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005502 v4f32x_info, i32mem, loadi32,
5503 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005504defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005505 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5506 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005507defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005508 i32mem, loadi32, "cvtusi2sd{l}">,
5509 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005510defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005511 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5512 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005513
5514def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5515 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5516def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5517 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5518def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5519 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5520def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5521 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5522
5523def : Pat<(f32 (uint_to_fp GR32:$src)),
5524 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5525def : Pat<(f32 (uint_to_fp GR64:$src)),
5526 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5527def : Pat<(f64 (uint_to_fp GR32:$src)),
5528 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5529def : Pat<(f64 (uint_to_fp GR64:$src)),
5530 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005531}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005532
5533//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005534// AVX-512 Scalar convert from float/double to integer
5535//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005536multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5537 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005538 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005539 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005540 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005541 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5542 EVEX, VEX_LIG;
5543 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5544 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005545 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005546 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005547 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5548 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005549 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005550 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005551 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005552 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005553 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005554}
Asaf Badouh2744d212015-09-20 14:31:19 +00005555
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005556// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005557defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005558 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005559 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005560defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005561 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005562 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005563defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005564 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005565 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005566defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005567 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005568 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005569defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005570 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005571 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005572defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005573 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005574 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005575defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005576 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005577 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005578defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005579 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005580 EVEX_CD8<64, CD8VT1>;
5581
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005582// The SSE version of these instructions are disabled for AVX512.
5583// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5584let Predicates = [HasAVX512] in {
5585 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5586 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5587 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5588 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5589 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5590 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5591 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5592 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5593} // HasAVX512
5594
Asaf Badouh2744d212015-09-20 14:31:19 +00005595let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005596 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5597 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5598 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5599 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5600 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5601 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5602 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5603 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5604 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5605 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5606 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5607 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005608
Igor Breger982e4002016-06-08 07:48:23 +00005609 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005610 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5611 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005612} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005613
5614// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005615multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5616 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005617 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005618let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005619 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005620 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5621 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005622 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005623 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5624 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005625 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005626 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005627 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005628 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005629
Igor Bregerc59b3a22016-08-03 10:58:05 +00005630 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5631 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5632 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5633 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5634 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005635 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5636 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005637
Craig Toppere1cac152016-06-07 07:27:54 +00005638 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005639 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5640 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5641 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5642 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5643 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5644 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5645 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5646 (i32 FROUND_NO_EXC)))]>,
5647 EVEX,VEX_LIG , EVEX_B;
5648 let mayLoad = 1, hasSideEffects = 0 in
5649 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5650 (ins _SrcRC.MemOp:$src),
5651 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5652 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005653
Craig Toppere1cac152016-06-07 07:27:54 +00005654 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005655} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005656}
5657
Asaf Badouh2744d212015-09-20 14:31:19 +00005658
Igor Bregerc59b3a22016-08-03 10:58:05 +00005659defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5660 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005661 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005662defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5663 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005664 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005665defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5666 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005667 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005668defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5669 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005670 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5671
Igor Bregerc59b3a22016-08-03 10:58:05 +00005672defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5673 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005674 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005675defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5676 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005677 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005678defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5679 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005680 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005681defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5682 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005683 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5684let Predicates = [HasAVX512] in {
5685 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5686 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5687 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5688 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5689 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5690 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5691 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5692 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5693
Elena Demikhovskycf088092013-12-11 14:31:04 +00005694} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005695//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005696// AVX-512 Convert form float to double and back
5697//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005698multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5699 X86VectorVTInfo _Src, SDNode OpNode> {
5700 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005701 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005702 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005703 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005704 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005705 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5706 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005707 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005708 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005709 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005710 (_Src.VT (scalar_to_vector
5711 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005712 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005713}
5714
Asaf Badouh2744d212015-09-20 14:31:19 +00005715// Scalar Coversion with SAE - suppress all exceptions
5716multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5717 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5718 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005719 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005720 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005721 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005722 (_Src.VT _Src.RC:$src2),
5723 (i32 FROUND_NO_EXC)))>,
5724 EVEX_4V, VEX_LIG, EVEX_B;
5725}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005726
Asaf Badouh2744d212015-09-20 14:31:19 +00005727// Scalar Conversion with rounding control (RC)
5728multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5729 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5730 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005731 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005732 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005733 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005734 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5735 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5736 EVEX_B, EVEX_RC;
5737}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005738multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5739 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005740 X86VectorVTInfo _dst> {
5741 let Predicates = [HasAVX512] in {
5742 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5743 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5744 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5745 EVEX_V512, XD;
5746 }
5747}
5748
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005749multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5750 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005751 X86VectorVTInfo _dst> {
5752 let Predicates = [HasAVX512] in {
5753 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005754 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005755 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5756 }
5757}
5758defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5759 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005760defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005761 X86fpextRnd,f32x_info, f64x_info >;
5762
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005763def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005764 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005765 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5766 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005767def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005768 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5769 Requires<[HasAVX512]>;
5770
5771def : Pat<(f64 (extloadf32 addr:$src)),
5772 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005773 Requires<[HasAVX512, OptForSize]>;
5774
Asaf Badouh2744d212015-09-20 14:31:19 +00005775def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005776 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005777 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5778 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005779
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005780def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005781 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005782 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005783 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005784//===----------------------------------------------------------------------===//
5785// AVX-512 Vector convert from signed/unsigned integer to float/double
5786// and from float/double to signed/unsigned integer
5787//===----------------------------------------------------------------------===//
5788
5789multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5790 X86VectorVTInfo _Src, SDNode OpNode,
5791 string Broadcast = _.BroadcastStr,
5792 string Alias = ""> {
5793
5794 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5795 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5796 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5797
5798 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5799 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5800 (_.VT (OpNode (_Src.VT
5801 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5802
5803 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005804 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005805 "${src}"##Broadcast, "${src}"##Broadcast,
5806 (_.VT (OpNode (_Src.VT
5807 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5808 ))>, EVEX, EVEX_B;
5809}
5810// Coversion with SAE - suppress all exceptions
5811multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5812 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5813 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5814 (ins _Src.RC:$src), OpcodeStr,
5815 "{sae}, $src", "$src, {sae}",
5816 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5817 (i32 FROUND_NO_EXC)))>,
5818 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005819}
5820
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005821// Conversion with rounding control (RC)
5822multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5823 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5824 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5825 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5826 "$rc, $src", "$src, $rc",
5827 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5828 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005829}
5830
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005831// Extend Float to Double
5832multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5833 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005834 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005835 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5836 X86vfpextRnd>, EVEX_V512;
5837 }
5838 let Predicates = [HasVLX] in {
5839 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5840 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005841 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005842 EVEX_V256;
5843 }
5844}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005845
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005846// Truncate Double to Float
5847multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5848 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005849 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005850 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5851 X86vfproundRnd>, EVEX_V512;
5852 }
5853 let Predicates = [HasVLX] in {
5854 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5855 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005856 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005857 "{1to4}", "{y}">, EVEX_V256;
5858 }
5859}
5860
5861defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5862 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5863defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5864 PS, EVEX_CD8<32, CD8VH>;
5865
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005866def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5867 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005868
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005869let Predicates = [HasVLX] in {
5870 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5871 (VCVTPS2PDZ256rm addr:$src)>;
5872}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005873
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005874// Convert Signed/Unsigned Doubleword to Double
5875multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5876 SDNode OpNode128> {
5877 // No rounding in this op
5878 let Predicates = [HasAVX512] in
5879 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5880 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005881
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005882 let Predicates = [HasVLX] in {
5883 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5884 OpNode128, "{1to2}">, EVEX_V128;
5885 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5886 EVEX_V256;
5887 }
5888}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005889
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005890// Convert Signed/Unsigned Doubleword to Float
5891multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5892 SDNode OpNodeRnd> {
5893 let Predicates = [HasAVX512] in
5894 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5895 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5896 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005897
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005898 let Predicates = [HasVLX] in {
5899 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5900 EVEX_V128;
5901 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5902 EVEX_V256;
5903 }
5904}
5905
5906// Convert Float to Signed/Unsigned Doubleword with truncation
5907multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5908 SDNode OpNode, SDNode OpNodeRnd> {
5909 let Predicates = [HasAVX512] in {
5910 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5911 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5912 OpNodeRnd>, EVEX_V512;
5913 }
5914 let Predicates = [HasVLX] in {
5915 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5916 EVEX_V128;
5917 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5918 EVEX_V256;
5919 }
5920}
5921
5922// Convert Float to Signed/Unsigned Doubleword
5923multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5924 SDNode OpNode, SDNode OpNodeRnd> {
5925 let Predicates = [HasAVX512] in {
5926 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5927 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5928 OpNodeRnd>, EVEX_V512;
5929 }
5930 let Predicates = [HasVLX] in {
5931 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5932 EVEX_V128;
5933 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5934 EVEX_V256;
5935 }
5936}
5937
5938// Convert Double to Signed/Unsigned Doubleword with truncation
5939multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5940 SDNode OpNode, SDNode OpNodeRnd> {
5941 let Predicates = [HasAVX512] in {
5942 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5943 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5944 OpNodeRnd>, EVEX_V512;
5945 }
5946 let Predicates = [HasVLX] in {
5947 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5948 // memory forms of these instructions in Asm Parcer. They have the same
5949 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5950 // due to the same reason.
5951 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5952 "{1to2}", "{x}">, EVEX_V128;
5953 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5954 "{1to4}", "{y}">, EVEX_V256;
5955 }
5956}
5957
5958// Convert Double to Signed/Unsigned Doubleword
5959multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5960 SDNode OpNode, SDNode OpNodeRnd> {
5961 let Predicates = [HasAVX512] in {
5962 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5963 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5964 OpNodeRnd>, EVEX_V512;
5965 }
5966 let Predicates = [HasVLX] in {
5967 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5968 // memory forms of these instructions in Asm Parcer. They have the same
5969 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5970 // due to the same reason.
5971 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5972 "{1to2}", "{x}">, EVEX_V128;
5973 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5974 "{1to4}", "{y}">, EVEX_V256;
5975 }
5976}
5977
5978// Convert Double to Signed/Unsigned Quardword
5979multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5980 SDNode OpNode, SDNode OpNodeRnd> {
5981 let Predicates = [HasDQI] in {
5982 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5983 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5984 OpNodeRnd>, EVEX_V512;
5985 }
5986 let Predicates = [HasDQI, HasVLX] in {
5987 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5988 EVEX_V128;
5989 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5990 EVEX_V256;
5991 }
5992}
5993
5994// Convert Double to Signed/Unsigned Quardword with truncation
5995multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5996 SDNode OpNode, SDNode OpNodeRnd> {
5997 let Predicates = [HasDQI] in {
5998 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5999 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6000 OpNodeRnd>, EVEX_V512;
6001 }
6002 let Predicates = [HasDQI, HasVLX] in {
6003 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6004 EVEX_V128;
6005 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6006 EVEX_V256;
6007 }
6008}
6009
6010// Convert Signed/Unsigned Quardword to Double
6011multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6012 SDNode OpNode, SDNode OpNodeRnd> {
6013 let Predicates = [HasDQI] in {
6014 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6015 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6016 OpNodeRnd>, EVEX_V512;
6017 }
6018 let Predicates = [HasDQI, HasVLX] in {
6019 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6020 EVEX_V128;
6021 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6022 EVEX_V256;
6023 }
6024}
6025
6026// Convert Float to Signed/Unsigned Quardword
6027multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6028 SDNode OpNode, SDNode OpNodeRnd> {
6029 let Predicates = [HasDQI] in {
6030 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6031 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6032 OpNodeRnd>, EVEX_V512;
6033 }
6034 let Predicates = [HasDQI, HasVLX] in {
6035 // Explicitly specified broadcast string, since we take only 2 elements
6036 // from v4f32x_info source
6037 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6038 "{1to2}">, EVEX_V128;
6039 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6040 EVEX_V256;
6041 }
6042}
6043
6044// Convert Float to Signed/Unsigned Quardword with truncation
6045multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6046 SDNode OpNode, SDNode OpNodeRnd> {
6047 let Predicates = [HasDQI] in {
6048 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6049 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6050 OpNodeRnd>, EVEX_V512;
6051 }
6052 let Predicates = [HasDQI, HasVLX] in {
6053 // Explicitly specified broadcast string, since we take only 2 elements
6054 // from v4f32x_info source
6055 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6056 "{1to2}">, EVEX_V128;
6057 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6058 EVEX_V256;
6059 }
6060}
6061
6062// Convert Signed/Unsigned Quardword to Float
6063multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6064 SDNode OpNode, SDNode OpNodeRnd> {
6065 let Predicates = [HasDQI] in {
6066 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6067 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6068 OpNodeRnd>, EVEX_V512;
6069 }
6070 let Predicates = [HasDQI, HasVLX] in {
6071 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6072 // memory forms of these instructions in Asm Parcer. They have the same
6073 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6074 // due to the same reason.
6075 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6076 "{1to2}", "{x}">, EVEX_V128;
6077 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6078 "{1to4}", "{y}">, EVEX_V256;
6079 }
6080}
6081
6082defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006083 EVEX_CD8<32, CD8VH>;
6084
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006085defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6086 X86VSintToFpRnd>,
6087 PS, EVEX_CD8<32, CD8VF>;
6088
6089defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
6090 X86VFpToSintRnd>,
6091 XS, EVEX_CD8<32, CD8VF>;
6092
6093defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
6094 X86VFpToSintRnd>,
6095 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6096
6097defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
6098 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006099 EVEX_CD8<32, CD8VF>;
6100
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006101defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6102 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006103 EVEX_CD8<64, CD8VF>;
6104
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006105defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6106 XS, EVEX_CD8<32, CD8VH>;
6107
6108defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6109 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006110 EVEX_CD8<32, CD8VF>;
6111
Craig Topper19e04b62016-05-19 06:13:58 +00006112defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6113 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006114
Craig Topper19e04b62016-05-19 06:13:58 +00006115defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6116 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006117 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006118
Craig Topper19e04b62016-05-19 06:13:58 +00006119defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6120 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006121 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006122defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6123 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006124 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006125
Craig Topper19e04b62016-05-19 06:13:58 +00006126defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6127 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006128 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006129
Craig Topper19e04b62016-05-19 06:13:58 +00006130defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6131 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006132
Craig Topper19e04b62016-05-19 06:13:58 +00006133defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6134 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006135 PD, EVEX_CD8<64, CD8VF>;
6136
Craig Topper19e04b62016-05-19 06:13:58 +00006137defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6138 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006139
6140defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006141 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142 PD, EVEX_CD8<64, CD8VF>;
6143
6144defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006145 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006146
6147defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006148 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006149 PD, EVEX_CD8<64, CD8VF>;
6150
6151defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006152 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006153
6154defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006155 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006156
6157defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006158 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006159
6160defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006161 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006162
6163defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006164 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006165
Craig Toppere38c57a2015-11-27 05:44:02 +00006166let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006167def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006168 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006169 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006170
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006171def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6172 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6173 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6174
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006175def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6176 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6177 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6178
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006179def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6180 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6181 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006182
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006183def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6184 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6185 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006186
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006187def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6188 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6189 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006190}
6191
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006192let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006193 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006194 (VCVTPD2PSZrm addr:$src)>;
6195 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6196 (VCVTPS2PDZrm addr:$src)>;
6197}
6198
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006199//===----------------------------------------------------------------------===//
6200// Half precision conversion instructions
6201//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006202multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006203 X86MemOperand x86memop, PatFrag ld_frag> {
6204 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6205 "vcvtph2ps", "$src", "$src",
6206 (X86cvtph2ps (_src.VT _src.RC:$src),
6207 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006208 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6209 "vcvtph2ps", "$src", "$src",
6210 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6211 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006212}
6213
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006214multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006215 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6216 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6217 (X86cvtph2ps (_src.VT _src.RC:$src),
6218 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6219
6220}
6221
6222let Predicates = [HasAVX512] in {
6223 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006224 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006225 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6226 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006227 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006228 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6229 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6230 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6231 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006232}
6233
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006234multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006235 X86MemOperand x86memop> {
6236 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006237 (ins _src.RC:$src1, i32u8imm:$src2),
6238 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006239 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006240 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006241 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006242 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006243 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6244 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6245 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6246 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6247 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6248 addr:$dst)]>;
6249 let hasSideEffects = 0, mayStore = 1 in
6250 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6251 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6252 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6253 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006254}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006255multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6256 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006257 (ins _src.RC:$src1, i32u8imm:$src2),
6258 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006259 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006260 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006261 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006262 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006263}
6264let Predicates = [HasAVX512] in {
6265 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6266 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6267 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6268 let Predicates = [HasVLX] in {
6269 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6270 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6271 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6272 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6273 }
6274}
Asaf Badouh2489f352015-12-02 08:17:51 +00006275
6276// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6277multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6278 string OpcodeStr> {
6279 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6280 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006281 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006282 (i32 FROUND_NO_EXC)))],
6283 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6284 Sched<[WriteFAdd]>;
6285}
6286
6287let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6288 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6289 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6290 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6291 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6292 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6293 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6294 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6295 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6296}
6297
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006298let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6299 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006300 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006301 EVEX_CD8<32, CD8VT1>;
6302 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006303 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006304 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6305 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006306 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006307 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006308 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006309 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006310 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006311 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6312 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006313 let isCodeGenOnly = 1 in {
6314 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006315 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006316 EVEX_CD8<32, CD8VT1>;
6317 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006318 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006319 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006320
Craig Topper9dd48c82014-01-02 17:28:14 +00006321 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006322 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006323 EVEX_CD8<32, CD8VT1>;
6324 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006325 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006326 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6327 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006328}
Michael Liao5bf95782014-12-04 05:20:33 +00006329
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006330/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006331multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6332 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006333 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006334 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6335 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6336 "$src2, $src1", "$src1, $src2",
6337 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006338 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006339 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006340 "$src2, $src1", "$src1, $src2",
6341 (OpNode (_.VT _.RC:$src1),
6342 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006343}
6344}
6345
Asaf Badouheaf2da12015-09-21 10:23:53 +00006346defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6347 EVEX_CD8<32, CD8VT1>, T8PD;
6348defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6349 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6350defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6351 EVEX_CD8<32, CD8VT1>, T8PD;
6352defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6353 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006354
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006355/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6356multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006357 X86VectorVTInfo _> {
6358 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6359 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6360 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006361 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6362 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6363 (OpNode (_.FloatVT
6364 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6365 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6366 (ins _.ScalarMemOp:$src), OpcodeStr,
6367 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6368 (OpNode (_.FloatVT
6369 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6370 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006371}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006372
6373multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6374 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6375 EVEX_V512, EVEX_CD8<32, CD8VF>;
6376 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6377 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6378
6379 // Define only if AVX512VL feature is present.
6380 let Predicates = [HasVLX] in {
6381 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6382 OpNode, v4f32x_info>,
6383 EVEX_V128, EVEX_CD8<32, CD8VF>;
6384 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6385 OpNode, v8f32x_info>,
6386 EVEX_V256, EVEX_CD8<32, CD8VF>;
6387 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6388 OpNode, v2f64x_info>,
6389 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6390 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6391 OpNode, v4f64x_info>,
6392 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6393 }
6394}
6395
6396defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6397defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006398
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006399/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006400multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6401 SDNode OpNode> {
6402
6403 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6404 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6405 "$src2, $src1", "$src1, $src2",
6406 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6407 (i32 FROUND_CURRENT))>;
6408
6409 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6410 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006411 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006412 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006413 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006414
6415 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006416 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006417 "$src2, $src1", "$src1, $src2",
6418 (OpNode (_.VT _.RC:$src1),
6419 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6420 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006421}
6422
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006423multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6424 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6425 EVEX_CD8<32, CD8VT1>;
6426 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6427 EVEX_CD8<64, CD8VT1>, VEX_W;
6428}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006429
Craig Toppere1cac152016-06-07 07:27:54 +00006430let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006431 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6432 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6433}
Igor Breger8352a0d2015-07-28 06:53:28 +00006434
6435defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006436/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006437
6438multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6439 SDNode OpNode> {
6440
6441 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6442 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6443 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6444
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006445 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6446 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6447 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006448 (bitconvert (_.LdFrag addr:$src))),
6449 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006450
6451 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006452 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006453 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006454 (OpNode (_.FloatVT
6455 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6456 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006457}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006458multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6459 SDNode OpNode> {
6460 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6461 (ins _.RC:$src), OpcodeStr,
6462 "{sae}, $src", "$src, {sae}",
6463 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6464}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006465
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006466multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6467 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006468 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6469 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006470 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006471 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6472 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006473}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006474
Asaf Badouh402ebb32015-06-03 13:41:48 +00006475multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6476 SDNode OpNode> {
6477 // Define only if AVX512VL feature is present.
6478 let Predicates = [HasVLX] in {
6479 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6480 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6481 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6482 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6483 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6484 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6485 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6486 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6487 }
6488}
Craig Toppere1cac152016-06-07 07:27:54 +00006489let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006490
Asaf Badouh402ebb32015-06-03 13:41:48 +00006491 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6492 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6493 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6494}
6495defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6496 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6497
6498multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6499 SDNode OpNodeRnd, X86VectorVTInfo _>{
6500 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6501 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6502 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6503 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006504}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006505
Robert Khasanoveb126392014-10-28 18:15:20 +00006506multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6507 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006508 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006509 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6510 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006511 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6512 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6513 (OpNode (_.FloatVT
6514 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006515
Craig Toppere1cac152016-06-07 07:27:54 +00006516 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6517 (ins _.ScalarMemOp:$src), OpcodeStr,
6518 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6519 (OpNode (_.FloatVT
6520 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6521 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006522}
6523
Robert Khasanoveb126392014-10-28 18:15:20 +00006524multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6525 SDNode OpNode> {
6526 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6527 v16f32_info>,
6528 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6529 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6530 v8f64_info>,
6531 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6532 // Define only if AVX512VL feature is present.
6533 let Predicates = [HasVLX] in {
6534 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6535 OpNode, v4f32x_info>,
6536 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6537 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6538 OpNode, v8f32x_info>,
6539 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6540 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6541 OpNode, v2f64x_info>,
6542 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6543 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6544 OpNode, v4f64x_info>,
6545 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6546 }
6547}
6548
Asaf Badouh402ebb32015-06-03 13:41:48 +00006549multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6550 SDNode OpNodeRnd> {
6551 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6552 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6553 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6554 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6555}
6556
Igor Breger4c4cd782015-09-20 09:13:41 +00006557multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6558 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6559
6560 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6561 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6562 "$src2, $src1", "$src1, $src2",
6563 (OpNodeRnd (_.VT _.RC:$src1),
6564 (_.VT _.RC:$src2),
6565 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006566 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6567 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6568 "$src2, $src1", "$src1, $src2",
6569 (OpNodeRnd (_.VT _.RC:$src1),
6570 (_.VT (scalar_to_vector
6571 (_.ScalarLdFrag addr:$src2))),
6572 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006573
6574 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6575 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6576 "$rc, $src2, $src1", "$src1, $src2, $rc",
6577 (OpNodeRnd (_.VT _.RC:$src1),
6578 (_.VT _.RC:$src2),
6579 (i32 imm:$rc))>,
6580 EVEX_B, EVEX_RC;
6581
Craig Toppere1cac152016-06-07 07:27:54 +00006582 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006583 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006584 (ins _.FRC:$src1, _.FRC:$src2),
6585 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6586
6587 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006588 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006589 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6590 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6591 }
6592
6593 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6594 (!cast<Instruction>(NAME#SUFF#Zr)
6595 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6596
6597 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6598 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006599 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006600}
6601
6602multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6603 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6604 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6605 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6606 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6607}
6608
Asaf Badouh402ebb32015-06-03 13:41:48 +00006609defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6610 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006611
Igor Breger4c4cd782015-09-20 09:13:41 +00006612defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006613
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006614let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006615 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006616 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006617 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006618 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006619 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006620 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006621 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006622 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006623 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006624 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006625}
6626
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006627multiclass
6628avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006629
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006630 let ExeDomain = _.ExeDomain in {
6631 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6632 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6633 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006634 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006635 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6636
6637 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6638 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006639 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6640 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006641 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006642
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006643 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006644 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6645 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006646 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006647 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006648 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6649 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6650 }
6651 let Predicates = [HasAVX512] in {
6652 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6653 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6654 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6655 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6656 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6657 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6658 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6659 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6660 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6661 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6662 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6663 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6664 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6665 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6666 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6667
6668 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6669 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6670 addr:$src, (i32 0x1))), _.FRC)>;
6671 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6672 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6673 addr:$src, (i32 0x2))), _.FRC)>;
6674 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6675 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6676 addr:$src, (i32 0x3))), _.FRC)>;
6677 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6678 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6679 addr:$src, (i32 0x4))), _.FRC)>;
6680 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6681 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6682 addr:$src, (i32 0xc))), _.FRC)>;
6683 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006684}
6685
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006686defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6687 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006688
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006689defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6690 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006691
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006692//-------------------------------------------------
6693// Integer truncate and extend operations
6694//-------------------------------------------------
6695
Igor Breger074a64e2015-07-24 17:24:15 +00006696multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6697 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6698 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006699 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006700 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6701 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6702 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6703 EVEX, T8XS;
6704
6705 // for intrinsic patter match
6706 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6707 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6708 undef)),
6709 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6710 SrcInfo.RC:$src1)>;
6711
6712 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6713 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6714 DestInfo.ImmAllZerosV)),
6715 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6716 SrcInfo.RC:$src1)>;
6717
6718 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6719 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6720 DestInfo.RC:$src0)),
6721 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6722 DestInfo.KRCWM:$mask ,
6723 SrcInfo.RC:$src1)>;
6724
Craig Topper52e2e832016-07-22 05:46:44 +00006725 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6726 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006727 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6728 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006729 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006730 []>, EVEX;
6731
Igor Breger074a64e2015-07-24 17:24:15 +00006732 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6733 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006734 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006735 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006736 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006737}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006738
Igor Breger074a64e2015-07-24 17:24:15 +00006739multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6740 X86VectorVTInfo DestInfo,
6741 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006742
Igor Breger074a64e2015-07-24 17:24:15 +00006743 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6744 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6745 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006746
Igor Breger074a64e2015-07-24 17:24:15 +00006747 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6748 (SrcInfo.VT SrcInfo.RC:$src)),
6749 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6750 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6751}
6752
6753multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6754 X86VectorVTInfo DestInfo, string sat > {
6755
6756 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6757 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6758 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6759 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6760 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6761 (SrcInfo.VT SrcInfo.RC:$src))>;
6762
6763 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6764 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6765 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6766 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6767 (SrcInfo.VT SrcInfo.RC:$src))>;
6768}
6769
6770multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6771 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6772 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6773 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6774 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6775 Predicate prd = HasAVX512>{
6776
6777 let Predicates = [HasVLX, prd] in {
6778 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6779 DestInfoZ128, x86memopZ128>,
6780 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6781 truncFrag, mtruncFrag>, EVEX_V128;
6782
6783 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6784 DestInfoZ256, x86memopZ256>,
6785 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6786 truncFrag, mtruncFrag>, EVEX_V256;
6787 }
6788 let Predicates = [prd] in
6789 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6790 DestInfoZ, x86memopZ>,
6791 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6792 truncFrag, mtruncFrag>, EVEX_V512;
6793}
6794
6795multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6796 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6797 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6798 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6799 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6800
6801 let Predicates = [HasVLX, prd] in {
6802 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6803 DestInfoZ128, x86memopZ128>,
6804 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6805 sat>, EVEX_V128;
6806
6807 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6808 DestInfoZ256, x86memopZ256>,
6809 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6810 sat>, EVEX_V256;
6811 }
6812 let Predicates = [prd] in
6813 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6814 DestInfoZ, x86memopZ>,
6815 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6816 sat>, EVEX_V512;
6817}
6818
6819multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6820 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6821 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6822 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6823}
6824multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6825 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6826 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6827 sat>, EVEX_CD8<8, CD8VO>;
6828}
6829
6830multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6831 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6832 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6833 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6834}
6835multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6836 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6837 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6838 sat>, EVEX_CD8<16, CD8VQ>;
6839}
6840
6841multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6842 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6843 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6844 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6845}
6846multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6847 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6848 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6849 sat>, EVEX_CD8<32, CD8VH>;
6850}
6851
6852multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6853 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6854 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6855 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6856}
6857multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6858 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6859 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6860 sat>, EVEX_CD8<8, CD8VQ>;
6861}
6862
6863multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6864 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6865 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6866 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6867}
6868multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6869 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6870 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6871 sat>, EVEX_CD8<16, CD8VH>;
6872}
6873
6874multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6875 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6876 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6877 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6878}
6879multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6880 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6881 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6882 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6883}
6884
6885defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6886defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6887defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6888
6889defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6890defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6891defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6892
6893defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6894defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6895defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6896
6897defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6898defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6899defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6900
6901defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6902defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6903defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6904
6905defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6906defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6907defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006908
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006909let Predicates = [HasAVX512, NoVLX] in {
6910def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6911 (v8i16 (EXTRACT_SUBREG
6912 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6913 VR256X:$src, sub_ymm)))), sub_xmm))>;
6914def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6915 (v4i32 (EXTRACT_SUBREG
6916 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6917 VR256X:$src, sub_ymm)))), sub_xmm))>;
6918}
6919
6920let Predicates = [HasBWI, NoVLX] in {
6921def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6922 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6923 VR256X:$src, sub_ymm))), sub_xmm))>;
6924}
6925
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006926multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006927 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006928 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006929 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006930 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6931 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6932 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6933 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006934
Craig Toppere1cac152016-06-07 07:27:54 +00006935 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6936 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6937 (DestInfo.VT (LdFrag addr:$src))>,
6938 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006939 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006940}
6941
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006942multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006943 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006944 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6945 let Predicates = [HasVLX, HasBWI] in {
6946 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006947 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006948 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006949
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006950 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006951 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006952 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6953 }
6954 let Predicates = [HasBWI] in {
6955 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006956 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006957 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6958 }
6959}
6960
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006961multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006962 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006963 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6964 let Predicates = [HasVLX, HasAVX512] in {
6965 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006966 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006967 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6968
6969 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006970 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006971 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6972 }
6973 let Predicates = [HasAVX512] in {
6974 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006975 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006976 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6977 }
6978}
6979
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006980multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006981 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006982 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6983 let Predicates = [HasVLX, HasAVX512] in {
6984 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006985 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006986 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6987
6988 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006989 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006990 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6991 }
6992 let Predicates = [HasAVX512] in {
6993 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006994 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006995 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6996 }
6997}
6998
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006999multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007000 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007001 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7002 let Predicates = [HasVLX, HasAVX512] in {
7003 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007004 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007005 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7006
7007 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007008 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007009 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7010 }
7011 let Predicates = [HasAVX512] in {
7012 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007013 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007014 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7015 }
7016}
7017
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007018multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007019 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007020 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7021 let Predicates = [HasVLX, HasAVX512] in {
7022 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007023 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007024 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7025
7026 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007027 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007028 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7029 }
7030 let Predicates = [HasAVX512] in {
7031 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007032 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007033 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7034 }
7035}
7036
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007037multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007038 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007039 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7040
7041 let Predicates = [HasVLX, HasAVX512] in {
7042 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007043 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007044 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7045
7046 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007047 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007048 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7049 }
7050 let Predicates = [HasAVX512] in {
7051 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007052 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007053 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7054 }
7055}
7056
Craig Topper6840f112016-07-14 06:41:34 +00007057defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7058defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7059defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7060defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7061defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7062defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007063
Craig Topper6840f112016-07-14 06:41:34 +00007064defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7065defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7066defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7067defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7068defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7069defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007070
Igor Breger2ba64ab2016-05-22 10:21:04 +00007071// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007072multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7073 X86VectorVTInfo From, PatFrag LdFrag> {
7074 def : Pat<(To.VT (LdFrag addr:$src)),
7075 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7076 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7077 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7078 To.KRC:$mask, addr:$src)>;
7079 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7080 To.ImmAllZerosV)),
7081 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7082 addr:$src)>;
7083}
7084
7085let Predicates = [HasVLX, HasBWI] in {
7086 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7087 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7088}
7089let Predicates = [HasBWI] in {
7090 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7091}
7092let Predicates = [HasVLX, HasAVX512] in {
7093 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7094 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7095 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7096 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7097 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7098 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7099 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7100 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7101 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7102 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7103}
7104let Predicates = [HasAVX512] in {
7105 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7106 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7107 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7108 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7109 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7110}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007111
7112//===----------------------------------------------------------------------===//
7113// GATHER - SCATTER Operations
7114
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007115multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7116 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007117 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7118 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007119 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7120 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007121 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007122 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007123 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7124 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7125 vectoraddr:$src2))]>, EVEX, EVEX_K,
7126 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007127}
Cameron McInally45325962014-03-26 13:50:50 +00007128
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007129multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7130 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7131 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007132 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007133 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007134 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007135let Predicates = [HasVLX] in {
7136 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007137 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007138 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007139 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007140 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007141 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007142 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007143 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007144}
Cameron McInally45325962014-03-26 13:50:50 +00007145}
7146
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007147multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7148 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007149 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007150 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007151 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007152 mgatherv8i64>, EVEX_V512;
7153let Predicates = [HasVLX] in {
7154 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007155 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007156 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007157 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007158 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007159 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007160 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7161 vx64xmem, mgatherv2i64>, EVEX_V128;
7162}
Cameron McInally45325962014-03-26 13:50:50 +00007163}
Michael Liao5bf95782014-12-04 05:20:33 +00007164
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007165
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007166defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7167 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7168
7169defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7170 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007171
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007172multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7173 X86MemOperand memop, PatFrag ScatterNode> {
7174
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007175let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007176
7177 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7178 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007179 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007180 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7181 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7182 _.KRCWM:$mask, vectoraddr:$dst))]>,
7183 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007184}
7185
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007186multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7187 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7188 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007189 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007190 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007191 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007192let Predicates = [HasVLX] in {
7193 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007194 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007195 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007196 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007197 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007198 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007199 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007200 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007201}
Cameron McInally45325962014-03-26 13:50:50 +00007202}
7203
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007204multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7205 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007206 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007207 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007208 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007209 mscatterv8i64>, EVEX_V512;
7210let Predicates = [HasVLX] in {
7211 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007212 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007213 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007214 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007215 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007216 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007217 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7218 vx64xmem, mscatterv2i64>, EVEX_V128;
7219}
Cameron McInally45325962014-03-26 13:50:50 +00007220}
7221
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007222defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7223 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007224
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007225defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7226 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007227
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007228// prefetch
7229multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7230 RegisterClass KRC, X86MemOperand memop> {
7231 let Predicates = [HasPFI], hasSideEffects = 1 in
7232 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007233 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007234 []>, EVEX, EVEX_K;
7235}
7236
7237defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007238 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007239
7240defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007241 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007242
7243defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007244 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007245
7246defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007247 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007248
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007249defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007250 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007251
7252defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007253 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007254
7255defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007256 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007257
7258defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007259 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007260
7261defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007262 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007263
7264defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007265 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007266
7267defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007268 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007269
7270defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007271 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007272
7273defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007274 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007275
7276defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007277 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007278
7279defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007280 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007281
7282defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007283 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007284
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007285// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007286def v64i1sextv64i8 : PatLeaf<(v64i8
7287 (X86vsext
7288 (v64i1 (X86pcmpgtm
7289 (bc_v64i8 (v16i32 immAllZerosV)),
7290 VR512:$src))))>;
7291def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7292def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7293def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007294
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007295multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007296def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007297 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007298 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7299}
Michael Liao5bf95782014-12-04 05:20:33 +00007300
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007301multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7302 string OpcodeStr, Predicate prd> {
7303let Predicates = [prd] in
7304 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7305
7306 let Predicates = [prd, HasVLX] in {
7307 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7308 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7309 }
7310}
7311
7312multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7313 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7314 HasBWI>;
7315 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7316 HasBWI>, VEX_W;
7317 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7318 HasDQI>;
7319 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7320 HasDQI>, VEX_W;
7321}
Michael Liao5bf95782014-12-04 05:20:33 +00007322
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007323defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007324
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007325multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007326 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7327 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7328 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7329}
7330
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007331// Use 512bit version to implement 128/256 bit in case NoVLX.
7332multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007333 X86VectorVTInfo _> {
7334
7335 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7336 (_.KVT (COPY_TO_REGCLASS
7337 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007338 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007339 _.RC:$src, _.SubRegIdx)),
7340 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007341}
7342
7343multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007344 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7345 let Predicates = [prd] in
7346 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7347 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007348
7349 let Predicates = [prd, HasVLX] in {
7350 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007351 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007352 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007353 EVEX_V128;
7354 }
7355 let Predicates = [prd, NoVLX] in {
7356 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7357 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007358 }
7359}
7360
7361defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7362 avx512vl_i8_info, HasBWI>;
7363defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7364 avx512vl_i16_info, HasBWI>, VEX_W;
7365defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7366 avx512vl_i32_info, HasDQI>;
7367defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7368 avx512vl_i64_info, HasDQI>, VEX_W;
7369
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007370//===----------------------------------------------------------------------===//
7371// AVX-512 - COMPRESS and EXPAND
7372//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007373
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007374multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7375 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007376 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007377 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007378 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007379
Craig Toppere1cac152016-06-07 07:27:54 +00007380 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007381 def mr : AVX5128I<opc, MRMDestMem, (outs),
7382 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007383 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007384 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7385
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007386 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7387 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007388 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007389 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007390 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007391 addr:$dst)]>,
7392 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007393}
7394
7395multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7396 AVX512VLVectorVTInfo VTInfo> {
7397 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7398
7399 let Predicates = [HasVLX] in {
7400 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7401 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7402 }
7403}
7404
7405defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7406 EVEX;
7407defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7408 EVEX, VEX_W;
7409defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7410 EVEX;
7411defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7412 EVEX, VEX_W;
7413
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007414// expand
7415multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7416 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007417 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007418 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007419 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007420
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007421 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7422 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7423 (_.VT (X86expand (_.VT (bitconvert
7424 (_.LdFrag addr:$src1)))))>,
7425 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007426}
7427
7428multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7429 AVX512VLVectorVTInfo VTInfo> {
7430 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7431
7432 let Predicates = [HasVLX] in {
7433 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7434 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7435 }
7436}
7437
7438defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7439 EVEX;
7440defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7441 EVEX, VEX_W;
7442defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7443 EVEX;
7444defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7445 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007446
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007447//handle instruction reg_vec1 = op(reg_vec,imm)
7448// op(mem_vec,imm)
7449// op(broadcast(eltVt),imm)
7450//all instruction created with FROUND_CURRENT
7451multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007452 X86VectorVTInfo _>{
7453 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007454 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7455 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007456 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007457 (OpNode (_.VT _.RC:$src1),
7458 (i32 imm:$src2),
7459 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007460 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7461 (ins _.MemOp:$src1, i32u8imm:$src2),
7462 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7463 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7464 (i32 imm:$src2),
7465 (i32 FROUND_CURRENT))>;
7466 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7467 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7468 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7469 "${src1}"##_.BroadcastStr##", $src2",
7470 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7471 (i32 imm:$src2),
7472 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007473 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007474}
7475
7476//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7477multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7478 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007479 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007480 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7481 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007482 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007483 "$src1, {sae}, $src2",
7484 (OpNode (_.VT _.RC:$src1),
7485 (i32 imm:$src2),
7486 (i32 FROUND_NO_EXC))>, EVEX_B;
7487}
7488
7489multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7490 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7491 let Predicates = [prd] in {
7492 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7493 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7494 EVEX_V512;
7495 }
7496 let Predicates = [prd, HasVLX] in {
7497 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7498 EVEX_V128;
7499 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7500 EVEX_V256;
7501 }
7502}
7503
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007504//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7505// op(reg_vec2,mem_vec,imm)
7506// op(reg_vec2,broadcast(eltVt),imm)
7507//all instruction created with FROUND_CURRENT
7508multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007509 X86VectorVTInfo _>{
7510 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007511 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007512 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007513 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7514 (OpNode (_.VT _.RC:$src1),
7515 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007516 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007517 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007518 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7519 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7520 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7521 (OpNode (_.VT _.RC:$src1),
7522 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7523 (i32 imm:$src3),
7524 (i32 FROUND_CURRENT))>;
7525 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7526 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7527 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7528 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7529 (OpNode (_.VT _.RC:$src1),
7530 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7531 (i32 imm:$src3),
7532 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007533 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007534}
7535
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007536//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7537// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007538multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7539 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007540 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007541 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7542 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7543 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7544 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7545 (SrcInfo.VT SrcInfo.RC:$src2),
7546 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007547 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7548 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7549 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7550 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7551 (SrcInfo.VT (bitconvert
7552 (SrcInfo.LdFrag addr:$src2))),
7553 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007554 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007555}
7556
7557//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7558// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007559// op(reg_vec2,broadcast(eltVt),imm)
7560multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007561 X86VectorVTInfo _>:
7562 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7563
Craig Topper05948fb2016-08-02 05:11:15 +00007564 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007565 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7566 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7567 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7568 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7569 (OpNode (_.VT _.RC:$src1),
7570 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7571 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007572}
7573
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007574//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7575// op(reg_vec2,mem_scalar,imm)
7576//all instruction created with FROUND_CURRENT
7577multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007578 X86VectorVTInfo _> {
7579 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007580 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007581 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007582 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7583 (OpNode (_.VT _.RC:$src1),
7584 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007585 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007586 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007587 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7588 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7589 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7590 (OpNode (_.VT _.RC:$src1),
7591 (_.VT (scalar_to_vector
7592 (_.ScalarLdFrag addr:$src2))),
7593 (i32 imm:$src3),
7594 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007595
Craig Toppere1cac152016-06-07 07:27:54 +00007596 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7597 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7598 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7599 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7600 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007601 }
Craig Topper05948fb2016-08-02 05:11:15 +00007602 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007603}
7604
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007605//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7606multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7607 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007608 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007609 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007610 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007611 OpcodeStr, "$src3, {sae}, $src2, $src1",
7612 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007613 (OpNode (_.VT _.RC:$src1),
7614 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007615 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007616 (i32 FROUND_NO_EXC))>, EVEX_B;
7617}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007618//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7619multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7620 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007621 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7622 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007623 OpcodeStr, "$src3, {sae}, $src2, $src1",
7624 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007625 (OpNode (_.VT _.RC:$src1),
7626 (_.VT _.RC:$src2),
7627 (i32 imm:$src3),
7628 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007629}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007630
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007631multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7632 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007633 let Predicates = [prd] in {
7634 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007635 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007636 EVEX_V512;
7637
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007638 }
7639 let Predicates = [prd, HasVLX] in {
7640 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007641 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007642 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007643 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007644 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007645}
7646
Igor Breger2ae0fe32015-08-31 11:14:02 +00007647multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7648 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7649 let Predicates = [HasBWI] in {
7650 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7651 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7652 }
7653 let Predicates = [HasBWI, HasVLX] in {
7654 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7655 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7656 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7657 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7658 }
7659}
7660
Igor Breger00d9f842015-06-08 14:03:17 +00007661multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7662 bits<8> opc, SDNode OpNode>{
7663 let Predicates = [HasAVX512] in {
7664 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7665 }
7666 let Predicates = [HasAVX512, HasVLX] in {
7667 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7668 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7669 }
7670}
7671
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007672multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7673 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7674 let Predicates = [prd] in {
7675 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7676 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007677 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007678}
7679
Igor Breger1e58e8a2015-09-02 11:18:55 +00007680multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7681 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7682 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7683 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7684 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7685 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007686}
7687
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007688
Igor Breger1e58e8a2015-09-02 11:18:55 +00007689defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7690 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7691defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7692 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7693defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7694 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7695
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007696
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007697defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7698 0x50, X86VRange, HasDQI>,
7699 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7700defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7701 0x50, X86VRange, HasDQI>,
7702 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7703
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007704defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7705 0x51, X86VRange, HasDQI>,
7706 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7707defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7708 0x51, X86VRange, HasDQI>,
7709 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7710
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007711defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7712 0x57, X86Reduces, HasDQI>,
7713 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7714defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7715 0x57, X86Reduces, HasDQI>,
7716 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007717
Igor Breger1e58e8a2015-09-02 11:18:55 +00007718defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7719 0x27, X86GetMants, HasAVX512>,
7720 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7721defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7722 0x27, X86GetMants, HasAVX512>,
7723 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7724
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007725multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7726 bits<8> opc, SDNode OpNode = X86Shuf128>{
7727 let Predicates = [HasAVX512] in {
7728 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7729
7730 }
7731 let Predicates = [HasAVX512, HasVLX] in {
7732 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7733 }
7734}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007735let Predicates = [HasAVX512] in {
7736def : Pat<(v16f32 (ffloor VR512:$src)),
7737 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7738def : Pat<(v16f32 (fnearbyint VR512:$src)),
7739 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7740def : Pat<(v16f32 (fceil VR512:$src)),
7741 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7742def : Pat<(v16f32 (frint VR512:$src)),
7743 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7744def : Pat<(v16f32 (ftrunc VR512:$src)),
7745 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7746
7747def : Pat<(v8f64 (ffloor VR512:$src)),
7748 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7749def : Pat<(v8f64 (fnearbyint VR512:$src)),
7750 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7751def : Pat<(v8f64 (fceil VR512:$src)),
7752 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7753def : Pat<(v8f64 (frint VR512:$src)),
7754 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7755def : Pat<(v8f64 (ftrunc VR512:$src)),
7756 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7757}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007758
7759defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7760 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7761defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7762 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7763defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7764 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7765defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7766 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007767
Craig Topperc48fa892015-12-27 19:45:21 +00007768multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007769 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7770 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007771}
7772
Craig Topperc48fa892015-12-27 19:45:21 +00007773defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007774 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007775defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007776 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007777
Craig Topper7a299302016-06-09 07:06:38 +00007778multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007779 let Predicates = p in
7780 def NAME#_.VTName#rri:
7781 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7782 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7783 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7784}
7785
Craig Topper7a299302016-06-09 07:06:38 +00007786multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7787 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7788 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7789 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007790
Craig Topper7a299302016-06-09 07:06:38 +00007791defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007792 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007793 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7794 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7795 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7796 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7797 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007798 EVEX_CD8<8, CD8VF>;
7799
Igor Bregerf3ded812015-08-31 13:09:30 +00007800defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7801 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7802
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007803multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7804 X86VectorVTInfo _> {
7805 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007806 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007807 "$src1", "$src1",
7808 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7809
Craig Toppere1cac152016-06-07 07:27:54 +00007810 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7811 (ins _.MemOp:$src1), OpcodeStr,
7812 "$src1", "$src1",
7813 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7814 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007815}
7816
7817multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7818 X86VectorVTInfo _> :
7819 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007820 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7821 (ins _.ScalarMemOp:$src1), OpcodeStr,
7822 "${src1}"##_.BroadcastStr,
7823 "${src1}"##_.BroadcastStr,
7824 (_.VT (OpNode (X86VBroadcast
7825 (_.ScalarLdFrag addr:$src1))))>,
7826 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007827}
7828
7829multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7830 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7831 let Predicates = [prd] in
7832 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7833
7834 let Predicates = [prd, HasVLX] in {
7835 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7836 EVEX_V256;
7837 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7838 EVEX_V128;
7839 }
7840}
7841
7842multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7843 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7844 let Predicates = [prd] in
7845 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7846 EVEX_V512;
7847
7848 let Predicates = [prd, HasVLX] in {
7849 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7850 EVEX_V256;
7851 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7852 EVEX_V128;
7853 }
7854}
7855
7856multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7857 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007858 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007859 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007860 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7861 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007862}
7863
7864multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7865 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007866 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7867 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007868}
7869
7870multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7871 bits<8> opc_d, bits<8> opc_q,
7872 string OpcodeStr, SDNode OpNode> {
7873 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7874 HasAVX512>,
7875 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7876 HasBWI>;
7877}
7878
7879defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7880
Craig Topper056c9062016-08-28 22:20:48 +00007881let Predicates = [HasBWI, HasVLX] in {
7882 def : Pat<(xor
7883 (bc_v2i64 (v16i1sextv16i8)),
7884 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7885 (VPABSBZ128rr VR128:$src)>;
7886 def : Pat<(xor
7887 (bc_v2i64 (v8i1sextv8i16)),
7888 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7889 (VPABSWZ128rr VR128:$src)>;
7890 def : Pat<(xor
7891 (bc_v4i64 (v32i1sextv32i8)),
7892 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
7893 (VPABSBZ256rr VR256:$src)>;
7894 def : Pat<(xor
7895 (bc_v4i64 (v16i1sextv16i16)),
7896 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
7897 (VPABSWZ256rr VR256:$src)>;
7898}
7899let Predicates = [HasAVX512, HasVLX] in {
7900 def : Pat<(xor
7901 (bc_v2i64 (v4i1sextv4i32)),
7902 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
7903 (VPABSDZ128rr VR128:$src)>;
7904 def : Pat<(xor
7905 (bc_v4i64 (v8i1sextv8i32)),
7906 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
7907 (VPABSDZ256rr VR256:$src)>;
7908}
7909
7910let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007911def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00007912 (bc_v8i64 (v16i1sextv16i32)),
7913 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007914 (VPABSDZrr VR512:$src)>;
7915def : Pat<(xor
7916 (bc_v8i64 (v8i1sextv8i64)),
7917 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7918 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00007919}
Craig Topper850feaf2016-08-28 22:20:51 +00007920let Predicates = [HasBWI] in {
7921def : Pat<(xor
7922 (bc_v8i64 (v64i1sextv64i8)),
7923 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
7924 (VPABSBZrr VR512:$src)>;
7925def : Pat<(xor
7926 (bc_v8i64 (v32i1sextv32i16)),
7927 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
7928 (VPABSWZrr VR512:$src)>;
7929}
Igor Bregerf2460112015-07-26 14:41:44 +00007930
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007931multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7932
7933 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007934}
7935
7936defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7937defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7938
Igor Breger24cab0f2015-11-16 07:22:00 +00007939//===---------------------------------------------------------------------===//
7940// Replicate Single FP - MOVSHDUP and MOVSLDUP
7941//===---------------------------------------------------------------------===//
7942multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7943 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7944 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007945}
7946
7947defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7948defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007949
7950//===----------------------------------------------------------------------===//
7951// AVX-512 - MOVDDUP
7952//===----------------------------------------------------------------------===//
7953
7954multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7955 X86VectorVTInfo _> {
7956 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7957 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7958 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007959 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7960 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7961 (_.VT (OpNode (_.VT (scalar_to_vector
7962 (_.ScalarLdFrag addr:$src)))))>,
7963 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007964}
7965
7966multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7967 AVX512VLVectorVTInfo VTInfo> {
7968
7969 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7970
7971 let Predicates = [HasAVX512, HasVLX] in {
7972 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7973 EVEX_V256;
7974 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7975 EVEX_V128;
7976 }
7977}
7978
7979multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7980 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7981 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007982}
7983
7984defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7985
7986def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7987 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7988def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7989 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7990
Igor Bregerf2460112015-07-26 14:41:44 +00007991//===----------------------------------------------------------------------===//
7992// AVX-512 - Unpack Instructions
7993//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007994defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7995 SSE_ALU_ITINS_S>;
7996defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7997 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007998
7999defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8000 SSE_INTALU_ITINS_P, HasBWI>;
8001defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8002 SSE_INTALU_ITINS_P, HasBWI>;
8003defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8004 SSE_INTALU_ITINS_P, HasBWI>;
8005defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8006 SSE_INTALU_ITINS_P, HasBWI>;
8007
8008defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8009 SSE_INTALU_ITINS_P, HasAVX512>;
8010defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8011 SSE_INTALU_ITINS_P, HasAVX512>;
8012defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8013 SSE_INTALU_ITINS_P, HasAVX512>;
8014defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8015 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008016
8017//===----------------------------------------------------------------------===//
8018// AVX-512 - Extract & Insert Integer Instructions
8019//===----------------------------------------------------------------------===//
8020
8021multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8022 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008023 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8024 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8025 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8026 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8027 imm:$src2)))),
8028 addr:$dst)]>,
8029 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008030}
8031
8032multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8033 let Predicates = [HasBWI] in {
8034 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8035 (ins _.RC:$src1, u8imm:$src2),
8036 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8037 [(set GR32orGR64:$dst,
8038 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8039 EVEX, TAPD;
8040
8041 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8042 }
8043}
8044
8045multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8046 let Predicates = [HasBWI] in {
8047 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8048 (ins _.RC:$src1, u8imm:$src2),
8049 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8050 [(set GR32orGR64:$dst,
8051 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8052 EVEX, PD;
8053
Craig Topper99f6b622016-05-01 01:03:56 +00008054 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008055 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8056 (ins _.RC:$src1, u8imm:$src2),
8057 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8058 EVEX, TAPD;
8059
Igor Bregerdefab3c2015-10-08 12:55:01 +00008060 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8061 }
8062}
8063
8064multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8065 RegisterClass GRC> {
8066 let Predicates = [HasDQI] in {
8067 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8068 (ins _.RC:$src1, u8imm:$src2),
8069 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8070 [(set GRC:$dst,
8071 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8072 EVEX, TAPD;
8073
Craig Toppere1cac152016-06-07 07:27:54 +00008074 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8075 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8076 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8077 [(store (extractelt (_.VT _.RC:$src1),
8078 imm:$src2),addr:$dst)]>,
8079 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008080 }
8081}
8082
8083defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8084defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8085defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8086defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8087
8088multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8089 X86VectorVTInfo _, PatFrag LdFrag> {
8090 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8091 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8092 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8093 [(set _.RC:$dst,
8094 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8095 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8096}
8097
8098multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8099 X86VectorVTInfo _, PatFrag LdFrag> {
8100 let Predicates = [HasBWI] in {
8101 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8102 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8103 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8104 [(set _.RC:$dst,
8105 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8106
8107 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8108 }
8109}
8110
8111multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8112 X86VectorVTInfo _, RegisterClass GRC> {
8113 let Predicates = [HasDQI] in {
8114 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8115 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8116 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8117 [(set _.RC:$dst,
8118 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8119 EVEX_4V, TAPD;
8120
8121 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8122 _.ScalarLdFrag>, TAPD;
8123 }
8124}
8125
8126defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8127 extloadi8>, TAPD;
8128defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8129 extloadi16>, PD;
8130defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8131defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008132//===----------------------------------------------------------------------===//
8133// VSHUFPS - VSHUFPD Operations
8134//===----------------------------------------------------------------------===//
8135multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8136 AVX512VLVectorVTInfo VTInfo_FP>{
8137 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8138 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8139 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008140}
8141
8142defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8143defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008144//===----------------------------------------------------------------------===//
8145// AVX-512 - Byte shift Left/Right
8146//===----------------------------------------------------------------------===//
8147
8148multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8149 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8150 def rr : AVX512<opc, MRMr,
8151 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8152 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8153 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008154 def rm : AVX512<opc, MRMm,
8155 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8156 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8157 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008158 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8159 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008160}
8161
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008162multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008163 Format MRMm, string OpcodeStr, Predicate prd>{
8164 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008165 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008166 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008167 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008168 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008169 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008170 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008171 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008172 }
8173}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008174defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008175 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008176defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008177 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8178
8179
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008180multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008181 string OpcodeStr, X86VectorVTInfo _dst,
8182 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008183 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008184 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008185 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008186 [(set _dst.RC:$dst,(_dst.VT
8187 (OpNode (_src.VT _src.RC:$src1),
8188 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008189 def rm : AVX512BI<opc, MRMSrcMem,
8190 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8191 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8192 [(set _dst.RC:$dst,(_dst.VT
8193 (OpNode (_src.VT _src.RC:$src1),
8194 (_src.VT (bitconvert
8195 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008196}
8197
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008198multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008199 string OpcodeStr, Predicate prd> {
8200 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008201 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8202 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008203 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008204 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8205 v32i8x_info>, EVEX_V256;
8206 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8207 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008208 }
8209}
8210
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008211defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008212 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008213
8214multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008215 X86VectorVTInfo _>{
8216 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008217 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8218 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008219 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008220 (OpNode (_.VT _.RC:$src1),
8221 (_.VT _.RC:$src2),
8222 (_.VT _.RC:$src3),
8223 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008224 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8225 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8226 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8227 (OpNode (_.VT _.RC:$src1),
8228 (_.VT _.RC:$src2),
8229 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8230 (i8 imm:$src4))>,
8231 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8232 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8233 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8234 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8235 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8236 (OpNode (_.VT _.RC:$src1),
8237 (_.VT _.RC:$src2),
8238 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8239 (i8 imm:$src4))>, EVEX_B,
8240 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008241 }// Constraints = "$src1 = $dst"
8242}
8243
8244multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8245 let Predicates = [HasAVX512] in
8246 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8247 let Predicates = [HasAVX512, HasVLX] in {
8248 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8249 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8250 }
8251}
8252
8253defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8254defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8255
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008256//===----------------------------------------------------------------------===//
8257// AVX-512 - FixupImm
8258//===----------------------------------------------------------------------===//
8259
8260multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008261 X86VectorVTInfo _>{
8262 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008263 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8264 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8265 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8266 (OpNode (_.VT _.RC:$src1),
8267 (_.VT _.RC:$src2),
8268 (_.IntVT _.RC:$src3),
8269 (i32 imm:$src4),
8270 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008271 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8272 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8273 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8274 (OpNode (_.VT _.RC:$src1),
8275 (_.VT _.RC:$src2),
8276 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8277 (i32 imm:$src4),
8278 (i32 FROUND_CURRENT))>;
8279 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8280 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8281 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8282 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8283 (OpNode (_.VT _.RC:$src1),
8284 (_.VT _.RC:$src2),
8285 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8286 (i32 imm:$src4),
8287 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008288 } // Constraints = "$src1 = $dst"
8289}
8290
8291multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008292 SDNode OpNode, X86VectorVTInfo _>{
8293let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008294 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8295 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008296 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008297 "$src2, $src3, {sae}, $src4",
8298 (OpNode (_.VT _.RC:$src1),
8299 (_.VT _.RC:$src2),
8300 (_.IntVT _.RC:$src3),
8301 (i32 imm:$src4),
8302 (i32 FROUND_NO_EXC))>, EVEX_B;
8303 }
8304}
8305
8306multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8307 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008308 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8309 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008310 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8311 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8312 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8313 (OpNode (_.VT _.RC:$src1),
8314 (_.VT _.RC:$src2),
8315 (_src3VT.VT _src3VT.RC:$src3),
8316 (i32 imm:$src4),
8317 (i32 FROUND_CURRENT))>;
8318
8319 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8320 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8321 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8322 "$src2, $src3, {sae}, $src4",
8323 (OpNode (_.VT _.RC:$src1),
8324 (_.VT _.RC:$src2),
8325 (_src3VT.VT _src3VT.RC:$src3),
8326 (i32 imm:$src4),
8327 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008328 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8329 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8330 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8331 (OpNode (_.VT _.RC:$src1),
8332 (_.VT _.RC:$src2),
8333 (_src3VT.VT (scalar_to_vector
8334 (_src3VT.ScalarLdFrag addr:$src3))),
8335 (i32 imm:$src4),
8336 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008337 }
8338}
8339
8340multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8341 let Predicates = [HasAVX512] in
8342 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8343 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8344 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8345 let Predicates = [HasAVX512, HasVLX] in {
8346 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8347 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8348 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8349 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8350 }
8351}
8352
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008353defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8354 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008355 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008356defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8357 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008358 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008359defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008360 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008361defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008362 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008363
8364
8365
8366// Patterns used to select SSE scalar fp arithmetic instructions from
8367// either:
8368//
8369// (1) a scalar fp operation followed by a blend
8370//
8371// The effect is that the backend no longer emits unnecessary vector
8372// insert instructions immediately after SSE scalar fp instructions
8373// like addss or mulss.
8374//
8375// For example, given the following code:
8376// __m128 foo(__m128 A, __m128 B) {
8377// A[0] += B[0];
8378// return A;
8379// }
8380//
8381// Previously we generated:
8382// addss %xmm0, %xmm1
8383// movss %xmm1, %xmm0
8384//
8385// We now generate:
8386// addss %xmm1, %xmm0
8387//
8388// (2) a vector packed single/double fp operation followed by a vector insert
8389//
8390// The effect is that the backend converts the packed fp instruction
8391// followed by a vector insert into a single SSE scalar fp instruction.
8392//
8393// For example, given the following code:
8394// __m128 foo(__m128 A, __m128 B) {
8395// __m128 C = A + B;
8396// return (__m128) {c[0], a[1], a[2], a[3]};
8397// }
8398//
8399// Previously we generated:
8400// addps %xmm0, %xmm1
8401// movss %xmm1, %xmm0
8402//
8403// We now generate:
8404// addss %xmm1, %xmm0
8405
8406// TODO: Some canonicalization in lowering would simplify the number of
8407// patterns we have to try to match.
8408multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8409 let Predicates = [HasAVX512] in {
8410 // extracted scalar math op with insert via blend
8411 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8412 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8413 FR32:$src))), (i8 1))),
8414 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8415 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8416
8417 // vector math op with insert via movss
8418 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8419 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8420 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8421
8422 // vector math op with insert via blend
8423 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8424 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8425 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8426 }
8427}
8428
8429defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8430defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8431defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8432defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8433
8434multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8435 let Predicates = [HasAVX512] in {
8436 // extracted scalar math op with insert via movsd
8437 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8438 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8439 FR64:$src))))),
8440 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8441 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8442
8443 // extracted scalar math op with insert via blend
8444 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8445 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8446 FR64:$src))), (i8 1))),
8447 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8448 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8449
8450 // vector math op with insert via movsd
8451 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8452 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8453 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8454
8455 // vector math op with insert via blend
8456 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8457 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8458 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8459 }
8460}
8461
8462defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8463defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8464defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8465defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;