blob: f5686252cac52fd484e1bdbeacd58b716aea397a [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302// Similar to AVX512_maskable_3src but in this case the input VT for the tied
Craig Topperaad5f112015-11-30 00:13:24 +0000303// operand differs from the output VT. This requires a bitconvert on
304// the preserved vector going into the vselect.
305multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
306 X86VectorVTInfo InVT,
307 dag Outs, dag NonTiedIns, string OpcodeStr,
308 string AttSrcAsm, string IntelSrcAsm,
309 dag RHS> :
310 AVX512_maskable_common<O, F, OutVT, Outs,
311 !con((ins InVT.RC:$src1), NonTiedIns),
312 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
313 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
315 (vselect InVT.KRCWM:$mask, RHS,
316 (bitconvert InVT.RC:$src1))>;
317
Igor Breger15820b02015-07-01 13:24:28 +0000318multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
319 dag Outs, dag NonTiedIns, string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000321 dag RHS, bit IsCommutable = 0,
322 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000323 AVX512_maskable_common<O, F, _, Outs,
324 !con((ins _.RC:$src1), NonTiedIns),
325 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
326 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
327 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000328 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000329 X86selects, "", NoItinerary, IsCommutable,
330 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000331
Adam Nemet34801422014-10-08 23:25:39 +0000332multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
333 dag Outs, dag Ins,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern> :
337 AVX512_maskable_custom<O, F, Outs, Ins,
338 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
339 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000340 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000341 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000342
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344// Instruction with mask that puts result in mask register,
345// like "compare" and "vptest"
346multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
347 dag Outs,
348 dag Ins, dag MaskingIns,
349 string OpcodeStr,
350 string AttSrcAsm, string IntelSrcAsm,
351 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000352 list<dag> MaskingPattern,
353 bit IsCommutable = 0> {
354 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000356 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
357 "$dst, "#IntelSrcAsm#"}",
358 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000361 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
362 "$dst {${mask}}, "#IntelSrcAsm#"}",
363 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364}
365
366multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000371 dag RHS, dag MaskingRHS,
372 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
374 AttSrcAsm, IntelSrcAsm,
375 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000376 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377
378multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
379 dag Outs, dag Ins, string OpcodeStr,
380 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000381 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000382 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
383 !con((ins _.KRCWM:$mask), Ins),
384 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000385 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000387multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs, dag Ins, string OpcodeStr,
389 string AttSrcAsm, string IntelSrcAsm> :
390 AVX512_maskable_custom_cmp<O, F, Outs,
391 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000392 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000393
Craig Topperabe80cc2016-08-28 06:06:28 +0000394// This multiclass generates the unconditional/non-masking, the masking and
395// the zero-masking variant of the vector instruction. In the masking case, the
396// perserved vector elements come from a new dummy input operand tied to $dst.
397multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
398 dag Outs, dag Ins, string OpcodeStr,
399 string AttSrcAsm, string IntelSrcAsm,
400 dag RHS, dag MaskedRHS,
401 InstrItinClass itin = NoItinerary,
402 bit IsCommutable = 0, SDNode Select = vselect> :
403 AVX512_maskable_custom<O, F, Outs, Ins,
404 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
405 !con((ins _.KRCWM:$mask), Ins),
406 OpcodeStr, AttSrcAsm, IntelSrcAsm,
407 [(set _.RC:$dst, RHS)],
408 [(set _.RC:$dst,
409 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
410 [(set _.RC:$dst,
411 (Select _.KRCWM:$mask, MaskedRHS,
412 _.ImmAllZerosV))],
413 "$src0 = $dst", itin, IsCommutable>;
414
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000416// no instruction is needed for the conversion.
417def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
418def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
419def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
420def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
423def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
424def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
428def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
429def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
433def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
434def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
438def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
439def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
444def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
445def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper9d9251b2016-05-08 20:10:20 +0000449// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
450// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
451// swizzled by ExecutionDepsFix to pxor.
452// We set canFoldAsLoad because this can be converted to a constant-pool
453// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000455 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000457 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000458def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
459 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000460}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470//===----------------------------------------------------------------------===//
471// AVX-512 - VECTOR INSERT
472//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000473multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
474 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000475 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000476 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
477 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
478 "vinsert" # From.EltTypeName # "x" # From.NumElts,
479 "$src3, $src2, $src1", "$src1, $src2, $src3",
480 (vinsert_insert:$src3 (To.VT To.RC:$src1),
481 (From.VT From.RC:$src2),
482 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000483
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
485 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
486 "vinsert" # From.EltTypeName # "x" # From.NumElts,
487 "$src3, $src2, $src1", "$src1, $src2, $src3",
488 (vinsert_insert:$src3 (To.VT To.RC:$src1),
489 (From.VT (bitconvert (From.LdFrag addr:$src2))),
490 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
491 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000492 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000494
Igor Breger0ede3cb2015-09-20 06:52:42 +0000495multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
496 X86VectorVTInfo To, PatFrag vinsert_insert,
497 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
498 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000500 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
501 (To.VT (!cast<Instruction>(InstrStr#"rr")
502 To.RC:$src1, From.RC:$src2,
503 (INSERT_get_vinsert_imm To.RC:$ins)))>;
504
505 def : Pat<(vinsert_insert:$ins
506 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
508 (iPTR imm)),
509 (To.VT (!cast<Instruction>(InstrStr#"rm")
510 To.RC:$src1, addr:$src2,
511 (INSERT_get_vinsert_imm To.RC:$ins)))>;
512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000513}
514
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000515multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
516 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517
518 let Predicates = [HasVLX] in
519 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 4, EltVT32, VR128X>,
521 X86VectorVTInfo< 8, EltVT32, VR256X>,
522 vinsert128_insert>, EVEX_V256;
523
524 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT32, VR128X>,
526 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 vinsert128_insert>, EVEX_V512;
528
529 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000530 X86VectorVTInfo< 4, EltVT64, VR256X>,
531 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000532 vinsert256_insert>, VEX_W, EVEX_V512;
533
534 let Predicates = [HasVLX, HasDQI] in
535 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 4, EltVT64, VR256X>,
538 vinsert128_insert>, VEX_W, EVEX_V256;
539
540 let Predicates = [HasDQI] in {
541 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 2, EltVT64, VR128X>,
543 X86VectorVTInfo< 8, EltVT64, VR512>,
544 vinsert128_insert>, VEX_W, EVEX_V512;
545
546 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
549 vinsert256_insert>, EVEX_V512;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
554defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556// Codegen pattern with the alternative types,
557// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
558defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
562
563defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
567
568defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
572
573// Codegen pattern with the alternative types insert VEC128 into VEC256
574defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
575 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
576defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
578// Codegen pattern with the alternative types insert VEC128 into VEC512
579defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
580 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
581defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
582 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
583// Codegen pattern with the alternative types insert VEC256 into VEC512
584defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
585 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
586defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
587 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
588
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000595def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000596 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000597 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000598 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
600 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
601
602//===----------------------------------------------------------------------===//
603// AVX-512 VECTOR EXTRACT
604//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605
Igor Breger7f69a992015-09-10 12:54:54 +0000606multiclass vextract_for_size<int Opcode,
607 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000608 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000609
610 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
611 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
612 // vextract_extract), we interesting only in patterns without mask,
613 // intrinsics pattern match generated bellow.
614 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
615 (ins From.RC:$src1, i32u8imm:$idx),
616 "vextract" # To.EltTypeName # "x" # To.NumElts,
617 "$idx, $src1", "$src1, $idx",
618 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
619 (iPTR imm)))]>,
620 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000621 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
622 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
623 "vextract" # To.EltTypeName # "x" # To.NumElts #
624 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
625 [(store (To.VT (vextract_extract:$idx
626 (From.VT From.RC:$src1), (iPTR imm))),
627 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000628
Craig Toppere1cac152016-06-07 07:27:54 +0000629 let mayStore = 1, hasSideEffects = 0 in
630 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
631 (ins To.MemOp:$dst, To.KRCWM:$mask,
632 From.RC:$src1, i32u8imm:$idx),
633 "vextract" # To.EltTypeName # "x" # To.NumElts #
634 "\t{$idx, $src1, $dst {${mask}}|"
635 "$dst {${mask}}, $src1, $idx}",
636 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000637 }
Renato Golindb7ea862015-09-09 19:44:40 +0000638
639 // Intrinsic call with masking.
640 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000641 "x" # To.NumElts # "_" # From.Size)
642 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
643 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
644 From.ZSuffix # "rrk")
645 To.RC:$src0,
646 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
647 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000648
649 // Intrinsic call with zero-masking.
650 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000651 "x" # To.NumElts # "_" # From.Size)
652 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
653 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
654 From.ZSuffix # "rrkz")
655 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
656 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000657
658 // Intrinsic call without masking.
659 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000660 "x" # To.NumElts # "_" # From.Size)
661 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
662 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
663 From.ZSuffix # "rr")
664 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000665}
666
Igor Bregerdefab3c2015-10-08 12:55:01 +0000667// Codegen pattern for the alternative types
668multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
669 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000670 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000671 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
673 (To.VT (!cast<Instruction>(InstrStr#"rr")
674 From.RC:$src1,
675 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
677 (iPTR imm))), addr:$dst),
678 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext))>;
680 }
Igor Breger7f69a992015-09-10 12:54:54 +0000681}
682
683multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000684 ValueType EltVT64, int Opcode256> {
685 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000686 X86VectorVTInfo<16, EltVT32, VR512>,
687 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000688 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000689 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo< 8, EltVT64, VR512>,
692 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000693 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
695 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 X86VectorVTInfo< 8, EltVT32, VR256X>,
698 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000699 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 EVEX_V256, EVEX_CD8<32, CD8VT4>;
701 let Predicates = [HasVLX, HasDQI] in
702 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
703 X86VectorVTInfo< 4, EltVT64, VR256X>,
704 X86VectorVTInfo< 2, EltVT64, VR128X>,
705 vextract128_extract>,
706 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
707 let Predicates = [HasDQI] in {
708 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
709 X86VectorVTInfo< 8, EltVT64, VR512>,
710 X86VectorVTInfo< 2, EltVT64, VR128X>,
711 vextract128_extract>,
712 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
713 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 8, EltVT32, VR256X>,
716 vextract256_extract>,
717 EVEX_V512, EVEX_CD8<32, CD8VT8>;
718 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000719}
720
Adam Nemet55536c62014-09-25 23:48:45 +0000721defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
722defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000723
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724// extract_subvector codegen patterns with the alternative types.
725// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
726defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
730
731defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000732 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000733defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
734 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
735
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
740
Craig Topper08a68572016-05-21 22:50:04 +0000741// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000742defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
746
747// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
750defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
751 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
752// Codegen pattern with the alternative types extract VEC256 from VEC512
753defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
754 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
755defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
756 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
757
Craig Topper5f3fef82016-05-22 07:40:58 +0000758// A 128-bit subvector extract from the first 256-bit vector position
759// is a subregister copy that needs no instruction.
760def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
761 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
762def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
763 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
764def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
765 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
766def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
767 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
768def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
769 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
770def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
771 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
772
773// A 256-bit subvector extract from the first 256-bit vector position
774// is a subregister copy that needs no instruction.
775def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
776 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
777def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
778 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
779def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
780 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
781def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
782 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
783def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
784 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
785def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
786 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
787
788let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789// A 128-bit subvector insert to the first 512-bit vector position
790// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000791def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
797def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
798 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
799def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
800 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
801def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
Craig Topper5f3fef82016-05-22 07:40:58 +0000804// A 256-bit subvector insert to the first 512-bit vector position
805// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000812def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000814def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000815 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000817 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819
820// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000821def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000822 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000823 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
825 EVEX;
826
Craig Topper03b849e2016-05-21 22:50:11 +0000827def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000828 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000829 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000831 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833//===---------------------------------------------------------------------===//
834// AVX-512 BROADCAST
835//---
Igor Breger131008f2016-05-01 08:40:00 +0000836// broadcast with a scalar argument.
837multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
838 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000839
Igor Breger131008f2016-05-01 08:40:00 +0000840 let isCodeGenOnly = 1 in {
841 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
842 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
843 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
844 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000845
Igor Breger131008f2016-05-01 08:40:00 +0000846 let Constraints = "$src0 = $dst" in
847 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
848 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
849 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000851 (vselect DestInfo.KRCWM:$mask,
852 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000854 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000855
856 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
857 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
858 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000859 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000860 (vselect DestInfo.KRCWM:$mask,
861 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
862 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000863 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000864 } // let isCodeGenOnly = 1 in
865}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000866
Igor Breger21296d22015-10-20 11:56:42 +0000867multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
868 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000869 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000870 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
871 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
872 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
873 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000874 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000875 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000876 (DestInfo.VT (X86VBroadcast
877 (SrcInfo.ScalarLdFrag addr:$src)))>,
878 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000879 }
Craig Toppere1cac152016-06-07 07:27:54 +0000880
Craig Topper80934372016-07-16 03:42:59 +0000881 def : Pat<(DestInfo.VT (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src))))),
884 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
885 let AddedComplexity = 20 in
886 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
887 (X86VBroadcast
888 (SrcInfo.VT (scalar_to_vector
889 (SrcInfo.ScalarLdFrag addr:$src)))),
890 DestInfo.RC:$src0)),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
892 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
893 let AddedComplexity = 30 in
894 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
895 (X86VBroadcast
896 (SrcInfo.VT (scalar_to_vector
897 (SrcInfo.ScalarLdFrag addr:$src)))),
898 DestInfo.ImmAllZerosV)),
899 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
900 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902
Craig Topper80934372016-07-16 03:42:59 +0000903multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000904 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000905 let Predicates = [HasAVX512] in
906 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
907 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
908 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000909
910 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000911 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000912 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000913 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000914 }
915}
916
Craig Topper80934372016-07-16 03:42:59 +0000917multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
918 AVX512VLVectorVTInfo _> {
919 let Predicates = [HasAVX512] in
920 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
921 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
922 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923
Craig Topper80934372016-07-16 03:42:59 +0000924 let Predicates = [HasVLX] in {
925 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
926 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
927 EVEX_V256;
928 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
929 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
930 EVEX_V128;
931 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932}
Craig Topper80934372016-07-16 03:42:59 +0000933defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
934 avx512vl_f32_info>;
935defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
936 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000938def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000939 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000940def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000941 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000942
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
944 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000945 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000946 (ins SrcRC:$src),
947 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000948 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949}
950
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
952 RegisterClass SrcRC, Predicate prd> {
953 let Predicates = [prd] in
954 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
955 let Predicates = [prd, HasVLX] in {
956 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
957 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
958 }
959}
960
Igor Breger0aeda372016-02-07 08:30:50 +0000961let isCodeGenOnly = 1 in {
962defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000964defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000966}
967let isAsmParserOnly = 1 in {
968 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
969 GR32, HasBWI>;
970 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000971 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000972}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
974 HasAVX512>;
975defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
976 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000978def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000979 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000981 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982
Igor Breger21296d22015-10-20 11:56:42 +0000983// Provide aliases for broadcast from the same register class that
984// automatically does the extract.
985multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
986 X86VectorVTInfo SrcInfo> {
987 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
988 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
989 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
990}
991
992multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
993 AVX512VLVectorVTInfo _, Predicate prd> {
994 let Predicates = [prd] in {
995 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
996 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
997 EVEX_V512;
998 // Defined separately to avoid redefinition.
999 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1000 }
1001 let Predicates = [prd, HasVLX] in {
1002 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1003 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1004 EVEX_V256;
1005 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1006 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001007 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008}
1009
Igor Breger21296d22015-10-20 11:56:42 +00001010defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1011 avx512vl_i8_info, HasBWI>;
1012defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1013 avx512vl_i16_info, HasBWI>;
1014defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1015 avx512vl_i32_info, HasAVX512>;
1016defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1017 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1020 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001021 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001022 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1023 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001024 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001025 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001026}
1027
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001028//===----------------------------------------------------------------------===//
1029// AVX-512 BROADCAST SUBVECTORS
1030//
1031
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001032defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1033 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001034 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001035defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1036 v16f32_info, v4f32x_info>,
1037 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1038defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1039 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001040 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1042 v8f64_info, v4f64x_info>, VEX_W,
1043 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1044
1045let Predicates = [HasVLX] in {
1046defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1047 v8i32x_info, v4i32x_info>,
1048 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1049defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1050 v8f32x_info, v4f32x_info>,
1051 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001052
1053def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1054 (VBROADCASTI32X4Z256rm addr:$src)>;
1055def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1056 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001057
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001058// Provide fallback in case the load node that is used in the patterns above
1059// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001060def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001061 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001062 (v4f32 VR128X:$src), 1)>;
1063def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001064 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001065 (v4i32 VR128X:$src), 1)>;
1066def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001067 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001068 (v8i16 VR128X:$src), 1)>;
1069def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001070 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001071 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001072}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001073
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001074let Predicates = [HasVLX, HasDQI] in {
1075defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1076 v4i64x_info, v2i64x_info>, VEX_W,
1077 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1078defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1079 v4f64x_info, v2f64x_info>, VEX_W,
1080 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1081}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001082
1083let Predicates = [HasVLX, NoDQI] in {
1084def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1085 (VBROADCASTF32X4Z256rm addr:$src)>;
1086def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1087 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001088
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001089// Provide fallback in case the load node that is used in the patterns above
1090// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001091def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001092 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001093 (v2f64 VR128X:$src), 1)>;
1094def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001095 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1096 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001097}
1098
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001099let Predicates = [HasDQI] in {
1100defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1101 v8i64_info, v2i64x_info>, VEX_W,
1102 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1103defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1104 v16i32_info, v8i32x_info>,
1105 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1106defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1107 v8f64_info, v2f64x_info>, VEX_W,
1108 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1109defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1110 v16f32_info, v8f32x_info>,
1111 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001113// Provide fallback in case the load node that is used in the patterns above
1114// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001115def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001116 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001117 (v2f64 VR128X:$src), 1)>;
1118def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001119 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1120 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001121}
Adam Nemet73f72e12014-06-27 00:43:38 +00001122
Igor Bregerfa798a92015-11-02 07:39:36 +00001123multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001124 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001125 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001126 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001127 EVEX_V512;
1128 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001130 EVEX_V256;
1131}
1132
1133multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001134 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1135 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001136
1137 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001138 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1139 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001140}
1141
1142defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001143 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001144defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001145 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001146
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001147def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001148 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001149def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1150 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1151
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001152def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001153 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001154def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1155 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001156
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001157//===----------------------------------------------------------------------===//
1158// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1159//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001160multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1161 X86VectorVTInfo _, RegisterClass KRC> {
1162 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001163 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165}
1166
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001167multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001168 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1169 let Predicates = [HasCDI] in
1170 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1171 let Predicates = [HasCDI, HasVLX] in {
1172 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1173 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1174 }
1175}
1176
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001177defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001178 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001179defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001180 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181
1182//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001183// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001184multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001185 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001187 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001188 (ins _.RC:$src2, _.RC:$src3),
1189 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001190 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001191 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001194 (ins _.RC:$src2, _.MemOp:$src3),
1195 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001196 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001197 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1198 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199 }
1200}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001202 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001203 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001204 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1206 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1207 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001208 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001209 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001211}
1212
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001213multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
1215 AVX512VLVectorVTInfo ShuffleMask> {
1216 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1217 ShuffleMask.info512>,
1218 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1219 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001220 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001221 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1222 ShuffleMask.info128>,
1223 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1224 ShuffleMask.info128>, EVEX_V128;
1225 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1226 ShuffleMask.info256>,
1227 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1228 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001229 }
1230}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001232multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001233 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001234 AVX512VLVectorVTInfo Idx,
1235 Predicate Prd> {
1236 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001237 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1238 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001239 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001240 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1241 Idx.info128>, EVEX_V128;
1242 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1243 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001244 }
1245}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001246
Craig Topperaad5f112015-11-30 00:13:24 +00001247defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1248 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1249defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1250 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001251defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1252 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1253 VEX_W, EVEX_CD8<16, CD8VF>;
1254defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1255 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1256 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001257defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1258 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1259defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1260 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001261
Craig Topperaad5f112015-11-30 00:13:24 +00001262// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001263multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001264 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265let Constraints = "$src1 = $dst" in {
1266 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1267 (ins IdxVT.RC:$src2, _.RC:$src3),
1268 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001269 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 AVX5128IBase;
1271
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001272 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1273 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1274 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001275 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 (bitconvert (_.LdFrag addr:$src3))))>,
1277 EVEX_4V, AVX5128IBase;
1278 }
1279}
1280multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001281 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001282 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1284 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1285 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1286 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001287 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001288 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1289 AVX5128IBase, EVEX_4V, EVEX_B;
1290}
1291
1292multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001293 AVX512VLVectorVTInfo VTInfo,
1294 AVX512VLVectorVTInfo ShuffleMask> {
1295 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001296 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001297 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001298 ShuffleMask.info512>, EVEX_V512;
1299 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001300 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001301 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001302 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001303 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001304 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001305 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001306 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1307 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001308 }
1309}
1310
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001311multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001312 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001313 AVX512VLVectorVTInfo Idx,
1314 Predicate Prd> {
1315 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001316 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1317 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001318 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001319 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1320 Idx.info128>, EVEX_V128;
1321 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1322 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001323 }
1324}
1325
Craig Toppera47576f2015-11-26 20:21:29 +00001326defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001327 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001328defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001330defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1331 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1332 VEX_W, EVEX_CD8<16, CD8VF>;
1333defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1334 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1335 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001336defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001338defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001339 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001340
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341//===----------------------------------------------------------------------===//
1342// AVX-512 - BLEND using mask
1343//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001344multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1345 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001346 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1348 (ins _.RC:$src1, _.RC:$src2),
1349 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001350 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001351 []>, EVEX_4V;
1352 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1353 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001355 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001356 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001357 (_.VT _.RC:$src2),
1358 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001359 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001360 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1361 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1362 !strconcat(OpcodeStr,
1363 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1364 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001365 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001366 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.RC:$src1, _.MemOp:$src2),
1368 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001369 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001370 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1371 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1372 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001373 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001374 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001375 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1376 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1377 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001378 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001379 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001380 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1381 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1382 !strconcat(OpcodeStr,
1383 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1384 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1385 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386}
1387multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1388
1389 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1390 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1391 !strconcat(OpcodeStr,
1392 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1393 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001394 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1395 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1396 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001397 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001398
Craig Toppere1cac152016-06-07 07:27:54 +00001399 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001400 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1401 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1402 !strconcat(OpcodeStr,
1403 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1404 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001405 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407}
1408
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001409multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1410 AVX512VLVectorVTInfo VTInfo> {
1411 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1412 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001413
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001414 let Predicates = [HasVLX] in {
1415 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1416 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1417 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1418 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1419 }
1420}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001421
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001422multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1423 AVX512VLVectorVTInfo VTInfo> {
1424 let Predicates = [HasBWI] in
1425 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001426
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 let Predicates = [HasBWI, HasVLX] in {
1428 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1429 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1430 }
1431}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001434defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1435defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1436defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1437defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1438defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1439defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001440
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001441
Craig Topper0fcf9252016-06-07 07:27:51 +00001442let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1444 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001445 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001446 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1448 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1449
1450def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1451 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001452 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001453 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001454 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1455 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1456}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001457//===----------------------------------------------------------------------===//
1458// Compare Instructions
1459//===----------------------------------------------------------------------===//
1460
1461// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001462
1463multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1464
1465 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1466 (outs _.KRC:$dst),
1467 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1468 "vcmp${cc}"#_.Suffix,
1469 "$src2, $src1", "$src1, $src2",
1470 (OpNode (_.VT _.RC:$src1),
1471 (_.VT _.RC:$src2),
1472 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001473 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1474 (outs _.KRC:$dst),
1475 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1476 "vcmp${cc}"#_.Suffix,
1477 "$src2, $src1", "$src1, $src2",
1478 (OpNode (_.VT _.RC:$src1),
1479 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1480 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001481
1482 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1485 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 (OpNodeRnd (_.VT _.RC:$src1),
1488 (_.VT _.RC:$src2),
1489 imm:$cc,
1490 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1491 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001492 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001493 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1494 (outs VK1:$dst),
1495 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1496 "vcmp"#_.Suffix,
1497 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1498 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1499 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001500 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001501 "vcmp"#_.Suffix,
1502 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1503 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1504
1505 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1506 (outs _.KRC:$dst),
1507 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1508 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001509 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001510 EVEX_4V, EVEX_B;
1511 }// let isAsmParserOnly = 1, hasSideEffects = 0
1512
1513 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001514 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001515 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1516 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1517 !strconcat("vcmp${cc}", _.Suffix,
1518 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1519 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1520 _.FRC:$src2,
1521 imm:$cc))],
1522 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001523 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1524 (outs _.KRC:$dst),
1525 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1526 !strconcat("vcmp${cc}", _.Suffix,
1527 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1528 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1529 (_.ScalarLdFrag addr:$src2),
1530 imm:$cc))],
1531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532 }
1533}
1534
1535let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001536 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1537 AVX512XSIi8Base;
1538 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1539 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001545 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1546 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1547 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1549 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001550 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1551 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1552 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1553 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001554 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001555 def rrk : AVX512BI<opc, MRMSrcReg,
1556 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1557 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1558 "$dst {${mask}}, $src1, $src2}"),
1559 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1560 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1561 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001562 def rmk : AVX512BI<opc, MRMSrcMem,
1563 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1564 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1565 "$dst {${mask}}, $src1, $src2}"),
1566 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1567 (OpNode (_.VT _.RC:$src1),
1568 (_.VT (bitconvert
1569 (_.LdFrag addr:$src2))))))],
1570 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571}
1572
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001573multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001574 X86VectorVTInfo _> :
1575 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001576 def rmb : AVX512BI<opc, MRMSrcMem,
1577 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1578 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1579 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1580 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1581 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1582 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1583 def rmbk : AVX512BI<opc, MRMSrcMem,
1584 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1585 _.ScalarMemOp:$src2),
1586 !strconcat(OpcodeStr,
1587 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1588 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1589 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1590 (OpNode (_.VT _.RC:$src1),
1591 (X86VBroadcast
1592 (_.ScalarLdFrag addr:$src2)))))],
1593 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001594}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1597 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1598 let Predicates = [prd] in
1599 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1600 EVEX_V512;
1601
1602 let Predicates = [prd, HasVLX] in {
1603 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1604 EVEX_V256;
1605 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1606 EVEX_V128;
1607 }
1608}
1609
1610multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1611 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1612 Predicate prd> {
1613 let Predicates = [prd] in
1614 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1615 EVEX_V512;
1616
1617 let Predicates = [prd, HasVLX] in {
1618 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1619 EVEX_V256;
1620 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1621 EVEX_V128;
1622 }
1623}
1624
1625defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1626 avx512vl_i8_info, HasBWI>,
1627 EVEX_CD8<8, CD8VF>;
1628
1629defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1630 avx512vl_i16_info, HasBWI>,
1631 EVEX_CD8<16, CD8VF>;
1632
Robert Khasanovf70f7982014-09-18 14:06:55 +00001633defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634 avx512vl_i32_info, HasAVX512>,
1635 EVEX_CD8<32, CD8VF>;
1636
Robert Khasanovf70f7982014-09-18 14:06:55 +00001637defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001638 avx512vl_i64_info, HasAVX512>,
1639 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1640
1641defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1642 avx512vl_i8_info, HasBWI>,
1643 EVEX_CD8<8, CD8VF>;
1644
1645defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1646 avx512vl_i16_info, HasBWI>,
1647 EVEX_CD8<16, CD8VF>;
1648
Robert Khasanovf70f7982014-09-18 14:06:55 +00001649defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001650 avx512vl_i32_info, HasAVX512>,
1651 EVEX_CD8<32, CD8VF>;
1652
Robert Khasanovf70f7982014-09-18 14:06:55 +00001653defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654 avx512vl_i64_info, HasAVX512>,
1655 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656
Craig Topper8b9e6712016-09-02 04:25:30 +00001657let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001658def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001659 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001660 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1661 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1662
1663def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1666 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001667}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001668
Robert Khasanov29e3b962014-08-27 09:34:37 +00001669multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1670 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001673 !strconcat("vpcmp${cc}", Suffix,
1674 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1676 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001677 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1678 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001679 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001680 !strconcat("vpcmp${cc}", Suffix,
1681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001682 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1683 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001684 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1686 def rrik : AVX512AIi8<opc, MRMSrcReg,
1687 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001688 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 !strconcat("vpcmp${cc}", Suffix,
1690 "\t{$src2, $src1, $dst {${mask}}|",
1691 "$dst {${mask}}, $src1, $src2}"),
1692 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1693 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001694 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001695 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001696 def rmik : AVX512AIi8<opc, MRMSrcMem,
1697 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001698 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001699 !strconcat("vpcmp${cc}", Suffix,
1700 "\t{$src2, $src1, $dst {${mask}}|",
1701 "$dst {${mask}}, $src1, $src2}"),
1702 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1703 (OpNode (_.VT _.RC:$src1),
1704 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001705 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1707
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001709 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001711 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1713 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001714 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001715 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001717 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001718 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1719 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001720 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1722 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001723 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001724 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001725 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1726 "$dst {${mask}}, $src1, $src2, $cc}"),
1727 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001728 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001729 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1730 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001731 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001732 !strconcat("vpcmp", Suffix,
1733 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1734 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001735 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 }
1737}
1738
Robert Khasanov29e3b962014-08-27 09:34:37 +00001739multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001740 X86VectorVTInfo _> :
1741 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 def rmib : AVX512AIi8<opc, MRMSrcMem,
1743 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001744 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 !strconcat("vpcmp${cc}", Suffix,
1746 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1747 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1748 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1749 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001750 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001751 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1752 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1753 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001754 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 !strconcat("vpcmp${cc}", Suffix,
1756 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1757 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1758 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1759 (OpNode (_.VT _.RC:$src1),
1760 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001761 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001765 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1767 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001768 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 !strconcat("vpcmp", Suffix,
1770 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1771 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1772 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1773 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1774 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001775 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 !strconcat("vpcmp", Suffix,
1777 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1778 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1779 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1780 }
1781}
1782
1783multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1784 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1785 let Predicates = [prd] in
1786 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1787
1788 let Predicates = [prd, HasVLX] in {
1789 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1790 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1791 }
1792}
1793
1794multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1795 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1796 let Predicates = [prd] in
1797 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1798 EVEX_V512;
1799
1800 let Predicates = [prd, HasVLX] in {
1801 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1802 EVEX_V256;
1803 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1804 EVEX_V128;
1805 }
1806}
1807
1808defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1809 HasBWI>, EVEX_CD8<8, CD8VF>;
1810defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1811 HasBWI>, EVEX_CD8<8, CD8VF>;
1812
1813defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1814 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1815defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1816 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1817
Robert Khasanovf70f7982014-09-18 14:06:55 +00001818defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001820defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 HasAVX512>, EVEX_CD8<32, CD8VF>;
1822
Robert Khasanovf70f7982014-09-18 14:06:55 +00001823defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001824 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001825defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001826 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001828multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001830 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1831 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1832 "vcmp${cc}"#_.Suffix,
1833 "$src2, $src1", "$src1, $src2",
1834 (X86cmpm (_.VT _.RC:$src1),
1835 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001836 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001837
Craig Toppere1cac152016-06-07 07:27:54 +00001838 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1839 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1840 "vcmp${cc}"#_.Suffix,
1841 "$src2, $src1", "$src1, $src2",
1842 (X86cmpm (_.VT _.RC:$src1),
1843 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1844 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001845
Craig Toppere1cac152016-06-07 07:27:54 +00001846 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1847 (outs _.KRC:$dst),
1848 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1849 "vcmp${cc}"#_.Suffix,
1850 "${src2}"##_.BroadcastStr##", $src1",
1851 "$src1, ${src2}"##_.BroadcastStr,
1852 (X86cmpm (_.VT _.RC:$src1),
1853 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1854 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001855 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001856 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001857 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1858 (outs _.KRC:$dst),
1859 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1860 "vcmp"#_.Suffix,
1861 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1862
1863 let mayLoad = 1 in {
1864 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1865 (outs _.KRC:$dst),
1866 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1867 "vcmp"#_.Suffix,
1868 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1869
1870 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1871 (outs _.KRC:$dst),
1872 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1873 "vcmp"#_.Suffix,
1874 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1875 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1876 }
1877 }
1878}
1879
1880multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1881 // comparison code form (VCMP[EQ/LT/LE/...]
1882 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1883 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1884 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001885 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001886 (X86cmpmRnd (_.VT _.RC:$src1),
1887 (_.VT _.RC:$src2),
1888 imm:$cc,
1889 (i32 FROUND_NO_EXC))>, EVEX_B;
1890
1891 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1892 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1893 (outs _.KRC:$dst),
1894 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1895 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001896 "$cc, {sae}, $src2, $src1",
1897 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001898 }
1899}
1900
1901multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1902 let Predicates = [HasAVX512] in {
1903 defm Z : avx512_vcmp_common<_.info512>,
1904 avx512_vcmp_sae<_.info512>, EVEX_V512;
1905
1906 }
1907 let Predicates = [HasAVX512,HasVLX] in {
1908 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1909 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910 }
1911}
1912
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001913defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1914 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1915defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1916 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917
1918def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1919 (COPY_TO_REGCLASS (VCMPPSZrri
1920 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1921 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1922 imm:$cc), VK8)>;
1923def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1924 (COPY_TO_REGCLASS (VPCMPDZrri
1925 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1926 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1927 imm:$cc), VK8)>;
1928def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1929 (COPY_TO_REGCLASS (VPCMPUDZrri
1930 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1931 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1932 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001933
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934// ----------------------------------------------------------------
1935// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001936//handle fpclass instruction mask = op(reg_scalar,imm)
1937// op(mem_scalar,imm)
1938multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1939 X86VectorVTInfo _, Predicate prd> {
1940 let Predicates = [prd] in {
1941 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1942 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001943 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001944 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1945 (i32 imm:$src2)))], NoItinerary>;
1946 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1947 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1948 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001949 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001950 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001951 (OpNode (_.VT _.RC:$src1),
1952 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001953 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001954 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1955 (ins _.MemOp:$src1, i32u8imm:$src2),
1956 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001957 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001958 [(set _.KRC:$dst,
1959 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1960 (i32 imm:$src2)))], NoItinerary>;
1961 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001964 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001965 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001966 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1967 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1968 }
1969 }
1970}
1971
Asaf Badouh572bbce2015-09-20 08:46:07 +00001972//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1973// fpclass(reg_vec, mem_vec, imm)
1974// fpclass(reg_vec, broadcast(eltVt), imm)
1975multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1976 X86VectorVTInfo _, string mem, string broadcast>{
1977 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1978 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001979 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001980 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1981 (i32 imm:$src2)))], NoItinerary>;
1982 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1983 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1984 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001985 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001986 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001987 (OpNode (_.VT _.RC:$src1),
1988 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001989 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1990 (ins _.MemOp:$src1, i32u8imm:$src2),
1991 OpcodeStr##_.Suffix##mem#
1992 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001993 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001994 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1995 (i32 imm:$src2)))], NoItinerary>;
1996 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1997 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1998 OpcodeStr##_.Suffix##mem#
1999 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002000 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002001 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2002 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2003 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2004 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2005 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2006 _.BroadcastStr##", $dst|$dst, ${src1}"
2007 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002008 [(set _.KRC:$dst,(OpNode
2009 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002010 (_.ScalarLdFrag addr:$src1))),
2011 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2012 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2013 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2014 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2015 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2016 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002017 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2018 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002019 (_.ScalarLdFrag addr:$src1))),
2020 (i32 imm:$src2))))], NoItinerary>,
2021 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002022}
2023
Asaf Badouh572bbce2015-09-20 08:46:07 +00002024multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002025 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002026 string broadcast>{
2027 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002028 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002029 broadcast>, EVEX_V512;
2030 }
2031 let Predicates = [prd, HasVLX] in {
2032 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2033 broadcast>, EVEX_V128;
2034 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2035 broadcast>, EVEX_V256;
2036 }
2037}
2038
2039multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002040 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002041 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002042 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002043 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002044 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2045 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2046 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2047 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2048 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002049}
2050
Asaf Badouh696e8e02015-10-18 11:04:38 +00002051defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2052 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002053
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002054//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002055// Mask register copy, including
2056// - copy between mask registers
2057// - load/store mask registers
2058// - copy from GPR to mask register and vice versa
2059//
2060multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2061 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002062 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002063 let hasSideEffects = 0 in
2064 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2066 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2067 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2068 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2069 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2070 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2071 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002072}
2073
2074multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2075 string OpcodeStr,
2076 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002077 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002079 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002081 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082 }
2083}
2084
Robert Khasanov74acbb72014-07-23 14:49:42 +00002085let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002086 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002087 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2088 VEX, PD;
2089
2090let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002091 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002092 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002093 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002094
2095let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002096 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2097 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002098 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2099 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002100 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2101 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002102 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2103 VEX, XD, VEX_W;
2104}
2105
2106// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002107def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2108 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2109def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2110 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2111
2112def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2113 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2114def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2115 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2116
2117def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2118 (i32 (SUBREG_TO_REG (i64 0),
2119 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2120def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2121 (i32 (SUBREG_TO_REG (i64 0),
2122 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2123
2124def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2125 (i32 (SUBREG_TO_REG (i64 0),
2126 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2127def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2128 (i32 (SUBREG_TO_REG (i64 0),
2129 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2130
2131def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2132 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2133def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2134 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2135def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2136 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2137def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2138 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139
Robert Khasanov74acbb72014-07-23 14:49:42 +00002140// Load/store kreg
2141let Predicates = [HasDQI] in {
2142 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2143 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002144 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2145 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002146
2147 def : Pat<(store VK4:$src, addr:$dst),
2148 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2149 def : Pat<(store VK2:$src, addr:$dst),
2150 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002151 def : Pat<(store VK1:$src, addr:$dst),
2152 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002153
2154 def : Pat<(v2i1 (load addr:$src)),
2155 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2156 def : Pat<(v4i1 (load addr:$src)),
2157 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002158}
2159let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002160 def : Pat<(store VK1:$src, addr:$dst),
2161 (MOV8mr addr:$dst,
2162 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2163 sub_8bit))>;
2164 def : Pat<(store VK2:$src, addr:$dst),
2165 (MOV8mr addr:$dst,
2166 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2167 sub_8bit))>;
2168 def : Pat<(store VK4:$src, addr:$dst),
2169 (MOV8mr addr:$dst,
2170 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002171 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002172 def : Pat<(store VK8:$src, addr:$dst),
2173 (MOV8mr addr:$dst,
2174 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2175 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002176
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002177 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002178 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002179 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002180 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002181 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002182 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002183}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002184
Robert Khasanov74acbb72014-07-23 14:49:42 +00002185let Predicates = [HasAVX512] in {
2186 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002188 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002189 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002190 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2191 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002192}
2193let Predicates = [HasBWI] in {
2194 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2195 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002196 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2197 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002198 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2199 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002200 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2201 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002202}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002203
Robert Khasanov74acbb72014-07-23 14:49:42 +00002204let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002205 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002206 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2207 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002208
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002209 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002210 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002211
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002212 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002213 (COPY_TO_REGCLASS
2214 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2215 VK1)>;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002216 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002217 (COPY_TO_REGCLASS
2218 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2219 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002220
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002221 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002222 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002223 def : Pat<(i32 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002224 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002225
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002226 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002227 (EXTRACT_SUBREG
2228 (AND32ri8 (KMOVWrk
2229 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002230 def : Pat<(i8 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002231 (EXTRACT_SUBREG
2232 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002233
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002234 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002235 (AND64ri8 (SUBREG_TO_REG (i64 0),
2236 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002237 def : Pat<(i64 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002238 (SUBREG_TO_REG (i64 0),
2239 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002240
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002241 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002242 (EXTRACT_SUBREG
2243 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2244 sub_16bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002245 def : Pat<(i16 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002246 (EXTRACT_SUBREG
2247 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2248 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002250def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2251 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2252def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2253 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2254def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2255 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2256def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2257 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2258def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2259 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2260def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2261 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002262
Igor Bregerd6c187b2016-01-27 08:43:25 +00002263def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2264def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2265def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2266
Igor Bregera77b14d2016-08-11 12:13:46 +00002267def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2268def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2269def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2270def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2271def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2272def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273
2274// Mask unary operation
2275// - KNOT
2276multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002277 RegisterClass KRC, SDPatternOperator OpNode,
2278 Predicate prd> {
2279 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002281 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 [(set KRC:$dst, (OpNode KRC:$src))]>;
2283}
2284
Robert Khasanov74acbb72014-07-23 14:49:42 +00002285multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2286 SDPatternOperator OpNode> {
2287 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2288 HasDQI>, VEX, PD;
2289 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2290 HasAVX512>, VEX, PS;
2291 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2292 HasBWI>, VEX, PD, VEX_W;
2293 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2294 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295}
2296
Robert Khasanov74acbb72014-07-23 14:49:42 +00002297defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002299multiclass avx512_mask_unop_int<string IntName, string InstName> {
2300 let Predicates = [HasAVX512] in
2301 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2302 (i16 GR16:$src)),
2303 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2304 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2305}
2306defm : avx512_mask_unop_int<"knot", "KNOT">;
2307
Robert Khasanov74acbb72014-07-23 14:49:42 +00002308let Predicates = [HasDQI] in
2309def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2310let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002312let Predicates = [HasBWI] in
2313def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2314let Predicates = [HasBWI] in
2315def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2316
2317// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002318let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2320 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321def : Pat<(not VK8:$src),
2322 (COPY_TO_REGCLASS
2323 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002324}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002325def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2326 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2327def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2328 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329
2330// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002331// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002333 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002334 Predicate prd, bit IsCommutable> {
2335 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2337 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002338 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2340}
2341
Robert Khasanov595683d2014-07-28 13:46:45 +00002342multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002343 SDPatternOperator OpNode, bit IsCommutable,
2344 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002345 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002346 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002347 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002348 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002349 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002350 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002351 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002352 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353}
2354
2355def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2356def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2357
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002358defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2359defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2360defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2361defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2362defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002363defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002365multiclass avx512_mask_binop_int<string IntName, string InstName> {
2366 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002367 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2368 (i16 GR16:$src1), (i16 GR16:$src2)),
2369 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2370 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2371 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372}
2373
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374defm : avx512_mask_binop_int<"kand", "KAND">;
2375defm : avx512_mask_binop_int<"kandn", "KANDN">;
2376defm : avx512_mask_binop_int<"kor", "KOR">;
2377defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2378defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002379
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002381 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2382 // for the DQI set, this type is legal and KxxxB instruction is used
2383 let Predicates = [NoDQI] in
2384 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2385 (COPY_TO_REGCLASS
2386 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2387 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2388
2389 // All types smaller than 8 bits require conversion anyway
2390 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2391 (COPY_TO_REGCLASS (Inst
2392 (COPY_TO_REGCLASS VK1:$src1, VK16),
2393 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2394 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2395 (COPY_TO_REGCLASS (Inst
2396 (COPY_TO_REGCLASS VK2:$src1, VK16),
2397 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2398 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2399 (COPY_TO_REGCLASS (Inst
2400 (COPY_TO_REGCLASS VK4:$src1, VK16),
2401 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402}
2403
2404defm : avx512_binop_pat<and, KANDWrr>;
2405defm : avx512_binop_pat<andn, KANDNWrr>;
2406defm : avx512_binop_pat<or, KORWrr>;
2407defm : avx512_binop_pat<xnor, KXNORWrr>;
2408defm : avx512_binop_pat<xor, KXORWrr>;
2409
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002410def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2411 (KXNORWrr VK16:$src1, VK16:$src2)>;
2412def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002413 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002414def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002415 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002416def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002417 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002418
2419let Predicates = [NoDQI] in
2420def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2421 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2422 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2423
2424def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2425 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2426 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2427
2428def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2429 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2430 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2431
2432def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2433 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2434 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2435
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002437multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2438 RegisterClass KRCSrc, Predicate prd> {
2439 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002440 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002441 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2442 (ins KRC:$src1, KRC:$src2),
2443 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2444 VEX_4V, VEX_L;
2445
2446 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2447 (!cast<Instruction>(NAME##rr)
2448 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2449 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2450 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451}
2452
Igor Bregera54a1a82015-09-08 13:10:00 +00002453defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2454defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2455defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457// Mask bit testing
2458multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002459 SDNode OpNode, Predicate prd> {
2460 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002462 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2464}
2465
Igor Breger5ea0a6812015-08-31 13:30:19 +00002466multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2467 Predicate prdW = HasAVX512> {
2468 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2469 VEX, PD;
2470 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2471 VEX, PS;
2472 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2473 VEX, PS, VEX_W;
2474 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2475 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476}
2477
2478defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002479defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002480
Igor Breger1a388872016-08-29 08:52:52 +00002481def : Pat<(X86cmp VK1:$src, 0),
2482 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src, VK16),
2483 (COPY_TO_REGCLASS VK1:$src, VK16))>, Requires<[HasAVX512]>;
2484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485// Mask shift
2486multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2487 SDNode OpNode> {
2488 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002489 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002491 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2493}
2494
2495multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2496 SDNode OpNode> {
2497 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002498 VEX, TAPD, VEX_W;
2499 let Predicates = [HasDQI] in
2500 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2501 VEX, TAPD;
2502 let Predicates = [HasBWI] in {
2503 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2504 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002505 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2506 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002507 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508}
2509
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002510defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2511defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512
2513// Mask setting all 0s or 1s
2514multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2515 let Predicates = [HasAVX512] in
2516 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2517 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2518 [(set KRC:$dst, (VT Val))]>;
2519}
2520
2521multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002522 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002524 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2525 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526}
2527
2528defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2529defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2530
2531// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2532let Predicates = [HasAVX512] in {
2533 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002534 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2535 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002537 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2538 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002539 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002540 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2541 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002543
2544// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2545multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2546 RegisterClass RC, ValueType VT> {
2547 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2548 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002549
Igor Bregerf1bd7612016-03-06 07:46:03 +00002550 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002551 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002552}
2553
2554defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2555defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2556defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2557defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2558defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2559
2560defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2561defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2562defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2563defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2564
2565defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2566defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2567defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2568
2569defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2570defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2571
2572defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573
Igor Breger999ac752016-03-08 15:21:25 +00002574def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002575 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002576 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2577 VK2))>;
2578def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002579 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002580 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2581 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2583 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002584def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2585 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002586def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2587 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2588
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002589
Igor Breger86724082016-08-14 05:25:07 +00002590// Patterns for kmask shift
2591multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2592 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002593 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002594 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002595 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002596 RC))>;
2597 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002598 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002599 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002600 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002601 RC))>;
2602}
2603
2604defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2605defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2606defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607//===----------------------------------------------------------------------===//
2608// AVX-512 - Aligned and unaligned load and store
2609//
2610
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002611
2612multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002613 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002614 bit IsReMaterializable = 1,
2615 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 let hasSideEffects = 0 in {
2617 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619 _.ExeDomain>, EVEX;
2620 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2621 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002622 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002623 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002624 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2625 (_.VT _.RC:$src),
2626 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627 EVEX, EVEX_KZ;
2628
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002629 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2630 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2634 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002635
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 let Constraints = "$src0 = $dst" in {
2637 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2638 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2639 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2640 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002641 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 (_.VT _.RC:$src1),
2643 (_.VT _.RC:$src0))))], _.ExeDomain>,
2644 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002645 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002646 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2647 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002648 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2649 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 [(set _.RC:$dst, (_.VT
2651 (vselect _.KRCWM:$mask,
2652 (_.VT (bitconvert (ld_frag addr:$src1))),
2653 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002654 }
Craig Toppere1cac152016-06-07 07:27:54 +00002655 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2657 (ins _.KRCWM:$mask, _.MemOp:$src),
2658 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2659 "${dst} {${mask}} {z}, $src}",
2660 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2661 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2662 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002663 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002664 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2665 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2666
2667 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2668 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2669
2670 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2671 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2672 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673}
2674
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002675multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2676 AVX512VLVectorVTInfo _,
2677 Predicate prd,
2678 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002681 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682
2683 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002685 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002687 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002688 }
2689}
2690
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2692 AVX512VLVectorVTInfo _,
2693 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002694 bit IsReMaterializable = 1,
2695 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696 let Predicates = [prd] in
2697 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002698 masked_load_unaligned, IsReMaterializable,
2699 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002700
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 let Predicates = [prd, HasVLX] in {
2702 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002703 masked_load_unaligned, IsReMaterializable,
2704 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002706 masked_load_unaligned, IsReMaterializable,
2707 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708 }
2709}
2710
2711multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002712 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002713
Craig Topper99f6b622016-05-01 01:03:56 +00002714 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002715 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2716 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2717 [], _.ExeDomain>, EVEX;
2718 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2719 (ins _.KRCWM:$mask, _.RC:$src),
2720 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2721 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002723 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002725 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 "${dst} {${mask}} {z}, $src}",
2727 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002728 }
Igor Breger81b79de2015-11-19 07:43:43 +00002729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002731 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002733 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2735 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2736 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002737
2738 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2739 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2740 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002741}
2742
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2745 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002747 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2748 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749
2750 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002751 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2752 masked_store_unaligned>, EVEX_V256;
2753 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2754 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 }
2756}
2757
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2759 AVX512VLVectorVTInfo _, Predicate prd> {
2760 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002761 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2762 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763
2764 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002765 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2766 masked_store_aligned256>, EVEX_V256;
2767 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2768 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002769 }
2770}
2771
2772defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2773 HasAVX512>,
2774 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2775 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2776
2777defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2778 HasAVX512>,
2779 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2780 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2781
Craig Topperc9293492016-02-26 06:50:29 +00002782defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2783 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785 PS, EVEX_CD8<32, CD8VF>;
2786
Craig Topperc9293492016-02-26 06:50:29 +00002787defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2788 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2790 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002791
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002792defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2793 HasAVX512>,
2794 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2795 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002797defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2798 HasAVX512>,
2799 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2800 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2803 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002804 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2805
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2807 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002808 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2809
Craig Topperc9293492016-02-26 06:50:29 +00002810defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2811 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002813 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2814
Craig Topperc9293492016-02-26 06:50:29 +00002815defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2816 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002817 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002818 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002819
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002820def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002821 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002822 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002823 VK8), VR512:$src)>;
2824
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002825def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002826 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002827 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002828
Craig Topper33c550c2016-05-22 00:39:30 +00002829// These patterns exist to prevent the above patterns from introducing a second
2830// mask inversion when one already exists.
2831def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2832 (bc_v8i64 (v16i32 immAllZerosV)),
2833 (v8i64 VR512:$src))),
2834 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2835def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2836 (v16i32 immAllZerosV),
2837 (v16i32 VR512:$src))),
2838 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2839
Craig Topper14aa2662016-08-11 06:04:04 +00002840let Predicates = [HasVLX, NoBWI] in {
2841 // 128-bit load/store without BWI.
2842 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2843 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2844 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2845 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2846 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2847 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2848 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2849 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2850
2851 // 256-bit load/store without BWI.
2852 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2853 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2854 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2855 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2856 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2857 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2858 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2859 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2860}
2861
Craig Topper95bdabd2016-05-22 23:44:33 +00002862let Predicates = [HasVLX] in {
2863 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2864 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2865 def : Pat<(alignedstore (v2f64 (extract_subvector
2866 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2867 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2868 def : Pat<(alignedstore (v4f32 (extract_subvector
2869 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2870 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2871 def : Pat<(alignedstore (v2i64 (extract_subvector
2872 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2874 def : Pat<(alignedstore (v4i32 (extract_subvector
2875 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2876 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2877 def : Pat<(alignedstore (v8i16 (extract_subvector
2878 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2879 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2880 def : Pat<(alignedstore (v16i8 (extract_subvector
2881 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2882 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2883
2884 def : Pat<(store (v2f64 (extract_subvector
2885 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2886 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2887 def : Pat<(store (v4f32 (extract_subvector
2888 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2889 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2890 def : Pat<(store (v2i64 (extract_subvector
2891 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2892 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2893 def : Pat<(store (v4i32 (extract_subvector
2894 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2895 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2896 def : Pat<(store (v8i16 (extract_subvector
2897 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2898 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2899 def : Pat<(store (v16i8 (extract_subvector
2900 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2901 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2902
2903 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2904 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2905 def : Pat<(alignedstore (v2f64 (extract_subvector
2906 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2908 def : Pat<(alignedstore (v4f32 (extract_subvector
2909 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2911 def : Pat<(alignedstore (v2i64 (extract_subvector
2912 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2914 def : Pat<(alignedstore (v4i32 (extract_subvector
2915 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2916 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2917 def : Pat<(alignedstore (v8i16 (extract_subvector
2918 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2919 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2920 def : Pat<(alignedstore (v16i8 (extract_subvector
2921 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2923
2924 def : Pat<(store (v2f64 (extract_subvector
2925 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2926 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2927 def : Pat<(store (v4f32 (extract_subvector
2928 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2929 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2930 def : Pat<(store (v2i64 (extract_subvector
2931 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2932 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2933 def : Pat<(store (v4i32 (extract_subvector
2934 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2935 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2936 def : Pat<(store (v8i16 (extract_subvector
2937 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2938 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2939 def : Pat<(store (v16i8 (extract_subvector
2940 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2942
2943 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2944 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2945 def : Pat<(alignedstore (v4f64 (extract_subvector
2946 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2948 def : Pat<(alignedstore (v8f32 (extract_subvector
2949 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2951 def : Pat<(alignedstore (v4i64 (extract_subvector
2952 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2954 def : Pat<(alignedstore (v8i32 (extract_subvector
2955 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2957 def : Pat<(alignedstore (v16i16 (extract_subvector
2958 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2960 def : Pat<(alignedstore (v32i8 (extract_subvector
2961 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2963
2964 def : Pat<(store (v4f64 (extract_subvector
2965 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2966 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2967 def : Pat<(store (v8f32 (extract_subvector
2968 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2969 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2970 def : Pat<(store (v4i64 (extract_subvector
2971 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2972 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2973 def : Pat<(store (v8i32 (extract_subvector
2974 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2976 def : Pat<(store (v16i16 (extract_subvector
2977 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2979 def : Pat<(store (v32i8 (extract_subvector
2980 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2982}
2983
2984
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002985// Move Int Doubleword to Packed Double Int
2986//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002987def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002988 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002989 [(set VR128X:$dst,
2990 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002991 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002992def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002993 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994 [(set VR128X:$dst,
2995 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002996 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002997def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002998 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999 [(set VR128X:$dst,
3000 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003001 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003002let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3003def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3004 (ins i64mem:$src),
3005 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003006 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003007let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003008def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003009 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003010 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003012def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003013 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003014 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003015 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003016def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003017 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003018 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3020 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003021}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022
3023// Move Int Doubleword to Single Scalar
3024//
Craig Topper88adf2a2013-10-12 05:41:08 +00003025let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003026def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003027 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003029 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003031def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003032 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003034 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003035}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003037// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003038//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003039def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003040 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003041 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003043 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003044def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003046 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003047 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003049 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003051// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052//
3053def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003054 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3056 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003057 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 Requires<[HasAVX512, In64BitMode]>;
3059
Craig Topperc648c9b2015-12-28 06:11:42 +00003060let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3061def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3062 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003063 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003064 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065
Craig Topperc648c9b2015-12-28 06:11:42 +00003066def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3067 (ins i64mem:$dst, VR128X:$src),
3068 "vmovq\t{$src, $dst|$dst, $src}",
3069 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3070 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003071 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003072 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3073
3074let hasSideEffects = 0 in
3075def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3076 (ins VR128X:$src),
3077 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003078 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003079
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080// Move Scalar Single to Double Int
3081//
Craig Topper88adf2a2013-10-12 05:41:08 +00003082let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003083def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003085 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003087 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003088def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003090 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003092 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003093}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094
3095// Move Quadword Int to Packed Quadword Int
3096//
Craig Topperc648c9b2015-12-28 06:11:42 +00003097def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003099 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 [(set VR128X:$dst,
3101 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003102 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103
3104//===----------------------------------------------------------------------===//
3105// AVX-512 MOVSS, MOVSD
3106//===----------------------------------------------------------------------===//
3107
Craig Topperc7de3a12016-07-29 02:49:08 +00003108multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003109 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003110 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3111 (ins _.RC:$src1, _.FRC:$src2),
3112 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3113 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3114 (scalar_to_vector _.FRC:$src2))))],
3115 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3116 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3117 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3118 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3119 "$dst {${mask}} {z}, $src1, $src2}"),
3120 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3121 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3122 _.ImmAllZerosV)))],
3123 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3124 let Constraints = "$src0 = $dst" in
3125 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3126 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3127 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3128 "$dst {${mask}}, $src1, $src2}"),
3129 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3130 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3131 (_.VT _.RC:$src0))))],
3132 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003133 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003134 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3135 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3136 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3137 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3138 let mayLoad = 1, hasSideEffects = 0 in {
3139 let Constraints = "$src0 = $dst" in
3140 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3141 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3142 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3143 "$dst {${mask}}, $src}"),
3144 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3145 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3146 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3147 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3148 "$dst {${mask}} {z}, $src}"),
3149 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003150 }
Craig Toppere1cac152016-06-07 07:27:54 +00003151 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3152 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3153 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3154 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003155 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003156 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3157 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3158 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3159 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160}
3161
Asaf Badouh41ecf462015-12-06 13:26:56 +00003162defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3163 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164
Asaf Badouh41ecf462015-12-06 13:26:56 +00003165defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3166 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167
Craig Topper74ed0872016-05-18 06:55:59 +00003168def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003169 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003170 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003171
Craig Topper74ed0872016-05-18 06:55:59 +00003172def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003173 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003174 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003175
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003176def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3177 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3178 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3179
Craig Topper99f6b622016-05-01 01:03:56 +00003180let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003181defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3182 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3183 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3184 XS, EVEX_4V, VEX_LIG;
3185
Craig Topper99f6b622016-05-01 01:03:56 +00003186let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003187defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3188 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3189 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3190 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191
3192let Predicates = [HasAVX512] in {
3193 let AddedComplexity = 15 in {
3194 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3195 // MOVS{S,D} to the lower bits.
3196 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3197 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3198 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3199 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3200 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3201 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3202 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3203 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003204 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205
3206 // Move low f32 and clear high bits.
3207 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3208 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003209 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3211 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3212 (SUBREG_TO_REG (i32 0),
3213 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003214 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003215 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3216 (SUBREG_TO_REG (i32 0),
3217 (VMOVSSZrr (v4f32 (V_SET0)),
3218 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3219 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3220 (SUBREG_TO_REG (i32 0),
3221 (VMOVSSZrr (v4i32 (V_SET0)),
3222 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223
3224 let AddedComplexity = 20 in {
3225 // MOVSSrm zeros the high parts of the register; represent this
3226 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3227 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3228 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3229 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3230 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3231 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3232 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003233 def : Pat<(v4f32 (X86vzload addr:$src)),
3234 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235
3236 // MOVSDrm zeros the high parts of the register; represent this
3237 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3238 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3239 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3240 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3241 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3242 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3243 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3244 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3245 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3246 def : Pat<(v2f64 (X86vzload addr:$src)),
3247 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3248
3249 // Represent the same patterns above but in the form they appear for
3250 // 256-bit types
3251 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3252 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003253 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003254 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3255 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3256 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003257 def : Pat<(v8f32 (X86vzload addr:$src)),
3258 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3260 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3261 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003262 def : Pat<(v4f64 (X86vzload addr:$src)),
3263 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003264
3265 // Represent the same patterns above but in the form they appear for
3266 // 512-bit types
3267 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3268 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3269 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3270 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3271 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3272 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003273 def : Pat<(v16f32 (X86vzload addr:$src)),
3274 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003275 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3276 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3277 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003278 def : Pat<(v8f64 (X86vzload addr:$src)),
3279 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280 }
3281 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3282 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3283 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3284 FR32X:$src)), sub_xmm)>;
3285 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3286 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3287 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3288 FR64X:$src)), sub_xmm)>;
3289 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3290 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003291 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292
3293 // Move low f64 and clear high bits.
3294 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3295 (SUBREG_TO_REG (i32 0),
3296 (VMOVSDZrr (v2f64 (V_SET0)),
3297 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003298 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3299 (SUBREG_TO_REG (i32 0),
3300 (VMOVSDZrr (v2f64 (V_SET0)),
3301 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302
3303 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3304 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3305 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003306 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3307 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3308 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003309
3310 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003311 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003312 addr:$dst),
3313 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003314
3315 // Shuffle with VMOVSS
3316 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3317 (VMOVSSZrr (v4i32 VR128X:$src1),
3318 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3319 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3320 (VMOVSSZrr (v4f32 VR128X:$src1),
3321 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3322
3323 // 256-bit variants
3324 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3325 (SUBREG_TO_REG (i32 0),
3326 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3327 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3328 sub_xmm)>;
3329 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3330 (SUBREG_TO_REG (i32 0),
3331 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3332 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3333 sub_xmm)>;
3334
3335 // Shuffle with VMOVSD
3336 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3337 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3338 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3339 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3340 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3341 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3342 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3343 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3344
3345 // 256-bit variants
3346 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3347 (SUBREG_TO_REG (i32 0),
3348 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3349 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3350 sub_xmm)>;
3351 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3352 (SUBREG_TO_REG (i32 0),
3353 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3354 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3355 sub_xmm)>;
3356
3357 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3358 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3359 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3360 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3361 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3362 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3363 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3364 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3365}
3366
3367let AddedComplexity = 15 in
3368def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3369 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003370 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003371 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372 (v2i64 VR128X:$src))))],
3373 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3374
Igor Breger4ec5abf2015-11-03 07:30:17 +00003375let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3377 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003378 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 [(set VR128X:$dst, (v2i64 (X86vzmovl
3380 (loadv2i64 addr:$src))))],
3381 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3382 EVEX_CD8<8, CD8VT8>;
3383
3384let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003385 let AddedComplexity = 15 in {
3386 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3387 (VMOVDI2PDIZrr GR32:$src)>;
3388
3389 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3390 (VMOV64toPQIZrr GR64:$src)>;
3391
3392 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3393 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3394 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003395
3396 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3397 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3398 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003399 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003400 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3401 let AddedComplexity = 20 in {
3402 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3403 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3405 (VMOVDI2PDIZrm addr:$src)>;
3406 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3407 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003408 def : Pat<(v4i32 (X86vzload addr:$src)),
3409 (VMOVDI2PDIZrm addr:$src)>;
3410 def : Pat<(v8i32 (X86vzload addr:$src)),
3411 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003413 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003414 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003415 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003416 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003417 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003418 def : Pat<(v4i64 (X86vzload addr:$src)),
3419 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003421
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3423 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3424 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3425 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003426 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3427 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3428 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3429
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003430 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003431 def : Pat<(v16i32 (X86vzload addr:$src)),
3432 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003433 def : Pat<(v8i64 (X86vzload addr:$src)),
3434 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003435}
3436
3437def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3438 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3439
3440def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3441 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3442
3443def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3444 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3445
3446def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3447 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3448
3449//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003450// AVX-512 - Non-temporals
3451//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003452let SchedRW = [WriteLoad] in {
3453 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3454 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3455 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3456 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3457 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003458
Craig Topper2f90c1f2016-06-07 07:27:57 +00003459 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003460 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003461 (ins i256mem:$src),
3462 "vmovntdqa\t{$src, $dst|$dst, $src}",
3463 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3464 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3465 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003466
Robert Khasanoved882972014-08-13 10:46:00 +00003467 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003468 (ins i128mem:$src),
3469 "vmovntdqa\t{$src, $dst|$dst, $src}",
3470 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3471 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3472 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003473 }
Adam Nemetefd07852014-06-18 16:51:10 +00003474}
3475
Igor Bregerd3341f52016-01-20 13:11:47 +00003476multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3477 PatFrag st_frag = alignednontemporalstore,
3478 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003479 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003480 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003481 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003482 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3483 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003484}
3485
Igor Bregerd3341f52016-01-20 13:11:47 +00003486multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3487 AVX512VLVectorVTInfo VTInfo> {
3488 let Predicates = [HasAVX512] in
3489 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003490
Igor Bregerd3341f52016-01-20 13:11:47 +00003491 let Predicates = [HasAVX512, HasVLX] in {
3492 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3493 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003494 }
3495}
3496
Igor Bregerd3341f52016-01-20 13:11:47 +00003497defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3498defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3499defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003500
Craig Topper707c89c2016-05-08 23:43:17 +00003501let Predicates = [HasAVX512], AddedComplexity = 400 in {
3502 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3503 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3504 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3505 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3506 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3507 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003508
3509 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3510 (VMOVNTDQAZrm addr:$src)>;
3511 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3512 (VMOVNTDQAZrm addr:$src)>;
3513 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3514 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003515 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003516 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003517 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003518 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003519 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003520 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003521}
3522
Craig Topperc41320d2016-05-08 23:08:45 +00003523let Predicates = [HasVLX], AddedComplexity = 400 in {
3524 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3525 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3526 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3527 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3528 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3529 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3530
Simon Pilgrim9a896232016-06-07 13:34:24 +00003531 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3532 (VMOVNTDQAZ256rm addr:$src)>;
3533 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3534 (VMOVNTDQAZ256rm addr:$src)>;
3535 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3536 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003537 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003538 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003539 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003540 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003541 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003542 (VMOVNTDQAZ256rm addr:$src)>;
3543
Craig Topperc41320d2016-05-08 23:08:45 +00003544 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3545 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3546 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3547 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3548 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3549 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003550
3551 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3552 (VMOVNTDQAZ128rm addr:$src)>;
3553 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3554 (VMOVNTDQAZ128rm addr:$src)>;
3555 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3556 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003557 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003558 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003559 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003560 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003561 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003562 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003563}
3564
Adam Nemet7f62b232014-06-10 16:39:53 +00003565//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566// AVX-512 - Integer arithmetic
3567//
3568multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003569 X86VectorVTInfo _, OpndItins itins,
3570 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003571 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003572 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003573 "$src2, $src1", "$src1, $src2",
3574 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003575 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003576 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003577
Craig Toppere1cac152016-06-07 07:27:54 +00003578 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3579 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3580 "$src2, $src1", "$src1, $src2",
3581 (_.VT (OpNode _.RC:$src1,
3582 (bitconvert (_.LdFrag addr:$src2)))),
3583 itins.rm>,
3584 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003585}
3586
3587multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3588 X86VectorVTInfo _, OpndItins itins,
3589 bit IsCommutable = 0> :
3590 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003591 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3592 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3593 "${src2}"##_.BroadcastStr##", $src1",
3594 "$src1, ${src2}"##_.BroadcastStr,
3595 (_.VT (OpNode _.RC:$src1,
3596 (X86VBroadcast
3597 (_.ScalarLdFrag addr:$src2)))),
3598 itins.rm>,
3599 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003601
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003602multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3603 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3604 Predicate prd, bit IsCommutable = 0> {
3605 let Predicates = [prd] in
3606 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3607 IsCommutable>, EVEX_V512;
3608
3609 let Predicates = [prd, HasVLX] in {
3610 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3611 IsCommutable>, EVEX_V256;
3612 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3613 IsCommutable>, EVEX_V128;
3614 }
3615}
3616
Robert Khasanov545d1b72014-10-14 14:36:19 +00003617multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3618 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3619 Predicate prd, bit IsCommutable = 0> {
3620 let Predicates = [prd] in
3621 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3622 IsCommutable>, EVEX_V512;
3623
3624 let Predicates = [prd, HasVLX] in {
3625 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3626 IsCommutable>, EVEX_V256;
3627 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3628 IsCommutable>, EVEX_V128;
3629 }
3630}
3631
3632multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3633 OpndItins itins, Predicate prd,
3634 bit IsCommutable = 0> {
3635 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3636 itins, prd, IsCommutable>,
3637 VEX_W, EVEX_CD8<64, CD8VF>;
3638}
3639
3640multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3641 OpndItins itins, Predicate prd,
3642 bit IsCommutable = 0> {
3643 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3644 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3645}
3646
3647multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3648 OpndItins itins, Predicate prd,
3649 bit IsCommutable = 0> {
3650 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3651 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3652}
3653
3654multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3655 OpndItins itins, Predicate prd,
3656 bit IsCommutable = 0> {
3657 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3658 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3659}
3660
3661multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3662 SDNode OpNode, OpndItins itins, Predicate prd,
3663 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003664 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003665 IsCommutable>;
3666
Igor Bregerf2460112015-07-26 14:41:44 +00003667 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003668 IsCommutable>;
3669}
3670
3671multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3672 SDNode OpNode, OpndItins itins, Predicate prd,
3673 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003674 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003675 IsCommutable>;
3676
Igor Bregerf2460112015-07-26 14:41:44 +00003677 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003678 IsCommutable>;
3679}
3680
3681multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3682 bits<8> opc_d, bits<8> opc_q,
3683 string OpcodeStr, SDNode OpNode,
3684 OpndItins itins, bit IsCommutable = 0> {
3685 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3686 itins, HasAVX512, IsCommutable>,
3687 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3688 itins, HasBWI, IsCommutable>;
3689}
3690
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003691multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003692 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003693 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3694 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003695 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003696 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003697 "$src2, $src1","$src1, $src2",
3698 (_Dst.VT (OpNode
3699 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003700 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003701 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003702 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003703 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3704 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3705 "$src2, $src1", "$src1, $src2",
3706 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3707 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003708 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003709 AVX512BIBase, EVEX_4V;
3710
3711 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3712 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3713 OpcodeStr,
3714 "${src2}"##_Brdct.BroadcastStr##", $src1",
3715 "$src1, ${src2}"##_Dst.BroadcastStr,
3716 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3717 (_Brdct.VT (X86VBroadcast
3718 (_Brdct.ScalarLdFrag addr:$src2)))))),
3719 itins.rm>,
3720 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721}
3722
Robert Khasanov545d1b72014-10-14 14:36:19 +00003723defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3724 SSE_INTALU_ITINS_P, 1>;
3725defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3726 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003727defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3728 SSE_INTALU_ITINS_P, HasBWI, 1>;
3729defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3730 SSE_INTALU_ITINS_P, HasBWI, 0>;
3731defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003732 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003733defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003734 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003735defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003736 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003737defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003738 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003739defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003740 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003741defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003742 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003743defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003744 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003745defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003746 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003747defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003748 SSE_INTALU_ITINS_P, HasBWI, 1>;
3749
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003750multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003751 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3752 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3753 let Predicates = [prd] in
3754 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3755 _SrcVTInfo.info512, _DstVTInfo.info512,
3756 v8i64_info, IsCommutable>,
3757 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3758 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003759 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003760 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003761 v4i64x_info, IsCommutable>,
3762 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003763 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003764 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003765 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003766 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3767 }
Michael Liao66233b72015-08-06 09:06:20 +00003768}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003769
3770defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003771 avx512vl_i32_info, avx512vl_i64_info,
3772 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003773defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003774 avx512vl_i32_info, avx512vl_i64_info,
3775 X86pmuludq, HasAVX512, 1>;
3776defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3777 avx512vl_i8_info, avx512vl_i8_info,
3778 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003779
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003780multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3781 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003782 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3783 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3784 OpcodeStr,
3785 "${src2}"##_Src.BroadcastStr##", $src1",
3786 "$src1, ${src2}"##_Src.BroadcastStr,
3787 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3788 (_Src.VT (X86VBroadcast
3789 (_Src.ScalarLdFrag addr:$src2))))))>,
3790 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003791}
3792
Michael Liao66233b72015-08-06 09:06:20 +00003793multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3794 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003795 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003796 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003797 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003798 "$src2, $src1","$src1, $src2",
3799 (_Dst.VT (OpNode
3800 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003801 (_Src.VT _Src.RC:$src2))),
3802 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003803 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003804 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3805 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3806 "$src2, $src1", "$src1, $src2",
3807 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3808 (bitconvert (_Src.LdFrag addr:$src2))))>,
3809 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003810}
3811
3812multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3813 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003814 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003815 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3816 v32i16_info>,
3817 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3818 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003819 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003820 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3821 v16i16x_info>,
3822 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3823 v16i16x_info>, EVEX_V256;
3824 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3825 v8i16x_info>,
3826 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3827 v8i16x_info>, EVEX_V128;
3828 }
3829}
3830multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3831 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003832 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003833 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3834 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003835 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003836 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3837 v32i8x_info>, EVEX_V256;
3838 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3839 v16i8x_info>, EVEX_V128;
3840 }
3841}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003842
3843multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3844 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003845 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003846 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003847 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003848 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003849 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003850 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003851 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003852 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003853 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003854 }
3855}
3856
Craig Topperb6da6542016-05-01 17:38:32 +00003857defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3858defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3859defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3860defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003861
Craig Topper5acb5a12016-05-01 06:24:57 +00003862defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3863 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3864defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003865 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003866
Igor Bregerf2460112015-07-26 14:41:44 +00003867defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003868 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003869defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003870 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003871defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003872 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003873
Igor Bregerf2460112015-07-26 14:41:44 +00003874defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003875 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003876defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003877 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003878defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003879 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003880
Igor Bregerf2460112015-07-26 14:41:44 +00003881defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003882 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003883defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003884 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003885defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003886 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003887
Igor Bregerf2460112015-07-26 14:41:44 +00003888defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003889 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003890defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003891 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003892defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003893 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003894
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003895//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003896// AVX-512 Logical Instructions
3897//===----------------------------------------------------------------------===//
3898
Craig Topperabe80cc2016-08-28 06:06:28 +00003899multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3900 X86VectorVTInfo _, OpndItins itins,
3901 bit IsCommutable = 0> {
3902 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3903 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3904 "$src2, $src1", "$src1, $src2",
3905 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3906 (bitconvert (_.VT _.RC:$src2)))),
3907 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3908 _.RC:$src2)))),
3909 itins.rr, IsCommutable>,
3910 AVX512BIBase, EVEX_4V;
3911
3912 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3913 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3914 "$src2, $src1", "$src1, $src2",
3915 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3916 (bitconvert (_.LdFrag addr:$src2)))),
3917 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3918 (bitconvert (_.LdFrag addr:$src2)))))),
3919 itins.rm>,
3920 AVX512BIBase, EVEX_4V;
3921}
3922
3923multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3924 X86VectorVTInfo _, OpndItins itins,
3925 bit IsCommutable = 0> :
3926 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3927 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3928 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3929 "${src2}"##_.BroadcastStr##", $src1",
3930 "$src1, ${src2}"##_.BroadcastStr,
3931 (_.i64VT (OpNode _.RC:$src1,
3932 (bitconvert
3933 (_.VT (X86VBroadcast
3934 (_.ScalarLdFrag addr:$src2)))))),
3935 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3936 (bitconvert
3937 (_.VT (X86VBroadcast
3938 (_.ScalarLdFrag addr:$src2)))))))),
3939 itins.rm>,
3940 AVX512BIBase, EVEX_4V, EVEX_B;
3941}
3942
3943multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3944 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3945 Predicate prd, bit IsCommutable = 0> {
3946 let Predicates = [prd] in
3947 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3948 IsCommutable>, EVEX_V512;
3949
3950 let Predicates = [prd, HasVLX] in {
3951 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3952 IsCommutable>, EVEX_V256;
3953 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3954 IsCommutable>, EVEX_V128;
3955 }
3956}
3957
3958multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3959 OpndItins itins, Predicate prd,
3960 bit IsCommutable = 0> {
3961 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3962 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3963}
3964
3965multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3966 OpndItins itins, Predicate prd,
3967 bit IsCommutable = 0> {
3968 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3969 itins, prd, IsCommutable>,
3970 VEX_W, EVEX_CD8<64, CD8VF>;
3971}
3972
3973multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3974 SDNode OpNode, OpndItins itins, Predicate prd,
3975 bit IsCommutable = 0> {
3976 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3977 IsCommutable>;
3978
3979 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3980 IsCommutable>;
3981}
3982
3983defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003984 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003985defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003986 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003987defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003988 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003989defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003990 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991
3992//===----------------------------------------------------------------------===//
3993// AVX-512 FP arithmetic
3994//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003995multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3996 SDNode OpNode, SDNode VecNode, OpndItins itins,
3997 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003998 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003999 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4000 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4001 "$src2, $src1", "$src1, $src2",
4002 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4003 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004004 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004005
4006 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004007 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004008 "$src2, $src1", "$src1, $src2",
4009 (VecNode (_.VT _.RC:$src1),
4010 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4011 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004012 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004013 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004014 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004015 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004016 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4017 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004018 itins.rr> {
4019 let isCommutable = IsCommutable;
4020 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004021 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004022 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004023 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4024 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004025 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004026 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004027 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004028}
4029
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004030multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004031 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004032 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004033 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4034 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4035 "$rc, $src2, $src1", "$src1, $src2, $rc",
4036 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004037 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004038 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004039}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004040multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4041 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004042 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004043 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4044 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004045 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004046 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004047 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048}
4049
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004050multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4051 SDNode VecNode,
4052 SizeItins itins, bit IsCommutable> {
4053 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4054 itins.s, IsCommutable>,
4055 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4056 itins.s, IsCommutable>,
4057 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4058 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4059 itins.d, IsCommutable>,
4060 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4061 itins.d, IsCommutable>,
4062 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4063}
4064
4065multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4066 SDNode VecNode,
4067 SizeItins itins, bit IsCommutable> {
4068 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4069 itins.s, IsCommutable>,
4070 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4071 itins.s, IsCommutable>,
4072 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4073 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4074 itins.d, IsCommutable>,
4075 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4076 itins.d, IsCommutable>,
4077 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4078}
4079defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004080defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004081defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004082defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004083defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4084defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4085
4086// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4087// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4088multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4089 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004090 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004091 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4092 (ins _.FRC:$src1, _.FRC:$src2),
4093 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4094 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004095 itins.rr> {
4096 let isCommutable = 1;
4097 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004098 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4099 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4100 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4101 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4102 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4103 }
4104}
4105defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4106 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4107 EVEX_CD8<32, CD8VT1>;
4108
4109defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4110 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4111 EVEX_CD8<64, CD8VT1>;
4112
4113defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4114 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4115 EVEX_CD8<32, CD8VT1>;
4116
4117defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4118 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4119 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004121multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004122 X86VectorVTInfo _, OpndItins itins,
4123 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004124 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004125 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4126 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4127 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004128 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4129 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004130 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4131 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4132 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004133 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4134 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004135 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4136 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4137 "${src2}"##_.BroadcastStr##", $src1",
4138 "$src1, ${src2}"##_.BroadcastStr,
4139 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004140 (_.ScalarLdFrag addr:$src2)))),
4141 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004142 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004143}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004144
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004145multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004146 X86VectorVTInfo _> {
4147 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004148 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4149 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4150 "$rc, $src2, $src1", "$src1, $src2, $rc",
4151 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4152 EVEX_4V, EVEX_B, EVEX_RC;
4153}
4154
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004155
4156multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004157 X86VectorVTInfo _> {
4158 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004159 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4160 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4161 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4162 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4163 EVEX_4V, EVEX_B;
4164}
4165
Michael Liao66233b72015-08-06 09:06:20 +00004166multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004167 Predicate prd, SizeItins itins,
4168 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004169 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004170 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004171 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004172 EVEX_CD8<32, CD8VF>;
4173 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004174 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004175 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004176 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004177
Robert Khasanov595e5982014-10-29 15:43:02 +00004178 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004179 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004180 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004181 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004182 EVEX_CD8<32, CD8VF>;
4183 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004184 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004185 EVEX_CD8<32, CD8VF>;
4186 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004187 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004188 EVEX_CD8<64, CD8VF>;
4189 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004190 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004191 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004192 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193}
4194
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004195multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004196 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004197 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004198 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004199 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4200}
4201
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004202multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004203 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004204 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004205 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004206 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4207}
4208
Craig Topper9433f972016-08-02 06:16:53 +00004209defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4210 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004211 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004212defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4213 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004214 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004215defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004216 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004217defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004218 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004219defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4220 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004221 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004222defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4223 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004224 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004225let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004226 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4227 SSE_ALU_ITINS_P, 1>;
4228 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4229 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004230}
Craig Topper9433f972016-08-02 06:16:53 +00004231defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4232 SSE_ALU_ITINS_P, 1>;
4233defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4234 SSE_ALU_ITINS_P, 0>;
4235defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4236 SSE_ALU_ITINS_P, 1>;
4237defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4238 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004239
Craig Topper8f6827c2016-08-31 05:37:52 +00004240// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004241multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4242 X86VectorVTInfo _, Predicate prd> {
4243let Predicates = [prd] in {
4244 // Masked register-register logical operations.
4245 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4246 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4247 _.RC:$src0)),
4248 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4249 _.RC:$src1, _.RC:$src2)>;
4250 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4251 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4252 _.ImmAllZerosV)),
4253 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4254 _.RC:$src2)>;
4255 // Masked register-memory logical operations.
4256 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4257 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4258 (load addr:$src2)))),
4259 _.RC:$src0)),
4260 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4261 _.RC:$src1, addr:$src2)>;
4262 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4263 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4264 _.ImmAllZerosV)),
4265 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4266 addr:$src2)>;
4267 // Register-broadcast logical operations.
4268 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4269 (bitconvert (_.VT (X86VBroadcast
4270 (_.ScalarLdFrag addr:$src2)))))),
4271 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4272 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4273 (bitconvert
4274 (_.i64VT (OpNode _.RC:$src1,
4275 (bitconvert (_.VT
4276 (X86VBroadcast
4277 (_.ScalarLdFrag addr:$src2))))))),
4278 _.RC:$src0)),
4279 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4280 _.RC:$src1, addr:$src2)>;
4281 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4282 (bitconvert
4283 (_.i64VT (OpNode _.RC:$src1,
4284 (bitconvert (_.VT
4285 (X86VBroadcast
4286 (_.ScalarLdFrag addr:$src2))))))),
4287 _.ImmAllZerosV)),
4288 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4289 _.RC:$src1, addr:$src2)>;
4290}
Craig Topper8f6827c2016-08-31 05:37:52 +00004291}
4292
Craig Topper45d65032016-09-02 05:29:13 +00004293multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4294 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4295 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4296 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4297 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4298 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4299 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004300}
4301
Craig Topper45d65032016-09-02 05:29:13 +00004302defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4303defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4304defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4305defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4306
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004307multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4308 X86VectorVTInfo _> {
4309 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4310 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4311 "$src2, $src1", "$src1, $src2",
4312 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004313 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4314 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4315 "$src2, $src1", "$src1, $src2",
4316 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4317 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4318 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4319 "${src2}"##_.BroadcastStr##", $src1",
4320 "$src1, ${src2}"##_.BroadcastStr,
4321 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4322 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4323 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004324}
4325
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004326multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4327 X86VectorVTInfo _> {
4328 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4329 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4330 "$src2, $src1", "$src1, $src2",
4331 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004332 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4333 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4334 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004335 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004336 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4337 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004338}
4339
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004340multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004341 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004342 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4343 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004344 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004345 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4346 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004347 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4348 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004349 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004350 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4351 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004352 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4353
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004354 // Define only if AVX512VL feature is present.
4355 let Predicates = [HasVLX] in {
4356 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4357 EVEX_V128, EVEX_CD8<32, CD8VF>;
4358 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4359 EVEX_V256, EVEX_CD8<32, CD8VF>;
4360 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4361 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4362 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4363 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4364 }
4365}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004366defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004367
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368//===----------------------------------------------------------------------===//
4369// AVX-512 VPTESTM instructions
4370//===----------------------------------------------------------------------===//
4371
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004372multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4373 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004374 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004375 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4376 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4377 "$src2, $src1", "$src1, $src2",
4378 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4379 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004380 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4381 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4382 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004383 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004384 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4385 EVEX_4V,
4386 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004387}
4388
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004389multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4390 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004391 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4392 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4393 "${src2}"##_.BroadcastStr##", $src1",
4394 "$src1, ${src2}"##_.BroadcastStr,
4395 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4396 (_.ScalarLdFrag addr:$src2))))>,
4397 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004398}
Igor Bregerfca0a342016-01-28 13:19:25 +00004399
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004400// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004401multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4402 X86VectorVTInfo _, string Suffix> {
4403 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4404 (_.KVT (COPY_TO_REGCLASS
4405 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004406 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004407 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004408 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004409 _.RC:$src2, _.SubRegIdx)),
4410 _.KRC))>;
4411}
4412
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004413multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004414 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004415 let Predicates = [HasAVX512] in
4416 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4417 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4418
4419 let Predicates = [HasAVX512, HasVLX] in {
4420 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4421 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4422 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4423 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4424 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004425 let Predicates = [HasAVX512, NoVLX] in {
4426 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4427 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004428 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004429}
4430
4431multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4432 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004433 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004434 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004435 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004436}
4437
4438multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4439 SDNode OpNode> {
4440 let Predicates = [HasBWI] in {
4441 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4442 EVEX_V512, VEX_W;
4443 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4444 EVEX_V512;
4445 }
4446 let Predicates = [HasVLX, HasBWI] in {
4447
4448 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4449 EVEX_V256, VEX_W;
4450 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4451 EVEX_V128, VEX_W;
4452 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4453 EVEX_V256;
4454 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4455 EVEX_V128;
4456 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004457
Igor Bregerfca0a342016-01-28 13:19:25 +00004458 let Predicates = [HasAVX512, NoVLX] in {
4459 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4460 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4461 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4462 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004463 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004464
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004465}
4466
4467multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4468 SDNode OpNode> :
4469 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4470 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4471
4472defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4473defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004474
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476//===----------------------------------------------------------------------===//
4477// AVX-512 Shift instructions
4478//===----------------------------------------------------------------------===//
4479multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004480 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004481 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004482 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004483 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004484 "$src2, $src1", "$src1, $src2",
4485 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004486 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004487 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004488 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004489 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004490 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4491 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004492 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004493 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494}
4495
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004496multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4497 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004498 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004499 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4500 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4501 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4502 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004503 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004504}
4505
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004506multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004507 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004508 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004509 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004510 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4511 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4512 "$src2, $src1", "$src1, $src2",
4513 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004514 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004515 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4516 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4517 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004518 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004519 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004520 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004521 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004522}
4523
Cameron McInally5fb084e2014-12-11 17:13:05 +00004524multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004525 ValueType SrcVT, PatFrag bc_frag,
4526 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4527 let Predicates = [prd] in
4528 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4529 VTInfo.info512>, EVEX_V512,
4530 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4531 let Predicates = [prd, HasVLX] in {
4532 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4533 VTInfo.info256>, EVEX_V256,
4534 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4535 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4536 VTInfo.info128>, EVEX_V128,
4537 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4538 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004539}
4540
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004541multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4542 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004543 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004544 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004545 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004546 avx512vl_i64_info, HasAVX512>, VEX_W;
4547 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4548 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004549}
4550
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004551multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4552 string OpcodeStr, SDNode OpNode,
4553 AVX512VLVectorVTInfo VTInfo> {
4554 let Predicates = [HasAVX512] in
4555 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4556 VTInfo.info512>,
4557 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4558 VTInfo.info512>, EVEX_V512;
4559 let Predicates = [HasAVX512, HasVLX] in {
4560 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4561 VTInfo.info256>,
4562 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4563 VTInfo.info256>, EVEX_V256;
4564 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4565 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004566 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004567 VTInfo.info128>, EVEX_V128;
4568 }
4569}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004570
Michael Liao66233b72015-08-06 09:06:20 +00004571multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004572 Format ImmFormR, Format ImmFormM,
4573 string OpcodeStr, SDNode OpNode> {
4574 let Predicates = [HasBWI] in
4575 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4576 v32i16_info>, EVEX_V512;
4577 let Predicates = [HasVLX, HasBWI] in {
4578 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4579 v16i16x_info>, EVEX_V256;
4580 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4581 v8i16x_info>, EVEX_V128;
4582 }
4583}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004584
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004585multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4586 Format ImmFormR, Format ImmFormM,
4587 string OpcodeStr, SDNode OpNode> {
4588 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4589 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4590 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4591 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4592}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004593
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004594defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004595 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004596
4597defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004598 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004599
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004600defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004601 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004602
Michael Zuckerman298a6802016-01-13 12:39:33 +00004603defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004604defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004605
4606defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4607defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4608defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004609
4610//===-------------------------------------------------------------------===//
4611// Variable Bit Shifts
4612//===-------------------------------------------------------------------===//
4613multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004614 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004615 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004616 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4617 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4618 "$src2, $src1", "$src1, $src2",
4619 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004620 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004621 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4622 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4623 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004624 (_.VT (OpNode _.RC:$src1,
4625 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004626 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004627 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004628 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629}
4630
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004631multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4632 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004633 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004634 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4635 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4636 "${src2}"##_.BroadcastStr##", $src1",
4637 "$src1, ${src2}"##_.BroadcastStr,
4638 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4639 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004640 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004641 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4642}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004643multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4644 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004645 let Predicates = [HasAVX512] in
4646 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4647 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4648
4649 let Predicates = [HasAVX512, HasVLX] in {
4650 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4651 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4652 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4653 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4654 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004655}
4656
4657multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4658 SDNode OpNode> {
4659 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004660 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004661 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004662 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004663}
4664
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004665// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004666multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4667 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004668 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004669 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004670 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004671 (!cast<Instruction>(NAME#"WZrr")
4672 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4673 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4674 sub_ymm)>;
4675
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004676 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004677 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004678 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004679 (!cast<Instruction>(NAME#"WZrr")
4680 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4681 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4682 sub_xmm)>;
4683 }
4684}
4685
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004686multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4687 SDNode OpNode> {
4688 let Predicates = [HasBWI] in
4689 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4690 EVEX_V512, VEX_W;
4691 let Predicates = [HasVLX, HasBWI] in {
4692
4693 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4694 EVEX_V256, VEX_W;
4695 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4696 EVEX_V128, VEX_W;
4697 }
4698}
4699
4700defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004701 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4702 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004703
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004704defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004705 avx512_var_shift_w<0x11, "vpsravw", sra>,
4706 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004707
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004708defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004709 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4710 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004711defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4712defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004713
Craig Topper05629d02016-07-24 07:32:45 +00004714// Special handing for handling VPSRAV intrinsics.
4715multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4716 list<Predicate> p> {
4717 let Predicates = p in {
4718 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4719 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4720 _.RC:$src2)>;
4721 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4722 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4723 _.RC:$src1, addr:$src2)>;
4724 let AddedComplexity = 20 in {
4725 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4726 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4727 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4728 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4729 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4730 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4731 _.RC:$src0)),
4732 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4733 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4734 }
4735 let AddedComplexity = 30 in {
4736 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4737 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4738 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4739 _.RC:$src1, _.RC:$src2)>;
4740 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4741 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4742 _.ImmAllZerosV)),
4743 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4744 _.RC:$src1, addr:$src2)>;
4745 }
4746 }
4747}
4748
4749multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4750 list<Predicate> p> :
4751 avx512_var_shift_int_lowering<InstrStr, _, p> {
4752 let Predicates = p in {
4753 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4754 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4755 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4756 _.RC:$src1, addr:$src2)>;
4757 let AddedComplexity = 20 in
4758 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4759 (X86vsrav _.RC:$src1,
4760 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4761 _.RC:$src0)),
4762 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4763 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4764 let AddedComplexity = 30 in
4765 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4766 (X86vsrav _.RC:$src1,
4767 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4768 _.ImmAllZerosV)),
4769 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4770 _.RC:$src1, addr:$src2)>;
4771 }
4772}
4773
4774defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4775defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4776defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4777defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4778defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4779defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4780defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4781defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4782defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4783
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004784//===-------------------------------------------------------------------===//
4785// 1-src variable permutation VPERMW/D/Q
4786//===-------------------------------------------------------------------===//
4787multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4788 AVX512VLVectorVTInfo _> {
4789 let Predicates = [HasAVX512] in
4790 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4791 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4792
4793 let Predicates = [HasAVX512, HasVLX] in
4794 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4795 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4796}
4797
4798multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4799 string OpcodeStr, SDNode OpNode,
4800 AVX512VLVectorVTInfo VTInfo> {
4801 let Predicates = [HasAVX512] in
4802 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4803 VTInfo.info512>,
4804 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4805 VTInfo.info512>, EVEX_V512;
4806 let Predicates = [HasAVX512, HasVLX] in
4807 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4808 VTInfo.info256>,
4809 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4810 VTInfo.info256>, EVEX_V256;
4811}
4812
Michael Zuckermand9cac592016-01-19 17:07:43 +00004813multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4814 Predicate prd, SDNode OpNode,
4815 AVX512VLVectorVTInfo _> {
4816 let Predicates = [prd] in
4817 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4818 EVEX_V512 ;
4819 let Predicates = [HasVLX, prd] in {
4820 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4821 EVEX_V256 ;
4822 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4823 EVEX_V128 ;
4824 }
4825}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004826
Michael Zuckermand9cac592016-01-19 17:07:43 +00004827defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4828 avx512vl_i16_info>, VEX_W;
4829defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4830 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004831
4832defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4833 avx512vl_i32_info>;
4834defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4835 avx512vl_i64_info>, VEX_W;
4836defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4837 avx512vl_f32_info>;
4838defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4839 avx512vl_f64_info>, VEX_W;
4840
4841defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4842 X86VPermi, avx512vl_i64_info>,
4843 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4844defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4845 X86VPermi, avx512vl_f64_info>,
4846 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004847//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004848// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004849//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004850
Igor Breger78741a12015-10-04 07:20:41 +00004851multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4852 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4853 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4854 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4855 "$src2, $src1", "$src1, $src2",
4856 (_.VT (OpNode _.RC:$src1,
4857 (Ctrl.VT Ctrl.RC:$src2)))>,
4858 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004859 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4860 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4861 "$src2, $src1", "$src1, $src2",
4862 (_.VT (OpNode
4863 _.RC:$src1,
4864 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4865 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4866 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4867 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4868 "${src2}"##_.BroadcastStr##", $src1",
4869 "$src1, ${src2}"##_.BroadcastStr,
4870 (_.VT (OpNode
4871 _.RC:$src1,
4872 (Ctrl.VT (X86VBroadcast
4873 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4874 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004875}
4876
4877multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4878 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4879 let Predicates = [HasAVX512] in {
4880 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4881 Ctrl.info512>, EVEX_V512;
4882 }
4883 let Predicates = [HasAVX512, HasVLX] in {
4884 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4885 Ctrl.info128>, EVEX_V128;
4886 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4887 Ctrl.info256>, EVEX_V256;
4888 }
4889}
4890
4891multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4892 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4893
4894 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4895 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4896 X86VPermilpi, _>,
4897 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004898}
4899
Craig Topper05948fb2016-08-02 05:11:15 +00004900let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004901defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4902 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004903let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004904defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4905 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004906//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004907// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4908//===----------------------------------------------------------------------===//
4909
4910defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004911 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004912 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4913defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004914 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004915defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004916 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004917
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004918multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4919 let Predicates = [HasBWI] in
4920 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4921
4922 let Predicates = [HasVLX, HasBWI] in {
4923 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4924 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4925 }
4926}
4927
4928defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4929
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004930//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004931// Move Low to High and High to Low packed FP Instructions
4932//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004933def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4934 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004935 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004936 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4937 IIC_SSE_MOV_LH>, EVEX_4V;
4938def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4939 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004940 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004941 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4942 IIC_SSE_MOV_LH>, EVEX_4V;
4943
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004944let Predicates = [HasAVX512] in {
4945 // MOVLHPS patterns
4946 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4947 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4948 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4949 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004950
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004951 // MOVHLPS patterns
4952 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4953 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4954}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004955
4956//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004957// VMOVHPS/PD VMOVLPS Instructions
4958// All patterns was taken from SSS implementation.
4959//===----------------------------------------------------------------------===//
4960multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4961 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004962 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4963 (ins _.RC:$src1, f64mem:$src2),
4964 !strconcat(OpcodeStr,
4965 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4966 [(set _.RC:$dst,
4967 (OpNode _.RC:$src1,
4968 (_.VT (bitconvert
4969 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4970 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004971}
4972
4973defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4974 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4975defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4976 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4977defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4978 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4979defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4980 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4981
4982let Predicates = [HasAVX512] in {
4983 // VMOVHPS patterns
4984 def : Pat<(X86Movlhps VR128X:$src1,
4985 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4986 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4987 def : Pat<(X86Movlhps VR128X:$src1,
4988 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4989 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4990 // VMOVHPD patterns
4991 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4992 (scalar_to_vector (loadf64 addr:$src2)))),
4993 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4994 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4995 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4996 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4997 // VMOVLPS patterns
4998 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4999 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5000 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5001 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5002 // VMOVLPD patterns
5003 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5004 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5005 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5006 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5007 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5008 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5009 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5010}
5011
Igor Bregerb6b27af2015-11-10 07:09:07 +00005012def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5013 (ins f64mem:$dst, VR128X:$src),
5014 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005015 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005016 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5017 (bc_v2f64 (v4f32 VR128X:$src))),
5018 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5019 EVEX, EVEX_CD8<32, CD8VT2>;
5020def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5021 (ins f64mem:$dst, VR128X:$src),
5022 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005023 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005024 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5025 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5026 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5027def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5028 (ins f64mem:$dst, VR128X:$src),
5029 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005030 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005031 (iPTR 0))), addr:$dst)],
5032 IIC_SSE_MOV_LH>,
5033 EVEX, EVEX_CD8<32, CD8VT2>;
5034def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5035 (ins f64mem:$dst, VR128X:$src),
5036 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005037 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005038 (iPTR 0))), addr:$dst)],
5039 IIC_SSE_MOV_LH>,
5040 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005041
Igor Bregerb6b27af2015-11-10 07:09:07 +00005042let Predicates = [HasAVX512] in {
5043 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005044 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005045 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5046 (iPTR 0))), addr:$dst),
5047 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5048 // VMOVLPS patterns
5049 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5050 addr:$src1),
5051 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5052 def : Pat<(store (v4i32 (X86Movlps
5053 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5054 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5055 // VMOVLPD patterns
5056 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5057 addr:$src1),
5058 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5059 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5060 addr:$src1),
5061 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5062}
5063//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005064// FMA - Fused Multiply Operations
5065//
Adam Nemet26371ce2014-10-24 00:02:55 +00005066
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005067multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005068 X86VectorVTInfo _, string Suff> {
5069 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005070 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005071 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005072 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005073 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005074 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005075
Craig Toppere1cac152016-06-07 07:27:54 +00005076 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5077 (ins _.RC:$src2, _.MemOp:$src3),
5078 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005079 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005080 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005081
Craig Toppere1cac152016-06-07 07:27:54 +00005082 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5083 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5084 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5085 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005086 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005087 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005088 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005089 }
Craig Topper318e40b2016-07-25 07:20:31 +00005090
5091 // Additional pattern for folding broadcast nodes in other orders.
5092 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5093 (OpNode _.RC:$src1, _.RC:$src2,
5094 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5095 _.RC:$src1)),
5096 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5097 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005098}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005099
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005100multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005101 X86VectorVTInfo _, string Suff> {
5102 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005103 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005104 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5105 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005106 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005107 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005108}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005109
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005110multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005111 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5112 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005113 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005114 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5115 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5116 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005117 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005118 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005119 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005120 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005121 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005122 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005123 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005124}
5125
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005126multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005127 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005128 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005129 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005130 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005131 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005132}
5133
5134defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5135defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5136defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5137defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5138defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5139defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5140
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005141
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005142multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005143 X86VectorVTInfo _, string Suff> {
5144 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005145 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5146 (ins _.RC:$src2, _.RC:$src3),
5147 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005148 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005149 AVX512FMA3Base;
5150
Craig Toppere1cac152016-06-07 07:27:54 +00005151 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5152 (ins _.RC:$src2, _.MemOp:$src3),
5153 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005154 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005155 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005156
Craig Toppere1cac152016-06-07 07:27:54 +00005157 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5158 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5159 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5160 "$src2, ${src3}"##_.BroadcastStr,
5161 (_.VT (OpNode _.RC:$src2,
5162 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005163 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005164 }
Craig Topper318e40b2016-07-25 07:20:31 +00005165
5166 // Additional patterns for folding broadcast nodes in other orders.
5167 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5168 _.RC:$src2, _.RC:$src1)),
5169 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5170 _.RC:$src2, addr:$src3)>;
5171 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5172 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5173 _.RC:$src2, _.RC:$src1),
5174 _.RC:$src1)),
5175 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5176 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5177 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5178 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5179 _.RC:$src2, _.RC:$src1),
5180 _.ImmAllZerosV)),
5181 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5182 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005183}
5184
5185multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005186 X86VectorVTInfo _, string Suff> {
5187 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005188 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5189 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5190 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005191 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005192 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005193}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005194
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005195multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005196 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5197 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005198 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005199 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5200 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5201 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005202 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005203 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005204 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005205 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005206 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005207 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005208 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209}
5210
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005211multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005212 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005213 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005214 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005215 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005216 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005217}
5218
5219defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5220defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5221defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5222defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5223defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5224defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5225
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005226multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005227 X86VectorVTInfo _, string Suff> {
5228 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005229 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005230 (ins _.RC:$src2, _.RC:$src3),
5231 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005232 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005233 AVX512FMA3Base;
5234
Craig Toppere1cac152016-06-07 07:27:54 +00005235 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005236 (ins _.RC:$src2, _.MemOp:$src3),
5237 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005238 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005239 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005240
Craig Toppere1cac152016-06-07 07:27:54 +00005241 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005242 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5243 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5244 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005245 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005246 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005247 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005248 }
Craig Topper318e40b2016-07-25 07:20:31 +00005249
5250 // Additional patterns for folding broadcast nodes in other orders.
5251 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5252 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5253 _.RC:$src1, _.RC:$src2),
5254 _.RC:$src1)),
5255 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5256 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005257}
5258
5259multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005260 X86VectorVTInfo _, string Suff> {
5261 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005262 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005263 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5264 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005265 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005266 AVX512FMA3Base, EVEX_B, EVEX_RC;
5267}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005268
5269multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005270 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5271 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005272 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005273 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5274 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5275 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005276 }
5277 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005278 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005279 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005280 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005281 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5282 }
5283}
5284
5285multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005286 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005287 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005288 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005289 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005290 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005291}
5292
5293defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5294defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5295defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5296defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5297defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5298defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005299
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005300// Scalar FMA
5301let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005302multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5303 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5304 dag RHS_r, dag RHS_m > {
5305 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5306 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005307 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005308
Craig Toppere1cac152016-06-07 07:27:54 +00005309 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5310 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005311 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005312
5313 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5314 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005315 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005316 AVX512FMA3Base, EVEX_B, EVEX_RC;
5317
Craig Toppereafdbec2016-08-13 06:48:41 +00005318 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005319 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5320 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5321 !strconcat(OpcodeStr,
5322 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5323 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005324 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5325 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5326 !strconcat(OpcodeStr,
5327 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5328 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005329 }// isCodeGenOnly = 1
5330}
5331}// Constraints = "$src1 = $dst"
5332
5333multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5334 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5335 string SUFF> {
5336
Craig Topper2dca3b22016-07-24 08:26:38 +00005337 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005338 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5339 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5340 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005341 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5342 (i32 imm:$rc))),
5343 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5344 _.FRC:$src3))),
5345 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5346 (_.ScalarLdFrag addr:$src3))))>;
5347
Craig Topper2dca3b22016-07-24 08:26:38 +00005348 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005349 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5350 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005351 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005352 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005353 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5354 (i32 imm:$rc))),
5355 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5356 _.FRC:$src1))),
5357 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5358 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5359
Craig Topper2dca3b22016-07-24 08:26:38 +00005360 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005361 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5362 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005363 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005364 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005365 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5366 (i32 imm:$rc))),
5367 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5368 _.FRC:$src2))),
5369 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5370 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5371}
5372
5373multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5374 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5375 let Predicates = [HasAVX512] in {
5376 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5377 OpNodeRnd, f32x_info, "SS">,
5378 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5379 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5380 OpNodeRnd, f64x_info, "SD">,
5381 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5382 }
5383}
5384
5385defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5386defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5387defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5388defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005389
5390//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005391// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5392//===----------------------------------------------------------------------===//
5393let Constraints = "$src1 = $dst" in {
5394multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5395 X86VectorVTInfo _> {
5396 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5397 (ins _.RC:$src2, _.RC:$src3),
5398 OpcodeStr, "$src3, $src2", "$src2, $src3",
5399 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5400 AVX512FMA3Base;
5401
Craig Toppere1cac152016-06-07 07:27:54 +00005402 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5403 (ins _.RC:$src2, _.MemOp:$src3),
5404 OpcodeStr, "$src3, $src2", "$src2, $src3",
5405 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5406 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005407
Craig Toppere1cac152016-06-07 07:27:54 +00005408 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5409 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5410 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5411 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5412 (OpNode _.RC:$src1,
5413 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5414 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005415}
5416} // Constraints = "$src1 = $dst"
5417
5418multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5419 AVX512VLVectorVTInfo _> {
5420 let Predicates = [HasIFMA] in {
5421 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5422 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5423 }
5424 let Predicates = [HasVLX, HasIFMA] in {
5425 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5426 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5427 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5428 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5429 }
5430}
5431
5432defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5433 avx512vl_i64_info>, VEX_W;
5434defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5435 avx512vl_i64_info>, VEX_W;
5436
5437//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005438// AVX-512 Scalar convert from sign integer to float/double
5439//===----------------------------------------------------------------------===//
5440
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005441multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5442 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5443 PatFrag ld_frag, string asm> {
5444 let hasSideEffects = 0 in {
5445 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5446 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005447 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005448 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005449 let mayLoad = 1 in
5450 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5451 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005452 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005453 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005454 } // hasSideEffects = 0
5455 let isCodeGenOnly = 1 in {
5456 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5457 (ins DstVT.RC:$src1, SrcRC:$src2),
5458 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5459 [(set DstVT.RC:$dst,
5460 (OpNode (DstVT.VT DstVT.RC:$src1),
5461 SrcRC:$src2,
5462 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5463
5464 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5465 (ins DstVT.RC:$src1, x86memop:$src2),
5466 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5467 [(set DstVT.RC:$dst,
5468 (OpNode (DstVT.VT DstVT.RC:$src1),
5469 (ld_frag addr:$src2),
5470 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5471 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005472}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005473
Igor Bregerabe4a792015-06-14 12:44:55 +00005474multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005475 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005476 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5477 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005478 !strconcat(asm,
5479 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005480 [(set DstVT.RC:$dst,
5481 (OpNode (DstVT.VT DstVT.RC:$src1),
5482 SrcRC:$src2,
5483 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5484}
5485
5486multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005487 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5488 PatFrag ld_frag, string asm> {
5489 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5490 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5491 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005492}
5493
Andrew Trick15a47742013-10-09 05:11:10 +00005494let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005495defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005496 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5497 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005498defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005499 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5500 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005501defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005502 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5503 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005504defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005505 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5506 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005507
5508def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5509 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5510def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005511 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005512def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5513 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5514def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005515 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516
5517def : Pat<(f32 (sint_to_fp GR32:$src)),
5518 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5519def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005520 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005521def : Pat<(f64 (sint_to_fp GR32:$src)),
5522 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5523def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005524 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5525
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005526defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005527 v4f32x_info, i32mem, loadi32,
5528 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005529defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005530 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5531 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005532defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005533 i32mem, loadi32, "cvtusi2sd{l}">,
5534 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005535defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005536 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5537 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005538
5539def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5540 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5541def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5542 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5543def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5544 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5545def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5546 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5547
5548def : Pat<(f32 (uint_to_fp GR32:$src)),
5549 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5550def : Pat<(f32 (uint_to_fp GR64:$src)),
5551 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5552def : Pat<(f64 (uint_to_fp GR32:$src)),
5553 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5554def : Pat<(f64 (uint_to_fp GR64:$src)),
5555 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005556}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005557
5558//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005559// AVX-512 Scalar convert from float/double to integer
5560//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005561multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5562 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005563 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005564 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005565 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005566 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5567 EVEX, VEX_LIG;
5568 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5569 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005570 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005571 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005572 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5573 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005574 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005575 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005576 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005577 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005578 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005579}
Asaf Badouh2744d212015-09-20 14:31:19 +00005580
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005581// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005582defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005583 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005584 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005585defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005586 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005587 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005588defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005589 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005590 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005591defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005592 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005593 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005594defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005595 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005596 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005597defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005598 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005599 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005600defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005601 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005602 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005603defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005604 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005605 EVEX_CD8<64, CD8VT1>;
5606
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005607// The SSE version of these instructions are disabled for AVX512.
5608// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5609let Predicates = [HasAVX512] in {
5610 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5611 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5612 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5613 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5614 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5615 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5616 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5617 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5618} // HasAVX512
5619
Asaf Badouh2744d212015-09-20 14:31:19 +00005620let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005621 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5622 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5623 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5624 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5625 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5626 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5627 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5628 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5629 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5630 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5631 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5632 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005633
Igor Breger982e4002016-06-08 07:48:23 +00005634 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005635 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5636 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005637} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005638
5639// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005640multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5641 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005642 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005643let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005644 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005645 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5646 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005647 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005648 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5649 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005650 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005651 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005652 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005653 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005654
Igor Bregerc59b3a22016-08-03 10:58:05 +00005655 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5656 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5657 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5658 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5659 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005660 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5661 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005662
Craig Toppere1cac152016-06-07 07:27:54 +00005663 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005664 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5665 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5666 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5667 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5668 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5669 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5670 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5671 (i32 FROUND_NO_EXC)))]>,
5672 EVEX,VEX_LIG , EVEX_B;
5673 let mayLoad = 1, hasSideEffects = 0 in
5674 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5675 (ins _SrcRC.MemOp:$src),
5676 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5677 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005678
Craig Toppere1cac152016-06-07 07:27:54 +00005679 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005680} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005681}
5682
Asaf Badouh2744d212015-09-20 14:31:19 +00005683
Igor Bregerc59b3a22016-08-03 10:58:05 +00005684defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5685 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005686 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005687defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5688 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005689 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005690defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5691 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005692 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005693defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5694 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005695 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5696
Igor Bregerc59b3a22016-08-03 10:58:05 +00005697defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5698 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005699 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005700defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5701 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005702 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005703defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5704 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005705 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005706defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5707 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005708 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5709let Predicates = [HasAVX512] in {
5710 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5711 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5712 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5713 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5714 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5715 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5716 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5717 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5718
Elena Demikhovskycf088092013-12-11 14:31:04 +00005719} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005720//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005721// AVX-512 Convert form float to double and back
5722//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005723multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5724 X86VectorVTInfo _Src, SDNode OpNode> {
5725 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005726 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005727 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005728 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005729 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005730 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5731 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005732 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005733 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005734 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005735 (_Src.VT (scalar_to_vector
5736 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005737 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005738}
5739
Asaf Badouh2744d212015-09-20 14:31:19 +00005740// Scalar Coversion with SAE - suppress all exceptions
5741multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5742 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5743 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005744 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005745 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005746 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005747 (_Src.VT _Src.RC:$src2),
5748 (i32 FROUND_NO_EXC)))>,
5749 EVEX_4V, VEX_LIG, EVEX_B;
5750}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005751
Asaf Badouh2744d212015-09-20 14:31:19 +00005752// Scalar Conversion with rounding control (RC)
5753multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5754 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5755 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005756 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005757 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005758 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005759 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5760 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5761 EVEX_B, EVEX_RC;
5762}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005763multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5764 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005765 X86VectorVTInfo _dst> {
5766 let Predicates = [HasAVX512] in {
5767 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5768 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5769 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5770 EVEX_V512, XD;
5771 }
5772}
5773
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005774multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5775 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005776 X86VectorVTInfo _dst> {
5777 let Predicates = [HasAVX512] in {
5778 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005779 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005780 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5781 }
5782}
5783defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5784 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005785defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005786 X86fpextRnd,f32x_info, f64x_info >;
5787
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005788def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005789 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005790 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5791 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005792def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005793 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5794 Requires<[HasAVX512]>;
5795
5796def : Pat<(f64 (extloadf32 addr:$src)),
5797 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005798 Requires<[HasAVX512, OptForSize]>;
5799
Asaf Badouh2744d212015-09-20 14:31:19 +00005800def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005801 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005802 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5803 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005804
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005805def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005806 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005807 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005808 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005809//===----------------------------------------------------------------------===//
5810// AVX-512 Vector convert from signed/unsigned integer to float/double
5811// and from float/double to signed/unsigned integer
5812//===----------------------------------------------------------------------===//
5813
5814multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5815 X86VectorVTInfo _Src, SDNode OpNode,
5816 string Broadcast = _.BroadcastStr,
5817 string Alias = ""> {
5818
5819 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5820 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5821 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5822
5823 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5824 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5825 (_.VT (OpNode (_Src.VT
5826 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5827
5828 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005829 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005830 "${src}"##Broadcast, "${src}"##Broadcast,
5831 (_.VT (OpNode (_Src.VT
5832 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5833 ))>, EVEX, EVEX_B;
5834}
5835// Coversion with SAE - suppress all exceptions
5836multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5837 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5838 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5839 (ins _Src.RC:$src), OpcodeStr,
5840 "{sae}, $src", "$src, {sae}",
5841 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5842 (i32 FROUND_NO_EXC)))>,
5843 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005844}
5845
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005846// Conversion with rounding control (RC)
5847multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5848 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5849 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5850 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5851 "$rc, $src", "$src, $rc",
5852 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5853 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005854}
5855
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005856// Extend Float to Double
5857multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5858 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005859 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005860 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5861 X86vfpextRnd>, EVEX_V512;
5862 }
5863 let Predicates = [HasVLX] in {
5864 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5865 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005866 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005867 EVEX_V256;
5868 }
5869}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005870
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005871// Truncate Double to Float
5872multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5873 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005874 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005875 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5876 X86vfproundRnd>, EVEX_V512;
5877 }
5878 let Predicates = [HasVLX] in {
5879 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5880 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005881 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005882 "{1to4}", "{y}">, EVEX_V256;
5883 }
5884}
5885
5886defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5887 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5888defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5889 PS, EVEX_CD8<32, CD8VH>;
5890
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005891def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5892 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005893
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005894let Predicates = [HasVLX] in {
5895 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5896 (VCVTPS2PDZ256rm addr:$src)>;
5897}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005898
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005899// Convert Signed/Unsigned Doubleword to Double
5900multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5901 SDNode OpNode128> {
5902 // No rounding in this op
5903 let Predicates = [HasAVX512] in
5904 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5905 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005906
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005907 let Predicates = [HasVLX] in {
5908 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5909 OpNode128, "{1to2}">, EVEX_V128;
5910 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5911 EVEX_V256;
5912 }
5913}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005914
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005915// Convert Signed/Unsigned Doubleword to Float
5916multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5917 SDNode OpNodeRnd> {
5918 let Predicates = [HasAVX512] in
5919 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5920 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5921 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005922
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005923 let Predicates = [HasVLX] in {
5924 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5925 EVEX_V128;
5926 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5927 EVEX_V256;
5928 }
5929}
5930
5931// Convert Float to Signed/Unsigned Doubleword with truncation
5932multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5933 SDNode OpNode, SDNode OpNodeRnd> {
5934 let Predicates = [HasAVX512] in {
5935 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5936 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5937 OpNodeRnd>, EVEX_V512;
5938 }
5939 let Predicates = [HasVLX] in {
5940 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5941 EVEX_V128;
5942 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5943 EVEX_V256;
5944 }
5945}
5946
5947// Convert Float to Signed/Unsigned Doubleword
5948multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5949 SDNode OpNode, SDNode OpNodeRnd> {
5950 let Predicates = [HasAVX512] in {
5951 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5952 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5953 OpNodeRnd>, EVEX_V512;
5954 }
5955 let Predicates = [HasVLX] in {
5956 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5957 EVEX_V128;
5958 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5959 EVEX_V256;
5960 }
5961}
5962
5963// Convert Double to Signed/Unsigned Doubleword with truncation
5964multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5965 SDNode OpNode, SDNode OpNodeRnd> {
5966 let Predicates = [HasAVX512] in {
5967 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5968 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5969 OpNodeRnd>, EVEX_V512;
5970 }
5971 let Predicates = [HasVLX] in {
5972 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5973 // memory forms of these instructions in Asm Parcer. They have the same
5974 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5975 // due to the same reason.
5976 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5977 "{1to2}", "{x}">, EVEX_V128;
5978 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5979 "{1to4}", "{y}">, EVEX_V256;
5980 }
5981}
5982
5983// Convert Double to Signed/Unsigned Doubleword
5984multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5985 SDNode OpNode, SDNode OpNodeRnd> {
5986 let Predicates = [HasAVX512] in {
5987 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5988 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5989 OpNodeRnd>, EVEX_V512;
5990 }
5991 let Predicates = [HasVLX] in {
5992 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5993 // memory forms of these instructions in Asm Parcer. They have the same
5994 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5995 // due to the same reason.
5996 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5997 "{1to2}", "{x}">, EVEX_V128;
5998 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5999 "{1to4}", "{y}">, EVEX_V256;
6000 }
6001}
6002
6003// Convert Double to Signed/Unsigned Quardword
6004multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6005 SDNode OpNode, SDNode OpNodeRnd> {
6006 let Predicates = [HasDQI] in {
6007 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6008 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6009 OpNodeRnd>, EVEX_V512;
6010 }
6011 let Predicates = [HasDQI, HasVLX] in {
6012 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6013 EVEX_V128;
6014 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6015 EVEX_V256;
6016 }
6017}
6018
6019// Convert Double to Signed/Unsigned Quardword with truncation
6020multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6021 SDNode OpNode, SDNode OpNodeRnd> {
6022 let Predicates = [HasDQI] in {
6023 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6024 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6025 OpNodeRnd>, EVEX_V512;
6026 }
6027 let Predicates = [HasDQI, HasVLX] in {
6028 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6029 EVEX_V128;
6030 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6031 EVEX_V256;
6032 }
6033}
6034
6035// Convert Signed/Unsigned Quardword to Double
6036multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6037 SDNode OpNode, SDNode OpNodeRnd> {
6038 let Predicates = [HasDQI] in {
6039 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6040 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6041 OpNodeRnd>, EVEX_V512;
6042 }
6043 let Predicates = [HasDQI, HasVLX] in {
6044 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6045 EVEX_V128;
6046 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6047 EVEX_V256;
6048 }
6049}
6050
6051// Convert Float to Signed/Unsigned Quardword
6052multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6053 SDNode OpNode, SDNode OpNodeRnd> {
6054 let Predicates = [HasDQI] in {
6055 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6056 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6057 OpNodeRnd>, EVEX_V512;
6058 }
6059 let Predicates = [HasDQI, HasVLX] in {
6060 // Explicitly specified broadcast string, since we take only 2 elements
6061 // from v4f32x_info source
6062 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6063 "{1to2}">, EVEX_V128;
6064 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6065 EVEX_V256;
6066 }
6067}
6068
6069// Convert Float to Signed/Unsigned Quardword with truncation
6070multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6071 SDNode OpNode, SDNode OpNodeRnd> {
6072 let Predicates = [HasDQI] in {
6073 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6074 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6075 OpNodeRnd>, EVEX_V512;
6076 }
6077 let Predicates = [HasDQI, HasVLX] in {
6078 // Explicitly specified broadcast string, since we take only 2 elements
6079 // from v4f32x_info source
6080 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6081 "{1to2}">, EVEX_V128;
6082 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6083 EVEX_V256;
6084 }
6085}
6086
6087// Convert Signed/Unsigned Quardword to Float
6088multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6089 SDNode OpNode, SDNode OpNodeRnd> {
6090 let Predicates = [HasDQI] in {
6091 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6092 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6093 OpNodeRnd>, EVEX_V512;
6094 }
6095 let Predicates = [HasDQI, HasVLX] in {
6096 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6097 // memory forms of these instructions in Asm Parcer. They have the same
6098 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6099 // due to the same reason.
6100 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6101 "{1to2}", "{x}">, EVEX_V128;
6102 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6103 "{1to4}", "{y}">, EVEX_V256;
6104 }
6105}
6106
6107defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006108 EVEX_CD8<32, CD8VH>;
6109
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006110defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6111 X86VSintToFpRnd>,
6112 PS, EVEX_CD8<32, CD8VF>;
6113
6114defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
6115 X86VFpToSintRnd>,
6116 XS, EVEX_CD8<32, CD8VF>;
6117
6118defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
6119 X86VFpToSintRnd>,
6120 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6121
6122defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
6123 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006124 EVEX_CD8<32, CD8VF>;
6125
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006126defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6127 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006128 EVEX_CD8<64, CD8VF>;
6129
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006130defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6131 XS, EVEX_CD8<32, CD8VH>;
6132
6133defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6134 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135 EVEX_CD8<32, CD8VF>;
6136
Craig Topper19e04b62016-05-19 06:13:58 +00006137defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6138 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006139
Craig Topper19e04b62016-05-19 06:13:58 +00006140defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6141 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006142 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006143
Craig Topper19e04b62016-05-19 06:13:58 +00006144defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6145 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006146 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006147defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6148 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006149 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006150
Craig Topper19e04b62016-05-19 06:13:58 +00006151defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6152 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006153 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006154
Craig Topper19e04b62016-05-19 06:13:58 +00006155defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6156 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006157
Craig Topper19e04b62016-05-19 06:13:58 +00006158defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6159 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006160 PD, EVEX_CD8<64, CD8VF>;
6161
Craig Topper19e04b62016-05-19 06:13:58 +00006162defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6163 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006164
6165defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006166 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006167 PD, EVEX_CD8<64, CD8VF>;
6168
6169defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006170 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006171
6172defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006173 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006174 PD, EVEX_CD8<64, CD8VF>;
6175
6176defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006177 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006178
6179defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006180 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006181
6182defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006183 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006184
6185defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006186 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187
6188defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006189 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006190
Craig Toppere38c57a2015-11-27 05:44:02 +00006191let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006192def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006193 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006194 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006195
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006196def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6197 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6198 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6199
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006200def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6201 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6202 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6203
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006204def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6205 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6206 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006207
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006208def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6209 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6210 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006211
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006212def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6213 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6214 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006215}
6216
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006217let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006218 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006219 (VCVTPD2PSZrm addr:$src)>;
6220 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6221 (VCVTPS2PDZrm addr:$src)>;
6222}
6223
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006224//===----------------------------------------------------------------------===//
6225// Half precision conversion instructions
6226//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006227multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006228 X86MemOperand x86memop, PatFrag ld_frag> {
6229 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6230 "vcvtph2ps", "$src", "$src",
6231 (X86cvtph2ps (_src.VT _src.RC:$src),
6232 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006233 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6234 "vcvtph2ps", "$src", "$src",
6235 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6236 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006237}
6238
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006239multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006240 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6241 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6242 (X86cvtph2ps (_src.VT _src.RC:$src),
6243 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6244
6245}
6246
6247let Predicates = [HasAVX512] in {
6248 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006249 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006250 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6251 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006252 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006253 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6254 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6255 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6256 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006257}
6258
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006259multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006260 X86MemOperand x86memop> {
6261 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006262 (ins _src.RC:$src1, i32u8imm:$src2),
6263 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006264 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006265 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006266 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006267 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006268 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6269 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6270 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6271 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6272 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6273 addr:$dst)]>;
6274 let hasSideEffects = 0, mayStore = 1 in
6275 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6276 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6277 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6278 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006279}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006280multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6281 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006282 (ins _src.RC:$src1, i32u8imm:$src2),
6283 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006284 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006285 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006286 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006287 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006288}
6289let Predicates = [HasAVX512] in {
6290 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6291 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6292 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6293 let Predicates = [HasVLX] in {
6294 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6295 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6296 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6297 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6298 }
6299}
Asaf Badouh2489f352015-12-02 08:17:51 +00006300
6301// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6302multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6303 string OpcodeStr> {
6304 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6305 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006306 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006307 (i32 FROUND_NO_EXC)))],
6308 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6309 Sched<[WriteFAdd]>;
6310}
6311
6312let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6313 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6314 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6315 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6316 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6317 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6318 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6319 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6320 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6321}
6322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006323let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6324 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006325 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006326 EVEX_CD8<32, CD8VT1>;
6327 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006328 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006329 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6330 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006331 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006332 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006333 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006334 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006335 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006336 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6337 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006338 let isCodeGenOnly = 1 in {
6339 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006340 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006341 EVEX_CD8<32, CD8VT1>;
6342 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006343 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006344 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006345
Craig Topper9dd48c82014-01-02 17:28:14 +00006346 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006347 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006348 EVEX_CD8<32, CD8VT1>;
6349 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006350 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006351 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6352 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006353}
Michael Liao5bf95782014-12-04 05:20:33 +00006354
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006355/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006356multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6357 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006358 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006359 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6360 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6361 "$src2, $src1", "$src1, $src2",
6362 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006363 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006364 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006365 "$src2, $src1", "$src1, $src2",
6366 (OpNode (_.VT _.RC:$src1),
6367 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006368}
6369}
6370
Asaf Badouheaf2da12015-09-21 10:23:53 +00006371defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6372 EVEX_CD8<32, CD8VT1>, T8PD;
6373defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6374 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6375defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6376 EVEX_CD8<32, CD8VT1>, T8PD;
6377defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6378 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006379
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006380/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6381multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006382 X86VectorVTInfo _> {
6383 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6384 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6385 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006386 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6387 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6388 (OpNode (_.FloatVT
6389 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6390 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6391 (ins _.ScalarMemOp:$src), OpcodeStr,
6392 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6393 (OpNode (_.FloatVT
6394 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6395 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006396}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006397
6398multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6399 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6400 EVEX_V512, EVEX_CD8<32, CD8VF>;
6401 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6402 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6403
6404 // Define only if AVX512VL feature is present.
6405 let Predicates = [HasVLX] in {
6406 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6407 OpNode, v4f32x_info>,
6408 EVEX_V128, EVEX_CD8<32, CD8VF>;
6409 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6410 OpNode, v8f32x_info>,
6411 EVEX_V256, EVEX_CD8<32, CD8VF>;
6412 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6413 OpNode, v2f64x_info>,
6414 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6415 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6416 OpNode, v4f64x_info>,
6417 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6418 }
6419}
6420
6421defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6422defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006423
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006424/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006425multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6426 SDNode OpNode> {
6427
6428 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6429 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6430 "$src2, $src1", "$src1, $src2",
6431 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6432 (i32 FROUND_CURRENT))>;
6433
6434 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6435 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006436 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006437 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006438 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006439
6440 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006441 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006442 "$src2, $src1", "$src1, $src2",
6443 (OpNode (_.VT _.RC:$src1),
6444 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6445 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006446}
6447
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006448multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6449 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6450 EVEX_CD8<32, CD8VT1>;
6451 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6452 EVEX_CD8<64, CD8VT1>, VEX_W;
6453}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006454
Craig Toppere1cac152016-06-07 07:27:54 +00006455let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006456 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6457 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6458}
Igor Breger8352a0d2015-07-28 06:53:28 +00006459
6460defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006461/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006462
6463multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6464 SDNode OpNode> {
6465
6466 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6467 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6468 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6469
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006470 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6471 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6472 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006473 (bitconvert (_.LdFrag addr:$src))),
6474 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006475
6476 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006477 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006478 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006479 (OpNode (_.FloatVT
6480 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6481 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006482}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006483multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6484 SDNode OpNode> {
6485 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6486 (ins _.RC:$src), OpcodeStr,
6487 "{sae}, $src", "$src, {sae}",
6488 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6489}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006490
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006491multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6492 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006493 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6494 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006495 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006496 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6497 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006498}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006499
Asaf Badouh402ebb32015-06-03 13:41:48 +00006500multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6501 SDNode OpNode> {
6502 // Define only if AVX512VL feature is present.
6503 let Predicates = [HasVLX] in {
6504 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6505 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6506 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6507 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6508 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6509 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6510 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6511 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6512 }
6513}
Craig Toppere1cac152016-06-07 07:27:54 +00006514let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006515
Asaf Badouh402ebb32015-06-03 13:41:48 +00006516 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6517 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6518 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6519}
6520defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6521 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6522
6523multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6524 SDNode OpNodeRnd, X86VectorVTInfo _>{
6525 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6526 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6527 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6528 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006529}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006530
Robert Khasanoveb126392014-10-28 18:15:20 +00006531multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6532 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006533 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006534 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6535 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006536 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6537 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6538 (OpNode (_.FloatVT
6539 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006540
Craig Toppere1cac152016-06-07 07:27:54 +00006541 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6542 (ins _.ScalarMemOp:$src), OpcodeStr,
6543 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6544 (OpNode (_.FloatVT
6545 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6546 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006547}
6548
Robert Khasanoveb126392014-10-28 18:15:20 +00006549multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6550 SDNode OpNode> {
6551 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6552 v16f32_info>,
6553 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6554 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6555 v8f64_info>,
6556 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6557 // Define only if AVX512VL feature is present.
6558 let Predicates = [HasVLX] in {
6559 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6560 OpNode, v4f32x_info>,
6561 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6562 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6563 OpNode, v8f32x_info>,
6564 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6565 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6566 OpNode, v2f64x_info>,
6567 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6568 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6569 OpNode, v4f64x_info>,
6570 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6571 }
6572}
6573
Asaf Badouh402ebb32015-06-03 13:41:48 +00006574multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6575 SDNode OpNodeRnd> {
6576 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6577 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6578 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6579 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6580}
6581
Igor Breger4c4cd782015-09-20 09:13:41 +00006582multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6583 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6584
6585 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6586 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6587 "$src2, $src1", "$src1, $src2",
6588 (OpNodeRnd (_.VT _.RC:$src1),
6589 (_.VT _.RC:$src2),
6590 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006591 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6592 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6593 "$src2, $src1", "$src1, $src2",
6594 (OpNodeRnd (_.VT _.RC:$src1),
6595 (_.VT (scalar_to_vector
6596 (_.ScalarLdFrag addr:$src2))),
6597 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006598
6599 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6600 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6601 "$rc, $src2, $src1", "$src1, $src2, $rc",
6602 (OpNodeRnd (_.VT _.RC:$src1),
6603 (_.VT _.RC:$src2),
6604 (i32 imm:$rc))>,
6605 EVEX_B, EVEX_RC;
6606
Craig Toppere1cac152016-06-07 07:27:54 +00006607 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006608 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006609 (ins _.FRC:$src1, _.FRC:$src2),
6610 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6611
6612 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006613 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006614 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6615 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6616 }
6617
6618 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6619 (!cast<Instruction>(NAME#SUFF#Zr)
6620 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6621
6622 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6623 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006624 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006625}
6626
6627multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6628 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6629 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6630 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6631 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6632}
6633
Asaf Badouh402ebb32015-06-03 13:41:48 +00006634defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6635 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006636
Igor Breger4c4cd782015-09-20 09:13:41 +00006637defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006638
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006639let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006640 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006641 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006642 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006643 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006644 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006645 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006646 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006647 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006648 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006649 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006650}
6651
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006652multiclass
6653avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006654
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006655 let ExeDomain = _.ExeDomain in {
6656 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6657 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6658 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006659 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006660 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6661
6662 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6663 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006664 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6665 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006666 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006667
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006668 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006669 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6670 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006671 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006672 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006673 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6674 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6675 }
6676 let Predicates = [HasAVX512] in {
6677 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6678 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6679 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6680 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6681 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6682 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6683 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6684 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6685 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6686 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6687 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6688 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6689 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6690 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6691 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6692
6693 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6694 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6695 addr:$src, (i32 0x1))), _.FRC)>;
6696 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6697 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6698 addr:$src, (i32 0x2))), _.FRC)>;
6699 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6700 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6701 addr:$src, (i32 0x3))), _.FRC)>;
6702 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6703 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6704 addr:$src, (i32 0x4))), _.FRC)>;
6705 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6706 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6707 addr:$src, (i32 0xc))), _.FRC)>;
6708 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006709}
6710
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006711defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6712 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006713
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006714defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6715 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006716
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006717//-------------------------------------------------
6718// Integer truncate and extend operations
6719//-------------------------------------------------
6720
Igor Breger074a64e2015-07-24 17:24:15 +00006721multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6722 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6723 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006724 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006725 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6726 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6727 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6728 EVEX, T8XS;
6729
6730 // for intrinsic patter match
6731 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6732 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6733 undef)),
6734 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6735 SrcInfo.RC:$src1)>;
6736
6737 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6738 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6739 DestInfo.ImmAllZerosV)),
6740 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6741 SrcInfo.RC:$src1)>;
6742
6743 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6744 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6745 DestInfo.RC:$src0)),
6746 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6747 DestInfo.KRCWM:$mask ,
6748 SrcInfo.RC:$src1)>;
6749
Craig Topper52e2e832016-07-22 05:46:44 +00006750 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6751 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006752 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6753 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006754 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006755 []>, EVEX;
6756
Igor Breger074a64e2015-07-24 17:24:15 +00006757 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6758 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006759 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006760 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006761 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006762}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006763
Igor Breger074a64e2015-07-24 17:24:15 +00006764multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6765 X86VectorVTInfo DestInfo,
6766 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006767
Igor Breger074a64e2015-07-24 17:24:15 +00006768 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6769 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6770 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006771
Igor Breger074a64e2015-07-24 17:24:15 +00006772 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6773 (SrcInfo.VT SrcInfo.RC:$src)),
6774 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6775 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6776}
6777
6778multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6779 X86VectorVTInfo DestInfo, string sat > {
6780
6781 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6782 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6783 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6784 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6785 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6786 (SrcInfo.VT SrcInfo.RC:$src))>;
6787
6788 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6789 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6790 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6791 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6792 (SrcInfo.VT SrcInfo.RC:$src))>;
6793}
6794
6795multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6796 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6797 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6798 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6799 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6800 Predicate prd = HasAVX512>{
6801
6802 let Predicates = [HasVLX, prd] in {
6803 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6804 DestInfoZ128, x86memopZ128>,
6805 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6806 truncFrag, mtruncFrag>, EVEX_V128;
6807
6808 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6809 DestInfoZ256, x86memopZ256>,
6810 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6811 truncFrag, mtruncFrag>, EVEX_V256;
6812 }
6813 let Predicates = [prd] in
6814 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6815 DestInfoZ, x86memopZ>,
6816 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6817 truncFrag, mtruncFrag>, EVEX_V512;
6818}
6819
6820multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6821 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6822 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6823 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6824 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6825
6826 let Predicates = [HasVLX, prd] in {
6827 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6828 DestInfoZ128, x86memopZ128>,
6829 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6830 sat>, EVEX_V128;
6831
6832 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6833 DestInfoZ256, x86memopZ256>,
6834 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6835 sat>, EVEX_V256;
6836 }
6837 let Predicates = [prd] in
6838 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6839 DestInfoZ, x86memopZ>,
6840 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6841 sat>, EVEX_V512;
6842}
6843
6844multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6845 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6846 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6847 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6848}
6849multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6850 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6851 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6852 sat>, EVEX_CD8<8, CD8VO>;
6853}
6854
6855multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6856 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6857 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6858 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6859}
6860multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6861 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6862 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6863 sat>, EVEX_CD8<16, CD8VQ>;
6864}
6865
6866multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6867 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6868 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6869 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6870}
6871multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6872 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6873 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6874 sat>, EVEX_CD8<32, CD8VH>;
6875}
6876
6877multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6878 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6879 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6880 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6881}
6882multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6883 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6884 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6885 sat>, EVEX_CD8<8, CD8VQ>;
6886}
6887
6888multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6889 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6890 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6891 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6892}
6893multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6894 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6895 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6896 sat>, EVEX_CD8<16, CD8VH>;
6897}
6898
6899multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6900 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6901 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6902 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6903}
6904multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6905 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6906 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6907 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6908}
6909
6910defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6911defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6912defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6913
6914defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6915defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6916defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6917
6918defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6919defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6920defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6921
6922defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6923defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6924defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6925
6926defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6927defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6928defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6929
6930defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6931defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6932defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006933
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006934let Predicates = [HasAVX512, NoVLX] in {
6935def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6936 (v8i16 (EXTRACT_SUBREG
6937 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6938 VR256X:$src, sub_ymm)))), sub_xmm))>;
6939def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6940 (v4i32 (EXTRACT_SUBREG
6941 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6942 VR256X:$src, sub_ymm)))), sub_xmm))>;
6943}
6944
6945let Predicates = [HasBWI, NoVLX] in {
6946def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6947 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6948 VR256X:$src, sub_ymm))), sub_xmm))>;
6949}
6950
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006951multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006952 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006953 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006954 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006955 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6956 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6957 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6958 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006959
Craig Toppere1cac152016-06-07 07:27:54 +00006960 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6961 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6962 (DestInfo.VT (LdFrag addr:$src))>,
6963 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006964 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006965}
6966
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006967multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006968 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006969 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6970 let Predicates = [HasVLX, HasBWI] in {
6971 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006972 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006973 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006974
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006975 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006976 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006977 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6978 }
6979 let Predicates = [HasBWI] in {
6980 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006981 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006982 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6983 }
6984}
6985
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006986multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006987 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006988 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6989 let Predicates = [HasVLX, HasAVX512] in {
6990 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006991 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006992 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6993
6994 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006995 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006996 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6997 }
6998 let Predicates = [HasAVX512] in {
6999 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007000 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007001 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7002 }
7003}
7004
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007005multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007006 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007007 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7008 let Predicates = [HasVLX, HasAVX512] in {
7009 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007010 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007011 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7012
7013 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007014 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007015 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7016 }
7017 let Predicates = [HasAVX512] in {
7018 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007019 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007020 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7021 }
7022}
7023
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007024multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007025 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007026 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7027 let Predicates = [HasVLX, HasAVX512] in {
7028 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007029 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007030 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7031
7032 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007033 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007034 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7035 }
7036 let Predicates = [HasAVX512] in {
7037 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007038 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007039 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7040 }
7041}
7042
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007043multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007044 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007045 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7046 let Predicates = [HasVLX, HasAVX512] in {
7047 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007048 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007049 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7050
7051 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007052 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007053 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7054 }
7055 let Predicates = [HasAVX512] in {
7056 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007057 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007058 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7059 }
7060}
7061
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007062multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007063 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007064 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7065
7066 let Predicates = [HasVLX, HasAVX512] in {
7067 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007068 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007069 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7070
7071 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007072 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007073 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7074 }
7075 let Predicates = [HasAVX512] in {
7076 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007077 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007078 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7079 }
7080}
7081
Craig Topper6840f112016-07-14 06:41:34 +00007082defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7083defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7084defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7085defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7086defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7087defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007088
Craig Topper6840f112016-07-14 06:41:34 +00007089defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7090defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7091defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7092defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7093defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7094defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007095
Igor Breger2ba64ab2016-05-22 10:21:04 +00007096// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007097multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7098 X86VectorVTInfo From, PatFrag LdFrag> {
7099 def : Pat<(To.VT (LdFrag addr:$src)),
7100 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7101 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7102 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7103 To.KRC:$mask, addr:$src)>;
7104 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7105 To.ImmAllZerosV)),
7106 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7107 addr:$src)>;
7108}
7109
7110let Predicates = [HasVLX, HasBWI] in {
7111 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7112 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7113}
7114let Predicates = [HasBWI] in {
7115 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7116}
7117let Predicates = [HasVLX, HasAVX512] in {
7118 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7119 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7120 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7121 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7122 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7123 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7124 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7125 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7126 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7127 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7128}
7129let Predicates = [HasAVX512] in {
7130 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7131 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7132 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7133 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7134 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7135}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007136
7137//===----------------------------------------------------------------------===//
7138// GATHER - SCATTER Operations
7139
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007140multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7141 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007142 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7143 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007144 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7145 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007146 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007147 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007148 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7149 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7150 vectoraddr:$src2))]>, EVEX, EVEX_K,
7151 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007152}
Cameron McInally45325962014-03-26 13:50:50 +00007153
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007154multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7155 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7156 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007157 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007158 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007159 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007160let Predicates = [HasVLX] in {
7161 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007162 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007163 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007164 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007165 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007166 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007167 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007168 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007169}
Cameron McInally45325962014-03-26 13:50:50 +00007170}
7171
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007172multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7173 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007174 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007175 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007176 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007177 mgatherv8i64>, EVEX_V512;
7178let Predicates = [HasVLX] in {
7179 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007180 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007181 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007182 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007183 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007184 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007185 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7186 vx64xmem, mgatherv2i64>, EVEX_V128;
7187}
Cameron McInally45325962014-03-26 13:50:50 +00007188}
Michael Liao5bf95782014-12-04 05:20:33 +00007189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007190
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007191defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7192 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7193
7194defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7195 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007196
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007197multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7198 X86MemOperand memop, PatFrag ScatterNode> {
7199
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007200let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007201
7202 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7203 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007204 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007205 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7206 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7207 _.KRCWM:$mask, vectoraddr:$dst))]>,
7208 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007209}
7210
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007211multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7212 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7213 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007214 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007215 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007216 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007217let Predicates = [HasVLX] in {
7218 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007219 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007220 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007221 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007222 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007223 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007224 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007225 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007226}
Cameron McInally45325962014-03-26 13:50:50 +00007227}
7228
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007229multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7230 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007231 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007232 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007233 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007234 mscatterv8i64>, EVEX_V512;
7235let Predicates = [HasVLX] in {
7236 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007237 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007238 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007239 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007240 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007241 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007242 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7243 vx64xmem, mscatterv2i64>, EVEX_V128;
7244}
Cameron McInally45325962014-03-26 13:50:50 +00007245}
7246
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007247defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7248 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007249
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007250defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7251 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007252
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007253// prefetch
7254multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7255 RegisterClass KRC, X86MemOperand memop> {
7256 let Predicates = [HasPFI], hasSideEffects = 1 in
7257 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007258 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007259 []>, EVEX, EVEX_K;
7260}
7261
7262defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007263 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007264
7265defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007266 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007267
7268defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007269 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007270
7271defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007272 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007273
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007274defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007275 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007276
7277defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007278 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007279
7280defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007281 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007282
7283defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007284 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007285
7286defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007287 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007288
7289defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007290 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007291
7292defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007293 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007294
7295defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007296 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007297
7298defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007299 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007300
7301defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007302 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007303
7304defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007305 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007306
7307defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007308 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007309
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007310// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007311def v64i1sextv64i8 : PatLeaf<(v64i8
7312 (X86vsext
7313 (v64i1 (X86pcmpgtm
7314 (bc_v64i8 (v16i32 immAllZerosV)),
7315 VR512:$src))))>;
7316def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7317def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7318def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007319
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007320multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007321def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007322 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007323 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7324}
Michael Liao5bf95782014-12-04 05:20:33 +00007325
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007326multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7327 string OpcodeStr, Predicate prd> {
7328let Predicates = [prd] in
7329 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7330
7331 let Predicates = [prd, HasVLX] in {
7332 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7333 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7334 }
7335}
7336
7337multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7338 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7339 HasBWI>;
7340 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7341 HasBWI>, VEX_W;
7342 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7343 HasDQI>;
7344 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7345 HasDQI>, VEX_W;
7346}
Michael Liao5bf95782014-12-04 05:20:33 +00007347
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007348defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007349
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007350multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007351 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7352 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7353 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7354}
7355
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007356// Use 512bit version to implement 128/256 bit in case NoVLX.
7357multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007358 X86VectorVTInfo _> {
7359
7360 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7361 (_.KVT (COPY_TO_REGCLASS
7362 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007363 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007364 _.RC:$src, _.SubRegIdx)),
7365 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007366}
7367
7368multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007369 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7370 let Predicates = [prd] in
7371 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7372 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007373
7374 let Predicates = [prd, HasVLX] in {
7375 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007376 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007377 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007378 EVEX_V128;
7379 }
7380 let Predicates = [prd, NoVLX] in {
7381 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7382 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007383 }
7384}
7385
7386defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7387 avx512vl_i8_info, HasBWI>;
7388defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7389 avx512vl_i16_info, HasBWI>, VEX_W;
7390defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7391 avx512vl_i32_info, HasDQI>;
7392defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7393 avx512vl_i64_info, HasDQI>, VEX_W;
7394
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007395//===----------------------------------------------------------------------===//
7396// AVX-512 - COMPRESS and EXPAND
7397//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007398
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007399multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7400 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007401 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007402 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007403 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007404
Craig Toppere1cac152016-06-07 07:27:54 +00007405 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007406 def mr : AVX5128I<opc, MRMDestMem, (outs),
7407 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007408 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007409 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7410
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007411 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7412 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007413 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007414 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007415 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007416 addr:$dst)]>,
7417 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007418}
7419
7420multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7421 AVX512VLVectorVTInfo VTInfo> {
7422 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7423
7424 let Predicates = [HasVLX] in {
7425 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7426 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7427 }
7428}
7429
7430defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7431 EVEX;
7432defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7433 EVEX, VEX_W;
7434defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7435 EVEX;
7436defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7437 EVEX, VEX_W;
7438
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007439// expand
7440multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7441 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007442 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007443 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007444 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007445
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007446 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7447 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7448 (_.VT (X86expand (_.VT (bitconvert
7449 (_.LdFrag addr:$src1)))))>,
7450 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007451}
7452
7453multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7454 AVX512VLVectorVTInfo VTInfo> {
7455 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7456
7457 let Predicates = [HasVLX] in {
7458 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7459 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7460 }
7461}
7462
7463defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7464 EVEX;
7465defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7466 EVEX, VEX_W;
7467defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7468 EVEX;
7469defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7470 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007471
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007472//handle instruction reg_vec1 = op(reg_vec,imm)
7473// op(mem_vec,imm)
7474// op(broadcast(eltVt),imm)
7475//all instruction created with FROUND_CURRENT
7476multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007477 X86VectorVTInfo _>{
7478 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007479 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7480 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007481 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007482 (OpNode (_.VT _.RC:$src1),
7483 (i32 imm:$src2),
7484 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007485 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7486 (ins _.MemOp:$src1, i32u8imm:$src2),
7487 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7488 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7489 (i32 imm:$src2),
7490 (i32 FROUND_CURRENT))>;
7491 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7492 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7493 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7494 "${src1}"##_.BroadcastStr##", $src2",
7495 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7496 (i32 imm:$src2),
7497 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007498 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007499}
7500
7501//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7502multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7503 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007504 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007505 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7506 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007507 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007508 "$src1, {sae}, $src2",
7509 (OpNode (_.VT _.RC:$src1),
7510 (i32 imm:$src2),
7511 (i32 FROUND_NO_EXC))>, EVEX_B;
7512}
7513
7514multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7515 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7516 let Predicates = [prd] in {
7517 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7518 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7519 EVEX_V512;
7520 }
7521 let Predicates = [prd, HasVLX] in {
7522 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7523 EVEX_V128;
7524 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7525 EVEX_V256;
7526 }
7527}
7528
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007529//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7530// op(reg_vec2,mem_vec,imm)
7531// op(reg_vec2,broadcast(eltVt),imm)
7532//all instruction created with FROUND_CURRENT
7533multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007534 X86VectorVTInfo _>{
7535 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007536 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007537 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007538 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7539 (OpNode (_.VT _.RC:$src1),
7540 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007541 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007542 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007543 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7544 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7545 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7546 (OpNode (_.VT _.RC:$src1),
7547 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7548 (i32 imm:$src3),
7549 (i32 FROUND_CURRENT))>;
7550 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7551 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7552 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7553 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7554 (OpNode (_.VT _.RC:$src1),
7555 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7556 (i32 imm:$src3),
7557 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007558 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007559}
7560
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007561//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7562// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007563multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7564 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007565 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007566 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7567 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7568 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7569 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7570 (SrcInfo.VT SrcInfo.RC:$src2),
7571 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007572 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7573 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7574 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7575 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7576 (SrcInfo.VT (bitconvert
7577 (SrcInfo.LdFrag addr:$src2))),
7578 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007579 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007580}
7581
7582//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7583// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007584// op(reg_vec2,broadcast(eltVt),imm)
7585multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007586 X86VectorVTInfo _>:
7587 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7588
Craig Topper05948fb2016-08-02 05:11:15 +00007589 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007590 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7591 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7592 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7593 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7594 (OpNode (_.VT _.RC:$src1),
7595 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7596 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007597}
7598
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007599//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7600// op(reg_vec2,mem_scalar,imm)
7601//all instruction created with FROUND_CURRENT
7602multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007603 X86VectorVTInfo _> {
7604 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007605 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007606 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007607 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7608 (OpNode (_.VT _.RC:$src1),
7609 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007610 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007611 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007612 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7613 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7614 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7615 (OpNode (_.VT _.RC:$src1),
7616 (_.VT (scalar_to_vector
7617 (_.ScalarLdFrag addr:$src2))),
7618 (i32 imm:$src3),
7619 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007620
Craig Toppere1cac152016-06-07 07:27:54 +00007621 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7622 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7623 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7624 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7625 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007626 }
Craig Topper05948fb2016-08-02 05:11:15 +00007627 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007628}
7629
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007630//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7631multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7632 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007633 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007634 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007635 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007636 OpcodeStr, "$src3, {sae}, $src2, $src1",
7637 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007638 (OpNode (_.VT _.RC:$src1),
7639 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007640 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007641 (i32 FROUND_NO_EXC))>, EVEX_B;
7642}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007643//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7644multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7645 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007646 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7647 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007648 OpcodeStr, "$src3, {sae}, $src2, $src1",
7649 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007650 (OpNode (_.VT _.RC:$src1),
7651 (_.VT _.RC:$src2),
7652 (i32 imm:$src3),
7653 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007654}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007655
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007656multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7657 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007658 let Predicates = [prd] in {
7659 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007660 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007661 EVEX_V512;
7662
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007663 }
7664 let Predicates = [prd, HasVLX] in {
7665 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007666 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007667 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007668 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007669 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007670}
7671
Igor Breger2ae0fe32015-08-31 11:14:02 +00007672multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7673 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7674 let Predicates = [HasBWI] in {
7675 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7676 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7677 }
7678 let Predicates = [HasBWI, HasVLX] in {
7679 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7680 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7681 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7682 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7683 }
7684}
7685
Igor Breger00d9f842015-06-08 14:03:17 +00007686multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7687 bits<8> opc, SDNode OpNode>{
7688 let Predicates = [HasAVX512] in {
7689 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7690 }
7691 let Predicates = [HasAVX512, HasVLX] in {
7692 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7693 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7694 }
7695}
7696
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007697multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7698 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7699 let Predicates = [prd] in {
7700 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7701 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007702 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007703}
7704
Igor Breger1e58e8a2015-09-02 11:18:55 +00007705multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7706 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7707 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7708 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7709 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7710 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007711}
7712
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007713
Igor Breger1e58e8a2015-09-02 11:18:55 +00007714defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7715 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7716defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7717 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7718defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7719 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7720
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007721
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007722defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7723 0x50, X86VRange, HasDQI>,
7724 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7725defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7726 0x50, X86VRange, HasDQI>,
7727 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7728
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007729defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7730 0x51, X86VRange, HasDQI>,
7731 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7732defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7733 0x51, X86VRange, HasDQI>,
7734 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7735
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007736defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7737 0x57, X86Reduces, HasDQI>,
7738 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7739defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7740 0x57, X86Reduces, HasDQI>,
7741 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007742
Igor Breger1e58e8a2015-09-02 11:18:55 +00007743defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7744 0x27, X86GetMants, HasAVX512>,
7745 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7746defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7747 0x27, X86GetMants, HasAVX512>,
7748 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7749
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007750multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7751 bits<8> opc, SDNode OpNode = X86Shuf128>{
7752 let Predicates = [HasAVX512] in {
7753 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7754
7755 }
7756 let Predicates = [HasAVX512, HasVLX] in {
7757 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7758 }
7759}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007760let Predicates = [HasAVX512] in {
7761def : Pat<(v16f32 (ffloor VR512:$src)),
7762 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7763def : Pat<(v16f32 (fnearbyint VR512:$src)),
7764 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7765def : Pat<(v16f32 (fceil VR512:$src)),
7766 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7767def : Pat<(v16f32 (frint VR512:$src)),
7768 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7769def : Pat<(v16f32 (ftrunc VR512:$src)),
7770 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7771
7772def : Pat<(v8f64 (ffloor VR512:$src)),
7773 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7774def : Pat<(v8f64 (fnearbyint VR512:$src)),
7775 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7776def : Pat<(v8f64 (fceil VR512:$src)),
7777 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7778def : Pat<(v8f64 (frint VR512:$src)),
7779 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7780def : Pat<(v8f64 (ftrunc VR512:$src)),
7781 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7782}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007783
7784defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7785 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7786defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7787 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7788defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7789 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7790defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7791 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007792
Craig Topperc48fa892015-12-27 19:45:21 +00007793multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007794 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7795 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007796}
7797
Craig Topperc48fa892015-12-27 19:45:21 +00007798defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007799 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007800defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007801 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007802
Craig Topper7a299302016-06-09 07:06:38 +00007803multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007804 let Predicates = p in
7805 def NAME#_.VTName#rri:
7806 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7807 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7808 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7809}
7810
Craig Topper7a299302016-06-09 07:06:38 +00007811multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7812 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7813 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7814 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007815
Craig Topper7a299302016-06-09 07:06:38 +00007816defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007817 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007818 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7819 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7820 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7821 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7822 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007823 EVEX_CD8<8, CD8VF>;
7824
Igor Bregerf3ded812015-08-31 13:09:30 +00007825defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7826 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7827
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007828multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7829 X86VectorVTInfo _> {
7830 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007831 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007832 "$src1", "$src1",
7833 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7834
Craig Toppere1cac152016-06-07 07:27:54 +00007835 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7836 (ins _.MemOp:$src1), OpcodeStr,
7837 "$src1", "$src1",
7838 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7839 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007840}
7841
7842multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7843 X86VectorVTInfo _> :
7844 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007845 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7846 (ins _.ScalarMemOp:$src1), OpcodeStr,
7847 "${src1}"##_.BroadcastStr,
7848 "${src1}"##_.BroadcastStr,
7849 (_.VT (OpNode (X86VBroadcast
7850 (_.ScalarLdFrag addr:$src1))))>,
7851 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007852}
7853
7854multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7855 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7856 let Predicates = [prd] in
7857 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7858
7859 let Predicates = [prd, HasVLX] in {
7860 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7861 EVEX_V256;
7862 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7863 EVEX_V128;
7864 }
7865}
7866
7867multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7868 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7869 let Predicates = [prd] in
7870 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7871 EVEX_V512;
7872
7873 let Predicates = [prd, HasVLX] in {
7874 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7875 EVEX_V256;
7876 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7877 EVEX_V128;
7878 }
7879}
7880
7881multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7882 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007883 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007884 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007885 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7886 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007887}
7888
7889multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7890 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007891 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7892 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007893}
7894
7895multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7896 bits<8> opc_d, bits<8> opc_q,
7897 string OpcodeStr, SDNode OpNode> {
7898 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7899 HasAVX512>,
7900 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7901 HasBWI>;
7902}
7903
7904defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7905
Craig Topper056c9062016-08-28 22:20:48 +00007906let Predicates = [HasBWI, HasVLX] in {
7907 def : Pat<(xor
7908 (bc_v2i64 (v16i1sextv16i8)),
7909 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7910 (VPABSBZ128rr VR128:$src)>;
7911 def : Pat<(xor
7912 (bc_v2i64 (v8i1sextv8i16)),
7913 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7914 (VPABSWZ128rr VR128:$src)>;
7915 def : Pat<(xor
7916 (bc_v4i64 (v32i1sextv32i8)),
7917 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
7918 (VPABSBZ256rr VR256:$src)>;
7919 def : Pat<(xor
7920 (bc_v4i64 (v16i1sextv16i16)),
7921 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
7922 (VPABSWZ256rr VR256:$src)>;
7923}
7924let Predicates = [HasAVX512, HasVLX] in {
7925 def : Pat<(xor
7926 (bc_v2i64 (v4i1sextv4i32)),
7927 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
7928 (VPABSDZ128rr VR128:$src)>;
7929 def : Pat<(xor
7930 (bc_v4i64 (v8i1sextv8i32)),
7931 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
7932 (VPABSDZ256rr VR256:$src)>;
7933}
7934
7935let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007936def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00007937 (bc_v8i64 (v16i1sextv16i32)),
7938 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007939 (VPABSDZrr VR512:$src)>;
7940def : Pat<(xor
7941 (bc_v8i64 (v8i1sextv8i64)),
7942 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7943 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00007944}
Craig Topper850feaf2016-08-28 22:20:51 +00007945let Predicates = [HasBWI] in {
7946def : Pat<(xor
7947 (bc_v8i64 (v64i1sextv64i8)),
7948 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
7949 (VPABSBZrr VR512:$src)>;
7950def : Pat<(xor
7951 (bc_v8i64 (v32i1sextv32i16)),
7952 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
7953 (VPABSWZrr VR512:$src)>;
7954}
Igor Bregerf2460112015-07-26 14:41:44 +00007955
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007956multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7957
7958 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007959}
7960
7961defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7962defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7963
Igor Breger24cab0f2015-11-16 07:22:00 +00007964//===---------------------------------------------------------------------===//
7965// Replicate Single FP - MOVSHDUP and MOVSLDUP
7966//===---------------------------------------------------------------------===//
7967multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7968 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7969 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007970}
7971
7972defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7973defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007974
7975//===----------------------------------------------------------------------===//
7976// AVX-512 - MOVDDUP
7977//===----------------------------------------------------------------------===//
7978
7979multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7980 X86VectorVTInfo _> {
7981 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7982 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7983 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007984 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7985 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7986 (_.VT (OpNode (_.VT (scalar_to_vector
7987 (_.ScalarLdFrag addr:$src)))))>,
7988 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007989}
7990
7991multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7992 AVX512VLVectorVTInfo VTInfo> {
7993
7994 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7995
7996 let Predicates = [HasAVX512, HasVLX] in {
7997 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7998 EVEX_V256;
7999 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8000 EVEX_V128;
8001 }
8002}
8003
8004multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8005 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8006 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008007}
8008
8009defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8010
8011def : Pat<(X86Movddup (loadv2f64 addr:$src)),
8012 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
8013def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
8014 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
8015
Igor Bregerf2460112015-07-26 14:41:44 +00008016//===----------------------------------------------------------------------===//
8017// AVX-512 - Unpack Instructions
8018//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008019defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8020 SSE_ALU_ITINS_S>;
8021defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8022 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008023
8024defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8025 SSE_INTALU_ITINS_P, HasBWI>;
8026defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8027 SSE_INTALU_ITINS_P, HasBWI>;
8028defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8029 SSE_INTALU_ITINS_P, HasBWI>;
8030defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8031 SSE_INTALU_ITINS_P, HasBWI>;
8032
8033defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8034 SSE_INTALU_ITINS_P, HasAVX512>;
8035defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8036 SSE_INTALU_ITINS_P, HasAVX512>;
8037defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8038 SSE_INTALU_ITINS_P, HasAVX512>;
8039defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8040 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008041
8042//===----------------------------------------------------------------------===//
8043// AVX-512 - Extract & Insert Integer Instructions
8044//===----------------------------------------------------------------------===//
8045
8046multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8047 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008048 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8049 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8050 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8051 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8052 imm:$src2)))),
8053 addr:$dst)]>,
8054 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008055}
8056
8057multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8058 let Predicates = [HasBWI] in {
8059 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8060 (ins _.RC:$src1, u8imm:$src2),
8061 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8062 [(set GR32orGR64:$dst,
8063 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8064 EVEX, TAPD;
8065
8066 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8067 }
8068}
8069
8070multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8071 let Predicates = [HasBWI] in {
8072 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8073 (ins _.RC:$src1, u8imm:$src2),
8074 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8075 [(set GR32orGR64:$dst,
8076 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8077 EVEX, PD;
8078
Craig Topper99f6b622016-05-01 01:03:56 +00008079 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008080 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8081 (ins _.RC:$src1, u8imm:$src2),
8082 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8083 EVEX, TAPD;
8084
Igor Bregerdefab3c2015-10-08 12:55:01 +00008085 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8086 }
8087}
8088
8089multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8090 RegisterClass GRC> {
8091 let Predicates = [HasDQI] in {
8092 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8093 (ins _.RC:$src1, u8imm:$src2),
8094 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8095 [(set GRC:$dst,
8096 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8097 EVEX, TAPD;
8098
Craig Toppere1cac152016-06-07 07:27:54 +00008099 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8100 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8101 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8102 [(store (extractelt (_.VT _.RC:$src1),
8103 imm:$src2),addr:$dst)]>,
8104 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008105 }
8106}
8107
8108defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8109defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8110defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8111defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8112
8113multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8114 X86VectorVTInfo _, PatFrag LdFrag> {
8115 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8116 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8117 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8118 [(set _.RC:$dst,
8119 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8120 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8121}
8122
8123multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8124 X86VectorVTInfo _, PatFrag LdFrag> {
8125 let Predicates = [HasBWI] in {
8126 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8127 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8128 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8129 [(set _.RC:$dst,
8130 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8131
8132 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8133 }
8134}
8135
8136multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8137 X86VectorVTInfo _, RegisterClass GRC> {
8138 let Predicates = [HasDQI] in {
8139 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8140 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8141 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8142 [(set _.RC:$dst,
8143 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8144 EVEX_4V, TAPD;
8145
8146 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8147 _.ScalarLdFrag>, TAPD;
8148 }
8149}
8150
8151defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8152 extloadi8>, TAPD;
8153defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8154 extloadi16>, PD;
8155defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8156defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008157//===----------------------------------------------------------------------===//
8158// VSHUFPS - VSHUFPD Operations
8159//===----------------------------------------------------------------------===//
8160multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8161 AVX512VLVectorVTInfo VTInfo_FP>{
8162 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8163 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8164 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008165}
8166
8167defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8168defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008169//===----------------------------------------------------------------------===//
8170// AVX-512 - Byte shift Left/Right
8171//===----------------------------------------------------------------------===//
8172
8173multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8174 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8175 def rr : AVX512<opc, MRMr,
8176 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8177 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8178 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008179 def rm : AVX512<opc, MRMm,
8180 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8181 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8182 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008183 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8184 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008185}
8186
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008187multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008188 Format MRMm, string OpcodeStr, Predicate prd>{
8189 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008190 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008191 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008192 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008193 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008194 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008195 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008196 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008197 }
8198}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008199defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008200 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008201defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008202 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8203
8204
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008205multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008206 string OpcodeStr, X86VectorVTInfo _dst,
8207 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008208 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008209 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008210 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008211 [(set _dst.RC:$dst,(_dst.VT
8212 (OpNode (_src.VT _src.RC:$src1),
8213 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008214 def rm : AVX512BI<opc, MRMSrcMem,
8215 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8216 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8217 [(set _dst.RC:$dst,(_dst.VT
8218 (OpNode (_src.VT _src.RC:$src1),
8219 (_src.VT (bitconvert
8220 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008221}
8222
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008223multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008224 string OpcodeStr, Predicate prd> {
8225 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008226 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8227 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008228 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008229 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8230 v32i8x_info>, EVEX_V256;
8231 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8232 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008233 }
8234}
8235
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008236defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008237 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008238
8239multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008240 X86VectorVTInfo _>{
8241 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008242 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8243 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008244 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008245 (OpNode (_.VT _.RC:$src1),
8246 (_.VT _.RC:$src2),
8247 (_.VT _.RC:$src3),
8248 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008249 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8250 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8251 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8252 (OpNode (_.VT _.RC:$src1),
8253 (_.VT _.RC:$src2),
8254 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8255 (i8 imm:$src4))>,
8256 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8257 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8258 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8259 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8260 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8261 (OpNode (_.VT _.RC:$src1),
8262 (_.VT _.RC:$src2),
8263 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8264 (i8 imm:$src4))>, EVEX_B,
8265 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008266 }// Constraints = "$src1 = $dst"
8267}
8268
8269multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8270 let Predicates = [HasAVX512] in
8271 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8272 let Predicates = [HasAVX512, HasVLX] in {
8273 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8274 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8275 }
8276}
8277
8278defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8279defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8280
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008281//===----------------------------------------------------------------------===//
8282// AVX-512 - FixupImm
8283//===----------------------------------------------------------------------===//
8284
8285multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008286 X86VectorVTInfo _>{
8287 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008288 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8289 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8290 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8291 (OpNode (_.VT _.RC:$src1),
8292 (_.VT _.RC:$src2),
8293 (_.IntVT _.RC:$src3),
8294 (i32 imm:$src4),
8295 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008296 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8297 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8298 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8299 (OpNode (_.VT _.RC:$src1),
8300 (_.VT _.RC:$src2),
8301 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8302 (i32 imm:$src4),
8303 (i32 FROUND_CURRENT))>;
8304 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8305 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8306 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8307 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8308 (OpNode (_.VT _.RC:$src1),
8309 (_.VT _.RC:$src2),
8310 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8311 (i32 imm:$src4),
8312 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008313 } // Constraints = "$src1 = $dst"
8314}
8315
8316multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008317 SDNode OpNode, X86VectorVTInfo _>{
8318let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008319 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8320 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008321 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008322 "$src2, $src3, {sae}, $src4",
8323 (OpNode (_.VT _.RC:$src1),
8324 (_.VT _.RC:$src2),
8325 (_.IntVT _.RC:$src3),
8326 (i32 imm:$src4),
8327 (i32 FROUND_NO_EXC))>, EVEX_B;
8328 }
8329}
8330
8331multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8332 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008333 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8334 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008335 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8336 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8337 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8338 (OpNode (_.VT _.RC:$src1),
8339 (_.VT _.RC:$src2),
8340 (_src3VT.VT _src3VT.RC:$src3),
8341 (i32 imm:$src4),
8342 (i32 FROUND_CURRENT))>;
8343
8344 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8345 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8346 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8347 "$src2, $src3, {sae}, $src4",
8348 (OpNode (_.VT _.RC:$src1),
8349 (_.VT _.RC:$src2),
8350 (_src3VT.VT _src3VT.RC:$src3),
8351 (i32 imm:$src4),
8352 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008353 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8354 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8355 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8356 (OpNode (_.VT _.RC:$src1),
8357 (_.VT _.RC:$src2),
8358 (_src3VT.VT (scalar_to_vector
8359 (_src3VT.ScalarLdFrag addr:$src3))),
8360 (i32 imm:$src4),
8361 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008362 }
8363}
8364
8365multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8366 let Predicates = [HasAVX512] in
8367 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8368 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8369 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8370 let Predicates = [HasAVX512, HasVLX] in {
8371 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8372 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8373 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8374 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8375 }
8376}
8377
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008378defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8379 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008380 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008381defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8382 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008383 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008384defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008385 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008386defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008387 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008388
8389
8390
8391// Patterns used to select SSE scalar fp arithmetic instructions from
8392// either:
8393//
8394// (1) a scalar fp operation followed by a blend
8395//
8396// The effect is that the backend no longer emits unnecessary vector
8397// insert instructions immediately after SSE scalar fp instructions
8398// like addss or mulss.
8399//
8400// For example, given the following code:
8401// __m128 foo(__m128 A, __m128 B) {
8402// A[0] += B[0];
8403// return A;
8404// }
8405//
8406// Previously we generated:
8407// addss %xmm0, %xmm1
8408// movss %xmm1, %xmm0
8409//
8410// We now generate:
8411// addss %xmm1, %xmm0
8412//
8413// (2) a vector packed single/double fp operation followed by a vector insert
8414//
8415// The effect is that the backend converts the packed fp instruction
8416// followed by a vector insert into a single SSE scalar fp instruction.
8417//
8418// For example, given the following code:
8419// __m128 foo(__m128 A, __m128 B) {
8420// __m128 C = A + B;
8421// return (__m128) {c[0], a[1], a[2], a[3]};
8422// }
8423//
8424// Previously we generated:
8425// addps %xmm0, %xmm1
8426// movss %xmm1, %xmm0
8427//
8428// We now generate:
8429// addss %xmm1, %xmm0
8430
8431// TODO: Some canonicalization in lowering would simplify the number of
8432// patterns we have to try to match.
8433multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8434 let Predicates = [HasAVX512] in {
8435 // extracted scalar math op with insert via blend
8436 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8437 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8438 FR32:$src))), (i8 1))),
8439 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8440 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8441
8442 // vector math op with insert via movss
8443 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8444 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8445 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8446
8447 // vector math op with insert via blend
8448 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8449 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8450 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8451 }
8452}
8453
8454defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8455defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8456defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8457defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8458
8459multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8460 let Predicates = [HasAVX512] in {
8461 // extracted scalar math op with insert via movsd
8462 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8463 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8464 FR64:$src))))),
8465 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8466 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8467
8468 // extracted scalar math op with insert via blend
8469 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8470 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8471 FR64:$src))), (i8 1))),
8472 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8473 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8474
8475 // vector math op with insert via movsd
8476 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8477 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8478 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8479
8480 // vector math op with insert via blend
8481 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8482 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8483 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8484 }
8485}
8486
8487defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8488defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8489defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8490defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;