blob: 21736b6c55bd5c7e954df91aaf2b40d1bf522df3 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302// Similar to AVX512_maskable_3src but in this case the input VT for the tied
Craig Topperaad5f112015-11-30 00:13:24 +0000303// operand differs from the output VT. This requires a bitconvert on
304// the preserved vector going into the vselect.
305multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
306 X86VectorVTInfo InVT,
307 dag Outs, dag NonTiedIns, string OpcodeStr,
308 string AttSrcAsm, string IntelSrcAsm,
309 dag RHS> :
310 AVX512_maskable_common<O, F, OutVT, Outs,
311 !con((ins InVT.RC:$src1), NonTiedIns),
312 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
313 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
315 (vselect InVT.KRCWM:$mask, RHS,
316 (bitconvert InVT.RC:$src1))>;
317
Igor Breger15820b02015-07-01 13:24:28 +0000318multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
319 dag Outs, dag NonTiedIns, string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000321 dag RHS, bit IsCommutable = 0,
322 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000323 AVX512_maskable_common<O, F, _, Outs,
324 !con((ins _.RC:$src1), NonTiedIns),
325 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
326 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
327 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000328 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000329 X86selects, "", NoItinerary, IsCommutable,
330 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000331
Adam Nemet34801422014-10-08 23:25:39 +0000332multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
333 dag Outs, dag Ins,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern> :
337 AVX512_maskable_custom<O, F, Outs, Ins,
338 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
339 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000340 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000341 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000342
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344// Instruction with mask that puts result in mask register,
345// like "compare" and "vptest"
346multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
347 dag Outs,
348 dag Ins, dag MaskingIns,
349 string OpcodeStr,
350 string AttSrcAsm, string IntelSrcAsm,
351 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000352 list<dag> MaskingPattern,
353 bit IsCommutable = 0> {
354 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000356 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
357 "$dst, "#IntelSrcAsm#"}",
358 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000361 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
362 "$dst {${mask}}, "#IntelSrcAsm#"}",
363 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364}
365
366multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000371 dag RHS, dag MaskingRHS,
372 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
374 AttSrcAsm, IntelSrcAsm,
375 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000376 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377
378multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
379 dag Outs, dag Ins, string OpcodeStr,
380 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000381 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000382 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
383 !con((ins _.KRCWM:$mask), Ins),
384 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000385 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000387multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs, dag Ins, string OpcodeStr,
389 string AttSrcAsm, string IntelSrcAsm> :
390 AVX512_maskable_custom_cmp<O, F, Outs,
391 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000392 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000393
Craig Topperabe80cc2016-08-28 06:06:28 +0000394// This multiclass generates the unconditional/non-masking, the masking and
395// the zero-masking variant of the vector instruction. In the masking case, the
396// perserved vector elements come from a new dummy input operand tied to $dst.
397multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
398 dag Outs, dag Ins, string OpcodeStr,
399 string AttSrcAsm, string IntelSrcAsm,
400 dag RHS, dag MaskedRHS,
401 InstrItinClass itin = NoItinerary,
402 bit IsCommutable = 0, SDNode Select = vselect> :
403 AVX512_maskable_custom<O, F, Outs, Ins,
404 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
405 !con((ins _.KRCWM:$mask), Ins),
406 OpcodeStr, AttSrcAsm, IntelSrcAsm,
407 [(set _.RC:$dst, RHS)],
408 [(set _.RC:$dst,
409 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
410 [(set _.RC:$dst,
411 (Select _.KRCWM:$mask, MaskedRHS,
412 _.ImmAllZerosV))],
413 "$src0 = $dst", itin, IsCommutable>;
414
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000416// no instruction is needed for the conversion.
417def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
418def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
419def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
420def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
423def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
424def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
428def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
429def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
433def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
434def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
438def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
439def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
444def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
445def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper9d9251b2016-05-08 20:10:20 +0000449// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
450// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
451// swizzled by ExecutionDepsFix to pxor.
452// We set canFoldAsLoad because this can be converted to a constant-pool
453// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000455 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000457 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000458def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
459 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000460}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470//===----------------------------------------------------------------------===//
471// AVX-512 - VECTOR INSERT
472//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000473multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
474 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000475 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000476 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
477 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
478 "vinsert" # From.EltTypeName # "x" # From.NumElts,
479 "$src3, $src2, $src1", "$src1, $src2, $src3",
480 (vinsert_insert:$src3 (To.VT To.RC:$src1),
481 (From.VT From.RC:$src2),
482 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000483
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
485 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
486 "vinsert" # From.EltTypeName # "x" # From.NumElts,
487 "$src3, $src2, $src1", "$src1, $src2, $src3",
488 (vinsert_insert:$src3 (To.VT To.RC:$src1),
489 (From.VT (bitconvert (From.LdFrag addr:$src2))),
490 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
491 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000492 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000494
Igor Breger0ede3cb2015-09-20 06:52:42 +0000495multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
496 X86VectorVTInfo To, PatFrag vinsert_insert,
497 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
498 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000500 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
501 (To.VT (!cast<Instruction>(InstrStr#"rr")
502 To.RC:$src1, From.RC:$src2,
503 (INSERT_get_vinsert_imm To.RC:$ins)))>;
504
505 def : Pat<(vinsert_insert:$ins
506 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
508 (iPTR imm)),
509 (To.VT (!cast<Instruction>(InstrStr#"rm")
510 To.RC:$src1, addr:$src2,
511 (INSERT_get_vinsert_imm To.RC:$ins)))>;
512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000513}
514
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000515multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
516 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517
518 let Predicates = [HasVLX] in
519 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 4, EltVT32, VR128X>,
521 X86VectorVTInfo< 8, EltVT32, VR256X>,
522 vinsert128_insert>, EVEX_V256;
523
524 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT32, VR128X>,
526 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 vinsert128_insert>, EVEX_V512;
528
529 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000530 X86VectorVTInfo< 4, EltVT64, VR256X>,
531 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000532 vinsert256_insert>, VEX_W, EVEX_V512;
533
534 let Predicates = [HasVLX, HasDQI] in
535 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 4, EltVT64, VR256X>,
538 vinsert128_insert>, VEX_W, EVEX_V256;
539
540 let Predicates = [HasDQI] in {
541 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 2, EltVT64, VR128X>,
543 X86VectorVTInfo< 8, EltVT64, VR512>,
544 vinsert128_insert>, VEX_W, EVEX_V512;
545
546 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
549 vinsert256_insert>, EVEX_V512;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
554defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556// Codegen pattern with the alternative types,
557// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
558defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
562
563defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
567
568defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
572
573// Codegen pattern with the alternative types insert VEC128 into VEC256
574defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
575 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
576defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
578// Codegen pattern with the alternative types insert VEC128 into VEC512
579defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
580 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
581defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
582 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
583// Codegen pattern with the alternative types insert VEC256 into VEC512
584defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
585 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
586defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
587 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
588
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000595def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000596 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000597 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000598 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
600 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
601
602//===----------------------------------------------------------------------===//
603// AVX-512 VECTOR EXTRACT
604//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605
Igor Breger7f69a992015-09-10 12:54:54 +0000606multiclass vextract_for_size<int Opcode,
607 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000608 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000609
610 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
611 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
612 // vextract_extract), we interesting only in patterns without mask,
613 // intrinsics pattern match generated bellow.
614 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
615 (ins From.RC:$src1, i32u8imm:$idx),
616 "vextract" # To.EltTypeName # "x" # To.NumElts,
617 "$idx, $src1", "$src1, $idx",
618 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
619 (iPTR imm)))]>,
620 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000621 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
622 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
623 "vextract" # To.EltTypeName # "x" # To.NumElts #
624 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
625 [(store (To.VT (vextract_extract:$idx
626 (From.VT From.RC:$src1), (iPTR imm))),
627 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000628
Craig Toppere1cac152016-06-07 07:27:54 +0000629 let mayStore = 1, hasSideEffects = 0 in
630 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
631 (ins To.MemOp:$dst, To.KRCWM:$mask,
632 From.RC:$src1, i32u8imm:$idx),
633 "vextract" # To.EltTypeName # "x" # To.NumElts #
634 "\t{$idx, $src1, $dst {${mask}}|"
635 "$dst {${mask}}, $src1, $idx}",
636 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000637 }
Renato Golindb7ea862015-09-09 19:44:40 +0000638
639 // Intrinsic call with masking.
640 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000641 "x" # To.NumElts # "_" # From.Size)
642 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
643 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
644 From.ZSuffix # "rrk")
645 To.RC:$src0,
646 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
647 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000648
649 // Intrinsic call with zero-masking.
650 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000651 "x" # To.NumElts # "_" # From.Size)
652 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
653 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
654 From.ZSuffix # "rrkz")
655 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
656 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000657
658 // Intrinsic call without masking.
659 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000660 "x" # To.NumElts # "_" # From.Size)
661 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
662 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
663 From.ZSuffix # "rr")
664 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000665}
666
Igor Bregerdefab3c2015-10-08 12:55:01 +0000667// Codegen pattern for the alternative types
668multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
669 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000670 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000671 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
673 (To.VT (!cast<Instruction>(InstrStr#"rr")
674 From.RC:$src1,
675 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
677 (iPTR imm))), addr:$dst),
678 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext))>;
680 }
Igor Breger7f69a992015-09-10 12:54:54 +0000681}
682
683multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000684 ValueType EltVT64, int Opcode256> {
685 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000686 X86VectorVTInfo<16, EltVT32, VR512>,
687 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000688 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000689 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo< 8, EltVT64, VR512>,
692 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000693 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
695 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 X86VectorVTInfo< 8, EltVT32, VR256X>,
698 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000699 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 EVEX_V256, EVEX_CD8<32, CD8VT4>;
701 let Predicates = [HasVLX, HasDQI] in
702 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
703 X86VectorVTInfo< 4, EltVT64, VR256X>,
704 X86VectorVTInfo< 2, EltVT64, VR128X>,
705 vextract128_extract>,
706 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
707 let Predicates = [HasDQI] in {
708 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
709 X86VectorVTInfo< 8, EltVT64, VR512>,
710 X86VectorVTInfo< 2, EltVT64, VR128X>,
711 vextract128_extract>,
712 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
713 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 8, EltVT32, VR256X>,
716 vextract256_extract>,
717 EVEX_V512, EVEX_CD8<32, CD8VT8>;
718 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000719}
720
Adam Nemet55536c62014-09-25 23:48:45 +0000721defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
722defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000723
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724// extract_subvector codegen patterns with the alternative types.
725// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
726defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
730
731defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000732 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000733defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
734 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
735
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
740
Craig Topper08a68572016-05-21 22:50:04 +0000741// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000742defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
746
747// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
750defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
751 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
752// Codegen pattern with the alternative types extract VEC256 from VEC512
753defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
754 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
755defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
756 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
757
Craig Topper5f3fef82016-05-22 07:40:58 +0000758// A 128-bit subvector extract from the first 256-bit vector position
759// is a subregister copy that needs no instruction.
760def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
761 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
762def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
763 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
764def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
765 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
766def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
767 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
768def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
769 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
770def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
771 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
772
773// A 256-bit subvector extract from the first 256-bit vector position
774// is a subregister copy that needs no instruction.
775def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
776 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
777def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
778 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
779def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
780 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
781def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
782 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
783def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
784 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
785def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
786 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
787
788let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789// A 128-bit subvector insert to the first 512-bit vector position
790// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000791def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
797def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
798 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
799def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
800 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
801def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
Craig Topper5f3fef82016-05-22 07:40:58 +0000804// A 256-bit subvector insert to the first 512-bit vector position
805// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000812def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000814def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000815 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000817 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819
820// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000821def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000822 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000823 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
825 EVEX;
826
Craig Topper03b849e2016-05-21 22:50:11 +0000827def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000828 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000829 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000831 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833//===---------------------------------------------------------------------===//
834// AVX-512 BROADCAST
835//---
Igor Breger131008f2016-05-01 08:40:00 +0000836// broadcast with a scalar argument.
837multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
838 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000839
Igor Breger131008f2016-05-01 08:40:00 +0000840 let isCodeGenOnly = 1 in {
841 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
842 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
843 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
844 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000845
Igor Breger131008f2016-05-01 08:40:00 +0000846 let Constraints = "$src0 = $dst" in
847 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
848 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
849 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000851 (vselect DestInfo.KRCWM:$mask,
852 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000854 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000855
856 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
857 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
858 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000859 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000860 (vselect DestInfo.KRCWM:$mask,
861 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
862 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000863 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000864 } // let isCodeGenOnly = 1 in
865}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000866
Igor Breger21296d22015-10-20 11:56:42 +0000867multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
868 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000869 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000870 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
871 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
872 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
873 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000874 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000875 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000876 (DestInfo.VT (X86VBroadcast
877 (SrcInfo.ScalarLdFrag addr:$src)))>,
878 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000879 }
Craig Toppere1cac152016-06-07 07:27:54 +0000880
Craig Topper80934372016-07-16 03:42:59 +0000881 def : Pat<(DestInfo.VT (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src))))),
884 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
885 let AddedComplexity = 20 in
886 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
887 (X86VBroadcast
888 (SrcInfo.VT (scalar_to_vector
889 (SrcInfo.ScalarLdFrag addr:$src)))),
890 DestInfo.RC:$src0)),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
892 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
893 let AddedComplexity = 30 in
894 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
895 (X86VBroadcast
896 (SrcInfo.VT (scalar_to_vector
897 (SrcInfo.ScalarLdFrag addr:$src)))),
898 DestInfo.ImmAllZerosV)),
899 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
900 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902
Craig Topper80934372016-07-16 03:42:59 +0000903multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000904 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000905 let Predicates = [HasAVX512] in
906 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
907 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
908 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000909
910 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000911 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000912 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000913 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000914 }
915}
916
Craig Topper80934372016-07-16 03:42:59 +0000917multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
918 AVX512VLVectorVTInfo _> {
919 let Predicates = [HasAVX512] in
920 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
921 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
922 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923
Craig Topper80934372016-07-16 03:42:59 +0000924 let Predicates = [HasVLX] in {
925 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
926 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
927 EVEX_V256;
928 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
929 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
930 EVEX_V128;
931 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932}
Craig Topper80934372016-07-16 03:42:59 +0000933defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
934 avx512vl_f32_info>;
935defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
936 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000938def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000939 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000940def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000941 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000942
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
944 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000945 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000946 (ins SrcRC:$src),
947 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000948 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949}
950
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
952 RegisterClass SrcRC, Predicate prd> {
953 let Predicates = [prd] in
954 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
955 let Predicates = [prd, HasVLX] in {
956 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
957 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
958 }
959}
960
Igor Breger0aeda372016-02-07 08:30:50 +0000961let isCodeGenOnly = 1 in {
962defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000964defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000966}
967let isAsmParserOnly = 1 in {
968 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
969 GR32, HasBWI>;
970 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000971 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000972}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
974 HasAVX512>;
975defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
976 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000978def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000979 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000981 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982
Igor Breger21296d22015-10-20 11:56:42 +0000983// Provide aliases for broadcast from the same register class that
984// automatically does the extract.
985multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
986 X86VectorVTInfo SrcInfo> {
987 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
988 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
989 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
990}
991
992multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
993 AVX512VLVectorVTInfo _, Predicate prd> {
994 let Predicates = [prd] in {
995 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
996 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
997 EVEX_V512;
998 // Defined separately to avoid redefinition.
999 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1000 }
1001 let Predicates = [prd, HasVLX] in {
1002 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1003 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1004 EVEX_V256;
1005 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1006 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001007 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008}
1009
Igor Breger21296d22015-10-20 11:56:42 +00001010defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1011 avx512vl_i8_info, HasBWI>;
1012defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1013 avx512vl_i16_info, HasBWI>;
1014defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1015 avx512vl_i32_info, HasAVX512>;
1016defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1017 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1020 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001021 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001022 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1023 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001024 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001025 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001026}
1027
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001028//===----------------------------------------------------------------------===//
1029// AVX-512 BROADCAST SUBVECTORS
1030//
1031
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001032defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1033 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001034 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001035defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1036 v16f32_info, v4f32x_info>,
1037 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1038defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1039 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001040 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1042 v8f64_info, v4f64x_info>, VEX_W,
1043 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1044
1045let Predicates = [HasVLX] in {
1046defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1047 v8i32x_info, v4i32x_info>,
1048 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1049defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1050 v8f32x_info, v4f32x_info>,
1051 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001052
1053def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1054 (VBROADCASTI32X4Z256rm addr:$src)>;
1055def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1056 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001057
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001058// Provide fallback in case the load node that is used in the patterns above
1059// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001060def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001061 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001062 (v4f32 VR128X:$src), 1)>;
1063def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001064 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001065 (v4i32 VR128X:$src), 1)>;
1066def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001067 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001068 (v8i16 VR128X:$src), 1)>;
1069def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001070 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001071 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001072}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001073
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001074let Predicates = [HasVLX, HasDQI] in {
1075defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1076 v4i64x_info, v2i64x_info>, VEX_W,
1077 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1078defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1079 v4f64x_info, v2f64x_info>, VEX_W,
1080 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1081}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001082
1083let Predicates = [HasVLX, NoDQI] in {
1084def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1085 (VBROADCASTF32X4Z256rm addr:$src)>;
1086def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1087 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001088
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001089// Provide fallback in case the load node that is used in the patterns above
1090// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001091def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001092 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001093 (v2f64 VR128X:$src), 1)>;
1094def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001095 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1096 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001097}
1098
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001099let Predicates = [HasDQI] in {
1100defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1101 v8i64_info, v2i64x_info>, VEX_W,
1102 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1103defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1104 v16i32_info, v8i32x_info>,
1105 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1106defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1107 v8f64_info, v2f64x_info>, VEX_W,
1108 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1109defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1110 v16f32_info, v8f32x_info>,
1111 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001113// Provide fallback in case the load node that is used in the patterns above
1114// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001115def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001116 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001117 (v2f64 VR128X:$src), 1)>;
1118def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001119 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1120 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001121}
Adam Nemet73f72e12014-06-27 00:43:38 +00001122
Igor Bregerfa798a92015-11-02 07:39:36 +00001123multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001124 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001125 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001126 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001127 EVEX_V512;
1128 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001130 EVEX_V256;
1131}
1132
1133multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001134 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1135 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001136
1137 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001138 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1139 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001140}
1141
1142defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001143 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001144defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001145 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001146
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001147def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001148 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001149def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1150 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1151
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001152def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001153 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001154def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1155 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001156
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001157//===----------------------------------------------------------------------===//
1158// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1159//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001160multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1161 X86VectorVTInfo _, RegisterClass KRC> {
1162 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001163 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165}
1166
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001167multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001168 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1169 let Predicates = [HasCDI] in
1170 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1171 let Predicates = [HasCDI, HasVLX] in {
1172 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1173 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1174 }
1175}
1176
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001177defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001178 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001179defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001180 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181
1182//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001183// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001184multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001185 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001187 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001188 (ins _.RC:$src2, _.RC:$src3),
1189 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001190 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001191 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001194 (ins _.RC:$src2, _.MemOp:$src3),
1195 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001196 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001197 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1198 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199 }
1200}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001202 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001203 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001204 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1206 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1207 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001208 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001209 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001211}
1212
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001213multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
1215 AVX512VLVectorVTInfo ShuffleMask> {
1216 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1217 ShuffleMask.info512>,
1218 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1219 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001220 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001221 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1222 ShuffleMask.info128>,
1223 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1224 ShuffleMask.info128>, EVEX_V128;
1225 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1226 ShuffleMask.info256>,
1227 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1228 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001229 }
1230}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001232multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001233 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001234 AVX512VLVectorVTInfo Idx,
1235 Predicate Prd> {
1236 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001237 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1238 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001239 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001240 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1241 Idx.info128>, EVEX_V128;
1242 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1243 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001244 }
1245}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001246
Craig Topperaad5f112015-11-30 00:13:24 +00001247defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1248 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1249defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1250 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001251defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1252 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1253 VEX_W, EVEX_CD8<16, CD8VF>;
1254defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1255 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1256 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001257defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1258 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1259defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1260 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001261
Craig Topperaad5f112015-11-30 00:13:24 +00001262// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001263multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001264 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265let Constraints = "$src1 = $dst" in {
1266 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1267 (ins IdxVT.RC:$src2, _.RC:$src3),
1268 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001269 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 AVX5128IBase;
1271
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001272 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1273 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1274 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001275 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 (bitconvert (_.LdFrag addr:$src3))))>,
1277 EVEX_4V, AVX5128IBase;
1278 }
1279}
1280multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001281 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001282 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1284 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1285 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1286 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001287 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001288 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1289 AVX5128IBase, EVEX_4V, EVEX_B;
1290}
1291
1292multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001293 AVX512VLVectorVTInfo VTInfo,
1294 AVX512VLVectorVTInfo ShuffleMask> {
1295 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001296 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001297 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001298 ShuffleMask.info512>, EVEX_V512;
1299 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001300 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001301 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001302 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001303 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001304 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001305 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001306 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1307 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001308 }
1309}
1310
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001311multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001312 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001313 AVX512VLVectorVTInfo Idx,
1314 Predicate Prd> {
1315 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001316 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1317 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001318 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001319 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1320 Idx.info128>, EVEX_V128;
1321 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1322 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001323 }
1324}
1325
Craig Toppera47576f2015-11-26 20:21:29 +00001326defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001327 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001328defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001330defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1331 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1332 VEX_W, EVEX_CD8<16, CD8VF>;
1333defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1334 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1335 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001336defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001338defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001339 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001340
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341//===----------------------------------------------------------------------===//
1342// AVX-512 - BLEND using mask
1343//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001344multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1345 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001346 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1348 (ins _.RC:$src1, _.RC:$src2),
1349 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001350 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001351 []>, EVEX_4V;
1352 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1353 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001355 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001356 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001357 (_.VT _.RC:$src2),
1358 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001359 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001360 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1361 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1362 !strconcat(OpcodeStr,
1363 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1364 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001365 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001366 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.RC:$src1, _.MemOp:$src2),
1368 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001369 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001370 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1371 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1372 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001373 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001374 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001375 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1376 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1377 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001378 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001379 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001380 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1381 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1382 !strconcat(OpcodeStr,
1383 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1384 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1385 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386}
1387multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1388
1389 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1390 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1391 !strconcat(OpcodeStr,
1392 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1393 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001394 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1395 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1396 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001397 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001398
Craig Toppere1cac152016-06-07 07:27:54 +00001399 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001400 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1401 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1402 !strconcat(OpcodeStr,
1403 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1404 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001405 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407}
1408
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001409multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1410 AVX512VLVectorVTInfo VTInfo> {
1411 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1412 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001413
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001414 let Predicates = [HasVLX] in {
1415 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1416 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1417 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1418 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1419 }
1420}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001421
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001422multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1423 AVX512VLVectorVTInfo VTInfo> {
1424 let Predicates = [HasBWI] in
1425 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001426
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 let Predicates = [HasBWI, HasVLX] in {
1428 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1429 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1430 }
1431}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001434defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1435defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1436defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1437defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1438defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1439defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001440
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001441
Craig Topper0fcf9252016-06-07 07:27:51 +00001442let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1444 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001445 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001446 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1448 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1449
1450def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1451 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001452 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001453 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001454 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1455 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1456}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001457//===----------------------------------------------------------------------===//
1458// Compare Instructions
1459//===----------------------------------------------------------------------===//
1460
1461// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001462
1463multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1464
1465 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1466 (outs _.KRC:$dst),
1467 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1468 "vcmp${cc}"#_.Suffix,
1469 "$src2, $src1", "$src1, $src2",
1470 (OpNode (_.VT _.RC:$src1),
1471 (_.VT _.RC:$src2),
1472 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001473 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1474 (outs _.KRC:$dst),
1475 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1476 "vcmp${cc}"#_.Suffix,
1477 "$src2, $src1", "$src1, $src2",
1478 (OpNode (_.VT _.RC:$src1),
1479 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1480 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001481
1482 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1485 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 (OpNodeRnd (_.VT _.RC:$src1),
1488 (_.VT _.RC:$src2),
1489 imm:$cc,
1490 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1491 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001492 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001493 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1494 (outs VK1:$dst),
1495 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1496 "vcmp"#_.Suffix,
1497 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1498 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1499 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001500 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001501 "vcmp"#_.Suffix,
1502 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1503 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1504
1505 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1506 (outs _.KRC:$dst),
1507 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1508 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001509 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001510 EVEX_4V, EVEX_B;
1511 }// let isAsmParserOnly = 1, hasSideEffects = 0
1512
1513 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001514 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001515 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1516 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1517 !strconcat("vcmp${cc}", _.Suffix,
1518 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1519 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1520 _.FRC:$src2,
1521 imm:$cc))],
1522 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001523 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1524 (outs _.KRC:$dst),
1525 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1526 !strconcat("vcmp${cc}", _.Suffix,
1527 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1528 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1529 (_.ScalarLdFrag addr:$src2),
1530 imm:$cc))],
1531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532 }
1533}
1534
1535let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001536 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1537 AVX512XSIi8Base;
1538 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1539 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001545 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1546 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1547 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1549 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001550 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1551 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1552 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1553 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001554 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001555 def rrk : AVX512BI<opc, MRMSrcReg,
1556 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1557 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1558 "$dst {${mask}}, $src1, $src2}"),
1559 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1560 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1561 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001562 def rmk : AVX512BI<opc, MRMSrcMem,
1563 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1564 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1565 "$dst {${mask}}, $src1, $src2}"),
1566 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1567 (OpNode (_.VT _.RC:$src1),
1568 (_.VT (bitconvert
1569 (_.LdFrag addr:$src2))))))],
1570 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571}
1572
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001573multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001574 X86VectorVTInfo _> :
1575 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001576 def rmb : AVX512BI<opc, MRMSrcMem,
1577 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1578 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1579 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1580 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1581 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1582 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1583 def rmbk : AVX512BI<opc, MRMSrcMem,
1584 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1585 _.ScalarMemOp:$src2),
1586 !strconcat(OpcodeStr,
1587 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1588 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1589 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1590 (OpNode (_.VT _.RC:$src1),
1591 (X86VBroadcast
1592 (_.ScalarLdFrag addr:$src2)))))],
1593 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001594}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1597 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1598 let Predicates = [prd] in
1599 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1600 EVEX_V512;
1601
1602 let Predicates = [prd, HasVLX] in {
1603 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1604 EVEX_V256;
1605 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1606 EVEX_V128;
1607 }
1608}
1609
1610multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1611 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1612 Predicate prd> {
1613 let Predicates = [prd] in
1614 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1615 EVEX_V512;
1616
1617 let Predicates = [prd, HasVLX] in {
1618 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1619 EVEX_V256;
1620 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1621 EVEX_V128;
1622 }
1623}
1624
1625defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1626 avx512vl_i8_info, HasBWI>,
1627 EVEX_CD8<8, CD8VF>;
1628
1629defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1630 avx512vl_i16_info, HasBWI>,
1631 EVEX_CD8<16, CD8VF>;
1632
Robert Khasanovf70f7982014-09-18 14:06:55 +00001633defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634 avx512vl_i32_info, HasAVX512>,
1635 EVEX_CD8<32, CD8VF>;
1636
Robert Khasanovf70f7982014-09-18 14:06:55 +00001637defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001638 avx512vl_i64_info, HasAVX512>,
1639 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1640
1641defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1642 avx512vl_i8_info, HasBWI>,
1643 EVEX_CD8<8, CD8VF>;
1644
1645defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1646 avx512vl_i16_info, HasBWI>,
1647 EVEX_CD8<16, CD8VF>;
1648
Robert Khasanovf70f7982014-09-18 14:06:55 +00001649defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001650 avx512vl_i32_info, HasAVX512>,
1651 EVEX_CD8<32, CD8VF>;
1652
Robert Khasanovf70f7982014-09-18 14:06:55 +00001653defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654 avx512vl_i64_info, HasAVX512>,
1655 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656
1657def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001659 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1660 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1661
1662def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1665 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1666
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1668 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001669 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001670 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001671 !strconcat("vpcmp${cc}", Suffix,
1672 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1674 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1676 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001677 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001678 !strconcat("vpcmp${cc}", Suffix,
1679 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1681 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001682 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001683 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1684 def rrik : AVX512AIi8<opc, MRMSrcReg,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001686 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp${cc}", Suffix,
1688 "\t{$src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2}"),
1690 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1691 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001692 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001693 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 def rmik : AVX512AIi8<opc, MRMSrcMem,
1695 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001696 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 !strconcat("vpcmp${cc}", Suffix,
1698 "\t{$src2, $src1, $dst {${mask}}|",
1699 "$dst {${mask}}, $src1, $src2}"),
1700 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1701 (OpNode (_.VT _.RC:$src1),
1702 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001703 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1705
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001707 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001709 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1711 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001712 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001713 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001714 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001715 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1717 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001718 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001721 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001722 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001723 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, $src2, $cc}"),
1725 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001726 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001727 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1728 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001729 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001730 !strconcat("vpcmp", Suffix,
1731 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1732 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001733 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734 }
1735}
1736
Robert Khasanov29e3b962014-08-27 09:34:37 +00001737multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001738 X86VectorVTInfo _> :
1739 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 def rmib : AVX512AIi8<opc, MRMSrcMem,
1741 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001742 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 !strconcat("vpcmp${cc}", Suffix,
1744 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1745 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1746 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1747 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001748 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1750 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1751 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001752 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001753 !strconcat("vpcmp${cc}", Suffix,
1754 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1755 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1756 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1757 (OpNode (_.VT _.RC:$src1),
1758 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001759 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001760 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001763 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1765 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001766 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 !strconcat("vpcmp", Suffix,
1768 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1769 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1770 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1771 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1772 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001773 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 !strconcat("vpcmp", Suffix,
1775 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1776 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1777 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1778 }
1779}
1780
1781multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1782 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1783 let Predicates = [prd] in
1784 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1785
1786 let Predicates = [prd, HasVLX] in {
1787 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1788 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1789 }
1790}
1791
1792multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1793 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1794 let Predicates = [prd] in
1795 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1796 EVEX_V512;
1797
1798 let Predicates = [prd, HasVLX] in {
1799 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1800 EVEX_V256;
1801 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1802 EVEX_V128;
1803 }
1804}
1805
1806defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1807 HasBWI>, EVEX_CD8<8, CD8VF>;
1808defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1809 HasBWI>, EVEX_CD8<8, CD8VF>;
1810
1811defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1812 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1813defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1814 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1815
Robert Khasanovf70f7982014-09-18 14:06:55 +00001816defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001817 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001818defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819 HasAVX512>, EVEX_CD8<32, CD8VF>;
1820
Robert Khasanovf70f7982014-09-18 14:06:55 +00001821defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001823defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001824 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001826multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001828 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1829 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1830 "vcmp${cc}"#_.Suffix,
1831 "$src2, $src1", "$src1, $src2",
1832 (X86cmpm (_.VT _.RC:$src1),
1833 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001834 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001835
Craig Toppere1cac152016-06-07 07:27:54 +00001836 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1837 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1838 "vcmp${cc}"#_.Suffix,
1839 "$src2, $src1", "$src1, $src2",
1840 (X86cmpm (_.VT _.RC:$src1),
1841 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1842 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843
Craig Toppere1cac152016-06-07 07:27:54 +00001844 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1847 "vcmp${cc}"#_.Suffix,
1848 "${src2}"##_.BroadcastStr##", $src1",
1849 "$src1, ${src2}"##_.BroadcastStr,
1850 (X86cmpm (_.VT _.RC:$src1),
1851 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1852 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001854 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1856 (outs _.KRC:$dst),
1857 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1858 "vcmp"#_.Suffix,
1859 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1860
1861 let mayLoad = 1 in {
1862 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1863 (outs _.KRC:$dst),
1864 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1865 "vcmp"#_.Suffix,
1866 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1867
1868 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1869 (outs _.KRC:$dst),
1870 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1871 "vcmp"#_.Suffix,
1872 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1873 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1874 }
1875 }
1876}
1877
1878multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1879 // comparison code form (VCMP[EQ/LT/LE/...]
1880 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1881 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1882 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001883 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001884 (X86cmpmRnd (_.VT _.RC:$src1),
1885 (_.VT _.RC:$src2),
1886 imm:$cc,
1887 (i32 FROUND_NO_EXC))>, EVEX_B;
1888
1889 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1890 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1891 (outs _.KRC:$dst),
1892 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1893 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001894 "$cc, {sae}, $src2, $src1",
1895 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001896 }
1897}
1898
1899multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1900 let Predicates = [HasAVX512] in {
1901 defm Z : avx512_vcmp_common<_.info512>,
1902 avx512_vcmp_sae<_.info512>, EVEX_V512;
1903
1904 }
1905 let Predicates = [HasAVX512,HasVLX] in {
1906 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1907 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908 }
1909}
1910
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001911defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1912 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1913defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1914 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915
1916def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1917 (COPY_TO_REGCLASS (VCMPPSZrri
1918 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1919 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1920 imm:$cc), VK8)>;
1921def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1922 (COPY_TO_REGCLASS (VPCMPDZrri
1923 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1924 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1925 imm:$cc), VK8)>;
1926def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1927 (COPY_TO_REGCLASS (VPCMPUDZrri
1928 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1929 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1930 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001931
Asaf Badouh572bbce2015-09-20 08:46:07 +00001932// ----------------------------------------------------------------
1933// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934//handle fpclass instruction mask = op(reg_scalar,imm)
1935// op(mem_scalar,imm)
1936multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1937 X86VectorVTInfo _, Predicate prd> {
1938 let Predicates = [prd] in {
1939 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1940 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001941 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001942 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1943 (i32 imm:$src2)))], NoItinerary>;
1944 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1945 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1946 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001947 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001948 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001949 (OpNode (_.VT _.RC:$src1),
1950 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001951 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001952 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1953 (ins _.MemOp:$src1, i32u8imm:$src2),
1954 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001955 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001956 [(set _.KRC:$dst,
1957 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1958 (i32 imm:$src2)))], NoItinerary>;
1959 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1960 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1961 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001962 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001963 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001964 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1965 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1966 }
1967 }
1968}
1969
Asaf Badouh572bbce2015-09-20 08:46:07 +00001970//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1971// fpclass(reg_vec, mem_vec, imm)
1972// fpclass(reg_vec, broadcast(eltVt), imm)
1973multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1974 X86VectorVTInfo _, string mem, string broadcast>{
1975 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1976 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001977 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001978 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1979 (i32 imm:$src2)))], NoItinerary>;
1980 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1981 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1982 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001983 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001984 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985 (OpNode (_.VT _.RC:$src1),
1986 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001987 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1988 (ins _.MemOp:$src1, i32u8imm:$src2),
1989 OpcodeStr##_.Suffix##mem#
1990 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001991 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001992 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1993 (i32 imm:$src2)))], NoItinerary>;
1994 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1995 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1996 OpcodeStr##_.Suffix##mem#
1997 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001998 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001999 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2000 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2001 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2002 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2003 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2004 _.BroadcastStr##", $dst|$dst, ${src1}"
2005 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002006 [(set _.KRC:$dst,(OpNode
2007 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002008 (_.ScalarLdFrag addr:$src1))),
2009 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2010 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2011 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2012 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2013 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2014 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002015 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2016 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002017 (_.ScalarLdFrag addr:$src1))),
2018 (i32 imm:$src2))))], NoItinerary>,
2019 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002020}
2021
Asaf Badouh572bbce2015-09-20 08:46:07 +00002022multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002023 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002024 string broadcast>{
2025 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002026 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002027 broadcast>, EVEX_V512;
2028 }
2029 let Predicates = [prd, HasVLX] in {
2030 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2031 broadcast>, EVEX_V128;
2032 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2033 broadcast>, EVEX_V256;
2034 }
2035}
2036
2037multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002038 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002039 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002040 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002041 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002042 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2043 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2044 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2045 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2046 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002047}
2048
Asaf Badouh696e8e02015-10-18 11:04:38 +00002049defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2050 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002051
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002052//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053// Mask register copy, including
2054// - copy between mask registers
2055// - load/store mask registers
2056// - copy from GPR to mask register and vice versa
2057//
2058multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2059 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002060 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002061 let hasSideEffects = 0 in
2062 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2063 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2064 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2066 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2067 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2068 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2069 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070}
2071
2072multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2073 string OpcodeStr,
2074 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002075 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002077 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002079 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080 }
2081}
2082
Robert Khasanov74acbb72014-07-23 14:49:42 +00002083let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002084 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002085 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2086 VEX, PD;
2087
2088let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002089 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002090 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002091 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002092
2093let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2095 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002096 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2097 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002098 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2099 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002100 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2101 VEX, XD, VEX_W;
2102}
2103
2104// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002105def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2106 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2107def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2108 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2109
2110def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2111 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2112def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2113 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2114
2115def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2116 (i32 (SUBREG_TO_REG (i64 0),
2117 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2118def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2119 (i32 (SUBREG_TO_REG (i64 0),
2120 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2121
2122def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2123 (i32 (SUBREG_TO_REG (i64 0),
2124 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2125def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2126 (i32 (SUBREG_TO_REG (i64 0),
2127 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2128
2129def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2130 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2131def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2132 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2133def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2134 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2135def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2136 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138// Load/store kreg
2139let Predicates = [HasDQI] in {
2140 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2141 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002142 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2143 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002144
2145 def : Pat<(store VK4:$src, addr:$dst),
2146 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2147 def : Pat<(store VK2:$src, addr:$dst),
2148 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002149 def : Pat<(store VK1:$src, addr:$dst),
2150 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002151
2152 def : Pat<(v2i1 (load addr:$src)),
2153 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2154 def : Pat<(v4i1 (load addr:$src)),
2155 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002156}
2157let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002158 def : Pat<(store VK1:$src, addr:$dst),
2159 (MOV8mr addr:$dst,
2160 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2161 sub_8bit))>;
2162 def : Pat<(store VK2:$src, addr:$dst),
2163 (MOV8mr addr:$dst,
2164 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2165 sub_8bit))>;
2166 def : Pat<(store VK4:$src, addr:$dst),
2167 (MOV8mr addr:$dst,
2168 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002169 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002170 def : Pat<(store VK8:$src, addr:$dst),
2171 (MOV8mr addr:$dst,
2172 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2173 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002174
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002175 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002176 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002177 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002178 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002179 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002180 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002181}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002182
Robert Khasanov74acbb72014-07-23 14:49:42 +00002183let Predicates = [HasAVX512] in {
2184 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002186 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002187 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002188 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2189 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002190}
2191let Predicates = [HasBWI] in {
2192 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2193 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002194 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2195 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002196 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2197 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002198 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2199 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002200}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002201
Robert Khasanov74acbb72014-07-23 14:49:42 +00002202let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002203 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002204 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2205 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002206
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002207 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002208 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002209
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002210 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002211 (COPY_TO_REGCLASS
2212 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2213 VK1)>;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002214 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002215 (COPY_TO_REGCLASS
2216 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2217 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002218
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002219 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002220 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002221 def : Pat<(i32 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002222 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002223
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002224 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002225 (EXTRACT_SUBREG
2226 (AND32ri8 (KMOVWrk
2227 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002228 def : Pat<(i8 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002229 (EXTRACT_SUBREG
2230 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002231
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002232 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002233 (AND64ri8 (SUBREG_TO_REG (i64 0),
2234 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002235 def : Pat<(i64 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002236 (SUBREG_TO_REG (i64 0),
2237 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002238
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002239 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002240 (EXTRACT_SUBREG
2241 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2242 sub_16bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002243 def : Pat<(i16 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002244 (EXTRACT_SUBREG
2245 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2246 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002248def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2249 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2250def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2251 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2252def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2253 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2254def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2255 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2256def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2257 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2258def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2259 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002260
Igor Bregerd6c187b2016-01-27 08:43:25 +00002261def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2262def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2263def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2264
Igor Bregera77b14d2016-08-11 12:13:46 +00002265def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2266def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2267def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2268def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2269def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2270def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271
2272// Mask unary operation
2273// - KNOT
2274multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002275 RegisterClass KRC, SDPatternOperator OpNode,
2276 Predicate prd> {
2277 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002279 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280 [(set KRC:$dst, (OpNode KRC:$src))]>;
2281}
2282
Robert Khasanov74acbb72014-07-23 14:49:42 +00002283multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2284 SDPatternOperator OpNode> {
2285 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2286 HasDQI>, VEX, PD;
2287 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2288 HasAVX512>, VEX, PS;
2289 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2290 HasBWI>, VEX, PD, VEX_W;
2291 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2292 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293}
2294
Robert Khasanov74acbb72014-07-23 14:49:42 +00002295defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002297multiclass avx512_mask_unop_int<string IntName, string InstName> {
2298 let Predicates = [HasAVX512] in
2299 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2300 (i16 GR16:$src)),
2301 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2302 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2303}
2304defm : avx512_mask_unop_int<"knot", "KNOT">;
2305
Robert Khasanov74acbb72014-07-23 14:49:42 +00002306let Predicates = [HasDQI] in
2307def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2308let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002310let Predicates = [HasBWI] in
2311def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2312let Predicates = [HasBWI] in
2313def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2314
2315// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002316let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2318 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319def : Pat<(not VK8:$src),
2320 (COPY_TO_REGCLASS
2321 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002322}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002323def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2324 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2325def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2326 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327
2328// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002329// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002331 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002332 Predicate prd, bit IsCommutable> {
2333 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2335 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002336 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2338}
2339
Robert Khasanov595683d2014-07-28 13:46:45 +00002340multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002341 SDPatternOperator OpNode, bit IsCommutable,
2342 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002343 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002344 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002345 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002346 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002347 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002348 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002349 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002350 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351}
2352
2353def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2354def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2355
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002356defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2357defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2358defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2359defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2360defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002361defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363multiclass avx512_mask_binop_int<string IntName, string InstName> {
2364 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002365 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2366 (i16 GR16:$src1), (i16 GR16:$src2)),
2367 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2368 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2369 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370}
2371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372defm : avx512_mask_binop_int<"kand", "KAND">;
2373defm : avx512_mask_binop_int<"kandn", "KANDN">;
2374defm : avx512_mask_binop_int<"kor", "KOR">;
2375defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2376defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002377
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002379 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2380 // for the DQI set, this type is legal and KxxxB instruction is used
2381 let Predicates = [NoDQI] in
2382 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2383 (COPY_TO_REGCLASS
2384 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2385 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2386
2387 // All types smaller than 8 bits require conversion anyway
2388 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2389 (COPY_TO_REGCLASS (Inst
2390 (COPY_TO_REGCLASS VK1:$src1, VK16),
2391 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2392 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2393 (COPY_TO_REGCLASS (Inst
2394 (COPY_TO_REGCLASS VK2:$src1, VK16),
2395 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2396 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2397 (COPY_TO_REGCLASS (Inst
2398 (COPY_TO_REGCLASS VK4:$src1, VK16),
2399 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400}
2401
2402defm : avx512_binop_pat<and, KANDWrr>;
2403defm : avx512_binop_pat<andn, KANDNWrr>;
2404defm : avx512_binop_pat<or, KORWrr>;
2405defm : avx512_binop_pat<xnor, KXNORWrr>;
2406defm : avx512_binop_pat<xor, KXORWrr>;
2407
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002408def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2409 (KXNORWrr VK16:$src1, VK16:$src2)>;
2410def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002411 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002412def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002413 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002414def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002415 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002416
2417let Predicates = [NoDQI] in
2418def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2419 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2420 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2421
2422def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2423 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2424 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2425
2426def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2427 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2428 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2429
2430def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2431 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2432 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2433
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002435multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2436 RegisterClass KRCSrc, Predicate prd> {
2437 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002438 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002439 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2440 (ins KRC:$src1, KRC:$src2),
2441 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2442 VEX_4V, VEX_L;
2443
2444 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2445 (!cast<Instruction>(NAME##rr)
2446 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2447 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2448 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449}
2450
Igor Bregera54a1a82015-09-08 13:10:00 +00002451defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2452defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2453defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455// Mask bit testing
2456multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002457 SDNode OpNode, Predicate prd> {
2458 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002460 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2462}
2463
Igor Breger5ea0a6812015-08-31 13:30:19 +00002464multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2465 Predicate prdW = HasAVX512> {
2466 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2467 VEX, PD;
2468 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2469 VEX, PS;
2470 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2471 VEX, PS, VEX_W;
2472 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2473 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474}
2475
2476defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002477defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002478
Igor Breger1a388872016-08-29 08:52:52 +00002479def : Pat<(X86cmp VK1:$src, 0),
2480 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src, VK16),
2481 (COPY_TO_REGCLASS VK1:$src, VK16))>, Requires<[HasAVX512]>;
2482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483// Mask shift
2484multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2485 SDNode OpNode> {
2486 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002487 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002489 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2491}
2492
2493multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2494 SDNode OpNode> {
2495 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002496 VEX, TAPD, VEX_W;
2497 let Predicates = [HasDQI] in
2498 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2499 VEX, TAPD;
2500 let Predicates = [HasBWI] in {
2501 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2502 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002503 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2504 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506}
2507
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002508defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2509defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510
2511// Mask setting all 0s or 1s
2512multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2513 let Predicates = [HasAVX512] in
2514 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2515 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2516 [(set KRC:$dst, (VT Val))]>;
2517}
2518
2519multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002520 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002522 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2523 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524}
2525
2526defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2527defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2528
2529// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2530let Predicates = [HasAVX512] in {
2531 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002532 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2533 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002535 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2536 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002537 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002538 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2539 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002540}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002541
2542// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2543multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2544 RegisterClass RC, ValueType VT> {
2545 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2546 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002547
Igor Bregerf1bd7612016-03-06 07:46:03 +00002548 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002549 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002550}
2551
2552defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2553defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2554defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2555defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2556defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2557
2558defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2559defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2560defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2561defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2562
2563defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2564defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2565defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2566
2567defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2568defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2569
2570defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571
Igor Breger999ac752016-03-08 15:21:25 +00002572def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002573 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002574 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2575 VK2))>;
2576def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002577 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002578 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2579 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2581 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002582def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2583 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002584def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2585 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2586
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002587
Igor Breger86724082016-08-14 05:25:07 +00002588// Patterns for kmask shift
2589multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2590 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002591 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002592 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002593 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002594 RC))>;
2595 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002596 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002597 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002598 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002599 RC))>;
2600}
2601
2602defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2603defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2604defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605//===----------------------------------------------------------------------===//
2606// AVX-512 - Aligned and unaligned load and store
2607//
2608
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609
2610multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002611 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002612 bit IsReMaterializable = 1,
2613 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 let hasSideEffects = 0 in {
2615 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 _.ExeDomain>, EVEX;
2618 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2619 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002620 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002621 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002622 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2623 (_.VT _.RC:$src),
2624 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002625 EVEX, EVEX_KZ;
2626
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002627 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2628 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2632 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002633
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634 let Constraints = "$src0 = $dst" in {
2635 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2636 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2637 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2638 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002639 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 (_.VT _.RC:$src1),
2641 (_.VT _.RC:$src0))))], _.ExeDomain>,
2642 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002643 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2645 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2647 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 [(set _.RC:$dst, (_.VT
2649 (vselect _.KRCWM:$mask,
2650 (_.VT (bitconvert (ld_frag addr:$src1))),
2651 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002652 }
Craig Toppere1cac152016-06-07 07:27:54 +00002653 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2655 (ins _.KRCWM:$mask, _.MemOp:$src),
2656 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2657 "${dst} {${mask}} {z}, $src}",
2658 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2659 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2660 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002661 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002662 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2663 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2664
2665 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2666 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2667
2668 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2669 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2670 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002671}
2672
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2674 AVX512VLVectorVTInfo _,
2675 Predicate prd,
2676 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002680
2681 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002685 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002686 }
2687}
2688
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2690 AVX512VLVectorVTInfo _,
2691 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002692 bit IsReMaterializable = 1,
2693 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 let Predicates = [prd] in
2695 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002696 masked_load_unaligned, IsReMaterializable,
2697 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 let Predicates = [prd, HasVLX] in {
2700 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002701 masked_load_unaligned, IsReMaterializable,
2702 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002704 masked_load_unaligned, IsReMaterializable,
2705 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 }
2707}
2708
2709multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002710 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002711
Craig Topper99f6b622016-05-01 01:03:56 +00002712 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002713 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2714 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2715 [], _.ExeDomain>, EVEX;
2716 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2717 (ins _.KRCWM:$mask, _.RC:$src),
2718 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2719 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002721 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002723 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 "${dst} {${mask}} {z}, $src}",
2725 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002726 }
Igor Breger81b79de2015-11-19 07:43:43 +00002727
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002731 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2733 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2734 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002735
2736 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2737 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2738 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002739}
2740
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2743 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002745 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2746 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747
2748 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002749 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2750 masked_store_unaligned>, EVEX_V256;
2751 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2752 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 }
2754}
2755
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2757 AVX512VLVectorVTInfo _, Predicate prd> {
2758 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002759 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2760 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761
2762 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002763 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2764 masked_store_aligned256>, EVEX_V256;
2765 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2766 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 }
2768}
2769
2770defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2771 HasAVX512>,
2772 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2773 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2774
2775defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2776 HasAVX512>,
2777 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2778 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2779
Craig Topperc9293492016-02-26 06:50:29 +00002780defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2781 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783 PS, EVEX_CD8<32, CD8VF>;
2784
Craig Topperc9293492016-02-26 06:50:29 +00002785defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2786 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2788 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2791 HasAVX512>,
2792 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2793 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2796 HasAVX512>,
2797 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2798 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2801 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2803
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2805 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2807
Craig Topperc9293492016-02-26 06:50:29 +00002808defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2809 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002811 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2812
Craig Topperc9293492016-02-26 06:50:29 +00002813defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2814 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002816 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002817
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002818def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002819 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002820 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002821 VK8), VR512:$src)>;
2822
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002823def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002824 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002825 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002826
Craig Topper33c550c2016-05-22 00:39:30 +00002827// These patterns exist to prevent the above patterns from introducing a second
2828// mask inversion when one already exists.
2829def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2830 (bc_v8i64 (v16i32 immAllZerosV)),
2831 (v8i64 VR512:$src))),
2832 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2833def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2834 (v16i32 immAllZerosV),
2835 (v16i32 VR512:$src))),
2836 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2837
Craig Topper14aa2662016-08-11 06:04:04 +00002838let Predicates = [HasVLX, NoBWI] in {
2839 // 128-bit load/store without BWI.
2840 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2841 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2842 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2843 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2844 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2845 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2846 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2847 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2848
2849 // 256-bit load/store without BWI.
2850 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2851 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2852 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2853 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2854 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2855 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2856 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2857 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2858}
2859
Craig Topper95bdabd2016-05-22 23:44:33 +00002860let Predicates = [HasVLX] in {
2861 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2862 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2863 def : Pat<(alignedstore (v2f64 (extract_subvector
2864 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2865 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2866 def : Pat<(alignedstore (v4f32 (extract_subvector
2867 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2868 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2869 def : Pat<(alignedstore (v2i64 (extract_subvector
2870 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2871 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2872 def : Pat<(alignedstore (v4i32 (extract_subvector
2873 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2874 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2875 def : Pat<(alignedstore (v8i16 (extract_subvector
2876 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2877 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2878 def : Pat<(alignedstore (v16i8 (extract_subvector
2879 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2880 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2881
2882 def : Pat<(store (v2f64 (extract_subvector
2883 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2884 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2885 def : Pat<(store (v4f32 (extract_subvector
2886 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2887 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2888 def : Pat<(store (v2i64 (extract_subvector
2889 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2890 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2891 def : Pat<(store (v4i32 (extract_subvector
2892 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2893 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2894 def : Pat<(store (v8i16 (extract_subvector
2895 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2896 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2897 def : Pat<(store (v16i8 (extract_subvector
2898 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2899 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2900
2901 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2902 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2903 def : Pat<(alignedstore (v2f64 (extract_subvector
2904 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2905 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2906 def : Pat<(alignedstore (v4f32 (extract_subvector
2907 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2908 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2909 def : Pat<(alignedstore (v2i64 (extract_subvector
2910 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2911 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2912 def : Pat<(alignedstore (v4i32 (extract_subvector
2913 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2914 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2915 def : Pat<(alignedstore (v8i16 (extract_subvector
2916 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2917 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2918 def : Pat<(alignedstore (v16i8 (extract_subvector
2919 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2920 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2921
2922 def : Pat<(store (v2f64 (extract_subvector
2923 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2924 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2925 def : Pat<(store (v4f32 (extract_subvector
2926 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2927 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2928 def : Pat<(store (v2i64 (extract_subvector
2929 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2930 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2931 def : Pat<(store (v4i32 (extract_subvector
2932 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2933 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2934 def : Pat<(store (v8i16 (extract_subvector
2935 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2936 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2937 def : Pat<(store (v16i8 (extract_subvector
2938 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2939 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2940
2941 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2942 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2943 def : Pat<(alignedstore (v4f64 (extract_subvector
2944 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2945 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2946 def : Pat<(alignedstore (v8f32 (extract_subvector
2947 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2948 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2949 def : Pat<(alignedstore (v4i64 (extract_subvector
2950 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2951 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2952 def : Pat<(alignedstore (v8i32 (extract_subvector
2953 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2954 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2955 def : Pat<(alignedstore (v16i16 (extract_subvector
2956 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2957 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2958 def : Pat<(alignedstore (v32i8 (extract_subvector
2959 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2960 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2961
2962 def : Pat<(store (v4f64 (extract_subvector
2963 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2964 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2965 def : Pat<(store (v8f32 (extract_subvector
2966 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2967 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2968 def : Pat<(store (v4i64 (extract_subvector
2969 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2970 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2971 def : Pat<(store (v8i32 (extract_subvector
2972 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2973 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2974 def : Pat<(store (v16i16 (extract_subvector
2975 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2976 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2977 def : Pat<(store (v32i8 (extract_subvector
2978 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2979 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2980}
2981
2982
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983// Move Int Doubleword to Packed Double Int
2984//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002985def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002986 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 [(set VR128X:$dst,
2988 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002989 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002990def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002991 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992 [(set VR128X:$dst,
2993 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002994 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002995def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002996 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997 [(set VR128X:$dst,
2998 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002999 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003000let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3001def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3002 (ins i64mem:$src),
3003 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003004 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003005let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003006def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003007 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003008 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003010def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003011 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003012 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003014def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003015 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003016 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3018 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003019}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020
3021// Move Int Doubleword to Single Scalar
3022//
Craig Topper88adf2a2013-10-12 05:41:08 +00003023let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003024def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003025 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003027 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003029def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003030 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003032 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003033}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003034
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003035// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003037def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003038 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003039 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003041 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003042def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003044 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003045 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003047 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003049// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050//
3051def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003052 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003053 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3054 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003055 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 Requires<[HasAVX512, In64BitMode]>;
3057
Craig Topperc648c9b2015-12-28 06:11:42 +00003058let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3059def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3060 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003061 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003062 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063
Craig Topperc648c9b2015-12-28 06:11:42 +00003064def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3065 (ins i64mem:$dst, VR128X:$src),
3066 "vmovq\t{$src, $dst|$dst, $src}",
3067 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3068 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003069 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003070 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3071
3072let hasSideEffects = 0 in
3073def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3074 (ins VR128X:$src),
3075 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003076 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003077
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078// Move Scalar Single to Double Int
3079//
Craig Topper88adf2a2013-10-12 05:41:08 +00003080let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003081def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003083 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003085 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003086def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003087 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003088 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003090 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003091}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003092
3093// Move Quadword Int to Packed Quadword Int
3094//
Craig Topperc648c9b2015-12-28 06:11:42 +00003095def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003097 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 [(set VR128X:$dst,
3099 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003100 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101
3102//===----------------------------------------------------------------------===//
3103// AVX-512 MOVSS, MOVSD
3104//===----------------------------------------------------------------------===//
3105
Craig Topperc7de3a12016-07-29 02:49:08 +00003106multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003107 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003108 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3109 (ins _.RC:$src1, _.FRC:$src2),
3110 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3111 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3112 (scalar_to_vector _.FRC:$src2))))],
3113 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3114 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3115 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3116 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3117 "$dst {${mask}} {z}, $src1, $src2}"),
3118 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3119 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3120 _.ImmAllZerosV)))],
3121 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3122 let Constraints = "$src0 = $dst" in
3123 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3124 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3125 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3126 "$dst {${mask}}, $src1, $src2}"),
3127 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3128 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3129 (_.VT _.RC:$src0))))],
3130 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003131 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003132 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3133 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3134 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3135 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3136 let mayLoad = 1, hasSideEffects = 0 in {
3137 let Constraints = "$src0 = $dst" in
3138 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3139 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3140 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3141 "$dst {${mask}}, $src}"),
3142 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3143 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3144 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3145 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3146 "$dst {${mask}} {z}, $src}"),
3147 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003148 }
Craig Toppere1cac152016-06-07 07:27:54 +00003149 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3150 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3151 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3152 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003153 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003154 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3155 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3156 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3157 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158}
3159
Asaf Badouh41ecf462015-12-06 13:26:56 +00003160defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3161 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162
Asaf Badouh41ecf462015-12-06 13:26:56 +00003163defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3164 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165
Craig Topper74ed0872016-05-18 06:55:59 +00003166def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003167 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003168 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003169
Craig Topper74ed0872016-05-18 06:55:59 +00003170def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003171 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003172 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003174def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3175 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3176 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3177
Craig Topper99f6b622016-05-01 01:03:56 +00003178let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003179defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3180 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3181 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3182 XS, EVEX_4V, VEX_LIG;
3183
Craig Topper99f6b622016-05-01 01:03:56 +00003184let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003185defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3186 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3187 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3188 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003189
3190let Predicates = [HasAVX512] in {
3191 let AddedComplexity = 15 in {
3192 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3193 // MOVS{S,D} to the lower bits.
3194 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3195 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3196 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3197 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3198 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3199 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3200 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3201 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003202 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003203
3204 // Move low f32 and clear high bits.
3205 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3206 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003207 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3209 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3210 (SUBREG_TO_REG (i32 0),
3211 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003212 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003213 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3214 (SUBREG_TO_REG (i32 0),
3215 (VMOVSSZrr (v4f32 (V_SET0)),
3216 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3217 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3218 (SUBREG_TO_REG (i32 0),
3219 (VMOVSSZrr (v4i32 (V_SET0)),
3220 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003221
3222 let AddedComplexity = 20 in {
3223 // MOVSSrm zeros the high parts of the register; represent this
3224 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3225 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3226 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3227 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3228 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3229 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3230 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003231 def : Pat<(v4f32 (X86vzload addr:$src)),
3232 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233
3234 // MOVSDrm zeros the high parts of the register; represent this
3235 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3236 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3237 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3238 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3239 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3240 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3241 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3242 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3243 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3244 def : Pat<(v2f64 (X86vzload addr:$src)),
3245 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3246
3247 // Represent the same patterns above but in the form they appear for
3248 // 256-bit types
3249 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3250 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003251 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003252 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3253 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3254 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003255 def : Pat<(v8f32 (X86vzload addr:$src)),
3256 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3258 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3259 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003260 def : Pat<(v4f64 (X86vzload addr:$src)),
3261 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003262
3263 // Represent the same patterns above but in the form they appear for
3264 // 512-bit types
3265 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3266 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3267 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3268 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3269 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3270 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003271 def : Pat<(v16f32 (X86vzload addr:$src)),
3272 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003273 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3274 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3275 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003276 def : Pat<(v8f64 (X86vzload addr:$src)),
3277 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278 }
3279 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3280 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3281 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3282 FR32X:$src)), sub_xmm)>;
3283 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3284 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3285 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3286 FR64X:$src)), sub_xmm)>;
3287 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3288 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003289 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290
3291 // Move low f64 and clear high bits.
3292 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3293 (SUBREG_TO_REG (i32 0),
3294 (VMOVSDZrr (v2f64 (V_SET0)),
3295 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003296 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3297 (SUBREG_TO_REG (i32 0),
3298 (VMOVSDZrr (v2f64 (V_SET0)),
3299 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300
3301 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3302 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3303 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003304 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3305 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3306 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307
3308 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003309 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310 addr:$dst),
3311 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003312
3313 // Shuffle with VMOVSS
3314 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3315 (VMOVSSZrr (v4i32 VR128X:$src1),
3316 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3317 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3318 (VMOVSSZrr (v4f32 VR128X:$src1),
3319 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3320
3321 // 256-bit variants
3322 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3323 (SUBREG_TO_REG (i32 0),
3324 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3325 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3326 sub_xmm)>;
3327 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3328 (SUBREG_TO_REG (i32 0),
3329 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3330 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3331 sub_xmm)>;
3332
3333 // Shuffle with VMOVSD
3334 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3335 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3336 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3337 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3338 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3339 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3340 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3341 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3342
3343 // 256-bit variants
3344 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3345 (SUBREG_TO_REG (i32 0),
3346 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3347 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3348 sub_xmm)>;
3349 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3350 (SUBREG_TO_REG (i32 0),
3351 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3352 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3353 sub_xmm)>;
3354
3355 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3356 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3357 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3358 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3359 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3360 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3361 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3362 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3363}
3364
3365let AddedComplexity = 15 in
3366def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3367 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003368 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003369 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 (v2i64 VR128X:$src))))],
3371 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3372
Igor Breger4ec5abf2015-11-03 07:30:17 +00003373let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003374def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3375 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003376 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 [(set VR128X:$dst, (v2i64 (X86vzmovl
3378 (loadv2i64 addr:$src))))],
3379 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3380 EVEX_CD8<8, CD8VT8>;
3381
3382let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003383 let AddedComplexity = 15 in {
3384 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3385 (VMOVDI2PDIZrr GR32:$src)>;
3386
3387 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3388 (VMOV64toPQIZrr GR64:$src)>;
3389
3390 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3391 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3392 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003393
3394 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3395 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3396 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003397 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003398 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3399 let AddedComplexity = 20 in {
3400 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3401 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3403 (VMOVDI2PDIZrm addr:$src)>;
3404 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3405 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003406 def : Pat<(v4i32 (X86vzload addr:$src)),
3407 (VMOVDI2PDIZrm addr:$src)>;
3408 def : Pat<(v8i32 (X86vzload addr:$src)),
3409 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003411 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003413 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003414 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003415 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003416 def : Pat<(v4i64 (X86vzload addr:$src)),
3417 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003419
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3421 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3422 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3423 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003424 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3425 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3426 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3427
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003428 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003429 def : Pat<(v16i32 (X86vzload addr:$src)),
3430 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003431 def : Pat<(v8i64 (X86vzload addr:$src)),
3432 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433}
3434
3435def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3436 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3437
3438def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3439 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3440
3441def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3442 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3443
3444def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3445 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3446
3447//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003448// AVX-512 - Non-temporals
3449//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003450let SchedRW = [WriteLoad] in {
3451 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3452 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3453 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3454 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3455 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003456
Craig Topper2f90c1f2016-06-07 07:27:57 +00003457 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003458 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003459 (ins i256mem:$src),
3460 "vmovntdqa\t{$src, $dst|$dst, $src}",
3461 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3462 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3463 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003464
Robert Khasanoved882972014-08-13 10:46:00 +00003465 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003466 (ins i128mem:$src),
3467 "vmovntdqa\t{$src, $dst|$dst, $src}",
3468 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3469 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3470 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003471 }
Adam Nemetefd07852014-06-18 16:51:10 +00003472}
3473
Igor Bregerd3341f52016-01-20 13:11:47 +00003474multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3475 PatFrag st_frag = alignednontemporalstore,
3476 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003477 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003478 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003479 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003480 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3481 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003482}
3483
Igor Bregerd3341f52016-01-20 13:11:47 +00003484multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3485 AVX512VLVectorVTInfo VTInfo> {
3486 let Predicates = [HasAVX512] in
3487 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003488
Igor Bregerd3341f52016-01-20 13:11:47 +00003489 let Predicates = [HasAVX512, HasVLX] in {
3490 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3491 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003492 }
3493}
3494
Igor Bregerd3341f52016-01-20 13:11:47 +00003495defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3496defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3497defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003498
Craig Topper707c89c2016-05-08 23:43:17 +00003499let Predicates = [HasAVX512], AddedComplexity = 400 in {
3500 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3501 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3502 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3503 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3504 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3505 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003506
3507 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3508 (VMOVNTDQAZrm addr:$src)>;
3509 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3510 (VMOVNTDQAZrm addr:$src)>;
3511 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3512 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003513 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003514 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003515 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003516 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003517 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003518 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003519}
3520
Craig Topperc41320d2016-05-08 23:08:45 +00003521let Predicates = [HasVLX], AddedComplexity = 400 in {
3522 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3523 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3524 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3525 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3526 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3527 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3528
Simon Pilgrim9a896232016-06-07 13:34:24 +00003529 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3530 (VMOVNTDQAZ256rm addr:$src)>;
3531 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3532 (VMOVNTDQAZ256rm addr:$src)>;
3533 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3534 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003535 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003536 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003537 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003538 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003539 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003540 (VMOVNTDQAZ256rm addr:$src)>;
3541
Craig Topperc41320d2016-05-08 23:08:45 +00003542 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3543 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3544 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3545 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3546 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3547 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003548
3549 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3550 (VMOVNTDQAZ128rm addr:$src)>;
3551 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3552 (VMOVNTDQAZ128rm addr:$src)>;
3553 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3554 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003555 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003556 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003557 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003558 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003559 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003560 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003561}
3562
Adam Nemet7f62b232014-06-10 16:39:53 +00003563//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564// AVX-512 - Integer arithmetic
3565//
3566multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003567 X86VectorVTInfo _, OpndItins itins,
3568 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003569 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003570 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003571 "$src2, $src1", "$src1, $src2",
3572 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003573 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003574 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003575
Craig Toppere1cac152016-06-07 07:27:54 +00003576 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3577 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3578 "$src2, $src1", "$src1, $src2",
3579 (_.VT (OpNode _.RC:$src1,
3580 (bitconvert (_.LdFrag addr:$src2)))),
3581 itins.rm>,
3582 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003583}
3584
3585multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3586 X86VectorVTInfo _, OpndItins itins,
3587 bit IsCommutable = 0> :
3588 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003589 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3590 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3591 "${src2}"##_.BroadcastStr##", $src1",
3592 "$src1, ${src2}"##_.BroadcastStr,
3593 (_.VT (OpNode _.RC:$src1,
3594 (X86VBroadcast
3595 (_.ScalarLdFrag addr:$src2)))),
3596 itins.rm>,
3597 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003599
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003600multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3601 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3602 Predicate prd, bit IsCommutable = 0> {
3603 let Predicates = [prd] in
3604 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3605 IsCommutable>, EVEX_V512;
3606
3607 let Predicates = [prd, HasVLX] in {
3608 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3609 IsCommutable>, EVEX_V256;
3610 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3611 IsCommutable>, EVEX_V128;
3612 }
3613}
3614
Robert Khasanov545d1b72014-10-14 14:36:19 +00003615multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3616 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3617 Predicate prd, bit IsCommutable = 0> {
3618 let Predicates = [prd] in
3619 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3620 IsCommutable>, EVEX_V512;
3621
3622 let Predicates = [prd, HasVLX] in {
3623 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3624 IsCommutable>, EVEX_V256;
3625 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3626 IsCommutable>, EVEX_V128;
3627 }
3628}
3629
3630multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3631 OpndItins itins, Predicate prd,
3632 bit IsCommutable = 0> {
3633 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3634 itins, prd, IsCommutable>,
3635 VEX_W, EVEX_CD8<64, CD8VF>;
3636}
3637
3638multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3639 OpndItins itins, Predicate prd,
3640 bit IsCommutable = 0> {
3641 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3642 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3643}
3644
3645multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3646 OpndItins itins, Predicate prd,
3647 bit IsCommutable = 0> {
3648 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3649 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3650}
3651
3652multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3653 OpndItins itins, Predicate prd,
3654 bit IsCommutable = 0> {
3655 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3656 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3657}
3658
3659multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3660 SDNode OpNode, OpndItins itins, Predicate prd,
3661 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003662 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003663 IsCommutable>;
3664
Igor Bregerf2460112015-07-26 14:41:44 +00003665 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003666 IsCommutable>;
3667}
3668
3669multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3670 SDNode OpNode, OpndItins itins, Predicate prd,
3671 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003672 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003673 IsCommutable>;
3674
Igor Bregerf2460112015-07-26 14:41:44 +00003675 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003676 IsCommutable>;
3677}
3678
3679multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3680 bits<8> opc_d, bits<8> opc_q,
3681 string OpcodeStr, SDNode OpNode,
3682 OpndItins itins, bit IsCommutable = 0> {
3683 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3684 itins, HasAVX512, IsCommutable>,
3685 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3686 itins, HasBWI, IsCommutable>;
3687}
3688
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003689multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003690 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003691 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3692 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003693 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003694 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003695 "$src2, $src1","$src1, $src2",
3696 (_Dst.VT (OpNode
3697 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003698 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003699 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003700 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003701 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3702 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3703 "$src2, $src1", "$src1, $src2",
3704 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3705 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003706 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003707 AVX512BIBase, EVEX_4V;
3708
3709 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3710 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3711 OpcodeStr,
3712 "${src2}"##_Brdct.BroadcastStr##", $src1",
3713 "$src1, ${src2}"##_Dst.BroadcastStr,
3714 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3715 (_Brdct.VT (X86VBroadcast
3716 (_Brdct.ScalarLdFrag addr:$src2)))))),
3717 itins.rm>,
3718 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003719}
3720
Robert Khasanov545d1b72014-10-14 14:36:19 +00003721defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3722 SSE_INTALU_ITINS_P, 1>;
3723defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3724 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003725defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3726 SSE_INTALU_ITINS_P, HasBWI, 1>;
3727defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3728 SSE_INTALU_ITINS_P, HasBWI, 0>;
3729defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003730 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003731defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003732 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003733defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003734 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003735defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003736 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003737defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003738 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003739defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003740 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003741defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003742 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003743defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003744 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003745defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003746 SSE_INTALU_ITINS_P, HasBWI, 1>;
3747
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003748multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003749 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3750 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3751 let Predicates = [prd] in
3752 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3753 _SrcVTInfo.info512, _DstVTInfo.info512,
3754 v8i64_info, IsCommutable>,
3755 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3756 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003757 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003758 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003759 v4i64x_info, IsCommutable>,
3760 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003761 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003762 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003763 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003764 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3765 }
Michael Liao66233b72015-08-06 09:06:20 +00003766}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003767
3768defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003769 avx512vl_i32_info, avx512vl_i64_info,
3770 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003771defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003772 avx512vl_i32_info, avx512vl_i64_info,
3773 X86pmuludq, HasAVX512, 1>;
3774defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3775 avx512vl_i8_info, avx512vl_i8_info,
3776 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003777
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003778multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3779 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003780 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3781 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3782 OpcodeStr,
3783 "${src2}"##_Src.BroadcastStr##", $src1",
3784 "$src1, ${src2}"##_Src.BroadcastStr,
3785 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3786 (_Src.VT (X86VBroadcast
3787 (_Src.ScalarLdFrag addr:$src2))))))>,
3788 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003789}
3790
Michael Liao66233b72015-08-06 09:06:20 +00003791multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3792 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003793 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003794 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003795 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003796 "$src2, $src1","$src1, $src2",
3797 (_Dst.VT (OpNode
3798 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003799 (_Src.VT _Src.RC:$src2))),
3800 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003801 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003802 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3803 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3804 "$src2, $src1", "$src1, $src2",
3805 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3806 (bitconvert (_Src.LdFrag addr:$src2))))>,
3807 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003808}
3809
3810multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3811 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003812 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003813 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3814 v32i16_info>,
3815 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3816 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003817 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003818 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3819 v16i16x_info>,
3820 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3821 v16i16x_info>, EVEX_V256;
3822 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3823 v8i16x_info>,
3824 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3825 v8i16x_info>, EVEX_V128;
3826 }
3827}
3828multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3829 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003830 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003831 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3832 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003833 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003834 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3835 v32i8x_info>, EVEX_V256;
3836 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3837 v16i8x_info>, EVEX_V128;
3838 }
3839}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003840
3841multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3842 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003843 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003844 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003845 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003846 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003847 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003848 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003849 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003850 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003851 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003852 }
3853}
3854
Craig Topperb6da6542016-05-01 17:38:32 +00003855defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3856defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3857defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3858defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003859
Craig Topper5acb5a12016-05-01 06:24:57 +00003860defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3861 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3862defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003863 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003864
Igor Bregerf2460112015-07-26 14:41:44 +00003865defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003866 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003867defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003868 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003869defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003870 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003871
Igor Bregerf2460112015-07-26 14:41:44 +00003872defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003873 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003874defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003875 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003876defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003877 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003878
Igor Bregerf2460112015-07-26 14:41:44 +00003879defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003880 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003881defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003882 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003883defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003884 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003885
Igor Bregerf2460112015-07-26 14:41:44 +00003886defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003887 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003888defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003889 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003890defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003891 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894// AVX-512 Logical Instructions
3895//===----------------------------------------------------------------------===//
3896
Craig Topperabe80cc2016-08-28 06:06:28 +00003897multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3898 X86VectorVTInfo _, OpndItins itins,
3899 bit IsCommutable = 0> {
3900 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3901 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3902 "$src2, $src1", "$src1, $src2",
3903 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3904 (bitconvert (_.VT _.RC:$src2)))),
3905 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3906 _.RC:$src2)))),
3907 itins.rr, IsCommutable>,
3908 AVX512BIBase, EVEX_4V;
3909
3910 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3911 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3912 "$src2, $src1", "$src1, $src2",
3913 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3914 (bitconvert (_.LdFrag addr:$src2)))),
3915 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3916 (bitconvert (_.LdFrag addr:$src2)))))),
3917 itins.rm>,
3918 AVX512BIBase, EVEX_4V;
3919}
3920
3921multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3922 X86VectorVTInfo _, OpndItins itins,
3923 bit IsCommutable = 0> :
3924 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3925 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3926 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3927 "${src2}"##_.BroadcastStr##", $src1",
3928 "$src1, ${src2}"##_.BroadcastStr,
3929 (_.i64VT (OpNode _.RC:$src1,
3930 (bitconvert
3931 (_.VT (X86VBroadcast
3932 (_.ScalarLdFrag addr:$src2)))))),
3933 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3934 (bitconvert
3935 (_.VT (X86VBroadcast
3936 (_.ScalarLdFrag addr:$src2)))))))),
3937 itins.rm>,
3938 AVX512BIBase, EVEX_4V, EVEX_B;
3939}
3940
3941multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3942 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3943 Predicate prd, bit IsCommutable = 0> {
3944 let Predicates = [prd] in
3945 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3946 IsCommutable>, EVEX_V512;
3947
3948 let Predicates = [prd, HasVLX] in {
3949 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3950 IsCommutable>, EVEX_V256;
3951 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3952 IsCommutable>, EVEX_V128;
3953 }
3954}
3955
3956multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3957 OpndItins itins, Predicate prd,
3958 bit IsCommutable = 0> {
3959 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3960 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3961}
3962
3963multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3964 OpndItins itins, Predicate prd,
3965 bit IsCommutable = 0> {
3966 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3967 itins, prd, IsCommutable>,
3968 VEX_W, EVEX_CD8<64, CD8VF>;
3969}
3970
3971multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3972 SDNode OpNode, OpndItins itins, Predicate prd,
3973 bit IsCommutable = 0> {
3974 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3975 IsCommutable>;
3976
3977 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3978 IsCommutable>;
3979}
3980
3981defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003982 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003983defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003984 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003985defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003986 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003987defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003988 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989
3990//===----------------------------------------------------------------------===//
3991// AVX-512 FP arithmetic
3992//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003993multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3994 SDNode OpNode, SDNode VecNode, OpndItins itins,
3995 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003996 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003997 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3998 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3999 "$src2, $src1", "$src1, $src2",
4000 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4001 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004002 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004003
4004 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004005 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004006 "$src2, $src1", "$src1, $src2",
4007 (VecNode (_.VT _.RC:$src1),
4008 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4009 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004010 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004011 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004012 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004013 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004014 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4015 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004016 itins.rr> {
4017 let isCommutable = IsCommutable;
4018 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004019 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004020 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004021 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4022 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004023 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004024 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004026}
4027
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004028multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004029 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004030 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004031 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4032 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4033 "$rc, $src2, $src1", "$src1, $src2, $rc",
4034 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004035 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004036 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004038multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4039 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004040 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004041 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4042 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004043 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004044 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004045 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004046}
4047
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004048multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4049 SDNode VecNode,
4050 SizeItins itins, bit IsCommutable> {
4051 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4052 itins.s, IsCommutable>,
4053 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4054 itins.s, IsCommutable>,
4055 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4056 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4057 itins.d, IsCommutable>,
4058 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4059 itins.d, IsCommutable>,
4060 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4061}
4062
4063multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4064 SDNode VecNode,
4065 SizeItins itins, bit IsCommutable> {
4066 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4067 itins.s, IsCommutable>,
4068 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4069 itins.s, IsCommutable>,
4070 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4071 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4072 itins.d, IsCommutable>,
4073 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4074 itins.d, IsCommutable>,
4075 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4076}
4077defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004078defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004079defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004080defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004081defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4082defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4083
4084// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4085// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4086multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4087 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004088 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004089 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4090 (ins _.FRC:$src1, _.FRC:$src2),
4091 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4092 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004093 itins.rr> {
4094 let isCommutable = 1;
4095 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004096 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4097 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4098 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4099 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4100 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4101 }
4102}
4103defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4104 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4105 EVEX_CD8<32, CD8VT1>;
4106
4107defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4108 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4109 EVEX_CD8<64, CD8VT1>;
4110
4111defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4112 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4113 EVEX_CD8<32, CD8VT1>;
4114
4115defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4116 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4117 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004118
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004119multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004120 X86VectorVTInfo _, OpndItins itins,
4121 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004122 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004123 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4124 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4125 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004126 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4127 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004128 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4129 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4130 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004131 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4132 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004133 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4134 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4135 "${src2}"##_.BroadcastStr##", $src1",
4136 "$src1, ${src2}"##_.BroadcastStr,
4137 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004138 (_.ScalarLdFrag addr:$src2)))),
4139 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004140 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004141}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004142
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004143multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004144 X86VectorVTInfo _> {
4145 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004146 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4147 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4148 "$rc, $src2, $src1", "$src1, $src2, $rc",
4149 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4150 EVEX_4V, EVEX_B, EVEX_RC;
4151}
4152
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004153
4154multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004155 X86VectorVTInfo _> {
4156 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004157 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4158 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4159 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4160 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4161 EVEX_4V, EVEX_B;
4162}
4163
Michael Liao66233b72015-08-06 09:06:20 +00004164multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004165 Predicate prd, SizeItins itins,
4166 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004167 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004168 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004169 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004170 EVEX_CD8<32, CD8VF>;
4171 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004172 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004173 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004174 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004175
Robert Khasanov595e5982014-10-29 15:43:02 +00004176 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004177 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004178 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004179 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004180 EVEX_CD8<32, CD8VF>;
4181 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004182 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004183 EVEX_CD8<32, CD8VF>;
4184 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004185 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004186 EVEX_CD8<64, CD8VF>;
4187 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004188 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004189 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004190 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191}
4192
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004193multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004194 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004195 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004196 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004197 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4198}
4199
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004200multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004201 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004202 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004203 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004204 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4205}
4206
Craig Topper9433f972016-08-02 06:16:53 +00004207defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4208 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004209 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004210defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4211 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004212 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004213defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004214 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004215defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004216 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004217defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4218 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004219 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004220defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4221 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004222 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004223let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004224 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4225 SSE_ALU_ITINS_P, 1>;
4226 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4227 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004228}
Craig Topper9433f972016-08-02 06:16:53 +00004229defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4230 SSE_ALU_ITINS_P, 1>;
4231defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4232 SSE_ALU_ITINS_P, 0>;
4233defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4234 SSE_ALU_ITINS_P, 1>;
4235defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4236 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004237
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004238multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4239 X86VectorVTInfo _> {
4240 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4241 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4242 "$src2, $src1", "$src1, $src2",
4243 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004244 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4245 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4246 "$src2, $src1", "$src1, $src2",
4247 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4248 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4249 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4250 "${src2}"##_.BroadcastStr##", $src1",
4251 "$src1, ${src2}"##_.BroadcastStr,
4252 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4253 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4254 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004255}
4256
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004257multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4258 X86VectorVTInfo _> {
4259 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4260 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4261 "$src2, $src1", "$src1, $src2",
4262 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004263 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4264 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4265 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004266 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004267 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4268 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004269}
4270
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004271multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004272 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004273 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4274 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004275 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004276 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4277 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004278 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4279 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004280 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004281 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4282 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004283 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4284
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004285 // Define only if AVX512VL feature is present.
4286 let Predicates = [HasVLX] in {
4287 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4288 EVEX_V128, EVEX_CD8<32, CD8VF>;
4289 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4290 EVEX_V256, EVEX_CD8<32, CD8VF>;
4291 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4292 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4293 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4294 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4295 }
4296}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004297defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004298
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004299//===----------------------------------------------------------------------===//
4300// AVX-512 VPTESTM instructions
4301//===----------------------------------------------------------------------===//
4302
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004303multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4304 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004305 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004306 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4307 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4308 "$src2, $src1", "$src1, $src2",
4309 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4310 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004311 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4312 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4313 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004314 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004315 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4316 EVEX_4V,
4317 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004318}
4319
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004320multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4321 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004322 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4323 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4324 "${src2}"##_.BroadcastStr##", $src1",
4325 "$src1, ${src2}"##_.BroadcastStr,
4326 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4327 (_.ScalarLdFrag addr:$src2))))>,
4328 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004329}
Igor Bregerfca0a342016-01-28 13:19:25 +00004330
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004331// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004332multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4333 X86VectorVTInfo _, string Suffix> {
4334 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4335 (_.KVT (COPY_TO_REGCLASS
4336 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004337 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004338 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004339 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004340 _.RC:$src2, _.SubRegIdx)),
4341 _.KRC))>;
4342}
4343
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004344multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004345 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004346 let Predicates = [HasAVX512] in
4347 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4348 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4349
4350 let Predicates = [HasAVX512, HasVLX] in {
4351 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4352 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4353 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4354 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4355 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004356 let Predicates = [HasAVX512, NoVLX] in {
4357 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4358 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004359 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004360}
4361
4362multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4363 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004364 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004365 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004366 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004367}
4368
4369multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4370 SDNode OpNode> {
4371 let Predicates = [HasBWI] in {
4372 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4373 EVEX_V512, VEX_W;
4374 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4375 EVEX_V512;
4376 }
4377 let Predicates = [HasVLX, HasBWI] in {
4378
4379 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4380 EVEX_V256, VEX_W;
4381 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4382 EVEX_V128, VEX_W;
4383 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4384 EVEX_V256;
4385 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4386 EVEX_V128;
4387 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004388
Igor Bregerfca0a342016-01-28 13:19:25 +00004389 let Predicates = [HasAVX512, NoVLX] in {
4390 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4391 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4392 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4393 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004394 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004395
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004396}
4397
4398multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4399 SDNode OpNode> :
4400 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4401 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4402
4403defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4404defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004405
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004407//===----------------------------------------------------------------------===//
4408// AVX-512 Shift instructions
4409//===----------------------------------------------------------------------===//
4410multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004411 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004412 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004413 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004414 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004415 "$src2, $src1", "$src1, $src2",
4416 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004417 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004418 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004419 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004420 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004421 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4422 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004423 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004425}
4426
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004427multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4428 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004429 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004430 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4431 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4432 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4433 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004434 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004435}
4436
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004437multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004438 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004439 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004440 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004441 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4442 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4443 "$src2, $src1", "$src1, $src2",
4444 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004445 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004446 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4447 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4448 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004449 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004450 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004451 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004452 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004453}
4454
Cameron McInally5fb084e2014-12-11 17:13:05 +00004455multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004456 ValueType SrcVT, PatFrag bc_frag,
4457 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4458 let Predicates = [prd] in
4459 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4460 VTInfo.info512>, EVEX_V512,
4461 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4462 let Predicates = [prd, HasVLX] in {
4463 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4464 VTInfo.info256>, EVEX_V256,
4465 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4466 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4467 VTInfo.info128>, EVEX_V128,
4468 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4469 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004470}
4471
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004472multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4473 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004474 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004475 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004476 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004477 avx512vl_i64_info, HasAVX512>, VEX_W;
4478 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4479 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004480}
4481
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004482multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4483 string OpcodeStr, SDNode OpNode,
4484 AVX512VLVectorVTInfo VTInfo> {
4485 let Predicates = [HasAVX512] in
4486 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4487 VTInfo.info512>,
4488 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4489 VTInfo.info512>, EVEX_V512;
4490 let Predicates = [HasAVX512, HasVLX] in {
4491 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4492 VTInfo.info256>,
4493 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4494 VTInfo.info256>, EVEX_V256;
4495 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4496 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004497 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004498 VTInfo.info128>, EVEX_V128;
4499 }
4500}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501
Michael Liao66233b72015-08-06 09:06:20 +00004502multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004503 Format ImmFormR, Format ImmFormM,
4504 string OpcodeStr, SDNode OpNode> {
4505 let Predicates = [HasBWI] in
4506 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4507 v32i16_info>, EVEX_V512;
4508 let Predicates = [HasVLX, HasBWI] in {
4509 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4510 v16i16x_info>, EVEX_V256;
4511 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4512 v8i16x_info>, EVEX_V128;
4513 }
4514}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004515
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004516multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4517 Format ImmFormR, Format ImmFormM,
4518 string OpcodeStr, SDNode OpNode> {
4519 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4520 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4521 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4522 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4523}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004524
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004525defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004526 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004527
4528defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004529 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004530
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004531defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004532 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004533
Michael Zuckerman298a6802016-01-13 12:39:33 +00004534defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004535defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004536
4537defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4538defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4539defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004540
4541//===-------------------------------------------------------------------===//
4542// Variable Bit Shifts
4543//===-------------------------------------------------------------------===//
4544multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004545 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004546 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004547 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4548 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4549 "$src2, $src1", "$src1, $src2",
4550 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004551 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004552 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4553 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4554 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004555 (_.VT (OpNode _.RC:$src1,
4556 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004557 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004558 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004559 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560}
4561
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004562multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4563 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004564 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004565 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4566 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4567 "${src2}"##_.BroadcastStr##", $src1",
4568 "$src1, ${src2}"##_.BroadcastStr,
4569 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4570 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004571 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004572 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4573}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004574multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4575 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004576 let Predicates = [HasAVX512] in
4577 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4578 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4579
4580 let Predicates = [HasAVX512, HasVLX] in {
4581 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4582 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4583 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4584 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4585 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004586}
4587
4588multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4589 SDNode OpNode> {
4590 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004591 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004592 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004593 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004594}
4595
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004596// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004597multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4598 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004599 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004600 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004601 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004602 (!cast<Instruction>(NAME#"WZrr")
4603 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4604 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4605 sub_ymm)>;
4606
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004607 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004608 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004609 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004610 (!cast<Instruction>(NAME#"WZrr")
4611 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4612 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4613 sub_xmm)>;
4614 }
4615}
4616
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004617multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4618 SDNode OpNode> {
4619 let Predicates = [HasBWI] in
4620 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4621 EVEX_V512, VEX_W;
4622 let Predicates = [HasVLX, HasBWI] in {
4623
4624 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4625 EVEX_V256, VEX_W;
4626 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4627 EVEX_V128, VEX_W;
4628 }
4629}
4630
4631defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004632 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4633 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004634
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004635defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004636 avx512_var_shift_w<0x11, "vpsravw", sra>,
4637 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004638
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004639defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004640 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4641 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004642defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4643defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644
Craig Topper05629d02016-07-24 07:32:45 +00004645// Special handing for handling VPSRAV intrinsics.
4646multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4647 list<Predicate> p> {
4648 let Predicates = p in {
4649 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4650 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4651 _.RC:$src2)>;
4652 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4653 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4654 _.RC:$src1, addr:$src2)>;
4655 let AddedComplexity = 20 in {
4656 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4657 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4658 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4659 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4660 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4661 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4662 _.RC:$src0)),
4663 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4664 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4665 }
4666 let AddedComplexity = 30 in {
4667 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4668 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4669 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4670 _.RC:$src1, _.RC:$src2)>;
4671 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4672 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4673 _.ImmAllZerosV)),
4674 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4675 _.RC:$src1, addr:$src2)>;
4676 }
4677 }
4678}
4679
4680multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4681 list<Predicate> p> :
4682 avx512_var_shift_int_lowering<InstrStr, _, p> {
4683 let Predicates = p in {
4684 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4685 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4686 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4687 _.RC:$src1, addr:$src2)>;
4688 let AddedComplexity = 20 in
4689 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4690 (X86vsrav _.RC:$src1,
4691 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4692 _.RC:$src0)),
4693 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4694 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4695 let AddedComplexity = 30 in
4696 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4697 (X86vsrav _.RC:$src1,
4698 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4699 _.ImmAllZerosV)),
4700 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4701 _.RC:$src1, addr:$src2)>;
4702 }
4703}
4704
4705defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4706defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4707defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4708defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4709defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4710defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4711defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4712defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4713defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4714
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004715//===-------------------------------------------------------------------===//
4716// 1-src variable permutation VPERMW/D/Q
4717//===-------------------------------------------------------------------===//
4718multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4719 AVX512VLVectorVTInfo _> {
4720 let Predicates = [HasAVX512] in
4721 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4722 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4723
4724 let Predicates = [HasAVX512, HasVLX] in
4725 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4726 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4727}
4728
4729multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4730 string OpcodeStr, SDNode OpNode,
4731 AVX512VLVectorVTInfo VTInfo> {
4732 let Predicates = [HasAVX512] in
4733 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4734 VTInfo.info512>,
4735 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4736 VTInfo.info512>, EVEX_V512;
4737 let Predicates = [HasAVX512, HasVLX] in
4738 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4739 VTInfo.info256>,
4740 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4741 VTInfo.info256>, EVEX_V256;
4742}
4743
Michael Zuckermand9cac592016-01-19 17:07:43 +00004744multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4745 Predicate prd, SDNode OpNode,
4746 AVX512VLVectorVTInfo _> {
4747 let Predicates = [prd] in
4748 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4749 EVEX_V512 ;
4750 let Predicates = [HasVLX, prd] in {
4751 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4752 EVEX_V256 ;
4753 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4754 EVEX_V128 ;
4755 }
4756}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004757
Michael Zuckermand9cac592016-01-19 17:07:43 +00004758defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4759 avx512vl_i16_info>, VEX_W;
4760defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4761 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004762
4763defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4764 avx512vl_i32_info>;
4765defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4766 avx512vl_i64_info>, VEX_W;
4767defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4768 avx512vl_f32_info>;
4769defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4770 avx512vl_f64_info>, VEX_W;
4771
4772defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4773 X86VPermi, avx512vl_i64_info>,
4774 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4775defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4776 X86VPermi, avx512vl_f64_info>,
4777 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004778//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004779// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004780//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004781
Igor Breger78741a12015-10-04 07:20:41 +00004782multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4783 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4784 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4785 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4786 "$src2, $src1", "$src1, $src2",
4787 (_.VT (OpNode _.RC:$src1,
4788 (Ctrl.VT Ctrl.RC:$src2)))>,
4789 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004790 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4791 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4792 "$src2, $src1", "$src1, $src2",
4793 (_.VT (OpNode
4794 _.RC:$src1,
4795 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4796 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4797 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4798 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4799 "${src2}"##_.BroadcastStr##", $src1",
4800 "$src1, ${src2}"##_.BroadcastStr,
4801 (_.VT (OpNode
4802 _.RC:$src1,
4803 (Ctrl.VT (X86VBroadcast
4804 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4805 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004806}
4807
4808multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4809 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4810 let Predicates = [HasAVX512] in {
4811 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4812 Ctrl.info512>, EVEX_V512;
4813 }
4814 let Predicates = [HasAVX512, HasVLX] in {
4815 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4816 Ctrl.info128>, EVEX_V128;
4817 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4818 Ctrl.info256>, EVEX_V256;
4819 }
4820}
4821
4822multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4823 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4824
4825 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4826 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4827 X86VPermilpi, _>,
4828 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004829}
4830
Craig Topper05948fb2016-08-02 05:11:15 +00004831let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004832defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4833 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004834let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004835defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4836 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004838// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4839//===----------------------------------------------------------------------===//
4840
4841defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004842 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004843 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4844defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004845 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004846defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004847 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004848
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004849multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4850 let Predicates = [HasBWI] in
4851 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4852
4853 let Predicates = [HasVLX, HasBWI] in {
4854 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4855 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4856 }
4857}
4858
4859defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4860
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004861//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004862// Move Low to High and High to Low packed FP Instructions
4863//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004864def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4865 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004866 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004867 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4868 IIC_SSE_MOV_LH>, EVEX_4V;
4869def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4870 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004871 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004872 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4873 IIC_SSE_MOV_LH>, EVEX_4V;
4874
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004875let Predicates = [HasAVX512] in {
4876 // MOVLHPS patterns
4877 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4878 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4879 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4880 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004881
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004882 // MOVHLPS patterns
4883 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4884 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4885}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004886
4887//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004888// VMOVHPS/PD VMOVLPS Instructions
4889// All patterns was taken from SSS implementation.
4890//===----------------------------------------------------------------------===//
4891multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4892 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004893 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4894 (ins _.RC:$src1, f64mem:$src2),
4895 !strconcat(OpcodeStr,
4896 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4897 [(set _.RC:$dst,
4898 (OpNode _.RC:$src1,
4899 (_.VT (bitconvert
4900 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4901 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004902}
4903
4904defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4905 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4906defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4907 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4908defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4909 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4910defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4911 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4912
4913let Predicates = [HasAVX512] in {
4914 // VMOVHPS patterns
4915 def : Pat<(X86Movlhps VR128X:$src1,
4916 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4917 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4918 def : Pat<(X86Movlhps VR128X:$src1,
4919 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4920 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4921 // VMOVHPD patterns
4922 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4923 (scalar_to_vector (loadf64 addr:$src2)))),
4924 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4925 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4926 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4927 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4928 // VMOVLPS patterns
4929 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4930 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4931 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4932 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4933 // VMOVLPD patterns
4934 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4935 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4936 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4937 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4938 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4939 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4940 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4941}
4942
Igor Bregerb6b27af2015-11-10 07:09:07 +00004943def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4944 (ins f64mem:$dst, VR128X:$src),
4945 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004946 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004947 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4948 (bc_v2f64 (v4f32 VR128X:$src))),
4949 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4950 EVEX, EVEX_CD8<32, CD8VT2>;
4951def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4952 (ins f64mem:$dst, VR128X:$src),
4953 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004954 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004955 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4956 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4957 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4958def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4959 (ins f64mem:$dst, VR128X:$src),
4960 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004961 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004962 (iPTR 0))), addr:$dst)],
4963 IIC_SSE_MOV_LH>,
4964 EVEX, EVEX_CD8<32, CD8VT2>;
4965def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4966 (ins f64mem:$dst, VR128X:$src),
4967 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004968 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004969 (iPTR 0))), addr:$dst)],
4970 IIC_SSE_MOV_LH>,
4971 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004972
Igor Bregerb6b27af2015-11-10 07:09:07 +00004973let Predicates = [HasAVX512] in {
4974 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004975 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004976 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4977 (iPTR 0))), addr:$dst),
4978 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4979 // VMOVLPS patterns
4980 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4981 addr:$src1),
4982 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4983 def : Pat<(store (v4i32 (X86Movlps
4984 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4985 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4986 // VMOVLPD patterns
4987 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4988 addr:$src1),
4989 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4990 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4991 addr:$src1),
4992 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4993}
4994//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995// FMA - Fused Multiply Operations
4996//
Adam Nemet26371ce2014-10-24 00:02:55 +00004997
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004998multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004999 X86VectorVTInfo _, string Suff> {
5000 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005001 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005002 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005003 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005004 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005005 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005006
Craig Toppere1cac152016-06-07 07:27:54 +00005007 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5008 (ins _.RC:$src2, _.MemOp:$src3),
5009 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005010 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005011 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005012
Craig Toppere1cac152016-06-07 07:27:54 +00005013 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5014 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5015 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5016 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005017 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005018 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005019 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005020 }
Craig Topper318e40b2016-07-25 07:20:31 +00005021
5022 // Additional pattern for folding broadcast nodes in other orders.
5023 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5024 (OpNode _.RC:$src1, _.RC:$src2,
5025 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5026 _.RC:$src1)),
5027 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5028 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005029}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005030
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005031multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005032 X86VectorVTInfo _, string Suff> {
5033 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005034 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005035 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5036 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005037 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005038 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005039}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005040
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005041multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005042 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5043 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005044 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005045 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5046 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5047 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005048 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005049 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005050 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005051 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005052 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005053 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005054 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005055}
5056
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005057multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005058 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005059 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005060 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005061 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005062 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005063}
5064
5065defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5066defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5067defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5068defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5069defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5070defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5071
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005072
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005073multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005074 X86VectorVTInfo _, string Suff> {
5075 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005076 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5077 (ins _.RC:$src2, _.RC:$src3),
5078 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005079 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005080 AVX512FMA3Base;
5081
Craig Toppere1cac152016-06-07 07:27:54 +00005082 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5083 (ins _.RC:$src2, _.MemOp:$src3),
5084 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005085 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005086 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005087
Craig Toppere1cac152016-06-07 07:27:54 +00005088 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5089 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5090 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5091 "$src2, ${src3}"##_.BroadcastStr,
5092 (_.VT (OpNode _.RC:$src2,
5093 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005094 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005095 }
Craig Topper318e40b2016-07-25 07:20:31 +00005096
5097 // Additional patterns for folding broadcast nodes in other orders.
5098 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5099 _.RC:$src2, _.RC:$src1)),
5100 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5101 _.RC:$src2, addr:$src3)>;
5102 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5103 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5104 _.RC:$src2, _.RC:$src1),
5105 _.RC:$src1)),
5106 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5107 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5108 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5109 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5110 _.RC:$src2, _.RC:$src1),
5111 _.ImmAllZerosV)),
5112 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5113 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005114}
5115
5116multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005117 X86VectorVTInfo _, string Suff> {
5118 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005119 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5120 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5121 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005122 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005123 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005124}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005125
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005126multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005127 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5128 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005129 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005130 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5131 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5132 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005133 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005134 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005135 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005136 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005137 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005138 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005139 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005140}
5141
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005142multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005143 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005144 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005145 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005146 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005147 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005148}
5149
5150defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5151defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5152defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5153defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5154defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5155defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5156
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005157multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005158 X86VectorVTInfo _, string Suff> {
5159 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005160 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005161 (ins _.RC:$src2, _.RC:$src3),
5162 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005163 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005164 AVX512FMA3Base;
5165
Craig Toppere1cac152016-06-07 07:27:54 +00005166 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005167 (ins _.RC:$src2, _.MemOp:$src3),
5168 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005169 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005170 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005171
Craig Toppere1cac152016-06-07 07:27:54 +00005172 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005173 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5174 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5175 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005176 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005177 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005178 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005179 }
Craig Topper318e40b2016-07-25 07:20:31 +00005180
5181 // Additional patterns for folding broadcast nodes in other orders.
5182 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5183 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5184 _.RC:$src1, _.RC:$src2),
5185 _.RC:$src1)),
5186 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5187 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005188}
5189
5190multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005191 X86VectorVTInfo _, string Suff> {
5192 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005193 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005194 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5195 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005196 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005197 AVX512FMA3Base, EVEX_B, EVEX_RC;
5198}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005199
5200multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005201 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5202 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005203 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005204 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5205 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5206 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005207 }
5208 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005209 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005210 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005211 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005212 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5213 }
5214}
5215
5216multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005217 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005218 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005219 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005220 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005221 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005222}
5223
5224defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5225defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5226defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5227defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5228defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5229defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005231// Scalar FMA
5232let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005233multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5234 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5235 dag RHS_r, dag RHS_m > {
5236 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5237 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005238 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005239
Craig Toppere1cac152016-06-07 07:27:54 +00005240 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5241 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005242 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005243
5244 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5245 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005246 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005247 AVX512FMA3Base, EVEX_B, EVEX_RC;
5248
Craig Toppereafdbec2016-08-13 06:48:41 +00005249 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005250 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5251 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5252 !strconcat(OpcodeStr,
5253 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5254 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005255 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5256 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5257 !strconcat(OpcodeStr,
5258 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5259 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005260 }// isCodeGenOnly = 1
5261}
5262}// Constraints = "$src1 = $dst"
5263
5264multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5265 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5266 string SUFF> {
5267
Craig Topper2dca3b22016-07-24 08:26:38 +00005268 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005269 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5270 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5271 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005272 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5273 (i32 imm:$rc))),
5274 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5275 _.FRC:$src3))),
5276 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5277 (_.ScalarLdFrag addr:$src3))))>;
5278
Craig Topper2dca3b22016-07-24 08:26:38 +00005279 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005280 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5281 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005282 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005283 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005284 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5285 (i32 imm:$rc))),
5286 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5287 _.FRC:$src1))),
5288 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5289 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5290
Craig Topper2dca3b22016-07-24 08:26:38 +00005291 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005292 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5293 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005294 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005295 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005296 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5297 (i32 imm:$rc))),
5298 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5299 _.FRC:$src2))),
5300 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5301 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5302}
5303
5304multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5305 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5306 let Predicates = [HasAVX512] in {
5307 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5308 OpNodeRnd, f32x_info, "SS">,
5309 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5310 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5311 OpNodeRnd, f64x_info, "SD">,
5312 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5313 }
5314}
5315
5316defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5317defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5318defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5319defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005320
5321//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005322// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5323//===----------------------------------------------------------------------===//
5324let Constraints = "$src1 = $dst" in {
5325multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5326 X86VectorVTInfo _> {
5327 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5328 (ins _.RC:$src2, _.RC:$src3),
5329 OpcodeStr, "$src3, $src2", "$src2, $src3",
5330 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5331 AVX512FMA3Base;
5332
Craig Toppere1cac152016-06-07 07:27:54 +00005333 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5334 (ins _.RC:$src2, _.MemOp:$src3),
5335 OpcodeStr, "$src3, $src2", "$src2, $src3",
5336 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5337 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005338
Craig Toppere1cac152016-06-07 07:27:54 +00005339 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5340 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5341 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5342 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5343 (OpNode _.RC:$src1,
5344 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5345 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005346}
5347} // Constraints = "$src1 = $dst"
5348
5349multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5350 AVX512VLVectorVTInfo _> {
5351 let Predicates = [HasIFMA] in {
5352 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5353 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5354 }
5355 let Predicates = [HasVLX, HasIFMA] in {
5356 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5357 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5358 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5359 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5360 }
5361}
5362
5363defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5364 avx512vl_i64_info>, VEX_W;
5365defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5366 avx512vl_i64_info>, VEX_W;
5367
5368//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005369// AVX-512 Scalar convert from sign integer to float/double
5370//===----------------------------------------------------------------------===//
5371
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005372multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5373 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5374 PatFrag ld_frag, string asm> {
5375 let hasSideEffects = 0 in {
5376 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5377 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005378 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005379 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005380 let mayLoad = 1 in
5381 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5382 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005383 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005384 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005385 } // hasSideEffects = 0
5386 let isCodeGenOnly = 1 in {
5387 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5388 (ins DstVT.RC:$src1, SrcRC:$src2),
5389 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5390 [(set DstVT.RC:$dst,
5391 (OpNode (DstVT.VT DstVT.RC:$src1),
5392 SrcRC:$src2,
5393 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5394
5395 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5396 (ins DstVT.RC:$src1, x86memop:$src2),
5397 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5398 [(set DstVT.RC:$dst,
5399 (OpNode (DstVT.VT DstVT.RC:$src1),
5400 (ld_frag addr:$src2),
5401 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5402 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005403}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005404
Igor Bregerabe4a792015-06-14 12:44:55 +00005405multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005406 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005407 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5408 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005409 !strconcat(asm,
5410 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005411 [(set DstVT.RC:$dst,
5412 (OpNode (DstVT.VT DstVT.RC:$src1),
5413 SrcRC:$src2,
5414 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5415}
5416
5417multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005418 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5419 PatFrag ld_frag, string asm> {
5420 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5421 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5422 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005423}
5424
Andrew Trick15a47742013-10-09 05:11:10 +00005425let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005426defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005427 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5428 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005429defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005430 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5431 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005432defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005433 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5434 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005435defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005436 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5437 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005438
5439def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5440 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5441def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005442 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005443def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5444 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5445def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005446 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005447
5448def : Pat<(f32 (sint_to_fp GR32:$src)),
5449 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5450def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005451 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005452def : Pat<(f64 (sint_to_fp GR32:$src)),
5453 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5454def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005455 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5456
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005457defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005458 v4f32x_info, i32mem, loadi32,
5459 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005460defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005461 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5462 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005463defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005464 i32mem, loadi32, "cvtusi2sd{l}">,
5465 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005466defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005467 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5468 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005469
5470def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5471 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5472def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5473 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5474def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5475 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5476def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5477 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5478
5479def : Pat<(f32 (uint_to_fp GR32:$src)),
5480 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5481def : Pat<(f32 (uint_to_fp GR64:$src)),
5482 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5483def : Pat<(f64 (uint_to_fp GR32:$src)),
5484 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5485def : Pat<(f64 (uint_to_fp GR64:$src)),
5486 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005487}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005488
5489//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005490// AVX-512 Scalar convert from float/double to integer
5491//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005492multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5493 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005494 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005495 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005496 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005497 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5498 EVEX, VEX_LIG;
5499 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5500 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005501 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005502 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005503 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5504 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005505 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005506 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005507 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005508 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005509 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005510}
Asaf Badouh2744d212015-09-20 14:31:19 +00005511
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005512// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005513defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005514 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005515 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005516defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005517 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005518 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005519defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005520 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005521 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005522defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005523 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005524 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005525defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005526 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005527 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005528defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005529 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005530 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005531defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005532 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005533 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005534defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005535 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005536 EVEX_CD8<64, CD8VT1>;
5537
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005538// The SSE version of these instructions are disabled for AVX512.
5539// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5540let Predicates = [HasAVX512] in {
5541 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5542 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5543 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5544 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5545 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5546 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5547 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5548 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5549} // HasAVX512
5550
Asaf Badouh2744d212015-09-20 14:31:19 +00005551let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005552 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5553 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5554 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5555 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5556 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5557 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5558 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5559 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5560 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5561 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5562 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5563 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005564
Igor Breger982e4002016-06-08 07:48:23 +00005565 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005566 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5567 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005568} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005569
5570// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005571multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5572 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005573 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005574let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005575 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005576 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5577 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005578 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005579 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5580 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005581 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005582 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005583 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005584 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005585
Igor Bregerc59b3a22016-08-03 10:58:05 +00005586 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5587 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5588 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5589 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5590 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005591 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5592 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005593
Craig Toppere1cac152016-06-07 07:27:54 +00005594 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005595 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5596 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5597 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5598 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5599 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5600 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5601 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5602 (i32 FROUND_NO_EXC)))]>,
5603 EVEX,VEX_LIG , EVEX_B;
5604 let mayLoad = 1, hasSideEffects = 0 in
5605 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5606 (ins _SrcRC.MemOp:$src),
5607 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5608 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005609
Craig Toppere1cac152016-06-07 07:27:54 +00005610 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005611} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005612}
5613
Asaf Badouh2744d212015-09-20 14:31:19 +00005614
Igor Bregerc59b3a22016-08-03 10:58:05 +00005615defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5616 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005617 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005618defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5619 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005620 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005621defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5622 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005623 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005624defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5625 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005626 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5627
Igor Bregerc59b3a22016-08-03 10:58:05 +00005628defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5629 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005630 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005631defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5632 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005633 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005634defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5635 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005636 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005637defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5638 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005639 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5640let Predicates = [HasAVX512] in {
5641 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5642 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5643 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5644 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5645 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5646 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5647 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5648 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5649
Elena Demikhovskycf088092013-12-11 14:31:04 +00005650} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005651//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005652// AVX-512 Convert form float to double and back
5653//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005654multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5655 X86VectorVTInfo _Src, SDNode OpNode> {
5656 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005657 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005658 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005659 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005660 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005661 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5662 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005663 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005664 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005665 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005666 (_Src.VT (scalar_to_vector
5667 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005668 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005669}
5670
Asaf Badouh2744d212015-09-20 14:31:19 +00005671// Scalar Coversion with SAE - suppress all exceptions
5672multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5673 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5674 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005675 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005676 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005677 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005678 (_Src.VT _Src.RC:$src2),
5679 (i32 FROUND_NO_EXC)))>,
5680 EVEX_4V, VEX_LIG, EVEX_B;
5681}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005682
Asaf Badouh2744d212015-09-20 14:31:19 +00005683// Scalar Conversion with rounding control (RC)
5684multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5685 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5686 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005687 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005688 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005689 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005690 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5691 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5692 EVEX_B, EVEX_RC;
5693}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005694multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5695 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005696 X86VectorVTInfo _dst> {
5697 let Predicates = [HasAVX512] in {
5698 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5699 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5700 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5701 EVEX_V512, XD;
5702 }
5703}
5704
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005705multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5706 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005707 X86VectorVTInfo _dst> {
5708 let Predicates = [HasAVX512] in {
5709 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005710 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005711 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5712 }
5713}
5714defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5715 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005716defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005717 X86fpextRnd,f32x_info, f64x_info >;
5718
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005719def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005720 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005721 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5722 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005723def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005724 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5725 Requires<[HasAVX512]>;
5726
5727def : Pat<(f64 (extloadf32 addr:$src)),
5728 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005729 Requires<[HasAVX512, OptForSize]>;
5730
Asaf Badouh2744d212015-09-20 14:31:19 +00005731def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005732 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005733 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5734 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005736def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005737 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005738 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005739 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005740//===----------------------------------------------------------------------===//
5741// AVX-512 Vector convert from signed/unsigned integer to float/double
5742// and from float/double to signed/unsigned integer
5743//===----------------------------------------------------------------------===//
5744
5745multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5746 X86VectorVTInfo _Src, SDNode OpNode,
5747 string Broadcast = _.BroadcastStr,
5748 string Alias = ""> {
5749
5750 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5751 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5752 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5753
5754 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5755 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5756 (_.VT (OpNode (_Src.VT
5757 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5758
5759 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005760 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005761 "${src}"##Broadcast, "${src}"##Broadcast,
5762 (_.VT (OpNode (_Src.VT
5763 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5764 ))>, EVEX, EVEX_B;
5765}
5766// Coversion with SAE - suppress all exceptions
5767multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5768 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5769 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5770 (ins _Src.RC:$src), OpcodeStr,
5771 "{sae}, $src", "$src, {sae}",
5772 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5773 (i32 FROUND_NO_EXC)))>,
5774 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005775}
5776
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005777// Conversion with rounding control (RC)
5778multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5779 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5780 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5781 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5782 "$rc, $src", "$src, $rc",
5783 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5784 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005785}
5786
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005787// Extend Float to Double
5788multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5789 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005790 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005791 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5792 X86vfpextRnd>, EVEX_V512;
5793 }
5794 let Predicates = [HasVLX] in {
5795 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5796 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005797 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005798 EVEX_V256;
5799 }
5800}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005801
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005802// Truncate Double to Float
5803multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5804 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005805 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005806 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5807 X86vfproundRnd>, EVEX_V512;
5808 }
5809 let Predicates = [HasVLX] in {
5810 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5811 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005812 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005813 "{1to4}", "{y}">, EVEX_V256;
5814 }
5815}
5816
5817defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5818 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5819defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5820 PS, EVEX_CD8<32, CD8VH>;
5821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005822def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5823 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005824
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005825let Predicates = [HasVLX] in {
5826 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5827 (VCVTPS2PDZ256rm addr:$src)>;
5828}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005829
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005830// Convert Signed/Unsigned Doubleword to Double
5831multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5832 SDNode OpNode128> {
5833 // No rounding in this op
5834 let Predicates = [HasAVX512] in
5835 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5836 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005837
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005838 let Predicates = [HasVLX] in {
5839 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5840 OpNode128, "{1to2}">, EVEX_V128;
5841 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5842 EVEX_V256;
5843 }
5844}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005845
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005846// Convert Signed/Unsigned Doubleword to Float
5847multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5848 SDNode OpNodeRnd> {
5849 let Predicates = [HasAVX512] in
5850 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5851 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5852 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005853
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005854 let Predicates = [HasVLX] in {
5855 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5856 EVEX_V128;
5857 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5858 EVEX_V256;
5859 }
5860}
5861
5862// Convert Float to Signed/Unsigned Doubleword with truncation
5863multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5864 SDNode OpNode, SDNode OpNodeRnd> {
5865 let Predicates = [HasAVX512] in {
5866 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5867 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5868 OpNodeRnd>, EVEX_V512;
5869 }
5870 let Predicates = [HasVLX] in {
5871 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5872 EVEX_V128;
5873 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5874 EVEX_V256;
5875 }
5876}
5877
5878// Convert Float to Signed/Unsigned Doubleword
5879multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5880 SDNode OpNode, SDNode OpNodeRnd> {
5881 let Predicates = [HasAVX512] in {
5882 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5883 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5884 OpNodeRnd>, EVEX_V512;
5885 }
5886 let Predicates = [HasVLX] in {
5887 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5888 EVEX_V128;
5889 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5890 EVEX_V256;
5891 }
5892}
5893
5894// Convert Double to Signed/Unsigned Doubleword with truncation
5895multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5896 SDNode OpNode, SDNode OpNodeRnd> {
5897 let Predicates = [HasAVX512] in {
5898 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5899 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5900 OpNodeRnd>, EVEX_V512;
5901 }
5902 let Predicates = [HasVLX] in {
5903 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5904 // memory forms of these instructions in Asm Parcer. They have the same
5905 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5906 // due to the same reason.
5907 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5908 "{1to2}", "{x}">, EVEX_V128;
5909 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5910 "{1to4}", "{y}">, EVEX_V256;
5911 }
5912}
5913
5914// Convert Double to Signed/Unsigned Doubleword
5915multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5916 SDNode OpNode, SDNode OpNodeRnd> {
5917 let Predicates = [HasAVX512] in {
5918 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5919 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5920 OpNodeRnd>, EVEX_V512;
5921 }
5922 let Predicates = [HasVLX] in {
5923 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5924 // memory forms of these instructions in Asm Parcer. They have the same
5925 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5926 // due to the same reason.
5927 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5928 "{1to2}", "{x}">, EVEX_V128;
5929 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5930 "{1to4}", "{y}">, EVEX_V256;
5931 }
5932}
5933
5934// Convert Double to Signed/Unsigned Quardword
5935multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5936 SDNode OpNode, SDNode OpNodeRnd> {
5937 let Predicates = [HasDQI] in {
5938 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5939 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5940 OpNodeRnd>, EVEX_V512;
5941 }
5942 let Predicates = [HasDQI, HasVLX] in {
5943 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5944 EVEX_V128;
5945 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5946 EVEX_V256;
5947 }
5948}
5949
5950// Convert Double to Signed/Unsigned Quardword with truncation
5951multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5952 SDNode OpNode, SDNode OpNodeRnd> {
5953 let Predicates = [HasDQI] in {
5954 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5955 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5956 OpNodeRnd>, EVEX_V512;
5957 }
5958 let Predicates = [HasDQI, HasVLX] in {
5959 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5960 EVEX_V128;
5961 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5962 EVEX_V256;
5963 }
5964}
5965
5966// Convert Signed/Unsigned Quardword to Double
5967multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5968 SDNode OpNode, SDNode OpNodeRnd> {
5969 let Predicates = [HasDQI] in {
5970 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5971 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5972 OpNodeRnd>, EVEX_V512;
5973 }
5974 let Predicates = [HasDQI, HasVLX] in {
5975 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5976 EVEX_V128;
5977 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5978 EVEX_V256;
5979 }
5980}
5981
5982// Convert Float to Signed/Unsigned Quardword
5983multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5984 SDNode OpNode, SDNode OpNodeRnd> {
5985 let Predicates = [HasDQI] in {
5986 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5987 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5988 OpNodeRnd>, EVEX_V512;
5989 }
5990 let Predicates = [HasDQI, HasVLX] in {
5991 // Explicitly specified broadcast string, since we take only 2 elements
5992 // from v4f32x_info source
5993 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5994 "{1to2}">, EVEX_V128;
5995 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5996 EVEX_V256;
5997 }
5998}
5999
6000// Convert Float to Signed/Unsigned Quardword with truncation
6001multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6002 SDNode OpNode, SDNode OpNodeRnd> {
6003 let Predicates = [HasDQI] in {
6004 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6005 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6006 OpNodeRnd>, EVEX_V512;
6007 }
6008 let Predicates = [HasDQI, HasVLX] in {
6009 // Explicitly specified broadcast string, since we take only 2 elements
6010 // from v4f32x_info source
6011 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6012 "{1to2}">, EVEX_V128;
6013 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6014 EVEX_V256;
6015 }
6016}
6017
6018// Convert Signed/Unsigned Quardword to Float
6019multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6020 SDNode OpNode, SDNode OpNodeRnd> {
6021 let Predicates = [HasDQI] in {
6022 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6023 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6024 OpNodeRnd>, EVEX_V512;
6025 }
6026 let Predicates = [HasDQI, HasVLX] in {
6027 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6028 // memory forms of these instructions in Asm Parcer. They have the same
6029 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6030 // due to the same reason.
6031 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6032 "{1to2}", "{x}">, EVEX_V128;
6033 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6034 "{1to4}", "{y}">, EVEX_V256;
6035 }
6036}
6037
6038defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006039 EVEX_CD8<32, CD8VH>;
6040
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006041defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6042 X86VSintToFpRnd>,
6043 PS, EVEX_CD8<32, CD8VF>;
6044
6045defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
6046 X86VFpToSintRnd>,
6047 XS, EVEX_CD8<32, CD8VF>;
6048
6049defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
6050 X86VFpToSintRnd>,
6051 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6052
6053defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
6054 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006055 EVEX_CD8<32, CD8VF>;
6056
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006057defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6058 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006059 EVEX_CD8<64, CD8VF>;
6060
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006061defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6062 XS, EVEX_CD8<32, CD8VH>;
6063
6064defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6065 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006066 EVEX_CD8<32, CD8VF>;
6067
Craig Topper19e04b62016-05-19 06:13:58 +00006068defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6069 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006070
Craig Topper19e04b62016-05-19 06:13:58 +00006071defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6072 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006073 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006074
Craig Topper19e04b62016-05-19 06:13:58 +00006075defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6076 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006077 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006078defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6079 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006080 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006081
Craig Topper19e04b62016-05-19 06:13:58 +00006082defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6083 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006084 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006085
Craig Topper19e04b62016-05-19 06:13:58 +00006086defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6087 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006088
Craig Topper19e04b62016-05-19 06:13:58 +00006089defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6090 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006091 PD, EVEX_CD8<64, CD8VF>;
6092
Craig Topper19e04b62016-05-19 06:13:58 +00006093defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6094 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006095
6096defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006097 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006098 PD, EVEX_CD8<64, CD8VF>;
6099
6100defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006101 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006102
6103defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006104 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006105 PD, EVEX_CD8<64, CD8VF>;
6106
6107defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006108 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006109
6110defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006111 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006112
6113defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006114 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006115
6116defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006117 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006118
6119defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006120 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006121
Craig Toppere38c57a2015-11-27 05:44:02 +00006122let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006123def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006124 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006126
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006127def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6128 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6129 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6130
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006131def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6132 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6133 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6134
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006135def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6136 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6137 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006138
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006139def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6140 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6141 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006142
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006143def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6144 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6145 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006146}
6147
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006148let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006149 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006150 (VCVTPD2PSZrm addr:$src)>;
6151 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6152 (VCVTPS2PDZrm addr:$src)>;
6153}
6154
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006155//===----------------------------------------------------------------------===//
6156// Half precision conversion instructions
6157//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006158multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006159 X86MemOperand x86memop, PatFrag ld_frag> {
6160 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6161 "vcvtph2ps", "$src", "$src",
6162 (X86cvtph2ps (_src.VT _src.RC:$src),
6163 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006164 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6165 "vcvtph2ps", "$src", "$src",
6166 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6167 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006168}
6169
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006170multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006171 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6172 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6173 (X86cvtph2ps (_src.VT _src.RC:$src),
6174 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6175
6176}
6177
6178let Predicates = [HasAVX512] in {
6179 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006180 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006181 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6182 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006183 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006184 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6185 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6186 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6187 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006188}
6189
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006190multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006191 X86MemOperand x86memop> {
6192 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006193 (ins _src.RC:$src1, i32u8imm:$src2),
6194 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006195 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006196 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006197 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006198 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006199 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6200 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6201 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6202 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6203 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6204 addr:$dst)]>;
6205 let hasSideEffects = 0, mayStore = 1 in
6206 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6207 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6208 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6209 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006210}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006211multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6212 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006213 (ins _src.RC:$src1, i32u8imm:$src2),
6214 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006215 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006216 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006217 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006218 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006219}
6220let Predicates = [HasAVX512] in {
6221 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6222 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6223 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6224 let Predicates = [HasVLX] in {
6225 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6226 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6227 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6228 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6229 }
6230}
Asaf Badouh2489f352015-12-02 08:17:51 +00006231
6232// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6233multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6234 string OpcodeStr> {
6235 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6236 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006237 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006238 (i32 FROUND_NO_EXC)))],
6239 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6240 Sched<[WriteFAdd]>;
6241}
6242
6243let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6244 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6245 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6246 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6247 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6248 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6249 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6250 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6251 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6252}
6253
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006254let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6255 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006256 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006257 EVEX_CD8<32, CD8VT1>;
6258 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006259 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006260 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6261 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006262 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006263 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006264 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006265 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006266 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006267 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6268 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006269 let isCodeGenOnly = 1 in {
6270 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006271 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006272 EVEX_CD8<32, CD8VT1>;
6273 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006274 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006275 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006276
Craig Topper9dd48c82014-01-02 17:28:14 +00006277 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006278 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006279 EVEX_CD8<32, CD8VT1>;
6280 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006281 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006282 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6283 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006284}
Michael Liao5bf95782014-12-04 05:20:33 +00006285
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006286/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006287multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6288 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006289 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006290 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6291 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6292 "$src2, $src1", "$src1, $src2",
6293 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006294 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006295 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006296 "$src2, $src1", "$src1, $src2",
6297 (OpNode (_.VT _.RC:$src1),
6298 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006299}
6300}
6301
Asaf Badouheaf2da12015-09-21 10:23:53 +00006302defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6303 EVEX_CD8<32, CD8VT1>, T8PD;
6304defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6305 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6306defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6307 EVEX_CD8<32, CD8VT1>, T8PD;
6308defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6309 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006310
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006311/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6312multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006313 X86VectorVTInfo _> {
6314 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6315 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6316 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006317 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6318 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6319 (OpNode (_.FloatVT
6320 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6321 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6322 (ins _.ScalarMemOp:$src), OpcodeStr,
6323 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6324 (OpNode (_.FloatVT
6325 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6326 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006327}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006328
6329multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6330 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6331 EVEX_V512, EVEX_CD8<32, CD8VF>;
6332 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6333 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6334
6335 // Define only if AVX512VL feature is present.
6336 let Predicates = [HasVLX] in {
6337 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6338 OpNode, v4f32x_info>,
6339 EVEX_V128, EVEX_CD8<32, CD8VF>;
6340 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6341 OpNode, v8f32x_info>,
6342 EVEX_V256, EVEX_CD8<32, CD8VF>;
6343 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6344 OpNode, v2f64x_info>,
6345 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6346 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6347 OpNode, v4f64x_info>,
6348 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6349 }
6350}
6351
6352defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6353defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006354
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006355/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006356multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6357 SDNode OpNode> {
6358
6359 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6360 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6361 "$src2, $src1", "$src1, $src2",
6362 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6363 (i32 FROUND_CURRENT))>;
6364
6365 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6366 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006367 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006368 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006369 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006370
6371 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006372 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006373 "$src2, $src1", "$src1, $src2",
6374 (OpNode (_.VT _.RC:$src1),
6375 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6376 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006377}
6378
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006379multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6380 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6381 EVEX_CD8<32, CD8VT1>;
6382 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6383 EVEX_CD8<64, CD8VT1>, VEX_W;
6384}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006385
Craig Toppere1cac152016-06-07 07:27:54 +00006386let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006387 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6388 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6389}
Igor Breger8352a0d2015-07-28 06:53:28 +00006390
6391defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006392/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006393
6394multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6395 SDNode OpNode> {
6396
6397 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6398 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6399 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6400
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006401 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6402 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6403 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006404 (bitconvert (_.LdFrag addr:$src))),
6405 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006406
6407 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006408 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006409 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006410 (OpNode (_.FloatVT
6411 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6412 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006413}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006414multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6415 SDNode OpNode> {
6416 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6417 (ins _.RC:$src), OpcodeStr,
6418 "{sae}, $src", "$src, {sae}",
6419 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6420}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006421
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006422multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6423 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006424 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6425 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006426 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006427 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6428 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006429}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006430
Asaf Badouh402ebb32015-06-03 13:41:48 +00006431multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6432 SDNode OpNode> {
6433 // Define only if AVX512VL feature is present.
6434 let Predicates = [HasVLX] in {
6435 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6436 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6437 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6438 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6439 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6440 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6441 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6442 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6443 }
6444}
Craig Toppere1cac152016-06-07 07:27:54 +00006445let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006446
Asaf Badouh402ebb32015-06-03 13:41:48 +00006447 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6448 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6449 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6450}
6451defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6452 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6453
6454multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6455 SDNode OpNodeRnd, X86VectorVTInfo _>{
6456 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6457 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6458 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6459 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006460}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006461
Robert Khasanoveb126392014-10-28 18:15:20 +00006462multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6463 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006464 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006465 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6466 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006467 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6468 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6469 (OpNode (_.FloatVT
6470 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006471
Craig Toppere1cac152016-06-07 07:27:54 +00006472 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6473 (ins _.ScalarMemOp:$src), OpcodeStr,
6474 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6475 (OpNode (_.FloatVT
6476 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6477 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006478}
6479
Robert Khasanoveb126392014-10-28 18:15:20 +00006480multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6481 SDNode OpNode> {
6482 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6483 v16f32_info>,
6484 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6485 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6486 v8f64_info>,
6487 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6488 // Define only if AVX512VL feature is present.
6489 let Predicates = [HasVLX] in {
6490 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6491 OpNode, v4f32x_info>,
6492 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6493 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6494 OpNode, v8f32x_info>,
6495 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6496 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6497 OpNode, v2f64x_info>,
6498 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6499 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6500 OpNode, v4f64x_info>,
6501 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6502 }
6503}
6504
Asaf Badouh402ebb32015-06-03 13:41:48 +00006505multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6506 SDNode OpNodeRnd> {
6507 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6508 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6509 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6510 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6511}
6512
Igor Breger4c4cd782015-09-20 09:13:41 +00006513multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6514 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6515
6516 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6517 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6518 "$src2, $src1", "$src1, $src2",
6519 (OpNodeRnd (_.VT _.RC:$src1),
6520 (_.VT _.RC:$src2),
6521 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006522 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6523 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6524 "$src2, $src1", "$src1, $src2",
6525 (OpNodeRnd (_.VT _.RC:$src1),
6526 (_.VT (scalar_to_vector
6527 (_.ScalarLdFrag addr:$src2))),
6528 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006529
6530 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6531 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6532 "$rc, $src2, $src1", "$src1, $src2, $rc",
6533 (OpNodeRnd (_.VT _.RC:$src1),
6534 (_.VT _.RC:$src2),
6535 (i32 imm:$rc))>,
6536 EVEX_B, EVEX_RC;
6537
Craig Toppere1cac152016-06-07 07:27:54 +00006538 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006539 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006540 (ins _.FRC:$src1, _.FRC:$src2),
6541 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6542
6543 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006544 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006545 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6546 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6547 }
6548
6549 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6550 (!cast<Instruction>(NAME#SUFF#Zr)
6551 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6552
6553 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6554 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006555 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006556}
6557
6558multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6559 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6560 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6561 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6562 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6563}
6564
Asaf Badouh402ebb32015-06-03 13:41:48 +00006565defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6566 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567
Igor Breger4c4cd782015-09-20 09:13:41 +00006568defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006569
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006570let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006571 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006572 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006573 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006574 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006575 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006576 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006577 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006578 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006579 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006580 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006581}
6582
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006583multiclass
6584avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006585
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006586 let ExeDomain = _.ExeDomain in {
6587 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6588 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6589 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006590 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006591 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6592
6593 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6594 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006595 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6596 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006597 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006598
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006599 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006600 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6601 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006602 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006603 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006604 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6605 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6606 }
6607 let Predicates = [HasAVX512] in {
6608 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6609 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6610 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6611 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6612 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6613 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6614 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6615 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6616 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6617 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6618 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6619 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6620 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6621 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6622 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6623
6624 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6625 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6626 addr:$src, (i32 0x1))), _.FRC)>;
6627 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6628 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6629 addr:$src, (i32 0x2))), _.FRC)>;
6630 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6631 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6632 addr:$src, (i32 0x3))), _.FRC)>;
6633 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6634 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6635 addr:$src, (i32 0x4))), _.FRC)>;
6636 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6637 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6638 addr:$src, (i32 0xc))), _.FRC)>;
6639 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006640}
6641
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006642defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6643 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006644
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006645defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6646 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006647
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006648//-------------------------------------------------
6649// Integer truncate and extend operations
6650//-------------------------------------------------
6651
Igor Breger074a64e2015-07-24 17:24:15 +00006652multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6653 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6654 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006655 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006656 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6657 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6658 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6659 EVEX, T8XS;
6660
6661 // for intrinsic patter match
6662 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6663 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6664 undef)),
6665 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6666 SrcInfo.RC:$src1)>;
6667
6668 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6669 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6670 DestInfo.ImmAllZerosV)),
6671 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6672 SrcInfo.RC:$src1)>;
6673
6674 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6675 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6676 DestInfo.RC:$src0)),
6677 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6678 DestInfo.KRCWM:$mask ,
6679 SrcInfo.RC:$src1)>;
6680
Craig Topper52e2e832016-07-22 05:46:44 +00006681 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6682 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006683 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6684 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006685 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006686 []>, EVEX;
6687
Igor Breger074a64e2015-07-24 17:24:15 +00006688 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6689 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006690 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006691 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006692 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006693}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006694
Igor Breger074a64e2015-07-24 17:24:15 +00006695multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6696 X86VectorVTInfo DestInfo,
6697 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006698
Igor Breger074a64e2015-07-24 17:24:15 +00006699 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6700 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6701 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006702
Igor Breger074a64e2015-07-24 17:24:15 +00006703 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6704 (SrcInfo.VT SrcInfo.RC:$src)),
6705 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6706 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6707}
6708
6709multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6710 X86VectorVTInfo DestInfo, string sat > {
6711
6712 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6713 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6714 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6715 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6716 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6717 (SrcInfo.VT SrcInfo.RC:$src))>;
6718
6719 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6720 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6721 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6722 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6723 (SrcInfo.VT SrcInfo.RC:$src))>;
6724}
6725
6726multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6727 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6728 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6729 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6730 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6731 Predicate prd = HasAVX512>{
6732
6733 let Predicates = [HasVLX, prd] in {
6734 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6735 DestInfoZ128, x86memopZ128>,
6736 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6737 truncFrag, mtruncFrag>, EVEX_V128;
6738
6739 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6740 DestInfoZ256, x86memopZ256>,
6741 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6742 truncFrag, mtruncFrag>, EVEX_V256;
6743 }
6744 let Predicates = [prd] in
6745 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6746 DestInfoZ, x86memopZ>,
6747 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6748 truncFrag, mtruncFrag>, EVEX_V512;
6749}
6750
6751multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6752 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6753 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6754 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6755 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6756
6757 let Predicates = [HasVLX, prd] in {
6758 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6759 DestInfoZ128, x86memopZ128>,
6760 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6761 sat>, EVEX_V128;
6762
6763 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6764 DestInfoZ256, x86memopZ256>,
6765 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6766 sat>, EVEX_V256;
6767 }
6768 let Predicates = [prd] in
6769 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6770 DestInfoZ, x86memopZ>,
6771 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6772 sat>, EVEX_V512;
6773}
6774
6775multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6776 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6777 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6778 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6779}
6780multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6781 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6782 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6783 sat>, EVEX_CD8<8, CD8VO>;
6784}
6785
6786multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6787 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6788 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6789 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6790}
6791multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6792 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6793 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6794 sat>, EVEX_CD8<16, CD8VQ>;
6795}
6796
6797multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6798 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6799 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6800 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6801}
6802multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6803 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6804 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6805 sat>, EVEX_CD8<32, CD8VH>;
6806}
6807
6808multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6809 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6810 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6811 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6812}
6813multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6814 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6815 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6816 sat>, EVEX_CD8<8, CD8VQ>;
6817}
6818
6819multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6820 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6821 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6822 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6823}
6824multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6825 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6826 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6827 sat>, EVEX_CD8<16, CD8VH>;
6828}
6829
6830multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6831 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6832 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6833 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6834}
6835multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6836 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6837 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6838 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6839}
6840
6841defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6842defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6843defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6844
6845defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6846defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6847defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6848
6849defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6850defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6851defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6852
6853defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6854defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6855defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6856
6857defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6858defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6859defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6860
6861defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6862defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6863defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006864
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006865let Predicates = [HasAVX512, NoVLX] in {
6866def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6867 (v8i16 (EXTRACT_SUBREG
6868 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6869 VR256X:$src, sub_ymm)))), sub_xmm))>;
6870def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6871 (v4i32 (EXTRACT_SUBREG
6872 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6873 VR256X:$src, sub_ymm)))), sub_xmm))>;
6874}
6875
6876let Predicates = [HasBWI, NoVLX] in {
6877def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6878 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6879 VR256X:$src, sub_ymm))), sub_xmm))>;
6880}
6881
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006882multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006883 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006884 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006885 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006886 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6887 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6888 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6889 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006890
Craig Toppere1cac152016-06-07 07:27:54 +00006891 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6892 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6893 (DestInfo.VT (LdFrag addr:$src))>,
6894 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006895 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006896}
6897
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006898multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006899 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006900 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6901 let Predicates = [HasVLX, HasBWI] in {
6902 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006903 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006904 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006905
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006906 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006907 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006908 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6909 }
6910 let Predicates = [HasBWI] in {
6911 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006912 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006913 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6914 }
6915}
6916
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006917multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006918 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006919 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6920 let Predicates = [HasVLX, HasAVX512] in {
6921 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006922 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006923 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6924
6925 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006926 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006927 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6928 }
6929 let Predicates = [HasAVX512] in {
6930 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006931 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006932 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6933 }
6934}
6935
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006936multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006937 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006938 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6939 let Predicates = [HasVLX, HasAVX512] in {
6940 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006941 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006942 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6943
6944 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006945 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006946 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6947 }
6948 let Predicates = [HasAVX512] in {
6949 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006950 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006951 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6952 }
6953}
6954
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006955multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006956 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006957 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6958 let Predicates = [HasVLX, HasAVX512] in {
6959 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006960 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006961 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6962
6963 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006964 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006965 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6966 }
6967 let Predicates = [HasAVX512] in {
6968 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006969 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006970 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6971 }
6972}
6973
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006974multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006975 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006976 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6977 let Predicates = [HasVLX, HasAVX512] in {
6978 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006979 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006980 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6981
6982 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006983 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006984 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6985 }
6986 let Predicates = [HasAVX512] in {
6987 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006988 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006989 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6990 }
6991}
6992
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006993multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006994 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006995 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6996
6997 let Predicates = [HasVLX, HasAVX512] in {
6998 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006999 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007000 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7001
7002 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007003 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007004 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7005 }
7006 let Predicates = [HasAVX512] in {
7007 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007008 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007009 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7010 }
7011}
7012
Craig Topper6840f112016-07-14 06:41:34 +00007013defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7014defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7015defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7016defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7017defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7018defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007019
Craig Topper6840f112016-07-14 06:41:34 +00007020defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7021defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7022defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7023defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7024defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7025defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007026
Igor Breger2ba64ab2016-05-22 10:21:04 +00007027// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007028multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7029 X86VectorVTInfo From, PatFrag LdFrag> {
7030 def : Pat<(To.VT (LdFrag addr:$src)),
7031 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7032 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7033 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7034 To.KRC:$mask, addr:$src)>;
7035 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7036 To.ImmAllZerosV)),
7037 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7038 addr:$src)>;
7039}
7040
7041let Predicates = [HasVLX, HasBWI] in {
7042 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7043 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7044}
7045let Predicates = [HasBWI] in {
7046 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7047}
7048let Predicates = [HasVLX, HasAVX512] in {
7049 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7050 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7051 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7052 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7053 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7054 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7055 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7056 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7057 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7058 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7059}
7060let Predicates = [HasAVX512] in {
7061 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7062 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7063 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7064 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7065 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7066}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007067
7068//===----------------------------------------------------------------------===//
7069// GATHER - SCATTER Operations
7070
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007071multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7072 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007073 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7074 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007075 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7076 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007077 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007078 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007079 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7080 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7081 vectoraddr:$src2))]>, EVEX, EVEX_K,
7082 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007083}
Cameron McInally45325962014-03-26 13:50:50 +00007084
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007085multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7086 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7087 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007088 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007089 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007090 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007091let Predicates = [HasVLX] in {
7092 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007093 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007094 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007095 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007096 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007097 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007098 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007099 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007100}
Cameron McInally45325962014-03-26 13:50:50 +00007101}
7102
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007103multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7104 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007105 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007106 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007107 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007108 mgatherv8i64>, EVEX_V512;
7109let Predicates = [HasVLX] in {
7110 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007111 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007112 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007113 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007114 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007115 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007116 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7117 vx64xmem, mgatherv2i64>, EVEX_V128;
7118}
Cameron McInally45325962014-03-26 13:50:50 +00007119}
Michael Liao5bf95782014-12-04 05:20:33 +00007120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007121
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007122defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7123 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7124
7125defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7126 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007127
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007128multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7129 X86MemOperand memop, PatFrag ScatterNode> {
7130
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007131let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007132
7133 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7134 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007135 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007136 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7137 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7138 _.KRCWM:$mask, vectoraddr:$dst))]>,
7139 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007140}
7141
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007142multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7143 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7144 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007145 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007146 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007147 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007148let Predicates = [HasVLX] in {
7149 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007150 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007151 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007152 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007153 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007154 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007155 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007156 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007157}
Cameron McInally45325962014-03-26 13:50:50 +00007158}
7159
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007160multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7161 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007162 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007163 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007164 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007165 mscatterv8i64>, EVEX_V512;
7166let Predicates = [HasVLX] in {
7167 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007168 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007169 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007170 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007171 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007172 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007173 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7174 vx64xmem, mscatterv2i64>, EVEX_V128;
7175}
Cameron McInally45325962014-03-26 13:50:50 +00007176}
7177
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007178defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7179 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007180
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007181defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7182 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007183
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007184// prefetch
7185multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7186 RegisterClass KRC, X86MemOperand memop> {
7187 let Predicates = [HasPFI], hasSideEffects = 1 in
7188 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007189 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007190 []>, EVEX, EVEX_K;
7191}
7192
7193defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007194 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007195
7196defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007197 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007198
7199defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007200 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007201
7202defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007203 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007204
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007205defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007206 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007207
7208defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007209 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007210
7211defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007212 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007213
7214defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007215 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007216
7217defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007218 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007219
7220defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007221 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007222
7223defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007224 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007225
7226defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007227 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007228
7229defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007230 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007231
7232defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007233 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007234
7235defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007236 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007237
7238defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007239 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007240
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007241// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007242def v64i1sextv64i8 : PatLeaf<(v64i8
7243 (X86vsext
7244 (v64i1 (X86pcmpgtm
7245 (bc_v64i8 (v16i32 immAllZerosV)),
7246 VR512:$src))))>;
7247def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7248def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7249def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007250
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007251multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007252def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007253 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007254 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7255}
Michael Liao5bf95782014-12-04 05:20:33 +00007256
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007257multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7258 string OpcodeStr, Predicate prd> {
7259let Predicates = [prd] in
7260 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7261
7262 let Predicates = [prd, HasVLX] in {
7263 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7264 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7265 }
7266}
7267
7268multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7269 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7270 HasBWI>;
7271 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7272 HasBWI>, VEX_W;
7273 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7274 HasDQI>;
7275 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7276 HasDQI>, VEX_W;
7277}
Michael Liao5bf95782014-12-04 05:20:33 +00007278
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007279defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007280
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007281multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007282 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7284 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7285}
7286
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007287// Use 512bit version to implement 128/256 bit in case NoVLX.
7288multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007289 X86VectorVTInfo _> {
7290
7291 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7292 (_.KVT (COPY_TO_REGCLASS
7293 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007294 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007295 _.RC:$src, _.SubRegIdx)),
7296 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007297}
7298
7299multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007300 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7301 let Predicates = [prd] in
7302 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7303 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007304
7305 let Predicates = [prd, HasVLX] in {
7306 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007307 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007308 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007309 EVEX_V128;
7310 }
7311 let Predicates = [prd, NoVLX] in {
7312 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7313 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007314 }
7315}
7316
7317defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7318 avx512vl_i8_info, HasBWI>;
7319defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7320 avx512vl_i16_info, HasBWI>, VEX_W;
7321defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7322 avx512vl_i32_info, HasDQI>;
7323defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7324 avx512vl_i64_info, HasDQI>, VEX_W;
7325
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007326//===----------------------------------------------------------------------===//
7327// AVX-512 - COMPRESS and EXPAND
7328//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007329
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007330multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7331 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007332 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007333 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007334 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007335
Craig Toppere1cac152016-06-07 07:27:54 +00007336 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007337 def mr : AVX5128I<opc, MRMDestMem, (outs),
7338 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007339 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007340 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7341
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007342 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7343 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007344 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007345 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007346 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007347 addr:$dst)]>,
7348 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007349}
7350
7351multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7352 AVX512VLVectorVTInfo VTInfo> {
7353 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7354
7355 let Predicates = [HasVLX] in {
7356 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7357 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7358 }
7359}
7360
7361defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7362 EVEX;
7363defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7364 EVEX, VEX_W;
7365defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7366 EVEX;
7367defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7368 EVEX, VEX_W;
7369
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007370// expand
7371multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7372 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007373 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007374 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007375 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007376
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007377 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7378 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7379 (_.VT (X86expand (_.VT (bitconvert
7380 (_.LdFrag addr:$src1)))))>,
7381 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007382}
7383
7384multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7385 AVX512VLVectorVTInfo VTInfo> {
7386 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7387
7388 let Predicates = [HasVLX] in {
7389 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7390 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7391 }
7392}
7393
7394defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7395 EVEX;
7396defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7397 EVEX, VEX_W;
7398defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7399 EVEX;
7400defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7401 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007402
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007403//handle instruction reg_vec1 = op(reg_vec,imm)
7404// op(mem_vec,imm)
7405// op(broadcast(eltVt),imm)
7406//all instruction created with FROUND_CURRENT
7407multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007408 X86VectorVTInfo _>{
7409 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007410 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7411 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007412 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007413 (OpNode (_.VT _.RC:$src1),
7414 (i32 imm:$src2),
7415 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007416 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7417 (ins _.MemOp:$src1, i32u8imm:$src2),
7418 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7419 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7420 (i32 imm:$src2),
7421 (i32 FROUND_CURRENT))>;
7422 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7423 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7424 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7425 "${src1}"##_.BroadcastStr##", $src2",
7426 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7427 (i32 imm:$src2),
7428 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007429 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007430}
7431
7432//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7433multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7434 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007435 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007436 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7437 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007438 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007439 "$src1, {sae}, $src2",
7440 (OpNode (_.VT _.RC:$src1),
7441 (i32 imm:$src2),
7442 (i32 FROUND_NO_EXC))>, EVEX_B;
7443}
7444
7445multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7446 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7447 let Predicates = [prd] in {
7448 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7449 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7450 EVEX_V512;
7451 }
7452 let Predicates = [prd, HasVLX] in {
7453 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7454 EVEX_V128;
7455 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7456 EVEX_V256;
7457 }
7458}
7459
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007460//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7461// op(reg_vec2,mem_vec,imm)
7462// op(reg_vec2,broadcast(eltVt),imm)
7463//all instruction created with FROUND_CURRENT
7464multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007465 X86VectorVTInfo _>{
7466 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007467 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007468 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007469 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7470 (OpNode (_.VT _.RC:$src1),
7471 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007472 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007473 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007474 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7475 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7476 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7477 (OpNode (_.VT _.RC:$src1),
7478 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7479 (i32 imm:$src3),
7480 (i32 FROUND_CURRENT))>;
7481 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7482 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7483 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7484 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7485 (OpNode (_.VT _.RC:$src1),
7486 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7487 (i32 imm:$src3),
7488 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007489 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007490}
7491
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007492//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7493// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007494multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7495 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007496 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007497 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7498 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7499 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7500 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7501 (SrcInfo.VT SrcInfo.RC:$src2),
7502 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007503 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7504 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7505 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7506 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7507 (SrcInfo.VT (bitconvert
7508 (SrcInfo.LdFrag addr:$src2))),
7509 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007510 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007511}
7512
7513//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7514// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007515// op(reg_vec2,broadcast(eltVt),imm)
7516multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007517 X86VectorVTInfo _>:
7518 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7519
Craig Topper05948fb2016-08-02 05:11:15 +00007520 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007521 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7522 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7523 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7524 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7525 (OpNode (_.VT _.RC:$src1),
7526 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7527 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007528}
7529
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007530//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7531// op(reg_vec2,mem_scalar,imm)
7532//all instruction created with FROUND_CURRENT
7533multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007534 X86VectorVTInfo _> {
7535 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007536 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007537 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007538 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7539 (OpNode (_.VT _.RC:$src1),
7540 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007541 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007542 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007543 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7544 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7545 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7546 (OpNode (_.VT _.RC:$src1),
7547 (_.VT (scalar_to_vector
7548 (_.ScalarLdFrag addr:$src2))),
7549 (i32 imm:$src3),
7550 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007551
Craig Toppere1cac152016-06-07 07:27:54 +00007552 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7553 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7554 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7555 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7556 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007557 }
Craig Topper05948fb2016-08-02 05:11:15 +00007558 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007559}
7560
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007561//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7562multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7563 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007564 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007565 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007566 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007567 OpcodeStr, "$src3, {sae}, $src2, $src1",
7568 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007569 (OpNode (_.VT _.RC:$src1),
7570 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007571 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007572 (i32 FROUND_NO_EXC))>, EVEX_B;
7573}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007574//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7575multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7576 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007577 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7578 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007579 OpcodeStr, "$src3, {sae}, $src2, $src1",
7580 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007581 (OpNode (_.VT _.RC:$src1),
7582 (_.VT _.RC:$src2),
7583 (i32 imm:$src3),
7584 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007585}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007586
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007587multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7588 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007589 let Predicates = [prd] in {
7590 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007591 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007592 EVEX_V512;
7593
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007594 }
7595 let Predicates = [prd, HasVLX] in {
7596 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007597 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007598 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007599 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007600 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007601}
7602
Igor Breger2ae0fe32015-08-31 11:14:02 +00007603multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7604 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7605 let Predicates = [HasBWI] in {
7606 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7607 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7608 }
7609 let Predicates = [HasBWI, HasVLX] in {
7610 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7611 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7612 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7613 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7614 }
7615}
7616
Igor Breger00d9f842015-06-08 14:03:17 +00007617multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7618 bits<8> opc, SDNode OpNode>{
7619 let Predicates = [HasAVX512] in {
7620 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7621 }
7622 let Predicates = [HasAVX512, HasVLX] in {
7623 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7624 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7625 }
7626}
7627
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007628multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7629 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7630 let Predicates = [prd] in {
7631 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7632 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007633 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007634}
7635
Igor Breger1e58e8a2015-09-02 11:18:55 +00007636multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7637 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7638 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7639 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7640 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7641 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007642}
7643
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007644
Igor Breger1e58e8a2015-09-02 11:18:55 +00007645defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7646 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7647defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7648 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7649defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7650 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7651
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007652
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007653defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7654 0x50, X86VRange, HasDQI>,
7655 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7656defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7657 0x50, X86VRange, HasDQI>,
7658 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7659
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007660defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7661 0x51, X86VRange, HasDQI>,
7662 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7663defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7664 0x51, X86VRange, HasDQI>,
7665 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7666
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007667defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7668 0x57, X86Reduces, HasDQI>,
7669 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7670defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7671 0x57, X86Reduces, HasDQI>,
7672 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007673
Igor Breger1e58e8a2015-09-02 11:18:55 +00007674defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7675 0x27, X86GetMants, HasAVX512>,
7676 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7677defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7678 0x27, X86GetMants, HasAVX512>,
7679 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7680
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007681multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7682 bits<8> opc, SDNode OpNode = X86Shuf128>{
7683 let Predicates = [HasAVX512] in {
7684 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7685
7686 }
7687 let Predicates = [HasAVX512, HasVLX] in {
7688 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7689 }
7690}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007691let Predicates = [HasAVX512] in {
7692def : Pat<(v16f32 (ffloor VR512:$src)),
7693 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7694def : Pat<(v16f32 (fnearbyint VR512:$src)),
7695 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7696def : Pat<(v16f32 (fceil VR512:$src)),
7697 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7698def : Pat<(v16f32 (frint VR512:$src)),
7699 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7700def : Pat<(v16f32 (ftrunc VR512:$src)),
7701 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7702
7703def : Pat<(v8f64 (ffloor VR512:$src)),
7704 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7705def : Pat<(v8f64 (fnearbyint VR512:$src)),
7706 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7707def : Pat<(v8f64 (fceil VR512:$src)),
7708 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7709def : Pat<(v8f64 (frint VR512:$src)),
7710 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7711def : Pat<(v8f64 (ftrunc VR512:$src)),
7712 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7713}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007714
7715defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7716 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7717defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7718 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7719defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7720 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7721defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7722 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007723
Craig Topperc48fa892015-12-27 19:45:21 +00007724multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007725 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7726 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007727}
7728
Craig Topperc48fa892015-12-27 19:45:21 +00007729defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007730 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007731defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007732 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007733
Craig Topper7a299302016-06-09 07:06:38 +00007734multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007735 let Predicates = p in
7736 def NAME#_.VTName#rri:
7737 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7738 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7739 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7740}
7741
Craig Topper7a299302016-06-09 07:06:38 +00007742multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7743 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7744 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7745 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007746
Craig Topper7a299302016-06-09 07:06:38 +00007747defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007748 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007749 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7750 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7751 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7752 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7753 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007754 EVEX_CD8<8, CD8VF>;
7755
Igor Bregerf3ded812015-08-31 13:09:30 +00007756defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7757 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7758
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007759multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7760 X86VectorVTInfo _> {
7761 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007762 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007763 "$src1", "$src1",
7764 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7765
Craig Toppere1cac152016-06-07 07:27:54 +00007766 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7767 (ins _.MemOp:$src1), OpcodeStr,
7768 "$src1", "$src1",
7769 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7770 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007771}
7772
7773multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7774 X86VectorVTInfo _> :
7775 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007776 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7777 (ins _.ScalarMemOp:$src1), OpcodeStr,
7778 "${src1}"##_.BroadcastStr,
7779 "${src1}"##_.BroadcastStr,
7780 (_.VT (OpNode (X86VBroadcast
7781 (_.ScalarLdFrag addr:$src1))))>,
7782 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007783}
7784
7785multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7786 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7787 let Predicates = [prd] in
7788 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7789
7790 let Predicates = [prd, HasVLX] in {
7791 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7792 EVEX_V256;
7793 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7794 EVEX_V128;
7795 }
7796}
7797
7798multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7799 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7800 let Predicates = [prd] in
7801 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7802 EVEX_V512;
7803
7804 let Predicates = [prd, HasVLX] in {
7805 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7806 EVEX_V256;
7807 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7808 EVEX_V128;
7809 }
7810}
7811
7812multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7813 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007814 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007815 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007816 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7817 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007818}
7819
7820multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7821 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007822 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7823 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007824}
7825
7826multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7827 bits<8> opc_d, bits<8> opc_q,
7828 string OpcodeStr, SDNode OpNode> {
7829 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7830 HasAVX512>,
7831 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7832 HasBWI>;
7833}
7834
7835defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7836
Craig Topper056c9062016-08-28 22:20:48 +00007837let Predicates = [HasBWI, HasVLX] in {
7838 def : Pat<(xor
7839 (bc_v2i64 (v16i1sextv16i8)),
7840 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7841 (VPABSBZ128rr VR128:$src)>;
7842 def : Pat<(xor
7843 (bc_v2i64 (v8i1sextv8i16)),
7844 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7845 (VPABSWZ128rr VR128:$src)>;
7846 def : Pat<(xor
7847 (bc_v4i64 (v32i1sextv32i8)),
7848 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
7849 (VPABSBZ256rr VR256:$src)>;
7850 def : Pat<(xor
7851 (bc_v4i64 (v16i1sextv16i16)),
7852 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
7853 (VPABSWZ256rr VR256:$src)>;
7854}
7855let Predicates = [HasAVX512, HasVLX] in {
7856 def : Pat<(xor
7857 (bc_v2i64 (v4i1sextv4i32)),
7858 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
7859 (VPABSDZ128rr VR128:$src)>;
7860 def : Pat<(xor
7861 (bc_v4i64 (v8i1sextv8i32)),
7862 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
7863 (VPABSDZ256rr VR256:$src)>;
7864}
7865
7866let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007867def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00007868 (bc_v8i64 (v16i1sextv16i32)),
7869 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007870 (VPABSDZrr VR512:$src)>;
7871def : Pat<(xor
7872 (bc_v8i64 (v8i1sextv8i64)),
7873 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7874 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00007875}
Craig Topper850feaf2016-08-28 22:20:51 +00007876let Predicates = [HasBWI] in {
7877def : Pat<(xor
7878 (bc_v8i64 (v64i1sextv64i8)),
7879 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
7880 (VPABSBZrr VR512:$src)>;
7881def : Pat<(xor
7882 (bc_v8i64 (v32i1sextv32i16)),
7883 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
7884 (VPABSWZrr VR512:$src)>;
7885}
Igor Bregerf2460112015-07-26 14:41:44 +00007886
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007887multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7888
7889 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007890}
7891
7892defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7893defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7894
Igor Breger24cab0f2015-11-16 07:22:00 +00007895//===---------------------------------------------------------------------===//
7896// Replicate Single FP - MOVSHDUP and MOVSLDUP
7897//===---------------------------------------------------------------------===//
7898multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7899 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7900 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007901}
7902
7903defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7904defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007905
7906//===----------------------------------------------------------------------===//
7907// AVX-512 - MOVDDUP
7908//===----------------------------------------------------------------------===//
7909
7910multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7911 X86VectorVTInfo _> {
7912 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7913 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7914 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007915 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7916 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7917 (_.VT (OpNode (_.VT (scalar_to_vector
7918 (_.ScalarLdFrag addr:$src)))))>,
7919 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007920}
7921
7922multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7923 AVX512VLVectorVTInfo VTInfo> {
7924
7925 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7926
7927 let Predicates = [HasAVX512, HasVLX] in {
7928 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7929 EVEX_V256;
7930 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7931 EVEX_V128;
7932 }
7933}
7934
7935multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7936 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7937 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007938}
7939
7940defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7941
7942def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7943 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7944def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7945 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7946
Igor Bregerf2460112015-07-26 14:41:44 +00007947//===----------------------------------------------------------------------===//
7948// AVX-512 - Unpack Instructions
7949//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007950defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7951 SSE_ALU_ITINS_S>;
7952defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7953 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007954
7955defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7956 SSE_INTALU_ITINS_P, HasBWI>;
7957defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7958 SSE_INTALU_ITINS_P, HasBWI>;
7959defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7960 SSE_INTALU_ITINS_P, HasBWI>;
7961defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7962 SSE_INTALU_ITINS_P, HasBWI>;
7963
7964defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7965 SSE_INTALU_ITINS_P, HasAVX512>;
7966defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7967 SSE_INTALU_ITINS_P, HasAVX512>;
7968defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7969 SSE_INTALU_ITINS_P, HasAVX512>;
7970defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7971 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007972
7973//===----------------------------------------------------------------------===//
7974// AVX-512 - Extract & Insert Integer Instructions
7975//===----------------------------------------------------------------------===//
7976
7977multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7978 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007979 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7980 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7981 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7982 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7983 imm:$src2)))),
7984 addr:$dst)]>,
7985 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007986}
7987
7988multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7989 let Predicates = [HasBWI] in {
7990 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7991 (ins _.RC:$src1, u8imm:$src2),
7992 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7993 [(set GR32orGR64:$dst,
7994 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7995 EVEX, TAPD;
7996
7997 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7998 }
7999}
8000
8001multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8002 let Predicates = [HasBWI] in {
8003 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8004 (ins _.RC:$src1, u8imm:$src2),
8005 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8006 [(set GR32orGR64:$dst,
8007 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8008 EVEX, PD;
8009
Craig Topper99f6b622016-05-01 01:03:56 +00008010 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008011 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8012 (ins _.RC:$src1, u8imm:$src2),
8013 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8014 EVEX, TAPD;
8015
Igor Bregerdefab3c2015-10-08 12:55:01 +00008016 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8017 }
8018}
8019
8020multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8021 RegisterClass GRC> {
8022 let Predicates = [HasDQI] in {
8023 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8024 (ins _.RC:$src1, u8imm:$src2),
8025 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8026 [(set GRC:$dst,
8027 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8028 EVEX, TAPD;
8029
Craig Toppere1cac152016-06-07 07:27:54 +00008030 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8031 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8032 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8033 [(store (extractelt (_.VT _.RC:$src1),
8034 imm:$src2),addr:$dst)]>,
8035 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008036 }
8037}
8038
8039defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8040defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8041defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8042defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8043
8044multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8045 X86VectorVTInfo _, PatFrag LdFrag> {
8046 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8047 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8048 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8049 [(set _.RC:$dst,
8050 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8051 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8052}
8053
8054multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8055 X86VectorVTInfo _, PatFrag LdFrag> {
8056 let Predicates = [HasBWI] in {
8057 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8058 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8059 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8060 [(set _.RC:$dst,
8061 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8062
8063 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8064 }
8065}
8066
8067multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8068 X86VectorVTInfo _, RegisterClass GRC> {
8069 let Predicates = [HasDQI] in {
8070 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8071 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8072 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8073 [(set _.RC:$dst,
8074 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8075 EVEX_4V, TAPD;
8076
8077 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8078 _.ScalarLdFrag>, TAPD;
8079 }
8080}
8081
8082defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8083 extloadi8>, TAPD;
8084defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8085 extloadi16>, PD;
8086defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8087defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008088//===----------------------------------------------------------------------===//
8089// VSHUFPS - VSHUFPD Operations
8090//===----------------------------------------------------------------------===//
8091multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8092 AVX512VLVectorVTInfo VTInfo_FP>{
8093 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8094 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8095 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008096}
8097
8098defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8099defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008100//===----------------------------------------------------------------------===//
8101// AVX-512 - Byte shift Left/Right
8102//===----------------------------------------------------------------------===//
8103
8104multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8105 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8106 def rr : AVX512<opc, MRMr,
8107 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8109 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008110 def rm : AVX512<opc, MRMm,
8111 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8112 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8113 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008114 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8115 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008116}
8117
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008118multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008119 Format MRMm, string OpcodeStr, Predicate prd>{
8120 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008121 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008122 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008123 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008124 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008125 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008126 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008127 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008128 }
8129}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008130defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008131 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008132defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008133 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8134
8135
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008136multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008137 string OpcodeStr, X86VectorVTInfo _dst,
8138 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008139 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008140 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008141 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008142 [(set _dst.RC:$dst,(_dst.VT
8143 (OpNode (_src.VT _src.RC:$src1),
8144 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008145 def rm : AVX512BI<opc, MRMSrcMem,
8146 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8147 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8148 [(set _dst.RC:$dst,(_dst.VT
8149 (OpNode (_src.VT _src.RC:$src1),
8150 (_src.VT (bitconvert
8151 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008152}
8153
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008154multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008155 string OpcodeStr, Predicate prd> {
8156 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008157 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8158 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008159 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008160 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8161 v32i8x_info>, EVEX_V256;
8162 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8163 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008164 }
8165}
8166
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008167defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008168 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008169
8170multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008171 X86VectorVTInfo _>{
8172 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008173 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8174 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008175 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008176 (OpNode (_.VT _.RC:$src1),
8177 (_.VT _.RC:$src2),
8178 (_.VT _.RC:$src3),
8179 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008180 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8181 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8182 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8183 (OpNode (_.VT _.RC:$src1),
8184 (_.VT _.RC:$src2),
8185 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8186 (i8 imm:$src4))>,
8187 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8188 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8189 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8190 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8191 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8192 (OpNode (_.VT _.RC:$src1),
8193 (_.VT _.RC:$src2),
8194 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8195 (i8 imm:$src4))>, EVEX_B,
8196 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008197 }// Constraints = "$src1 = $dst"
8198}
8199
8200multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8201 let Predicates = [HasAVX512] in
8202 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8203 let Predicates = [HasAVX512, HasVLX] in {
8204 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8205 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8206 }
8207}
8208
8209defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8210defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8211
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008212//===----------------------------------------------------------------------===//
8213// AVX-512 - FixupImm
8214//===----------------------------------------------------------------------===//
8215
8216multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008217 X86VectorVTInfo _>{
8218 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008219 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8220 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8221 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8222 (OpNode (_.VT _.RC:$src1),
8223 (_.VT _.RC:$src2),
8224 (_.IntVT _.RC:$src3),
8225 (i32 imm:$src4),
8226 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008227 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8228 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8229 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8230 (OpNode (_.VT _.RC:$src1),
8231 (_.VT _.RC:$src2),
8232 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8233 (i32 imm:$src4),
8234 (i32 FROUND_CURRENT))>;
8235 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8236 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8237 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8238 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8239 (OpNode (_.VT _.RC:$src1),
8240 (_.VT _.RC:$src2),
8241 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8242 (i32 imm:$src4),
8243 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008244 } // Constraints = "$src1 = $dst"
8245}
8246
8247multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008248 SDNode OpNode, X86VectorVTInfo _>{
8249let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008250 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8251 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008252 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008253 "$src2, $src3, {sae}, $src4",
8254 (OpNode (_.VT _.RC:$src1),
8255 (_.VT _.RC:$src2),
8256 (_.IntVT _.RC:$src3),
8257 (i32 imm:$src4),
8258 (i32 FROUND_NO_EXC))>, EVEX_B;
8259 }
8260}
8261
8262multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8263 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008264 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8265 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008266 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8267 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8268 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8269 (OpNode (_.VT _.RC:$src1),
8270 (_.VT _.RC:$src2),
8271 (_src3VT.VT _src3VT.RC:$src3),
8272 (i32 imm:$src4),
8273 (i32 FROUND_CURRENT))>;
8274
8275 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8276 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8277 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8278 "$src2, $src3, {sae}, $src4",
8279 (OpNode (_.VT _.RC:$src1),
8280 (_.VT _.RC:$src2),
8281 (_src3VT.VT _src3VT.RC:$src3),
8282 (i32 imm:$src4),
8283 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008284 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8285 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8286 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8287 (OpNode (_.VT _.RC:$src1),
8288 (_.VT _.RC:$src2),
8289 (_src3VT.VT (scalar_to_vector
8290 (_src3VT.ScalarLdFrag addr:$src3))),
8291 (i32 imm:$src4),
8292 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008293 }
8294}
8295
8296multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8297 let Predicates = [HasAVX512] in
8298 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8299 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8300 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8301 let Predicates = [HasAVX512, HasVLX] in {
8302 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8303 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8304 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8305 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8306 }
8307}
8308
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008309defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8310 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008311 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008312defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8313 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008314 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008315defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008316 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008317defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008318 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008319
8320
8321
8322// Patterns used to select SSE scalar fp arithmetic instructions from
8323// either:
8324//
8325// (1) a scalar fp operation followed by a blend
8326//
8327// The effect is that the backend no longer emits unnecessary vector
8328// insert instructions immediately after SSE scalar fp instructions
8329// like addss or mulss.
8330//
8331// For example, given the following code:
8332// __m128 foo(__m128 A, __m128 B) {
8333// A[0] += B[0];
8334// return A;
8335// }
8336//
8337// Previously we generated:
8338// addss %xmm0, %xmm1
8339// movss %xmm1, %xmm0
8340//
8341// We now generate:
8342// addss %xmm1, %xmm0
8343//
8344// (2) a vector packed single/double fp operation followed by a vector insert
8345//
8346// The effect is that the backend converts the packed fp instruction
8347// followed by a vector insert into a single SSE scalar fp instruction.
8348//
8349// For example, given the following code:
8350// __m128 foo(__m128 A, __m128 B) {
8351// __m128 C = A + B;
8352// return (__m128) {c[0], a[1], a[2], a[3]};
8353// }
8354//
8355// Previously we generated:
8356// addps %xmm0, %xmm1
8357// movss %xmm1, %xmm0
8358//
8359// We now generate:
8360// addss %xmm1, %xmm0
8361
8362// TODO: Some canonicalization in lowering would simplify the number of
8363// patterns we have to try to match.
8364multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8365 let Predicates = [HasAVX512] in {
8366 // extracted scalar math op with insert via blend
8367 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8368 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8369 FR32:$src))), (i8 1))),
8370 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8371 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8372
8373 // vector math op with insert via movss
8374 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8375 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8376 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8377
8378 // vector math op with insert via blend
8379 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8380 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8381 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8382 }
8383}
8384
8385defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8386defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8387defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8388defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8389
8390multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8391 let Predicates = [HasAVX512] in {
8392 // extracted scalar math op with insert via movsd
8393 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8394 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8395 FR64:$src))))),
8396 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8397 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8398
8399 // extracted scalar math op with insert via blend
8400 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8401 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8402 FR64:$src))), (i8 1))),
8403 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8404 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8405
8406 // vector math op with insert via movsd
8407 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8408 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8409 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8410
8411 // vector math op with insert via blend
8412 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8413 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8414 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8415 }
8416}
8417
8418defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8419defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8420defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8421defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;