blob: 2fda464d64687b9e330dce936f23fed60ae18a73 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
Jim Grosbach82891622010-09-29 19:03:54 +0000372// addrmode2base := reg +/- imm12
373//
374def addrmode2base : Operand<i32>,
375 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
376 let PrintMethod = "printAddrMode2Operand";
377 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
378}
379// addrmode2shop := reg +/- reg shop imm
380//
381def addrmode2shop : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000388//
389def addrmode2 : Operand<i32>,
390 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
391 let PrintMethod = "printAddrMode2Operand";
392 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
393}
394
395def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000396 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
397 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printAddrMode2OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode3 := reg +/- reg
403// addrmode3 := reg +/- imm8
404//
405def addrmode3 : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
407 let PrintMethod = "printAddrMode3Operand";
408 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
409}
410
411def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000412 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
413 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 let PrintMethod = "printAddrMode3OffsetOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
418// addrmode4 := reg, <mode|W>
419//
420def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000421 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426// addrmode5 := reg +/- imm8*4
427//
428def addrmode5 : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
430 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000431 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000432}
433
Bob Wilson8b024a52009-07-01 23:16:05 +0000434// addrmode6 := reg with optional writeback
435//
436def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000438 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000439 let MIOperandInfo = (ops GPR:$addr, i32imm);
440}
441
442def am6offset : Operand<i32> {
443 let PrintMethod = "printAddrMode6OffsetOperand";
444 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445}
446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// addrmodepc := pc + reg
448//
449def addrmodepc : Operand<i32>,
450 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
451 let PrintMethod = "printAddrModePCOperand";
452 let MIOperandInfo = (ops GPR, i32imm);
453}
454
Bob Wilson4f38b382009-08-21 21:58:55 +0000455def nohash_imm : Operand<i32> {
456 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460
Evan Cheng37f25d92008-08-28 23:39:26 +0000461include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
463//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000464// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000465//
466
Evan Cheng3924f782008-08-29 07:36:24 +0000467/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000468/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000469multiclass AsI1_bin_irs<bits<4> opcod, string opc,
470 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
471 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000472 // The register-immediate version is re-materializable. This is useful
473 // in particular for taking the address of a local.
474 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
478 let Inst{25} = 1;
479 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000480 }
Jim Grosbach62547262010-10-11 18:51:51 +0000481 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
482 iir, opc, "\t$Rd, $Rn, $Rm",
483 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000484 bits<4> Rd;
485 bits<4> Rn;
486 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000487 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000490 let Inst{3-0} = Rm;
491 let Inst{15-12} = Rd;
492 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000493 }
Evan Chengedda31c2008-11-05 18:35:52 +0000494 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000495 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
497 let Inst{25} = 0;
498 }
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
Evan Cheng1e249e32009-06-25 20:59:23 +0000501/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000502/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000503let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000504multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
505 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
506 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000507 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000508 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000510 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000511 let Inst{25} = 1;
512 }
Evan Chengedda31c2008-11-05 18:35:52 +0000513 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000515 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
516 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000517 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000518 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000519 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000520 }
Evan Chengedda31c2008-11-05 18:35:52 +0000521 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000522 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000524 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000525 let Inst{25} = 0;
526 }
Evan Cheng071a2792007-09-11 19:55:27 +0000527}
Evan Chengc85e8322007-07-05 07:13:32 +0000528}
529
530/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000531/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000532/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000533let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000534multiclass AI1_cmp_irs<bits<4> opcod, string opc,
535 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
536 PatFrag opnode, bit Commutable = 0> {
537 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii,
Evan Cheng162e3092009-10-26 23:45:59 +0000538 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000539 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000540 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000541 let Inst{25} = 1;
542 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000543 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir,
Evan Cheng162e3092009-10-26 23:45:59 +0000544 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000545 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000546 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000547 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000548 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000549 let isCommutable = Commutable;
550 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000551 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis,
Evan Cheng162e3092009-10-26 23:45:59 +0000552 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000553 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000554 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 let Inst{25} = 0;
556 }
Evan Cheng071a2792007-09-11 19:55:27 +0000557}
Evan Chenga8e29892007-01-19 07:51:42 +0000558}
559
Evan Cheng576a3962010-09-25 00:49:35 +0000560/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000561/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000562/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000563multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000564 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000565 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000566 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000567 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000568 let Inst{11-10} = 0b00;
569 let Inst{19-16} = 0b1111;
570 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000571 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000572 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000573 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000574 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000575 let Inst{19-16} = 0b1111;
576 }
Evan Chenga8e29892007-01-19 07:51:42 +0000577}
578
Evan Cheng576a3962010-09-25 00:49:35 +0000579multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000580 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000581 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000582 [/* For disassembly only; pattern left blank */]>,
583 Requires<[IsARM, HasV6]> {
584 let Inst{11-10} = 0b00;
585 let Inst{19-16} = 0b1111;
586 }
587 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000588 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000589 [/* For disassembly only; pattern left blank */]>,
590 Requires<[IsARM, HasV6]> {
591 let Inst{19-16} = 0b1111;
592 }
593}
594
Evan Cheng576a3962010-09-25 00:49:35 +0000595/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000596/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000597multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000598 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000599 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000600 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000601 Requires<[IsARM, HasV6]> {
602 let Inst{11-10} = 0b00;
603 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000604 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
605 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000606 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000607 [(set GPR:$dst, (opnode GPR:$LHS,
608 (rotr GPR:$RHS, rot_imm:$rot)))]>,
609 Requires<[IsARM, HasV6]>;
610}
611
Johnny Chen2ec5e492010-02-22 21:50:40 +0000612// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000613multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000614 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000615 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000616 [/* For disassembly only; pattern left blank */]>,
617 Requires<[IsARM, HasV6]> {
618 let Inst{11-10} = 0b00;
619 }
620 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
621 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000622 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000623 [/* For disassembly only; pattern left blank */]>,
624 Requires<[IsARM, HasV6]>;
625}
626
Evan Cheng62674222009-06-25 23:34:10 +0000627/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
628let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000629multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
630 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000631 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000632 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000633 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000634 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 1;
636 }
Evan Cheng62674222009-06-25 23:34:10 +0000637 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000638 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000639 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000640 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000641 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000642 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000643 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000644 }
Evan Cheng62674222009-06-25 23:34:10 +0000645 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000646 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000647 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000648 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000649 let Inst{25} = 0;
650 }
Jim Grosbache5165492009-11-09 00:11:35 +0000651}
652// Carry setting variants
653let Defs = [CPSR] in {
654multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
655 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000656 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000657 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000658 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000659 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000660 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000661 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000662 }
Evan Cheng62674222009-06-25 23:34:10 +0000663 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000664 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000665 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000666 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000667 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000668 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000669 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000670 }
Evan Cheng62674222009-06-25 23:34:10 +0000671 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000672 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000673 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000674 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000675 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000676 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000677 }
Evan Cheng071a2792007-09-11 19:55:27 +0000678}
Evan Chengc85e8322007-07-05 07:13:32 +0000679}
Jim Grosbache5165492009-11-09 00:11:35 +0000680}
Evan Chengc85e8322007-07-05 07:13:32 +0000681
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000682//===----------------------------------------------------------------------===//
683// Instructions
684//===----------------------------------------------------------------------===//
685
Evan Chenga8e29892007-01-19 07:51:42 +0000686//===----------------------------------------------------------------------===//
687// Miscellaneous Instructions.
688//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000689
Evan Chenga8e29892007-01-19 07:51:42 +0000690/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
691/// the function. The first operand is the ID# for this instruction, the second
692/// is the index into the MachineConstantPool that this is, the third is the
693/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000694let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000695def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000696PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000697 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000698
Jim Grosbach4642ad32010-02-22 23:10:38 +0000699// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
700// from removing one half of the matched pairs. That breaks PEI, which assumes
701// these will always be in pairs, and asserts if it finds otherwise. Better way?
702let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000703def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000704PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000705 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000706
Jim Grosbach64171712010-02-16 21:07:46 +0000707def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000708PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000709 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000710}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000711
Johnny Chenf4d81052010-02-12 22:53:19 +0000712def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000713 [/* For disassembly only; pattern left blank */]>,
714 Requires<[IsARM, HasV6T2]> {
715 let Inst{27-16} = 0b001100100000;
716 let Inst{7-0} = 0b00000000;
717}
718
Johnny Chenf4d81052010-02-12 22:53:19 +0000719def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
720 [/* For disassembly only; pattern left blank */]>,
721 Requires<[IsARM, HasV6T2]> {
722 let Inst{27-16} = 0b001100100000;
723 let Inst{7-0} = 0b00000001;
724}
725
726def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM, HasV6T2]> {
729 let Inst{27-16} = 0b001100100000;
730 let Inst{7-0} = 0b00000010;
731}
732
733def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
734 [/* For disassembly only; pattern left blank */]>,
735 Requires<[IsARM, HasV6T2]> {
736 let Inst{27-16} = 0b001100100000;
737 let Inst{7-0} = 0b00000011;
738}
739
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
741 "\t$dst, $a, $b",
742 [/* For disassembly only; pattern left blank */]>,
743 Requires<[IsARM, HasV6]> {
744 let Inst{27-20} = 0b01101000;
745 let Inst{7-4} = 0b1011;
746}
747
Johnny Chenf4d81052010-02-12 22:53:19 +0000748def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
749 [/* For disassembly only; pattern left blank */]>,
750 Requires<[IsARM, HasV6T2]> {
751 let Inst{27-16} = 0b001100100000;
752 let Inst{7-0} = 0b00000100;
753}
754
Johnny Chenc6f7b272010-02-11 18:12:29 +0000755// The i32imm operand $val can be used by a debugger to store more information
756// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000757def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000758 [/* For disassembly only; pattern left blank */]>,
759 Requires<[IsARM]> {
760 let Inst{27-20} = 0b00010010;
761 let Inst{7-4} = 0b0111;
762}
763
Johnny Chenb98e1602010-02-12 18:55:33 +0000764// Change Processor State is a system instruction -- for disassembly only.
765// The singleton $opt operand contains the following information:
766// opt{4-0} = mode from Inst{4-0}
767// opt{5} = changemode from Inst{17}
768// opt{8-6} = AIF from Inst{8-6}
769// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000770def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000771 [/* For disassembly only; pattern left blank */]>,
772 Requires<[IsARM]> {
773 let Inst{31-28} = 0b1111;
774 let Inst{27-20} = 0b00010000;
775 let Inst{16} = 0;
776 let Inst{5} = 0;
777}
778
Johnny Chenb92a23f2010-02-21 04:42:01 +0000779// Preload signals the memory system of possible future data/instruction access.
780// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000781//
782// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
783// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000784multiclass APreLoad<bit data, bit read, string opc> {
785
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000786 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000787 !strconcat(opc, "\t[$base, $imm]"), []> {
788 let Inst{31-26} = 0b111101;
789 let Inst{25} = 0; // 0 for immediate form
790 let Inst{24} = data;
791 let Inst{22} = read;
792 let Inst{21-20} = 0b01;
793 }
794
795 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
796 !strconcat(opc, "\t$addr"), []> {
797 let Inst{31-26} = 0b111101;
798 let Inst{25} = 1; // 1 for register form
799 let Inst{24} = data;
800 let Inst{22} = read;
801 let Inst{21-20} = 0b01;
802 let Inst{4} = 0;
803 }
804}
805
806defm PLD : APreLoad<1, 1, "pld">;
807defm PLDW : APreLoad<1, 0, "pldw">;
808defm PLI : APreLoad<0, 1, "pli">;
809
Johnny Chena1e76212010-02-13 02:51:09 +0000810def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
811 [/* For disassembly only; pattern left blank */]>,
812 Requires<[IsARM]> {
813 let Inst{31-28} = 0b1111;
814 let Inst{27-20} = 0b00010000;
815 let Inst{16} = 1;
816 let Inst{9} = 1;
817 let Inst{7-4} = 0b0000;
818}
819
820def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
821 [/* For disassembly only; pattern left blank */]>,
822 Requires<[IsARM]> {
823 let Inst{31-28} = 0b1111;
824 let Inst{27-20} = 0b00010000;
825 let Inst{16} = 1;
826 let Inst{9} = 0;
827 let Inst{7-4} = 0b0000;
828}
829
Johnny Chenf4d81052010-02-12 22:53:19 +0000830def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000831 [/* For disassembly only; pattern left blank */]>,
832 Requires<[IsARM, HasV7]> {
833 let Inst{27-16} = 0b001100100000;
834 let Inst{7-4} = 0b1111;
835}
836
Johnny Chenba6e0332010-02-11 17:14:31 +0000837// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000838let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000839def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000840 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000841 Requires<[IsARM]> {
842 let Inst{27-25} = 0b011;
843 let Inst{24-20} = 0b11111;
844 let Inst{7-5} = 0b111;
845 let Inst{4} = 0b1;
846}
847
Evan Cheng12c3a532008-11-06 17:48:05 +0000848// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000849let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000850def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000851 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000852 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000853
Evan Cheng325474e2008-01-07 23:56:57 +0000854let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000855def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000856 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000857 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000858
Evan Chengd87293c2008-11-06 08:47:38 +0000859def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000860 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000861 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
862
Evan Chengd87293c2008-11-06 08:47:38 +0000863def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000864 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000865 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
866
Evan Chengd87293c2008-11-06 08:47:38 +0000867def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000868 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000869 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
870
Evan Chengd87293c2008-11-06 08:47:38 +0000871def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000872 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000873 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
874}
Chris Lattner13c63102008-01-06 05:55:01 +0000875let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000876def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000877 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000878 [(store GPR:$src, addrmodepc:$addr)]>;
879
Evan Chengd87293c2008-11-06 08:47:38 +0000880def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000881 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000882 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
883
Evan Chengd87293c2008-11-06 08:47:38 +0000884def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000885 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000886 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
887}
Evan Cheng12c3a532008-11-06 17:48:05 +0000888} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000889
Evan Chenge07715c2009-06-23 05:25:29 +0000890
891// LEApcrel - Load a pc-relative address into a register without offending the
892// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000893let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000894let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000895def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000896 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000897 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000898
Jim Grosbacha967d112010-06-21 21:27:27 +0000899} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000900def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000901 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000902 Pseudo, IIC_iALUi,
903 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000904 let Inst{25} = 1;
905}
Evan Chenge07715c2009-06-23 05:25:29 +0000906
Evan Chenga8e29892007-01-19 07:51:42 +0000907//===----------------------------------------------------------------------===//
908// Control Flow Instructions.
909//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000910
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000911let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
912 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000913 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000914 "bx", "\tlr", [(ARMretflag)]>,
915 Requires<[IsARM, HasV4T]> {
916 let Inst{3-0} = 0b1110;
917 let Inst{7-4} = 0b0001;
918 let Inst{19-8} = 0b111111111111;
919 let Inst{27-20} = 0b00010010;
920 }
921
922 // ARMV4 only
923 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
924 "mov", "\tpc, lr", [(ARMretflag)]>,
925 Requires<[IsARM, NoV4T]> {
926 let Inst{11-0} = 0b000000001110;
927 let Inst{15-12} = 0b1111;
928 let Inst{19-16} = 0b0000;
929 let Inst{27-20} = 0b00011010;
930 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000931}
Rafael Espindola27185192006-09-29 21:20:16 +0000932
Bob Wilson04ea6e52009-10-28 00:37:03 +0000933// Indirect branches
934let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000935 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000936 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000937 [(brind GPR:$dst)]>,
938 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000939 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000940 let Inst{7-4} = 0b0001;
941 let Inst{19-8} = 0b111111111111;
942 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000943 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000944 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000945 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000946
947 // ARMV4 only
948 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
949 [(brind GPR:$dst)]>,
950 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000951 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000952 let Inst{11-4} = 0b00000000;
953 let Inst{15-12} = 0b1111;
954 let Inst{19-16} = 0b0000;
955 let Inst{27-20} = 0b00011010;
956 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000957 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000958 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000959}
960
Evan Chenga8e29892007-01-19 07:51:42 +0000961// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000962// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000963let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
964 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000965 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
966 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000967 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000968 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000969 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000970
Bob Wilson54fc1242009-06-22 21:01:46 +0000971// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000972let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000973 Defs = [R0, R1, R2, R3, R12, LR,
974 D0, D1, D2, D3, D4, D5, D6, D7,
975 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000976 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000977 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000978 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000979 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000980 Requires<[IsARM, IsNotDarwin]> {
981 let Inst{31-28} = 0b1110;
982 }
Evan Cheng277f0742007-06-19 21:05:09 +0000983
Evan Cheng12c3a532008-11-06 17:48:05 +0000984 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000985 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000986 [(ARMcall_pred tglobaladdr:$func)]>,
987 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000988
Evan Chenga8e29892007-01-19 07:51:42 +0000989 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000990 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000991 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000992 [(ARMcall GPR:$func)]>,
993 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000994 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +0000995 let Inst{7-4} = 0b0011;
996 let Inst{19-8} = 0b111111111111;
997 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +0000998 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000999 }
1000
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001001 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001002 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1003 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001004 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001005 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001006 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001007 let Inst{7-4} = 0b0001;
1008 let Inst{19-8} = 0b111111111111;
1009 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001010 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001011
1012 // ARMv4
1013 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1014 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1015 [(ARMcall_nolink tGPR:$func)]>,
1016 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1017 let Inst{11-4} = 0b00000000;
1018 let Inst{15-12} = 0b1111;
1019 let Inst{19-16} = 0b0000;
1020 let Inst{27-20} = 0b00011010;
1021 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001022}
1023
1024// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001025let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001026 Defs = [R0, R1, R2, R3, R9, R12, LR,
1027 D0, D1, D2, D3, D4, D5, D6, D7,
1028 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001029 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001030 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001031 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001032 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1033 let Inst{31-28} = 0b1110;
1034 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001035
1036 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001037 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001038 [(ARMcall_pred tglobaladdr:$func)]>,
1039 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001040
1041 // ARMv5T and above
1042 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001043 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001044 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1045 let Inst{7-4} = 0b0011;
1046 let Inst{19-8} = 0b111111111111;
1047 let Inst{27-20} = 0b00010010;
1048 }
1049
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001050 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001051 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1052 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001053 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001054 [(ARMcall_nolink tGPR:$func)]>,
1055 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001056 let Inst{7-4} = 0b0001;
1057 let Inst{19-8} = 0b111111111111;
1058 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001059 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001060
1061 // ARMv4
1062 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1063 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1064 [(ARMcall_nolink tGPR:$func)]>,
1065 Requires<[IsARM, NoV4T, IsDarwin]> {
1066 let Inst{11-4} = 0b00000000;
1067 let Inst{15-12} = 0b1111;
1068 let Inst{19-16} = 0b0000;
1069 let Inst{27-20} = 0b00011010;
1070 }
Rafael Espindola35574632006-07-18 17:00:30 +00001071}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001072
Dale Johannesen51e28e62010-06-03 21:09:53 +00001073// Tail calls.
1074
1075let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1076 // Darwin versions.
1077 let Defs = [R0, R1, R2, R3, R9, R12,
1078 D0, D1, D2, D3, D4, D5, D6, D7,
1079 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1080 D27, D28, D29, D30, D31, PC],
1081 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001082 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1083 Pseudo, IIC_Br,
1084 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001085
Evan Cheng6523d2f2010-06-19 00:11:54 +00001086 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1087 Pseudo, IIC_Br,
1088 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001089
Evan Cheng6523d2f2010-06-19 00:11:54 +00001090 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001091 IIC_Br, "b\t$dst @ TAILCALL",
1092 []>, Requires<[IsDarwin]>;
1093
1094 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001095 IIC_Br, "b.w\t$dst @ TAILCALL",
1096 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001097
Evan Cheng6523d2f2010-06-19 00:11:54 +00001098 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1099 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1100 []>, Requires<[IsDarwin]> {
1101 let Inst{7-4} = 0b0001;
1102 let Inst{19-8} = 0b111111111111;
1103 let Inst{27-20} = 0b00010010;
1104 let Inst{31-28} = 0b1110;
1105 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001106 }
1107
1108 // Non-Darwin versions (the difference is R9).
1109 let Defs = [R0, R1, R2, R3, R12,
1110 D0, D1, D2, D3, D4, D5, D6, D7,
1111 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1112 D27, D28, D29, D30, D31, PC],
1113 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001114 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1115 Pseudo, IIC_Br,
1116 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001117
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001118 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001119 Pseudo, IIC_Br,
1120 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001121
Evan Cheng6523d2f2010-06-19 00:11:54 +00001122 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1123 IIC_Br, "b\t$dst @ TAILCALL",
1124 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001125
Evan Cheng6523d2f2010-06-19 00:11:54 +00001126 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1127 IIC_Br, "b.w\t$dst @ TAILCALL",
1128 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001129
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001130 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001131 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1132 []>, Requires<[IsNotDarwin]> {
1133 let Inst{7-4} = 0b0001;
1134 let Inst{19-8} = 0b111111111111;
1135 let Inst{27-20} = 0b00010010;
1136 let Inst{31-28} = 0b1110;
1137 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001138 }
1139}
1140
David Goodwin1a8f36e2009-08-12 18:31:53 +00001141let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001142 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001143 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001144 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001145 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001146 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001147
Owen Anderson20ab2902007-11-12 07:39:39 +00001148 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001149 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001150 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001151 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001152 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001153 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001154 let Inst{20} = 0; // S Bit
1155 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001156 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001157 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001158 def BR_JTm : JTI<(outs),
1159 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001160 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001161 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1162 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001163 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001164 let Inst{20} = 1; // L bit
1165 let Inst{21} = 0; // W bit
1166 let Inst{22} = 0; // B bit
1167 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001168 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001169 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001170 def BR_JTadd : JTI<(outs),
1171 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001172 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001173 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1174 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001175 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001176 let Inst{20} = 0; // S bit
1177 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001178 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001179 }
1180 } // isNotDuplicable = 1, isIndirectBranch = 1
1181 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001182
Evan Chengc85e8322007-07-05 07:13:32 +00001183 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001184 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001185 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001186 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001187 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001188}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001189
Johnny Chena1e76212010-02-13 02:51:09 +00001190// Branch and Exchange Jazelle -- for disassembly only
1191def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1192 [/* For disassembly only; pattern left blank */]> {
1193 let Inst{23-20} = 0b0010;
1194 //let Inst{19-8} = 0xfff;
1195 let Inst{7-4} = 0b0010;
1196}
1197
Johnny Chen0296f3e2010-02-16 21:59:54 +00001198// Secure Monitor Call is a system instruction -- for disassembly only
1199def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1200 [/* For disassembly only; pattern left blank */]> {
1201 let Inst{23-20} = 0b0110;
1202 let Inst{7-4} = 0b0111;
1203}
1204
Johnny Chen64dfb782010-02-16 20:04:27 +00001205// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001206let isCall = 1 in {
1207def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1208 [/* For disassembly only; pattern left blank */]>;
1209}
1210
Johnny Chenfb566792010-02-17 21:39:10 +00001211// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001212def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1213 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001214 [/* For disassembly only; pattern left blank */]> {
1215 let Inst{31-28} = 0b1111;
1216 let Inst{22-20} = 0b110; // W = 1
1217}
1218
1219def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1220 NoItinerary, "srs${addr:submode}\tsp, $mode",
1221 [/* For disassembly only; pattern left blank */]> {
1222 let Inst{31-28} = 0b1111;
1223 let Inst{22-20} = 0b100; // W = 0
1224}
1225
Johnny Chenfb566792010-02-17 21:39:10 +00001226// Return From Exception is a system instruction -- for disassembly only
1227def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1228 NoItinerary, "rfe${addr:submode}\t$base!",
1229 [/* For disassembly only; pattern left blank */]> {
1230 let Inst{31-28} = 0b1111;
1231 let Inst{22-20} = 0b011; // W = 1
1232}
1233
1234def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1235 NoItinerary, "rfe${addr:submode}\t$base",
1236 [/* For disassembly only; pattern left blank */]> {
1237 let Inst{31-28} = 0b1111;
1238 let Inst{22-20} = 0b001; // W = 0
1239}
1240
Evan Chenga8e29892007-01-19 07:51:42 +00001241//===----------------------------------------------------------------------===//
1242// Load / store Instructions.
1243//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001246let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001248 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001249 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001250
Evan Chengfa775d02007-03-19 07:20:03 +00001251// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001252let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1253 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001254def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001255 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001256
Evan Chenga8e29892007-01-19 07:51:42 +00001257// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001258def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001260 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001261
Jim Grosbach64171712010-02-16 21:07:46 +00001262def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001264 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001265
Evan Chenga8e29892007-01-19 07:51:42 +00001266// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001267def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001268 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001269 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001270
David Goodwin5d598aa2009-08-19 18:00:44 +00001271def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001272 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001273 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001274
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001275let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001276// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001277def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001279 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001280
Evan Chenga8e29892007-01-19 07:51:42 +00001281// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001282def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001283 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001284 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001285
Evan Chengd87293c2008-11-06 08:47:38 +00001286def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001287 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001288 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001289
Evan Chengd87293c2008-11-06 08:47:38 +00001290def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001291 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001292 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001293
Evan Chengd87293c2008-11-06 08:47:38 +00001294def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001296 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001297
Evan Chengd87293c2008-11-06 08:47:38 +00001298def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001300 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001301
Evan Chengd87293c2008-11-06 08:47:38 +00001302def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001304 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Evan Chengd87293c2008-11-06 08:47:38 +00001306def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001307 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001308 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001309
Evan Chengd87293c2008-11-06 08:47:38 +00001310def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001311 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001312 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001313
Evan Chengd87293c2008-11-06 08:47:38 +00001314def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001315 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001316 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001317
Evan Chengd87293c2008-11-06 08:47:38 +00001318def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001320 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001321
1322// For disassembly only
1323def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001324 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001325 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1326 Requires<[IsARM, HasV5TE]>;
1327
1328// For disassembly only
1329def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001331 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1332 Requires<[IsARM, HasV5TE]>;
1333
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001334} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001335
Johnny Chenadb561d2010-02-18 03:27:42 +00001336// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001337
1338def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001340 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1341 let Inst{21} = 1; // overwrite
1342}
1343
1344def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001346 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1347 let Inst{21} = 1; // overwrite
1348}
1349
1350def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001352 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1353 let Inst{21} = 1; // overwrite
1354}
1355
1356def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001358 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1359 let Inst{21} = 1; // overwrite
1360}
1361
1362def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001364 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001365 let Inst{21} = 1; // overwrite
1366}
1367
Evan Chenga8e29892007-01-19 07:51:42 +00001368// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001370 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001371 [(store GPR:$src, addrmode2:$addr)]>;
1372
1373// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001374def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001376 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1377
Evan Cheng0e55fd62010-09-30 01:08:25 +00001378def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1379 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001380 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1381
1382// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001383let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001384def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001386 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001387
1388// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001389def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001390 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001391 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001392 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001393 [(set GPR:$base_wb,
1394 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1395
Evan Chengd87293c2008-11-06 08:47:38 +00001396def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001397 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001398 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001399 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001400 [(set GPR:$base_wb,
1401 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1402
Evan Chengd87293c2008-11-06 08:47:38 +00001403def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001404 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001406 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001407 [(set GPR:$base_wb,
1408 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1409
Evan Chengd87293c2008-11-06 08:47:38 +00001410def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001411 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001413 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001414 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1415 GPR:$base, am3offset:$offset))]>;
1416
Evan Chengd87293c2008-11-06 08:47:38 +00001417def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001418 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001420 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001421 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1422 GPR:$base, am2offset:$offset))]>;
1423
Evan Chengd87293c2008-11-06 08:47:38 +00001424def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001425 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001426 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001427 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001428 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1429 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001430
Johnny Chen39a4bb32010-02-18 22:31:18 +00001431// For disassembly only
1432def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1433 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001435 "strd", "\t$src1, $src2, [$base, $offset]!",
1436 "$base = $base_wb", []>;
1437
1438// For disassembly only
1439def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1440 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001441 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001442 "strd", "\t$src1, $src2, [$base], $offset",
1443 "$base = $base_wb", []>;
1444
Johnny Chenad4df4c2010-03-01 19:22:00 +00001445// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001446
1447def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001448 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001450 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1451 [/* For disassembly only; pattern left blank */]> {
1452 let Inst{21} = 1; // overwrite
1453}
1454
1455def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001456 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001458 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1459 [/* For disassembly only; pattern left blank */]> {
1460 let Inst{21} = 1; // overwrite
1461}
1462
Johnny Chenad4df4c2010-03-01 19:22:00 +00001463def STRHT: AI3sthpo<(outs GPR:$base_wb),
1464 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001465 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001466 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1467 [/* For disassembly only; pattern left blank */]> {
1468 let Inst{21} = 1; // overwrite
1469}
1470
Evan Chenga8e29892007-01-19 07:51:42 +00001471//===----------------------------------------------------------------------===//
1472// Load / store multiple Instructions.
1473//
1474
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001475let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001476def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001477 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001478 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001479 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001480
Bob Wilson815baeb2010-03-13 01:08:20 +00001481def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1482 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001483 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001484 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001485 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001486} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001487
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001488let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001489def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001490 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001491 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001492 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1493
1494def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1495 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001496 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001497 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001498 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001499} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001500
1501//===----------------------------------------------------------------------===//
1502// Move Instructions.
1503//
1504
Evan Chengcd799b92009-06-12 20:46:18 +00001505let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001506def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001507 "mov", "\t$dst, $src", []>, UnaryDP {
Jim Grosbach62547262010-10-11 18:51:51 +00001508 bits<4> dst;
1509 bits<4> src;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001510
Johnny Chen04301522009-11-07 00:54:36 +00001511 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001512 let Inst{25} = 0;
Jim Grosbach62547262010-10-11 18:51:51 +00001513 let Inst{3-0} = src;
1514 let Inst{15-12} = dst;
Bob Wilson8e86b512009-10-14 19:00:24 +00001515}
1516
Dale Johannesen38d5f042010-06-15 22:24:08 +00001517// A version for the smaller set of tail call registers.
1518let neverHasSideEffects = 1 in
1519def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1520 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
Jim Grosbach62547262010-10-11 18:51:51 +00001521 bits<4> dst;
1522 bits<4> src;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001523
Dale Johannesen38d5f042010-06-15 22:24:08 +00001524 let Inst{11-4} = 0b00000000;
1525 let Inst{25} = 0;
Jim Grosbach62547262010-10-11 18:51:51 +00001526 let Inst{3-0} = src;
1527 let Inst{15-12} = dst;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001528}
1529
Jim Grosbach64171712010-02-16 21:07:46 +00001530def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001531 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001532 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001533 let Inst{25} = 0;
1534}
Evan Chenga2515702007-03-19 07:09:02 +00001535
Evan Chengb3379fb2009-02-05 08:42:55 +00001536let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001537def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001538 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001539 let Inst{25} = 1;
1540}
1541
1542let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001543def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001544 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001545 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001546 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001547 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001548 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001549 let Inst{25} = 1;
1550}
1551
Evan Cheng5adb66a2009-09-28 09:14:39 +00001552let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001553def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1554 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001555 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001556 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001557 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001558 lo16AllZero:$imm))]>, UnaryDP,
1559 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001560 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001561 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001562}
Evan Cheng13ab0202007-07-10 18:08:01 +00001563
Evan Cheng20956592009-10-21 08:15:52 +00001564def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1565 Requires<[IsARM, HasV6T2]>;
1566
David Goodwinca01a8d2009-09-01 18:32:09 +00001567let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001568def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001569 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001570 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001571
1572// These aren't really mov instructions, but we have to define them this way
1573// due to flag operands.
1574
Evan Cheng071a2792007-09-11 19:55:27 +00001575let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001576def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001577 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001578 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001579def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001580 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001581 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001582}
Evan Chenga8e29892007-01-19 07:51:42 +00001583
Evan Chenga8e29892007-01-19 07:51:42 +00001584//===----------------------------------------------------------------------===//
1585// Extend Instructions.
1586//
1587
1588// Sign extenders
1589
Evan Cheng576a3962010-09-25 00:49:35 +00001590defm SXTB : AI_ext_rrot<0b01101010,
1591 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1592defm SXTH : AI_ext_rrot<0b01101011,
1593 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001594
Evan Cheng576a3962010-09-25 00:49:35 +00001595defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001596 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001597defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001598 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001599
Johnny Chen2ec5e492010-02-22 21:50:40 +00001600// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001601defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001602
1603// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001604defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001605
1606// Zero extenders
1607
1608let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001609defm UXTB : AI_ext_rrot<0b01101110,
1610 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1611defm UXTH : AI_ext_rrot<0b01101111,
1612 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1613defm UXTB16 : AI_ext_rrot<0b01101100,
1614 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001615
Jim Grosbach542f6422010-07-28 23:25:44 +00001616// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1617// The transformation should probably be done as a combiner action
1618// instead so we can include a check for masking back in the upper
1619// eight bits of the source into the lower eight bits of the result.
1620//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1621// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001622def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001623 (UXTB16r_rot GPR:$Src, 8)>;
1624
Evan Cheng576a3962010-09-25 00:49:35 +00001625defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001626 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001627defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001628 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001629}
1630
Evan Chenga8e29892007-01-19 07:51:42 +00001631// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001632// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001633defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001634
Evan Chenga8e29892007-01-19 07:51:42 +00001635
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001636def SBFX : I<(outs GPR:$dst),
1637 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001638 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001639 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001640 Requires<[IsARM, HasV6T2]> {
1641 let Inst{27-21} = 0b0111101;
1642 let Inst{6-4} = 0b101;
1643}
1644
1645def UBFX : I<(outs GPR:$dst),
1646 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001647 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001648 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001649 Requires<[IsARM, HasV6T2]> {
1650 let Inst{27-21} = 0b0111111;
1651 let Inst{6-4} = 0b101;
1652}
1653
Evan Chenga8e29892007-01-19 07:51:42 +00001654//===----------------------------------------------------------------------===//
1655// Arithmetic Instructions.
1656//
1657
Jim Grosbach26421962008-10-14 20:36:24 +00001658defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001659 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001660 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001661defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001662 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001663 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001664
Evan Chengc85e8322007-07-05 07:13:32 +00001665// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001666defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001667 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001668 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1669defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001670 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001671 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001672
Evan Cheng62674222009-06-25 23:34:10 +00001673defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001674 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001675defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001676 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001677defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001678 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001679defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001680 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001681
Evan Chengedda31c2008-11-05 18:35:52 +00001682def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001683 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1684 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001685 let Inst{25} = 1;
1686}
Evan Cheng13ab0202007-07-10 18:08:01 +00001687
Bob Wilsoncff71782010-08-05 18:23:43 +00001688// The reg/reg form is only defined for the disassembler; for codegen it is
1689// equivalent to SUBrr.
1690def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001691 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1692 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001693 let Inst{25} = 0;
1694 let Inst{11-4} = 0b00000000;
1695}
1696
Evan Chengedda31c2008-11-05 18:35:52 +00001697def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001698 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1699 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001700 let Inst{25} = 0;
1701}
Evan Chengc85e8322007-07-05 07:13:32 +00001702
1703// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001704let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001705def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001706 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001707 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001708 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001709 let Inst{25} = 1;
1710}
Evan Chengedda31c2008-11-05 18:35:52 +00001711def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001712 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001713 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001714 let Inst{20} = 1;
1715 let Inst{25} = 0;
1716}
Evan Cheng071a2792007-09-11 19:55:27 +00001717}
Evan Chengc85e8322007-07-05 07:13:32 +00001718
Evan Cheng62674222009-06-25 23:34:10 +00001719let Uses = [CPSR] in {
1720def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001721 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001722 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1723 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001724 let Inst{25} = 1;
1725}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001726// The reg/reg form is only defined for the disassembler; for codegen it is
1727// equivalent to SUBrr.
1728def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1729 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1730 [/* For disassembly only; pattern left blank */]> {
1731 let Inst{25} = 0;
1732 let Inst{11-4} = 0b00000000;
1733}
Evan Cheng62674222009-06-25 23:34:10 +00001734def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001735 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001736 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1737 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001738 let Inst{25} = 0;
1739}
Evan Cheng62674222009-06-25 23:34:10 +00001740}
1741
1742// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001743let Defs = [CPSR], Uses = [CPSR] in {
1744def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001745 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001746 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1747 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001748 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001749 let Inst{25} = 1;
1750}
Evan Cheng1e249e32009-06-25 20:59:23 +00001751def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001752 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001753 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1754 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001755 let Inst{20} = 1;
1756 let Inst{25} = 0;
1757}
Evan Cheng071a2792007-09-11 19:55:27 +00001758}
Evan Cheng2c614c52007-06-06 10:17:05 +00001759
Evan Chenga8e29892007-01-19 07:51:42 +00001760// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001761// The assume-no-carry-in form uses the negation of the input since add/sub
1762// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1763// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1764// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001765def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1766 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001767def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1768 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1769// The with-carry-in form matches bitwise not instead of the negation.
1770// Effectively, the inverse interpretation of the carry flag already accounts
1771// for part of the negation.
1772def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1773 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001774
1775// Note: These are implemented in C++ code, because they have to generate
1776// ADD/SUBrs instructions, which use a complex pattern that a xform function
1777// cannot produce.
1778// (mul X, 2^n+1) -> (add (X << n), X)
1779// (mul X, 2^n-1) -> (rsb X, (X << n))
1780
Johnny Chen667d1272010-02-22 18:50:54 +00001781// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001782// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001783class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1784 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001785 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001786 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001787 let Inst{27-20} = op27_20;
1788 let Inst{7-4} = op7_4;
1789}
1790
Johnny Chen667d1272010-02-22 18:50:54 +00001791// Saturating add/subtract -- for disassembly only
1792
Nate Begeman692433b2010-07-29 17:56:55 +00001793def QADD : AAI<0b00010000, 0b0101, "qadd",
1794 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001795def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1796def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1797def QASX : AAI<0b01100010, 0b0011, "qasx">;
1798def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1799def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1800def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001801def QSUB : AAI<0b00010010, 0b0101, "qsub",
1802 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001803def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1804def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1805def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1806def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1807def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1808def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1809def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1810def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1811
1812// Signed/Unsigned add/subtract -- for disassembly only
1813
1814def SASX : AAI<0b01100001, 0b0011, "sasx">;
1815def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1816def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1817def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1818def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1819def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1820def UASX : AAI<0b01100101, 0b0011, "uasx">;
1821def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1822def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1823def USAX : AAI<0b01100101, 0b0101, "usax">;
1824def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1825def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1826
1827// Signed/Unsigned halving add/subtract -- for disassembly only
1828
1829def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1830def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1831def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1832def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1833def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1834def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1835def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1836def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1837def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1838def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1839def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1840def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1841
Johnny Chenadc77332010-02-26 22:04:29 +00001842// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001843
Johnny Chenadc77332010-02-26 22:04:29 +00001844def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001845 MulFrm /* for convenience */, NoItinerary, "usad8",
1846 "\t$dst, $a, $b", []>,
1847 Requires<[IsARM, HasV6]> {
1848 let Inst{27-20} = 0b01111000;
1849 let Inst{15-12} = 0b1111;
1850 let Inst{7-4} = 0b0001;
1851}
1852def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1853 MulFrm /* for convenience */, NoItinerary, "usada8",
1854 "\t$dst, $a, $b, $acc", []>,
1855 Requires<[IsARM, HasV6]> {
1856 let Inst{27-20} = 0b01111000;
1857 let Inst{7-4} = 0b0001;
1858}
1859
1860// Signed/Unsigned saturate -- for disassembly only
1861
Bob Wilson22f5dc72010-08-16 18:27:34 +00001862def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001863 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1864 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001865 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001866 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001867}
1868
Bob Wilson9a1c1892010-08-11 00:01:18 +00001869def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001870 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1871 [/* For disassembly only; pattern left blank */]> {
1872 let Inst{27-20} = 0b01101010;
1873 let Inst{7-4} = 0b0011;
1874}
1875
Bob Wilson22f5dc72010-08-16 18:27:34 +00001876def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001877 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1878 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001879 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001880 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001881}
1882
Bob Wilson9a1c1892010-08-11 00:01:18 +00001883def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001884 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1885 [/* For disassembly only; pattern left blank */]> {
1886 let Inst{27-20} = 0b01101110;
1887 let Inst{7-4} = 0b0011;
1888}
Evan Chenga8e29892007-01-19 07:51:42 +00001889
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001890def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1891def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001892
Evan Chenga8e29892007-01-19 07:51:42 +00001893//===----------------------------------------------------------------------===//
1894// Bitwise Instructions.
1895//
1896
Jim Grosbach26421962008-10-14 20:36:24 +00001897defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001898 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001899 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001900defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001901 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001902 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001903defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001904 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001905 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001906defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001907 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001908 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001909defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001910 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001911 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001912
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001913def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001914 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001915 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001916 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1917 Requires<[IsARM, HasV6T2]> {
1918 let Inst{27-21} = 0b0111110;
1919 let Inst{6-0} = 0b0011111;
1920}
1921
Johnny Chenb2503c02010-02-17 06:31:48 +00001922// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001923def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001924 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001925 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1926 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1927 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001928 Requires<[IsARM, HasV6T2]> {
1929 let Inst{27-21} = 0b0111110;
1930 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1931}
1932
Evan Cheng5d42c562010-09-29 00:49:25 +00001933def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001934 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001935 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001936 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001937 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001938}
Evan Chengedda31c2008-11-05 18:35:52 +00001939def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001940 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001941 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1942 let Inst{25} = 0;
1943}
Evan Chengb3379fb2009-02-05 08:42:55 +00001944let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001945def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001946 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001947 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1948 let Inst{25} = 1;
1949}
Evan Chenga8e29892007-01-19 07:51:42 +00001950
1951def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1952 (BICri GPR:$src, so_imm_not:$imm)>;
1953
1954//===----------------------------------------------------------------------===//
1955// Multiply Instructions.
1956//
1957
Evan Cheng8de898a2009-06-26 00:19:44 +00001958let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001959def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001960 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001961 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001962
Evan Chengfbc9d412008-11-06 01:21:28 +00001963def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001964 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001965 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001966
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001967def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001968 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001969 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1970 Requires<[IsARM, HasV6T2]>;
1971
Evan Chenga8e29892007-01-19 07:51:42 +00001972// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001973let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001974let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001975def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001976 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001977 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001978
Evan Chengfbc9d412008-11-06 01:21:28 +00001979def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001980 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001981 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001982}
Evan Chenga8e29892007-01-19 07:51:42 +00001983
1984// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001985def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001986 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001987 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001988
Evan Chengfbc9d412008-11-06 01:21:28 +00001989def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001990 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001991 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001992
Evan Chengfbc9d412008-11-06 01:21:28 +00001993def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001994 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001995 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001996 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001997} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001998
1999// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002000def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002001 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002002 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002003 Requires<[IsARM, HasV6]> {
2004 let Inst{7-4} = 0b0001;
2005 let Inst{15-12} = 0b1111;
2006}
Evan Cheng13ab0202007-07-10 18:08:01 +00002007
Johnny Chen2ec5e492010-02-22 21:50:40 +00002008def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2009 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2010 [/* For disassembly only; pattern left blank */]>,
2011 Requires<[IsARM, HasV6]> {
2012 let Inst{7-4} = 0b0011; // R = 1
2013 let Inst{15-12} = 0b1111;
2014}
2015
Evan Chengfbc9d412008-11-06 01:21:28 +00002016def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002017 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002018 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002019 Requires<[IsARM, HasV6]> {
2020 let Inst{7-4} = 0b0001;
2021}
Evan Chenga8e29892007-01-19 07:51:42 +00002022
Johnny Chen2ec5e492010-02-22 21:50:40 +00002023def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2024 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2025 [/* For disassembly only; pattern left blank */]>,
2026 Requires<[IsARM, HasV6]> {
2027 let Inst{7-4} = 0b0011; // R = 1
2028}
Evan Chenga8e29892007-01-19 07:51:42 +00002029
Evan Chengfbc9d412008-11-06 01:21:28 +00002030def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002031 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002032 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002033 Requires<[IsARM, HasV6]> {
2034 let Inst{7-4} = 0b1101;
2035}
Evan Chenga8e29892007-01-19 07:51:42 +00002036
Johnny Chen2ec5e492010-02-22 21:50:40 +00002037def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2038 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2039 [/* For disassembly only; pattern left blank */]>,
2040 Requires<[IsARM, HasV6]> {
2041 let Inst{7-4} = 0b1111; // R = 1
2042}
2043
Raul Herbster37fb5b12007-08-30 23:25:47 +00002044multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002045 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002046 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002047 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2048 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002049 Requires<[IsARM, HasV5TE]> {
2050 let Inst{5} = 0;
2051 let Inst{6} = 0;
2052 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002053
Evan Chengeb4f52e2008-11-06 03:35:07 +00002054 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002055 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002056 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002057 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002058 Requires<[IsARM, HasV5TE]> {
2059 let Inst{5} = 0;
2060 let Inst{6} = 1;
2061 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002062
Evan Chengeb4f52e2008-11-06 03:35:07 +00002063 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002064 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002065 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002066 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002067 Requires<[IsARM, HasV5TE]> {
2068 let Inst{5} = 1;
2069 let Inst{6} = 0;
2070 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002071
Evan Chengeb4f52e2008-11-06 03:35:07 +00002072 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002073 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002074 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2075 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002076 Requires<[IsARM, HasV5TE]> {
2077 let Inst{5} = 1;
2078 let Inst{6} = 1;
2079 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002080
Evan Chengeb4f52e2008-11-06 03:35:07 +00002081 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002082 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002083 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002084 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002085 Requires<[IsARM, HasV5TE]> {
2086 let Inst{5} = 1;
2087 let Inst{6} = 0;
2088 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002089
Evan Chengeb4f52e2008-11-06 03:35:07 +00002090 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002091 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002092 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002093 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002094 Requires<[IsARM, HasV5TE]> {
2095 let Inst{5} = 1;
2096 let Inst{6} = 1;
2097 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002098}
2099
Raul Herbster37fb5b12007-08-30 23:25:47 +00002100
2101multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002102 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002103 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002104 [(set GPR:$dst, (add GPR:$acc,
2105 (opnode (sext_inreg GPR:$a, i16),
2106 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002107 Requires<[IsARM, HasV5TE]> {
2108 let Inst{5} = 0;
2109 let Inst{6} = 0;
2110 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002111
Evan Chengeb4f52e2008-11-06 03:35:07 +00002112 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002113 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002114 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002115 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002116 Requires<[IsARM, HasV5TE]> {
2117 let Inst{5} = 0;
2118 let Inst{6} = 1;
2119 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002120
Evan Chengeb4f52e2008-11-06 03:35:07 +00002121 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002122 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002123 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002124 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002125 Requires<[IsARM, HasV5TE]> {
2126 let Inst{5} = 1;
2127 let Inst{6} = 0;
2128 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002129
Evan Chengeb4f52e2008-11-06 03:35:07 +00002130 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002131 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2132 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2133 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002134 Requires<[IsARM, HasV5TE]> {
2135 let Inst{5} = 1;
2136 let Inst{6} = 1;
2137 }
Evan Chenga8e29892007-01-19 07:51:42 +00002138
Evan Chengeb4f52e2008-11-06 03:35:07 +00002139 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002140 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002141 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002142 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002143 Requires<[IsARM, HasV5TE]> {
2144 let Inst{5} = 0;
2145 let Inst{6} = 0;
2146 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002147
Evan Chengeb4f52e2008-11-06 03:35:07 +00002148 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002149 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002150 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002151 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002152 Requires<[IsARM, HasV5TE]> {
2153 let Inst{5} = 0;
2154 let Inst{6} = 1;
2155 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002156}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002157
Raul Herbster37fb5b12007-08-30 23:25:47 +00002158defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2159defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002160
Johnny Chen83498e52010-02-12 21:59:23 +00002161// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2162def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2163 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2164 [/* For disassembly only; pattern left blank */]>,
2165 Requires<[IsARM, HasV5TE]> {
2166 let Inst{5} = 0;
2167 let Inst{6} = 0;
2168}
2169
2170def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2171 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2172 [/* For disassembly only; pattern left blank */]>,
2173 Requires<[IsARM, HasV5TE]> {
2174 let Inst{5} = 0;
2175 let Inst{6} = 1;
2176}
2177
2178def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2179 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2180 [/* For disassembly only; pattern left blank */]>,
2181 Requires<[IsARM, HasV5TE]> {
2182 let Inst{5} = 1;
2183 let Inst{6} = 0;
2184}
2185
2186def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2187 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2188 [/* For disassembly only; pattern left blank */]>,
2189 Requires<[IsARM, HasV5TE]> {
2190 let Inst{5} = 1;
2191 let Inst{6} = 1;
2192}
2193
Johnny Chen667d1272010-02-22 18:50:54 +00002194// Helper class for AI_smld -- for disassembly only
2195class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2196 InstrItinClass itin, string opc, string asm>
2197 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2198 let Inst{4} = 1;
2199 let Inst{5} = swap;
2200 let Inst{6} = sub;
2201 let Inst{7} = 0;
2202 let Inst{21-20} = 0b00;
2203 let Inst{22} = long;
2204 let Inst{27-23} = 0b01110;
2205}
2206
2207multiclass AI_smld<bit sub, string opc> {
2208
2209 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2210 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2211
2212 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2213 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2214
2215 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2216 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2217
2218 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2219 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2220
2221}
2222
2223defm SMLA : AI_smld<0, "smla">;
2224defm SMLS : AI_smld<1, "smls">;
2225
Johnny Chen2ec5e492010-02-22 21:50:40 +00002226multiclass AI_sdml<bit sub, string opc> {
2227
2228 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2229 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2230 let Inst{15-12} = 0b1111;
2231 }
2232
2233 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2234 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2235 let Inst{15-12} = 0b1111;
2236 }
2237
2238}
2239
2240defm SMUA : AI_sdml<0, "smua">;
2241defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002242
Evan Chenga8e29892007-01-19 07:51:42 +00002243//===----------------------------------------------------------------------===//
2244// Misc. Arithmetic Instructions.
2245//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002246
David Goodwin5d598aa2009-08-19 18:00:44 +00002247def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002248 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002249 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2250 let Inst{7-4} = 0b0001;
2251 let Inst{11-8} = 0b1111;
2252 let Inst{19-16} = 0b1111;
2253}
Rafael Espindola199dd672006-10-17 13:13:23 +00002254
Jim Grosbach3482c802010-01-18 19:58:49 +00002255def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002256 "rbit", "\t$dst, $src",
2257 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2258 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002259 let Inst{7-4} = 0b0011;
2260 let Inst{11-8} = 0b1111;
2261 let Inst{19-16} = 0b1111;
2262}
2263
David Goodwin5d598aa2009-08-19 18:00:44 +00002264def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002265 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002266 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2267 let Inst{7-4} = 0b0011;
2268 let Inst{11-8} = 0b1111;
2269 let Inst{19-16} = 0b1111;
2270}
Rafael Espindola199dd672006-10-17 13:13:23 +00002271
David Goodwin5d598aa2009-08-19 18:00:44 +00002272def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002273 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002274 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002275 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2276 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2277 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2278 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002279 Requires<[IsARM, HasV6]> {
2280 let Inst{7-4} = 0b1011;
2281 let Inst{11-8} = 0b1111;
2282 let Inst{19-16} = 0b1111;
2283}
Rafael Espindola27185192006-09-29 21:20:16 +00002284
David Goodwin5d598aa2009-08-19 18:00:44 +00002285def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002286 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002287 [(set GPR:$dst,
2288 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002289 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2290 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002291 Requires<[IsARM, HasV6]> {
2292 let Inst{7-4} = 0b1011;
2293 let Inst{11-8} = 0b1111;
2294 let Inst{19-16} = 0b1111;
2295}
Rafael Espindola27185192006-09-29 21:20:16 +00002296
Bob Wilsonf955f292010-08-17 17:23:19 +00002297def lsl_shift_imm : SDNodeXForm<imm, [{
2298 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2299 return CurDAG->getTargetConstant(Sh, MVT::i32);
2300}]>;
2301
2302def lsl_amt : PatLeaf<(i32 imm), [{
2303 return (N->getZExtValue() < 32);
2304}], lsl_shift_imm>;
2305
Evan Cheng8b59db32008-11-07 01:41:35 +00002306def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002307 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2308 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002309 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002310 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002311 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002312 Requires<[IsARM, HasV6]> {
2313 let Inst{6-4} = 0b001;
2314}
Rafael Espindola27185192006-09-29 21:20:16 +00002315
Evan Chenga8e29892007-01-19 07:51:42 +00002316// Alternate cases for PKHBT where identities eliminate some nodes.
2317def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2318 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002319def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2320 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002321
Bob Wilsonf955f292010-08-17 17:23:19 +00002322def asr_shift_imm : SDNodeXForm<imm, [{
2323 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2324 return CurDAG->getTargetConstant(Sh, MVT::i32);
2325}]>;
2326
2327def asr_amt : PatLeaf<(i32 imm), [{
2328 return (N->getZExtValue() <= 32);
2329}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002330
Bob Wilsondc66eda2010-08-16 22:26:55 +00002331// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2332// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002333def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002334 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002335 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002336 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002337 (and (sra GPR:$src2, asr_amt:$sh),
2338 0xFFFF)))]>,
2339 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002340 let Inst{6-4} = 0b101;
2341}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002342
Evan Chenga8e29892007-01-19 07:51:42 +00002343// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2344// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002345def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002346 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002347def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002348 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2349 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002350
Evan Chenga8e29892007-01-19 07:51:42 +00002351//===----------------------------------------------------------------------===//
2352// Comparison Instructions...
2353//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002354
Jim Grosbach26421962008-10-14 20:36:24 +00002355defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002356 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002357 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002358
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002359// FIXME: We have to be careful when using the CMN instruction and comparison
2360// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002361// results:
2362//
2363// rsbs r1, r1, 0
2364// cmp r0, r1
2365// mov r0, #0
2366// it ls
2367// mov r0, #1
2368//
2369// and:
2370//
2371// cmn r0, r1
2372// mov r0, #0
2373// it ls
2374// mov r0, #1
2375//
2376// However, the CMN gives the *opposite* result when r1 is 0. This is because
2377// the carry flag is set in the CMP case but not in the CMN case. In short, the
2378// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2379// value of r0 and the carry bit (because the "carry bit" parameter to
2380// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2381// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2382// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2383// parameter to AddWithCarry is defined as 0).
2384//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002385// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002386//
2387// x = 0
2388// ~x = 0xFFFF FFFF
2389// ~x + 1 = 0x1 0000 0000
2390// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2391//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002392// Therefore, we should disable CMN when comparing against zero, until we can
2393// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2394// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002395//
2396// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2397//
2398// This is related to <rdar://problem/7569620>.
2399//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002400//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2401// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002402
Evan Chenga8e29892007-01-19 07:51:42 +00002403// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002404defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002405 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002406 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002407defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002408 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002409 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002410
David Goodwinc0309b42009-06-29 15:33:01 +00002411defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002412 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002413 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2414defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002415 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002416 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002417
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002418//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2419// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002420
David Goodwinc0309b42009-06-29 15:33:01 +00002421def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002422 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002423
Evan Cheng218977b2010-07-13 19:27:42 +00002424// Pseudo i64 compares for some floating point compares.
2425let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2426 Defs = [CPSR] in {
2427def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002428 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002429 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002430 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2431
2432def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002433 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002434 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2435} // usesCustomInserter
2436
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002437
Evan Chenga8e29892007-01-19 07:51:42 +00002438// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002439// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002440// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002441// FIXME: These should all be pseudo-instructions that get expanded to
2442// the normal MOV instructions. That would fix the dependency on
2443// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002444let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002445def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002446 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002447 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002448 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002449 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002450 let Inst{25} = 0;
2451}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002452
Evan Chengd87293c2008-11-06 08:47:38 +00002453def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002454 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002455 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002456 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002457 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002458 let Inst{25} = 0;
2459}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002460
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002461def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2462 DPFrm, IIC_iMOVi,
2463 "movw", "\t$dst, $src",
2464 []>,
2465 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2466 UnaryDP {
2467 let Inst{20} = 0;
2468 let Inst{25} = 1;
2469}
2470
Evan Chengd87293c2008-11-06 08:47:38 +00002471def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002472 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002473 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002474 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002475 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002476 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002477}
Owen Andersonf523e472010-09-23 23:45:25 +00002478} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002479
Jim Grosbach3728e962009-12-10 00:11:09 +00002480//===----------------------------------------------------------------------===//
2481// Atomic operations intrinsics
2482//
2483
2484// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002485let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002486def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002487 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002488 let Inst{31-4} = 0xf57ff05;
2489 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002490 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002491 let Inst{3-0} = 0b1111;
2492}
Jim Grosbach3728e962009-12-10 00:11:09 +00002493
Johnny Chen7def14f2010-08-11 23:35:12 +00002494def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002495 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002496 let Inst{31-4} = 0xf57ff04;
2497 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002498 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002499 let Inst{3-0} = 0b1111;
2500}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002501
Johnny Chen7def14f2010-08-11 23:35:12 +00002502def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002503 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002504 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002505 Requires<[IsARM, HasV6]> {
2506 // FIXME: add support for options other than a full system DMB
2507 // FIXME: add encoding
2508}
2509
Johnny Chen7def14f2010-08-11 23:35:12 +00002510def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002511 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002512 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002513 Requires<[IsARM, HasV6]> {
2514 // FIXME: add support for options other than a full system DSB
2515 // FIXME: add encoding
2516}
Jim Grosbach3728e962009-12-10 00:11:09 +00002517}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002518
Johnny Chen1adc40c2010-08-12 20:46:17 +00002519// Memory Barrier Operations Variants -- for disassembly only
2520
2521def memb_opt : Operand<i32> {
2522 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002523}
2524
Johnny Chen1adc40c2010-08-12 20:46:17 +00002525class AMBI<bits<4> op7_4, string opc>
2526 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2527 [/* For disassembly only; pattern left blank */]>,
2528 Requires<[IsARM, HasDB]> {
2529 let Inst{31-8} = 0xf57ff0;
2530 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002531}
2532
2533// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002534def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002535
2536// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002537def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002538
2539// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002540def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2541 Requires<[IsARM, HasDB]> {
2542 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002543 let Inst{3-0} = 0b1111;
2544}
2545
Jim Grosbach66869102009-12-11 18:52:41 +00002546let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002547 let Uses = [CPSR] in {
2548 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002550 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2551 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002553 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2554 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002556 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2557 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002559 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2560 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002562 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2563 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002565 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2566 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002568 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2569 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002571 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2572 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002574 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2575 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002577 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2578 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002580 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2581 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002583 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2584 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002586 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2587 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002588 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002589 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2590 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002591 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002592 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2593 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002595 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2596 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002597 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002598 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2599 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002600 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002601 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2602
2603 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002605 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2606 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002607 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002608 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2609 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002610 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002611 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2612
Jim Grosbache801dc42009-12-12 01:40:06 +00002613 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002615 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2616 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002617 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002618 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2619 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002621 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2622}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002623}
2624
2625let mayLoad = 1 in {
2626def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2627 "ldrexb", "\t$dest, [$ptr]",
2628 []>;
2629def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2630 "ldrexh", "\t$dest, [$ptr]",
2631 []>;
2632def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2633 "ldrex", "\t$dest, [$ptr]",
2634 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002635def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002636 NoItinerary,
2637 "ldrexd", "\t$dest, $dest2, [$ptr]",
2638 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002639}
2640
Jim Grosbach587b0722009-12-16 19:44:06 +00002641let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002642def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002643 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002644 "strexb", "\t$success, $src, [$ptr]",
2645 []>;
2646def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2647 NoItinerary,
2648 "strexh", "\t$success, $src, [$ptr]",
2649 []>;
2650def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002651 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002652 "strex", "\t$success, $src, [$ptr]",
2653 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002654def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002655 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2656 NoItinerary,
2657 "strexd", "\t$success, $src, $src2, [$ptr]",
2658 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002659}
2660
Johnny Chenb9436272010-02-17 22:37:58 +00002661// Clear-Exclusive is for disassembly only.
2662def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2663 [/* For disassembly only; pattern left blank */]>,
2664 Requires<[IsARM, HasV7]> {
2665 let Inst{31-20} = 0xf57;
2666 let Inst{7-4} = 0b0001;
2667}
2668
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002669// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2670let mayLoad = 1 in {
2671def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2672 "swp", "\t$dst, $src, [$ptr]",
2673 [/* For disassembly only; pattern left blank */]> {
2674 let Inst{27-23} = 0b00010;
2675 let Inst{22} = 0; // B = 0
2676 let Inst{21-20} = 0b00;
2677 let Inst{7-4} = 0b1001;
2678}
2679
2680def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2681 "swpb", "\t$dst, $src, [$ptr]",
2682 [/* For disassembly only; pattern left blank */]> {
2683 let Inst{27-23} = 0b00010;
2684 let Inst{22} = 1; // B = 1
2685 let Inst{21-20} = 0b00;
2686 let Inst{7-4} = 0b1001;
2687}
2688}
2689
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002690//===----------------------------------------------------------------------===//
2691// TLS Instructions
2692//
2693
2694// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002695let isCall = 1,
2696 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002697 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002698 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002699 [(set R0, ARMthread_pointer)]>;
2700}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002701
Evan Chenga8e29892007-01-19 07:51:42 +00002702//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002703// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002704// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002705// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002706// Since by its nature we may be coming from some other function to get
2707// here, and we're using the stack frame for the containing function to
2708// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002709// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002710// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002711// except for our own input by listing the relevant registers in Defs. By
2712// doing so, we also cause the prologue/epilogue code to actively preserve
2713// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002714// A constant value is passed in $val, and we use the location as a scratch.
2715let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002716 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2717 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002718 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002719 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002720 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002721 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002722 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002723 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2724 Requires<[IsARM, HasVFP2]>;
2725}
2726
2727let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002728 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2729 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002730 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2731 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002732 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002733 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2734 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002735}
2736
Jim Grosbach5eb19512010-05-22 01:06:18 +00002737// FIXME: Non-Darwin version(s)
2738let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2739 Defs = [ R7, LR, SP ] in {
2740def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2741 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002742 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002743 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2744 Requires<[IsARM, IsDarwin]>;
2745}
2746
Jim Grosbach0e0da732009-05-12 23:59:14 +00002747//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002748// Non-Instruction Patterns
2749//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002750
Evan Chenga8e29892007-01-19 07:51:42 +00002751// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002752
Evan Chenga8e29892007-01-19 07:51:42 +00002753// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002754// FIXME: Expand this in ARMExpandPseudoInsts.
2755// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002756let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002757def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002758 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002759 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002760 [(set GPR:$dst, so_imm2part:$src)]>,
2761 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002762
Evan Chenga8e29892007-01-19 07:51:42 +00002763def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002764 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2765 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002766def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002767 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2768 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002769def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2770 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2771 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002772def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2773 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2774 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002775
Evan Cheng5adb66a2009-09-28 09:14:39 +00002776// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002777// This is a single pseudo instruction, the benefit is that it can be remat'd
2778// as a single unit instead of having to handle reg inputs.
2779// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002780let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002781def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2782 [(set GPR:$dst, (i32 imm:$src))]>,
2783 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002784
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002785// ConstantPool, GlobalAddress, and JumpTable
2786def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2787 Requires<[IsARM, DontUseMovt]>;
2788def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2789def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2790 Requires<[IsARM, UseMovt]>;
2791def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2792 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2793
Evan Chenga8e29892007-01-19 07:51:42 +00002794// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002795
Dale Johannesen51e28e62010-06-03 21:09:53 +00002796// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002797def : ARMPat<(ARMtcret tcGPR:$dst),
2798 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002799
2800def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2801 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2802
2803def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2804 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2805
Dale Johannesen38d5f042010-06-15 22:24:08 +00002806def : ARMPat<(ARMtcret tcGPR:$dst),
2807 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002808
2809def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2810 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2811
2812def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2813 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002814
Evan Chenga8e29892007-01-19 07:51:42 +00002815// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002816def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002817 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002818def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002819 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002820
Evan Chenga8e29892007-01-19 07:51:42 +00002821// zextload i1 -> zextload i8
2822def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002823
Evan Chenga8e29892007-01-19 07:51:42 +00002824// extload -> zextload
2825def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2826def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2827def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002828
Evan Cheng83b5cf02008-11-05 23:22:34 +00002829def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2830def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2831
Evan Cheng34b12d22007-01-19 20:27:35 +00002832// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002833def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2834 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002835 (SMULBB GPR:$a, GPR:$b)>;
2836def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2837 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002838def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2839 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002840 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002841def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002842 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002843def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2844 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002845 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002846def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002847 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002848def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2849 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002850 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002851def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002852 (SMULWB GPR:$a, GPR:$b)>;
2853
2854def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002855 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2856 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002857 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2858def : ARMV5TEPat<(add GPR:$acc,
2859 (mul sext_16_node:$a, sext_16_node:$b)),
2860 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2861def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002862 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2863 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002864 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2865def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002866 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002867 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2868def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002869 (mul (sra GPR:$a, (i32 16)),
2870 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002871 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2872def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002873 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002874 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2875def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002876 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2877 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002878 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2879def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002880 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002881 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2882
Evan Chenga8e29892007-01-19 07:51:42 +00002883//===----------------------------------------------------------------------===//
2884// Thumb Support
2885//
2886
2887include "ARMInstrThumb.td"
2888
2889//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002890// Thumb2 Support
2891//
2892
2893include "ARMInstrThumb2.td"
2894
2895//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002896// Floating Point Support
2897//
2898
2899include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002900
2901//===----------------------------------------------------------------------===//
2902// Advanced SIMD (NEON) Support
2903//
2904
2905include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002906
2907//===----------------------------------------------------------------------===//
2908// Coprocessor Instructions. For disassembly only.
2909//
2910
2911def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2912 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2913 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2914 [/* For disassembly only; pattern left blank */]> {
2915 let Inst{4} = 0;
2916}
2917
2918def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2919 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2920 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2921 [/* For disassembly only; pattern left blank */]> {
2922 let Inst{31-28} = 0b1111;
2923 let Inst{4} = 0;
2924}
2925
Johnny Chen64dfb782010-02-16 20:04:27 +00002926class ACI<dag oops, dag iops, string opc, string asm>
2927 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2928 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2929 let Inst{27-25} = 0b110;
2930}
2931
2932multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2933
2934 def _OFFSET : ACI<(outs),
2935 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2936 opc, "\tp$cop, cr$CRd, $addr"> {
2937 let Inst{31-28} = op31_28;
2938 let Inst{24} = 1; // P = 1
2939 let Inst{21} = 0; // W = 0
2940 let Inst{22} = 0; // D = 0
2941 let Inst{20} = load;
2942 }
2943
2944 def _PRE : ACI<(outs),
2945 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2946 opc, "\tp$cop, cr$CRd, $addr!"> {
2947 let Inst{31-28} = op31_28;
2948 let Inst{24} = 1; // P = 1
2949 let Inst{21} = 1; // W = 1
2950 let Inst{22} = 0; // D = 0
2951 let Inst{20} = load;
2952 }
2953
2954 def _POST : ACI<(outs),
2955 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2956 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2957 let Inst{31-28} = op31_28;
2958 let Inst{24} = 0; // P = 0
2959 let Inst{21} = 1; // W = 1
2960 let Inst{22} = 0; // D = 0
2961 let Inst{20} = load;
2962 }
2963
2964 def _OPTION : ACI<(outs),
2965 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2966 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2967 let Inst{31-28} = op31_28;
2968 let Inst{24} = 0; // P = 0
2969 let Inst{23} = 1; // U = 1
2970 let Inst{21} = 0; // W = 0
2971 let Inst{22} = 0; // D = 0
2972 let Inst{20} = load;
2973 }
2974
2975 def L_OFFSET : ACI<(outs),
2976 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002977 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002978 let Inst{31-28} = op31_28;
2979 let Inst{24} = 1; // P = 1
2980 let Inst{21} = 0; // W = 0
2981 let Inst{22} = 1; // D = 1
2982 let Inst{20} = load;
2983 }
2984
2985 def L_PRE : ACI<(outs),
2986 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002987 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002988 let Inst{31-28} = op31_28;
2989 let Inst{24} = 1; // P = 1
2990 let Inst{21} = 1; // W = 1
2991 let Inst{22} = 1; // D = 1
2992 let Inst{20} = load;
2993 }
2994
2995 def L_POST : ACI<(outs),
2996 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002997 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002998 let Inst{31-28} = op31_28;
2999 let Inst{24} = 0; // P = 0
3000 let Inst{21} = 1; // W = 1
3001 let Inst{22} = 1; // D = 1
3002 let Inst{20} = load;
3003 }
3004
3005 def L_OPTION : ACI<(outs),
3006 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003007 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003008 let Inst{31-28} = op31_28;
3009 let Inst{24} = 0; // P = 0
3010 let Inst{23} = 1; // U = 1
3011 let Inst{21} = 0; // W = 0
3012 let Inst{22} = 1; // D = 1
3013 let Inst{20} = load;
3014 }
3015}
3016
3017defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3018defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3019defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3020defm STC2 : LdStCop<0b1111, 0, "stc2">;
3021
Johnny Chen906d57f2010-02-12 01:44:23 +00003022def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3023 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3024 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3025 [/* For disassembly only; pattern left blank */]> {
3026 let Inst{20} = 0;
3027 let Inst{4} = 1;
3028}
3029
3030def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3031 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3032 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3033 [/* For disassembly only; pattern left blank */]> {
3034 let Inst{31-28} = 0b1111;
3035 let Inst{20} = 0;
3036 let Inst{4} = 1;
3037}
3038
3039def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3040 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3041 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3042 [/* For disassembly only; pattern left blank */]> {
3043 let Inst{20} = 1;
3044 let Inst{4} = 1;
3045}
3046
3047def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3048 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3049 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3050 [/* For disassembly only; pattern left blank */]> {
3051 let Inst{31-28} = 0b1111;
3052 let Inst{20} = 1;
3053 let Inst{4} = 1;
3054}
3055
3056def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3057 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3058 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3059 [/* For disassembly only; pattern left blank */]> {
3060 let Inst{23-20} = 0b0100;
3061}
3062
3063def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3064 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3065 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3066 [/* For disassembly only; pattern left blank */]> {
3067 let Inst{31-28} = 0b1111;
3068 let Inst{23-20} = 0b0100;
3069}
3070
3071def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3072 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3073 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3074 [/* For disassembly only; pattern left blank */]> {
3075 let Inst{23-20} = 0b0101;
3076}
3077
3078def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3079 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3080 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3081 [/* For disassembly only; pattern left blank */]> {
3082 let Inst{31-28} = 0b1111;
3083 let Inst{23-20} = 0b0101;
3084}
3085
Johnny Chenb98e1602010-02-12 18:55:33 +00003086//===----------------------------------------------------------------------===//
3087// Move between special register and ARM core register -- for disassembly only
3088//
3089
3090def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3091 [/* For disassembly only; pattern left blank */]> {
3092 let Inst{23-20} = 0b0000;
3093 let Inst{7-4} = 0b0000;
3094}
3095
3096def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3097 [/* For disassembly only; pattern left blank */]> {
3098 let Inst{23-20} = 0b0100;
3099 let Inst{7-4} = 0b0000;
3100}
3101
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003102def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3103 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003104 [/* For disassembly only; pattern left blank */]> {
3105 let Inst{23-20} = 0b0010;
3106 let Inst{7-4} = 0b0000;
3107}
3108
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003109def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3110 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003111 [/* For disassembly only; pattern left blank */]> {
3112 let Inst{23-20} = 0b0010;
3113 let Inst{7-4} = 0b0000;
3114}
3115
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003116def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3117 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003118 [/* For disassembly only; pattern left blank */]> {
3119 let Inst{23-20} = 0b0110;
3120 let Inst{7-4} = 0b0000;
3121}
3122
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003123def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3124 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003125 [/* For disassembly only; pattern left blank */]> {
3126 let Inst{23-20} = 0b0110;
3127 let Inst{7-4} = 0b0000;
3128}