Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 61 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>; |
| 62 | def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>; |
| 63 | def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 64 | def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 65 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 66 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 67 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 68 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 69 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 70 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | // Node definitions. |
| 72 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 74 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 75 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 76 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 77 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 78 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | |
| 80 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 81 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 82 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 83 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 84 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 85 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 87 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 88 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 90 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInFlag]>; |
| 92 | |
| 93 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 94 | [SDNPInFlag]>; |
| 95 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 96 | [SDNPInFlag]>; |
| 97 | |
| 98 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 99 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 100 | |
| 101 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 102 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 103 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 105 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 106 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 107 | [SDNPHasChain]>; |
| 108 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 109 | def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd, |
| 110 | [SDNPOutFlag]>; |
| 111 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 113 | [SDNPOutFlag]>; |
| 114 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 115 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 116 | [SDNPOutFlag, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 117 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 119 | |
| 120 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 121 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 122 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 123 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 124 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 125 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 126 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 127 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
| 128 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 130 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 131 | [SDNPHasChain]>; |
| 132 | def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER, |
| 133 | [SDNPHasChain]>; |
| 134 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR, |
| 135 | [SDNPHasChain]>; |
| 136 | def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR, |
| 137 | [SDNPHasChain]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 138 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 139 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 140 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 141 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
| 142 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
| 143 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 144 | |
| 145 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 146 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | // ARM Instruction Predicate Definitions. |
| 149 | // |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 150 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">; |
| 151 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 152 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 153 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 154 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
| 155 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
| 156 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
| 157 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 158 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
| 159 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 160 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 161 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
| 162 | def HasDivide : Predicate<"Subtarget->hasDivide()">; |
Jim Grosbach | 2940213 | 2010-05-05 23:44:43 +0000 | [diff] [blame] | 163 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 164 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">; |
| 165 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 166 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 167 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
| 168 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
| 169 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
| 170 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
| 171 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 172 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 173 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 174 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 175 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 176 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 177 | def UseVMLx : Predicate<"Subtarget->useVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 178 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 179 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 180 | // ARM Flag Definitions. |
| 181 | |
| 182 | class RegConstraint<string C> { |
| 183 | string Constraints = C; |
| 184 | } |
| 185 | |
| 186 | //===----------------------------------------------------------------------===// |
| 187 | // ARM specific transformation functions and pattern fragments. |
| 188 | // |
| 189 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 191 | // so_imm_neg def below. |
| 192 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 193 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | }]>; |
| 195 | |
| 196 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 197 | // so_imm_not def below. |
| 198 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 199 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 200 | }]>; |
| 201 | |
| 202 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 203 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 204 | int32_t v = (int32_t)N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | return v == 8 || v == 16 || v == 24; |
| 206 | }]>; |
| 207 | |
| 208 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 209 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 210 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | }]>; |
| 212 | |
| 213 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 214 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 215 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 216 | }]>; |
| 217 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 218 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 219 | PatLeaf<(imm), [{ |
| 220 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 221 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 223 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 224 | PatLeaf<(imm), [{ |
| 225 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 226 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | |
| 228 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 229 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 230 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 231 | }]>; |
| 232 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 233 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 234 | /// e.g., 0xf000ffff |
| 235 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 236 | PatLeaf<(imm), [{ |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 237 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 238 | }] > { |
| 239 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 240 | } |
| 241 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 242 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 243 | def hi16 : SDNodeXForm<imm, [{ |
| 244 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 245 | }]>; |
| 246 | |
| 247 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 248 | // Returns true if all low 16-bits are 0. |
| 249 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 250 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 251 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 252 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 253 | /// [0.65535]. |
| 254 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 255 | return (uint32_t)N->getZExtValue() < 65536; |
| 256 | }]>; |
| 257 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 258 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 259 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 260 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 261 | /// adde and sube predicates - True based on whether the carry flag output |
| 262 | /// will be needed or not. |
| 263 | def adde_dead_carry : |
| 264 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 265 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 266 | def sube_dead_carry : |
| 267 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 268 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 269 | def adde_live_carry : |
| 270 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 271 | [{return N->hasAnyUseOfValue(1);}]>; |
| 272 | def sube_live_carry : |
| 273 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 274 | [{return N->hasAnyUseOfValue(1);}]>; |
| 275 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 276 | //===----------------------------------------------------------------------===// |
| 277 | // Operand Definitions. |
| 278 | // |
| 279 | |
| 280 | // Branch target. |
| 281 | def brtarget : Operand<OtherVT>; |
| 282 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 283 | // A list of registers separated by comma. Used by load/store multiple. |
| 284 | def reglist : Operand<i32> { |
| 285 | let PrintMethod = "printRegisterList"; |
| 286 | } |
| 287 | |
| 288 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 289 | def cpinst_operand : Operand<i32> { |
| 290 | let PrintMethod = "printCPInstOperand"; |
| 291 | } |
| 292 | |
| 293 | def jtblock_operand : Operand<i32> { |
| 294 | let PrintMethod = "printJTBlockOperand"; |
| 295 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 296 | def jt2block_operand : Operand<i32> { |
| 297 | let PrintMethod = "printJT2BlockOperand"; |
| 298 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 299 | |
| 300 | // Local PC labels. |
| 301 | def pclabel : Operand<i32> { |
| 302 | let PrintMethod = "printPCLabel"; |
| 303 | } |
| 304 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 305 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 306 | // (currently either asr or lsl) using the same encoding used for the |
| 307 | // immediates in so_reg operands. |
| 308 | def shift_imm : Operand<i32> { |
| 309 | let PrintMethod = "printShiftImmOperand"; |
| 310 | } |
| 311 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 312 | // shifter_operand operands: so_reg and so_imm. |
| 313 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 314 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 315 | [shl,srl,sra,rotr]> { |
| 316 | let PrintMethod = "printSORegOperand"; |
| 317 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 318 | } |
| 319 | |
| 320 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 321 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 322 | // represented in the imm field in the same 12-bit form that they are encoded |
| 323 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 324 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 325 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 326 | let PrintMethod = "printSOImmOperand"; |
| 327 | } |
| 328 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 329 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 330 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 331 | // get the first/second pieces. |
| 332 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 333 | PatLeaf<(imm), [{ |
| 334 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 335 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 336 | let PrintMethod = "printSOImm2PartOperand"; |
| 337 | } |
| 338 | |
| 339 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 340 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 341 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 342 | }]>; |
| 343 | |
| 344 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 345 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 346 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 347 | }]>; |
| 348 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 349 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 350 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 351 | }]> { |
| 352 | let PrintMethod = "printSOImm2PartOperand"; |
| 353 | } |
| 354 | |
| 355 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 356 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 357 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 358 | }]>; |
| 359 | |
| 360 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 361 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 362 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 363 | }]>; |
| 364 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 365 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 366 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 367 | return (int32_t)N->getZExtValue() < 32; |
| 368 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 369 | |
| 370 | // Define ARM specific addressing modes. |
| 371 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 372 | // addrmode2base := reg +/- imm12 |
| 373 | // |
| 374 | def addrmode2base : Operand<i32>, |
| 375 | ComplexPattern<i32, 3, "SelectAddrMode2Base", []> { |
| 376 | let PrintMethod = "printAddrMode2Operand"; |
| 377 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 378 | } |
| 379 | // addrmode2shop := reg +/- reg shop imm |
| 380 | // |
| 381 | def addrmode2shop : Operand<i32>, |
| 382 | ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> { |
| 383 | let PrintMethod = "printAddrMode2Operand"; |
| 384 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 385 | } |
| 386 | |
| 387 | // addrmode2 := (addrmode2base || addrmode2shop) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 388 | // |
| 389 | def addrmode2 : Operand<i32>, |
| 390 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 391 | let PrintMethod = "printAddrMode2Operand"; |
| 392 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 393 | } |
| 394 | |
| 395 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 396 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 397 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 398 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 399 | let MIOperandInfo = (ops GPR, i32imm); |
| 400 | } |
| 401 | |
| 402 | // addrmode3 := reg +/- reg |
| 403 | // addrmode3 := reg +/- imm8 |
| 404 | // |
| 405 | def addrmode3 : Operand<i32>, |
| 406 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 407 | let PrintMethod = "printAddrMode3Operand"; |
| 408 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 409 | } |
| 410 | |
| 411 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 412 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 413 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 414 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 415 | let MIOperandInfo = (ops GPR, i32imm); |
| 416 | } |
| 417 | |
| 418 | // addrmode4 := reg, <mode|W> |
| 419 | // |
| 420 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 421 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 422 | let PrintMethod = "printAddrMode4Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 423 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | // addrmode5 := reg +/- imm8*4 |
| 427 | // |
| 428 | def addrmode5 : Operand<i32>, |
| 429 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 430 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 431 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 432 | } |
| 433 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 434 | // addrmode6 := reg with optional writeback |
| 435 | // |
| 436 | def addrmode6 : Operand<i32>, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 437 | ComplexPattern<i32, 2, "SelectAddrMode6", []> { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 438 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 439 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 440 | } |
| 441 | |
| 442 | def am6offset : Operand<i32> { |
| 443 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 444 | let MIOperandInfo = (ops GPR); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 445 | } |
| 446 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 447 | // addrmodepc := pc + reg |
| 448 | // |
| 449 | def addrmodepc : Operand<i32>, |
| 450 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 451 | let PrintMethod = "printAddrModePCOperand"; |
| 452 | let MIOperandInfo = (ops GPR, i32imm); |
| 453 | } |
| 454 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 455 | def nohash_imm : Operand<i32> { |
| 456 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 457 | } |
| 458 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 459 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 460 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 461 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 462 | |
| 463 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 464 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | // |
| 466 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 467 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 468 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 469 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 470 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 471 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 472 | // The register-immediate version is re-materializable. This is useful |
| 473 | // in particular for taking the address of a local. |
| 474 | let isReMaterializable = 1 in { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 475 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 476 | iii, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 477 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 478 | let Inst{25} = 1; |
| 479 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 480 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 481 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 482 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 483 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 484 | bits<4> Rd; |
| 485 | bits<4> Rn; |
| 486 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 487 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 488 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 489 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 490 | let Inst{3-0} = Rm; |
| 491 | let Inst{15-12} = Rd; |
| 492 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 493 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 494 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 495 | iis, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 496 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 497 | let Inst{25} = 0; |
| 498 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 499 | } |
| 500 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 501 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 502 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 503 | let Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 504 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 505 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 506 | PatFrag opnode, bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 507 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 508 | iii, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 509 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 510 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 511 | let Inst{25} = 1; |
| 512 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 513 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 514 | iir, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 515 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
| 516 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 517 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 518 | let Inst{20} = 1; |
Bob Wilson | a7fcb9b | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 519 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 520 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 521 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 522 | iis, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 523 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 524 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 525 | let Inst{25} = 0; |
| 526 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 527 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 528 | } |
| 529 | |
| 530 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 531 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 532 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 533 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 534 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 535 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 536 | PatFrag opnode, bit Commutable = 0> { |
| 537 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 538 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 539 | [(opnode GPR:$a, so_imm:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 540 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 541 | let Inst{25} = 1; |
| 542 | } |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 543 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 544 | opc, "\t$a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 545 | [(opnode GPR:$a, GPR:$b)]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 546 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 547 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 548 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 549 | let isCommutable = Commutable; |
| 550 | } |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 551 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 552 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 553 | [(opnode GPR:$a, so_reg:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 554 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 555 | let Inst{25} = 0; |
| 556 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 557 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 558 | } |
| 559 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 560 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 562 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 563 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 564 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 565 | IIC_iEXTr, opc, "\t$dst, $src", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 566 | [(set GPR:$dst, (opnode GPR:$src))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 567 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 568 | let Inst{11-10} = 0b00; |
| 569 | let Inst{19-16} = 0b1111; |
| 570 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 571 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 572 | IIC_iEXTr, opc, "\t$dst, $src, ror $rot", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 573 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 574 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 575 | let Inst{19-16} = 0b1111; |
| 576 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 577 | } |
| 578 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 579 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 580 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 581 | IIC_iEXTr, opc, "\t$dst, $src", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 582 | [/* For disassembly only; pattern left blank */]>, |
| 583 | Requires<[IsARM, HasV6]> { |
| 584 | let Inst{11-10} = 0b00; |
| 585 | let Inst{19-16} = 0b1111; |
| 586 | } |
| 587 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 588 | IIC_iEXTr, opc, "\t$dst, $src, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 589 | [/* For disassembly only; pattern left blank */]>, |
| 590 | Requires<[IsARM, HasV6]> { |
| 591 | let Inst{19-16} = 0b1111; |
| 592 | } |
| 593 | } |
| 594 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 595 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 596 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 597 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 598 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 599 | IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 600 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 601 | Requires<[IsARM, HasV6]> { |
| 602 | let Inst{11-10} = 0b00; |
| 603 | } |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 604 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 605 | i32imm:$rot), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 606 | IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 607 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 608 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 609 | Requires<[IsARM, HasV6]>; |
| 610 | } |
| 611 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 612 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 613 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 614 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 615 | IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 616 | [/* For disassembly only; pattern left blank */]>, |
| 617 | Requires<[IsARM, HasV6]> { |
| 618 | let Inst{11-10} = 0b00; |
| 619 | } |
| 620 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 621 | i32imm:$rot), |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 622 | IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 623 | [/* For disassembly only; pattern left blank */]>, |
| 624 | Requires<[IsARM, HasV6]>; |
| 625 | } |
| 626 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 627 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 628 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 629 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 630 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 631 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 632 | DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 633 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 634 | Requires<[IsARM]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 635 | let Inst{25} = 1; |
| 636 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 637 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 638 | DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 639 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 640 | Requires<[IsARM]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 641 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 642 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 643 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 644 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 645 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 646 | DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 647 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 648 | Requires<[IsARM]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 649 | let Inst{25} = 0; |
| 650 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 651 | } |
| 652 | // Carry setting variants |
| 653 | let Defs = [CPSR] in { |
| 654 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 655 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 656 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 657 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 658 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 659 | Requires<[IsARM]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 660 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 661 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 662 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 663 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 664 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 665 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 666 | Requires<[IsARM]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 667 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 668 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 669 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 670 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 671 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 672 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 673 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 674 | Requires<[IsARM]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 675 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 676 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 677 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 678 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 679 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 680 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 681 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 682 | //===----------------------------------------------------------------------===// |
| 683 | // Instructions |
| 684 | //===----------------------------------------------------------------------===// |
| 685 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 686 | //===----------------------------------------------------------------------===// |
| 687 | // Miscellaneous Instructions. |
| 688 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 689 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 690 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 691 | /// the function. The first operand is the ID# for this instruction, the second |
| 692 | /// is the index into the MachineConstantPool that this is, the third is the |
| 693 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 694 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 696 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 697 | i32imm:$size), NoItinerary, "", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 698 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 699 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 700 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 701 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 702 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 703 | def ADJCALLSTACKUP : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 704 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 705 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 706 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 707 | def ADJCALLSTACKDOWN : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 708 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 709 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 710 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 711 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 712 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 713 | [/* For disassembly only; pattern left blank */]>, |
| 714 | Requires<[IsARM, HasV6T2]> { |
| 715 | let Inst{27-16} = 0b001100100000; |
| 716 | let Inst{7-0} = 0b00000000; |
| 717 | } |
| 718 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 719 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 720 | [/* For disassembly only; pattern left blank */]>, |
| 721 | Requires<[IsARM, HasV6T2]> { |
| 722 | let Inst{27-16} = 0b001100100000; |
| 723 | let Inst{7-0} = 0b00000001; |
| 724 | } |
| 725 | |
| 726 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 727 | [/* For disassembly only; pattern left blank */]>, |
| 728 | Requires<[IsARM, HasV6T2]> { |
| 729 | let Inst{27-16} = 0b001100100000; |
| 730 | let Inst{7-0} = 0b00000010; |
| 731 | } |
| 732 | |
| 733 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 734 | [/* For disassembly only; pattern left blank */]>, |
| 735 | Requires<[IsARM, HasV6T2]> { |
| 736 | let Inst{27-16} = 0b001100100000; |
| 737 | let Inst{7-0} = 0b00000011; |
| 738 | } |
| 739 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 740 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 741 | "\t$dst, $a, $b", |
| 742 | [/* For disassembly only; pattern left blank */]>, |
| 743 | Requires<[IsARM, HasV6]> { |
| 744 | let Inst{27-20} = 0b01101000; |
| 745 | let Inst{7-4} = 0b1011; |
| 746 | } |
| 747 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 748 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 749 | [/* For disassembly only; pattern left blank */]>, |
| 750 | Requires<[IsARM, HasV6T2]> { |
| 751 | let Inst{27-16} = 0b001100100000; |
| 752 | let Inst{7-0} = 0b00000100; |
| 753 | } |
| 754 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 755 | // The i32imm operand $val can be used by a debugger to store more information |
| 756 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 757 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 758 | [/* For disassembly only; pattern left blank */]>, |
| 759 | Requires<[IsARM]> { |
| 760 | let Inst{27-20} = 0b00010010; |
| 761 | let Inst{7-4} = 0b0111; |
| 762 | } |
| 763 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 764 | // Change Processor State is a system instruction -- for disassembly only. |
| 765 | // The singleton $opt operand contains the following information: |
| 766 | // opt{4-0} = mode from Inst{4-0} |
| 767 | // opt{5} = changemode from Inst{17} |
| 768 | // opt{8-6} = AIF from Inst{8-6} |
| 769 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 770 | def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 771 | [/* For disassembly only; pattern left blank */]>, |
| 772 | Requires<[IsARM]> { |
| 773 | let Inst{31-28} = 0b1111; |
| 774 | let Inst{27-20} = 0b00010000; |
| 775 | let Inst{16} = 0; |
| 776 | let Inst{5} = 0; |
| 777 | } |
| 778 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 779 | // Preload signals the memory system of possible future data/instruction access. |
| 780 | // These are for disassembly only. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 781 | // |
| 782 | // A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0. |
| 783 | // The neg_zero operand translates -0 to -1, -1 to -2, ..., etc. |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 784 | multiclass APreLoad<bit data, bit read, string opc> { |
| 785 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 786 | def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary, |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 787 | !strconcat(opc, "\t[$base, $imm]"), []> { |
| 788 | let Inst{31-26} = 0b111101; |
| 789 | let Inst{25} = 0; // 0 for immediate form |
| 790 | let Inst{24} = data; |
| 791 | let Inst{22} = read; |
| 792 | let Inst{21-20} = 0b01; |
| 793 | } |
| 794 | |
| 795 | def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary, |
| 796 | !strconcat(opc, "\t$addr"), []> { |
| 797 | let Inst{31-26} = 0b111101; |
| 798 | let Inst{25} = 1; // 1 for register form |
| 799 | let Inst{24} = data; |
| 800 | let Inst{22} = read; |
| 801 | let Inst{21-20} = 0b01; |
| 802 | let Inst{4} = 0; |
| 803 | } |
| 804 | } |
| 805 | |
| 806 | defm PLD : APreLoad<1, 1, "pld">; |
| 807 | defm PLDW : APreLoad<1, 0, "pldw">; |
| 808 | defm PLI : APreLoad<0, 1, "pli">; |
| 809 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 810 | def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe", |
| 811 | [/* For disassembly only; pattern left blank */]>, |
| 812 | Requires<[IsARM]> { |
| 813 | let Inst{31-28} = 0b1111; |
| 814 | let Inst{27-20} = 0b00010000; |
| 815 | let Inst{16} = 1; |
| 816 | let Inst{9} = 1; |
| 817 | let Inst{7-4} = 0b0000; |
| 818 | } |
| 819 | |
| 820 | def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle", |
| 821 | [/* For disassembly only; pattern left blank */]>, |
| 822 | Requires<[IsARM]> { |
| 823 | let Inst{31-28} = 0b1111; |
| 824 | let Inst{27-20} = 0b00010000; |
| 825 | let Inst{16} = 1; |
| 826 | let Inst{9} = 0; |
| 827 | let Inst{7-4} = 0b0000; |
| 828 | } |
| 829 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 830 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 831 | [/* For disassembly only; pattern left blank */]>, |
| 832 | Requires<[IsARM, HasV7]> { |
| 833 | let Inst{27-16} = 0b001100100000; |
| 834 | let Inst{7-4} = 0b1111; |
| 835 | } |
| 836 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 837 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 838 | let isBarrier = 1, isTerminator = 1 in |
Anton Korobeynikov | 418d1d9 | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 839 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 840 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 841 | Requires<[IsARM]> { |
| 842 | let Inst{27-25} = 0b011; |
| 843 | let Inst{24-20} = 0b11111; |
| 844 | let Inst{7-5} = 0b111; |
| 845 | let Inst{4} = 0b1; |
| 846 | } |
| 847 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 848 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 849 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 850 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 851 | Pseudo, IIC_iALUr, "", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 852 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 853 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 854 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 855 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 856 | Pseudo, IIC_iLoad_r, "", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 857 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 858 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 859 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 860 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 861 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 862 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 863 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 864 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 865 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 866 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 867 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 868 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 869 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 870 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 871 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 872 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 873 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 874 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 875 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 876 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 877 | Pseudo, IIC_iStore_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 878 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 879 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 880 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 881 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 882 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 883 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 884 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 885 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 886 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 887 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 888 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 889 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 890 | |
| 891 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 892 | // assembler. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 893 | let neverHasSideEffects = 1 in { |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 894 | let isReMaterializable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 895 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 896 | Pseudo, IIC_iALUi, |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 897 | "adr$p\t$dst, #$label", []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 898 | |
Jim Grosbach | a967d11 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 899 | } // neverHasSideEffects |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 900 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 901 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 902 | Pseudo, IIC_iALUi, |
| 903 | "adr$p\t$dst, #${label}_${id}", []> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 904 | let Inst{25} = 1; |
| 905 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 906 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 907 | //===----------------------------------------------------------------------===// |
| 908 | // Control Flow Instructions. |
| 909 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 910 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 911 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 912 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 913 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 914 | "bx", "\tlr", [(ARMretflag)]>, |
| 915 | Requires<[IsARM, HasV4T]> { |
| 916 | let Inst{3-0} = 0b1110; |
| 917 | let Inst{7-4} = 0b0001; |
| 918 | let Inst{19-8} = 0b111111111111; |
| 919 | let Inst{27-20} = 0b00010010; |
| 920 | } |
| 921 | |
| 922 | // ARMV4 only |
| 923 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
| 924 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 925 | Requires<[IsARM, NoV4T]> { |
| 926 | let Inst{11-0} = 0b000000001110; |
| 927 | let Inst{15-12} = 0b1111; |
| 928 | let Inst{19-16} = 0b0000; |
| 929 | let Inst{27-20} = 0b00011010; |
| 930 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 931 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 932 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 933 | // Indirect branches |
| 934 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 935 | // ARMV4T and above |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 936 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 937 | [(brind GPR:$dst)]>, |
| 938 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 939 | bits<4> dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 940 | let Inst{7-4} = 0b0001; |
| 941 | let Inst{19-8} = 0b111111111111; |
| 942 | let Inst{27-20} = 0b00010010; |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 943 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 944 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 945 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 946 | |
| 947 | // ARMV4 only |
| 948 | def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst", |
| 949 | [(brind GPR:$dst)]>, |
| 950 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 951 | bits<4> dst; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 952 | let Inst{11-4} = 0b00000000; |
| 953 | let Inst{15-12} = 0b1111; |
| 954 | let Inst{19-16} = 0b0000; |
| 955 | let Inst{27-20} = 0b00011010; |
| 956 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 957 | let Inst{3-0} = dst; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 958 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 959 | } |
| 960 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 961 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 962 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 963 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 964 | hasExtraDefRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 965 | def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 966 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 967 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 968 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 969 | "$addr.addr = $wb", []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 970 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 971 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 972 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 973 | Defs = [R0, R1, R2, R3, R12, LR, |
| 974 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 975 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 976 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 977 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 978 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 979 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 980 | Requires<[IsARM, IsNotDarwin]> { |
| 981 | let Inst{31-28} = 0b1110; |
| 982 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 983 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 984 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 985 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 986 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 987 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 988 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 989 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 990 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 991 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 992 | [(ARMcall GPR:$func)]>, |
| 993 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 994 | bits<4> func; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 995 | let Inst{7-4} = 0b0011; |
| 996 | let Inst{19-8} = 0b111111111111; |
| 997 | let Inst{27-20} = 0b00010010; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 998 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 999 | } |
| 1000 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1001 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1002 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1003 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1004 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1005 | [(ARMcall_nolink tGPR:$func)]>, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1006 | Requires<[IsARM, HasV4T, IsNotDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1007 | let Inst{7-4} = 0b0001; |
| 1008 | let Inst{19-8} = 0b111111111111; |
| 1009 | let Inst{27-20} = 0b00010010; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1010 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1011 | |
| 1012 | // ARMv4 |
| 1013 | def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1014 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1015 | [(ARMcall_nolink tGPR:$func)]>, |
| 1016 | Requires<[IsARM, NoV4T, IsNotDarwin]> { |
| 1017 | let Inst{11-4} = 0b00000000; |
| 1018 | let Inst{15-12} = 0b1111; |
| 1019 | let Inst{19-16} = 0b0000; |
| 1020 | let Inst{27-20} = 0b00011010; |
| 1021 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1022 | } |
| 1023 | |
| 1024 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1025 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1026 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 1027 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1028 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1029 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1030 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1031 | IIC_Br, "bl\t$func", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1032 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 1033 | let Inst{31-28} = 0b1110; |
| 1034 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1035 | |
| 1036 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1037 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1038 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1039 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1040 | |
| 1041 | // ARMv5T and above |
| 1042 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1043 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1044 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 1045 | let Inst{7-4} = 0b0011; |
| 1046 | let Inst{19-8} = 0b111111111111; |
| 1047 | let Inst{27-20} = 0b00010010; |
| 1048 | } |
| 1049 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1050 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1051 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1052 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1053 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1054 | [(ARMcall_nolink tGPR:$func)]>, |
| 1055 | Requires<[IsARM, HasV4T, IsDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1056 | let Inst{7-4} = 0b0001; |
| 1057 | let Inst{19-8} = 0b111111111111; |
| 1058 | let Inst{27-20} = 0b00010010; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1059 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1060 | |
| 1061 | // ARMv4 |
| 1062 | def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1063 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1064 | [(ARMcall_nolink tGPR:$func)]>, |
| 1065 | Requires<[IsARM, NoV4T, IsDarwin]> { |
| 1066 | let Inst{11-4} = 0b00000000; |
| 1067 | let Inst{15-12} = 0b1111; |
| 1068 | let Inst{19-16} = 0b0000; |
| 1069 | let Inst{27-20} = 0b00011010; |
| 1070 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1071 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1072 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1073 | // Tail calls. |
| 1074 | |
| 1075 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1076 | // Darwin versions. |
| 1077 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1078 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1079 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1080 | D27, D28, D29, D30, D31, PC], |
| 1081 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1082 | def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1083 | Pseudo, IIC_Br, |
| 1084 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1085 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1086 | def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
| 1087 | Pseudo, IIC_Br, |
| 1088 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1089 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1090 | def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1091 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1092 | []>, Requires<[IsDarwin]>; |
| 1093 | |
| 1094 | def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1095 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1096 | []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1097 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1098 | def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
| 1099 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1100 | []>, Requires<[IsDarwin]> { |
| 1101 | let Inst{7-4} = 0b0001; |
| 1102 | let Inst{19-8} = 0b111111111111; |
| 1103 | let Inst{27-20} = 0b00010010; |
| 1104 | let Inst{31-28} = 0b1110; |
| 1105 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1106 | } |
| 1107 | |
| 1108 | // Non-Darwin versions (the difference is R9). |
| 1109 | let Defs = [R0, R1, R2, R3, R12, |
| 1110 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1111 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1112 | D27, D28, D29, D30, D31, PC], |
| 1113 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1114 | def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1115 | Pseudo, IIC_Br, |
| 1116 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1117 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1118 | def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1119 | Pseudo, IIC_Br, |
| 1120 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1121 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1122 | def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1123 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1124 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1125 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1126 | def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1127 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1128 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1129 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1130 | def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1131 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1132 | []>, Requires<[IsNotDarwin]> { |
| 1133 | let Inst{7-4} = 0b0001; |
| 1134 | let Inst{19-8} = 0b111111111111; |
| 1135 | let Inst{27-20} = 0b00010010; |
| 1136 | let Inst{31-28} = 0b1110; |
| 1137 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1138 | } |
| 1139 | } |
| 1140 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1141 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1142 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1143 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1144 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1145 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1146 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1147 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 1148 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1149 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1150 | IIC_Br, "mov\tpc, $target$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1151 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | ec68915 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 1152 | let Inst{11-4} = 0b00000000; |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1153 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1154 | let Inst{20} = 0; // S Bit |
| 1155 | let Inst{24-21} = 0b1101; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1156 | let Inst{27-25} = 0b000; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1157 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1158 | def BR_JTm : JTI<(outs), |
| 1159 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1160 | IIC_Br, "ldr\tpc, $target$jt", |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1161 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 1162 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1163 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1164 | let Inst{20} = 1; // L bit |
| 1165 | let Inst{21} = 0; // W bit |
| 1166 | let Inst{22} = 0; // B bit |
| 1167 | let Inst{24} = 1; // P bit |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1168 | let Inst{27-25} = 0b011; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1169 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1170 | def BR_JTadd : JTI<(outs), |
| 1171 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1172 | IIC_Br, "add\tpc, $target, $idx$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1173 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 1174 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1175 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1176 | let Inst{20} = 0; // S bit |
| 1177 | let Inst{24-21} = 0b0100; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1178 | let Inst{27-25} = 0b000; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1179 | } |
| 1180 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 1181 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1182 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1183 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1184 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1185 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1186 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1187 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1188 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1189 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1190 | // Branch and Exchange Jazelle -- for disassembly only |
| 1191 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1192 | [/* For disassembly only; pattern left blank */]> { |
| 1193 | let Inst{23-20} = 0b0010; |
| 1194 | //let Inst{19-8} = 0xfff; |
| 1195 | let Inst{7-4} = 0b0010; |
| 1196 | } |
| 1197 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1198 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1199 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1200 | [/* For disassembly only; pattern left blank */]> { |
| 1201 | let Inst{23-20} = 0b0110; |
| 1202 | let Inst{7-4} = 0b0111; |
| 1203 | } |
| 1204 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1205 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1206 | let isCall = 1 in { |
| 1207 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
| 1208 | [/* For disassembly only; pattern left blank */]>; |
| 1209 | } |
| 1210 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1211 | // Store Return State is a system instruction -- for disassembly only |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1212 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1213 | NoItinerary, "srs${addr:submode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1214 | [/* For disassembly only; pattern left blank */]> { |
| 1215 | let Inst{31-28} = 0b1111; |
| 1216 | let Inst{22-20} = 0b110; // W = 1 |
| 1217 | } |
| 1218 | |
| 1219 | def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1220 | NoItinerary, "srs${addr:submode}\tsp, $mode", |
| 1221 | [/* For disassembly only; pattern left blank */]> { |
| 1222 | let Inst{31-28} = 0b1111; |
| 1223 | let Inst{22-20} = 0b100; // W = 0 |
| 1224 | } |
| 1225 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1226 | // Return From Exception is a system instruction -- for disassembly only |
| 1227 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1228 | NoItinerary, "rfe${addr:submode}\t$base!", |
| 1229 | [/* For disassembly only; pattern left blank */]> { |
| 1230 | let Inst{31-28} = 0b1111; |
| 1231 | let Inst{22-20} = 0b011; // W = 1 |
| 1232 | } |
| 1233 | |
| 1234 | def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1235 | NoItinerary, "rfe${addr:submode}\t$base", |
| 1236 | [/* For disassembly only; pattern left blank */]> { |
| 1237 | let Inst{31-28} = 0b1111; |
| 1238 | let Inst{22-20} = 0b001; // W = 0 |
| 1239 | } |
| 1240 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1241 | //===----------------------------------------------------------------------===// |
| 1242 | // Load / store Instructions. |
| 1243 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1244 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1245 | // Load |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1246 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1247 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1248 | "ldr", "\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1250 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1251 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1252 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1253 | isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1254 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1255 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1256 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1257 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1258 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1259 | IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1260 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1261 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1262 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1263 | IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1264 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1265 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1266 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1267 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1268 | IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1269 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1270 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1271 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1272 | IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1273 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1274 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1275 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1276 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1277 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1278 | IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1279 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1280 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1281 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1282 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1283 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1284 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1285 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1286 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1287 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1288 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1289 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1290 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1291 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1292 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1293 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1294 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1295 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1296 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1297 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1298 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1299 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1300 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1301 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1302 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1303 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1304 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1305 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1306 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1307 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1308 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1309 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1310 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1311 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1312 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1313 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1314 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1315 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1316 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1317 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1318 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1319 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1320 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1321 | |
| 1322 | // For disassembly only |
| 1323 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1324 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1325 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, |
| 1326 | Requires<[IsARM, HasV5TE]>; |
| 1327 | |
| 1328 | // For disassembly only |
| 1329 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1330 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1331 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, |
| 1332 | Requires<[IsARM, HasV5TE]>; |
| 1333 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1334 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1335 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1336 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1337 | |
| 1338 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1339 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1340 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1341 | let Inst{21} = 1; // overwrite |
| 1342 | } |
| 1343 | |
| 1344 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1345 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1346 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1347 | let Inst{21} = 1; // overwrite |
| 1348 | } |
| 1349 | |
| 1350 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1351 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1352 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1353 | let Inst{21} = 1; // overwrite |
| 1354 | } |
| 1355 | |
| 1356 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1357 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1358 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1359 | let Inst{21} = 1; // overwrite |
| 1360 | } |
| 1361 | |
| 1362 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1363 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1364 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1365 | let Inst{21} = 1; // overwrite |
| 1366 | } |
| 1367 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1368 | // Store |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1369 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1370 | "str", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1371 | [(store GPR:$src, addrmode2:$addr)]>; |
| 1372 | |
| 1373 | // Stores with truncate |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1374 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1375 | IIC_iStore_bh_r, "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1376 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1377 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1378 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
| 1379 | IIC_iStore_bh_r, "strb", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1380 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 1381 | |
| 1382 | // Store doubleword |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1383 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1384 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1385 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1386 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1387 | |
| 1388 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1389 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1390 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1391 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1392 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1393 | [(set GPR:$base_wb, |
| 1394 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1395 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1396 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1397 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1398 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1399 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1400 | [(set GPR:$base_wb, |
| 1401 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1402 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1403 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1404 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1405 | StMiscFrm, IIC_iStore_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1406 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1407 | [(set GPR:$base_wb, |
| 1408 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1409 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1410 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1411 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1412 | StMiscFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1413 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1414 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1415 | GPR:$base, am3offset:$offset))]>; |
| 1416 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1417 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1418 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1419 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1420 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1421 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1422 | GPR:$base, am2offset:$offset))]>; |
| 1423 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1424 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1425 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1426 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1427 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1428 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1429 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1430 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1431 | // For disassembly only |
| 1432 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1433 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1434 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1435 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1436 | "$base = $base_wb", []>; |
| 1437 | |
| 1438 | // For disassembly only |
| 1439 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1440 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1441 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1442 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1443 | "$base = $base_wb", []>; |
| 1444 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1445 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1446 | |
| 1447 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1448 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1449 | StFrm, IIC_iStore_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1450 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1451 | [/* For disassembly only; pattern left blank */]> { |
| 1452 | let Inst{21} = 1; // overwrite |
| 1453 | } |
| 1454 | |
| 1455 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1456 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1457 | StFrm, IIC_iStore_bh_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1458 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1459 | [/* For disassembly only; pattern left blank */]> { |
| 1460 | let Inst{21} = 1; // overwrite |
| 1461 | } |
| 1462 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1463 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1464 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1465 | StMiscFrm, IIC_iStore_bh_ru, |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1466 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1467 | [/* For disassembly only; pattern left blank */]> { |
| 1468 | let Inst{21} = 1; // overwrite |
| 1469 | } |
| 1470 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1471 | //===----------------------------------------------------------------------===// |
| 1472 | // Load / store multiple Instructions. |
| 1473 | // |
| 1474 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1475 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1476 | def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1477 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1478 | IndexModeNone, LdStMulFrm, IIC_iLoad_m, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1479 | "ldm${addr:submode}${p}\t$addr, $dsts", "", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1480 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1481 | def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1482 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1483 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mu, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1484 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Johnny Chen | e86425f | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1485 | "$addr.addr = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1486 | } // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1487 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1488 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1489 | def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1490 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1491 | IndexModeNone, LdStMulFrm, IIC_iStore_m, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1492 | "stm${addr:submode}${p}\t$addr, $srcs", "", []>; |
| 1493 | |
| 1494 | def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1495 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1496 | IndexModeUpd, LdStMulFrm, IIC_iStore_mu, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1497 | "stm${addr:submode}${p}\t$addr!, $srcs", |
Johnny Chen | e86425f | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1498 | "$addr.addr = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1499 | } // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1500 | |
| 1501 | //===----------------------------------------------------------------------===// |
| 1502 | // Move Instructions. |
| 1503 | // |
| 1504 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1505 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1506 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1507 | "mov", "\t$dst, $src", []>, UnaryDP { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 1508 | bits<4> dst; |
| 1509 | bits<4> src; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1510 | |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1511 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1512 | let Inst{25} = 0; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 1513 | let Inst{3-0} = src; |
| 1514 | let Inst{15-12} = dst; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1515 | } |
| 1516 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1517 | // A version for the smaller set of tail call registers. |
| 1518 | let neverHasSideEffects = 1 in |
| 1519 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm, |
| 1520 | IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 1521 | bits<4> dst; |
| 1522 | bits<4> src; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1523 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1524 | let Inst{11-4} = 0b00000000; |
| 1525 | let Inst{25} = 0; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame^] | 1526 | let Inst{3-0} = src; |
| 1527 | let Inst{15-12} = dst; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1528 | } |
| 1529 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1530 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1531 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1532 | "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1533 | let Inst{25} = 0; |
| 1534 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1535 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1536 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1537 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1538 | "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP { |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1539 | let Inst{25} = 1; |
| 1540 | } |
| 1541 | |
| 1542 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1543 | def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1544 | DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1545 | "movw", "\t$dst, $src", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1546 | [(set GPR:$dst, imm0_65535:$src)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1547 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1548 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1549 | let Inst{25} = 1; |
| 1550 | } |
| 1551 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1552 | let Constraints = "$src = $dst" in |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1553 | def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm), |
| 1554 | DPFrm, IIC_iMOVi, |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1555 | "movt", "\t$dst, $imm", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1556 | [(set GPR:$dst, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1557 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1558 | lo16AllZero:$imm))]>, UnaryDP, |
| 1559 | Requires<[IsARM, HasV6T2]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1560 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1561 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1562 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1563 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1564 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1565 | Requires<[IsARM, HasV6T2]>; |
| 1566 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1567 | let Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1568 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1569 | "mov", "\t$dst, $src, rrx", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1570 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1571 | |
| 1572 | // These aren't really mov instructions, but we have to define them this way |
| 1573 | // due to flag operands. |
| 1574 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1575 | let Defs = [CPSR] in { |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1576 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1577 | IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1578 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 1579 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1580 | IIC_iMOVsi, "movs", "\t$dst, $src, asr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1581 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1582 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1583 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1584 | //===----------------------------------------------------------------------===// |
| 1585 | // Extend Instructions. |
| 1586 | // |
| 1587 | |
| 1588 | // Sign extenders |
| 1589 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1590 | defm SXTB : AI_ext_rrot<0b01101010, |
| 1591 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1592 | defm SXTH : AI_ext_rrot<0b01101011, |
| 1593 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1594 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1595 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1596 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1597 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1598 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1599 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1600 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1601 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1602 | |
| 1603 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1604 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1605 | |
| 1606 | // Zero extenders |
| 1607 | |
| 1608 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1609 | defm UXTB : AI_ext_rrot<0b01101110, |
| 1610 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1611 | defm UXTH : AI_ext_rrot<0b01101111, |
| 1612 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1613 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 1614 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1615 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 1616 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1617 | // The transformation should probably be done as a combiner action |
| 1618 | // instead so we can include a check for masking back in the upper |
| 1619 | // eight bits of the source into the lower eight bits of the result. |
| 1620 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1621 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1622 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1623 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1624 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1625 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1626 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1627 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1628 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1629 | } |
| 1630 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1631 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1632 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1633 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1634 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1635 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1636 | def SBFX : I<(outs GPR:$dst), |
| 1637 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1638 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1639 | "sbfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1640 | Requires<[IsARM, HasV6T2]> { |
| 1641 | let Inst{27-21} = 0b0111101; |
| 1642 | let Inst{6-4} = 0b101; |
| 1643 | } |
| 1644 | |
| 1645 | def UBFX : I<(outs GPR:$dst), |
| 1646 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1647 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1648 | "ubfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1649 | Requires<[IsARM, HasV6T2]> { |
| 1650 | let Inst{27-21} = 0b0111111; |
| 1651 | let Inst{6-4} = 0b101; |
| 1652 | } |
| 1653 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1654 | //===----------------------------------------------------------------------===// |
| 1655 | // Arithmetic Instructions. |
| 1656 | // |
| 1657 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1658 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1659 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1660 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1661 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1662 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1663 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1664 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1665 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1666 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1667 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1668 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1669 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1670 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1671 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1672 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1673 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1674 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1675 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1676 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1677 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1678 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1679 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1680 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1681 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1682 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1683 | IIC_iALUi, "rsb", "\t$dst, $a, $b", |
| 1684 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> { |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1685 | let Inst{25} = 1; |
| 1686 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1687 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1688 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1689 | // equivalent to SUBrr. |
| 1690 | def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1691 | IIC_iALUr, "rsb", "\t$dst, $a, $b", |
| 1692 | [/* For disassembly only; pattern left blank */]> { |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1693 | let Inst{25} = 0; |
| 1694 | let Inst{11-4} = 0b00000000; |
| 1695 | } |
| 1696 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1697 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1698 | IIC_iALUsr, "rsb", "\t$dst, $a, $b", |
| 1699 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1700 | let Inst{25} = 0; |
| 1701 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1702 | |
| 1703 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1704 | let Defs = [CPSR] in { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1705 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1706 | IIC_iALUi, "rsbs", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1707 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1708 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1709 | let Inst{25} = 1; |
| 1710 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1711 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1712 | IIC_iALUsr, "rsbs", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1713 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1714 | let Inst{20} = 1; |
| 1715 | let Inst{25} = 0; |
| 1716 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1717 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1718 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1719 | let Uses = [CPSR] in { |
| 1720 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1721 | DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1722 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1723 | Requires<[IsARM]> { |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1724 | let Inst{25} = 1; |
| 1725 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1726 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1727 | // equivalent to SUBrr. |
| 1728 | def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 1729 | DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b", |
| 1730 | [/* For disassembly only; pattern left blank */]> { |
| 1731 | let Inst{25} = 0; |
| 1732 | let Inst{11-4} = 0b00000000; |
| 1733 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1734 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1735 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1736 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1737 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1738 | let Inst{25} = 0; |
| 1739 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1740 | } |
| 1741 | |
| 1742 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1743 | let Defs = [CPSR], Uses = [CPSR] in { |
| 1744 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1745 | DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1746 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1747 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1748 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1749 | let Inst{25} = 1; |
| 1750 | } |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1751 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1752 | DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1753 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1754 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1755 | let Inst{20} = 1; |
| 1756 | let Inst{25} = 0; |
| 1757 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1758 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1759 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1760 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1761 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 1762 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 1763 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 1764 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1765 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1766 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1767 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1768 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1769 | // The with-carry-in form matches bitwise not instead of the negation. |
| 1770 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 1771 | // for part of the negation. |
| 1772 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 1773 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1774 | |
| 1775 | // Note: These are implemented in C++ code, because they have to generate |
| 1776 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1777 | // cannot produce. |
| 1778 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1779 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1780 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1781 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1782 | // GPR:$dst = GPR:$a op GPR:$b |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1783 | class AAI<bits<8> op27_20, bits<4> op7_4, string opc, |
| 1784 | list<dag> pattern = [/* For disassembly only; pattern left blank */]> |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1785 | : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr, |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1786 | opc, "\t$dst, $a, $b", pattern> { |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 1787 | let Inst{27-20} = op27_20; |
| 1788 | let Inst{7-4} = op7_4; |
| 1789 | } |
| 1790 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1791 | // Saturating add/subtract -- for disassembly only |
| 1792 | |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1793 | def QADD : AAI<0b00010000, 0b0101, "qadd", |
| 1794 | [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1795 | def QADD16 : AAI<0b01100010, 0b0001, "qadd16">; |
| 1796 | def QADD8 : AAI<0b01100010, 0b1001, "qadd8">; |
| 1797 | def QASX : AAI<0b01100010, 0b0011, "qasx">; |
| 1798 | def QDADD : AAI<0b00010100, 0b0101, "qdadd">; |
| 1799 | def QDSUB : AAI<0b00010110, 0b0101, "qdsub">; |
| 1800 | def QSAX : AAI<0b01100010, 0b0101, "qsax">; |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1801 | def QSUB : AAI<0b00010010, 0b0101, "qsub", |
| 1802 | [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1803 | def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">; |
| 1804 | def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">; |
| 1805 | def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">; |
| 1806 | def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">; |
| 1807 | def UQASX : AAI<0b01100110, 0b0011, "uqasx">; |
| 1808 | def UQSAX : AAI<0b01100110, 0b0101, "uqsax">; |
| 1809 | def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">; |
| 1810 | def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">; |
| 1811 | |
| 1812 | // Signed/Unsigned add/subtract -- for disassembly only |
| 1813 | |
| 1814 | def SASX : AAI<0b01100001, 0b0011, "sasx">; |
| 1815 | def SADD16 : AAI<0b01100001, 0b0001, "sadd16">; |
| 1816 | def SADD8 : AAI<0b01100001, 0b1001, "sadd8">; |
| 1817 | def SSAX : AAI<0b01100001, 0b0101, "ssax">; |
| 1818 | def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">; |
| 1819 | def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">; |
| 1820 | def UASX : AAI<0b01100101, 0b0011, "uasx">; |
| 1821 | def UADD16 : AAI<0b01100101, 0b0001, "uadd16">; |
| 1822 | def UADD8 : AAI<0b01100101, 0b1001, "uadd8">; |
| 1823 | def USAX : AAI<0b01100101, 0b0101, "usax">; |
| 1824 | def USUB16 : AAI<0b01100101, 0b0111, "usub16">; |
| 1825 | def USUB8 : AAI<0b01100101, 0b1111, "usub8">; |
| 1826 | |
| 1827 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 1828 | |
| 1829 | def SHASX : AAI<0b01100011, 0b0011, "shasx">; |
| 1830 | def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">; |
| 1831 | def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">; |
| 1832 | def SHSAX : AAI<0b01100011, 0b0101, "shsax">; |
| 1833 | def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">; |
| 1834 | def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">; |
| 1835 | def UHASX : AAI<0b01100111, 0b0011, "uhasx">; |
| 1836 | def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">; |
| 1837 | def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">; |
| 1838 | def UHSAX : AAI<0b01100111, 0b0101, "uhsax">; |
| 1839 | def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">; |
| 1840 | def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">; |
| 1841 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1842 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1843 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1844 | def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1845 | MulFrm /* for convenience */, NoItinerary, "usad8", |
| 1846 | "\t$dst, $a, $b", []>, |
| 1847 | Requires<[IsARM, HasV6]> { |
| 1848 | let Inst{27-20} = 0b01111000; |
| 1849 | let Inst{15-12} = 0b1111; |
| 1850 | let Inst{7-4} = 0b0001; |
| 1851 | } |
| 1852 | def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 1853 | MulFrm /* for convenience */, NoItinerary, "usada8", |
| 1854 | "\t$dst, $a, $b, $acc", []>, |
| 1855 | Requires<[IsARM, HasV6]> { |
| 1856 | let Inst{27-20} = 0b01111000; |
| 1857 | let Inst{7-4} = 0b0001; |
| 1858 | } |
| 1859 | |
| 1860 | // Signed/Unsigned saturate -- for disassembly only |
| 1861 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 1862 | def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh), |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1863 | SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh", |
| 1864 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1865 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1866 | let Inst{5-4} = 0b01; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1867 | } |
| 1868 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1869 | def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1870 | NoItinerary, "ssat16", "\t$dst, $bit_pos, $a", |
| 1871 | [/* For disassembly only; pattern left blank */]> { |
| 1872 | let Inst{27-20} = 0b01101010; |
| 1873 | let Inst{7-4} = 0b0011; |
| 1874 | } |
| 1875 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 1876 | def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh), |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1877 | SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh", |
| 1878 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1879 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1880 | let Inst{5-4} = 0b01; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1881 | } |
| 1882 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1883 | def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1884 | NoItinerary, "usat16", "\t$dst, $bit_pos, $a", |
| 1885 | [/* For disassembly only; pattern left blank */]> { |
| 1886 | let Inst{27-20} = 0b01101110; |
| 1887 | let Inst{7-4} = 0b0011; |
| 1888 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1889 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1890 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 1891 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 1892 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1893 | //===----------------------------------------------------------------------===// |
| 1894 | // Bitwise Instructions. |
| 1895 | // |
| 1896 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1897 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1898 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1899 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Bill Wendling | 2d811d3 | 2010-08-31 22:05:37 +0000 | [diff] [blame] | 1900 | defm ANDS : AI1_bin_s_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1901 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Bill Wendling | 2d811d3 | 2010-08-31 22:05:37 +0000 | [diff] [blame] | 1902 | BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1903 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1904 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1905 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1906 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1907 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1908 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1909 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1910 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1911 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1912 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1913 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1914 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1915 | "bfc", "\t$dst, $imm", "$src = $dst", |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1916 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 1917 | Requires<[IsARM, HasV6T2]> { |
| 1918 | let Inst{27-21} = 0b0111110; |
| 1919 | let Inst{6-0} = 0b0011111; |
| 1920 | } |
| 1921 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1922 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 1923 | def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1924 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 1925 | "bfi", "\t$dst, $val, $imm", "$src = $dst", |
| 1926 | [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val, |
| 1927 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1928 | Requires<[IsARM, HasV6T2]> { |
| 1929 | let Inst{27-21} = 0b0111110; |
| 1930 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 1931 | } |
| 1932 | |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1933 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1934 | "mvn", "\t$dst, $src", |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1935 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1936 | let Inst{25} = 0; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1937 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1938 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1939 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1940 | IIC_iMVNsr, "mvn", "\t$dst, $src", |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1941 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP { |
| 1942 | let Inst{25} = 0; |
| 1943 | } |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1944 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1945 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1946 | IIC_iMVNi, "mvn", "\t$dst, $imm", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1947 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { |
| 1948 | let Inst{25} = 1; |
| 1949 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1950 | |
| 1951 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 1952 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 1953 | |
| 1954 | //===----------------------------------------------------------------------===// |
| 1955 | // Multiply Instructions. |
| 1956 | // |
| 1957 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1958 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1959 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1960 | IIC_iMUL32, "mul", "\t$dst, $a, $b", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1961 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1962 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1963 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1964 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1965 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1966 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1967 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1968 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1969 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 1970 | Requires<[IsARM, HasV6T2]>; |
| 1971 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1972 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1973 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1974 | let isCommutable = 1 in { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1975 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1976 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1977 | "smull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1978 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1979 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1980 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1981 | "umull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1982 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1983 | |
| 1984 | // Multiply + accumulate |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1985 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1986 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1987 | "smlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1988 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1989 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1990 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1991 | "umlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1992 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1993 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1994 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1995 | "umaal", "\t$ldst, $hdst, $a, $b", []>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1996 | Requires<[IsARM, HasV6]>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1997 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1998 | |
| 1999 | // Most significant word multiply |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2000 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2001 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2002 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2003 | Requires<[IsARM, HasV6]> { |
| 2004 | let Inst{7-4} = 0b0001; |
| 2005 | let Inst{15-12} = 0b1111; |
| 2006 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2007 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2008 | def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2009 | IIC_iMUL32, "smmulr", "\t$dst, $a, $b", |
| 2010 | [/* For disassembly only; pattern left blank */]>, |
| 2011 | Requires<[IsARM, HasV6]> { |
| 2012 | let Inst{7-4} = 0b0011; // R = 1 |
| 2013 | let Inst{15-12} = 0b1111; |
| 2014 | } |
| 2015 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2016 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2017 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2018 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2019 | Requires<[IsARM, HasV6]> { |
| 2020 | let Inst{7-4} = 0b0001; |
| 2021 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2022 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2023 | def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 2024 | IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c", |
| 2025 | [/* For disassembly only; pattern left blank */]>, |
| 2026 | Requires<[IsARM, HasV6]> { |
| 2027 | let Inst{7-4} = 0b0011; // R = 1 |
| 2028 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2029 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2030 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2031 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2032 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2033 | Requires<[IsARM, HasV6]> { |
| 2034 | let Inst{7-4} = 0b1101; |
| 2035 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2036 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2037 | def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 2038 | IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c", |
| 2039 | [/* For disassembly only; pattern left blank */]>, |
| 2040 | Requires<[IsARM, HasV6]> { |
| 2041 | let Inst{7-4} = 0b1111; // R = 1 |
| 2042 | } |
| 2043 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2044 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2045 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2046 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2047 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 2048 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2049 | Requires<[IsARM, HasV5TE]> { |
| 2050 | let Inst{5} = 0; |
| 2051 | let Inst{6} = 0; |
| 2052 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2053 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2054 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2055 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2056 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2057 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2058 | Requires<[IsARM, HasV5TE]> { |
| 2059 | let Inst{5} = 0; |
| 2060 | let Inst{6} = 1; |
| 2061 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2062 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2063 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2064 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2065 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2066 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2067 | Requires<[IsARM, HasV5TE]> { |
| 2068 | let Inst{5} = 1; |
| 2069 | let Inst{6} = 0; |
| 2070 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2071 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2072 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2073 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2074 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 2075 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2076 | Requires<[IsARM, HasV5TE]> { |
| 2077 | let Inst{5} = 1; |
| 2078 | let Inst{6} = 1; |
| 2079 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2080 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2081 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2082 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2083 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2084 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2085 | Requires<[IsARM, HasV5TE]> { |
| 2086 | let Inst{5} = 1; |
| 2087 | let Inst{6} = 0; |
| 2088 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2089 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2090 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2091 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2092 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2093 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2094 | Requires<[IsARM, HasV5TE]> { |
| 2095 | let Inst{5} = 1; |
| 2096 | let Inst{6} = 1; |
| 2097 | } |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2098 | } |
| 2099 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2100 | |
| 2101 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2102 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2103 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2104 | [(set GPR:$dst, (add GPR:$acc, |
| 2105 | (opnode (sext_inreg GPR:$a, i16), |
| 2106 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2107 | Requires<[IsARM, HasV5TE]> { |
| 2108 | let Inst{5} = 0; |
| 2109 | let Inst{6} = 0; |
| 2110 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2111 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2112 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2113 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2114 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2115 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2116 | Requires<[IsARM, HasV5TE]> { |
| 2117 | let Inst{5} = 0; |
| 2118 | let Inst{6} = 1; |
| 2119 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2120 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2121 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2122 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2123 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2124 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2125 | Requires<[IsARM, HasV5TE]> { |
| 2126 | let Inst{5} = 1; |
| 2127 | let Inst{6} = 0; |
| 2128 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2129 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2130 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2131 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
| 2132 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 2133 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2134 | Requires<[IsARM, HasV5TE]> { |
| 2135 | let Inst{5} = 1; |
| 2136 | let Inst{6} = 1; |
| 2137 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2138 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2139 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2140 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2141 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2142 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2143 | Requires<[IsARM, HasV5TE]> { |
| 2144 | let Inst{5} = 0; |
| 2145 | let Inst{6} = 0; |
| 2146 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2147 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2148 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2149 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2150 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2151 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2152 | Requires<[IsARM, HasV5TE]> { |
| 2153 | let Inst{5} = 0; |
| 2154 | let Inst{6} = 1; |
| 2155 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2156 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2157 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2158 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2159 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2160 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2161 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
| 2162 | def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2163 | IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b", |
| 2164 | [/* For disassembly only; pattern left blank */]>, |
| 2165 | Requires<[IsARM, HasV5TE]> { |
| 2166 | let Inst{5} = 0; |
| 2167 | let Inst{6} = 0; |
| 2168 | } |
| 2169 | |
| 2170 | def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2171 | IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b", |
| 2172 | [/* For disassembly only; pattern left blank */]>, |
| 2173 | Requires<[IsARM, HasV5TE]> { |
| 2174 | let Inst{5} = 0; |
| 2175 | let Inst{6} = 1; |
| 2176 | } |
| 2177 | |
| 2178 | def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2179 | IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b", |
| 2180 | [/* For disassembly only; pattern left blank */]>, |
| 2181 | Requires<[IsARM, HasV5TE]> { |
| 2182 | let Inst{5} = 1; |
| 2183 | let Inst{6} = 0; |
| 2184 | } |
| 2185 | |
| 2186 | def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2187 | IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b", |
| 2188 | [/* For disassembly only; pattern left blank */]>, |
| 2189 | Requires<[IsARM, HasV5TE]> { |
| 2190 | let Inst{5} = 1; |
| 2191 | let Inst{6} = 1; |
| 2192 | } |
| 2193 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2194 | // Helper class for AI_smld -- for disassembly only |
| 2195 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2196 | InstrItinClass itin, string opc, string asm> |
| 2197 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
| 2198 | let Inst{4} = 1; |
| 2199 | let Inst{5} = swap; |
| 2200 | let Inst{6} = sub; |
| 2201 | let Inst{7} = 0; |
| 2202 | let Inst{21-20} = 0b00; |
| 2203 | let Inst{22} = long; |
| 2204 | let Inst{27-23} = 0b01110; |
| 2205 | } |
| 2206 | |
| 2207 | multiclass AI_smld<bit sub, string opc> { |
| 2208 | |
| 2209 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 2210 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">; |
| 2211 | |
| 2212 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 2213 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">; |
| 2214 | |
| 2215 | def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b), |
| 2216 | NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">; |
| 2217 | |
| 2218 | def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2219 | NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">; |
| 2220 | |
| 2221 | } |
| 2222 | |
| 2223 | defm SMLA : AI_smld<0, "smla">; |
| 2224 | defm SMLS : AI_smld<1, "smls">; |
| 2225 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2226 | multiclass AI_sdml<bit sub, string opc> { |
| 2227 | |
| 2228 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2229 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> { |
| 2230 | let Inst{15-12} = 0b1111; |
| 2231 | } |
| 2232 | |
| 2233 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2234 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> { |
| 2235 | let Inst{15-12} = 0b1111; |
| 2236 | } |
| 2237 | |
| 2238 | } |
| 2239 | |
| 2240 | defm SMUA : AI_sdml<0, "smua">; |
| 2241 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2242 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2243 | //===----------------------------------------------------------------------===// |
| 2244 | // Misc. Arithmetic Instructions. |
| 2245 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2246 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2247 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2248 | "clz", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2249 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 2250 | let Inst{7-4} = 0b0001; |
| 2251 | let Inst{11-8} = 0b1111; |
| 2252 | let Inst{19-16} = 0b1111; |
| 2253 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2254 | |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2255 | def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 2256 | "rbit", "\t$dst, $src", |
| 2257 | [(set GPR:$dst, (ARMrbit GPR:$src))]>, |
| 2258 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2259 | let Inst{7-4} = 0b0011; |
| 2260 | let Inst{11-8} = 0b1111; |
| 2261 | let Inst{19-16} = 0b1111; |
| 2262 | } |
| 2263 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2264 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2265 | "rev", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2266 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 2267 | let Inst{7-4} = 0b0011; |
| 2268 | let Inst{11-8} = 0b1111; |
| 2269 | let Inst{19-16} = 0b1111; |
| 2270 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2271 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2272 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2273 | "rev16", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2274 | [(set GPR:$dst, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2275 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 2276 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 2277 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 2278 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2279 | Requires<[IsARM, HasV6]> { |
| 2280 | let Inst{7-4} = 0b1011; |
| 2281 | let Inst{11-8} = 0b1111; |
| 2282 | let Inst{19-16} = 0b1111; |
| 2283 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2284 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2285 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2286 | "revsh", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2287 | [(set GPR:$dst, |
| 2288 | (sext_inreg |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2289 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 2290 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2291 | Requires<[IsARM, HasV6]> { |
| 2292 | let Inst{7-4} = 0b1011; |
| 2293 | let Inst{11-8} = 0b1111; |
| 2294 | let Inst{19-16} = 0b1111; |
| 2295 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2296 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2297 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2298 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2299 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2300 | }]>; |
| 2301 | |
| 2302 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 2303 | return (N->getZExtValue() < 32); |
| 2304 | }], lsl_shift_imm>; |
| 2305 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2306 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2307 | (ins GPR:$src1, GPR:$src2, shift_imm:$sh), |
| 2308 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2309 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2310 | (and (shl GPR:$src2, lsl_amt:$sh), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2311 | 0xFFFF0000)))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2312 | Requires<[IsARM, HasV6]> { |
| 2313 | let Inst{6-4} = 0b001; |
| 2314 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2315 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2316 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 2317 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 2318 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2319 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)), |
| 2320 | (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2321 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2322 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 2323 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 2324 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2325 | }]>; |
| 2326 | |
| 2327 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 2328 | return (N->getZExtValue() <= 32); |
| 2329 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2330 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2331 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2332 | // will match the pattern below. |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2333 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2334 | (ins GPR:$src1, GPR:$src2, shift_imm:$sh), |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2335 | IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2336 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2337 | (and (sra GPR:$src2, asr_amt:$sh), |
| 2338 | 0xFFFF)))]>, |
| 2339 | Requires<[IsARM, HasV6]> { |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2340 | let Inst{6-4} = 0b101; |
| 2341 | } |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2342 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2343 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2344 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2345 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2346 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2347 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2348 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2349 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2350 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2351 | //===----------------------------------------------------------------------===// |
| 2352 | // Comparison Instructions... |
| 2353 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2354 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2355 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2356 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2357 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2358 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2359 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 2360 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2361 | // results: |
| 2362 | // |
| 2363 | // rsbs r1, r1, 0 |
| 2364 | // cmp r0, r1 |
| 2365 | // mov r0, #0 |
| 2366 | // it ls |
| 2367 | // mov r0, #1 |
| 2368 | // |
| 2369 | // and: |
| 2370 | // |
| 2371 | // cmn r0, r1 |
| 2372 | // mov r0, #0 |
| 2373 | // it ls |
| 2374 | // mov r0, #1 |
| 2375 | // |
| 2376 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 2377 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 2378 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 2379 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 2380 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 2381 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 2382 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 2383 | // parameter to AddWithCarry is defined as 0). |
| 2384 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2385 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2386 | // |
| 2387 | // x = 0 |
| 2388 | // ~x = 0xFFFF FFFF |
| 2389 | // ~x + 1 = 0x1 0000 0000 |
| 2390 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 2391 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2392 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 2393 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 2394 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2395 | // |
| 2396 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 2397 | // |
| 2398 | // This is related to <rdar://problem/7569620>. |
| 2399 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2400 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2401 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2402 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2403 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2404 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2405 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2406 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2407 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2408 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2409 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2410 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2411 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2412 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2413 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 2414 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2415 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2416 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2417 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2418 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2419 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2420 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2421 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2422 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2423 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2424 | // Pseudo i64 compares for some floating point compares. |
| 2425 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 2426 | Defs = [CPSR] in { |
| 2427 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 2428 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2429 | IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2430 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 2431 | |
| 2432 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2433 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2434 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 2435 | } // usesCustomInserter |
| 2436 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2437 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2438 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2439 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2440 | // a two-value operand where a dag node expects two operands. :( |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2441 | // FIXME: These should all be pseudo-instructions that get expanded to |
| 2442 | // the normal MOV instructions. That would fix the dependency on |
| 2443 | // special casing them in tblgen. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2444 | let neverHasSideEffects = 1 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2445 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2446 | IIC_iCMOVr, "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2447 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2448 | RegConstraint<"$false = $dst">, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2449 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2450 | let Inst{25} = 0; |
| 2451 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2452 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2453 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2454 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2455 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2456 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2457 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2458 | let Inst{25} = 0; |
| 2459 | } |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 2460 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2461 | def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src), |
| 2462 | DPFrm, IIC_iMOVi, |
| 2463 | "movw", "\t$dst, $src", |
| 2464 | []>, |
| 2465 | RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>, |
| 2466 | UnaryDP { |
| 2467 | let Inst{20} = 0; |
| 2468 | let Inst{25} = 1; |
| 2469 | } |
| 2470 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2471 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2472 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2473 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2474 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2475 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2476 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2477 | } |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2478 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2479 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2480 | //===----------------------------------------------------------------------===// |
| 2481 | // Atomic operations intrinsics |
| 2482 | // |
| 2483 | |
| 2484 | // memory barriers protect the atomic sequences |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2485 | let hasSideEffects = 1 in { |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2486 | def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "", |
Evan Cheng | ee34987 | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2487 | [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2488 | let Inst{31-4} = 0xf57ff05; |
| 2489 | // FIXME: add support for options other than a full system DMB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2490 | // See DMB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2491 | let Inst{3-0} = 0b1111; |
| 2492 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2493 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2494 | def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "", |
Evan Cheng | ee34987 | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2495 | [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2496 | let Inst{31-4} = 0xf57ff04; |
| 2497 | // FIXME: add support for options other than a full system DSB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2498 | // See DSB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2499 | let Inst{3-0} = 0b1111; |
| 2500 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2501 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2502 | def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2503 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2504 | [(ARMMemBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2505 | Requires<[IsARM, HasV6]> { |
| 2506 | // FIXME: add support for options other than a full system DMB |
| 2507 | // FIXME: add encoding |
| 2508 | } |
| 2509 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2510 | def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 80dd125 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 2511 | "mcr", "\tp15, 0, $zero, c7, c10, 4", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2512 | [(ARMSyncBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2513 | Requires<[IsARM, HasV6]> { |
| 2514 | // FIXME: add support for options other than a full system DSB |
| 2515 | // FIXME: add encoding |
| 2516 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2517 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2518 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2519 | // Memory Barrier Operations Variants -- for disassembly only |
| 2520 | |
| 2521 | def memb_opt : Operand<i32> { |
| 2522 | let PrintMethod = "printMemBOption"; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2523 | } |
| 2524 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2525 | class AMBI<bits<4> op7_4, string opc> |
| 2526 | : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt", |
| 2527 | [/* For disassembly only; pattern left blank */]>, |
| 2528 | Requires<[IsARM, HasDB]> { |
| 2529 | let Inst{31-8} = 0xf57ff0; |
| 2530 | let Inst{7-4} = op7_4; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2531 | } |
| 2532 | |
| 2533 | // These DMB variants are for disassembly only. |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2534 | def DMBvar : AMBI<0b0101, "dmb">; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2535 | |
| 2536 | // These DSB variants are for disassembly only. |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2537 | def DSBvar : AMBI<0b0100, "dsb">; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2538 | |
| 2539 | // ISB has only full system option -- for disassembly only |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2540 | def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 2541 | Requires<[IsARM, HasDB]> { |
| 2542 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2543 | let Inst{3-0} = 0b1111; |
| 2544 | } |
| 2545 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2546 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2547 | let Uses = [CPSR] in { |
| 2548 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2549 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2550 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 2551 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2552 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2553 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 2554 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2555 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2556 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 2557 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2558 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2559 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 2560 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2561 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2562 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 2563 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2564 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2565 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 2566 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2567 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2568 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 2569 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2570 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2571 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 2572 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2573 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2574 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 2575 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2576 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2577 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 2578 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2579 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2580 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 2581 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2582 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2583 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 2584 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2585 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2586 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 2587 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2588 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2589 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 2590 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2591 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2592 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 2593 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2594 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2595 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 2596 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2597 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2598 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 2599 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2600 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2601 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 2602 | |
| 2603 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2604 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2605 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 2606 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2607 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2608 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 2609 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2610 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2611 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 2612 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2613 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2614 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2615 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2616 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2617 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2618 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2619 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2620 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2621 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2622 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2623 | } |
| 2624 | |
| 2625 | let mayLoad = 1 in { |
| 2626 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2627 | "ldrexb", "\t$dest, [$ptr]", |
| 2628 | []>; |
| 2629 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2630 | "ldrexh", "\t$dest, [$ptr]", |
| 2631 | []>; |
| 2632 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2633 | "ldrex", "\t$dest, [$ptr]", |
| 2634 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2635 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2636 | NoItinerary, |
| 2637 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 2638 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2639 | } |
| 2640 | |
Jim Grosbach | 587b072 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2641 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2642 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2643 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2644 | "strexb", "\t$success, $src, [$ptr]", |
| 2645 | []>; |
| 2646 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 2647 | NoItinerary, |
| 2648 | "strexh", "\t$success, $src, [$ptr]", |
| 2649 | []>; |
| 2650 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2651 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2652 | "strex", "\t$success, $src, [$ptr]", |
| 2653 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2654 | def STREXD : AIstrex<0b01, (outs GPR:$success), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2655 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 2656 | NoItinerary, |
| 2657 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 2658 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2659 | } |
| 2660 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 2661 | // Clear-Exclusive is for disassembly only. |
| 2662 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 2663 | [/* For disassembly only; pattern left blank */]>, |
| 2664 | Requires<[IsARM, HasV7]> { |
| 2665 | let Inst{31-20} = 0xf57; |
| 2666 | let Inst{7-4} = 0b0001; |
| 2667 | } |
| 2668 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2669 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 2670 | let mayLoad = 1 in { |
| 2671 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2672 | "swp", "\t$dst, $src, [$ptr]", |
| 2673 | [/* For disassembly only; pattern left blank */]> { |
| 2674 | let Inst{27-23} = 0b00010; |
| 2675 | let Inst{22} = 0; // B = 0 |
| 2676 | let Inst{21-20} = 0b00; |
| 2677 | let Inst{7-4} = 0b1001; |
| 2678 | } |
| 2679 | |
| 2680 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2681 | "swpb", "\t$dst, $src, [$ptr]", |
| 2682 | [/* For disassembly only; pattern left blank */]> { |
| 2683 | let Inst{27-23} = 0b00010; |
| 2684 | let Inst{22} = 1; // B = 1 |
| 2685 | let Inst{21-20} = 0b00; |
| 2686 | let Inst{7-4} = 0b1001; |
| 2687 | } |
| 2688 | } |
| 2689 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2690 | //===----------------------------------------------------------------------===// |
| 2691 | // TLS Instructions |
| 2692 | // |
| 2693 | |
| 2694 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2695 | let isCall = 1, |
| 2696 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2697 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2698 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2699 | [(set R0, ARMthread_pointer)]>; |
| 2700 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2701 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2702 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2703 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2704 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2705 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2706 | // Since by its nature we may be coming from some other function to get |
| 2707 | // here, and we're using the stack frame for the containing function to |
| 2708 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2709 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2710 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2711 | // except for our own input by listing the relevant registers in Defs. By |
| 2712 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 2713 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2714 | // A constant value is passed in $val, and we use the location as a scratch. |
| 2715 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2716 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 2717 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 2718 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2719 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2720 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2721 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2722 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2723 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 2724 | Requires<[IsARM, HasVFP2]>; |
| 2725 | } |
| 2726 | |
| 2727 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2728 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 2729 | hasSideEffects = 1, isBarrier = 1 in { |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2730 | def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val), |
| 2731 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2732 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2733 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 2734 | Requires<[IsARM, NoVFP]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2735 | } |
| 2736 | |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 2737 | // FIXME: Non-Darwin version(s) |
| 2738 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 2739 | Defs = [ R7, LR, SP ] in { |
| 2740 | def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
| 2741 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2742 | Pseudo, NoItinerary, "", "", |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 2743 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 2744 | Requires<[IsARM, IsDarwin]>; |
| 2745 | } |
| 2746 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2747 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2748 | // Non-Instruction Patterns |
| 2749 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 2750 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2751 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2752 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2753 | // Two piece so_imms. |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 2754 | // FIXME: Expand this in ARMExpandPseudoInsts. |
| 2755 | // FIXME: Remove this when we can do generalized remat. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 2756 | let isReMaterializable = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2757 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 2758 | Pseudo, IIC_iMOVix2, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2759 | "mov", "\t$dst, $src", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2760 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 2761 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2762 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2763 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2764 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2765 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2766 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2767 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2768 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 2769 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 2770 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2771 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 2772 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 2773 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 2774 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2775 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2776 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 2777 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 2778 | // as a single unit instead of having to handle reg inputs. |
| 2779 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2780 | let isReMaterializable = 1 in |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 2781 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "", |
| 2782 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 2783 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2784 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 2785 | // ConstantPool, GlobalAddress, and JumpTable |
| 2786 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 2787 | Requires<[IsARM, DontUseMovt]>; |
| 2788 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 2789 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 2790 | Requires<[IsARM, UseMovt]>; |
| 2791 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 2792 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 2793 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2794 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2795 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 2796 | // Tail calls |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2797 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 2798 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 2799 | |
| 2800 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 2801 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 2802 | |
| 2803 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 2804 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 2805 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2806 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 2807 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 2808 | |
| 2809 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 2810 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 2811 | |
| 2812 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 2813 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 2814 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2815 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2816 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2817 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2818 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2819 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2820 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2821 | // zextload i1 -> zextload i8 |
| 2822 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 2823 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2824 | // extload -> zextload |
| 2825 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2826 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2827 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2828 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 2829 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 2830 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 2831 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2832 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2833 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2834 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2835 | (SMULBB GPR:$a, GPR:$b)>; |
| 2836 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 2837 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2838 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2839 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2840 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2841 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2842 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2843 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 2844 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2845 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2846 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2847 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2848 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2849 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2850 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2851 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2852 | (SMULWB GPR:$a, GPR:$b)>; |
| 2853 | |
| 2854 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2855 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2856 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2857 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2858 | def : ARMV5TEPat<(add GPR:$acc, |
| 2859 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 2860 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2861 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2862 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2863 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2864 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2865 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2866 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2867 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2868 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2869 | (mul (sra GPR:$a, (i32 16)), |
| 2870 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2871 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2872 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2873 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2874 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2875 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2876 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2877 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2878 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2879 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2880 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2881 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2882 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2883 | //===----------------------------------------------------------------------===// |
| 2884 | // Thumb Support |
| 2885 | // |
| 2886 | |
| 2887 | include "ARMInstrThumb.td" |
| 2888 | |
| 2889 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2890 | // Thumb2 Support |
| 2891 | // |
| 2892 | |
| 2893 | include "ARMInstrThumb2.td" |
| 2894 | |
| 2895 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2896 | // Floating Point Support |
| 2897 | // |
| 2898 | |
| 2899 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2900 | |
| 2901 | //===----------------------------------------------------------------------===// |
| 2902 | // Advanced SIMD (NEON) Support |
| 2903 | // |
| 2904 | |
| 2905 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2906 | |
| 2907 | //===----------------------------------------------------------------------===// |
| 2908 | // Coprocessor Instructions. For disassembly only. |
| 2909 | // |
| 2910 | |
| 2911 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2912 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2913 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2914 | [/* For disassembly only; pattern left blank */]> { |
| 2915 | let Inst{4} = 0; |
| 2916 | } |
| 2917 | |
| 2918 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2919 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2920 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2921 | [/* For disassembly only; pattern left blank */]> { |
| 2922 | let Inst{31-28} = 0b1111; |
| 2923 | let Inst{4} = 0; |
| 2924 | } |
| 2925 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2926 | class ACI<dag oops, dag iops, string opc, string asm> |
| 2927 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 2928 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 2929 | let Inst{27-25} = 0b110; |
| 2930 | } |
| 2931 | |
| 2932 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 2933 | |
| 2934 | def _OFFSET : ACI<(outs), |
| 2935 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2936 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 2937 | let Inst{31-28} = op31_28; |
| 2938 | let Inst{24} = 1; // P = 1 |
| 2939 | let Inst{21} = 0; // W = 0 |
| 2940 | let Inst{22} = 0; // D = 0 |
| 2941 | let Inst{20} = load; |
| 2942 | } |
| 2943 | |
| 2944 | def _PRE : ACI<(outs), |
| 2945 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2946 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 2947 | let Inst{31-28} = op31_28; |
| 2948 | let Inst{24} = 1; // P = 1 |
| 2949 | let Inst{21} = 1; // W = 1 |
| 2950 | let Inst{22} = 0; // D = 0 |
| 2951 | let Inst{20} = load; |
| 2952 | } |
| 2953 | |
| 2954 | def _POST : ACI<(outs), |
| 2955 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 2956 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 2957 | let Inst{31-28} = op31_28; |
| 2958 | let Inst{24} = 0; // P = 0 |
| 2959 | let Inst{21} = 1; // W = 1 |
| 2960 | let Inst{22} = 0; // D = 0 |
| 2961 | let Inst{20} = load; |
| 2962 | } |
| 2963 | |
| 2964 | def _OPTION : ACI<(outs), |
| 2965 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 2966 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 2967 | let Inst{31-28} = op31_28; |
| 2968 | let Inst{24} = 0; // P = 0 |
| 2969 | let Inst{23} = 1; // U = 1 |
| 2970 | let Inst{21} = 0; // W = 0 |
| 2971 | let Inst{22} = 0; // D = 0 |
| 2972 | let Inst{20} = load; |
| 2973 | } |
| 2974 | |
| 2975 | def L_OFFSET : ACI<(outs), |
| 2976 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2977 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2978 | let Inst{31-28} = op31_28; |
| 2979 | let Inst{24} = 1; // P = 1 |
| 2980 | let Inst{21} = 0; // W = 0 |
| 2981 | let Inst{22} = 1; // D = 1 |
| 2982 | let Inst{20} = load; |
| 2983 | } |
| 2984 | |
| 2985 | def L_PRE : ACI<(outs), |
| 2986 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2987 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2988 | let Inst{31-28} = op31_28; |
| 2989 | let Inst{24} = 1; // P = 1 |
| 2990 | let Inst{21} = 1; // W = 1 |
| 2991 | let Inst{22} = 1; // D = 1 |
| 2992 | let Inst{20} = load; |
| 2993 | } |
| 2994 | |
| 2995 | def L_POST : ACI<(outs), |
| 2996 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2997 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2998 | let Inst{31-28} = op31_28; |
| 2999 | let Inst{24} = 0; // P = 0 |
| 3000 | let Inst{21} = 1; // W = 1 |
| 3001 | let Inst{22} = 1; // D = 1 |
| 3002 | let Inst{20} = load; |
| 3003 | } |
| 3004 | |
| 3005 | def L_OPTION : ACI<(outs), |
| 3006 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3007 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3008 | let Inst{31-28} = op31_28; |
| 3009 | let Inst{24} = 0; // P = 0 |
| 3010 | let Inst{23} = 1; // U = 1 |
| 3011 | let Inst{21} = 0; // W = 0 |
| 3012 | let Inst{22} = 1; // D = 1 |
| 3013 | let Inst{20} = load; |
| 3014 | } |
| 3015 | } |
| 3016 | |
| 3017 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 3018 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 3019 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 3020 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 3021 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3022 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3023 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3024 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3025 | [/* For disassembly only; pattern left blank */]> { |
| 3026 | let Inst{20} = 0; |
| 3027 | let Inst{4} = 1; |
| 3028 | } |
| 3029 | |
| 3030 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3031 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3032 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3033 | [/* For disassembly only; pattern left blank */]> { |
| 3034 | let Inst{31-28} = 0b1111; |
| 3035 | let Inst{20} = 0; |
| 3036 | let Inst{4} = 1; |
| 3037 | } |
| 3038 | |
| 3039 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3040 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3041 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3042 | [/* For disassembly only; pattern left blank */]> { |
| 3043 | let Inst{20} = 1; |
| 3044 | let Inst{4} = 1; |
| 3045 | } |
| 3046 | |
| 3047 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3048 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3049 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3050 | [/* For disassembly only; pattern left blank */]> { |
| 3051 | let Inst{31-28} = 0b1111; |
| 3052 | let Inst{20} = 1; |
| 3053 | let Inst{4} = 1; |
| 3054 | } |
| 3055 | |
| 3056 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3057 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3058 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3059 | [/* For disassembly only; pattern left blank */]> { |
| 3060 | let Inst{23-20} = 0b0100; |
| 3061 | } |
| 3062 | |
| 3063 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3064 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3065 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3066 | [/* For disassembly only; pattern left blank */]> { |
| 3067 | let Inst{31-28} = 0b1111; |
| 3068 | let Inst{23-20} = 0b0100; |
| 3069 | } |
| 3070 | |
| 3071 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3072 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3073 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3074 | [/* For disassembly only; pattern left blank */]> { |
| 3075 | let Inst{23-20} = 0b0101; |
| 3076 | } |
| 3077 | |
| 3078 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3079 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3080 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3081 | [/* For disassembly only; pattern left blank */]> { |
| 3082 | let Inst{31-28} = 0b1111; |
| 3083 | let Inst{23-20} = 0b0101; |
| 3084 | } |
| 3085 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3086 | //===----------------------------------------------------------------------===// |
| 3087 | // Move between special register and ARM core register -- for disassembly only |
| 3088 | // |
| 3089 | |
| 3090 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 3091 | [/* For disassembly only; pattern left blank */]> { |
| 3092 | let Inst{23-20} = 0b0000; |
| 3093 | let Inst{7-4} = 0b0000; |
| 3094 | } |
| 3095 | |
| 3096 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 3097 | [/* For disassembly only; pattern left blank */]> { |
| 3098 | let Inst{23-20} = 0b0100; |
| 3099 | let Inst{7-4} = 0b0000; |
| 3100 | } |
| 3101 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3102 | def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3103 | "msr", "\tcpsr$mask, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3104 | [/* For disassembly only; pattern left blank */]> { |
| 3105 | let Inst{23-20} = 0b0010; |
| 3106 | let Inst{7-4} = 0b0000; |
| 3107 | } |
| 3108 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3109 | def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3110 | "msr", "\tcpsr$mask, $a", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3111 | [/* For disassembly only; pattern left blank */]> { |
| 3112 | let Inst{23-20} = 0b0010; |
| 3113 | let Inst{7-4} = 0b0000; |
| 3114 | } |
| 3115 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3116 | def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3117 | "msr", "\tspsr$mask, $src", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3118 | [/* For disassembly only; pattern left blank */]> { |
| 3119 | let Inst{23-20} = 0b0110; |
| 3120 | let Inst{7-4} = 0b0000; |
| 3121 | } |
| 3122 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3123 | def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3124 | "msr", "\tspsr$mask, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3125 | [/* For disassembly only; pattern left blank */]> { |
| 3126 | let Inst{23-20} = 0b0110; |
| 3127 | let Inst{7-4} = 0b0000; |
| 3128 | } |