blob: 88bc8d0a92b66425baa380bd4bf61f4060b2c10c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
843
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844 // i8 and i16 vectors are custom , because the source register and source
845 // source memory operand types are not the same width. f32 vectors are
846 // custom since the immediate controlling the insert encodes additional
847 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857
858 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000861 }
862 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000863
Nate Begeman30a0de92008-07-17 16:51:19 +0000864 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000866 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
David Greene9b9838d2009-06-29 16:47:10 +0000868 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
875 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
876 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
877 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
878 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
880 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
881 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
882 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
883 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
884 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
886 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
887 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
888 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000889
890 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
892 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
893 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
894 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
895 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
896 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
897 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
898 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
899 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
901 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
902 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
903 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
904 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000905
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
907 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
908 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
909 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
912 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
913 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
915 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
918 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
919 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
920 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
921 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
922 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000923
924#if 0
925 // Not sure we want to do this since there are no 256-bit integer
926 // operations in AVX
927
928 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
929 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
931 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000932
933 // Do not attempt to custom lower non-power-of-2 vectors
934 if (!isPowerOf2_32(VT.getVectorNumElements()))
935 continue;
936
937 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
938 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
939 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
940 }
941
942 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000945 }
David Greene9b9838d2009-06-29 16:47:10 +0000946#endif
947
948#if 0
949 // Not sure we want to do this since there are no 256-bit integer
950 // operations in AVX
951
952 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
953 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
955 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000956
957 if (!VT.is256BitVector()) {
958 continue;
959 }
960 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 }
971
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000973#endif
974 }
975
Evan Cheng6be2c582006-04-05 23:38:46 +0000976 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000978
Bill Wendling74c37652008-12-09 22:08:41 +0000979 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000985
Eli Friedman962f5492010-06-02 19:35:46 +0000986 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
987 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000988 //
Eli Friedman962f5492010-06-02 19:35:46 +0000989 // FIXME: We really should do custom legalization for addition and
990 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
991 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000992 if (Subtarget->is64Bit()) {
993 setOperationAction(ISD::SADDO, MVT::i64, Custom);
994 setOperationAction(ISD::UADDO, MVT::i64, Custom);
995 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
996 setOperationAction(ISD::USUBO, MVT::i64, Custom);
997 setOperationAction(ISD::SMULO, MVT::i64, Custom);
998 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000999
Evan Chengd54f2d52009-03-31 19:38:51 +00001000 if (!Subtarget->is64Bit()) {
1001 // These libcalls are not available in 32-bit.
1002 setLibcallName(RTLIB::SHL_I128, 0);
1003 setLibcallName(RTLIB::SRL_I128, 0);
1004 setLibcallName(RTLIB::SRA_I128, 0);
1005 }
1006
Evan Cheng206ee9d2006-07-07 08:33:52 +00001007 // We have target-specific dag combine patterns for the following nodes:
1008 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001009 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001010 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001011 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001012 setTargetDAGCombine(ISD::SHL);
1013 setTargetDAGCombine(ISD::SRA);
1014 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001015 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001016 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001017 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001018 if (Subtarget->is64Bit())
1019 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001020
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001021 computeRegisterProperties();
1022
Evan Cheng87ed7162006-02-14 08:25:08 +00001023 // FIXME: These should be based on subtarget info. Plus, the values should
1024 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001025 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001026 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001028 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001029 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001030}
1031
Scott Michel5b8f82e2008-03-10 15:42:14 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1034 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001035}
1036
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1039/// the desired ByVal argument alignment.
1040static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1041 if (MaxAlign == 16)
1042 return;
1043 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1044 if (VTy->getBitWidth() == 128)
1045 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001046 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(ATy->getElementType(), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1052 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1053 unsigned EltAlign = 0;
1054 getMaxByValAlign(STy->getElementType(i), EltAlign);
1055 if (EltAlign > MaxAlign)
1056 MaxAlign = EltAlign;
1057 if (MaxAlign == 16)
1058 break;
1059 }
1060 }
1061 return;
1062}
1063
1064/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1065/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001066/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1067/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001068unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001069 if (Subtarget->is64Bit()) {
1070 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001071 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001072 if (TyAlign > 8)
1073 return TyAlign;
1074 return 8;
1075 }
1076
Evan Cheng29286502008-01-23 23:17:41 +00001077 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001078 if (Subtarget->hasSSE1())
1079 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001080 return Align;
1081}
Chris Lattner2b02a442007-02-25 08:29:00 +00001082
Evan Chengf0df0312008-05-15 08:39:06 +00001083/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001084/// and store operations as a result of memset, memcpy, and memmove
1085/// lowering. If DstAlign is zero that means it's safe to destination
1086/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1087/// means there isn't a need to check it against alignment requirement,
1088/// probably because the source does not need to be loaded. If
1089/// 'NonScalarIntSafe' is true, that means it's safe to return a
1090/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1091/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1092/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001093/// It returns EVT::Other if the type should be determined using generic
1094/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001095EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001096X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1097 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001098 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001099 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001101 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1102 // linux. This is because the stack realignment code can't handle certain
1103 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001104 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001105 if (NonScalarIntSafe &&
1106 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 if (Size >= 16 &&
1108 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001109 ((DstAlign == 0 || DstAlign >= 16) &&
1110 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 Subtarget->getStackAlignment() >= 16) {
1112 if (Subtarget->hasSSE2())
1113 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001114 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001115 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001116 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001117 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 Subtarget->hasSSE2()) {
1120 // Do not use f64 to lower memcpy if source is string constant. It's
1121 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001122 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001123 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001124 }
Evan Chengf0df0312008-05-15 08:39:06 +00001125 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 return MVT::i64;
1127 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001128}
1129
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001130/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1131/// current function. The returned value is a member of the
1132/// MachineJumpTableInfo::JTEntryKind enum.
1133unsigned X86TargetLowering::getJumpTableEncoding() const {
1134 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1135 // symbol.
1136 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1137 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001138 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001139
1140 // Otherwise, use the normal jump table encoding heuristics.
1141 return TargetLowering::getJumpTableEncoding();
1142}
1143
Chris Lattner589c6f62010-01-26 06:28:43 +00001144/// getPICBaseSymbol - Return the X86-32 PIC base.
1145MCSymbol *
1146X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1147 MCContext &Ctx) const {
1148 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001149 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1150 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001151}
1152
1153
Chris Lattnerc64daab2010-01-26 05:02:42 +00001154const MCExpr *
1155X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1156 const MachineBasicBlock *MBB,
1157 unsigned uid,MCContext &Ctx) const{
1158 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1159 Subtarget->isPICStyleGOT());
1160 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1161 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001162 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1163 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001164}
1165
Evan Chengcc415862007-11-09 01:32:10 +00001166/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1167/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001168SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001169 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001170 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001171 // This doesn't have DebugLoc associated with it, but is not really the
1172 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001173 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001174 return Table;
1175}
1176
Chris Lattner589c6f62010-01-26 06:28:43 +00001177/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1178/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1179/// MCExpr.
1180const MCExpr *X86TargetLowering::
1181getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1182 MCContext &Ctx) const {
1183 // X86-64 uses RIP relative addressing based on the jump table label.
1184 if (Subtarget->isPICStyleRIPRel())
1185 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1186
1187 // Otherwise, the reference is relative to the PIC base.
1188 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1189}
1190
Bill Wendlingb4202b82009-07-01 18:50:55 +00001191/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001192unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001193 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001194}
1195
Evan Chengdee81012010-07-26 21:50:05 +00001196std::pair<const TargetRegisterClass*, uint8_t>
1197X86TargetLowering::findRepresentativeClass(EVT VT) const{
1198 const TargetRegisterClass *RRC = 0;
1199 uint8_t Cost = 1;
1200 switch (VT.getSimpleVT().SimpleTy) {
1201 default:
1202 return TargetLowering::findRepresentativeClass(VT);
1203 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1204 RRC = (Subtarget->is64Bit()
1205 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1206 break;
1207 case MVT::v8i8: case MVT::v4i16:
1208 case MVT::v2i32: case MVT::v1i64:
1209 RRC = X86::VR64RegisterClass;
1210 break;
1211 case MVT::f32: case MVT::f64:
1212 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1213 case MVT::v4f32: case MVT::v2f64:
1214 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1215 case MVT::v4f64:
1216 RRC = X86::VR128RegisterClass;
1217 break;
1218 }
1219 return std::make_pair(RRC, Cost);
1220}
1221
Evan Cheng70017e42010-07-24 00:39:05 +00001222unsigned
1223X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1224 MachineFunction &MF) const {
1225 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1226 switch (RC->getID()) {
1227 default:
1228 return 0;
1229 case X86::GR32RegClassID:
1230 return 4 - FPDiff;
1231 case X86::GR64RegClassID:
1232 return 8 - FPDiff;
1233 case X86::VR128RegClassID:
1234 return Subtarget->is64Bit() ? 10 : 4;
1235 case X86::VR64RegClassID:
1236 return 4;
1237 }
1238}
1239
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001240bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1241 unsigned &Offset) const {
1242 if (!Subtarget->isTargetLinux())
1243 return false;
1244
1245 if (Subtarget->is64Bit()) {
1246 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1247 Offset = 0x28;
1248 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1249 AddressSpace = 256;
1250 else
1251 AddressSpace = 257;
1252 } else {
1253 // %gs:0x14 on i386
1254 Offset = 0x14;
1255 AddressSpace = 256;
1256 }
1257 return true;
1258}
1259
1260
Chris Lattner2b02a442007-02-25 08:29:00 +00001261//===----------------------------------------------------------------------===//
1262// Return Value Calling Convention Implementation
1263//===----------------------------------------------------------------------===//
1264
Chris Lattner59ed56b2007-02-28 04:55:35 +00001265#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001266
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001267bool
1268X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001269 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001270 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001271 SmallVector<CCValAssign, 16> RVLocs;
1272 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001273 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001274 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001275}
1276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277SDValue
1278X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001279 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001281 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001282 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001283 MachineFunction &MF = DAG.getMachineFunction();
1284 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001285
Chris Lattner9774c912007-02-27 05:28:59 +00001286 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1288 RVLocs, *DAG.getContext());
1289 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001290
Evan Chengdcea1632010-02-04 02:40:39 +00001291 // Add the regs to the liveout set for the function.
1292 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1293 for (unsigned i = 0; i != RVLocs.size(); ++i)
1294 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1295 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Dan Gohman475871a2008-07-27 21:46:04 +00001297 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001300 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1301 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001302 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1303 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001304
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001305 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001306 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1307 CCValAssign &VA = RVLocs[i];
1308 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001309 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001310 EVT ValVT = ValToCopy.getValueType();
1311
1312 // If this is x86-64, and we disabled SSE, we can't return FP values
1313 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1314 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1315 report_fatal_error("SSE register return with SSE disabled");
1316 }
1317 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1318 // llvm-gcc has never done it right and no one has noticed, so this
1319 // should be OK for now.
1320 if (ValVT == MVT::f64 &&
1321 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1322 report_fatal_error("SSE2 register return with SSE2 disabled");
1323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001324
Chris Lattner447ff682008-03-11 03:23:40 +00001325 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1326 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001327 if (VA.getLocReg() == X86::ST0 ||
1328 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001329 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1330 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001331 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001333 RetOps.push_back(ValToCopy);
1334 // Don't emit a copytoreg.
1335 continue;
1336 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001337
Evan Cheng242b38b2009-02-23 09:03:22 +00001338 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1339 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001340 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001341 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001344 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1345 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001346 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001347 }
1348
Dale Johannesendd64c412009-02-04 00:33:20 +00001349 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001350 Flag = Chain.getValue(1);
1351 }
Dan Gohman61a92132008-04-21 23:59:07 +00001352
1353 // The x86-64 ABI for returning structs by value requires that we copy
1354 // the sret argument into %rax for the return. We saved the argument into
1355 // a virtual register in the entry block, so now we copy the value out
1356 // and into %rax.
1357 if (Subtarget->is64Bit() &&
1358 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1359 MachineFunction &MF = DAG.getMachineFunction();
1360 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1361 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001362 assert(Reg &&
1363 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001364 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001365
Dale Johannesendd64c412009-02-04 00:33:20 +00001366 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001367 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001368
1369 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001370 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001371 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001372
Chris Lattner447ff682008-03-11 03:23:40 +00001373 RetOps[0] = Chain; // Update chain.
1374
1375 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001376 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001377 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
1379 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001381}
1382
Dan Gohman98ca4f22009-08-05 01:29:28 +00001383/// LowerCallResult - Lower the result values of a call into the
1384/// appropriate copies out of appropriate physical registers.
1385///
1386SDValue
1387X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001388 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389 const SmallVectorImpl<ISD::InputArg> &Ins,
1390 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001391 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001392
Chris Lattnere32bbf62007-02-28 07:09:55 +00001393 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001394 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001395 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001397 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Chris Lattner3085e152007-02-25 08:59:22 +00001400 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001401 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001402 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001403 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001404
Torok Edwin3f142c32009-02-01 18:15:56 +00001405 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001408 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001409 }
1410
Evan Cheng79fb3b42009-02-20 20:43:02 +00001411 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001412
1413 // If this is a call to a function that returns an fp value on the floating
1414 // point stack, we must guarantee the the value is popped from the stack, so
1415 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1416 // if the return value is not used. We use the FpGET_ST0 instructions
1417 // instead.
1418 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1419 // If we prefer to use the value in xmm registers, copy it out as f80 and
1420 // use a truncate to move it from fp stack reg to xmm reg.
1421 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1422 bool isST0 = VA.getLocReg() == X86::ST0;
1423 unsigned Opc = 0;
1424 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1425 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1426 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1427 SDValue Ops[] = { Chain, InFlag };
1428 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1429 Ops, 2), 1);
1430 Val = Chain.getValue(0);
1431
1432 // Round the f80 to the right size, which also moves it to the appropriate
1433 // xmm register.
1434 if (CopyVT != VA.getValVT())
1435 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1436 // This truncation won't change the value.
1437 DAG.getIntPtrConstant(1));
1438 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001439 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1440 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1441 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001443 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1445 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 } else {
1447 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001449 Val = Chain.getValue(0);
1450 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001451 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1452 } else {
1453 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1454 CopyVT, InFlag).getValue(1);
1455 Val = Chain.getValue(0);
1456 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001457 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001459 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001460
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001462}
1463
1464
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001465//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001466// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001467//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001468// StdCall calling convention seems to be standard for many Windows' API
1469// routines and around. It differs from C calling convention just a little:
1470// callee should clean up the stack, not caller. Symbols should be also
1471// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001472// For info on fast calling convention see Fast Calling Convention (tail call)
1473// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001474
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001476/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1478 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001479 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001480
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001482}
1483
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001484/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001485/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486static bool
1487ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1488 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001489 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001490
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001492}
1493
Dan Gohman095cc292008-09-13 01:54:27 +00001494/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1495/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001496CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001497 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001498 if (CC == CallingConv::GHC)
1499 return CC_X86_64_GHC;
1500 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001501 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001502 else
1503 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001504 }
1505
Gordon Henriksen86737662008-01-05 16:56:59 +00001506 if (CC == CallingConv::X86_FastCall)
1507 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001508 else if (CC == CallingConv::X86_ThisCall)
1509 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001510 else if (CC == CallingConv::Fast)
1511 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001512 else if (CC == CallingConv::GHC)
1513 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 else
1515 return CC_X86_32_C;
1516}
1517
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001518/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1519/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001520/// the specific parameter attribute. The copy will be passed as a byval
1521/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001522static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001523CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001524 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1525 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001526 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001527 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001528 /*isVolatile*/false, /*AlwaysInline=*/true,
1529 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001530}
1531
Chris Lattner29689432010-03-11 00:22:57 +00001532/// IsTailCallConvention - Return true if the calling convention is one that
1533/// supports tail call optimization.
1534static bool IsTailCallConvention(CallingConv::ID CC) {
1535 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1536}
1537
Evan Cheng0c439eb2010-01-27 00:07:07 +00001538/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1539/// a tailcall target by changing its ABI.
1540static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001541 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001542}
1543
Dan Gohman98ca4f22009-08-05 01:29:28 +00001544SDValue
1545X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001546 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547 const SmallVectorImpl<ISD::InputArg> &Ins,
1548 DebugLoc dl, SelectionDAG &DAG,
1549 const CCValAssign &VA,
1550 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001551 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001552 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001554 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001555 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001556 EVT ValVT;
1557
1558 // If value is passed by pointer we have address passed instead of the value
1559 // itself.
1560 if (VA.getLocInfo() == CCValAssign::Indirect)
1561 ValVT = VA.getLocVT();
1562 else
1563 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001564
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001565 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001566 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001567 // In case of tail call optimization mark all arguments mutable. Since they
1568 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001569 if (Flags.isByVal()) {
1570 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001571 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001572 return DAG.getFrameIndex(FI, getPointerTy());
1573 } else {
1574 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001575 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001576 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1577 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001578 PseudoSourceValue::getFixedStack(FI), 0,
1579 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001580 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001581}
1582
Dan Gohman475871a2008-07-27 21:46:04 +00001583SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001585 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586 bool isVarArg,
1587 const SmallVectorImpl<ISD::InputArg> &Ins,
1588 DebugLoc dl,
1589 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001590 SmallVectorImpl<SDValue> &InVals)
1591 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001592 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 const Function* Fn = MF.getFunction();
1596 if (Fn->hasExternalLinkage() &&
1597 Subtarget->isTargetCygMing() &&
1598 Fn->getName() == "main")
1599 FuncInfo->setForceFramePointer(true);
1600
Evan Cheng1bc78042006-04-26 01:20:17 +00001601 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001603 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001604
Chris Lattner29689432010-03-11 00:22:57 +00001605 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1606 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001607
Chris Lattner638402b2007-02-28 07:00:42 +00001608 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1611 ArgLocs, *DAG.getContext());
1612 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001613
Chris Lattnerf39f7712007-02-28 05:46:49 +00001614 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001615 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1617 CCValAssign &VA = ArgLocs[i];
1618 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1619 // places.
1620 assert(VA.getValNo() != LastVal &&
1621 "Don't support value assigned to multiple locs yet");
1622 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001623
Chris Lattnerf39f7712007-02-28 05:46:49 +00001624 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001625 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001626 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001628 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001630 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001635 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001636 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001637 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1638 RC = X86::VR64RegisterClass;
1639 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001640 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001641
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001642 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001644
Chris Lattnerf39f7712007-02-28 05:46:49 +00001645 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1646 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1647 // right size.
1648 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001649 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001650 DAG.getValueType(VA.getValVT()));
1651 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001652 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001653 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001654 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001655 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001656
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001657 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001658 // Handle MMX values passed in XMM regs.
1659 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1661 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001662 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1663 } else
1664 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001665 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001666 } else {
1667 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001668 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001669 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001670
1671 // If value is passed via pointer - do a load.
1672 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001673 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1674 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001677 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001678
Dan Gohman61a92132008-04-21 23:59:07 +00001679 // The x86-64 ABI for returning structs by value requires that we copy
1680 // the sret argument into %rax for the return. Save the argument into
1681 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001682 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001683 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1684 unsigned Reg = FuncInfo->getSRetReturnReg();
1685 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001687 FuncInfo->setSRetReturnReg(Reg);
1688 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001691 }
1692
Chris Lattnerf39f7712007-02-28 05:46:49 +00001693 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001694 // Align stack specially for tail calls.
1695 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001696 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001697
Evan Cheng1bc78042006-04-26 01:20:17 +00001698 // If the function takes variable number of arguments, make a frame index for
1699 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001700 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001701 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1702 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001703 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 }
1705 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001706 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1707
1708 // FIXME: We should really autogenerate these arrays
1709 static const unsigned GPR64ArgRegsWin64[] = {
1710 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001712 static const unsigned XMMArgRegsWin64[] = {
1713 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1714 };
1715 static const unsigned GPR64ArgRegs64Bit[] = {
1716 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1717 };
1718 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1720 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1721 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001722 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1723
1724 if (IsWin64) {
1725 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1726 GPR64ArgRegs = GPR64ArgRegsWin64;
1727 XMMArgRegs = XMMArgRegsWin64;
1728 } else {
1729 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1730 GPR64ArgRegs = GPR64ArgRegs64Bit;
1731 XMMArgRegs = XMMArgRegs64Bit;
1732 }
1733 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1734 TotalNumIntRegs);
1735 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1736 TotalNumXMMRegs);
1737
Devang Patel578efa92009-06-05 21:57:13 +00001738 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001739 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001740 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001741 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001742 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001743 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001744 // Kernel mode asks for SSE to be disabled, so don't push them
1745 // on the stack.
1746 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001747
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 // For X86-64, if there are vararg parameters that are passed via
1749 // registers, then we must store them to their spots on the stack so they
1750 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001751 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1752 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1753 FuncInfo->setRegSaveFrameIndex(
1754 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1755 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001759 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1760 getPointerTy());
1761 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001762 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001763 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1764 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001765 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1766 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001769 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001770 PseudoSourceValue::getFixedStack(
1771 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001772 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001773 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001774 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776
Dan Gohmanface41a2009-08-16 21:24:25 +00001777 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1778 // Now store the XMM (fp + vector) parameter registers.
1779 SmallVector<SDValue, 11> SaveXMMOps;
1780 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001781
Dan Gohmanface41a2009-08-16 21:24:25 +00001782 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1783 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1784 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001785
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1787 FuncInfo->getRegSaveFrameIndex()));
1788 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1789 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1792 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1793 X86::VR128RegisterClass);
1794 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1795 SaveXMMOps.push_back(Val);
1796 }
1797 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1798 MVT::Other,
1799 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001801
1802 if (!MemOps.empty())
1803 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1804 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001805 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001807
Gordon Henriksen86737662008-01-05 16:56:59 +00001808 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001809 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001810 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001811 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001812 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001813 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001814 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001815 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001816 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 // RegSaveFrameIndex is X86-64 only.
1820 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001821 if (CallConv == CallingConv::X86_FastCall ||
1822 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 // fastcc functions can't have varargs.
1824 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 }
Evan Cheng25caf632006-05-23 21:06:34 +00001826
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001828}
1829
Dan Gohman475871a2008-07-27 21:46:04 +00001830SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1832 SDValue StackPtr, SDValue Arg,
1833 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001834 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001835 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001836 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001837 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001838 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001839 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001840 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001841 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001842 }
Dale Johannesenace16102009-02-03 19:33:06 +00001843 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001844 PseudoSourceValue::getStack(), LocMemOffset,
1845 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001846}
1847
Bill Wendling64e87322009-01-16 19:25:27 +00001848/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001849/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001850SDValue
1851X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001852 SDValue &OutRetAddr, SDValue Chain,
1853 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001854 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001855 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001856 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001857 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001858
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001860 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001861 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001862}
1863
1864/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1865/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001866static SDValue
1867EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001869 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870 // Store the return address to the appropriate stack slot.
1871 if (!FPDiff) return Chain;
1872 // Calculate the new stack slot for the return address.
1873 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001874 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001875 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001879 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1880 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001881 return Chain;
1882}
1883
Dan Gohman98ca4f22009-08-05 01:29:28 +00001884SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001885X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001886 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001887 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001889 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 const SmallVectorImpl<ISD::InputArg> &Ins,
1891 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001892 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 MachineFunction &MF = DAG.getMachineFunction();
1894 bool Is64Bit = Subtarget->is64Bit();
1895 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001896 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897
Evan Cheng5f941932010-02-05 02:21:12 +00001898 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001899 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001900 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1901 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001902 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001903
1904 // Sibcalls are automatically detected tailcalls which do not require
1905 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001906 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001907 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001908
1909 if (isTailCall)
1910 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001911 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001912
Chris Lattner29689432010-03-11 00:22:57 +00001913 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1914 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001915
Chris Lattner638402b2007-02-28 07:00:42 +00001916 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001917 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1919 ArgLocs, *DAG.getContext());
1920 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001921
Chris Lattner423c5f42007-02-28 05:31:48 +00001922 // Get a count of how many bytes are to be pushed on the stack.
1923 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001924 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001925 // This is a sibcall. The memory operands are available in caller's
1926 // own caller's stack.
1927 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001928 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001929 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001930
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001932 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001933 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001934 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1936 FPDiff = NumBytesCallerPushed - NumBytes;
1937
1938 // Set the delta of movement of the returnaddr stackslot.
1939 // But only set if delta is greater than previous delta.
1940 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1941 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1942 }
1943
Evan Chengf22f9b32010-02-06 03:28:46 +00001944 if (!IsSibcall)
1945 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001946
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001948 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001949 if (isTailCall && FPDiff)
1950 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1951 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001952
Dan Gohman475871a2008-07-27 21:46:04 +00001953 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1954 SmallVector<SDValue, 8> MemOpChains;
1955 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001956
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 // Walk the register/memloc assignments, inserting copies/loads. In the case
1958 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001959 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1960 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001961 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001962 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001963 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001964 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Chris Lattner423c5f42007-02-28 05:31:48 +00001966 // Promote the value if needed.
1967 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001968 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001969 case CCValAssign::Full: break;
1970 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001971 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001972 break;
1973 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001974 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 break;
1976 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001977 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1978 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1980 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1981 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001982 } else
1983 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1984 break;
1985 case CCValAssign::BCvt:
1986 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001987 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001988 case CCValAssign::Indirect: {
1989 // Store the argument.
1990 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001991 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001992 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001993 PseudoSourceValue::getFixedStack(FI), 0,
1994 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001995 Arg = SpillSlot;
1996 break;
1997 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Chris Lattner423c5f42007-02-28 05:31:48 +00002000 if (VA.isRegLoc()) {
2001 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00002002 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002003 assert(VA.isMemLoc());
2004 if (StackPtr.getNode() == 0)
2005 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2006 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2007 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002008 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002010
Evan Cheng32fe1032006-05-25 00:59:30 +00002011 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002013 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002014
Evan Cheng347d5f72006-04-28 21:29:37 +00002015 // Build a sequence of copy-to-reg nodes chained together with token chain
2016 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002018 // Tail call byval lowering might overwrite argument registers so in case of
2019 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002021 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002022 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002023 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 InFlag = Chain.getValue(1);
2025 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002026
Chris Lattner88e1fd52009-07-09 04:24:46 +00002027 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002028 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2029 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002031 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2032 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002033 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002034 InFlag);
2035 InFlag = Chain.getValue(1);
2036 } else {
2037 // If we are tail calling and generating PIC/GOT style code load the
2038 // address of the callee into ECX. The value in ecx is used as target of
2039 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2040 // for tail calls on PIC/GOT architectures. Normally we would just put the
2041 // address of GOT into ebx and then call target@PLT. But for tail calls
2042 // ebx would be restored (since ebx is callee saved) before jumping to the
2043 // target@PLT.
2044
2045 // Note: The actual moving to ECX is done further down.
2046 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2047 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2048 !G->getGlobal()->hasProtectedVisibility())
2049 Callee = LowerGlobalAddress(Callee, DAG);
2050 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002051 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002052 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Nate Begemanc8ea6732010-07-21 20:49:52 +00002055 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 // From AMD64 ABI document:
2057 // For calls that may call functions that use varargs or stdargs
2058 // (prototype-less calls or calls to functions containing ellipsis (...) in
2059 // the declaration) %al is used as hidden argument to specify the number
2060 // of SSE registers used. The contents of %al do not need to match exactly
2061 // the number of registers, but must be an ubound on the number of SSE
2062 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002063
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 // Count the number of XMM registers allocated.
2065 static const unsigned XMMArgRegs[] = {
2066 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2067 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2068 };
2069 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002070 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002071 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002072
Dale Johannesendd64c412009-02-04 00:33:20 +00002073 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 InFlag = Chain.getValue(1);
2076 }
2077
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002078
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002079 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002080 if (isTailCall) {
2081 // Force all the incoming stack arguments to be loaded from the stack
2082 // before any new outgoing arguments are stored to the stack, because the
2083 // outgoing stack slots may alias the incoming argument stack slots, and
2084 // the alias isn't otherwise explicit. This is slightly more conservative
2085 // than necessary, because it means that each store effectively depends
2086 // on every argument instead of just those arguments it would clobber.
2087 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2088
Dan Gohman475871a2008-07-27 21:46:04 +00002089 SmallVector<SDValue, 8> MemOpChains2;
2090 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002091 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002092 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002093 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002094 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002095 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2096 CCValAssign &VA = ArgLocs[i];
2097 if (VA.isRegLoc())
2098 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002099 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002100 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102 // Create frame index.
2103 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002104 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002105 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002107
Duncan Sands276dcbd2008-03-21 09:14:45 +00002108 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002109 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002111 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002112 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002113 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002114 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2117 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002118 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002120 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002121 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002123 PseudoSourceValue::getFixedStack(FI), 0,
2124 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002125 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 }
2127 }
2128
2129 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002131 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002132
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002133 // Copy arguments to their registers.
2134 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002136 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 InFlag = Chain.getValue(1);
2138 }
Dan Gohman475871a2008-07-27 21:46:04 +00002139 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002140
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002142 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002143 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 }
2145
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002146 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2147 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2148 // In the 64-bit large code model, we have to make all calls
2149 // through a register, since the call instruction's 32-bit
2150 // pc-relative offset may not be large enough to hold the whole
2151 // address.
2152 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002153 // If the callee is a GlobalAddress node (quite common, every direct call
2154 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2155 // it.
2156
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002157 // We should use extra load for direct calls to dllimported functions in
2158 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002159 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002160 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002161 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002162
Chris Lattner48a7d022009-07-09 05:02:21 +00002163 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2164 // external symbols most go through the PLT in PIC mode. If the symbol
2165 // has hidden or protected visibility, or if it is static or local, then
2166 // we don't need to use the PLT - we can directly call it.
2167 if (Subtarget->isTargetELF() &&
2168 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002169 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002170 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002171 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002172 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2173 Subtarget->getDarwinVers() < 9) {
2174 // PC-relative references to external symbols should go through $stub,
2175 // unless we're building with the leopard linker or later, which
2176 // automatically synthesizes these stubs.
2177 OpFlags = X86II::MO_DARWIN_STUB;
2178 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002179
Devang Patel0d881da2010-07-06 22:08:15 +00002180 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002181 G->getOffset(), OpFlags);
2182 }
Bill Wendling056292f2008-09-16 21:48:12 +00002183 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002184 unsigned char OpFlags = 0;
2185
2186 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2187 // symbols should go through the PLT.
2188 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002189 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002190 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002191 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002192 Subtarget->getDarwinVers() < 9) {
2193 // PC-relative references to external symbols should go through $stub,
2194 // unless we're building with the leopard linker or later, which
2195 // automatically synthesizes these stubs.
2196 OpFlags = X86II::MO_DARWIN_STUB;
2197 }
Eric Christopherfd179292009-08-27 18:07:15 +00002198
Chris Lattner48a7d022009-07-09 05:02:21 +00002199 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2200 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002201 }
2202
Chris Lattnerd96d0722007-02-25 06:40:16 +00002203 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002206
Evan Chengf22f9b32010-02-06 03:28:46 +00002207 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002208 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2209 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002212
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002213 Ops.push_back(Chain);
2214 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002215
Dan Gohman98ca4f22009-08-05 01:29:28 +00002216 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002218
Gordon Henriksen86737662008-01-05 16:56:59 +00002219 // Add argument registers to the end of the list so that they are known live
2220 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002221 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2222 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2223 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng586ccac2008-03-18 23:36:35 +00002225 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002227 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2228
2229 // Add an implicit use of AL for x86 vararg functions.
2230 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002232
Gabor Greifba36cb52008-08-28 21:40:38 +00002233 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002234 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002235
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002237 // We used to do:
2238 //// If this is the first return lowered for this function, add the regs
2239 //// to the liveout set for the function.
2240 // This isn't right, although it's probably harmless on x86; liveouts
2241 // should be computed from returns not tail calls. Consider a void
2242 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002243 return DAG.getNode(X86ISD::TC_RETURN, dl,
2244 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002245 }
2246
Dale Johannesenace16102009-02-03 19:33:06 +00002247 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002248 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002249
Chris Lattner2d297092006-05-23 18:50:38 +00002250 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002251 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002252 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002253 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002254 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002255 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002256 // pops the hidden struct pointer, so we have to push it back.
2257 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002258 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002259 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002260 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002261
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002263 if (!IsSibcall) {
2264 Chain = DAG.getCALLSEQ_END(Chain,
2265 DAG.getIntPtrConstant(NumBytes, true),
2266 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2267 true),
2268 InFlag);
2269 InFlag = Chain.getValue(1);
2270 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002271
Chris Lattner3085e152007-02-25 08:59:22 +00002272 // Handle result values, copying them out of physregs into vregs that we
2273 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2275 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002276}
2277
Evan Cheng25ab6902006-09-08 06:48:29 +00002278
2279//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002280// Fast Calling Convention (tail call) implementation
2281//===----------------------------------------------------------------------===//
2282
2283// Like std call, callee cleans arguments, convention except that ECX is
2284// reserved for storing the tail called function address. Only 2 registers are
2285// free for argument passing (inreg). Tail call optimization is performed
2286// provided:
2287// * tailcallopt is enabled
2288// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002289// On X86_64 architecture with GOT-style position independent code only local
2290// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002291// To keep the stack aligned according to platform abi the function
2292// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2293// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002294// If a tail called function callee has more arguments than the caller the
2295// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002296// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002297// original REtADDR, but before the saved framepointer or the spilled registers
2298// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2299// stack layout:
2300// arg1
2301// arg2
2302// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002303// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002304// move area ]
2305// (possible EBP)
2306// ESI
2307// EDI
2308// local1 ..
2309
2310/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2311/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002312unsigned
2313X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2314 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002315 MachineFunction &MF = DAG.getMachineFunction();
2316 const TargetMachine &TM = MF.getTarget();
2317 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2318 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002319 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002320 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002321 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002322 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2323 // Number smaller than 12 so just add the difference.
2324 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2325 } else {
2326 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002327 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002328 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002329 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002330 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002331}
2332
Evan Cheng5f941932010-02-05 02:21:12 +00002333/// MatchingStackOffset - Return true if the given stack call argument is
2334/// already available in the same position (relatively) of the caller's
2335/// incoming argument stack.
2336static
2337bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2338 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2339 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002340 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2341 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002342 if (Arg.getOpcode() == ISD::CopyFromReg) {
2343 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2344 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2345 return false;
2346 MachineInstr *Def = MRI->getVRegDef(VR);
2347 if (!Def)
2348 return false;
2349 if (!Flags.isByVal()) {
2350 if (!TII->isLoadFromStackSlot(Def, FI))
2351 return false;
2352 } else {
2353 unsigned Opcode = Def->getOpcode();
2354 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2355 Def->getOperand(1).isFI()) {
2356 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002357 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002358 } else
2359 return false;
2360 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2362 if (Flags.isByVal())
2363 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002364 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 // define @foo(%struct.X* %A) {
2366 // tail call @bar(%struct.X* byval %A)
2367 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002368 return false;
2369 SDValue Ptr = Ld->getBasePtr();
2370 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2371 if (!FINode)
2372 return false;
2373 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002374 } else
2375 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002376
Evan Cheng4cae1332010-03-05 08:38:04 +00002377 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002378 if (!MFI->isFixedObjectIndex(FI))
2379 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002380 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002381}
2382
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2384/// for tail call optimization. Targets which want to do tail call
2385/// optimization should implement this function.
2386bool
2387X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002388 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002390 bool isCalleeStructRet,
2391 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002392 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002393 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002394 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002396 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002397 CalleeCC != CallingConv::C)
2398 return false;
2399
Evan Cheng7096ae42010-01-29 06:45:59 +00002400 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002401 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002402 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002403 CallingConv::ID CallerCC = CallerF->getCallingConv();
2404 bool CCMatch = CallerCC == CalleeCC;
2405
Dan Gohman1797ed52010-02-08 20:27:50 +00002406 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002407 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002408 return true;
2409 return false;
2410 }
2411
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002412 // Look for obvious safe cases to perform tail call optimization that do not
2413 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002414
Evan Cheng2c12cb42010-03-26 16:26:03 +00002415 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2416 // emit a special epilogue.
2417 if (RegInfo->needsStackRealignment(MF))
2418 return false;
2419
Eric Christopher90eb4022010-07-22 00:26:08 +00002420 // Do not sibcall optimize vararg calls unless the call site is not passing
2421 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002422 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002423 return false;
2424
Evan Chenga375d472010-03-15 18:54:48 +00002425 // Also avoid sibcall optimization if either caller or callee uses struct
2426 // return semantics.
2427 if (isCalleeStructRet || isCallerStructRet)
2428 return false;
2429
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002430 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2431 // Therefore if it's not used by the call it is not safe to optimize this into
2432 // a sibcall.
2433 bool Unused = false;
2434 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2435 if (!Ins[i].Used) {
2436 Unused = true;
2437 break;
2438 }
2439 }
2440 if (Unused) {
2441 SmallVector<CCValAssign, 16> RVLocs;
2442 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2443 RVLocs, *DAG.getContext());
2444 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002445 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002446 CCValAssign &VA = RVLocs[i];
2447 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2448 return false;
2449 }
2450 }
2451
Evan Cheng13617962010-04-30 01:12:32 +00002452 // If the calling conventions do not match, then we'd better make sure the
2453 // results are returned in the same way as what the caller expects.
2454 if (!CCMatch) {
2455 SmallVector<CCValAssign, 16> RVLocs1;
2456 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2457 RVLocs1, *DAG.getContext());
2458 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2459
2460 SmallVector<CCValAssign, 16> RVLocs2;
2461 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2462 RVLocs2, *DAG.getContext());
2463 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2464
2465 if (RVLocs1.size() != RVLocs2.size())
2466 return false;
2467 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2468 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2469 return false;
2470 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2471 return false;
2472 if (RVLocs1[i].isRegLoc()) {
2473 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2474 return false;
2475 } else {
2476 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2477 return false;
2478 }
2479 }
2480 }
2481
Evan Chenga6bff982010-01-30 01:22:00 +00002482 // If the callee takes no arguments then go on to check the results of the
2483 // call.
2484 if (!Outs.empty()) {
2485 // Check if stack adjustment is needed. For now, do not do this if any
2486 // argument is passed on the stack.
2487 SmallVector<CCValAssign, 16> ArgLocs;
2488 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2489 ArgLocs, *DAG.getContext());
2490 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002491 if (CCInfo.getNextStackOffset()) {
2492 MachineFunction &MF = DAG.getMachineFunction();
2493 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2494 return false;
2495 if (Subtarget->isTargetWin64())
2496 // Win64 ABI has additional complications.
2497 return false;
2498
2499 // Check if the arguments are already laid out in the right way as
2500 // the caller's fixed stack objects.
2501 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002502 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2503 const X86InstrInfo *TII =
2504 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002505 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2506 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002507 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002508 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002509 if (VA.getLocInfo() == CCValAssign::Indirect)
2510 return false;
2511 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002512 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2513 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002514 return false;
2515 }
2516 }
2517 }
Evan Cheng9c044672010-05-29 01:35:22 +00002518
2519 // If the tailcall address may be in a register, then make sure it's
2520 // possible to register allocate for it. In 32-bit, the call address can
2521 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002522 // callee-saved registers are restored. These happen to be the same
2523 // registers used to pass 'inreg' arguments so watch out for those.
2524 if (!Subtarget->is64Bit() &&
2525 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002526 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002527 unsigned NumInRegs = 0;
2528 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2529 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002530 if (!VA.isRegLoc())
2531 continue;
2532 unsigned Reg = VA.getLocReg();
2533 switch (Reg) {
2534 default: break;
2535 case X86::EAX: case X86::EDX: case X86::ECX:
2536 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002537 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002538 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002539 }
2540 }
2541 }
Evan Chenga6bff982010-01-30 01:22:00 +00002542 }
Evan Chengb1712452010-01-27 06:25:16 +00002543
Evan Cheng86809cc2010-02-03 03:28:02 +00002544 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002545}
2546
Dan Gohman3df24e62008-09-03 23:12:08 +00002547FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002548X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2549 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002550}
2551
2552
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002553//===----------------------------------------------------------------------===//
2554// Other Lowering Hooks
2555//===----------------------------------------------------------------------===//
2556
2557
Dan Gohmand858e902010-04-17 15:26:15 +00002558SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002559 MachineFunction &MF = DAG.getMachineFunction();
2560 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2561 int ReturnAddrIndex = FuncInfo->getRAIndex();
2562
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002563 if (ReturnAddrIndex == 0) {
2564 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002565 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002566 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002567 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002568 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002569 }
2570
Evan Cheng25ab6902006-09-08 06:48:29 +00002571 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002572}
2573
2574
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002575bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2576 bool hasSymbolicDisplacement) {
2577 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002578 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002579 return false;
2580
2581 // If we don't have a symbolic displacement - we don't have any extra
2582 // restrictions.
2583 if (!hasSymbolicDisplacement)
2584 return true;
2585
2586 // FIXME: Some tweaks might be needed for medium code model.
2587 if (M != CodeModel::Small && M != CodeModel::Kernel)
2588 return false;
2589
2590 // For small code model we assume that latest object is 16MB before end of 31
2591 // bits boundary. We may also accept pretty large negative constants knowing
2592 // that all objects are in the positive half of address space.
2593 if (M == CodeModel::Small && Offset < 16*1024*1024)
2594 return true;
2595
2596 // For kernel code model we know that all object resist in the negative half
2597 // of 32bits address space. We may not accept negative offsets, since they may
2598 // be just off and we may accept pretty large positive ones.
2599 if (M == CodeModel::Kernel && Offset > 0)
2600 return true;
2601
2602 return false;
2603}
2604
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002605/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2606/// specific condition code, returning the condition code and the LHS/RHS of the
2607/// comparison to make.
2608static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2609 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002610 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002611 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2612 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2613 // X > -1 -> X == 0, jump !sign.
2614 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002615 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002616 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2617 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002618 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002619 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002620 // X < 1 -> X <= 0
2621 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002622 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002623 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002624 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002625
Evan Chengd9558e02006-01-06 00:43:03 +00002626 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002627 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002628 case ISD::SETEQ: return X86::COND_E;
2629 case ISD::SETGT: return X86::COND_G;
2630 case ISD::SETGE: return X86::COND_GE;
2631 case ISD::SETLT: return X86::COND_L;
2632 case ISD::SETLE: return X86::COND_LE;
2633 case ISD::SETNE: return X86::COND_NE;
2634 case ISD::SETULT: return X86::COND_B;
2635 case ISD::SETUGT: return X86::COND_A;
2636 case ISD::SETULE: return X86::COND_BE;
2637 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002638 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002639 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002640
Chris Lattner4c78e022008-12-23 23:42:27 +00002641 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002642
Chris Lattner4c78e022008-12-23 23:42:27 +00002643 // If LHS is a foldable load, but RHS is not, flip the condition.
2644 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2645 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2646 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2647 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002648 }
2649
Chris Lattner4c78e022008-12-23 23:42:27 +00002650 switch (SetCCOpcode) {
2651 default: break;
2652 case ISD::SETOLT:
2653 case ISD::SETOLE:
2654 case ISD::SETUGT:
2655 case ISD::SETUGE:
2656 std::swap(LHS, RHS);
2657 break;
2658 }
2659
2660 // On a floating point condition, the flags are set as follows:
2661 // ZF PF CF op
2662 // 0 | 0 | 0 | X > Y
2663 // 0 | 0 | 1 | X < Y
2664 // 1 | 0 | 0 | X == Y
2665 // 1 | 1 | 1 | unordered
2666 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002667 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002668 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002669 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002670 case ISD::SETOLT: // flipped
2671 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002672 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002673 case ISD::SETOLE: // flipped
2674 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002675 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002676 case ISD::SETUGT: // flipped
2677 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002678 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002679 case ISD::SETUGE: // flipped
2680 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002681 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002682 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002683 case ISD::SETNE: return X86::COND_NE;
2684 case ISD::SETUO: return X86::COND_P;
2685 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002686 case ISD::SETOEQ:
2687 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002688 }
Evan Chengd9558e02006-01-06 00:43:03 +00002689}
2690
Evan Cheng4a460802006-01-11 00:33:36 +00002691/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2692/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002693/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002694static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002695 switch (X86CC) {
2696 default:
2697 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002698 case X86::COND_B:
2699 case X86::COND_BE:
2700 case X86::COND_E:
2701 case X86::COND_P:
2702 case X86::COND_A:
2703 case X86::COND_AE:
2704 case X86::COND_NE:
2705 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002706 return true;
2707 }
2708}
2709
Evan Chengeb2f9692009-10-27 19:56:55 +00002710/// isFPImmLegal - Returns true if the target can instruction select the
2711/// specified FP immediate natively. If false, the legalizer will
2712/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002713bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002714 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2715 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2716 return true;
2717 }
2718 return false;
2719}
2720
Nate Begeman9008ca62009-04-27 18:41:29 +00002721/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2722/// the specified range (L, H].
2723static bool isUndefOrInRange(int Val, int Low, int Hi) {
2724 return (Val < 0) || (Val >= Low && Val < Hi);
2725}
2726
2727/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2728/// specified value.
2729static bool isUndefOrEqual(int Val, int CmpVal) {
2730 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002731 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002733}
2734
Nate Begeman9008ca62009-04-27 18:41:29 +00002735/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2736/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2737/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002738static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002739 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 return (Mask[0] < 2 && Mask[1] < 2);
2743 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002744}
2745
Nate Begeman9008ca62009-04-27 18:41:29 +00002746bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002747 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 N->getMask(M);
2749 return ::isPSHUFDMask(M, N->getValueType(0));
2750}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002751
Nate Begeman9008ca62009-04-27 18:41:29 +00002752/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2753/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002754static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002755 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002756 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002757
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 // Lower quadword copied in order or undef.
2759 for (int i = 0; i != 4; ++i)
2760 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002761 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002762
Evan Cheng506d3df2006-03-29 23:07:14 +00002763 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 for (int i = 4; i != 8; ++i)
2765 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002766 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002767
Evan Cheng506d3df2006-03-29 23:07:14 +00002768 return true;
2769}
2770
Nate Begeman9008ca62009-04-27 18:41:29 +00002771bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002772 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 N->getMask(M);
2774 return ::isPSHUFHWMask(M, N->getValueType(0));
2775}
Evan Cheng506d3df2006-03-29 23:07:14 +00002776
Nate Begeman9008ca62009-04-27 18:41:29 +00002777/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2778/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002779static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002780 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002781 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002782
Rafael Espindola15684b22009-04-24 12:40:33 +00002783 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 for (int i = 4; i != 8; ++i)
2785 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002786 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002787
Rafael Espindola15684b22009-04-24 12:40:33 +00002788 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 for (int i = 0; i != 4; ++i)
2790 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002791 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002792
Rafael Espindola15684b22009-04-24 12:40:33 +00002793 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002794}
2795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002797 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 N->getMask(M);
2799 return ::isPSHUFLWMask(M, N->getValueType(0));
2800}
2801
Nate Begemana09008b2009-10-19 02:17:23 +00002802/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2803/// is suitable for input to PALIGNR.
2804static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2805 bool hasSSSE3) {
2806 int i, e = VT.getVectorNumElements();
2807
2808 // Do not handle v2i64 / v2f64 shuffles with palignr.
2809 if (e < 4 || !hasSSSE3)
2810 return false;
2811
2812 for (i = 0; i != e; ++i)
2813 if (Mask[i] >= 0)
2814 break;
2815
2816 // All undef, not a palignr.
2817 if (i == e)
2818 return false;
2819
2820 // Determine if it's ok to perform a palignr with only the LHS, since we
2821 // don't have access to the actual shuffle elements to see if RHS is undef.
2822 bool Unary = Mask[i] < (int)e;
2823 bool NeedsUnary = false;
2824
2825 int s = Mask[i] - i;
2826
2827 // Check the rest of the elements to see if they are consecutive.
2828 for (++i; i != e; ++i) {
2829 int m = Mask[i];
2830 if (m < 0)
2831 continue;
2832
2833 Unary = Unary && (m < (int)e);
2834 NeedsUnary = NeedsUnary || (m < s);
2835
2836 if (NeedsUnary && !Unary)
2837 return false;
2838 if (Unary && m != ((s+i) & (e-1)))
2839 return false;
2840 if (!Unary && m != (s+i))
2841 return false;
2842 }
2843 return true;
2844}
2845
2846bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2847 SmallVector<int, 8> M;
2848 N->getMask(M);
2849 return ::isPALIGNRMask(M, N->getValueType(0), true);
2850}
2851
Evan Cheng14aed5e2006-03-24 01:18:28 +00002852/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2853/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002854static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 int NumElems = VT.getVectorNumElements();
2856 if (NumElems != 2 && NumElems != 4)
2857 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 int Half = NumElems / 2;
2860 for (int i = 0; i < Half; ++i)
2861 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002862 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 for (int i = Half; i < NumElems; ++i)
2864 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002865 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002866
Evan Cheng14aed5e2006-03-24 01:18:28 +00002867 return true;
2868}
2869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2871 SmallVector<int, 8> M;
2872 N->getMask(M);
2873 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002874}
2875
Evan Cheng213d2cf2007-05-17 18:45:50 +00002876/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002877/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2878/// half elements to come from vector 1 (which would equal the dest.) and
2879/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002880static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002882
2883 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 int Half = NumElems / 2;
2887 for (int i = 0; i < Half; ++i)
2888 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002889 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 for (int i = Half; i < NumElems; ++i)
2891 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002892 return false;
2893 return true;
2894}
2895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2897 SmallVector<int, 8> M;
2898 N->getMask(M);
2899 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002900}
2901
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002902/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2903/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002904bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2905 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002906 return false;
2907
Evan Cheng2064a2b2006-03-28 06:50:32 +00002908 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2910 isUndefOrEqual(N->getMaskElt(1), 7) &&
2911 isUndefOrEqual(N->getMaskElt(2), 2) &&
2912 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002913}
2914
Nate Begeman0b10b912009-11-07 23:17:15 +00002915/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2916/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2917/// <2, 3, 2, 3>
2918bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2919 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2920
2921 if (NumElems != 4)
2922 return false;
2923
2924 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2925 isUndefOrEqual(N->getMaskElt(1), 3) &&
2926 isUndefOrEqual(N->getMaskElt(2), 2) &&
2927 isUndefOrEqual(N->getMaskElt(3), 3);
2928}
2929
Evan Cheng5ced1d82006-04-06 23:23:56 +00002930/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2931/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002932bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2933 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002934
Evan Cheng5ced1d82006-04-06 23:23:56 +00002935 if (NumElems != 2 && NumElems != 4)
2936 return false;
2937
Evan Chengc5cdff22006-04-07 21:53:05 +00002938 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002940 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002941
Evan Chengc5cdff22006-04-07 21:53:05 +00002942 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002944 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002945
2946 return true;
2947}
2948
Nate Begeman0b10b912009-11-07 23:17:15 +00002949/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2950/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2951bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002953
Evan Cheng5ced1d82006-04-06 23:23:56 +00002954 if (NumElems != 2 && NumElems != 4)
2955 return false;
2956
Evan Chengc5cdff22006-04-07 21:53:05 +00002957 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002959 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 for (unsigned i = 0; i < NumElems/2; ++i)
2962 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002963 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964
2965 return true;
2966}
2967
Evan Cheng0038e592006-03-28 00:39:58 +00002968/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2969/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002970static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002971 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002973 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002974 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2977 int BitI = Mask[i];
2978 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002979 if (!isUndefOrEqual(BitI, j))
2980 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002981 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002982 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002983 return false;
2984 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002985 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002986 return false;
2987 }
Evan Cheng0038e592006-03-28 00:39:58 +00002988 }
Evan Cheng0038e592006-03-28 00:39:58 +00002989 return true;
2990}
2991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2993 SmallVector<int, 8> M;
2994 N->getMask(M);
2995 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002996}
2997
Evan Cheng4fcb9222006-03-28 02:43:26 +00002998/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2999/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003000static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003001 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003003 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003004 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003005
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3007 int BitI = Mask[i];
3008 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003009 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003010 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003011 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003012 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003013 return false;
3014 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003015 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003016 return false;
3017 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003018 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003019 return true;
3020}
3021
Nate Begeman9008ca62009-04-27 18:41:29 +00003022bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3023 SmallVector<int, 8> M;
3024 N->getMask(M);
3025 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003026}
3027
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003028/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3029/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3030/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003031static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003033 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003034 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003035
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3037 int BitI = Mask[i];
3038 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003039 if (!isUndefOrEqual(BitI, j))
3040 return false;
3041 if (!isUndefOrEqual(BitI1, j))
3042 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003043 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003044 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003045}
3046
Nate Begeman9008ca62009-04-27 18:41:29 +00003047bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3048 SmallVector<int, 8> M;
3049 N->getMask(M);
3050 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3051}
3052
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003053/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3054/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3055/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003056static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003058 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3059 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003060
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3062 int BitI = Mask[i];
3063 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003064 if (!isUndefOrEqual(BitI, j))
3065 return false;
3066 if (!isUndefOrEqual(BitI1, j))
3067 return false;
3068 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003069 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003070}
3071
Nate Begeman9008ca62009-04-27 18:41:29 +00003072bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3073 SmallVector<int, 8> M;
3074 N->getMask(M);
3075 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3076}
3077
Evan Cheng017dcc62006-04-21 01:05:10 +00003078/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3079/// specifies a shuffle of elements that is suitable for input to MOVSS,
3080/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003081static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003082 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003083 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003084
3085 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003086
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003088 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003089
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 for (int i = 1; i < NumElts; ++i)
3091 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003092 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003093
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003094 return true;
3095}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003096
Nate Begeman9008ca62009-04-27 18:41:29 +00003097bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3098 SmallVector<int, 8> M;
3099 N->getMask(M);
3100 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003101}
3102
Evan Cheng017dcc62006-04-21 01:05:10 +00003103/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3104/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003105/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003106static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 bool V2IsSplat = false, bool V2IsUndef = false) {
3108 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003109 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003113 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003114
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 for (int i = 1; i < NumOps; ++i)
3116 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3117 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3118 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003119 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003120
Evan Cheng39623da2006-04-20 08:58:49 +00003121 return true;
3122}
3123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003125 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 SmallVector<int, 8> M;
3127 N->getMask(M);
3128 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003129}
3130
Evan Chengd9539472006-04-14 21:59:03 +00003131/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3132/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003133bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3134 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003135 return false;
3136
3137 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003138 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 int Elt = N->getMaskElt(i);
3140 if (Elt >= 0 && Elt != 1)
3141 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003142 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003143
3144 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003145 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 int Elt = N->getMaskElt(i);
3147 if (Elt >= 0 && Elt != 3)
3148 return false;
3149 if (Elt == 3)
3150 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003151 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003152 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003154 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003155}
3156
3157/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3158/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003159bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3160 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003161 return false;
3162
3163 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 for (unsigned i = 0; i < 2; ++i)
3165 if (N->getMaskElt(i) > 0)
3166 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003167
3168 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003169 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 int Elt = N->getMaskElt(i);
3171 if (Elt >= 0 && Elt != 2)
3172 return false;
3173 if (Elt == 2)
3174 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003175 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003177 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003178}
3179
Evan Cheng0b457f02008-09-25 20:50:48 +00003180/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3181/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003182bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3183 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 for (int i = 0; i < e; ++i)
3186 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003187 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 for (int i = 0; i < e; ++i)
3189 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003190 return false;
3191 return true;
3192}
3193
Evan Cheng63d33002006-03-22 08:01:21 +00003194/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003195/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003196unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3198 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3199
Evan Chengb9df0ca2006-03-22 02:53:00 +00003200 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3201 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 for (int i = 0; i < NumOperands; ++i) {
3203 int Val = SVOp->getMaskElt(NumOperands-i-1);
3204 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003205 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003206 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003207 if (i != NumOperands - 1)
3208 Mask <<= Shift;
3209 }
Evan Cheng63d33002006-03-22 08:01:21 +00003210 return Mask;
3211}
3212
Evan Cheng506d3df2006-03-29 23:07:14 +00003213/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003214/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003215unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003217 unsigned Mask = 0;
3218 // 8 nodes, but we only care about the last 4.
3219 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 int Val = SVOp->getMaskElt(i);
3221 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003222 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003223 if (i != 4)
3224 Mask <<= 2;
3225 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003226 return Mask;
3227}
3228
3229/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003230/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003231unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003233 unsigned Mask = 0;
3234 // 8 nodes, but we only care about the first 4.
3235 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 int Val = SVOp->getMaskElt(i);
3237 if (Val >= 0)
3238 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003239 if (i != 0)
3240 Mask <<= 2;
3241 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003242 return Mask;
3243}
3244
Nate Begemana09008b2009-10-19 02:17:23 +00003245/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3246/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3247unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3248 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3249 EVT VVT = N->getValueType(0);
3250 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3251 int Val = 0;
3252
3253 unsigned i, e;
3254 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3255 Val = SVOp->getMaskElt(i);
3256 if (Val >= 0)
3257 break;
3258 }
3259 return (Val - i) * EltSize;
3260}
3261
Evan Cheng37b73872009-07-30 08:33:02 +00003262/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3263/// constant +0.0.
3264bool X86::isZeroNode(SDValue Elt) {
3265 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003266 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003267 (isa<ConstantFPSDNode>(Elt) &&
3268 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3269}
3270
Nate Begeman9008ca62009-04-27 18:41:29 +00003271/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3272/// their permute mask.
3273static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3274 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003275 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003276 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003278
Nate Begeman5a5ca152009-04-29 05:20:52 +00003279 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 int idx = SVOp->getMaskElt(i);
3281 if (idx < 0)
3282 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003283 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003285 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003287 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3289 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003290}
3291
Evan Cheng779ccea2007-12-07 21:30:01 +00003292/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3293/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003294static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003295 unsigned NumElems = VT.getVectorNumElements();
3296 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 int idx = Mask[i];
3298 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003299 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003300 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003302 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003304 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003305}
3306
Evan Cheng533a0aa2006-04-19 20:35:22 +00003307/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3308/// match movhlps. The lower half elements should come from upper half of
3309/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003310/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003311static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3312 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003313 return false;
3314 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003316 return false;
3317 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003319 return false;
3320 return true;
3321}
3322
Evan Cheng5ced1d82006-04-06 23:23:56 +00003323/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003324/// is promoted to a vector. It also returns the LoadSDNode by reference if
3325/// required.
3326static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003327 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3328 return false;
3329 N = N->getOperand(0).getNode();
3330 if (!ISD::isNON_EXTLoad(N))
3331 return false;
3332 if (LD)
3333 *LD = cast<LoadSDNode>(N);
3334 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003335}
3336
Evan Cheng533a0aa2006-04-19 20:35:22 +00003337/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3338/// match movlp{s|d}. The lower half elements should come from lower half of
3339/// V1 (and in order), and the upper half elements should come from the upper
3340/// half of V2 (and in order). And since V1 will become the source of the
3341/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003342static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3343 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003344 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003345 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003346 // Is V2 is a vector load, don't do this transformation. We will try to use
3347 // load folding shufps op.
3348 if (ISD::isNON_EXTLoad(V2))
3349 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003350
Nate Begeman5a5ca152009-04-29 05:20:52 +00003351 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003352
Evan Cheng533a0aa2006-04-19 20:35:22 +00003353 if (NumElems != 2 && NumElems != 4)
3354 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003357 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003358 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003360 return false;
3361 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003362}
3363
Evan Cheng39623da2006-04-20 08:58:49 +00003364/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3365/// all the same.
3366static bool isSplatVector(SDNode *N) {
3367 if (N->getOpcode() != ISD::BUILD_VECTOR)
3368 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003369
Dan Gohman475871a2008-07-27 21:46:04 +00003370 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003371 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3372 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003373 return false;
3374 return true;
3375}
3376
Evan Cheng213d2cf2007-05-17 18:45:50 +00003377/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003378/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003379/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003380static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003381 SDValue V1 = N->getOperand(0);
3382 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003383 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3384 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003386 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003388 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3389 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003390 if (Opc != ISD::BUILD_VECTOR ||
3391 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 return false;
3393 } else if (Idx >= 0) {
3394 unsigned Opc = V1.getOpcode();
3395 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3396 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003397 if (Opc != ISD::BUILD_VECTOR ||
3398 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003399 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003400 }
3401 }
3402 return true;
3403}
3404
3405/// getZeroVector - Returns a vector of specified type with all zero elements.
3406///
Owen Andersone50ed302009-08-10 22:56:29 +00003407static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003408 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003409 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003410
Chris Lattner8a594482007-11-25 00:24:49 +00003411 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3412 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003413 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003414 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3416 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003417 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3419 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003420 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3422 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003423 }
Dale Johannesenace16102009-02-03 19:33:06 +00003424 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003425}
3426
Chris Lattner8a594482007-11-25 00:24:49 +00003427/// getOnesVector - Returns a vector of specified type with all bits set.
3428///
Owen Andersone50ed302009-08-10 22:56:29 +00003429static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003430 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003431
Chris Lattner8a594482007-11-25 00:24:49 +00003432 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3433 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003435 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003436 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003438 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003440 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003441}
3442
3443
Evan Cheng39623da2006-04-20 08:58:49 +00003444/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3445/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003446static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003447 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003448 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003449
Evan Cheng39623da2006-04-20 08:58:49 +00003450 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 SmallVector<int, 8> MaskVec;
3452 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003453
Nate Begeman5a5ca152009-04-29 05:20:52 +00003454 for (unsigned i = 0; i != NumElems; ++i) {
3455 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 MaskVec[i] = NumElems;
3457 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003458 }
Evan Cheng39623da2006-04-20 08:58:49 +00003459 }
Evan Cheng39623da2006-04-20 08:58:49 +00003460 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3462 SVOp->getOperand(1), &MaskVec[0]);
3463 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003464}
3465
Evan Cheng017dcc62006-04-21 01:05:10 +00003466/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3467/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003468static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 SDValue V2) {
3470 unsigned NumElems = VT.getVectorNumElements();
3471 SmallVector<int, 8> Mask;
3472 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003473 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 Mask.push_back(i);
3475 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003476}
3477
Nate Begeman9008ca62009-04-27 18:41:29 +00003478/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003479static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 SDValue V2) {
3481 unsigned NumElems = VT.getVectorNumElements();
3482 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003483 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 Mask.push_back(i);
3485 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003486 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003488}
3489
Nate Begeman9008ca62009-04-27 18:41:29 +00003490/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003491static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 SDValue V2) {
3493 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003494 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003495 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003496 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 Mask.push_back(i + Half);
3498 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003499 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003501}
3502
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003503/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003504static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 bool HasSSE2) {
3506 if (SV->getValueType(0).getVectorNumElements() <= 4)
3507 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003508
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003510 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 DebugLoc dl = SV->getDebugLoc();
3512 SDValue V1 = SV->getOperand(0);
3513 int NumElems = VT.getVectorNumElements();
3514 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003515
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 // unpack elements to the correct location
3517 while (NumElems > 4) {
3518 if (EltNo < NumElems/2) {
3519 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3520 } else {
3521 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3522 EltNo -= NumElems/2;
3523 }
3524 NumElems >>= 1;
3525 }
Eric Christopherfd179292009-08-27 18:07:15 +00003526
Nate Begeman9008ca62009-04-27 18:41:29 +00003527 // Perform the splat.
3528 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003529 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3531 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003532}
3533
Evan Chengba05f722006-04-21 23:03:30 +00003534/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003535/// vector of zero or undef vector. This produces a shuffle where the low
3536/// element of V2 is swizzled into the zero/undef vector, landing at element
3537/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003538static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003539 bool isZero, bool HasSSE2,
3540 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003541 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003542 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3544 unsigned NumElems = VT.getVectorNumElements();
3545 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003546 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 // If this is the insertion idx, put the low elt of V2 here.
3548 MaskVec.push_back(i == Idx ? NumElems : i);
3549 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003550}
3551
Evan Chengf26ffe92008-05-29 08:22:04 +00003552/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3553/// a shuffle that is zero.
3554static
Nate Begeman9008ca62009-04-27 18:41:29 +00003555unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3556 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003557 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003559 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 int Idx = SVOp->getMaskElt(Index);
3561 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003562 ++NumZeros;
3563 continue;
3564 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003566 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003567 ++NumZeros;
3568 else
3569 break;
3570 }
3571 return NumZeros;
3572}
3573
3574/// isVectorShift - Returns true if the shuffle can be implemented as a
3575/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003576/// FIXME: split into pslldqi, psrldqi, palignr variants.
3577static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003578 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003579 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003580
3581 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003583 if (!NumZeros) {
3584 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003586 if (!NumZeros)
3587 return false;
3588 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003589 bool SeenV1 = false;
3590 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003591 for (unsigned i = NumZeros; i < NumElems; ++i) {
3592 unsigned Val = isLeft ? (i - NumZeros) : i;
3593 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3594 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003595 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003596 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003598 SeenV1 = true;
3599 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003601 SeenV2 = true;
3602 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003604 return false;
3605 }
3606 if (SeenV1 && SeenV2)
3607 return false;
3608
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003610 ShAmt = NumZeros;
3611 return true;
3612}
3613
3614
Evan Chengc78d3b42006-04-24 18:01:45 +00003615/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3616///
Dan Gohman475871a2008-07-27 21:46:04 +00003617static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003618 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003619 SelectionDAG &DAG,
3620 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003621 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003622 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003623
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003624 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003626 bool First = true;
3627 for (unsigned i = 0; i < 16; ++i) {
3628 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3629 if (ThisIsNonZero && First) {
3630 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003632 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003634 First = false;
3635 }
3636
3637 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003638 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003639 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3640 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003641 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003643 }
3644 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3646 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3647 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003648 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003650 } else
3651 ThisElt = LastElt;
3652
Gabor Greifba36cb52008-08-28 21:40:38 +00003653 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003655 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003656 }
3657 }
3658
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003660}
3661
Bill Wendlinga348c562007-03-22 18:42:45 +00003662/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003663///
Dan Gohman475871a2008-07-27 21:46:04 +00003664static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003665 unsigned NumNonZero, unsigned NumZero,
3666 SelectionDAG &DAG,
3667 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003668 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003669 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003670
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003671 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003672 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003673 bool First = true;
3674 for (unsigned i = 0; i < 8; ++i) {
3675 bool isNonZero = (NonZeros & (1 << i)) != 0;
3676 if (isNonZero) {
3677 if (First) {
3678 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003680 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003682 First = false;
3683 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003684 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003686 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003687 }
3688 }
3689
3690 return V;
3691}
3692
Evan Chengf26ffe92008-05-29 08:22:04 +00003693/// getVShift - Return a vector logical shift node.
3694///
Owen Andersone50ed302009-08-10 22:56:29 +00003695static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003696 unsigned NumBits, SelectionDAG &DAG,
3697 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003698 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003700 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003701 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3702 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3703 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003704 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003705}
3706
Dan Gohman475871a2008-07-27 21:46:04 +00003707SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003708X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003709 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003710
3711 // Check if the scalar load can be widened into a vector load. And if
3712 // the address is "base + cst" see if the cst can be "absorbed" into
3713 // the shuffle mask.
3714 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3715 SDValue Ptr = LD->getBasePtr();
3716 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3717 return SDValue();
3718 EVT PVT = LD->getValueType(0);
3719 if (PVT != MVT::i32 && PVT != MVT::f32)
3720 return SDValue();
3721
3722 int FI = -1;
3723 int64_t Offset = 0;
3724 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3725 FI = FINode->getIndex();
3726 Offset = 0;
3727 } else if (Ptr.getOpcode() == ISD::ADD &&
3728 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3729 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3730 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3731 Offset = Ptr.getConstantOperandVal(1);
3732 Ptr = Ptr.getOperand(0);
3733 } else {
3734 return SDValue();
3735 }
3736
3737 SDValue Chain = LD->getChain();
3738 // Make sure the stack object alignment is at least 16.
3739 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3740 if (DAG.InferPtrAlignment(Ptr) < 16) {
3741 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003742 // Can't change the alignment. FIXME: It's possible to compute
3743 // the exact stack offset and reference FI + adjust offset instead.
3744 // If someone *really* cares about this. That's the way to implement it.
3745 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003746 } else {
3747 MFI->setObjectAlignment(FI, 16);
3748 }
3749 }
3750
3751 // (Offset % 16) must be multiple of 4. Then address is then
3752 // Ptr + (Offset & ~15).
3753 if (Offset < 0)
3754 return SDValue();
3755 if ((Offset % 16) & 3)
3756 return SDValue();
3757 int64_t StartOffset = Offset & ~15;
3758 if (StartOffset)
3759 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3760 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3761
3762 int EltNo = (Offset - StartOffset) >> 2;
3763 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3764 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003765 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3766 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003767 // Canonicalize it to a v4i32 shuffle.
3768 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3769 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3770 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3771 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3772 }
3773
3774 return SDValue();
3775}
3776
Nate Begeman1449f292010-03-24 22:19:06 +00003777/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3778/// vector of type 'VT', see if the elements can be replaced by a single large
3779/// load which has the same value as a build_vector whose operands are 'elts'.
3780///
3781/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3782///
3783/// FIXME: we'd also like to handle the case where the last elements are zero
3784/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3785/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003786static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3787 DebugLoc &dl, SelectionDAG &DAG) {
3788 EVT EltVT = VT.getVectorElementType();
3789 unsigned NumElems = Elts.size();
3790
Nate Begemanfdea31a2010-03-24 20:49:50 +00003791 LoadSDNode *LDBase = NULL;
3792 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003793
3794 // For each element in the initializer, see if we've found a load or an undef.
3795 // If we don't find an initial load element, or later load elements are
3796 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003797 for (unsigned i = 0; i < NumElems; ++i) {
3798 SDValue Elt = Elts[i];
3799
3800 if (!Elt.getNode() ||
3801 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3802 return SDValue();
3803 if (!LDBase) {
3804 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3805 return SDValue();
3806 LDBase = cast<LoadSDNode>(Elt.getNode());
3807 LastLoadedElt = i;
3808 continue;
3809 }
3810 if (Elt.getOpcode() == ISD::UNDEF)
3811 continue;
3812
3813 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3814 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3815 return SDValue();
3816 LastLoadedElt = i;
3817 }
Nate Begeman1449f292010-03-24 22:19:06 +00003818
3819 // If we have found an entire vector of loads and undefs, then return a large
3820 // load of the entire vector width starting at the base pointer. If we found
3821 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003822 if (LastLoadedElt == NumElems - 1) {
3823 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3824 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3825 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3826 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3827 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3828 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3829 LDBase->isVolatile(), LDBase->isNonTemporal(),
3830 LDBase->getAlignment());
3831 } else if (NumElems == 4 && LastLoadedElt == 1) {
3832 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3833 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3834 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3835 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3836 }
3837 return SDValue();
3838}
3839
Evan Chengc3630942009-12-09 21:00:30 +00003840SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003841X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003842 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003843 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003844 if (ISD::isBuildVectorAllZeros(Op.getNode())
3845 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003846 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3847 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3848 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003850 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851
Gabor Greifba36cb52008-08-28 21:40:38 +00003852 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003853 return getOnesVector(Op.getValueType(), DAG, dl);
3854 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003855 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003856
Owen Andersone50ed302009-08-10 22:56:29 +00003857 EVT VT = Op.getValueType();
3858 EVT ExtVT = VT.getVectorElementType();
3859 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003860
3861 unsigned NumElems = Op.getNumOperands();
3862 unsigned NumZero = 0;
3863 unsigned NumNonZero = 0;
3864 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003865 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003866 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003867 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003868 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003869 if (Elt.getOpcode() == ISD::UNDEF)
3870 continue;
3871 Values.insert(Elt);
3872 if (Elt.getOpcode() != ISD::Constant &&
3873 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003874 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003875 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003876 NumZero++;
3877 else {
3878 NonZeros |= (1 << i);
3879 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003880 }
3881 }
3882
Dan Gohman7f321562007-06-25 16:23:39 +00003883 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003884 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003885 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003886 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003887
Chris Lattner67f453a2008-03-09 05:42:06 +00003888 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003889 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003890 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003891 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003892
Chris Lattner62098042008-03-09 01:05:04 +00003893 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3894 // the value are obviously zero, truncate the value to i32 and do the
3895 // insertion that way. Only do this if the value is non-constant or if the
3896 // value is a constant being inserted into element 0. It is cheaper to do
3897 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003899 (!IsAllConstants || Idx == 0)) {
3900 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3901 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3903 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003904
Chris Lattner62098042008-03-09 01:05:04 +00003905 // Truncate the value (which may itself be a constant) to i32, and
3906 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003908 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003909 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3910 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003911
Chris Lattner62098042008-03-09 01:05:04 +00003912 // Now we have our 32-bit value zero extended in the low element of
3913 // a vector. If Idx != 0, swizzle it into place.
3914 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 SmallVector<int, 4> Mask;
3916 Mask.push_back(Idx);
3917 for (unsigned i = 1; i != VecElts; ++i)
3918 Mask.push_back(i);
3919 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003920 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003922 }
Dale Johannesenace16102009-02-03 19:33:06 +00003923 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003924 }
3925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003926
Chris Lattner19f79692008-03-08 22:59:52 +00003927 // If we have a constant or non-constant insertion into the low element of
3928 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3929 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003930 // depending on what the source datatype is.
3931 if (Idx == 0) {
3932 if (NumZero == 0) {
3933 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3935 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003936 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3937 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3938 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3939 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3941 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3942 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003943 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3944 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3945 Subtarget->hasSSE2(), DAG);
3946 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3947 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003948 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003949
3950 // Is it a vector logical left shift?
3951 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003952 X86::isZeroNode(Op.getOperand(0)) &&
3953 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003954 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003955 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003956 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003957 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003958 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003959 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003960
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003961 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003962 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003963
Chris Lattner19f79692008-03-08 22:59:52 +00003964 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3965 // is a non-constant being inserted into an element other than the low one,
3966 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3967 // movd/movss) to move this into the low element, then shuffle it into
3968 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003969 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003970 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Evan Cheng0db9fe62006-04-25 20:13:52 +00003972 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003973 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3974 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 MaskVec.push_back(i == Idx ? 0 : 1);
3978 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003979 }
3980 }
3981
Chris Lattner67f453a2008-03-09 05:42:06 +00003982 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003983 if (Values.size() == 1) {
3984 if (EVTBits == 32) {
3985 // Instead of a shuffle like this:
3986 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3987 // Check if it's possible to issue this instead.
3988 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3989 unsigned Idx = CountTrailingZeros_32(NonZeros);
3990 SDValue Item = Op.getOperand(Idx);
3991 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3992 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3993 }
Dan Gohman475871a2008-07-27 21:46:04 +00003994 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003995 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
Dan Gohmana3941172007-07-24 22:55:08 +00003997 // A vector full of immediates; various special cases are already
3998 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003999 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004000 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004001
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004002 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004003 if (EVTBits == 64) {
4004 if (NumNonZero == 1) {
4005 // One half is zero or undef.
4006 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004007 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004008 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004009 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4010 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004011 }
Dan Gohman475871a2008-07-27 21:46:04 +00004012 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004013 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004014
4015 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004016 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004017 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004018 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004019 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004020 }
4021
Bill Wendling826f36f2007-03-28 00:57:11 +00004022 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004023 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004024 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004025 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004026 }
4027
4028 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004029 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004030 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004031 if (NumElems == 4 && NumZero > 0) {
4032 for (unsigned i = 0; i < 4; ++i) {
4033 bool isZero = !(NonZeros & (1 << i));
4034 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004035 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004036 else
Dale Johannesenace16102009-02-03 19:33:06 +00004037 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004038 }
4039
4040 for (unsigned i = 0; i < 2; ++i) {
4041 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4042 default: break;
4043 case 0:
4044 V[i] = V[i*2]; // Must be a zero vector.
4045 break;
4046 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004048 break;
4049 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004051 break;
4052 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004054 break;
4055 }
4056 }
4057
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004059 bool Reverse = (NonZeros & 0x3) == 2;
4060 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004062 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4063 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4065 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004066 }
4067
Nate Begemanfdea31a2010-03-24 20:49:50 +00004068 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4069 // Check for a build vector of consecutive loads.
4070 for (unsigned i = 0; i < NumElems; ++i)
4071 V[i] = Op.getOperand(i);
4072
4073 // Check for elements which are consecutive loads.
4074 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4075 if (LD.getNode())
4076 return LD;
4077
4078 // For SSE 4.1, use inserts into undef.
4079 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 V[0] = DAG.getUNDEF(VT);
4081 for (unsigned i = 0; i < NumElems; ++i)
4082 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4083 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4084 Op.getOperand(i), DAG.getIntPtrConstant(i));
4085 return V[0];
4086 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004087
4088 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004089 // e.g. for v4f32
4090 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4091 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4092 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004093 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004094 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004095 NumElems >>= 1;
4096 while (NumElems != 0) {
4097 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004099 NumElems >>= 1;
4100 }
4101 return V[0];
4102 }
Dan Gohman475871a2008-07-27 21:46:04 +00004103 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004104}
4105
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004106SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004107X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004108 // We support concatenate two MMX registers and place them in a MMX
4109 // register. This is better than doing a stack convert.
4110 DebugLoc dl = Op.getDebugLoc();
4111 EVT ResVT = Op.getValueType();
4112 assert(Op.getNumOperands() == 2);
4113 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4114 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4115 int Mask[2];
4116 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4117 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4118 InVec = Op.getOperand(1);
4119 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4120 unsigned NumElts = ResVT.getVectorNumElements();
4121 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4122 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4123 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4124 } else {
4125 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4126 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4127 Mask[0] = 0; Mask[1] = 2;
4128 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4129 }
4130 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4131}
4132
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133// v8i16 shuffles - Prefer shuffles in the following order:
4134// 1. [all] pshuflw, pshufhw, optional move
4135// 2. [ssse3] 1 x pshufb
4136// 3. [ssse3] 2 x pshufb + 1 x por
4137// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004138static
Nate Begeman9008ca62009-04-27 18:41:29 +00004139SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004140 SelectionDAG &DAG,
4141 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 SDValue V1 = SVOp->getOperand(0);
4143 SDValue V2 = SVOp->getOperand(1);
4144 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004146
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // Determine if more than 1 of the words in each of the low and high quadwords
4148 // of the result come from the same quadword of one of the two inputs. Undef
4149 // mask values count as coming from any quadword, for better codegen.
4150 SmallVector<unsigned, 4> LoQuad(4);
4151 SmallVector<unsigned, 4> HiQuad(4);
4152 BitVector InputQuads(4);
4153 for (unsigned i = 0; i < 8; ++i) {
4154 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 MaskVals.push_back(EltIdx);
4157 if (EltIdx < 0) {
4158 ++Quad[0];
4159 ++Quad[1];
4160 ++Quad[2];
4161 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004162 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 }
4164 ++Quad[EltIdx / 4];
4165 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004167
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004169 unsigned MaxQuad = 1;
4170 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 if (LoQuad[i] > MaxQuad) {
4172 BestLoQuad = i;
4173 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004174 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004175 }
4176
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004178 MaxQuad = 1;
4179 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 if (HiQuad[i] > MaxQuad) {
4181 BestHiQuad = i;
4182 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004183 }
4184 }
4185
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004187 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 // single pshufb instruction is necessary. If There are more than 2 input
4189 // quads, disable the next transformation since it does not help SSSE3.
4190 bool V1Used = InputQuads[0] || InputQuads[1];
4191 bool V2Used = InputQuads[2] || InputQuads[3];
4192 if (TLI.getSubtarget()->hasSSSE3()) {
4193 if (InputQuads.count() == 2 && V1Used && V2Used) {
4194 BestLoQuad = InputQuads.find_first();
4195 BestHiQuad = InputQuads.find_next(BestLoQuad);
4196 }
4197 if (InputQuads.count() > 2) {
4198 BestLoQuad = -1;
4199 BestHiQuad = -1;
4200 }
4201 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004202
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4204 // the shuffle mask. If a quad is scored as -1, that means that it contains
4205 // words from all 4 input quadwords.
4206 SDValue NewV;
4207 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 SmallVector<int, 8> MaskV;
4209 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4210 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004211 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4213 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4214 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004215
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4217 // source words for the shuffle, to aid later transformations.
4218 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004219 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004220 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004222 if (idx != (int)i)
4223 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 AllWordsInNewV = false;
4227 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004228 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004229
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4231 if (AllWordsInNewV) {
4232 for (int i = 0; i != 8; ++i) {
4233 int idx = MaskVals[i];
4234 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004235 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004236 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 if ((idx != i) && idx < 4)
4238 pshufhw = false;
4239 if ((idx != i) && idx > 3)
4240 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004241 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 V1 = NewV;
4243 V2Used = false;
4244 BestLoQuad = 0;
4245 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004246 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004247
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4249 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004250 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004251 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004253 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004254 }
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 // If we have SSSE3, and all words of the result are from 1 input vector,
4257 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4258 // is present, fall back to case 4.
4259 if (TLI.getSubtarget()->hasSSSE3()) {
4260 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004261
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004263 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 // mask, and elements that come from V1 in the V2 mask, so that the two
4265 // results can be OR'd together.
4266 bool TwoInputs = V1Used && V2Used;
4267 for (unsigned i = 0; i != 8; ++i) {
4268 int EltIdx = MaskVals[i] * 2;
4269 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4271 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 continue;
4273 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4275 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004276 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004278 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004279 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004283
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 // Calculate the shuffle mask for the second input, shuffle it, and
4285 // OR it with the first shuffled input.
4286 pshufbMask.clear();
4287 for (unsigned i = 0; i != 8; ++i) {
4288 int EltIdx = MaskVals[i] * 2;
4289 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4291 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 continue;
4293 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4295 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004298 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004299 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 MVT::v16i8, &pshufbMask[0], 16));
4301 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4302 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 }
4304
4305 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4306 // and update MaskVals with new element order.
4307 BitVector InOrder(8);
4308 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004310 for (int i = 0; i != 4; ++i) {
4311 int idx = MaskVals[i];
4312 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 InOrder.set(i);
4315 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 InOrder.set(i);
4318 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 }
4321 }
4322 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 }
Eric Christopherfd179292009-08-27 18:07:15 +00004327
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4329 // and update MaskVals with the new element order.
4330 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 for (unsigned i = 4; i != 8; ++i) {
4335 int idx = MaskVals[i];
4336 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 InOrder.set(i);
4339 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 InOrder.set(i);
4342 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 }
4345 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 }
Eric Christopherfd179292009-08-27 18:07:15 +00004349
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 // In case BestHi & BestLo were both -1, which means each quadword has a word
4351 // from each of the four input quadwords, calculate the InOrder bitvector now
4352 // before falling through to the insert/extract cleanup.
4353 if (BestLoQuad == -1 && BestHiQuad == -1) {
4354 NewV = V1;
4355 for (int i = 0; i != 8; ++i)
4356 if (MaskVals[i] < 0 || MaskVals[i] == i)
4357 InOrder.set(i);
4358 }
Eric Christopherfd179292009-08-27 18:07:15 +00004359
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 // The other elements are put in the right place using pextrw and pinsrw.
4361 for (unsigned i = 0; i != 8; ++i) {
4362 if (InOrder[i])
4363 continue;
4364 int EltIdx = MaskVals[i];
4365 if (EltIdx < 0)
4366 continue;
4367 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004369 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 DAG.getIntPtrConstant(i));
4374 }
4375 return NewV;
4376}
4377
4378// v16i8 shuffles - Prefer shuffles in the following order:
4379// 1. [ssse3] 1 x pshufb
4380// 2. [ssse3] 2 x pshufb + 1 x por
4381// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4382static
Nate Begeman9008ca62009-04-27 18:41:29 +00004383SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004384 SelectionDAG &DAG,
4385 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 SDValue V1 = SVOp->getOperand(0);
4387 SDValue V2 = SVOp->getOperand(1);
4388 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004391
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004393 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004394 // present, fall back to case 3.
4395 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4396 bool V1Only = true;
4397 bool V2Only = true;
4398 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 if (EltIdx < 0)
4401 continue;
4402 if (EltIdx < 16)
4403 V2Only = false;
4404 else
4405 V1Only = false;
4406 }
Eric Christopherfd179292009-08-27 18:07:15 +00004407
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4409 if (TLI.getSubtarget()->hasSSSE3()) {
4410 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004411
Nate Begemanb9a47b82009-02-23 08:49:38 +00004412 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004413 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414 //
4415 // Otherwise, we have elements from both input vectors, and must zero out
4416 // elements that come from V2 in the first mask, and V1 in the second mask
4417 // so that we can OR them together.
4418 bool TwoInputs = !(V1Only || V2Only);
4419 for (unsigned i = 0; i != 16; ++i) {
4420 int EltIdx = MaskVals[i];
4421 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004423 continue;
4424 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004426 }
4427 // If all the elements are from V2, assign it to V1 and return after
4428 // building the first pshufb.
4429 if (V2Only)
4430 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004432 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004434 if (!TwoInputs)
4435 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004436
Nate Begemanb9a47b82009-02-23 08:49:38 +00004437 // Calculate the shuffle mask for the second input, shuffle it, and
4438 // OR it with the first shuffled input.
4439 pshufbMask.clear();
4440 for (unsigned i = 0; i != 16; ++i) {
4441 int EltIdx = MaskVals[i];
4442 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 continue;
4445 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004447 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004449 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 MVT::v16i8, &pshufbMask[0], 16));
4451 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004452 }
Eric Christopherfd179292009-08-27 18:07:15 +00004453
Nate Begemanb9a47b82009-02-23 08:49:38 +00004454 // No SSSE3 - Calculate in place words and then fix all out of place words
4455 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4456 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4458 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004459 SDValue NewV = V2Only ? V2 : V1;
4460 for (int i = 0; i != 8; ++i) {
4461 int Elt0 = MaskVals[i*2];
4462 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004463
Nate Begemanb9a47b82009-02-23 08:49:38 +00004464 // This word of the result is all undef, skip it.
4465 if (Elt0 < 0 && Elt1 < 0)
4466 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004467
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 // This word of the result is already in the correct place, skip it.
4469 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4470 continue;
4471 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4472 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004473
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4475 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4476 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004477
4478 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4479 // using a single extract together, load it and store it.
4480 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004482 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004484 DAG.getIntPtrConstant(i));
4485 continue;
4486 }
4487
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004489 // source byte is not also odd, shift the extracted word left 8 bits
4490 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004491 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004493 DAG.getIntPtrConstant(Elt1 / 2));
4494 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004496 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004497 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4499 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 }
4501 // If Elt0 is defined, extract it from the appropriate source. If the
4502 // source byte is not also even, shift the extracted word right 8 bits. If
4503 // Elt1 was also defined, OR the extracted values together before
4504 // inserting them in the result.
4505 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4508 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004510 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004511 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4513 DAG.getConstant(0x00FF, MVT::i16));
4514 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004515 : InsElt0;
4516 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 DAG.getIntPtrConstant(i));
4519 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004521}
4522
Evan Cheng7a831ce2007-12-15 03:00:47 +00004523/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004524/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004525/// done when every pair / quad of shuffle mask elements point to elements in
4526/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004527/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4528static
Nate Begeman9008ca62009-04-27 18:41:29 +00004529SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4530 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004531 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004532 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004533 SDValue V1 = SVOp->getOperand(0);
4534 SDValue V2 = SVOp->getOperand(1);
4535 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004536 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004537 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004538 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004540 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 case MVT::v4f32: NewVT = MVT::v2f64; break;
4542 case MVT::v4i32: NewVT = MVT::v2i64; break;
4543 case MVT::v8i16: NewVT = MVT::v4i32; break;
4544 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004545 }
4546
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004547 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004548 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004550 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004552 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 int Scale = NumElems / NewWidth;
4554 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004555 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 int StartIdx = -1;
4557 for (int j = 0; j < Scale; ++j) {
4558 int EltIdx = SVOp->getMaskElt(i+j);
4559 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004560 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004562 StartIdx = EltIdx - (EltIdx % Scale);
4563 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004564 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004565 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 if (StartIdx == -1)
4567 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004568 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004570 }
4571
Dale Johannesenace16102009-02-03 19:33:06 +00004572 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4573 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004575}
4576
Evan Chengd880b972008-05-09 21:53:03 +00004577/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004578///
Owen Andersone50ed302009-08-10 22:56:29 +00004579static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 SDValue SrcOp, SelectionDAG &DAG,
4581 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004583 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004584 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004585 LD = dyn_cast<LoadSDNode>(SrcOp);
4586 if (!LD) {
4587 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4588 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004589 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4590 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004591 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4592 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004593 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004594 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004596 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4597 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4598 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4599 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004600 SrcOp.getOperand(0)
4601 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004602 }
4603 }
4604 }
4605
Dale Johannesenace16102009-02-03 19:33:06 +00004606 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4607 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004608 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004609 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004610}
4611
Evan Chengace3c172008-07-22 21:13:36 +00004612/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4613/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004614static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004615LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4616 SDValue V1 = SVOp->getOperand(0);
4617 SDValue V2 = SVOp->getOperand(1);
4618 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004619 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004620
Evan Chengace3c172008-07-22 21:13:36 +00004621 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004622 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 SmallVector<int, 8> Mask1(4U, -1);
4624 SmallVector<int, 8> PermMask;
4625 SVOp->getMask(PermMask);
4626
Evan Chengace3c172008-07-22 21:13:36 +00004627 unsigned NumHi = 0;
4628 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004629 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 int Idx = PermMask[i];
4631 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004632 Locs[i] = std::make_pair(-1, -1);
4633 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4635 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004636 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004638 NumLo++;
4639 } else {
4640 Locs[i] = std::make_pair(1, NumHi);
4641 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004643 NumHi++;
4644 }
4645 }
4646 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004647
Evan Chengace3c172008-07-22 21:13:36 +00004648 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004649 // If no more than two elements come from either vector. This can be
4650 // implemented with two shuffles. First shuffle gather the elements.
4651 // The second shuffle, which takes the first shuffle as both of its
4652 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004654
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004656
Evan Chengace3c172008-07-22 21:13:36 +00004657 for (unsigned i = 0; i != 4; ++i) {
4658 if (Locs[i].first == -1)
4659 continue;
4660 else {
4661 unsigned Idx = (i < 2) ? 0 : 4;
4662 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004664 }
4665 }
4666
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004668 } else if (NumLo == 3 || NumHi == 3) {
4669 // Otherwise, we must have three elements from one vector, call it X, and
4670 // one element from the other, call it Y. First, use a shufps to build an
4671 // intermediate vector with the one element from Y and the element from X
4672 // that will be in the same half in the final destination (the indexes don't
4673 // matter). Then, use a shufps to build the final vector, taking the half
4674 // containing the element from Y from the intermediate, and the other half
4675 // from X.
4676 if (NumHi == 3) {
4677 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004679 std::swap(V1, V2);
4680 }
4681
4682 // Find the element from V2.
4683 unsigned HiIndex;
4684 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 int Val = PermMask[HiIndex];
4686 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004687 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004688 if (Val >= 4)
4689 break;
4690 }
4691
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 Mask1[0] = PermMask[HiIndex];
4693 Mask1[1] = -1;
4694 Mask1[2] = PermMask[HiIndex^1];
4695 Mask1[3] = -1;
4696 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004697
4698 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 Mask1[0] = PermMask[0];
4700 Mask1[1] = PermMask[1];
4701 Mask1[2] = HiIndex & 1 ? 6 : 4;
4702 Mask1[3] = HiIndex & 1 ? 4 : 6;
4703 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004704 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 Mask1[0] = HiIndex & 1 ? 2 : 0;
4706 Mask1[1] = HiIndex & 1 ? 0 : 2;
4707 Mask1[2] = PermMask[2];
4708 Mask1[3] = PermMask[3];
4709 if (Mask1[2] >= 0)
4710 Mask1[2] += 4;
4711 if (Mask1[3] >= 0)
4712 Mask1[3] += 4;
4713 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004714 }
Evan Chengace3c172008-07-22 21:13:36 +00004715 }
4716
4717 // Break it into (shuffle shuffle_hi, shuffle_lo).
4718 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 SmallVector<int,8> LoMask(4U, -1);
4720 SmallVector<int,8> HiMask(4U, -1);
4721
4722 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004723 unsigned MaskIdx = 0;
4724 unsigned LoIdx = 0;
4725 unsigned HiIdx = 2;
4726 for (unsigned i = 0; i != 4; ++i) {
4727 if (i == 2) {
4728 MaskPtr = &HiMask;
4729 MaskIdx = 1;
4730 LoIdx = 0;
4731 HiIdx = 2;
4732 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004733 int Idx = PermMask[i];
4734 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004735 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004737 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004739 LoIdx++;
4740 } else {
4741 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004743 HiIdx++;
4744 }
4745 }
4746
Nate Begeman9008ca62009-04-27 18:41:29 +00004747 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4748 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4749 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004750 for (unsigned i = 0; i != 4; ++i) {
4751 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004753 } else {
4754 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004756 }
4757 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004758 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004759}
4760
Dan Gohman475871a2008-07-27 21:46:04 +00004761SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004762X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004764 SDValue V1 = Op.getOperand(0);
4765 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004766 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004767 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004769 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4771 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004772 bool V1IsSplat = false;
4773 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004776 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004777
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 // Promote splats to v4f32.
4779 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004780 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 return Op;
4782 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783 }
4784
Evan Cheng7a831ce2007-12-15 03:00:47 +00004785 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4786 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004789 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004790 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004791 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004793 // FIXME: Figure out a cleaner way to do this.
4794 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004795 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004797 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4799 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4800 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004801 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004802 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4804 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004805 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004807 }
4808 }
Eric Christopherfd179292009-08-27 18:07:15 +00004809
Nate Begeman9008ca62009-04-27 18:41:29 +00004810 if (X86::isPSHUFDMask(SVOp))
4811 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004812
Evan Chengf26ffe92008-05-29 08:22:04 +00004813 // Check if this can be converted into a logical shift.
4814 bool isLeft = false;
4815 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004816 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004817 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004818 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004819 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004820 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004821 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004822 EVT EltVT = VT.getVectorElementType();
4823 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004824 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004825 }
Eric Christopherfd179292009-08-27 18:07:15 +00004826
Nate Begeman9008ca62009-04-27 18:41:29 +00004827 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004828 if (V1IsUndef)
4829 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004830 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004831 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004832 if (!isMMX)
4833 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004834 }
Eric Christopherfd179292009-08-27 18:07:15 +00004835
Nate Begeman9008ca62009-04-27 18:41:29 +00004836 // FIXME: fold these into legal mask.
4837 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4838 X86::isMOVSLDUPMask(SVOp) ||
4839 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004840 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004841 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004842 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843
Nate Begeman9008ca62009-04-27 18:41:29 +00004844 if (ShouldXformToMOVHLPS(SVOp) ||
4845 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4846 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
Evan Chengf26ffe92008-05-29 08:22:04 +00004848 if (isShift) {
4849 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004850 EVT EltVT = VT.getVectorElementType();
4851 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004852 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004853 }
Eric Christopherfd179292009-08-27 18:07:15 +00004854
Evan Cheng9eca5e82006-10-25 21:49:50 +00004855 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004856 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4857 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004858 V1IsSplat = isSplatVector(V1.getNode());
4859 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004860
Chris Lattner8a594482007-11-25 00:24:49 +00004861 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004862 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 Op = CommuteVectorShuffle(SVOp, DAG);
4864 SVOp = cast<ShuffleVectorSDNode>(Op);
4865 V1 = SVOp->getOperand(0);
4866 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004867 std::swap(V1IsSplat, V2IsSplat);
4868 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004869 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004870 }
4871
Nate Begeman9008ca62009-04-27 18:41:29 +00004872 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4873 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004874 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004875 return V1;
4876 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4877 // the instruction selector will not match, so get a canonical MOVL with
4878 // swapped operands to undo the commute.
4879 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004880 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4883 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4884 X86::isUNPCKLMask(SVOp) ||
4885 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004886 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004887
Evan Cheng9bbbb982006-10-25 20:48:19 +00004888 if (V2IsSplat) {
4889 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004890 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004891 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004892 SDValue NewMask = NormalizeMask(SVOp, DAG);
4893 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4894 if (NSVOp != SVOp) {
4895 if (X86::isUNPCKLMask(NSVOp, true)) {
4896 return NewMask;
4897 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4898 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004899 }
4900 }
4901 }
4902
Evan Cheng9eca5e82006-10-25 21:49:50 +00004903 if (Commuted) {
4904 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004905 // FIXME: this seems wrong.
4906 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4907 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4908 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4909 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4910 X86::isUNPCKLMask(NewSVOp) ||
4911 X86::isUNPCKHMask(NewSVOp))
4912 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004913 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004914
Nate Begemanb9a47b82009-02-23 08:49:38 +00004915 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004916
4917 // Normalize the node to match x86 shuffle ops if needed
4918 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4919 return CommuteVectorShuffle(SVOp, DAG);
4920
4921 // Check for legal shuffle and return?
4922 SmallVector<int, 16> PermMask;
4923 SVOp->getMask(PermMask);
4924 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004925 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004926
Evan Cheng14b32e12007-12-11 01:46:18 +00004927 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004929 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004930 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004931 return NewOp;
4932 }
4933
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004936 if (NewOp.getNode())
4937 return NewOp;
4938 }
Eric Christopherfd179292009-08-27 18:07:15 +00004939
Evan Chengace3c172008-07-22 21:13:36 +00004940 // Handle all 4 wide cases with a number of shuffles except for MMX.
4941 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004942 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004943
Dan Gohman475871a2008-07-27 21:46:04 +00004944 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945}
4946
Dan Gohman475871a2008-07-27 21:46:04 +00004947SDValue
4948X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004949 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004950 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004951 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004952 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004954 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004956 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004957 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004958 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004959 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4960 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4961 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4963 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004964 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004966 Op.getOperand(0)),
4967 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004969 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004971 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004972 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004974 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4975 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004976 // result has a single use which is a store or a bitcast to i32. And in
4977 // the case of a store, it's not worth it if the index is a constant 0,
4978 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004979 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004980 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004981 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004982 if ((User->getOpcode() != ISD::STORE ||
4983 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4984 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004985 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004987 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4989 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004990 Op.getOperand(0)),
4991 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4993 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004994 // ExtractPS works with constant index.
4995 if (isa<ConstantSDNode>(Op.getOperand(1)))
4996 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004997 }
Dan Gohman475871a2008-07-27 21:46:04 +00004998 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004999}
5000
5001
Dan Gohman475871a2008-07-27 21:46:04 +00005002SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005003X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5004 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005005 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005006 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005007
Evan Cheng62a3f152008-03-24 21:52:23 +00005008 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005010 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005011 return Res;
5012 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005013
Owen Andersone50ed302009-08-10 22:56:29 +00005014 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005015 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005017 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005018 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005019 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005020 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5022 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005023 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005025 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005027 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005028 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005030 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005032 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005033 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005034 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035 if (Idx == 0)
5036 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005037
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005039 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005040 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005041 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005042 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005043 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005044 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005045 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005046 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5047 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5048 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005049 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050 if (Idx == 0)
5051 return Op;
5052
5053 // UNPCKHPD the element to the lowest double word, then movsd.
5054 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5055 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005057 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005058 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005059 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005060 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005061 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 }
5063
Dan Gohman475871a2008-07-27 21:46:04 +00005064 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065}
5066
Dan Gohman475871a2008-07-27 21:46:04 +00005067SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005068X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5069 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005070 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005071 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005072 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005073
Dan Gohman475871a2008-07-27 21:46:04 +00005074 SDValue N0 = Op.getOperand(0);
5075 SDValue N1 = Op.getOperand(1);
5076 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005077
Dan Gohman8a55ce42009-09-23 21:02:20 +00005078 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005079 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005080 unsigned Opc;
5081 if (VT == MVT::v8i16)
5082 Opc = X86ISD::PINSRW;
5083 else if (VT == MVT::v4i16)
5084 Opc = X86ISD::MMX_PINSRW;
5085 else if (VT == MVT::v16i8)
5086 Opc = X86ISD::PINSRB;
5087 else
5088 Opc = X86ISD::PINSRB;
5089
Nate Begeman14d12ca2008-02-11 04:19:36 +00005090 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5091 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 if (N1.getValueType() != MVT::i32)
5093 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5094 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005095 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005096 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005097 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005098 // Bits [7:6] of the constant are the source select. This will always be
5099 // zero here. The DAG Combiner may combine an extract_elt index into these
5100 // bits. For example (insert (extract, 3), 2) could be matched by putting
5101 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005102 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005103 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005104 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005105 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005106 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005107 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005109 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005110 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005111 // PINSR* works with constant index.
5112 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005113 }
Dan Gohman475871a2008-07-27 21:46:04 +00005114 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005115}
5116
Dan Gohman475871a2008-07-27 21:46:04 +00005117SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005118X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005119 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005120 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005121
5122 if (Subtarget->hasSSE41())
5123 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5124
Dan Gohman8a55ce42009-09-23 21:02:20 +00005125 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005126 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005127
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005128 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005129 SDValue N0 = Op.getOperand(0);
5130 SDValue N1 = Op.getOperand(1);
5131 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005132
Dan Gohman8a55ce42009-09-23 21:02:20 +00005133 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005134 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5135 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 if (N1.getValueType() != MVT::i32)
5137 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5138 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005139 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005140 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5141 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142 }
Dan Gohman475871a2008-07-27 21:46:04 +00005143 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144}
5145
Dan Gohman475871a2008-07-27 21:46:04 +00005146SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005147X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005148 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005149
5150 if (Op.getValueType() == MVT::v1i64 &&
5151 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005153
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5155 EVT VT = MVT::v2i32;
5156 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005157 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 case MVT::v16i8:
5159 case MVT::v8i16:
5160 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005161 break;
5162 }
Dale Johannesenace16102009-02-03 19:33:06 +00005163 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5164 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165}
5166
Bill Wendling056292f2008-09-16 21:48:12 +00005167// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5168// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5169// one of the above mentioned nodes. It has to be wrapped because otherwise
5170// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5171// be used to form addressing mode. These wrapped nodes will be selected
5172// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005173SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005174X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005176
Chris Lattner41621a22009-06-26 19:22:52 +00005177 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5178 // global base reg.
5179 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005180 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005181 CodeModel::Model M = getTargetMachine().getCodeModel();
5182
Chris Lattner4f066492009-07-11 20:29:19 +00005183 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005184 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005185 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005186 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005187 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005188 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005189 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005190
Evan Cheng1606e8e2009-03-13 07:51:59 +00005191 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005192 CP->getAlignment(),
5193 CP->getOffset(), OpFlag);
5194 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005195 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005196 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005197 if (OpFlag) {
5198 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005199 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005200 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005201 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 }
5203
5204 return Result;
5205}
5206
Dan Gohmand858e902010-04-17 15:26:15 +00005207SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005208 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005209
Chris Lattner18c59872009-06-27 04:16:01 +00005210 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5211 // global base reg.
5212 unsigned char OpFlag = 0;
5213 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005214 CodeModel::Model M = getTargetMachine().getCodeModel();
5215
Chris Lattner4f066492009-07-11 20:29:19 +00005216 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005217 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005218 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005219 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005220 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005221 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005222 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005223
Chris Lattner18c59872009-06-27 04:16:01 +00005224 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5225 OpFlag);
5226 DebugLoc DL = JT->getDebugLoc();
5227 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005228
Chris Lattner18c59872009-06-27 04:16:01 +00005229 // With PIC, the address is actually $g + Offset.
5230 if (OpFlag) {
5231 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5232 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005233 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005234 Result);
5235 }
Eric Christopherfd179292009-08-27 18:07:15 +00005236
Chris Lattner18c59872009-06-27 04:16:01 +00005237 return Result;
5238}
5239
5240SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005241X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005242 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005243
Chris Lattner18c59872009-06-27 04:16:01 +00005244 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5245 // global base reg.
5246 unsigned char OpFlag = 0;
5247 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005248 CodeModel::Model M = getTargetMachine().getCodeModel();
5249
Chris Lattner4f066492009-07-11 20:29:19 +00005250 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005251 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005252 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005253 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005254 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005255 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005256 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005257
Chris Lattner18c59872009-06-27 04:16:01 +00005258 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005259
Chris Lattner18c59872009-06-27 04:16:01 +00005260 DebugLoc DL = Op.getDebugLoc();
5261 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005262
5263
Chris Lattner18c59872009-06-27 04:16:01 +00005264 // With PIC, the address is actually $g + Offset.
5265 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005266 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005267 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5268 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005269 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005270 Result);
5271 }
Eric Christopherfd179292009-08-27 18:07:15 +00005272
Chris Lattner18c59872009-06-27 04:16:01 +00005273 return Result;
5274}
5275
Dan Gohman475871a2008-07-27 21:46:04 +00005276SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005277X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005278 // Create the TargetBlockAddressAddress node.
5279 unsigned char OpFlags =
5280 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005281 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005282 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005283 DebugLoc dl = Op.getDebugLoc();
5284 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5285 /*isTarget=*/true, OpFlags);
5286
Dan Gohmanf705adb2009-10-30 01:28:02 +00005287 if (Subtarget->isPICStyleRIPRel() &&
5288 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005289 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5290 else
5291 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005292
Dan Gohman29cbade2009-11-20 23:18:13 +00005293 // With PIC, the address is actually $g + Offset.
5294 if (isGlobalRelativeToPICBase(OpFlags)) {
5295 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5296 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5297 Result);
5298 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005299
5300 return Result;
5301}
5302
5303SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005304X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005305 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005306 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005307 // Create the TargetGlobalAddress node, folding in the constant
5308 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005309 unsigned char OpFlags =
5310 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005311 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005312 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005313 if (OpFlags == X86II::MO_NO_FLAG &&
5314 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005315 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005316 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005317 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005318 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005319 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005320 }
Eric Christopherfd179292009-08-27 18:07:15 +00005321
Chris Lattner4f066492009-07-11 20:29:19 +00005322 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005323 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005324 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5325 else
5326 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005327
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005328 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005329 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005330 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5331 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005332 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Chris Lattner36c25012009-07-10 07:34:39 +00005335 // For globals that require a load from a stub to get the address, emit the
5336 // load.
5337 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005338 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005339 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340
Dan Gohman6520e202008-10-18 02:06:02 +00005341 // If there was a non-zero offset that we didn't fold, create an explicit
5342 // addition for it.
5343 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005344 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005345 DAG.getConstant(Offset, getPointerTy()));
5346
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347 return Result;
5348}
5349
Evan Chengda43bcf2008-09-24 00:05:32 +00005350SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005351X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005352 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005353 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005354 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005355}
5356
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005357static SDValue
5358GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005359 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005360 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005361 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005363 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005364 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005365 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005366 GA->getOffset(),
5367 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005368 if (InFlag) {
5369 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005370 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005371 } else {
5372 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005373 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005374 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005375
5376 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005377 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005378
Rafael Espindola15f1b662009-04-24 12:59:40 +00005379 SDValue Flag = Chain.getValue(1);
5380 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005381}
5382
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005383// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005384static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005385LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005386 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005387 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005388 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5389 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005390 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005391 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005392 InFlag = Chain.getValue(1);
5393
Chris Lattnerb903bed2009-06-26 21:20:29 +00005394 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005395}
5396
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005397// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005398static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005399LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005400 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005401 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5402 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005403}
5404
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005405// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5406// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005407static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005408 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005409 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005410 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005411 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005412 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005413 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005414 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005416
5417 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005418 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005419
Chris Lattnerb903bed2009-06-26 21:20:29 +00005420 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005421 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5422 // initialexec.
5423 unsigned WrapperKind = X86ISD::Wrapper;
5424 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005425 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005426 } else if (is64Bit) {
5427 assert(model == TLSModel::InitialExec);
5428 OperandFlags = X86II::MO_GOTTPOFF;
5429 WrapperKind = X86ISD::WrapperRIP;
5430 } else {
5431 assert(model == TLSModel::InitialExec);
5432 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005433 }
Eric Christopherfd179292009-08-27 18:07:15 +00005434
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005435 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5436 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005437 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5438 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005439 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005440 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005441
Rafael Espindola9a580232009-02-27 13:37:18 +00005442 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005443 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005444 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005445
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005446 // The address of the thread local variable is the add of the thread
5447 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005448 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005449}
5450
Dan Gohman475871a2008-07-27 21:46:04 +00005451SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005452X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005453
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005454 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005455 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005456
Eric Christopher30ef0e52010-06-03 04:07:48 +00005457 if (Subtarget->isTargetELF()) {
5458 // TODO: implement the "local dynamic" model
5459 // TODO: implement the "initial exec"model for pic executables
5460
5461 // If GV is an alias then use the aliasee for determining
5462 // thread-localness.
5463 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5464 GV = GA->resolveAliasedGlobal(false);
5465
5466 TLSModel::Model model
5467 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5468
5469 switch (model) {
5470 case TLSModel::GeneralDynamic:
5471 case TLSModel::LocalDynamic: // not implemented
5472 if (Subtarget->is64Bit())
5473 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5474 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5475
5476 case TLSModel::InitialExec:
5477 case TLSModel::LocalExec:
5478 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5479 Subtarget->is64Bit());
5480 }
5481 } else if (Subtarget->isTargetDarwin()) {
5482 // Darwin only has one model of TLS. Lower to that.
5483 unsigned char OpFlag = 0;
5484 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5485 X86ISD::WrapperRIP : X86ISD::Wrapper;
5486
5487 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5488 // global base reg.
5489 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5490 !Subtarget->is64Bit();
5491 if (PIC32)
5492 OpFlag = X86II::MO_TLVP_PIC_BASE;
5493 else
5494 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005495 DebugLoc DL = Op.getDebugLoc();
5496 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005497 getPointerTy(),
5498 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005499 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5500
5501 // With PIC32, the address is actually $g + Offset.
5502 if (PIC32)
5503 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5504 DAG.getNode(X86ISD::GlobalBaseReg,
5505 DebugLoc(), getPointerTy()),
5506 Offset);
5507
5508 // Lowering the machine isd will make sure everything is in the right
5509 // location.
5510 SDValue Args[] = { Offset };
5511 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5512
5513 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5514 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5515 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005516
Eric Christopher30ef0e52010-06-03 04:07:48 +00005517 // And our return value (tls address) is in the standard call return value
5518 // location.
5519 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5520 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005521 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005522
5523 assert(false &&
5524 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005525
Torok Edwinc23197a2009-07-14 16:55:14 +00005526 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005527 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005528}
5529
Evan Cheng0db9fe62006-04-25 20:13:52 +00005530
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005531/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005532/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005533SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005534 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005535 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005536 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005537 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005538 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue ShOpLo = Op.getOperand(0);
5540 SDValue ShOpHi = Op.getOperand(1);
5541 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005542 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005544 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005545
Dan Gohman475871a2008-07-27 21:46:04 +00005546 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005547 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005548 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5549 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005550 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005551 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5552 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005553 }
Evan Chenge3413162006-01-09 18:33:28 +00005554
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5556 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005557 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005559
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5563 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005564
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005565 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005566 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5567 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005568 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005569 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5570 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005571 }
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005574 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005575}
Evan Chenga3195e82006-01-12 22:54:21 +00005576
Dan Gohmand858e902010-04-17 15:26:15 +00005577SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5578 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005579 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005580
5581 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005583 return Op;
5584 }
5585 return SDValue();
5586 }
5587
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005589 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005590
Eli Friedman36df4992009-05-27 00:47:34 +00005591 // These are really Legal; return the operand so the caller accepts it as
5592 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005594 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005596 Subtarget->is64Bit()) {
5597 return Op;
5598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005599
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005600 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005601 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005602 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005603 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005604 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005605 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005606 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005607 PseudoSourceValue::getFixedStack(SSFI), 0,
5608 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005609 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5610}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005611
Owen Andersone50ed302009-08-10 22:56:29 +00005612SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005613 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005614 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005615 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005616 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005617 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005618 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005619 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005621 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005623 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005624 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005625 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005626
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005627 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005628 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005629 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630
5631 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5632 // shouldn't be necessary except that RFP cannot be live across
5633 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005634 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005635 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005636 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005638 SDValue Ops[] = {
5639 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5640 };
5641 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005642 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005643 PseudoSourceValue::getFixedStack(SSFI), 0,
5644 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005645 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005646
Evan Cheng0db9fe62006-04-25 20:13:52 +00005647 return Result;
5648}
5649
Bill Wendling8b8a6362009-01-17 03:56:04 +00005650// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005651SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5652 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005653 // This algorithm is not obvious. Here it is in C code, more or less:
5654 /*
5655 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5656 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5657 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005658
Bill Wendling8b8a6362009-01-17 03:56:04 +00005659 // Copy ints to xmm registers.
5660 __m128i xh = _mm_cvtsi32_si128( hi );
5661 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005662
Bill Wendling8b8a6362009-01-17 03:56:04 +00005663 // Combine into low half of a single xmm register.
5664 __m128i x = _mm_unpacklo_epi32( xh, xl );
5665 __m128d d;
5666 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005667
Bill Wendling8b8a6362009-01-17 03:56:04 +00005668 // Merge in appropriate exponents to give the integer bits the right
5669 // magnitude.
5670 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005671
Bill Wendling8b8a6362009-01-17 03:56:04 +00005672 // Subtract away the biases to deal with the IEEE-754 double precision
5673 // implicit 1.
5674 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005675
Bill Wendling8b8a6362009-01-17 03:56:04 +00005676 // All conversions up to here are exact. The correctly rounded result is
5677 // calculated using the current rounding mode using the following
5678 // horizontal add.
5679 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5680 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5681 // store doesn't really need to be here (except
5682 // maybe to zero the other double)
5683 return sd;
5684 }
5685 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005686
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005687 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005688 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005689
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005690 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005691 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005692 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5693 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5694 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5695 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005696 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005697 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005698
Bill Wendling8b8a6362009-01-17 03:56:04 +00005699 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005700 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005701 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005702 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005703 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005704 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005705 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005706
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5708 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005709 Op.getOperand(0),
5710 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5712 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005713 Op.getOperand(0),
5714 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5716 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005717 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005718 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5720 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5721 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005722 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005723 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005725
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005726 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005727 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5729 DAG.getUNDEF(MVT::v2f64), ShufMask);
5730 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5731 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005732 DAG.getIntPtrConstant(0));
5733}
5734
Bill Wendling8b8a6362009-01-17 03:56:04 +00005735// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005736SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5737 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005738 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005739 // FP constant to bias correct the final result.
5740 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005742
5743 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5745 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005746 Op.getOperand(0),
5747 DAG.getIntPtrConstant(0)));
5748
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5750 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005751 DAG.getIntPtrConstant(0));
5752
5753 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5755 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005756 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 MVT::v2f64, Load)),
5758 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005759 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 MVT::v2f64, Bias)));
5761 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5762 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005763 DAG.getIntPtrConstant(0));
5764
5765 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005767
5768 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005769 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005770
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005772 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005773 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005775 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005776 }
5777
5778 // Handle final rounding.
5779 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005780}
5781
Dan Gohmand858e902010-04-17 15:26:15 +00005782SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5783 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005784 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005785 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005786
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005787 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005788 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5789 // the optimization here.
5790 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005791 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005792
Owen Andersone50ed302009-08-10 22:56:29 +00005793 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005794 EVT DstVT = Op.getValueType();
5795 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005796 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005797 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005798 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005799
5800 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005802 if (SrcVT == MVT::i32) {
5803 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5804 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5805 getPointerTy(), StackSlot, WordOff);
5806 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5807 StackSlot, NULL, 0, false, false, 0);
5808 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5809 OffsetSlot, NULL, 0, false, false, 0);
5810 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5811 return Fild;
5812 }
5813
5814 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5815 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005816 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005817 // For i64 source, we need to add the appropriate power of 2 if the input
5818 // was negative. This is the same as the optimization in
5819 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5820 // we must be careful to do the computation in x87 extended precision, not
5821 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5822 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5823 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5824 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5825
5826 APInt FF(32, 0x5F800000ULL);
5827
5828 // Check whether the sign bit is set.
5829 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5830 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5831 ISD::SETLT);
5832
5833 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5834 SDValue FudgePtr = DAG.getConstantPool(
5835 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5836 getPointerTy());
5837
5838 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5839 SDValue Zero = DAG.getIntPtrConstant(0);
5840 SDValue Four = DAG.getIntPtrConstant(4);
5841 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5842 Zero, Four);
5843 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5844
5845 // Load the value out, extending it from f32 to f80.
5846 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005847 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005848 FudgePtr, PseudoSourceValue::getConstantPool(),
5849 0, MVT::f32, false, false, 4);
5850 // Extend everything to 80 bits to force it to be done on x87.
5851 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5852 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005853}
5854
Dan Gohman475871a2008-07-27 21:46:04 +00005855std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005856FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005857 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005858
Owen Andersone50ed302009-08-10 22:56:29 +00005859 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005860
5861 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5863 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005864 }
5865
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5867 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005868 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005869
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005870 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005872 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005873 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005874 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005876 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005877 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005878
Evan Cheng87c89352007-10-15 20:11:21 +00005879 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5880 // stack slot.
5881 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005882 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005883 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005884 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005885
Evan Cheng0db9fe62006-04-25 20:13:52 +00005886 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005888 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5890 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5891 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005893
Dan Gohman475871a2008-07-27 21:46:04 +00005894 SDValue Chain = DAG.getEntryNode();
5895 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005896 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005897 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005898 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005899 PseudoSourceValue::getFixedStack(SSFI), 0,
5900 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005902 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005903 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5904 };
Dale Johannesenace16102009-02-03 19:33:06 +00005905 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005907 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5909 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005910
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005912 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005914
Chris Lattner27a6c732007-11-24 07:07:01 +00005915 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005916}
5917
Dan Gohmand858e902010-04-17 15:26:15 +00005918SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5919 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005920 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 if (Op.getValueType() == MVT::v2i32 &&
5922 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005923 return Op;
5924 }
5925 return SDValue();
5926 }
5927
Eli Friedman948e95a2009-05-23 09:59:16 +00005928 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005929 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005930 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5931 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005932
Chris Lattner27a6c732007-11-24 07:07:01 +00005933 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005934 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005935 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005936}
5937
Dan Gohmand858e902010-04-17 15:26:15 +00005938SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5939 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005940 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5941 SDValue FIST = Vals.first, StackSlot = Vals.second;
5942 assert(FIST.getNode() && "Unexpected failure");
5943
5944 // Load the result.
5945 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005946 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005947}
5948
Dan Gohmand858e902010-04-17 15:26:15 +00005949SDValue X86TargetLowering::LowerFABS(SDValue Op,
5950 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005951 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005952 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005953 EVT VT = Op.getValueType();
5954 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005955 if (VT.isVector())
5956 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005957 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005959 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005960 CV.push_back(C);
5961 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005962 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005963 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005964 CV.push_back(C);
5965 CV.push_back(C);
5966 CV.push_back(C);
5967 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005968 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005969 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005970 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005971 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005972 PseudoSourceValue::getConstantPool(), 0,
5973 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005974 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975}
5976
Dan Gohmand858e902010-04-17 15:26:15 +00005977SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005978 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005979 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005980 EVT VT = Op.getValueType();
5981 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005982 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005983 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005984 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005985 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005986 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005987 CV.push_back(C);
5988 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005989 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005990 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005991 CV.push_back(C);
5992 CV.push_back(C);
5993 CV.push_back(C);
5994 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005996 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005997 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005998 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005999 PseudoSourceValue::getConstantPool(), 0,
6000 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006001 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006002 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6004 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006005 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006006 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006007 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006008 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006009 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010}
6011
Dan Gohmand858e902010-04-17 15:26:15 +00006012SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006013 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006014 SDValue Op0 = Op.getOperand(0);
6015 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006016 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006017 EVT VT = Op.getValueType();
6018 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006019
6020 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006021 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006022 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006023 SrcVT = VT;
6024 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006025 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006026 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006027 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006028 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006029 }
6030
6031 // At this point the operands and the result should have the same
6032 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006033
Evan Cheng68c47cb2007-01-05 07:55:56 +00006034 // First get the sign bit of second operand.
6035 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006039 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006040 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6041 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6042 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6043 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006044 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006045 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006046 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006047 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006048 PseudoSourceValue::getConstantPool(), 0,
6049 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006050 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006051
6052 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006053 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006054 // Op0 is MVT::f32, Op1 is MVT::f64.
6055 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6056 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6057 DAG.getConstant(32, MVT::i32));
6058 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6059 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006060 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006061 }
6062
Evan Cheng73d6cf12007-01-05 21:37:56 +00006063 // Clear first operand sign bit.
6064 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006066 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6067 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006068 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006069 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6070 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6071 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6072 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006073 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006074 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006075 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006076 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006077 PseudoSourceValue::getConstantPool(), 0,
6078 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006079 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006080
6081 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006082 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006083}
6084
Dan Gohman076aee32009-03-04 19:44:21 +00006085/// Emit nodes that will be selected as "test Op0,Op0", or something
6086/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006087SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006088 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006089 DebugLoc dl = Op.getDebugLoc();
6090
Dan Gohman31125812009-03-07 01:58:32 +00006091 // CF and OF aren't always set the way we want. Determine which
6092 // of these we need.
6093 bool NeedCF = false;
6094 bool NeedOF = false;
6095 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006096 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006097 case X86::COND_A: case X86::COND_AE:
6098 case X86::COND_B: case X86::COND_BE:
6099 NeedCF = true;
6100 break;
6101 case X86::COND_G: case X86::COND_GE:
6102 case X86::COND_L: case X86::COND_LE:
6103 case X86::COND_O: case X86::COND_NO:
6104 NeedOF = true;
6105 break;
Dan Gohman31125812009-03-07 01:58:32 +00006106 }
6107
Dan Gohman076aee32009-03-04 19:44:21 +00006108 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006109 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6110 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006111 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6112 // Emit a CMP with 0, which is the TEST pattern.
6113 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6114 DAG.getConstant(0, Op.getValueType()));
6115
6116 unsigned Opcode = 0;
6117 unsigned NumOperands = 0;
6118 switch (Op.getNode()->getOpcode()) {
6119 case ISD::ADD:
6120 // Due to an isel shortcoming, be conservative if this add is likely to be
6121 // selected as part of a load-modify-store instruction. When the root node
6122 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6123 // uses of other nodes in the match, such as the ADD in this case. This
6124 // leads to the ADD being left around and reselected, with the result being
6125 // two adds in the output. Alas, even if none our users are stores, that
6126 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6127 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6128 // climbing the DAG back to the root, and it doesn't seem to be worth the
6129 // effort.
6130 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006131 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006132 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6133 goto default_case;
6134
6135 if (ConstantSDNode *C =
6136 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6137 // An add of one will be selected as an INC.
6138 if (C->getAPIntValue() == 1) {
6139 Opcode = X86ISD::INC;
6140 NumOperands = 1;
6141 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006142 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006143
6144 // An add of negative one (subtract of one) will be selected as a DEC.
6145 if (C->getAPIntValue().isAllOnesValue()) {
6146 Opcode = X86ISD::DEC;
6147 NumOperands = 1;
6148 break;
6149 }
Dan Gohman076aee32009-03-04 19:44:21 +00006150 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006151
6152 // Otherwise use a regular EFLAGS-setting add.
6153 Opcode = X86ISD::ADD;
6154 NumOperands = 2;
6155 break;
6156 case ISD::AND: {
6157 // If the primary and result isn't used, don't bother using X86ISD::AND,
6158 // because a TEST instruction will be better.
6159 bool NonFlagUse = false;
6160 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6161 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6162 SDNode *User = *UI;
6163 unsigned UOpNo = UI.getOperandNo();
6164 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6165 // Look pass truncate.
6166 UOpNo = User->use_begin().getOperandNo();
6167 User = *User->use_begin();
6168 }
6169
6170 if (User->getOpcode() != ISD::BRCOND &&
6171 User->getOpcode() != ISD::SETCC &&
6172 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6173 NonFlagUse = true;
6174 break;
6175 }
Dan Gohman076aee32009-03-04 19:44:21 +00006176 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006177
6178 if (!NonFlagUse)
6179 break;
6180 }
6181 // FALL THROUGH
6182 case ISD::SUB:
6183 case ISD::OR:
6184 case ISD::XOR:
6185 // Due to the ISEL shortcoming noted above, be conservative if this op is
6186 // likely to be selected as part of a load-modify-store instruction.
6187 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6188 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6189 if (UI->getOpcode() == ISD::STORE)
6190 goto default_case;
6191
6192 // Otherwise use a regular EFLAGS-setting instruction.
6193 switch (Op.getNode()->getOpcode()) {
6194 default: llvm_unreachable("unexpected operator!");
6195 case ISD::SUB: Opcode = X86ISD::SUB; break;
6196 case ISD::OR: Opcode = X86ISD::OR; break;
6197 case ISD::XOR: Opcode = X86ISD::XOR; break;
6198 case ISD::AND: Opcode = X86ISD::AND; break;
6199 }
6200
6201 NumOperands = 2;
6202 break;
6203 case X86ISD::ADD:
6204 case X86ISD::SUB:
6205 case X86ISD::INC:
6206 case X86ISD::DEC:
6207 case X86ISD::OR:
6208 case X86ISD::XOR:
6209 case X86ISD::AND:
6210 return SDValue(Op.getNode(), 1);
6211 default:
6212 default_case:
6213 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006214 }
6215
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006216 if (Opcode == 0)
6217 // Emit a CMP with 0, which is the TEST pattern.
6218 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6219 DAG.getConstant(0, Op.getValueType()));
6220
6221 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6222 SmallVector<SDValue, 4> Ops;
6223 for (unsigned i = 0; i != NumOperands; ++i)
6224 Ops.push_back(Op.getOperand(i));
6225
6226 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6227 DAG.ReplaceAllUsesWith(Op, New);
6228 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006229}
6230
6231/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6232/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006233SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006234 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6236 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006237 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006238
6239 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006241}
6242
Evan Chengd40d03e2010-01-06 19:38:29 +00006243/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6244/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006245SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6246 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006247 SDValue Op0 = And.getOperand(0);
6248 SDValue Op1 = And.getOperand(1);
6249 if (Op0.getOpcode() == ISD::TRUNCATE)
6250 Op0 = Op0.getOperand(0);
6251 if (Op1.getOpcode() == ISD::TRUNCATE)
6252 Op1 = Op1.getOperand(0);
6253
Evan Chengd40d03e2010-01-06 19:38:29 +00006254 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006255 if (Op1.getOpcode() == ISD::SHL)
6256 std::swap(Op0, Op1);
6257 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006258 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6259 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006260 // If we looked past a truncate, check that it's only truncating away
6261 // known zeros.
6262 unsigned BitWidth = Op0.getValueSizeInBits();
6263 unsigned AndBitWidth = And.getValueSizeInBits();
6264 if (BitWidth > AndBitWidth) {
6265 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6266 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6267 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6268 return SDValue();
6269 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006270 LHS = Op1;
6271 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006272 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006273 } else if (Op1.getOpcode() == ISD::Constant) {
6274 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6275 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006276 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6277 LHS = AndLHS.getOperand(0);
6278 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006279 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006280 }
Evan Cheng0488db92007-09-25 01:57:46 +00006281
Evan Chengd40d03e2010-01-06 19:38:29 +00006282 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006283 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006284 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006285 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006286 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006287 // Also promote i16 to i32 for performance / code size reason.
6288 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006289 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006290 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006291
Evan Chengd40d03e2010-01-06 19:38:29 +00006292 // If the operand types disagree, extend the shift amount to match. Since
6293 // BT ignores high bits (like shifts) we can use anyextend.
6294 if (LHS.getValueType() != RHS.getValueType())
6295 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006296
Evan Chengd40d03e2010-01-06 19:38:29 +00006297 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6298 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6299 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6300 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006301 }
6302
Evan Cheng54de3ea2010-01-05 06:52:31 +00006303 return SDValue();
6304}
6305
Dan Gohmand858e902010-04-17 15:26:15 +00006306SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006307 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6308 SDValue Op0 = Op.getOperand(0);
6309 SDValue Op1 = Op.getOperand(1);
6310 DebugLoc dl = Op.getDebugLoc();
6311 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6312
6313 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006314 // Lower (X & (1 << N)) == 0 to BT(X, N).
6315 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6316 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6317 if (Op0.getOpcode() == ISD::AND &&
6318 Op0.hasOneUse() &&
6319 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006320 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006321 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6322 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6323 if (NewSetCC.getNode())
6324 return NewSetCC;
6325 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006326
Evan Cheng2c755ba2010-02-27 07:36:59 +00006327 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6328 if (Op0.getOpcode() == X86ISD::SETCC &&
6329 Op1.getOpcode() == ISD::Constant &&
6330 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6331 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6332 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6333 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6334 bool Invert = (CC == ISD::SETNE) ^
6335 cast<ConstantSDNode>(Op1)->isNullValue();
6336 if (Invert)
6337 CCode = X86::GetOppositeBranchCondition(CCode);
6338 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6339 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6340 }
6341
Evan Chenge5b51ac2010-04-17 06:13:15 +00006342 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006343 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006344 if (X86CC == X86::COND_INVALID)
6345 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006346
Evan Cheng552f09a2010-04-26 19:06:11 +00006347 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006348
6349 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006350 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006351 return DAG.getNode(ISD::AND, dl, MVT::i8,
6352 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6353 DAG.getConstant(X86CC, MVT::i8), Cond),
6354 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006355
Owen Anderson825b72b2009-08-11 20:47:22 +00006356 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6357 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006358}
6359
Dan Gohmand858e902010-04-17 15:26:15 +00006360SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006361 SDValue Cond;
6362 SDValue Op0 = Op.getOperand(0);
6363 SDValue Op1 = Op.getOperand(1);
6364 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006365 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006366 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6367 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006368 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006369
6370 if (isFP) {
6371 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006372 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006373 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6374 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006375 bool Swap = false;
6376
6377 switch (SetCCOpcode) {
6378 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006379 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006380 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006381 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006382 case ISD::SETGT: Swap = true; // Fallthrough
6383 case ISD::SETLT:
6384 case ISD::SETOLT: SSECC = 1; break;
6385 case ISD::SETOGE:
6386 case ISD::SETGE: Swap = true; // Fallthrough
6387 case ISD::SETLE:
6388 case ISD::SETOLE: SSECC = 2; break;
6389 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006390 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006391 case ISD::SETNE: SSECC = 4; break;
6392 case ISD::SETULE: Swap = true;
6393 case ISD::SETUGE: SSECC = 5; break;
6394 case ISD::SETULT: Swap = true;
6395 case ISD::SETUGT: SSECC = 6; break;
6396 case ISD::SETO: SSECC = 7; break;
6397 }
6398 if (Swap)
6399 std::swap(Op0, Op1);
6400
Nate Begemanfb8ead02008-07-25 19:05:58 +00006401 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006402 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006403 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006405 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6406 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006407 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006408 }
6409 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006410 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6412 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006413 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006414 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006415 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006416 }
6417 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006418 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006420
Nate Begeman30a0de92008-07-17 16:51:19 +00006421 // We are handling one of the integer comparisons here. Since SSE only has
6422 // GT and EQ comparisons for integer, swapping operands and multiple
6423 // operations may be required for some comparisons.
6424 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6425 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006426
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006428 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006429 case MVT::v8i8:
6430 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6431 case MVT::v4i16:
6432 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6433 case MVT::v2i32:
6434 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6435 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006437
Nate Begeman30a0de92008-07-17 16:51:19 +00006438 switch (SetCCOpcode) {
6439 default: break;
6440 case ISD::SETNE: Invert = true;
6441 case ISD::SETEQ: Opc = EQOpc; break;
6442 case ISD::SETLT: Swap = true;
6443 case ISD::SETGT: Opc = GTOpc; break;
6444 case ISD::SETGE: Swap = true;
6445 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6446 case ISD::SETULT: Swap = true;
6447 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6448 case ISD::SETUGE: Swap = true;
6449 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6450 }
6451 if (Swap)
6452 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006453
Nate Begeman30a0de92008-07-17 16:51:19 +00006454 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6455 // bits of the inputs before performing those operations.
6456 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006457 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006458 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6459 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006460 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006461 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6462 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006463 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6464 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006466
Dale Johannesenace16102009-02-03 19:33:06 +00006467 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006468
6469 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006470 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006471 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006472
Nate Begeman30a0de92008-07-17 16:51:19 +00006473 return Result;
6474}
Evan Cheng0488db92007-09-25 01:57:46 +00006475
Evan Cheng370e5342008-12-03 08:38:43 +00006476// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006477static bool isX86LogicalCmp(SDValue Op) {
6478 unsigned Opc = Op.getNode()->getOpcode();
6479 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6480 return true;
6481 if (Op.getResNo() == 1 &&
6482 (Opc == X86ISD::ADD ||
6483 Opc == X86ISD::SUB ||
6484 Opc == X86ISD::SMUL ||
6485 Opc == X86ISD::UMUL ||
6486 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006487 Opc == X86ISD::DEC ||
6488 Opc == X86ISD::OR ||
6489 Opc == X86ISD::XOR ||
6490 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006491 return true;
6492
6493 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006494}
6495
Dan Gohmand858e902010-04-17 15:26:15 +00006496SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006497 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006498 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006499 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006500 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006501
Dan Gohman1a492952009-10-20 16:22:37 +00006502 if (Cond.getOpcode() == ISD::SETCC) {
6503 SDValue NewCond = LowerSETCC(Cond, DAG);
6504 if (NewCond.getNode())
6505 Cond = NewCond;
6506 }
Evan Cheng734503b2006-09-11 02:19:56 +00006507
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006508 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6509 SDValue Op1 = Op.getOperand(1);
6510 SDValue Op2 = Op.getOperand(2);
6511 if (Cond.getOpcode() == X86ISD::SETCC &&
6512 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6513 SDValue Cmp = Cond.getOperand(1);
6514 if (Cmp.getOpcode() == X86ISD::CMP) {
6515 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6516 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6517 ConstantSDNode *RHSC =
6518 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6519 if (N1C && N1C->isAllOnesValue() &&
6520 N2C && N2C->isNullValue() &&
6521 RHSC && RHSC->isNullValue()) {
6522 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006523 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006524 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6525 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6526 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6527 }
6528 }
6529 }
6530
Evan Chengad9c0a32009-12-15 00:53:42 +00006531 // Look pass (and (setcc_carry (cmp ...)), 1).
6532 if (Cond.getOpcode() == ISD::AND &&
6533 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6534 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6535 if (C && C->getAPIntValue() == 1)
6536 Cond = Cond.getOperand(0);
6537 }
6538
Evan Cheng3f41d662007-10-08 22:16:29 +00006539 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6540 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006541 if (Cond.getOpcode() == X86ISD::SETCC ||
6542 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006543 CC = Cond.getOperand(0);
6544
Dan Gohman475871a2008-07-27 21:46:04 +00006545 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006546 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006547 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006548
Evan Cheng3f41d662007-10-08 22:16:29 +00006549 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006550 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006551 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006552 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006553
Chris Lattnerd1980a52009-03-12 06:52:53 +00006554 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6555 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006556 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006557 addTest = false;
6558 }
6559 }
6560
6561 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006562 // Look pass the truncate.
6563 if (Cond.getOpcode() == ISD::TRUNCATE)
6564 Cond = Cond.getOperand(0);
6565
6566 // We know the result of AND is compared against zero. Try to match
6567 // it to BT.
6568 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6569 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6570 if (NewSetCC.getNode()) {
6571 CC = NewSetCC.getOperand(0);
6572 Cond = NewSetCC.getOperand(1);
6573 addTest = false;
6574 }
6575 }
6576 }
6577
6578 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006580 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006581 }
6582
Evan Cheng0488db92007-09-25 01:57:46 +00006583 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6584 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006585 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6586 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006587 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006588}
6589
Evan Cheng370e5342008-12-03 08:38:43 +00006590// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6591// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6592// from the AND / OR.
6593static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6594 Opc = Op.getOpcode();
6595 if (Opc != ISD::OR && Opc != ISD::AND)
6596 return false;
6597 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6598 Op.getOperand(0).hasOneUse() &&
6599 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6600 Op.getOperand(1).hasOneUse());
6601}
6602
Evan Cheng961d6d42009-02-02 08:19:07 +00006603// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6604// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006605static bool isXor1OfSetCC(SDValue Op) {
6606 if (Op.getOpcode() != ISD::XOR)
6607 return false;
6608 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6609 if (N1C && N1C->getAPIntValue() == 1) {
6610 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6611 Op.getOperand(0).hasOneUse();
6612 }
6613 return false;
6614}
6615
Dan Gohmand858e902010-04-17 15:26:15 +00006616SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006617 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006618 SDValue Chain = Op.getOperand(0);
6619 SDValue Cond = Op.getOperand(1);
6620 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006621 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006622 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006623
Dan Gohman1a492952009-10-20 16:22:37 +00006624 if (Cond.getOpcode() == ISD::SETCC) {
6625 SDValue NewCond = LowerSETCC(Cond, DAG);
6626 if (NewCond.getNode())
6627 Cond = NewCond;
6628 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006629#if 0
6630 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006631 else if (Cond.getOpcode() == X86ISD::ADD ||
6632 Cond.getOpcode() == X86ISD::SUB ||
6633 Cond.getOpcode() == X86ISD::SMUL ||
6634 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006635 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006636#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006637
Evan Chengad9c0a32009-12-15 00:53:42 +00006638 // Look pass (and (setcc_carry (cmp ...)), 1).
6639 if (Cond.getOpcode() == ISD::AND &&
6640 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6641 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6642 if (C && C->getAPIntValue() == 1)
6643 Cond = Cond.getOperand(0);
6644 }
6645
Evan Cheng3f41d662007-10-08 22:16:29 +00006646 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6647 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006648 if (Cond.getOpcode() == X86ISD::SETCC ||
6649 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006650 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651
Dan Gohman475871a2008-07-27 21:46:04 +00006652 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006653 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006654 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006655 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006656 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006657 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006658 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006659 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006660 default: break;
6661 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006662 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006663 // These can only come from an arithmetic instruction with overflow,
6664 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006665 Cond = Cond.getNode()->getOperand(1);
6666 addTest = false;
6667 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006668 }
Evan Cheng0488db92007-09-25 01:57:46 +00006669 }
Evan Cheng370e5342008-12-03 08:38:43 +00006670 } else {
6671 unsigned CondOpc;
6672 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6673 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006674 if (CondOpc == ISD::OR) {
6675 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6676 // two branches instead of an explicit OR instruction with a
6677 // separate test.
6678 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006679 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006680 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006682 Chain, Dest, CC, Cmp);
6683 CC = Cond.getOperand(1).getOperand(0);
6684 Cond = Cmp;
6685 addTest = false;
6686 }
6687 } else { // ISD::AND
6688 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6689 // two branches instead of an explicit AND instruction with a
6690 // separate test. However, we only do this if this block doesn't
6691 // have a fall-through edge, because this requires an explicit
6692 // jmp when the condition is false.
6693 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006694 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006695 Op.getNode()->hasOneUse()) {
6696 X86::CondCode CCode =
6697 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6698 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006699 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006700 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006701 // Look for an unconditional branch following this conditional branch.
6702 // We need this because we need to reverse the successors in order
6703 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006704 if (User->getOpcode() == ISD::BR) {
6705 SDValue FalseBB = User->getOperand(1);
6706 SDNode *NewBR =
6707 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006708 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006709 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006710 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006711
Dale Johannesene4d209d2009-02-03 20:21:25 +00006712 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006713 Chain, Dest, CC, Cmp);
6714 X86::CondCode CCode =
6715 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6716 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006718 Cond = Cmp;
6719 addTest = false;
6720 }
6721 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006722 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006723 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6724 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6725 // It should be transformed during dag combiner except when the condition
6726 // is set by a arithmetics with overflow node.
6727 X86::CondCode CCode =
6728 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6729 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006731 Cond = Cond.getOperand(0).getOperand(1);
6732 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006733 }
Evan Cheng0488db92007-09-25 01:57:46 +00006734 }
6735
6736 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006737 // Look pass the truncate.
6738 if (Cond.getOpcode() == ISD::TRUNCATE)
6739 Cond = Cond.getOperand(0);
6740
6741 // We know the result of AND is compared against zero. Try to match
6742 // it to BT.
6743 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6744 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6745 if (NewSetCC.getNode()) {
6746 CC = NewSetCC.getOperand(0);
6747 Cond = NewSetCC.getOperand(1);
6748 addTest = false;
6749 }
6750 }
6751 }
6752
6753 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006755 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006756 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006758 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006759}
6760
Anton Korobeynikove060b532007-04-17 19:34:00 +00006761
6762// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6763// Calls to _alloca is needed to probe the stack when allocating more than 4k
6764// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6765// that the guard pages used by the OS virtual memory manager are allocated in
6766// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006767SDValue
6768X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006769 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006770 assert(Subtarget->isTargetCygMing() &&
6771 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006772 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006773
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006774 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006775 SDValue Chain = Op.getOperand(0);
6776 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006777 // FIXME: Ensure alignment here
6778
Dan Gohman475871a2008-07-27 21:46:04 +00006779 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006780
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006782
Dale Johannesendd64c412009-02-04 00:33:20 +00006783 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006784 Flag = Chain.getValue(1);
6785
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006786 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006787
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006788 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6789 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006790
Dale Johannesendd64c412009-02-04 00:33:20 +00006791 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006792
Dan Gohman475871a2008-07-27 21:46:04 +00006793 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006794 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006795}
6796
Dan Gohmand858e902010-04-17 15:26:15 +00006797SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006798 MachineFunction &MF = DAG.getMachineFunction();
6799 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6800
Dan Gohman69de1932008-02-06 22:27:42 +00006801 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006802 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006803
Evan Cheng25ab6902006-09-08 06:48:29 +00006804 if (!Subtarget->is64Bit()) {
6805 // vastart just stores the address of the VarArgsFrameIndex slot into the
6806 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006807 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6808 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006809 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6810 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006811 }
6812
6813 // __va_list_tag:
6814 // gp_offset (0 - 6 * 8)
6815 // fp_offset (48 - 48 + 8 * 16)
6816 // overflow_arg_area (point to parameters coming in memory).
6817 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006818 SmallVector<SDValue, 8> MemOps;
6819 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006820 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006822 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6823 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006824 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006825 MemOps.push_back(Store);
6826
6827 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006828 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006829 FIN, DAG.getIntPtrConstant(4));
6830 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006831 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6832 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006833 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006834 MemOps.push_back(Store);
6835
6836 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006837 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006838 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006839 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6840 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006841 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006842 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006843 MemOps.push_back(Store);
6844
6845 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006846 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006847 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006848 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6849 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006850 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006851 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006852 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855}
6856
Dan Gohmand858e902010-04-17 15:26:15 +00006857SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006858 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6859 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006860
Chris Lattner75361b62010-04-07 22:58:41 +00006861 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006862 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006863}
6864
Dan Gohmand858e902010-04-17 15:26:15 +00006865SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006866 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006867 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006868 SDValue Chain = Op.getOperand(0);
6869 SDValue DstPtr = Op.getOperand(1);
6870 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006871 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6872 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006873 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006874
Dale Johannesendd64c412009-02-04 00:33:20 +00006875 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006876 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6877 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006878}
6879
Dan Gohman475871a2008-07-27 21:46:04 +00006880SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006881X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006882 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006883 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006885 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006886 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 case Intrinsic::x86_sse_comieq_ss:
6888 case Intrinsic::x86_sse_comilt_ss:
6889 case Intrinsic::x86_sse_comile_ss:
6890 case Intrinsic::x86_sse_comigt_ss:
6891 case Intrinsic::x86_sse_comige_ss:
6892 case Intrinsic::x86_sse_comineq_ss:
6893 case Intrinsic::x86_sse_ucomieq_ss:
6894 case Intrinsic::x86_sse_ucomilt_ss:
6895 case Intrinsic::x86_sse_ucomile_ss:
6896 case Intrinsic::x86_sse_ucomigt_ss:
6897 case Intrinsic::x86_sse_ucomige_ss:
6898 case Intrinsic::x86_sse_ucomineq_ss:
6899 case Intrinsic::x86_sse2_comieq_sd:
6900 case Intrinsic::x86_sse2_comilt_sd:
6901 case Intrinsic::x86_sse2_comile_sd:
6902 case Intrinsic::x86_sse2_comigt_sd:
6903 case Intrinsic::x86_sse2_comige_sd:
6904 case Intrinsic::x86_sse2_comineq_sd:
6905 case Intrinsic::x86_sse2_ucomieq_sd:
6906 case Intrinsic::x86_sse2_ucomilt_sd:
6907 case Intrinsic::x86_sse2_ucomile_sd:
6908 case Intrinsic::x86_sse2_ucomigt_sd:
6909 case Intrinsic::x86_sse2_ucomige_sd:
6910 case Intrinsic::x86_sse2_ucomineq_sd: {
6911 unsigned Opc = 0;
6912 ISD::CondCode CC = ISD::SETCC_INVALID;
6913 switch (IntNo) {
6914 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006915 case Intrinsic::x86_sse_comieq_ss:
6916 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917 Opc = X86ISD::COMI;
6918 CC = ISD::SETEQ;
6919 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006920 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006921 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 Opc = X86ISD::COMI;
6923 CC = ISD::SETLT;
6924 break;
6925 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006926 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 Opc = X86ISD::COMI;
6928 CC = ISD::SETLE;
6929 break;
6930 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006931 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006932 Opc = X86ISD::COMI;
6933 CC = ISD::SETGT;
6934 break;
6935 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006936 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937 Opc = X86ISD::COMI;
6938 CC = ISD::SETGE;
6939 break;
6940 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006941 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006942 Opc = X86ISD::COMI;
6943 CC = ISD::SETNE;
6944 break;
6945 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006946 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006947 Opc = X86ISD::UCOMI;
6948 CC = ISD::SETEQ;
6949 break;
6950 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006951 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006952 Opc = X86ISD::UCOMI;
6953 CC = ISD::SETLT;
6954 break;
6955 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006956 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006957 Opc = X86ISD::UCOMI;
6958 CC = ISD::SETLE;
6959 break;
6960 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006961 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006962 Opc = X86ISD::UCOMI;
6963 CC = ISD::SETGT;
6964 break;
6965 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006966 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006967 Opc = X86ISD::UCOMI;
6968 CC = ISD::SETGE;
6969 break;
6970 case Intrinsic::x86_sse_ucomineq_ss:
6971 case Intrinsic::x86_sse2_ucomineq_sd:
6972 Opc = X86ISD::UCOMI;
6973 CC = ISD::SETNE;
6974 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006975 }
Evan Cheng734503b2006-09-11 02:19:56 +00006976
Dan Gohman475871a2008-07-27 21:46:04 +00006977 SDValue LHS = Op.getOperand(1);
6978 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006979 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006980 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6982 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6983 DAG.getConstant(X86CC, MVT::i8), Cond);
6984 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006985 }
Eric Christopher71c67532009-07-29 00:28:05 +00006986 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006987 // an integer value, not just an instruction so lower it to the ptest
6988 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006989 case Intrinsic::x86_sse41_ptestz:
6990 case Intrinsic::x86_sse41_ptestc:
6991 case Intrinsic::x86_sse41_ptestnzc:{
6992 unsigned X86CC = 0;
6993 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006994 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006995 case Intrinsic::x86_sse41_ptestz:
6996 // ZF = 1
6997 X86CC = X86::COND_E;
6998 break;
6999 case Intrinsic::x86_sse41_ptestc:
7000 // CF = 1
7001 X86CC = X86::COND_B;
7002 break;
Eric Christopherfd179292009-08-27 18:07:15 +00007003 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00007004 // ZF and CF = 0
7005 X86CC = X86::COND_A;
7006 break;
7007 }
Eric Christopherfd179292009-08-27 18:07:15 +00007008
Eric Christopher71c67532009-07-29 00:28:05 +00007009 SDValue LHS = Op.getOperand(1);
7010 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
7012 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7013 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7014 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007015 }
Evan Cheng5759f972008-05-04 09:15:50 +00007016
7017 // Fix vector shift instructions where the last operand is a non-immediate
7018 // i32 value.
7019 case Intrinsic::x86_sse2_pslli_w:
7020 case Intrinsic::x86_sse2_pslli_d:
7021 case Intrinsic::x86_sse2_pslli_q:
7022 case Intrinsic::x86_sse2_psrli_w:
7023 case Intrinsic::x86_sse2_psrli_d:
7024 case Intrinsic::x86_sse2_psrli_q:
7025 case Intrinsic::x86_sse2_psrai_w:
7026 case Intrinsic::x86_sse2_psrai_d:
7027 case Intrinsic::x86_mmx_pslli_w:
7028 case Intrinsic::x86_mmx_pslli_d:
7029 case Intrinsic::x86_mmx_pslli_q:
7030 case Intrinsic::x86_mmx_psrli_w:
7031 case Intrinsic::x86_mmx_psrli_d:
7032 case Intrinsic::x86_mmx_psrli_q:
7033 case Intrinsic::x86_mmx_psrai_w:
7034 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007036 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007037 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007038
7039 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007040 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007041 switch (IntNo) {
7042 case Intrinsic::x86_sse2_pslli_w:
7043 NewIntNo = Intrinsic::x86_sse2_psll_w;
7044 break;
7045 case Intrinsic::x86_sse2_pslli_d:
7046 NewIntNo = Intrinsic::x86_sse2_psll_d;
7047 break;
7048 case Intrinsic::x86_sse2_pslli_q:
7049 NewIntNo = Intrinsic::x86_sse2_psll_q;
7050 break;
7051 case Intrinsic::x86_sse2_psrli_w:
7052 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7053 break;
7054 case Intrinsic::x86_sse2_psrli_d:
7055 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7056 break;
7057 case Intrinsic::x86_sse2_psrli_q:
7058 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7059 break;
7060 case Intrinsic::x86_sse2_psrai_w:
7061 NewIntNo = Intrinsic::x86_sse2_psra_w;
7062 break;
7063 case Intrinsic::x86_sse2_psrai_d:
7064 NewIntNo = Intrinsic::x86_sse2_psra_d;
7065 break;
7066 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007068 switch (IntNo) {
7069 case Intrinsic::x86_mmx_pslli_w:
7070 NewIntNo = Intrinsic::x86_mmx_psll_w;
7071 break;
7072 case Intrinsic::x86_mmx_pslli_d:
7073 NewIntNo = Intrinsic::x86_mmx_psll_d;
7074 break;
7075 case Intrinsic::x86_mmx_pslli_q:
7076 NewIntNo = Intrinsic::x86_mmx_psll_q;
7077 break;
7078 case Intrinsic::x86_mmx_psrli_w:
7079 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7080 break;
7081 case Intrinsic::x86_mmx_psrli_d:
7082 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7083 break;
7084 case Intrinsic::x86_mmx_psrli_q:
7085 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7086 break;
7087 case Intrinsic::x86_mmx_psrai_w:
7088 NewIntNo = Intrinsic::x86_mmx_psra_w;
7089 break;
7090 case Intrinsic::x86_mmx_psrai_d:
7091 NewIntNo = Intrinsic::x86_mmx_psra_d;
7092 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007093 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007094 }
7095 break;
7096 }
7097 }
Mon P Wangefa42202009-09-03 19:56:25 +00007098
7099 // The vector shift intrinsics with scalars uses 32b shift amounts but
7100 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7101 // to be zero.
7102 SDValue ShOps[4];
7103 ShOps[0] = ShAmt;
7104 ShOps[1] = DAG.getConstant(0, MVT::i32);
7105 if (ShAmtVT == MVT::v4i32) {
7106 ShOps[2] = DAG.getUNDEF(MVT::i32);
7107 ShOps[3] = DAG.getUNDEF(MVT::i32);
7108 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7109 } else {
7110 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7111 }
7112
Owen Andersone50ed302009-08-10 22:56:29 +00007113 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007114 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007115 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007116 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007117 Op.getOperand(1), ShAmt);
7118 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007119 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007120}
Evan Cheng72261582005-12-20 06:22:03 +00007121
Dan Gohmand858e902010-04-17 15:26:15 +00007122SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7123 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007124 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7125 MFI->setReturnAddressIsTaken(true);
7126
Bill Wendling64e87322009-01-16 19:25:27 +00007127 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007128 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007129
7130 if (Depth > 0) {
7131 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7132 SDValue Offset =
7133 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007135 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007136 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007137 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007138 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007139 }
7140
7141 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007142 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007143 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007144 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007145}
7146
Dan Gohmand858e902010-04-17 15:26:15 +00007147SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007148 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7149 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007150
Owen Andersone50ed302009-08-10 22:56:29 +00007151 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007152 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007153 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7154 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007155 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007156 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007157 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7158 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007159 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007160}
7161
Dan Gohman475871a2008-07-27 21:46:04 +00007162SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007163 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007164 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007165}
7166
Dan Gohmand858e902010-04-17 15:26:15 +00007167SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007168 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007169 SDValue Chain = Op.getOperand(0);
7170 SDValue Offset = Op.getOperand(1);
7171 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007172 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007173
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007174 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7175 getPointerTy());
7176 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007177
Dale Johannesene4d209d2009-02-03 20:21:25 +00007178 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007179 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007180 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007181 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007182 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007183 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007184
Dale Johannesene4d209d2009-02-03 20:21:25 +00007185 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007186 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007187 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007188}
7189
Dan Gohman475871a2008-07-27 21:46:04 +00007190SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007191 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007192 SDValue Root = Op.getOperand(0);
7193 SDValue Trmp = Op.getOperand(1); // trampoline
7194 SDValue FPtr = Op.getOperand(2); // nested function
7195 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007196 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007197
Dan Gohman69de1932008-02-06 22:27:42 +00007198 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007199
7200 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007201 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007202
7203 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007204 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7205 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007206
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007207 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7208 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007209
7210 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7211
7212 // Load the pointer to the nested function into R11.
7213 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007214 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007216 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007217
Owen Anderson825b72b2009-08-11 20:47:22 +00007218 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7219 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007220 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7221 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007222
7223 // Load the 'nest' parameter value into R10.
7224 // R10 is specified in X86CallingConv.td
7225 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7227 DAG.getConstant(10, MVT::i64));
7228 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007229 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007230
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7232 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007233 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7234 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007235
7236 // Jump to the nested function.
7237 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7239 DAG.getConstant(20, MVT::i64));
7240 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007241 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007242
7243 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7245 DAG.getConstant(22, MVT::i64));
7246 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007247 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007248
Dan Gohman475871a2008-07-27 21:46:04 +00007249 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007253 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007255 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007256 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007257
7258 switch (CC) {
7259 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007260 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007261 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007262 case CallingConv::X86_StdCall: {
7263 // Pass 'nest' parameter in ECX.
7264 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007265 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007266
7267 // Check that ECX wasn't needed by an 'inreg' parameter.
7268 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007269 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007270
Chris Lattner58d74912008-03-12 17:45:29 +00007271 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007272 unsigned InRegCount = 0;
7273 unsigned Idx = 1;
7274
7275 for (FunctionType::param_iterator I = FTy->param_begin(),
7276 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007277 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007278 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007279 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007280
7281 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007282 report_fatal_error("Nest register in use - reduce number of inreg"
7283 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007284 }
7285 }
7286 break;
7287 }
7288 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007289 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007290 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007291 // Pass 'nest' parameter in EAX.
7292 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007293 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007294 break;
7295 }
7296
Dan Gohman475871a2008-07-27 21:46:04 +00007297 SDValue OutChains[4];
7298 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007299
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7301 DAG.getConstant(10, MVT::i32));
7302 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007303
Chris Lattnera62fe662010-02-05 19:20:30 +00007304 // This is storing the opcode for MOV32ri.
7305 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007306 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007307 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007309 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007310
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7312 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007313 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7314 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007315
Chris Lattnera62fe662010-02-05 19:20:30 +00007316 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7318 DAG.getConstant(5, MVT::i32));
7319 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007320 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007321
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7323 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007324 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7325 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007326
Dan Gohman475871a2008-07-27 21:46:04 +00007327 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007329 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007330 }
7331}
7332
Dan Gohmand858e902010-04-17 15:26:15 +00007333SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7334 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007335 /*
7336 The rounding mode is in bits 11:10 of FPSR, and has the following
7337 settings:
7338 00 Round to nearest
7339 01 Round to -inf
7340 10 Round to +inf
7341 11 Round to 0
7342
7343 FLT_ROUNDS, on the other hand, expects the following:
7344 -1 Undefined
7345 0 Round to 0
7346 1 Round to nearest
7347 2 Round to +inf
7348 3 Round to -inf
7349
7350 To perform the conversion, we do:
7351 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7352 */
7353
7354 MachineFunction &MF = DAG.getMachineFunction();
7355 const TargetMachine &TM = MF.getTarget();
7356 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7357 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007358 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007359 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007360
7361 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007362 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007363 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007364
Owen Anderson825b72b2009-08-11 20:47:22 +00007365 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007366 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007367
7368 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007369 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7370 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007371
7372 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007373 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 DAG.getNode(ISD::SRL, dl, MVT::i16,
7375 DAG.getNode(ISD::AND, dl, MVT::i16,
7376 CWD, DAG.getConstant(0x800, MVT::i16)),
7377 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007378 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 DAG.getNode(ISD::SRL, dl, MVT::i16,
7380 DAG.getNode(ISD::AND, dl, MVT::i16,
7381 CWD, DAG.getConstant(0x400, MVT::i16)),
7382 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007383
Dan Gohman475871a2008-07-27 21:46:04 +00007384 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 DAG.getNode(ISD::AND, dl, MVT::i16,
7386 DAG.getNode(ISD::ADD, dl, MVT::i16,
7387 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7388 DAG.getConstant(1, MVT::i16)),
7389 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007390
7391
Duncan Sands83ec4b62008-06-06 12:08:01 +00007392 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007393 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007394}
7395
Dan Gohmand858e902010-04-17 15:26:15 +00007396SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007397 EVT VT = Op.getValueType();
7398 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007399 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007400 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007401
7402 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007404 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007407 }
Evan Cheng18efe262007-12-14 02:13:44 +00007408
Evan Cheng152804e2007-12-14 08:30:15 +00007409 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007412
7413 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007414 SDValue Ops[] = {
7415 Op,
7416 DAG.getConstant(NumBits+NumBits-1, OpVT),
7417 DAG.getConstant(X86::COND_E, MVT::i8),
7418 Op.getValue(1)
7419 };
7420 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007421
7422 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007424
Owen Anderson825b72b2009-08-11 20:47:22 +00007425 if (VT == MVT::i8)
7426 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007427 return Op;
7428}
7429
Dan Gohmand858e902010-04-17 15:26:15 +00007430SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007431 EVT VT = Op.getValueType();
7432 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007433 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007434 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007435
7436 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 if (VT == MVT::i8) {
7438 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007440 }
Evan Cheng152804e2007-12-14 08:30:15 +00007441
7442 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007445
7446 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007447 SDValue Ops[] = {
7448 Op,
7449 DAG.getConstant(NumBits, OpVT),
7450 DAG.getConstant(X86::COND_E, MVT::i8),
7451 Op.getValue(1)
7452 };
7453 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007454
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 if (VT == MVT::i8)
7456 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007457 return Op;
7458}
7459
Dan Gohmand858e902010-04-17 15:26:15 +00007460SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007461 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007463 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007464
Mon P Wangaf9b9522008-12-18 21:42:19 +00007465 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7466 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7467 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7468 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7469 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7470 //
7471 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7472 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7473 // return AloBlo + AloBhi + AhiBlo;
7474
7475 SDValue A = Op.getOperand(0);
7476 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7480 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007482 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7483 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007485 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007486 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007488 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007489 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007492 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7495 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7498 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7500 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007501 return Res;
7502}
7503
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007504SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7505 EVT VT = Op.getValueType();
7506 DebugLoc dl = Op.getDebugLoc();
7507 SDValue R = Op.getOperand(0);
7508
7509 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7510 assert(VT == MVT::v4i32 && "Only know how to lower v4i32");
7511
7512 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7513 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7514 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7515
7516 std::vector<Constant*> CV;
7517 LLVMContext *Context = DAG.getContext();
7518 CV.push_back(ConstantInt::get(*Context, APInt(32, 0x3f800000U)));
7519 CV.push_back(ConstantInt::get(*Context, APInt(32, 0x3f800000U)));
7520 CV.push_back(ConstantInt::get(*Context, APInt(32, 0x3f800000U)));
7521 CV.push_back(ConstantInt::get(*Context, APInt(32, 0x3f800000U)));
7522 Constant *C = ConstantVector::get(CV);
7523 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7524 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7525 PseudoSourceValue::getConstantPool(), 0,
7526 false, false, 16);
7527
7528 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7529 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7530 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7531 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7532}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007533
Dan Gohmand858e902010-04-17 15:26:15 +00007534SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007535 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7536 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007537 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7538 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007539 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007540 SDValue LHS = N->getOperand(0);
7541 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007542 unsigned BaseOp = 0;
7543 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007544 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007545
7546 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007547 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007548 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007549 // A subtract of one will be selected as a INC. Note that INC doesn't
7550 // set CF, so we can't do this for UADDO.
7551 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7552 if (C->getAPIntValue() == 1) {
7553 BaseOp = X86ISD::INC;
7554 Cond = X86::COND_O;
7555 break;
7556 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007557 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007558 Cond = X86::COND_O;
7559 break;
7560 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007561 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007562 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007563 break;
7564 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007565 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7566 // set CF, so we can't do this for USUBO.
7567 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7568 if (C->getAPIntValue() == 1) {
7569 BaseOp = X86ISD::DEC;
7570 Cond = X86::COND_O;
7571 break;
7572 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007573 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007574 Cond = X86::COND_O;
7575 break;
7576 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007577 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007578 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007579 break;
7580 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007581 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007582 Cond = X86::COND_O;
7583 break;
7584 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007585 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007586 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007587 break;
7588 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007589
Bill Wendling61edeb52008-12-02 01:06:39 +00007590 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007591 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007593
Bill Wendling61edeb52008-12-02 01:06:39 +00007594 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007595 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007597
Bill Wendling61edeb52008-12-02 01:06:39 +00007598 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7599 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007600}
7601
Eric Christopher9a9d2752010-07-22 02:48:34 +00007602SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7603 DebugLoc dl = Op.getDebugLoc();
7604
7605 if (!Subtarget->hasSSE2())
7606 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
7607 DAG.getConstant(0, MVT::i32));
7608
7609 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
7610 if(!isDev)
7611 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7612 else {
7613 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7614 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7615 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7616 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7617
7618 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7619 if (!Op1 && !Op2 && !Op3 && Op4)
7620 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7621
7622 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7623 if (Op1 && !Op2 && !Op3 && !Op4)
7624 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7625
7626 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7627 // (MFENCE)>;
7628 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
7629 }
7630}
7631
Dan Gohmand858e902010-04-17 15:26:15 +00007632SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007633 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007634 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007635 unsigned Reg = 0;
7636 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007638 default:
7639 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 case MVT::i8: Reg = X86::AL; size = 1; break;
7641 case MVT::i16: Reg = X86::AX; size = 2; break;
7642 case MVT::i32: Reg = X86::EAX; size = 4; break;
7643 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007644 assert(Subtarget->is64Bit() && "Node not type legal!");
7645 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007646 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007647 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007648 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007649 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007650 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007651 Op.getOperand(1),
7652 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007654 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007656 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007657 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007658 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007659 return cpOut;
7660}
7661
Duncan Sands1607f052008-12-01 11:39:25 +00007662SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007663 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007664 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007666 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007667 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007668 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7670 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007671 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7673 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007674 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007676 rdx.getValue(1)
7677 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007678 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007679}
7680
Dale Johannesen7d07b482010-05-21 00:52:33 +00007681SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7682 SelectionDAG &DAG) const {
7683 EVT SrcVT = Op.getOperand(0).getValueType();
7684 EVT DstVT = Op.getValueType();
7685 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7686 Subtarget->hasMMX() && !DisableMMX) &&
7687 "Unexpected custom BIT_CONVERT");
7688 assert((DstVT == MVT::i64 ||
7689 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7690 "Unexpected custom BIT_CONVERT");
7691 // i64 <=> MMX conversions are Legal.
7692 if (SrcVT==MVT::i64 && DstVT.isVector())
7693 return Op;
7694 if (DstVT==MVT::i64 && SrcVT.isVector())
7695 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007696 // MMX <=> MMX conversions are Legal.
7697 if (SrcVT.isVector() && DstVT.isVector())
7698 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007699 // All other conversions need to be expanded.
7700 return SDValue();
7701}
Dan Gohmand858e902010-04-17 15:26:15 +00007702SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007703 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007704 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007705 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007706 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007707 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007708 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007709 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007710 Node->getOperand(0),
7711 Node->getOperand(1), negOp,
7712 cast<AtomicSDNode>(Node)->getSrcValue(),
7713 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007714}
7715
Evan Cheng0db9fe62006-04-25 20:13:52 +00007716/// LowerOperation - Provide custom lowering hooks for some operations.
7717///
Dan Gohmand858e902010-04-17 15:26:15 +00007718SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007719 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007720 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007721 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007722 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7723 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007724 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007725 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007726 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7727 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7728 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7729 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7730 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7731 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007732 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007733 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007734 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007735 case ISD::SHL_PARTS:
7736 case ISD::SRA_PARTS:
7737 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7738 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007739 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007740 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007741 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007742 case ISD::FABS: return LowerFABS(Op, DAG);
7743 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007744 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007745 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007746 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007747 case ISD::SELECT: return LowerSELECT(Op, DAG);
7748 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007749 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007751 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007752 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007753 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007754 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7755 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007756 case ISD::FRAME_TO_ARGS_OFFSET:
7757 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007758 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007759 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007760 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007761 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007762 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7763 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007764 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007765 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007766 case ISD::SADDO:
7767 case ISD::UADDO:
7768 case ISD::SSUBO:
7769 case ISD::USUBO:
7770 case ISD::SMULO:
7771 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007772 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007773 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007774 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007775}
7776
Duncan Sands1607f052008-12-01 11:39:25 +00007777void X86TargetLowering::
7778ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007779 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007780 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007781 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007783
7784 SDValue Chain = Node->getOperand(0);
7785 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007787 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007789 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007790 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007792 SDValue Result =
7793 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7794 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007795 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007796 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007797 Results.push_back(Result.getValue(2));
7798}
7799
Duncan Sands126d9072008-07-04 11:47:58 +00007800/// ReplaceNodeResults - Replace a node with an illegal result type
7801/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007802void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7803 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007804 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007805 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007806 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007807 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007808 assert(false && "Do not know how to custom type legalize this operation!");
7809 return;
7810 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007811 std::pair<SDValue,SDValue> Vals =
7812 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007813 SDValue FIST = Vals.first, StackSlot = Vals.second;
7814 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007815 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007816 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007817 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7818 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007819 }
7820 return;
7821 }
7822 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007823 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007824 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007825 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007827 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007829 eax.getValue(2));
7830 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7831 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007833 Results.push_back(edx.getValue(1));
7834 return;
7835 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007836 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007837 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007839 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7841 DAG.getConstant(0, MVT::i32));
7842 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7843 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007844 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7845 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007846 cpInL.getValue(1));
7847 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7849 DAG.getConstant(0, MVT::i32));
7850 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7851 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007852 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007853 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007854 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007855 swapInL.getValue(1));
7856 SDValue Ops[] = { swapInH.getValue(0),
7857 N->getOperand(1),
7858 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007859 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007860 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007861 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007862 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007863 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007864 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007865 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007867 Results.push_back(cpOutH.getValue(1));
7868 return;
7869 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007870 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007871 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7872 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007873 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007874 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7875 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007876 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007877 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7878 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007879 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007880 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7881 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007882 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007883 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7884 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007885 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007886 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7887 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007888 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007889 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7890 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007891 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007892}
7893
Evan Cheng72261582005-12-20 06:22:03 +00007894const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7895 switch (Opcode) {
7896 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007897 case X86ISD::BSF: return "X86ISD::BSF";
7898 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007899 case X86ISD::SHLD: return "X86ISD::SHLD";
7900 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007901 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007902 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007903 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007904 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007905 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007906 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007907 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7908 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7909 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007910 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007911 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007912 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007913 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007914 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007915 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007916 case X86ISD::COMI: return "X86ISD::COMI";
7917 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007918 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007919 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007920 case X86ISD::CMOV: return "X86ISD::CMOV";
7921 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007922 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007923 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7924 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007925 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007926 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007927 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007928 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007929 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007930 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7931 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007932 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007933 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007934 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007935 case X86ISD::FMAX: return "X86ISD::FMAX";
7936 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007937 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7938 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007939 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007940 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007941 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007942 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007943 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007944 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007945 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7946 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007947 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7948 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7949 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7950 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7951 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7952 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007953 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7954 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007955 case X86ISD::VSHL: return "X86ISD::VSHL";
7956 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007957 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7958 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7959 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7960 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7961 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7962 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7963 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7964 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7965 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7966 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007967 case X86ISD::ADD: return "X86ISD::ADD";
7968 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007969 case X86ISD::SMUL: return "X86ISD::SMUL";
7970 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007971 case X86ISD::INC: return "X86ISD::INC";
7972 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007973 case X86ISD::OR: return "X86ISD::OR";
7974 case X86ISD::XOR: return "X86ISD::XOR";
7975 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007976 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007977 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007978 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007979 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007980 }
7981}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007982
Chris Lattnerc9addb72007-03-30 23:15:24 +00007983// isLegalAddressingMode - Return true if the addressing mode represented
7984// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007985bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007986 const Type *Ty) const {
7987 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007988 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007989
Chris Lattnerc9addb72007-03-30 23:15:24 +00007990 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007991 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007992 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007993
Chris Lattnerc9addb72007-03-30 23:15:24 +00007994 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007995 unsigned GVFlags =
7996 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007997
Chris Lattnerdfed4132009-07-10 07:38:24 +00007998 // If a reference to this global requires an extra load, we can't fold it.
7999 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008000 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008001
Chris Lattnerdfed4132009-07-10 07:38:24 +00008002 // If BaseGV requires a register for the PIC base, we cannot also have a
8003 // BaseReg specified.
8004 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008005 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008006
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008007 // If lower 4G is not available, then we must use rip-relative addressing.
8008 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
8009 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008010 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008011
Chris Lattnerc9addb72007-03-30 23:15:24 +00008012 switch (AM.Scale) {
8013 case 0:
8014 case 1:
8015 case 2:
8016 case 4:
8017 case 8:
8018 // These scales always work.
8019 break;
8020 case 3:
8021 case 5:
8022 case 9:
8023 // These scales are formed with basereg+scalereg. Only accept if there is
8024 // no basereg yet.
8025 if (AM.HasBaseReg)
8026 return false;
8027 break;
8028 default: // Other stuff never works.
8029 return false;
8030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Chris Lattnerc9addb72007-03-30 23:15:24 +00008032 return true;
8033}
8034
8035
Evan Cheng2bd122c2007-10-26 01:56:11 +00008036bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008037 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008038 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008039 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8040 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008041 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008042 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008043 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008044}
8045
Owen Andersone50ed302009-08-10 22:56:29 +00008046bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008047 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008048 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008049 unsigned NumBits1 = VT1.getSizeInBits();
8050 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008051 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008052 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008053 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008054}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008055
Dan Gohman97121ba2009-04-08 00:15:30 +00008056bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008057 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008058 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008059}
8060
Owen Andersone50ed302009-08-10 22:56:29 +00008061bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008062 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008063 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008064}
8065
Owen Andersone50ed302009-08-10 22:56:29 +00008066bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008067 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008068 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008069}
8070
Evan Cheng60c07e12006-07-05 22:17:51 +00008071/// isShuffleMaskLegal - Targets can use this to indicate that they only
8072/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8073/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8074/// are assumed to be legal.
8075bool
Eric Christopherfd179292009-08-27 18:07:15 +00008076X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008077 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008078 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008079 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008080 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008081
Nate Begemana09008b2009-10-19 02:17:23 +00008082 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008083 return (VT.getVectorNumElements() == 2 ||
8084 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8085 isMOVLMask(M, VT) ||
8086 isSHUFPMask(M, VT) ||
8087 isPSHUFDMask(M, VT) ||
8088 isPSHUFHWMask(M, VT) ||
8089 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008090 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008091 isUNPCKLMask(M, VT) ||
8092 isUNPCKHMask(M, VT) ||
8093 isUNPCKL_v_undef_Mask(M, VT) ||
8094 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008095}
8096
Dan Gohman7d8143f2008-04-09 20:09:42 +00008097bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008098X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008099 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008100 unsigned NumElts = VT.getVectorNumElements();
8101 // FIXME: This collection of masks seems suspect.
8102 if (NumElts == 2)
8103 return true;
8104 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8105 return (isMOVLMask(Mask, VT) ||
8106 isCommutedMOVLMask(Mask, VT, true) ||
8107 isSHUFPMask(Mask, VT) ||
8108 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008109 }
8110 return false;
8111}
8112
8113//===----------------------------------------------------------------------===//
8114// X86 Scheduler Hooks
8115//===----------------------------------------------------------------------===//
8116
Mon P Wang63307c32008-05-05 19:05:59 +00008117// private utility function
8118MachineBasicBlock *
8119X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8120 MachineBasicBlock *MBB,
8121 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008122 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008123 unsigned LoadOpc,
8124 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008125 unsigned notOpc,
8126 unsigned EAXreg,
8127 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008128 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008129 // For the atomic bitwise operator, we generate
8130 // thisMBB:
8131 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008132 // ld t1 = [bitinstr.addr]
8133 // op t2 = t1, [bitinstr.val]
8134 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008135 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8136 // bz newMBB
8137 // fallthrough -->nextMBB
8138 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8139 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008140 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008141 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008142
Mon P Wang63307c32008-05-05 19:05:59 +00008143 /// First build the CFG
8144 MachineFunction *F = MBB->getParent();
8145 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008146 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8147 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8148 F->insert(MBBIter, newMBB);
8149 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Dan Gohman14152b42010-07-06 20:24:04 +00008151 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8152 nextMBB->splice(nextMBB->begin(), thisMBB,
8153 llvm::next(MachineBasicBlock::iterator(bInstr)),
8154 thisMBB->end());
8155 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Mon P Wang63307c32008-05-05 19:05:59 +00008157 // Update thisMBB to fall through to newMBB
8158 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008159
Mon P Wang63307c32008-05-05 19:05:59 +00008160 // newMBB jumps to itself and fall through to nextMBB
8161 newMBB->addSuccessor(nextMBB);
8162 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008163
Mon P Wang63307c32008-05-05 19:05:59 +00008164 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008165 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008166 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008167 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008168 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008169 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008170 int numArgs = bInstr->getNumOperands() - 1;
8171 for (int i=0; i < numArgs; ++i)
8172 argOpers[i] = &bInstr->getOperand(i+1);
8173
8174 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008175 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008176 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008177
Dale Johannesen140be2d2008-08-19 18:47:28 +00008178 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008180 for (int i=0; i <= lastAddrIndx; ++i)
8181 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008182
Dale Johannesen140be2d2008-08-19 18:47:28 +00008183 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008184 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008187 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008188 tt = t1;
8189
Dale Johannesen140be2d2008-08-19 18:47:28 +00008190 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008191 assert((argOpers[valArgIndx]->isReg() ||
8192 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008193 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008194 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008195 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008196 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008197 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008198 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008199 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008200
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008201 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008202 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008203
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008205 for (int i=0; i <= lastAddrIndx; ++i)
8206 (*MIB).addOperand(*argOpers[i]);
8207 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008208 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008209 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8210 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008211
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008212 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008213 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008214
Mon P Wang63307c32008-05-05 19:05:59 +00008215 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008216 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008217
Dan Gohman14152b42010-07-06 20:24:04 +00008218 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008219 return nextMBB;
8220}
8221
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008222// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008223MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8225 MachineBasicBlock *MBB,
8226 unsigned regOpcL,
8227 unsigned regOpcH,
8228 unsigned immOpcL,
8229 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008230 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008231 // For the atomic bitwise operator, we generate
8232 // thisMBB (instructions are in pairs, except cmpxchg8b)
8233 // ld t1,t2 = [bitinstr.addr]
8234 // newMBB:
8235 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8236 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008237 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 // mov ECX, EBX <- t5, t6
8239 // mov EAX, EDX <- t1, t2
8240 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8241 // mov t3, t4 <- EAX, EDX
8242 // bz newMBB
8243 // result in out1, out2
8244 // fallthrough -->nextMBB
8245
8246 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8247 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008248 const unsigned NotOpc = X86::NOT32r;
8249 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8250 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8251 MachineFunction::iterator MBBIter = MBB;
8252 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008253
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008254 /// First build the CFG
8255 MachineFunction *F = MBB->getParent();
8256 MachineBasicBlock *thisMBB = MBB;
8257 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8258 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8259 F->insert(MBBIter, newMBB);
8260 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008261
Dan Gohman14152b42010-07-06 20:24:04 +00008262 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8263 nextMBB->splice(nextMBB->begin(), thisMBB,
8264 llvm::next(MachineBasicBlock::iterator(bInstr)),
8265 thisMBB->end());
8266 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008267
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008268 // Update thisMBB to fall through to newMBB
8269 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008270
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008271 // newMBB jumps to itself and fall through to nextMBB
8272 newMBB->addSuccessor(nextMBB);
8273 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008274
Dale Johannesene4d209d2009-02-03 20:21:25 +00008275 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008276 // Insert instructions into newMBB based on incoming instruction
8277 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008278 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008279 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008280 MachineOperand& dest1Oper = bInstr->getOperand(0);
8281 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008282 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8283 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008284 argOpers[i] = &bInstr->getOperand(i+2);
8285
Dan Gohman71ea4e52010-05-14 21:01:44 +00008286 // We use some of the operands multiple times, so conservatively just
8287 // clear any kill flags that might be present.
8288 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8289 argOpers[i]->setIsKill(false);
8290 }
8291
Evan Chengad5b52f2010-01-08 19:14:57 +00008292 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008293 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008294
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008295 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008296 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008297 for (int i=0; i <= lastAddrIndx; ++i)
8298 (*MIB).addOperand(*argOpers[i]);
8299 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008300 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008301 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008302 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008303 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008304 MachineOperand newOp3 = *(argOpers[3]);
8305 if (newOp3.isImm())
8306 newOp3.setImm(newOp3.getImm()+4);
8307 else
8308 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008309 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008310 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008311
8312 // t3/4 are defined later, at the bottom of the loop
8313 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8314 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008316 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008318 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8319
Evan Cheng306b4ca2010-01-08 23:41:50 +00008320 // The subsequent operations should be using the destination registers of
8321 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008322 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008323 t1 = F->getRegInfo().createVirtualRegister(RC);
8324 t2 = F->getRegInfo().createVirtualRegister(RC);
8325 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8326 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008327 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008328 t1 = dest1Oper.getReg();
8329 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008330 }
8331
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008332 int valArgIndx = lastAddrIndx + 1;
8333 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008334 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008335 "invalid operand");
8336 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8337 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008338 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008339 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008340 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008341 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008342 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008343 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008344 (*MIB).addOperand(*argOpers[valArgIndx]);
8345 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008346 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008347 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008348 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008349 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008350 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008351 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008352 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008353 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008354 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008355 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008356
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008357 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008358 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008359 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008360 MIB.addReg(t2);
8361
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008362 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008363 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008364 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008365 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008366
Dale Johannesene4d209d2009-02-03 20:21:25 +00008367 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008368 for (int i=0; i <= lastAddrIndx; ++i)
8369 (*MIB).addOperand(*argOpers[i]);
8370
8371 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008372 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8373 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008374
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008375 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008376 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008377 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008378 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008379
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008380 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008381 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008382
Dan Gohman14152b42010-07-06 20:24:04 +00008383 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008384 return nextMBB;
8385}
8386
8387// private utility function
8388MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008389X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8390 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008391 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008392 // For the atomic min/max operator, we generate
8393 // thisMBB:
8394 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008395 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008396 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008397 // cmp t1, t2
8398 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008399 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008400 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8401 // bz newMBB
8402 // fallthrough -->nextMBB
8403 //
8404 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8405 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008406 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008407 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008408
Mon P Wang63307c32008-05-05 19:05:59 +00008409 /// First build the CFG
8410 MachineFunction *F = MBB->getParent();
8411 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008412 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8413 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8414 F->insert(MBBIter, newMBB);
8415 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008416
Dan Gohman14152b42010-07-06 20:24:04 +00008417 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8418 nextMBB->splice(nextMBB->begin(), thisMBB,
8419 llvm::next(MachineBasicBlock::iterator(mInstr)),
8420 thisMBB->end());
8421 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008422
Mon P Wang63307c32008-05-05 19:05:59 +00008423 // Update thisMBB to fall through to newMBB
8424 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008425
Mon P Wang63307c32008-05-05 19:05:59 +00008426 // newMBB jumps to newMBB and fall through to nextMBB
8427 newMBB->addSuccessor(nextMBB);
8428 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008429
Dale Johannesene4d209d2009-02-03 20:21:25 +00008430 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008431 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008432 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008433 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008434 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008435 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008436 int numArgs = mInstr->getNumOperands() - 1;
8437 for (int i=0; i < numArgs; ++i)
8438 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008439
Mon P Wang63307c32008-05-05 19:05:59 +00008440 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008441 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008442 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008443
Mon P Wangab3e7472008-05-05 22:56:23 +00008444 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008445 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008446 for (int i=0; i <= lastAddrIndx; ++i)
8447 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008448
Mon P Wang63307c32008-05-05 19:05:59 +00008449 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008450 assert((argOpers[valArgIndx]->isReg() ||
8451 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008452 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008453
8454 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008455 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008456 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008457 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008458 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008459 (*MIB).addOperand(*argOpers[valArgIndx]);
8460
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008461 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008462 MIB.addReg(t1);
8463
Dale Johannesene4d209d2009-02-03 20:21:25 +00008464 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008465 MIB.addReg(t1);
8466 MIB.addReg(t2);
8467
8468 // Generate movc
8469 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008470 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008471 MIB.addReg(t2);
8472 MIB.addReg(t1);
8473
8474 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008475 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008476 for (int i=0; i <= lastAddrIndx; ++i)
8477 (*MIB).addOperand(*argOpers[i]);
8478 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008479 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008480 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8481 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008482
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008483 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008484 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008485
Mon P Wang63307c32008-05-05 19:05:59 +00008486 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008487 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008488
Dan Gohman14152b42010-07-06 20:24:04 +00008489 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008490 return nextMBB;
8491}
8492
Eric Christopherf83a5de2009-08-27 18:08:16 +00008493// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8494// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008495MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008496X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008497 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008498
Eric Christopherb120ab42009-08-18 22:50:32 +00008499 DebugLoc dl = MI->getDebugLoc();
8500 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8501
8502 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008503 if (memArg)
8504 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8505 else
8506 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008507
8508 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8509
8510 for (unsigned i = 0; i < numArgs; ++i) {
8511 MachineOperand &Op = MI->getOperand(i+1);
8512
8513 if (!(Op.isReg() && Op.isImplicit()))
8514 MIB.addOperand(Op);
8515 }
8516
8517 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8518 .addReg(X86::XMM0);
8519
Dan Gohman14152b42010-07-06 20:24:04 +00008520 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008521
8522 return BB;
8523}
8524
8525MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008526X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8527 MachineInstr *MI,
8528 MachineBasicBlock *MBB) const {
8529 // Emit code to save XMM registers to the stack. The ABI says that the
8530 // number of registers to save is given in %al, so it's theoretically
8531 // possible to do an indirect jump trick to avoid saving all of them,
8532 // however this code takes a simpler approach and just executes all
8533 // of the stores if %al is non-zero. It's less code, and it's probably
8534 // easier on the hardware branch predictor, and stores aren't all that
8535 // expensive anyway.
8536
8537 // Create the new basic blocks. One block contains all the XMM stores,
8538 // and one block is the final destination regardless of whether any
8539 // stores were performed.
8540 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8541 MachineFunction *F = MBB->getParent();
8542 MachineFunction::iterator MBBIter = MBB;
8543 ++MBBIter;
8544 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8545 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8546 F->insert(MBBIter, XMMSaveMBB);
8547 F->insert(MBBIter, EndMBB);
8548
Dan Gohman14152b42010-07-06 20:24:04 +00008549 // Transfer the remainder of MBB and its successor edges to EndMBB.
8550 EndMBB->splice(EndMBB->begin(), MBB,
8551 llvm::next(MachineBasicBlock::iterator(MI)),
8552 MBB->end());
8553 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8554
Dan Gohmand6708ea2009-08-15 01:38:56 +00008555 // The original block will now fall through to the XMM save block.
8556 MBB->addSuccessor(XMMSaveMBB);
8557 // The XMMSaveMBB will fall through to the end block.
8558 XMMSaveMBB->addSuccessor(EndMBB);
8559
8560 // Now add the instructions.
8561 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8562 DebugLoc DL = MI->getDebugLoc();
8563
8564 unsigned CountReg = MI->getOperand(0).getReg();
8565 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8566 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8567
8568 if (!Subtarget->isTargetWin64()) {
8569 // If %al is 0, branch around the XMM save block.
8570 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008571 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008572 MBB->addSuccessor(EndMBB);
8573 }
8574
8575 // In the XMM save block, save all the XMM argument registers.
8576 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8577 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008578 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008579 F->getMachineMemOperand(
8580 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8581 MachineMemOperand::MOStore, Offset,
8582 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008583 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8584 .addFrameIndex(RegSaveFrameIndex)
8585 .addImm(/*Scale=*/1)
8586 .addReg(/*IndexReg=*/0)
8587 .addImm(/*Disp=*/Offset)
8588 .addReg(/*Segment=*/0)
8589 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008590 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008591 }
8592
Dan Gohman14152b42010-07-06 20:24:04 +00008593 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008594
8595 return EndMBB;
8596}
Mon P Wang63307c32008-05-05 19:05:59 +00008597
Evan Cheng60c07e12006-07-05 22:17:51 +00008598MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008599X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008600 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008601 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8602 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008603
Chris Lattner52600972009-09-02 05:57:00 +00008604 // To "insert" a SELECT_CC instruction, we actually have to insert the
8605 // diamond control-flow pattern. The incoming instruction knows the
8606 // destination vreg to set, the condition code register to branch on, the
8607 // true/false values to select between, and a branch opcode to use.
8608 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8609 MachineFunction::iterator It = BB;
8610 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008611
Chris Lattner52600972009-09-02 05:57:00 +00008612 // thisMBB:
8613 // ...
8614 // TrueVal = ...
8615 // cmpTY ccX, r1, r2
8616 // bCC copy1MBB
8617 // fallthrough --> copy0MBB
8618 MachineBasicBlock *thisMBB = BB;
8619 MachineFunction *F = BB->getParent();
8620 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8621 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008622 F->insert(It, copy0MBB);
8623 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008624
Bill Wendling730c07e2010-06-25 20:48:10 +00008625 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8626 // live into the sink and copy blocks.
8627 const MachineFunction *MF = BB->getParent();
8628 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8629 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008630
Dan Gohman14152b42010-07-06 20:24:04 +00008631 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8632 const MachineOperand &MO = MI->getOperand(I);
8633 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008634 unsigned Reg = MO.getReg();
8635 if (Reg != X86::EFLAGS) continue;
8636 copy0MBB->addLiveIn(Reg);
8637 sinkMBB->addLiveIn(Reg);
8638 }
8639
Dan Gohman14152b42010-07-06 20:24:04 +00008640 // Transfer the remainder of BB and its successor edges to sinkMBB.
8641 sinkMBB->splice(sinkMBB->begin(), BB,
8642 llvm::next(MachineBasicBlock::iterator(MI)),
8643 BB->end());
8644 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8645
8646 // Add the true and fallthrough blocks as its successors.
8647 BB->addSuccessor(copy0MBB);
8648 BB->addSuccessor(sinkMBB);
8649
8650 // Create the conditional branch instruction.
8651 unsigned Opc =
8652 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8653 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8654
Chris Lattner52600972009-09-02 05:57:00 +00008655 // copy0MBB:
8656 // %FalseValue = ...
8657 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008658 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008659
Chris Lattner52600972009-09-02 05:57:00 +00008660 // sinkMBB:
8661 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8662 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008663 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8664 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008665 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8666 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8667
Dan Gohman14152b42010-07-06 20:24:04 +00008668 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008669 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008670}
8671
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008672MachineBasicBlock *
8673X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008674 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008675 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8676 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008677
8678 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8679 // non-trivial part is impdef of ESP.
8680 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8681 // mingw-w64.
8682
Dan Gohman14152b42010-07-06 20:24:04 +00008683 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008684 .addExternalSymbol("_alloca")
8685 .addReg(X86::EAX, RegState::Implicit)
8686 .addReg(X86::ESP, RegState::Implicit)
8687 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8688 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8689
Dan Gohman14152b42010-07-06 20:24:04 +00008690 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008691 return BB;
8692}
Chris Lattner52600972009-09-02 05:57:00 +00008693
8694MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008695X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8696 MachineBasicBlock *BB) const {
8697 // This is pretty easy. We're taking the value that we received from
8698 // our load from the relocation, sticking it in either RDI (x86-64)
8699 // or EAX and doing an indirect call. The return value will then
8700 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008701 const X86InstrInfo *TII
8702 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008703 DebugLoc DL = MI->getDebugLoc();
8704 MachineFunction *F = BB->getParent();
8705
Eric Christopher54415362010-06-08 22:04:25 +00008706 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8707
Eric Christopher30ef0e52010-06-03 04:07:48 +00008708 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008709 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8710 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008711 .addReg(X86::RIP)
8712 .addImm(0).addReg(0)
8713 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8714 MI->getOperand(3).getTargetFlags())
8715 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008716 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008717 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008718 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008719 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8720 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008721 .addReg(0)
8722 .addImm(0).addReg(0)
8723 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8724 MI->getOperand(3).getTargetFlags())
8725 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008726 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008727 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008728 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008729 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8730 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008731 .addReg(TII->getGlobalBaseReg(F))
8732 .addImm(0).addReg(0)
8733 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8734 MI->getOperand(3).getTargetFlags())
8735 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008736 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008737 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008738 }
8739
Dan Gohman14152b42010-07-06 20:24:04 +00008740 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008741 return BB;
8742}
8743
8744MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008745X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008746 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008747 switch (MI->getOpcode()) {
8748 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008749 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008750 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008751 case X86::TLSCall_32:
8752 case X86::TLSCall_64:
8753 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008754 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008755 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008756 case X86::CMOV_FR32:
8757 case X86::CMOV_FR64:
8758 case X86::CMOV_V4F32:
8759 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008760 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008761 case X86::CMOV_GR16:
8762 case X86::CMOV_GR32:
8763 case X86::CMOV_RFP32:
8764 case X86::CMOV_RFP64:
8765 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008766 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008767
Dale Johannesen849f2142007-07-03 00:53:03 +00008768 case X86::FP32_TO_INT16_IN_MEM:
8769 case X86::FP32_TO_INT32_IN_MEM:
8770 case X86::FP32_TO_INT64_IN_MEM:
8771 case X86::FP64_TO_INT16_IN_MEM:
8772 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008773 case X86::FP64_TO_INT64_IN_MEM:
8774 case X86::FP80_TO_INT16_IN_MEM:
8775 case X86::FP80_TO_INT32_IN_MEM:
8776 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008777 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8778 DebugLoc DL = MI->getDebugLoc();
8779
Evan Cheng60c07e12006-07-05 22:17:51 +00008780 // Change the floating point control register to use "round towards zero"
8781 // mode when truncating to an integer value.
8782 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008783 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008784 addFrameReference(BuildMI(*BB, MI, DL,
8785 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008786
8787 // Load the old value of the high byte of the control word...
8788 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008789 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008790 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008791 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008792
8793 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008794 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008795 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008796
8797 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008798 addFrameReference(BuildMI(*BB, MI, DL,
8799 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008800
8801 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008802 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008803 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008804
8805 // Get the X86 opcode to use.
8806 unsigned Opc;
8807 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008808 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008809 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8810 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8811 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8812 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8813 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8814 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008815 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8816 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8817 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008818 }
8819
8820 X86AddressMode AM;
8821 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008822 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008823 AM.BaseType = X86AddressMode::RegBase;
8824 AM.Base.Reg = Op.getReg();
8825 } else {
8826 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008827 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008828 }
8829 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008830 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008831 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008832 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008833 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008834 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008835 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008836 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008837 AM.GV = Op.getGlobal();
8838 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008839 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008840 }
Dan Gohman14152b42010-07-06 20:24:04 +00008841 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008842 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008843
8844 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008845 addFrameReference(BuildMI(*BB, MI, DL,
8846 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008847
Dan Gohman14152b42010-07-06 20:24:04 +00008848 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008849 return BB;
8850 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008851 // String/text processing lowering.
8852 case X86::PCMPISTRM128REG:
8853 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8854 case X86::PCMPISTRM128MEM:
8855 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8856 case X86::PCMPESTRM128REG:
8857 return EmitPCMP(MI, BB, 5, false /* in mem */);
8858 case X86::PCMPESTRM128MEM:
8859 return EmitPCMP(MI, BB, 5, true /* in mem */);
8860
8861 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008862 case X86::ATOMAND32:
8863 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008864 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008865 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008866 X86::NOT32r, X86::EAX,
8867 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008868 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008869 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8870 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008871 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008872 X86::NOT32r, X86::EAX,
8873 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008874 case X86::ATOMXOR32:
8875 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008876 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008877 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008878 X86::NOT32r, X86::EAX,
8879 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008880 case X86::ATOMNAND32:
8881 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008882 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008883 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008884 X86::NOT32r, X86::EAX,
8885 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008886 case X86::ATOMMIN32:
8887 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8888 case X86::ATOMMAX32:
8889 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8890 case X86::ATOMUMIN32:
8891 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8892 case X86::ATOMUMAX32:
8893 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008894
8895 case X86::ATOMAND16:
8896 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8897 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008898 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008899 X86::NOT16r, X86::AX,
8900 X86::GR16RegisterClass);
8901 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008902 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008903 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008904 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008905 X86::NOT16r, X86::AX,
8906 X86::GR16RegisterClass);
8907 case X86::ATOMXOR16:
8908 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8909 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008910 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008911 X86::NOT16r, X86::AX,
8912 X86::GR16RegisterClass);
8913 case X86::ATOMNAND16:
8914 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8915 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008916 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008917 X86::NOT16r, X86::AX,
8918 X86::GR16RegisterClass, true);
8919 case X86::ATOMMIN16:
8920 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8921 case X86::ATOMMAX16:
8922 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8923 case X86::ATOMUMIN16:
8924 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8925 case X86::ATOMUMAX16:
8926 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8927
8928 case X86::ATOMAND8:
8929 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8930 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008931 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008932 X86::NOT8r, X86::AL,
8933 X86::GR8RegisterClass);
8934 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008935 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008936 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008937 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008938 X86::NOT8r, X86::AL,
8939 X86::GR8RegisterClass);
8940 case X86::ATOMXOR8:
8941 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8942 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008943 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008944 X86::NOT8r, X86::AL,
8945 X86::GR8RegisterClass);
8946 case X86::ATOMNAND8:
8947 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8948 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008949 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008950 X86::NOT8r, X86::AL,
8951 X86::GR8RegisterClass, true);
8952 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008953 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008954 case X86::ATOMAND64:
8955 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008956 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008957 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008958 X86::NOT64r, X86::RAX,
8959 X86::GR64RegisterClass);
8960 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008961 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8962 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008963 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008964 X86::NOT64r, X86::RAX,
8965 X86::GR64RegisterClass);
8966 case X86::ATOMXOR64:
8967 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008968 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008969 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008970 X86::NOT64r, X86::RAX,
8971 X86::GR64RegisterClass);
8972 case X86::ATOMNAND64:
8973 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8974 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008975 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008976 X86::NOT64r, X86::RAX,
8977 X86::GR64RegisterClass, true);
8978 case X86::ATOMMIN64:
8979 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8980 case X86::ATOMMAX64:
8981 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8982 case X86::ATOMUMIN64:
8983 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8984 case X86::ATOMUMAX64:
8985 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008986
8987 // This group does 64-bit operations on a 32-bit host.
8988 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008989 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008990 X86::AND32rr, X86::AND32rr,
8991 X86::AND32ri, X86::AND32ri,
8992 false);
8993 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008994 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008995 X86::OR32rr, X86::OR32rr,
8996 X86::OR32ri, X86::OR32ri,
8997 false);
8998 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008999 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009000 X86::XOR32rr, X86::XOR32rr,
9001 X86::XOR32ri, X86::XOR32ri,
9002 false);
9003 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009004 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009005 X86::AND32rr, X86::AND32rr,
9006 X86::AND32ri, X86::AND32ri,
9007 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009008 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009009 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009010 X86::ADD32rr, X86::ADC32rr,
9011 X86::ADD32ri, X86::ADC32ri,
9012 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009013 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009014 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009015 X86::SUB32rr, X86::SBB32rr,
9016 X86::SUB32ri, X86::SBB32ri,
9017 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009018 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009019 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009020 X86::MOV32rr, X86::MOV32rr,
9021 X86::MOV32ri, X86::MOV32ri,
9022 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009023 case X86::VASTART_SAVE_XMM_REGS:
9024 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009025 }
9026}
9027
9028//===----------------------------------------------------------------------===//
9029// X86 Optimization Hooks
9030//===----------------------------------------------------------------------===//
9031
Dan Gohman475871a2008-07-27 21:46:04 +00009032void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009033 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009034 APInt &KnownZero,
9035 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009036 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009037 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009038 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009039 assert((Opc >= ISD::BUILTIN_OP_END ||
9040 Opc == ISD::INTRINSIC_WO_CHAIN ||
9041 Opc == ISD::INTRINSIC_W_CHAIN ||
9042 Opc == ISD::INTRINSIC_VOID) &&
9043 "Should use MaskedValueIsZero if you don't know whether Op"
9044 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009045
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009046 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009047 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009048 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009049 case X86ISD::ADD:
9050 case X86ISD::SUB:
9051 case X86ISD::SMUL:
9052 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009053 case X86ISD::INC:
9054 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009055 case X86ISD::OR:
9056 case X86ISD::XOR:
9057 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009058 // These nodes' second result is a boolean.
9059 if (Op.getResNo() == 0)
9060 break;
9061 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009062 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009063 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9064 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009065 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009066 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009067}
Chris Lattner259e97c2006-01-31 19:43:35 +00009068
Evan Cheng206ee9d2006-07-07 08:33:52 +00009069/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009070/// node is a GlobalAddress + offset.
9071bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009072 const GlobalValue* &GA,
9073 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009074 if (N->getOpcode() == X86ISD::Wrapper) {
9075 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009076 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009077 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009078 return true;
9079 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009080 }
Evan Chengad4196b2008-05-12 19:56:52 +00009081 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009082}
9083
Evan Cheng206ee9d2006-07-07 08:33:52 +00009084/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9085/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9086/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009087/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009088static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009089 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009090 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009091 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009092 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009093
Eli Friedman7a5e5552009-06-07 06:52:44 +00009094 if (VT.getSizeInBits() != 128)
9095 return SDValue();
9096
Nate Begemanfdea31a2010-03-24 20:49:50 +00009097 SmallVector<SDValue, 16> Elts;
9098 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9099 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9100
9101 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009102}
Evan Chengd880b972008-05-09 21:53:03 +00009103
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009104/// PerformShuffleCombine - Detect vector gather/scatter index generation
9105/// and convert it from being a bunch of shuffles and extracts to a simple
9106/// store and scalar loads to extract the elements.
9107static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9108 const TargetLowering &TLI) {
9109 SDValue InputVector = N->getOperand(0);
9110
9111 // Only operate on vectors of 4 elements, where the alternative shuffling
9112 // gets to be more expensive.
9113 if (InputVector.getValueType() != MVT::v4i32)
9114 return SDValue();
9115
9116 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9117 // single use which is a sign-extend or zero-extend, and all elements are
9118 // used.
9119 SmallVector<SDNode *, 4> Uses;
9120 unsigned ExtractedElements = 0;
9121 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9122 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9123 if (UI.getUse().getResNo() != InputVector.getResNo())
9124 return SDValue();
9125
9126 SDNode *Extract = *UI;
9127 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9128 return SDValue();
9129
9130 if (Extract->getValueType(0) != MVT::i32)
9131 return SDValue();
9132 if (!Extract->hasOneUse())
9133 return SDValue();
9134 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9135 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9136 return SDValue();
9137 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9138 return SDValue();
9139
9140 // Record which element was extracted.
9141 ExtractedElements |=
9142 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9143
9144 Uses.push_back(Extract);
9145 }
9146
9147 // If not all the elements were used, this may not be worthwhile.
9148 if (ExtractedElements != 15)
9149 return SDValue();
9150
9151 // Ok, we've now decided to do the transformation.
9152 DebugLoc dl = InputVector.getDebugLoc();
9153
9154 // Store the value to a temporary stack slot.
9155 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009156 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9157 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009158
9159 // Replace each use (extract) with a load of the appropriate element.
9160 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9161 UE = Uses.end(); UI != UE; ++UI) {
9162 SDNode *Extract = *UI;
9163
9164 // Compute the element's address.
9165 SDValue Idx = Extract->getOperand(1);
9166 unsigned EltSize =
9167 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9168 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9169 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9170
Eric Christopher90eb4022010-07-22 00:26:08 +00009171 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9172 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009173
9174 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009175 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9176 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009177
9178 // Replace the exact with the load.
9179 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9180 }
9181
9182 // The replacement was made in place; don't return anything.
9183 return SDValue();
9184}
9185
Chris Lattner83e6c992006-10-04 06:57:07 +00009186/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009187static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009188 const X86Subtarget *Subtarget) {
9189 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009190 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009191 // Get the LHS/RHS of the select.
9192 SDValue LHS = N->getOperand(1);
9193 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Dan Gohman670e5392009-09-21 18:03:22 +00009195 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009196 // instructions match the semantics of the common C idiom x<y?x:y but not
9197 // x<=y?x:y, because of how they handle negative zero (which can be
9198 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009199 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009201 Cond.getOpcode() == ISD::SETCC) {
9202 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009203
Chris Lattner47b4ce82009-03-11 05:48:52 +00009204 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009205 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009206 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9207 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009208 switch (CC) {
9209 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009210 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009211 // Converting this to a min would handle NaNs incorrectly, and swapping
9212 // the operands would cause it to handle comparisons between positive
9213 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009214 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009215 if (!UnsafeFPMath &&
9216 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9217 break;
9218 std::swap(LHS, RHS);
9219 }
Dan Gohman670e5392009-09-21 18:03:22 +00009220 Opcode = X86ISD::FMIN;
9221 break;
9222 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009223 // Converting this to a min would handle comparisons between positive
9224 // and negative zero incorrectly.
9225 if (!UnsafeFPMath &&
9226 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9227 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009228 Opcode = X86ISD::FMIN;
9229 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009230 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009231 // Converting this to a min would handle both negative zeros and NaNs
9232 // incorrectly, but we can swap the operands to fix both.
9233 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009234 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009235 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009236 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009237 Opcode = X86ISD::FMIN;
9238 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009239
Dan Gohman670e5392009-09-21 18:03:22 +00009240 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009241 // Converting this to a max would handle comparisons between positive
9242 // and negative zero incorrectly.
9243 if (!UnsafeFPMath &&
9244 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9245 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009246 Opcode = X86ISD::FMAX;
9247 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009248 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009249 // Converting this to a max would handle NaNs incorrectly, and swapping
9250 // the operands would cause it to handle comparisons between positive
9251 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009252 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009253 if (!UnsafeFPMath &&
9254 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9255 break;
9256 std::swap(LHS, RHS);
9257 }
Dan Gohman670e5392009-09-21 18:03:22 +00009258 Opcode = X86ISD::FMAX;
9259 break;
9260 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009261 // Converting this to a max would handle both negative zeros and NaNs
9262 // incorrectly, but we can swap the operands to fix both.
9263 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009264 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009265 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009266 case ISD::SETGE:
9267 Opcode = X86ISD::FMAX;
9268 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009269 }
Dan Gohman670e5392009-09-21 18:03:22 +00009270 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009271 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9272 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009273 switch (CC) {
9274 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009275 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009276 // Converting this to a min would handle comparisons between positive
9277 // and negative zero incorrectly, and swapping the operands would
9278 // cause it to handle NaNs incorrectly.
9279 if (!UnsafeFPMath &&
9280 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009281 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009282 break;
9283 std::swap(LHS, RHS);
9284 }
Dan Gohman670e5392009-09-21 18:03:22 +00009285 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009286 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009287 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009288 // Converting this to a min would handle NaNs incorrectly.
9289 if (!UnsafeFPMath &&
9290 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9291 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009292 Opcode = X86ISD::FMIN;
9293 break;
9294 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009295 // Converting this to a min would handle both negative zeros and NaNs
9296 // incorrectly, but we can swap the operands to fix both.
9297 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009298 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009299 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009300 case ISD::SETGE:
9301 Opcode = X86ISD::FMIN;
9302 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009303
Dan Gohman670e5392009-09-21 18:03:22 +00009304 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009305 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009306 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009307 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009308 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009309 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009310 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009311 // Converting this to a max would handle comparisons between positive
9312 // and negative zero incorrectly, and swapping the operands would
9313 // cause it to handle NaNs incorrectly.
9314 if (!UnsafeFPMath &&
9315 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009316 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009317 break;
9318 std::swap(LHS, RHS);
9319 }
Dan Gohman670e5392009-09-21 18:03:22 +00009320 Opcode = X86ISD::FMAX;
9321 break;
9322 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009323 // Converting this to a max would handle both negative zeros and NaNs
9324 // incorrectly, but we can swap the operands to fix both.
9325 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009326 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009327 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009328 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009329 Opcode = X86ISD::FMAX;
9330 break;
9331 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009332 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009333
Chris Lattner47b4ce82009-03-11 05:48:52 +00009334 if (Opcode)
9335 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009336 }
Eric Christopherfd179292009-08-27 18:07:15 +00009337
Chris Lattnerd1980a52009-03-12 06:52:53 +00009338 // If this is a select between two integer constants, try to do some
9339 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009340 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9341 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009342 // Don't do this for crazy integer types.
9343 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9344 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009345 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009346 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009347
Chris Lattnercee56e72009-03-13 05:53:31 +00009348 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009349 // Efficiently invertible.
9350 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9351 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9352 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9353 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009354 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009355 }
Eric Christopherfd179292009-08-27 18:07:15 +00009356
Chris Lattnerd1980a52009-03-12 06:52:53 +00009357 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009358 if (FalseC->getAPIntValue() == 0 &&
9359 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009360 if (NeedsCondInvert) // Invert the condition if needed.
9361 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9362 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009363
Chris Lattnerd1980a52009-03-12 06:52:53 +00009364 // Zero extend the condition if needed.
9365 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009366
Chris Lattnercee56e72009-03-13 05:53:31 +00009367 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009368 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009369 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009370 }
Eric Christopherfd179292009-08-27 18:07:15 +00009371
Chris Lattner97a29a52009-03-13 05:22:11 +00009372 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009373 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009374 if (NeedsCondInvert) // Invert the condition if needed.
9375 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9376 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009377
Chris Lattner97a29a52009-03-13 05:22:11 +00009378 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009379 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9380 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009381 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009382 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009383 }
Eric Christopherfd179292009-08-27 18:07:15 +00009384
Chris Lattnercee56e72009-03-13 05:53:31 +00009385 // Optimize cases that will turn into an LEA instruction. This requires
9386 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009387 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009388 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009389 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009390
Chris Lattnercee56e72009-03-13 05:53:31 +00009391 bool isFastMultiplier = false;
9392 if (Diff < 10) {
9393 switch ((unsigned char)Diff) {
9394 default: break;
9395 case 1: // result = add base, cond
9396 case 2: // result = lea base( , cond*2)
9397 case 3: // result = lea base(cond, cond*2)
9398 case 4: // result = lea base( , cond*4)
9399 case 5: // result = lea base(cond, cond*4)
9400 case 8: // result = lea base( , cond*8)
9401 case 9: // result = lea base(cond, cond*8)
9402 isFastMultiplier = true;
9403 break;
9404 }
9405 }
Eric Christopherfd179292009-08-27 18:07:15 +00009406
Chris Lattnercee56e72009-03-13 05:53:31 +00009407 if (isFastMultiplier) {
9408 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9409 if (NeedsCondInvert) // Invert the condition if needed.
9410 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9411 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009412
Chris Lattnercee56e72009-03-13 05:53:31 +00009413 // Zero extend the condition if needed.
9414 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9415 Cond);
9416 // Scale the condition by the difference.
9417 if (Diff != 1)
9418 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9419 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009420
Chris Lattnercee56e72009-03-13 05:53:31 +00009421 // Add the base if non-zero.
9422 if (FalseC->getAPIntValue() != 0)
9423 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9424 SDValue(FalseC, 0));
9425 return Cond;
9426 }
Eric Christopherfd179292009-08-27 18:07:15 +00009427 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009428 }
9429 }
Eric Christopherfd179292009-08-27 18:07:15 +00009430
Dan Gohman475871a2008-07-27 21:46:04 +00009431 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009432}
9433
Chris Lattnerd1980a52009-03-12 06:52:53 +00009434/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9435static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9436 TargetLowering::DAGCombinerInfo &DCI) {
9437 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009438
Chris Lattnerd1980a52009-03-12 06:52:53 +00009439 // If the flag operand isn't dead, don't touch this CMOV.
9440 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9441 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009442
Chris Lattnerd1980a52009-03-12 06:52:53 +00009443 // If this is a select between two integer constants, try to do some
9444 // optimizations. Note that the operands are ordered the opposite of SELECT
9445 // operands.
9446 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9447 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9448 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9449 // larger than FalseC (the false value).
9450 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009451
Chris Lattnerd1980a52009-03-12 06:52:53 +00009452 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9453 CC = X86::GetOppositeBranchCondition(CC);
9454 std::swap(TrueC, FalseC);
9455 }
Eric Christopherfd179292009-08-27 18:07:15 +00009456
Chris Lattnerd1980a52009-03-12 06:52:53 +00009457 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009458 // This is efficient for any integer data type (including i8/i16) and
9459 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009460 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9461 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9463 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009464
Chris Lattnerd1980a52009-03-12 06:52:53 +00009465 // Zero extend the condition if needed.
9466 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009467
Chris Lattnerd1980a52009-03-12 06:52:53 +00009468 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9469 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009470 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009471 if (N->getNumValues() == 2) // Dead flag value?
9472 return DCI.CombineTo(N, Cond, SDValue());
9473 return Cond;
9474 }
Eric Christopherfd179292009-08-27 18:07:15 +00009475
Chris Lattnercee56e72009-03-13 05:53:31 +00009476 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9477 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009478 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9479 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009480 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9481 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009482
Chris Lattner97a29a52009-03-13 05:22:11 +00009483 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009484 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9485 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009486 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9487 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009488
Chris Lattner97a29a52009-03-13 05:22:11 +00009489 if (N->getNumValues() == 2) // Dead flag value?
9490 return DCI.CombineTo(N, Cond, SDValue());
9491 return Cond;
9492 }
Eric Christopherfd179292009-08-27 18:07:15 +00009493
Chris Lattnercee56e72009-03-13 05:53:31 +00009494 // Optimize cases that will turn into an LEA instruction. This requires
9495 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009496 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009497 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009499
Chris Lattnercee56e72009-03-13 05:53:31 +00009500 bool isFastMultiplier = false;
9501 if (Diff < 10) {
9502 switch ((unsigned char)Diff) {
9503 default: break;
9504 case 1: // result = add base, cond
9505 case 2: // result = lea base( , cond*2)
9506 case 3: // result = lea base(cond, cond*2)
9507 case 4: // result = lea base( , cond*4)
9508 case 5: // result = lea base(cond, cond*4)
9509 case 8: // result = lea base( , cond*8)
9510 case 9: // result = lea base(cond, cond*8)
9511 isFastMultiplier = true;
9512 break;
9513 }
9514 }
Eric Christopherfd179292009-08-27 18:07:15 +00009515
Chris Lattnercee56e72009-03-13 05:53:31 +00009516 if (isFastMultiplier) {
9517 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9518 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9520 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009521 // Zero extend the condition if needed.
9522 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9523 Cond);
9524 // Scale the condition by the difference.
9525 if (Diff != 1)
9526 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9527 DAG.getConstant(Diff, Cond.getValueType()));
9528
9529 // Add the base if non-zero.
9530 if (FalseC->getAPIntValue() != 0)
9531 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9532 SDValue(FalseC, 0));
9533 if (N->getNumValues() == 2) // Dead flag value?
9534 return DCI.CombineTo(N, Cond, SDValue());
9535 return Cond;
9536 }
Eric Christopherfd179292009-08-27 18:07:15 +00009537 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009538 }
9539 }
9540 return SDValue();
9541}
9542
9543
Evan Cheng0b0cd912009-03-28 05:57:29 +00009544/// PerformMulCombine - Optimize a single multiply with constant into two
9545/// in order to implement it with two cheaper instructions, e.g.
9546/// LEA + SHL, LEA + LEA.
9547static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9548 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009549 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9550 return SDValue();
9551
Owen Andersone50ed302009-08-10 22:56:29 +00009552 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009554 return SDValue();
9555
9556 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9557 if (!C)
9558 return SDValue();
9559 uint64_t MulAmt = C->getZExtValue();
9560 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9561 return SDValue();
9562
9563 uint64_t MulAmt1 = 0;
9564 uint64_t MulAmt2 = 0;
9565 if ((MulAmt % 9) == 0) {
9566 MulAmt1 = 9;
9567 MulAmt2 = MulAmt / 9;
9568 } else if ((MulAmt % 5) == 0) {
9569 MulAmt1 = 5;
9570 MulAmt2 = MulAmt / 5;
9571 } else if ((MulAmt % 3) == 0) {
9572 MulAmt1 = 3;
9573 MulAmt2 = MulAmt / 3;
9574 }
9575 if (MulAmt2 &&
9576 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9577 DebugLoc DL = N->getDebugLoc();
9578
9579 if (isPowerOf2_64(MulAmt2) &&
9580 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9581 // If second multiplifer is pow2, issue it first. We want the multiply by
9582 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9583 // is an add.
9584 std::swap(MulAmt1, MulAmt2);
9585
9586 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009587 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009588 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009590 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009591 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009592 DAG.getConstant(MulAmt1, VT));
9593
Eric Christopherfd179292009-08-27 18:07:15 +00009594 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009595 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009597 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009598 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009599 DAG.getConstant(MulAmt2, VT));
9600
9601 // Do not add new nodes to DAG combiner worklist.
9602 DCI.CombineTo(N, NewMul, false);
9603 }
9604 return SDValue();
9605}
9606
Evan Chengad9c0a32009-12-15 00:53:42 +00009607static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9608 SDValue N0 = N->getOperand(0);
9609 SDValue N1 = N->getOperand(1);
9610 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9611 EVT VT = N0.getValueType();
9612
9613 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9614 // since the result of setcc_c is all zero's or all ones.
9615 if (N1C && N0.getOpcode() == ISD::AND &&
9616 N0.getOperand(1).getOpcode() == ISD::Constant) {
9617 SDValue N00 = N0.getOperand(0);
9618 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9619 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9620 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9621 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9622 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9623 APInt ShAmt = N1C->getAPIntValue();
9624 Mask = Mask.shl(ShAmt);
9625 if (Mask != 0)
9626 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9627 N00, DAG.getConstant(Mask, VT));
9628 }
9629 }
9630
9631 return SDValue();
9632}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009633
Nate Begeman740ab032009-01-26 00:52:55 +00009634/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9635/// when possible.
9636static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9637 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009638 EVT VT = N->getValueType(0);
9639 if (!VT.isVector() && VT.isInteger() &&
9640 N->getOpcode() == ISD::SHL)
9641 return PerformSHLCombine(N, DAG);
9642
Nate Begeman740ab032009-01-26 00:52:55 +00009643 // On X86 with SSE2 support, we can transform this to a vector shift if
9644 // all elements are shifted by the same amount. We can't do this in legalize
9645 // because the a constant vector is typically transformed to a constant pool
9646 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009647 if (!Subtarget->hasSSE2())
9648 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009649
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009651 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009652
Mon P Wang3becd092009-01-28 08:12:05 +00009653 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009654 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009655 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009656 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009657 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9658 unsigned NumElts = VT.getVectorNumElements();
9659 unsigned i = 0;
9660 for (; i != NumElts; ++i) {
9661 SDValue Arg = ShAmtOp.getOperand(i);
9662 if (Arg.getOpcode() == ISD::UNDEF) continue;
9663 BaseShAmt = Arg;
9664 break;
9665 }
9666 for (; i != NumElts; ++i) {
9667 SDValue Arg = ShAmtOp.getOperand(i);
9668 if (Arg.getOpcode() == ISD::UNDEF) continue;
9669 if (Arg != BaseShAmt) {
9670 return SDValue();
9671 }
9672 }
9673 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009674 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009675 SDValue InVec = ShAmtOp.getOperand(0);
9676 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9677 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9678 unsigned i = 0;
9679 for (; i != NumElts; ++i) {
9680 SDValue Arg = InVec.getOperand(i);
9681 if (Arg.getOpcode() == ISD::UNDEF) continue;
9682 BaseShAmt = Arg;
9683 break;
9684 }
9685 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9686 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009687 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009688 if (C->getZExtValue() == SplatIdx)
9689 BaseShAmt = InVec.getOperand(1);
9690 }
9691 }
9692 if (BaseShAmt.getNode() == 0)
9693 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9694 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009695 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009696 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009697
Mon P Wangefa42202009-09-03 19:56:25 +00009698 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009699 if (EltVT.bitsGT(MVT::i32))
9700 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9701 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009702 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009703
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009704 // The shift amount is identical so we can do a vector shift.
9705 SDValue ValOp = N->getOperand(0);
9706 switch (N->getOpcode()) {
9707 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009708 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009709 break;
9710 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009711 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009712 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009714 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009716 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009718 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009720 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009722 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009723 break;
9724 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009725 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009726 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009727 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009728 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009729 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009730 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009731 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009732 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009733 break;
9734 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009735 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009736 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009737 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009738 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009739 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009740 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009741 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009742 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009744 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009745 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009746 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009747 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009748 }
9749 return SDValue();
9750}
9751
Evan Cheng760d1942010-01-04 21:22:48 +00009752static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009753 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009754 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009755 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009756 return SDValue();
9757
Evan Cheng760d1942010-01-04 21:22:48 +00009758 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009759 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009760 return SDValue();
9761
9762 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9763 SDValue N0 = N->getOperand(0);
9764 SDValue N1 = N->getOperand(1);
9765 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9766 std::swap(N0, N1);
9767 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9768 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009769 if (!N0.hasOneUse() || !N1.hasOneUse())
9770 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009771
9772 SDValue ShAmt0 = N0.getOperand(1);
9773 if (ShAmt0.getValueType() != MVT::i8)
9774 return SDValue();
9775 SDValue ShAmt1 = N1.getOperand(1);
9776 if (ShAmt1.getValueType() != MVT::i8)
9777 return SDValue();
9778 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9779 ShAmt0 = ShAmt0.getOperand(0);
9780 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9781 ShAmt1 = ShAmt1.getOperand(0);
9782
9783 DebugLoc DL = N->getDebugLoc();
9784 unsigned Opc = X86ISD::SHLD;
9785 SDValue Op0 = N0.getOperand(0);
9786 SDValue Op1 = N1.getOperand(0);
9787 if (ShAmt0.getOpcode() == ISD::SUB) {
9788 Opc = X86ISD::SHRD;
9789 std::swap(Op0, Op1);
9790 std::swap(ShAmt0, ShAmt1);
9791 }
9792
Evan Cheng8b1190a2010-04-28 01:18:01 +00009793 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009794 if (ShAmt1.getOpcode() == ISD::SUB) {
9795 SDValue Sum = ShAmt1.getOperand(0);
9796 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009797 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9798 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9799 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9800 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009801 return DAG.getNode(Opc, DL, VT,
9802 Op0, Op1,
9803 DAG.getNode(ISD::TRUNCATE, DL,
9804 MVT::i8, ShAmt0));
9805 }
9806 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9807 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9808 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009809 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009810 return DAG.getNode(Opc, DL, VT,
9811 N0.getOperand(0), N1.getOperand(0),
9812 DAG.getNode(ISD::TRUNCATE, DL,
9813 MVT::i8, ShAmt0));
9814 }
9815
9816 return SDValue();
9817}
9818
Chris Lattner149a4e52008-02-22 02:09:43 +00009819/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009820static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009821 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009822 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9823 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009824 // A preferable solution to the general problem is to figure out the right
9825 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009826
9827 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009828 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009829 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009830 if (VT.getSizeInBits() != 64)
9831 return SDValue();
9832
Devang Patel578efa92009-06-05 21:57:13 +00009833 const Function *F = DAG.getMachineFunction().getFunction();
9834 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009835 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009836 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009837 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009839 isa<LoadSDNode>(St->getValue()) &&
9840 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9841 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009842 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009843 LoadSDNode *Ld = 0;
9844 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009845 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009846 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009847 // Must be a store of a load. We currently handle two cases: the load
9848 // is a direct child, and it's under an intervening TokenFactor. It is
9849 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009850 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009851 Ld = cast<LoadSDNode>(St->getChain());
9852 else if (St->getValue().hasOneUse() &&
9853 ChainVal->getOpcode() == ISD::TokenFactor) {
9854 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009855 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009856 TokenFactorIndex = i;
9857 Ld = cast<LoadSDNode>(St->getValue());
9858 } else
9859 Ops.push_back(ChainVal->getOperand(i));
9860 }
9861 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009862
Evan Cheng536e6672009-03-12 05:59:15 +00009863 if (!Ld || !ISD::isNormalLoad(Ld))
9864 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009865
Evan Cheng536e6672009-03-12 05:59:15 +00009866 // If this is not the MMX case, i.e. we are just turning i64 load/store
9867 // into f64 load/store, avoid the transformation if there are multiple
9868 // uses of the loaded value.
9869 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9870 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009871
Evan Cheng536e6672009-03-12 05:59:15 +00009872 DebugLoc LdDL = Ld->getDebugLoc();
9873 DebugLoc StDL = N->getDebugLoc();
9874 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9875 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9876 // pair instead.
9877 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009879 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9880 Ld->getBasePtr(), Ld->getSrcValue(),
9881 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009882 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009883 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009884 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009885 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009887 Ops.size());
9888 }
Evan Cheng536e6672009-03-12 05:59:15 +00009889 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009890 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009891 St->isVolatile(), St->isNonTemporal(),
9892 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009893 }
Evan Cheng536e6672009-03-12 05:59:15 +00009894
9895 // Otherwise, lower to two pairs of 32-bit loads / stores.
9896 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9898 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009899
Owen Anderson825b72b2009-08-11 20:47:22 +00009900 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009901 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009902 Ld->isVolatile(), Ld->isNonTemporal(),
9903 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009905 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009906 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009907 MinAlign(Ld->getAlignment(), 4));
9908
9909 SDValue NewChain = LoLd.getValue(1);
9910 if (TokenFactorIndex != -1) {
9911 Ops.push_back(LoLd);
9912 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009914 Ops.size());
9915 }
9916
9917 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009918 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9919 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009920
9921 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9922 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009923 St->isVolatile(), St->isNonTemporal(),
9924 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009925 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9926 St->getSrcValue(),
9927 St->getSrcValueOffset() + 4,
9928 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009929 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009930 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009931 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009932 }
Dan Gohman475871a2008-07-27 21:46:04 +00009933 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009934}
9935
Chris Lattner6cf73262008-01-25 06:14:17 +00009936/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9937/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009938static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009939 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9940 // F[X]OR(0.0, x) -> x
9941 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009942 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9943 if (C->getValueAPF().isPosZero())
9944 return N->getOperand(1);
9945 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9946 if (C->getValueAPF().isPosZero())
9947 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009948 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009949}
9950
9951/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009952static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009953 // FAND(0.0, x) -> 0.0
9954 // FAND(x, 0.0) -> 0.0
9955 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9956 if (C->getValueAPF().isPosZero())
9957 return N->getOperand(0);
9958 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9959 if (C->getValueAPF().isPosZero())
9960 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009961 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009962}
9963
Dan Gohmane5af2d32009-01-29 01:59:02 +00009964static SDValue PerformBTCombine(SDNode *N,
9965 SelectionDAG &DAG,
9966 TargetLowering::DAGCombinerInfo &DCI) {
9967 // BT ignores high bits in the bit index operand.
9968 SDValue Op1 = N->getOperand(1);
9969 if (Op1.hasOneUse()) {
9970 unsigned BitWidth = Op1.getValueSizeInBits();
9971 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9972 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009973 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9974 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009975 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009976 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9977 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9978 DCI.CommitTargetLoweringOpt(TLO);
9979 }
9980 return SDValue();
9981}
Chris Lattner83e6c992006-10-04 06:57:07 +00009982
Eli Friedman7a5e5552009-06-07 06:52:44 +00009983static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9984 SDValue Op = N->getOperand(0);
9985 if (Op.getOpcode() == ISD::BIT_CONVERT)
9986 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009987 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009988 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009989 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009990 OpVT.getVectorElementType().getSizeInBits()) {
9991 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9992 }
9993 return SDValue();
9994}
9995
Evan Cheng2e489c42009-12-16 00:53:11 +00009996static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9997 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9998 // (and (i32 x86isd::setcc_carry), 1)
9999 // This eliminates the zext. This transformation is necessary because
10000 // ISD::SETCC is always legalized to i8.
10001 DebugLoc dl = N->getDebugLoc();
10002 SDValue N0 = N->getOperand(0);
10003 EVT VT = N->getValueType(0);
10004 if (N0.getOpcode() == ISD::AND &&
10005 N0.hasOneUse() &&
10006 N0.getOperand(0).hasOneUse()) {
10007 SDValue N00 = N0.getOperand(0);
10008 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10009 return SDValue();
10010 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10011 if (!C || C->getZExtValue() != 1)
10012 return SDValue();
10013 return DAG.getNode(ISD::AND, dl, VT,
10014 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10015 N00.getOperand(0), N00.getOperand(1)),
10016 DAG.getConstant(1, VT));
10017 }
10018
10019 return SDValue();
10020}
10021
Dan Gohman475871a2008-07-27 21:46:04 +000010022SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010023 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010024 SelectionDAG &DAG = DCI.DAG;
10025 switch (N->getOpcode()) {
10026 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010027 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010028 case ISD::EXTRACT_VECTOR_ELT:
10029 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010030 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010031 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010032 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010033 case ISD::SHL:
10034 case ISD::SRA:
10035 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010036 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010037 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010038 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010039 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10040 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010041 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010042 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010043 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010044 }
10045
Dan Gohman475871a2008-07-27 21:46:04 +000010046 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010047}
10048
Evan Chenge5b51ac2010-04-17 06:13:15 +000010049/// isTypeDesirableForOp - Return true if the target has native support for
10050/// the specified value type and it is 'desirable' to use the type for the
10051/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10052/// instruction encodings are longer and some i16 instructions are slow.
10053bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10054 if (!isTypeLegal(VT))
10055 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010056 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010057 return true;
10058
10059 switch (Opc) {
10060 default:
10061 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010062 case ISD::LOAD:
10063 case ISD::SIGN_EXTEND:
10064 case ISD::ZERO_EXTEND:
10065 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010066 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010067 case ISD::SRL:
10068 case ISD::SUB:
10069 case ISD::ADD:
10070 case ISD::MUL:
10071 case ISD::AND:
10072 case ISD::OR:
10073 case ISD::XOR:
10074 return false;
10075 }
10076}
10077
Evan Chengc82c20b2010-04-24 04:44:57 +000010078static bool MayFoldLoad(SDValue Op) {
10079 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10080}
10081
10082static bool MayFoldIntoStore(SDValue Op) {
10083 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10084}
10085
Evan Chenge5b51ac2010-04-17 06:13:15 +000010086/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010087/// beneficial for dag combiner to promote the specified node. If true, it
10088/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010089bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010090 EVT VT = Op.getValueType();
10091 if (VT != MVT::i16)
10092 return false;
10093
Evan Cheng4c26e932010-04-19 19:29:22 +000010094 bool Promote = false;
10095 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010096 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010097 default: break;
10098 case ISD::LOAD: {
10099 LoadSDNode *LD = cast<LoadSDNode>(Op);
10100 // If the non-extending load has a single use and it's not live out, then it
10101 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010102 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10103 Op.hasOneUse()*/) {
10104 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10105 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10106 // The only case where we'd want to promote LOAD (rather then it being
10107 // promoted as an operand is when it's only use is liveout.
10108 if (UI->getOpcode() != ISD::CopyToReg)
10109 return false;
10110 }
10111 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010112 Promote = true;
10113 break;
10114 }
10115 case ISD::SIGN_EXTEND:
10116 case ISD::ZERO_EXTEND:
10117 case ISD::ANY_EXTEND:
10118 Promote = true;
10119 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010120 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010121 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010122 SDValue N0 = Op.getOperand(0);
10123 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010124 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010125 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010126 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010127 break;
10128 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010129 case ISD::ADD:
10130 case ISD::MUL:
10131 case ISD::AND:
10132 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010133 case ISD::XOR:
10134 Commute = true;
10135 // fallthrough
10136 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010137 SDValue N0 = Op.getOperand(0);
10138 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010139 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010140 return false;
10141 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010142 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010143 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010144 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010145 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010146 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010147 }
10148 }
10149
10150 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010151 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010152}
10153
Evan Cheng60c07e12006-07-05 22:17:51 +000010154//===----------------------------------------------------------------------===//
10155// X86 Inline Assembly Support
10156//===----------------------------------------------------------------------===//
10157
Chris Lattnerb8105652009-07-20 17:51:36 +000010158static bool LowerToBSwap(CallInst *CI) {
10159 // FIXME: this should verify that we are targetting a 486 or better. If not,
10160 // we will turn this bswap into something that will be lowered to logical ops
10161 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10162 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010163
Chris Lattnerb8105652009-07-20 17:51:36 +000010164 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010165 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010166 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010167 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010169
Chris Lattnerb8105652009-07-20 17:51:36 +000010170 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10171 if (!Ty || Ty->getBitWidth() % 16 != 0)
10172 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010173
Chris Lattnerb8105652009-07-20 17:51:36 +000010174 // Okay, we can do this xform, do so now.
10175 const Type *Tys[] = { Ty };
10176 Module *M = CI->getParent()->getParent()->getParent();
10177 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010178
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010179 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010180 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010181
Chris Lattnerb8105652009-07-20 17:51:36 +000010182 CI->replaceAllUsesWith(Op);
10183 CI->eraseFromParent();
10184 return true;
10185}
10186
10187bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10188 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10189 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10190
10191 std::string AsmStr = IA->getAsmString();
10192
10193 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010194 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010195 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10196
10197 switch (AsmPieces.size()) {
10198 default: return false;
10199 case 1:
10200 AsmStr = AsmPieces[0];
10201 AsmPieces.clear();
10202 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10203
10204 // bswap $0
10205 if (AsmPieces.size() == 2 &&
10206 (AsmPieces[0] == "bswap" ||
10207 AsmPieces[0] == "bswapq" ||
10208 AsmPieces[0] == "bswapl") &&
10209 (AsmPieces[1] == "$0" ||
10210 AsmPieces[1] == "${0:q}")) {
10211 // No need to check constraints, nothing other than the equivalent of
10212 // "=r,0" would be valid here.
10213 return LowerToBSwap(CI);
10214 }
10215 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010216 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010217 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010218 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010219 AsmPieces[1] == "$$8," &&
10220 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010221 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10222 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010223 const std::string &Constraints = IA->getConstraintString();
10224 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010225 std::sort(AsmPieces.begin(), AsmPieces.end());
10226 if (AsmPieces.size() == 4 &&
10227 AsmPieces[0] == "~{cc}" &&
10228 AsmPieces[1] == "~{dirflag}" &&
10229 AsmPieces[2] == "~{flags}" &&
10230 AsmPieces[3] == "~{fpsr}") {
10231 return LowerToBSwap(CI);
10232 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010233 }
10234 break;
10235 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010236 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010237 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010238 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10239 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10240 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010241 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010242 SplitString(AsmPieces[0], Words, " \t");
10243 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10244 Words.clear();
10245 SplitString(AsmPieces[1], Words, " \t");
10246 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10247 Words.clear();
10248 SplitString(AsmPieces[2], Words, " \t,");
10249 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10250 Words[2] == "%edx") {
10251 return LowerToBSwap(CI);
10252 }
10253 }
10254 }
10255 }
10256 break;
10257 }
10258 return false;
10259}
10260
10261
10262
Chris Lattnerf4dff842006-07-11 02:54:03 +000010263/// getConstraintType - Given a constraint letter, return the type of
10264/// constraint it is for this target.
10265X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010266X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10267 if (Constraint.size() == 1) {
10268 switch (Constraint[0]) {
10269 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010270 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010271 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010272 case 'r':
10273 case 'R':
10274 case 'l':
10275 case 'q':
10276 case 'Q':
10277 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010278 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010279 case 'Y':
10280 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010281 case 'e':
10282 case 'Z':
10283 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010284 default:
10285 break;
10286 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010287 }
Chris Lattner4234f572007-03-25 02:14:49 +000010288 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010289}
10290
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010291/// LowerXConstraint - try to replace an X constraint, which matches anything,
10292/// with another that has more specific requirements based on the type of the
10293/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010294const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010295LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010296 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10297 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010298 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010299 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010300 return "Y";
10301 if (Subtarget->hasSSE1())
10302 return "x";
10303 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010304
Chris Lattner5e764232008-04-26 23:02:14 +000010305 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010306}
10307
Chris Lattner48884cd2007-08-25 00:47:38 +000010308/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10309/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010310void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010311 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010312 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010313 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010314 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010315
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010316 switch (Constraint) {
10317 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010318 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010320 if (C->getZExtValue() <= 31) {
10321 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010322 break;
10323 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010324 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010325 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010326 case 'J':
10327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010328 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010329 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10330 break;
10331 }
10332 }
10333 return;
10334 case 'K':
10335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010336 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010337 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10338 break;
10339 }
10340 }
10341 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010342 case 'N':
10343 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010344 if (C->getZExtValue() <= 255) {
10345 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010346 break;
10347 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010348 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010349 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010350 case 'e': {
10351 // 32-bit signed value
10352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010353 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10354 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010355 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010356 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010357 break;
10358 }
10359 // FIXME gcc accepts some relocatable values here too, but only in certain
10360 // memory models; it's complicated.
10361 }
10362 return;
10363 }
10364 case 'Z': {
10365 // 32-bit unsigned value
10366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010367 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10368 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010369 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10370 break;
10371 }
10372 }
10373 // FIXME gcc accepts some relocatable values here too, but only in certain
10374 // memory models; it's complicated.
10375 return;
10376 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010377 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010378 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010379 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010380 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010381 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010382 break;
10383 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010384
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010385 // In any sort of PIC mode addresses need to be computed at runtime by
10386 // adding in a register or some sort of table lookup. These can't
10387 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010388 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010389 return;
10390
Chris Lattnerdc43a882007-05-03 16:52:29 +000010391 // If we are in non-pic codegen mode, we allow the address of a global (with
10392 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010393 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010394 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010395
Chris Lattner49921962009-05-08 18:23:14 +000010396 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10397 while (1) {
10398 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10399 Offset += GA->getOffset();
10400 break;
10401 } else if (Op.getOpcode() == ISD::ADD) {
10402 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10403 Offset += C->getZExtValue();
10404 Op = Op.getOperand(0);
10405 continue;
10406 }
10407 } else if (Op.getOpcode() == ISD::SUB) {
10408 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10409 Offset += -C->getZExtValue();
10410 Op = Op.getOperand(0);
10411 continue;
10412 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010413 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010414
Chris Lattner49921962009-05-08 18:23:14 +000010415 // Otherwise, this isn't something we can handle, reject it.
10416 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010417 }
Eric Christopherfd179292009-08-27 18:07:15 +000010418
Dan Gohman46510a72010-04-15 01:51:59 +000010419 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010420 // If we require an extra load to get this address, as in PIC mode, we
10421 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010422 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10423 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010424 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010425
Devang Patel0d881da2010-07-06 22:08:15 +000010426 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10427 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010428 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010429 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010430 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010431
Gabor Greifba36cb52008-08-28 21:40:38 +000010432 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010433 Ops.push_back(Result);
10434 return;
10435 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010436 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010437}
10438
Chris Lattner259e97c2006-01-31 19:43:35 +000010439std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010440getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010441 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010442 if (Constraint.size() == 1) {
10443 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010444 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010445 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010446 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10447 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010448 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010449 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10450 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10451 X86::R10D,X86::R11D,X86::R12D,
10452 X86::R13D,X86::R14D,X86::R15D,
10453 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010454 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010455 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10456 X86::SI, X86::DI, X86::R8W,X86::R9W,
10457 X86::R10W,X86::R11W,X86::R12W,
10458 X86::R13W,X86::R14W,X86::R15W,
10459 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010460 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010461 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10462 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10463 X86::R10B,X86::R11B,X86::R12B,
10464 X86::R13B,X86::R14B,X86::R15B,
10465 X86::BPL, X86::SPL, 0);
10466
Owen Anderson825b72b2009-08-11 20:47:22 +000010467 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010468 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10469 X86::RSI, X86::RDI, X86::R8, X86::R9,
10470 X86::R10, X86::R11, X86::R12,
10471 X86::R13, X86::R14, X86::R15,
10472 X86::RBP, X86::RSP, 0);
10473
10474 break;
10475 }
Eric Christopherfd179292009-08-27 18:07:15 +000010476 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010477 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010478 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010479 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010480 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010481 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010482 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010483 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010484 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010485 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10486 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010487 }
10488 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010489
Chris Lattner1efa40f2006-02-22 00:56:39 +000010490 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010491}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010492
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010493std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010494X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010495 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010496 // First, see if this is a constraint that directly corresponds to an LLVM
10497 // register class.
10498 if (Constraint.size() == 1) {
10499 // GCC Constraint Letters
10500 switch (Constraint[0]) {
10501 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010502 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010503 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010504 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010505 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010506 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010507 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010508 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010509 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010510 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010511 case 'R': // LEGACY_REGS
10512 if (VT == MVT::i8)
10513 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10514 if (VT == MVT::i16)
10515 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10516 if (VT == MVT::i32 || !Subtarget->is64Bit())
10517 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10518 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010519 case 'f': // FP Stack registers.
10520 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10521 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010522 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010523 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010524 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010525 return std::make_pair(0U, X86::RFP64RegisterClass);
10526 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010527 case 'y': // MMX_REGS if MMX allowed.
10528 if (!Subtarget->hasMMX()) break;
10529 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010530 case 'Y': // SSE_REGS if SSE2 allowed
10531 if (!Subtarget->hasSSE2()) break;
10532 // FALL THROUGH.
10533 case 'x': // SSE_REGS if SSE1 allowed
10534 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010535
Owen Anderson825b72b2009-08-11 20:47:22 +000010536 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010537 default: break;
10538 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010539 case MVT::f32:
10540 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010541 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010542 case MVT::f64:
10543 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010544 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010545 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010546 case MVT::v16i8:
10547 case MVT::v8i16:
10548 case MVT::v4i32:
10549 case MVT::v2i64:
10550 case MVT::v4f32:
10551 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010552 return std::make_pair(0U, X86::VR128RegisterClass);
10553 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010554 break;
10555 }
10556 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010557
Chris Lattnerf76d1802006-07-31 23:26:50 +000010558 // Use the default implementation in TargetLowering to convert the register
10559 // constraint into a member of a register class.
10560 std::pair<unsigned, const TargetRegisterClass*> Res;
10561 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010562
10563 // Not found as a standard register?
10564 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010565 // Map st(0) -> st(7) -> ST0
10566 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10567 tolower(Constraint[1]) == 's' &&
10568 tolower(Constraint[2]) == 't' &&
10569 Constraint[3] == '(' &&
10570 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10571 Constraint[5] == ')' &&
10572 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010573
Chris Lattner56d77c72009-09-13 22:41:48 +000010574 Res.first = X86::ST0+Constraint[4]-'0';
10575 Res.second = X86::RFP80RegisterClass;
10576 return Res;
10577 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010578
Chris Lattner56d77c72009-09-13 22:41:48 +000010579 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010580 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010581 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010582 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010583 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010584 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010585
10586 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010587 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010588 Res.first = X86::EFLAGS;
10589 Res.second = X86::CCRRegisterClass;
10590 return Res;
10591 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010592
Dale Johannesen330169f2008-11-13 21:52:36 +000010593 // 'A' means EAX + EDX.
10594 if (Constraint == "A") {
10595 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010596 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010597 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010598 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010599 return Res;
10600 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010601
Chris Lattnerf76d1802006-07-31 23:26:50 +000010602 // Otherwise, check to see if this is a register class of the wrong value
10603 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10604 // turn into {ax},{dx}.
10605 if (Res.second->hasType(VT))
10606 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010607
Chris Lattnerf76d1802006-07-31 23:26:50 +000010608 // All of the single-register GCC register classes map their values onto
10609 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10610 // really want an 8-bit or 32-bit register, map to the appropriate register
10611 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010612 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010613 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010614 unsigned DestReg = 0;
10615 switch (Res.first) {
10616 default: break;
10617 case X86::AX: DestReg = X86::AL; break;
10618 case X86::DX: DestReg = X86::DL; break;
10619 case X86::CX: DestReg = X86::CL; break;
10620 case X86::BX: DestReg = X86::BL; break;
10621 }
10622 if (DestReg) {
10623 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010624 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010625 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010626 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010627 unsigned DestReg = 0;
10628 switch (Res.first) {
10629 default: break;
10630 case X86::AX: DestReg = X86::EAX; break;
10631 case X86::DX: DestReg = X86::EDX; break;
10632 case X86::CX: DestReg = X86::ECX; break;
10633 case X86::BX: DestReg = X86::EBX; break;
10634 case X86::SI: DestReg = X86::ESI; break;
10635 case X86::DI: DestReg = X86::EDI; break;
10636 case X86::BP: DestReg = X86::EBP; break;
10637 case X86::SP: DestReg = X86::ESP; break;
10638 }
10639 if (DestReg) {
10640 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010641 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010642 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010644 unsigned DestReg = 0;
10645 switch (Res.first) {
10646 default: break;
10647 case X86::AX: DestReg = X86::RAX; break;
10648 case X86::DX: DestReg = X86::RDX; break;
10649 case X86::CX: DestReg = X86::RCX; break;
10650 case X86::BX: DestReg = X86::RBX; break;
10651 case X86::SI: DestReg = X86::RSI; break;
10652 case X86::DI: DestReg = X86::RDI; break;
10653 case X86::BP: DestReg = X86::RBP; break;
10654 case X86::SP: DestReg = X86::RSP; break;
10655 }
10656 if (DestReg) {
10657 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010658 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010659 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010660 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010661 } else if (Res.second == X86::FR32RegisterClass ||
10662 Res.second == X86::FR64RegisterClass ||
10663 Res.second == X86::VR128RegisterClass) {
10664 // Handle references to XMM physical registers that got mapped into the
10665 // wrong class. This can happen with constraints like {xmm0} where the
10666 // target independent register mapper will just pick the first match it can
10667 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010668 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010669 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010670 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010671 Res.second = X86::FR64RegisterClass;
10672 else if (X86::VR128RegisterClass->hasType(VT))
10673 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010674 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010675
Chris Lattnerf76d1802006-07-31 23:26:50 +000010676 return Res;
10677}