blob: 3fc2e3d7113657722eadeda090d84e65dd7d21e8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070044#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020045#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010046#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048/* General customization:
49 */
50
51#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
52
53#define DRIVER_NAME "i915"
54#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070055#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Jesse Barnes317c35d2008-08-25 15:11:06 -070057enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020058 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070059 PIPE_A = 0,
60 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020062 _PIPE_EDP,
63 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070064};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070066
Paulo Zanonia5c961d2012-10-24 15:59:34 -020067enum transcoder {
68 TRANSCODER_A = 0,
69 TRANSCODER_B,
70 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020071 TRANSCODER_EDP,
72 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020073};
74#define transcoder_name(t) ((t) + 'A')
75
Jesse Barnes80824002009-09-10 15:28:06 -070076enum plane {
77 PLANE_A = 0,
78 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080079 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070080};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080081#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080082
Damien Lespiaud615a162014-03-03 17:31:48 +000083#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030084
Eugeni Dodonov2b139522012-03-29 12:32:22 -030085enum port {
86 PORT_A = 0,
87 PORT_B,
88 PORT_C,
89 PORT_D,
90 PORT_E,
91 I915_MAX_PORTS
92};
93#define port_name(p) ((p) + 'A')
94
Chon Ming Leee4607fc2013-11-06 14:36:35 +080095#define I915_NUM_PHYS_VLV 1
96
97enum dpio_channel {
98 DPIO_CH0,
99 DPIO_CH1
100};
101
102enum dpio_phy {
103 DPIO_PHY0,
104 DPIO_PHY1
105};
106
Paulo Zanonib97186f2013-05-03 12:15:36 -0300107enum intel_display_power_domain {
108 POWER_DOMAIN_PIPE_A,
109 POWER_DOMAIN_PIPE_B,
110 POWER_DOMAIN_PIPE_C,
111 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
114 POWER_DOMAIN_TRANSCODER_A,
115 POWER_DOMAIN_TRANSCODER_B,
116 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300117 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200118 POWER_DOMAIN_PORT_DDI_A_2_LANES,
119 POWER_DOMAIN_PORT_DDI_A_4_LANES,
120 POWER_DOMAIN_PORT_DDI_B_2_LANES,
121 POWER_DOMAIN_PORT_DDI_B_4_LANES,
122 POWER_DOMAIN_PORT_DDI_C_2_LANES,
123 POWER_DOMAIN_PORT_DDI_C_4_LANES,
124 POWER_DOMAIN_PORT_DDI_D_2_LANES,
125 POWER_DOMAIN_PORT_DDI_D_4_LANES,
126 POWER_DOMAIN_PORT_DSI,
127 POWER_DOMAIN_PORT_CRT,
128 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300129 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200130 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300131 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300132
133 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300134};
135
136#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
137#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
138 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300139#define POWER_DOMAIN_TRANSCODER(tran) \
140 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
141 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300142
Egbert Eich1d843f92013-02-25 12:06:49 -0500143enum hpd_pin {
144 HPD_NONE = 0,
145 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
146 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
147 HPD_CRT,
148 HPD_SDVO_B,
149 HPD_SDVO_C,
150 HPD_PORT_B,
151 HPD_PORT_C,
152 HPD_PORT_D,
153 HPD_NUM_PINS
154};
155
Chris Wilson2a2d5482012-12-03 11:49:06 +0000156#define I915_GEM_GPU_DOMAINS \
157 (I915_GEM_DOMAIN_RENDER | \
158 I915_GEM_DOMAIN_SAMPLER | \
159 I915_GEM_DOMAIN_COMMAND | \
160 I915_GEM_DOMAIN_INSTRUCTION | \
161 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700162
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000164#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800165
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200166#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
167 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
168 if ((intel_encoder)->base.crtc == (__crtc))
169
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800170#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
171 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
172 if ((intel_connector)->base.encoder == (__encoder))
173
Daniel Vettere7b903d2013-06-05 13:34:14 +0200174struct drm_i915_private;
175
Daniel Vettere2b78262013-06-07 23:10:03 +0200176enum intel_dpll_id {
177 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
178 /* real shared dpll ids must be >= 0 */
179 DPLL_ID_PCH_PLL_A,
180 DPLL_ID_PCH_PLL_B,
181};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100182#define I915_NUM_PLLS 2
183
Daniel Vetter53589012013-06-05 13:34:16 +0200184struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200185 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200186 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200187 uint32_t fp0;
188 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200189};
190
Daniel Vetter46edb022013-06-05 13:34:12 +0200191struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 int refcount; /* count of number of CRTCs sharing this PLL */
193 int active; /* count of number of active CRTCs (i.e. DPMS on) */
194 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200195 const char *name;
196 /* should match the index in the dev_priv->shared_dplls array */
197 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200198 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200199 void (*mode_set)(struct drm_i915_private *dev_priv,
200 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200201 void (*enable)(struct drm_i915_private *dev_priv,
202 struct intel_shared_dpll *pll);
203 void (*disable)(struct drm_i915_private *dev_priv,
204 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200205 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
206 struct intel_shared_dpll *pll,
207 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100210/* Used by dp and fdi links */
211struct intel_link_m_n {
212 uint32_t tu;
213 uint32_t gmch_m;
214 uint32_t gmch_n;
215 uint32_t link_m;
216 uint32_t link_n;
217};
218
219void intel_link_compute_m_n(int bpp, int nlanes,
220 int pixel_clock, int link_clock,
221 struct intel_link_m_n *m_n);
222
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300223struct intel_ddi_plls {
224 int spll_refcount;
225 int wrpll1_refcount;
226 int wrpll2_refcount;
227};
228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229/* Interface history:
230 *
231 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100232 * 1.2: Add Power Management
233 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100234 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000235 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000236 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
237 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 */
239#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000240#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define DRIVER_PATCHLEVEL 0
242
Chris Wilson23bc5982010-09-29 16:10:57 +0100243#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100244#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700245
Dave Airlie71acb5e2008-12-30 20:31:46 +1000246#define I915_GEM_PHYS_CURSOR_0 1
247#define I915_GEM_PHYS_CURSOR_1 2
248#define I915_GEM_PHYS_OVERLAY_REGS 3
249#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
250
251struct drm_i915_gem_phys_object {
252 int id;
253 struct page **page_list;
254 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000255 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000256};
257
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700258struct opregion_header;
259struct opregion_acpi;
260struct opregion_swsci;
261struct opregion_asle;
262
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100263struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700264 struct opregion_header __iomem *header;
265 struct opregion_acpi __iomem *acpi;
266 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300267 u32 swsci_gbda_sub_functions;
268 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700269 struct opregion_asle __iomem *asle;
270 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000271 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200272 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100273};
Chris Wilson44834a62010-08-19 16:09:23 +0100274#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100275
Chris Wilson6ef3d422010-08-04 20:26:07 +0100276struct intel_overlay;
277struct intel_overlay_error_state;
278
Dave Airlie7c1c2872008-11-28 14:22:24 +1000279struct drm_i915_master_private {
280 drm_local_map_t *sarea;
281 struct _drm_i915_sarea *sarea_priv;
282};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300284#define I915_MAX_NUM_FENCES 32
285/* 32 fences + sign bit for FENCE_REG_NONE */
286#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800287
288struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200289 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000290 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100291 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800292};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000293
yakui_zhao9b9d1722009-05-31 17:17:17 +0800294struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100295 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800296 u8 dvo_port;
297 u8 slave_addr;
298 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100299 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400300 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800301};
302
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000303struct intel_display_error_state;
304
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700305struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200306 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800307 struct timeval time;
308
Mika Kuoppalacb383002014-02-25 17:11:25 +0200309 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200310 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200311 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200312
Ben Widawsky585b0282014-01-30 00:19:37 -0800313 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700314 u32 eir;
315 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700316 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700317 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000318 u32 derrmr;
319 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800320 u32 error; /* gen6+ */
321 u32 err_int; /* gen7 */
322 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800323 u32 gac_eco;
324 u32 gam_ecochk;
325 u32 gab_ctl;
326 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800327 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
Chris Wilson52d39a22012-02-15 11:25:37 +0000332 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000333 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800354 u32 bbstate;
355 u32 instpm;
356 u32 instps;
357 u32 seqno;
358 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000359 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800360 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700361 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
Chris Wilson52d39a22012-02-15 11:25:37 +0000365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800370
Chris Wilson52d39a22012-02-15 11:25:37 +0000371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000374 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000375 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000387 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000388 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000389 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000390 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100391 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100400 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100401 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700402 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800403
Ben Widawsky95f53012013-07-31 17:00:15 -0700404 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700405};
406
Jani Nikula7bd688c2013-11-08 16:48:56 +0200407struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100408struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800409struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100410struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200411struct intel_limit;
412struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100413
Jesse Barnese70236a2009-09-21 10:42:27 -0700414struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400415 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200416 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700417 void (*disable_fbc)(struct drm_device *dev);
418 int (*get_display_clock_speed)(struct drm_device *dev);
419 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200420 /**
421 * find_dpll() - Find the best values for the PLL
422 * @limit: limits for the PLL
423 * @crtc: current CRTC
424 * @target: target frequency in kHz
425 * @refclk: reference clock frequency in kHz
426 * @match_clock: if provided, @best_clock P divider must
427 * match the P divider from @match_clock
428 * used for LVDS downclocking
429 * @best_clock: best PLL values found
430 *
431 * Returns true on success, false on failure.
432 */
433 bool (*find_dpll)(const struct intel_limit *limit,
434 struct drm_crtc *crtc,
435 int target, int refclk,
436 struct dpll *match_clock,
437 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300438 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300439 void (*update_sprite_wm)(struct drm_plane *plane,
440 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300441 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300442 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200443 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100444 /* Returns the active state of the crtc, and if the crtc is active,
445 * fills out the pipe-config with the hw state. */
446 bool (*get_pipe_config)(struct intel_crtc *,
447 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800448 void (*get_plane_config)(struct intel_crtc *,
449 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700450 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700451 int x, int y,
452 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200453 void (*crtc_enable)(struct drm_crtc *crtc);
454 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100455 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800456 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300457 struct drm_crtc *crtc,
458 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700459 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700460 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700461 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
462 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700463 struct drm_i915_gem_object *obj,
464 uint32_t flags);
Matt Roper262ca2b2014-03-18 17:22:55 -0700465 int (*update_primary_plane)(struct drm_crtc *crtc,
466 struct drm_framebuffer *fb,
467 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100468 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700469 /* clock updates for mode set */
470 /* cursor updates */
471 /* render clock increase/decrease */
472 /* display clock increase/decrease */
473 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200474
475 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200476 uint32_t (*get_backlight)(struct intel_connector *connector);
477 void (*set_backlight)(struct intel_connector *connector,
478 uint32_t level);
479 void (*disable_backlight)(struct intel_connector *connector);
480 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700481};
482
Chris Wilson907b28c2013-07-19 20:36:52 +0100483struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530484 void (*force_wake_get)(struct drm_i915_private *dev_priv,
485 int fw_engine);
486 void (*force_wake_put)(struct drm_i915_private *dev_priv,
487 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700488
489 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493
494 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
495 uint8_t val, bool trace);
496 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
497 uint16_t val, bool trace);
498 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
499 uint32_t val, bool trace);
500 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
501 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300502};
503
Chris Wilson907b28c2013-07-19 20:36:52 +0100504struct intel_uncore {
505 spinlock_t lock; /** lock is also taken in irq contexts. */
506
507 struct intel_uncore_funcs funcs;
508
509 unsigned fifo_count;
510 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100511
Deepak S940aece2013-11-23 14:55:43 +0530512 unsigned fw_rendercount;
513 unsigned fw_mediacount;
514
Chris Wilson82326442014-03-05 12:00:39 +0000515 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100516};
517
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100518#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
519 func(is_mobile) sep \
520 func(is_i85x) sep \
521 func(is_i915g) sep \
522 func(is_i945gm) sep \
523 func(is_g33) sep \
524 func(need_gfx_hws) sep \
525 func(is_g4x) sep \
526 func(is_pineview) sep \
527 func(is_broadwater) sep \
528 func(is_crestline) sep \
529 func(is_ivybridge) sep \
530 func(is_valleyview) sep \
531 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700532 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100533 func(has_fbc) sep \
534 func(has_pipe_cxsr) sep \
535 func(has_hotplug) sep \
536 func(cursor_needs_physical) sep \
537 func(has_overlay) sep \
538 func(overlay_needs_physical) sep \
539 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100540 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100541 func(has_ddi) sep \
542 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200543
Damien Lespiaua587f772013-04-22 18:40:38 +0100544#define DEFINE_FLAG(name) u8 name:1
545#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200546
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500547struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200548 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700549 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000550 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000551 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700552 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100553 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200554 /* Register offsets for the various display pipes and transcoders */
555 int pipe_offsets[I915_MAX_TRANSCODERS];
556 int trans_offsets[I915_MAX_TRANSCODERS];
557 int dpll_offsets[I915_MAX_PIPES];
558 int dpll_md_offsets[I915_MAX_PIPES];
559 int palette_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500560};
561
Damien Lespiaua587f772013-04-22 18:40:38 +0100562#undef DEFINE_FLAG
563#undef SEP_SEMICOLON
564
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800565enum i915_cache_level {
566 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100567 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
568 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
569 caches, eg sampler/render caches, and the
570 large Last-Level-Cache. LLC is coherent with
571 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100572 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800573};
574
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300575struct i915_ctx_hang_stats {
576 /* This context had batch pending when hang was declared */
577 unsigned batch_pending;
578
579 /* This context had batch active when hang was declared */
580 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300581
582 /* Time when this context was last blamed for a GPU reset */
583 unsigned long guilty_ts;
584
585 /* This context is banned to submit more work */
586 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300587};
Ben Widawsky40521052012-06-04 14:42:43 -0700588
589/* This must match up with the value previously used for execbuf2.rsvd1. */
590#define DEFAULT_CONTEXT_ID 0
591struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300592 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700593 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700594 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700595 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700596 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800597 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700598 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300599 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800600 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700601
602 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700603};
604
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700605struct i915_fbc {
606 unsigned long size;
607 unsigned int fb_id;
608 enum plane plane;
609 int y;
610
611 struct drm_mm_node *compressed_fb;
612 struct drm_mm_node *compressed_llb;
613
614 struct intel_fbc_work {
615 struct delayed_work work;
616 struct drm_crtc *crtc;
617 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700618 } *fbc_work;
619
Chris Wilson29ebf902013-07-27 17:23:55 +0100620 enum no_fbc_reason {
621 FBC_OK, /* FBC is enabled */
622 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700623 FBC_NO_OUTPUT, /* no outputs enabled to compress */
624 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
625 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
626 FBC_MODE_TOO_LARGE, /* mode too large for compression */
627 FBC_BAD_PLANE, /* fbc not supported on plane */
628 FBC_NOT_TILED, /* buffer not tiled */
629 FBC_MULTIPLE_PIPES, /* more than one pipe active */
630 FBC_MODULE_PARAM,
631 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
632 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800633};
634
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530635struct i915_drrs {
636 struct intel_connector *connector;
637};
638
Rodrigo Vivia031d702013-10-03 16:15:06 -0300639struct i915_psr {
640 bool sink_support;
641 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300642};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700643
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800644enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300645 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800646 PCH_IBX, /* Ibexpeak PCH */
647 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300648 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700649 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800650};
651
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200652enum intel_sbi_destination {
653 SBI_ICLK,
654 SBI_MPHY,
655};
656
Jesse Barnesb690e962010-07-19 13:53:12 -0700657#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700658#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100659#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700660
Dave Airlie8be48d92010-03-30 05:34:14 +0000661struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100662struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000663
Daniel Vetterc2b91522012-02-14 22:37:19 +0100664struct intel_gmbus {
665 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000666 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100667 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100668 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100669 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100670 struct drm_i915_private *dev_priv;
671};
672
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100673struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000674 u8 saveLBB;
675 u32 saveDSPACNTR;
676 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000677 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000678 u32 savePIPEACONF;
679 u32 savePIPEBCONF;
680 u32 savePIPEASRC;
681 u32 savePIPEBSRC;
682 u32 saveFPA0;
683 u32 saveFPA1;
684 u32 saveDPLL_A;
685 u32 saveDPLL_A_MD;
686 u32 saveHTOTAL_A;
687 u32 saveHBLANK_A;
688 u32 saveHSYNC_A;
689 u32 saveVTOTAL_A;
690 u32 saveVBLANK_A;
691 u32 saveVSYNC_A;
692 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000693 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800694 u32 saveTRANS_HTOTAL_A;
695 u32 saveTRANS_HBLANK_A;
696 u32 saveTRANS_HSYNC_A;
697 u32 saveTRANS_VTOTAL_A;
698 u32 saveTRANS_VBLANK_A;
699 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000700 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000701 u32 saveDSPASTRIDE;
702 u32 saveDSPASIZE;
703 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700704 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000705 u32 saveDSPASURF;
706 u32 saveDSPATILEOFF;
707 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700708 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000709 u32 saveBLC_PWM_CTL;
710 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200711 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800712 u32 saveBLC_CPU_PWM_CTL;
713 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000714 u32 saveFPB0;
715 u32 saveFPB1;
716 u32 saveDPLL_B;
717 u32 saveDPLL_B_MD;
718 u32 saveHTOTAL_B;
719 u32 saveHBLANK_B;
720 u32 saveHSYNC_B;
721 u32 saveVTOTAL_B;
722 u32 saveVBLANK_B;
723 u32 saveVSYNC_B;
724 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000725 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800726 u32 saveTRANS_HTOTAL_B;
727 u32 saveTRANS_HBLANK_B;
728 u32 saveTRANS_HSYNC_B;
729 u32 saveTRANS_VTOTAL_B;
730 u32 saveTRANS_VBLANK_B;
731 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000732 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000733 u32 saveDSPBSTRIDE;
734 u32 saveDSPBSIZE;
735 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700736 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000737 u32 saveDSPBSURF;
738 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700739 u32 saveVGA0;
740 u32 saveVGA1;
741 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742 u32 saveVGACNTRL;
743 u32 saveADPA;
744 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700745 u32 savePP_ON_DELAYS;
746 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveDVOA;
748 u32 saveDVOB;
749 u32 saveDVOC;
750 u32 savePP_ON;
751 u32 savePP_OFF;
752 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700753 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000754 u32 savePFIT_CONTROL;
755 u32 save_palette_a[256];
756 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000758 u32 saveIER;
759 u32 saveIIR;
760 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800761 u32 saveDEIER;
762 u32 saveDEIMR;
763 u32 saveGTIER;
764 u32 saveGTIMR;
765 u32 saveFDI_RXA_IMR;
766 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800767 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800768 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveSWF0[16];
770 u32 saveSWF1[16];
771 u32 saveSWF2[3];
772 u8 saveMSR;
773 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800774 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000775 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000776 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000778 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200779 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000780 u32 saveCURACNTR;
781 u32 saveCURAPOS;
782 u32 saveCURABASE;
783 u32 saveCURBCNTR;
784 u32 saveCURBPOS;
785 u32 saveCURBBASE;
786 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 u32 saveDP_B;
788 u32 saveDP_C;
789 u32 saveDP_D;
790 u32 savePIPEA_GMCH_DATA_M;
791 u32 savePIPEB_GMCH_DATA_M;
792 u32 savePIPEA_GMCH_DATA_N;
793 u32 savePIPEB_GMCH_DATA_N;
794 u32 savePIPEA_DP_LINK_M;
795 u32 savePIPEB_DP_LINK_M;
796 u32 savePIPEA_DP_LINK_N;
797 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800798 u32 saveFDI_RXA_CTL;
799 u32 saveFDI_TXA_CTL;
800 u32 saveFDI_RXB_CTL;
801 u32 saveFDI_TXB_CTL;
802 u32 savePFA_CTL_1;
803 u32 savePFB_CTL_1;
804 u32 savePFA_WIN_SZ;
805 u32 savePFB_WIN_SZ;
806 u32 savePFA_WIN_POS;
807 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000808 u32 savePCH_DREF_CONTROL;
809 u32 saveDISP_ARB_CTL;
810 u32 savePIPEA_DATA_M1;
811 u32 savePIPEA_DATA_N1;
812 u32 savePIPEA_LINK_M1;
813 u32 savePIPEA_LINK_N1;
814 u32 savePIPEB_DATA_M1;
815 u32 savePIPEB_DATA_N1;
816 u32 savePIPEB_LINK_M1;
817 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000818 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400819 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100820};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100821
822struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200823 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100824 struct work_struct work;
825 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200826
Ben Widawskyb39fb292014-03-19 18:31:11 -0700827 /* Frequencies are stored in potentially platform dependent multiples.
828 * In other words, *_freq needs to be multiplied by X to be interesting.
829 * Soft limits are those which are used for the dynamic reclocking done
830 * by the driver (raise frequencies under heavy loads, and lower for
831 * lighter loads). Hard limits are those imposed by the hardware.
832 *
833 * A distinction is made for overclocking, which is never enabled by
834 * default, and is considered to be above the hard limit if it's
835 * possible at all.
836 */
837 u8 cur_freq; /* Current frequency (cached, may not == HW) */
838 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
839 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
840 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
841 u8 min_freq; /* AKA RPn. Minimum frequency */
842 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
843 u8 rp1_freq; /* "less than" RP0 power/freqency */
844 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700845
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100846 int last_adj;
847 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
848
Chris Wilsonc0951f02013-10-10 21:58:50 +0100849 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700850 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700851
852 /*
853 * Protects RPS/RC6 register access and PCU communication.
854 * Must be taken after struct_mutex if nested.
855 */
856 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100857};
858
Daniel Vetter1a240d42012-11-29 22:18:51 +0100859/* defined intel_pm.c */
860extern spinlock_t mchdev_lock;
861
Daniel Vetterc85aa882012-11-02 19:55:03 +0100862struct intel_ilk_power_mgmt {
863 u8 cur_delay;
864 u8 min_delay;
865 u8 max_delay;
866 u8 fmax;
867 u8 fstart;
868
869 u64 last_count1;
870 unsigned long last_time1;
871 unsigned long chipset_power;
872 u64 last_count2;
873 struct timespec last_time2;
874 unsigned long gfx_power;
875 u8 corr;
876
877 int c_m;
878 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100879
880 struct drm_i915_gem_object *pwrctx;
881 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100882};
883
Imre Deakc6cb5822014-03-04 19:22:55 +0200884struct drm_i915_private;
885struct i915_power_well;
886
887struct i915_power_well_ops {
888 /*
889 * Synchronize the well's hw state to match the current sw state, for
890 * example enable/disable it based on the current refcount. Called
891 * during driver init and resume time, possibly after first calling
892 * the enable/disable handlers.
893 */
894 void (*sync_hw)(struct drm_i915_private *dev_priv,
895 struct i915_power_well *power_well);
896 /*
897 * Enable the well and resources that depend on it (for example
898 * interrupts located on the well). Called after the 0->1 refcount
899 * transition.
900 */
901 void (*enable)(struct drm_i915_private *dev_priv,
902 struct i915_power_well *power_well);
903 /*
904 * Disable the well and resources that depend on it. Called after
905 * the 1->0 refcount transition.
906 */
907 void (*disable)(struct drm_i915_private *dev_priv,
908 struct i915_power_well *power_well);
909 /* Returns the hw enabled state. */
910 bool (*is_enabled)(struct drm_i915_private *dev_priv,
911 struct i915_power_well *power_well);
912};
913
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800914/* Power well structure for haswell */
915struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200916 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200917 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800918 /* power well enable/disable usage count */
919 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200920 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +0200921 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +0200922 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800923};
924
Imre Deak83c00f552013-10-25 17:36:47 +0300925struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300926 /*
927 * Power wells needed for initialization at driver init and suspend
928 * time are on. They are kept on until after the first modeset.
929 */
930 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300931 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200932 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300933
Imre Deak83c00f552013-10-25 17:36:47 +0300934 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200935 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200936 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +0300937};
938
Daniel Vetter231f42a2012-11-02 19:55:05 +0100939struct i915_dri1_state {
940 unsigned allow_batchbuffer : 1;
941 u32 __iomem *gfx_hws_cpu_addr;
942
943 unsigned int cpp;
944 int back_offset;
945 int front_offset;
946 int current_page;
947 int page_flipping;
948
949 uint32_t counter;
950};
951
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200952struct i915_ums_state {
953 /**
954 * Flag if the X Server, and thus DRM, is not currently in
955 * control of the device.
956 *
957 * This is set between LeaveVT and EnterVT. It needs to be
958 * replaced with a semaphore. It also needs to be
959 * transitioned away from for kernel modesetting.
960 */
961 int mm_suspended;
962};
963
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700964#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100965struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700966 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100967 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700968 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100969};
970
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100971struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100972 /** Memory allocator for GTT stolen memory */
973 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100974 /** List of all objects in gtt_space. Used to restore gtt
975 * mappings on resume */
976 struct list_head bound_list;
977 /**
978 * List of objects which are not bound to the GTT (thus
979 * are idle and not used by the GPU) but still have
980 * (presumably uncached) pages still attached.
981 */
982 struct list_head unbound_list;
983
984 /** Usable portion of the GTT for GEM */
985 unsigned long stolen_base; /* limited to low memory (32-bit) */
986
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100987 /** PPGTT used for aliasing the PPGTT with the GTT */
988 struct i915_hw_ppgtt *aliasing_ppgtt;
989
990 struct shrinker inactive_shrinker;
991 bool shrinker_no_lock_stealing;
992
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100993 /** LRU list of objects with fence regs on them. */
994 struct list_head fence_list;
995
996 /**
997 * We leave the user IRQ off as much as possible,
998 * but this means that requests will finish and never
999 * be retired once the system goes idle. Set a timer to
1000 * fire periodically while the ring is running. When it
1001 * fires, go retire requests.
1002 */
1003 struct delayed_work retire_work;
1004
1005 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001006 * When we detect an idle GPU, we want to turn on
1007 * powersaving features. So once we see that there
1008 * are no more requests outstanding and no more
1009 * arrive within a small period of time, we fire
1010 * off the idle_work.
1011 */
1012 struct delayed_work idle_work;
1013
1014 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001015 * Are we in a non-interruptible section of code like
1016 * modesetting?
1017 */
1018 bool interruptible;
1019
Chris Wilsonf62a0072014-02-21 17:55:39 +00001020 /**
1021 * Is the GPU currently considered idle, or busy executing userspace
1022 * requests? Whilst idle, we attempt to power down the hardware and
1023 * display clocks. In order to reduce the effect on performance, there
1024 * is a slight delay before we do so.
1025 */
1026 bool busy;
1027
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001028 /** Bit 6 swizzling required for X tiling */
1029 uint32_t bit_6_swizzle_x;
1030 /** Bit 6 swizzling required for Y tiling */
1031 uint32_t bit_6_swizzle_y;
1032
1033 /* storage for physical objects */
1034 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1035
1036 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001037 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001038 size_t object_memory;
1039 u32 object_count;
1040};
1041
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001042struct drm_i915_error_state_buf {
1043 unsigned bytes;
1044 unsigned size;
1045 int err;
1046 u8 *buf;
1047 loff_t start;
1048 loff_t pos;
1049};
1050
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001051struct i915_error_state_file_priv {
1052 struct drm_device *dev;
1053 struct drm_i915_error_state *error;
1054};
1055
Daniel Vetter99584db2012-11-14 17:14:04 +01001056struct i915_gpu_error {
1057 /* For hangcheck timer */
1058#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1059#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001060 /* Hang gpu twice in this window and your context gets banned */
1061#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1062
Daniel Vetter99584db2012-11-14 17:14:04 +01001063 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001064
1065 /* For reset and error_state handling. */
1066 spinlock_t lock;
1067 /* Protected by the above dev->gpu_error.lock. */
1068 struct drm_i915_error_state *first_error;
1069 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001070
Chris Wilson094f9a52013-09-25 17:34:55 +01001071
1072 unsigned long missed_irq_rings;
1073
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001074 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001075 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001076 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001077 * This is a counter which gets incremented when reset is triggered,
1078 * and again when reset has been handled. So odd values (lowest bit set)
1079 * means that reset is in progress and even values that
1080 * (reset_counter >> 1):th reset was successfully completed.
1081 *
1082 * If reset is not completed succesfully, the I915_WEDGE bit is
1083 * set meaning that hardware is terminally sour and there is no
1084 * recovery. All waiters on the reset_queue will be woken when
1085 * that happens.
1086 *
1087 * This counter is used by the wait_seqno code to notice that reset
1088 * event happened and it needs to restart the entire ioctl (since most
1089 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001090 *
1091 * This is important for lock-free wait paths, where no contended lock
1092 * naturally enforces the correct ordering between the bail-out of the
1093 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001094 */
1095 atomic_t reset_counter;
1096
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001097#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001098#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001099
1100 /**
1101 * Waitqueue to signal when the reset has completed. Used by clients
1102 * that wait for dev_priv->mm.wedged to settle.
1103 */
1104 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001105
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001106 /* Userspace knobs for gpu hang simulation;
1107 * combines both a ring mask, and extra flags
1108 */
1109 u32 stop_rings;
1110#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1111#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001112
1113 /* For missed irq/seqno simulation. */
1114 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001115};
1116
Zhang Ruib8efb172013-02-05 15:41:53 +08001117enum modeset_restore {
1118 MODESET_ON_LID_OPEN,
1119 MODESET_DONE,
1120 MODESET_SUSPENDED,
1121};
1122
Paulo Zanoni6acab152013-09-12 17:06:24 -03001123struct ddi_vbt_port_info {
1124 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001125
1126 uint8_t supports_dvi:1;
1127 uint8_t supports_hdmi:1;
1128 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001129};
1130
Pradeep Bhat83a72802014-03-28 10:14:57 +05301131enum drrs_support_type {
1132 DRRS_NOT_SUPPORTED = 0,
1133 STATIC_DRRS_SUPPORT = 1,
1134 SEAMLESS_DRRS_SUPPORT = 2
1135};
1136
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001137struct intel_vbt_data {
1138 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1139 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1140
1141 /* Feature bits */
1142 unsigned int int_tv_support:1;
1143 unsigned int lvds_dither:1;
1144 unsigned int lvds_vbt:1;
1145 unsigned int int_crt_support:1;
1146 unsigned int lvds_use_ssc:1;
1147 unsigned int display_clock_mode:1;
1148 unsigned int fdi_rx_polarity_inverted:1;
1149 int lvds_ssc_freq;
1150 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1151
Pradeep Bhat83a72802014-03-28 10:14:57 +05301152 enum drrs_support_type drrs_type;
1153
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001154 /* eDP */
1155 int edp_rate;
1156 int edp_lanes;
1157 int edp_preemphasis;
1158 int edp_vswing;
1159 bool edp_initialized;
1160 bool edp_support;
1161 int edp_bpp;
1162 struct edp_power_seq edp_pps;
1163
Jani Nikulaf00076d2013-12-14 20:38:29 -02001164 struct {
1165 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001166 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001167 bool active_low_pwm;
1168 } backlight;
1169
Shobhit Kumard17c5442013-08-27 15:12:25 +03001170 /* MIPI DSI */
1171 struct {
1172 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301173 struct mipi_config *config;
1174 struct mipi_pps_data *pps;
1175 u8 seq_version;
1176 u32 size;
1177 u8 *data;
1178 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001179 } dsi;
1180
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001181 int crt_ddc_pin;
1182
1183 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001184 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001185
1186 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001187};
1188
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001189enum intel_ddb_partitioning {
1190 INTEL_DDB_PART_1_2,
1191 INTEL_DDB_PART_5_6, /* IVB+ */
1192};
1193
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001194struct intel_wm_level {
1195 bool enable;
1196 uint32_t pri_val;
1197 uint32_t spr_val;
1198 uint32_t cur_val;
1199 uint32_t fbc_val;
1200};
1201
Imre Deak820c1982013-12-17 14:46:36 +02001202struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001203 uint32_t wm_pipe[3];
1204 uint32_t wm_lp[3];
1205 uint32_t wm_lp_spr[3];
1206 uint32_t wm_linetime[3];
1207 bool enable_fbc_wm;
1208 enum intel_ddb_partitioning partitioning;
1209};
1210
Paulo Zanonic67a4702013-08-19 13:18:09 -03001211/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001212 * This struct helps tracking the state needed for runtime PM, which puts the
1213 * device in PCI D3 state. Notice that when this happens, nothing on the
1214 * graphics device works, even register access, so we don't get interrupts nor
1215 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001216 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001217 * Every piece of our code that needs to actually touch the hardware needs to
1218 * either call intel_runtime_pm_get or call intel_display_power_get with the
1219 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001220 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001221 * Our driver uses the autosuspend delay feature, which means we'll only really
1222 * suspend if we stay with zero refcount for a certain amount of time. The
1223 * default value is currently very conservative (see intel_init_runtime_pm), but
1224 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001225 *
1226 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1227 * goes back to false exactly before we reenable the IRQs. We use this variable
1228 * to check if someone is trying to enable/disable IRQs while they're supposed
1229 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001230 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001231 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001232 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001233 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001234struct i915_runtime_pm {
1235 bool suspended;
1236 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001237};
1238
Daniel Vetter926321d2013-10-16 13:30:34 +02001239enum intel_pipe_crc_source {
1240 INTEL_PIPE_CRC_SOURCE_NONE,
1241 INTEL_PIPE_CRC_SOURCE_PLANE1,
1242 INTEL_PIPE_CRC_SOURCE_PLANE2,
1243 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001244 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001245 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1246 INTEL_PIPE_CRC_SOURCE_TV,
1247 INTEL_PIPE_CRC_SOURCE_DP_B,
1248 INTEL_PIPE_CRC_SOURCE_DP_C,
1249 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001250 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001251 INTEL_PIPE_CRC_SOURCE_MAX,
1252};
1253
Shuang He8bf1e9f2013-10-15 18:55:27 +01001254struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001255 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001256 uint32_t crc[5];
1257};
1258
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001259#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001260struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001261 spinlock_t lock;
1262 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001263 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001264 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001265 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001266 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001267};
1268
Jani Nikula77fec552014-03-31 14:27:22 +03001269struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001270 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001271 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001272
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001273 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001274
1275 int relative_constants_mode;
1276
1277 void __iomem *regs;
1278
Chris Wilson907b28c2013-07-19 20:36:52 +01001279 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001280
1281 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1282
Daniel Vetter28c70f12012-12-01 13:53:45 +01001283
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001284 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1285 * controller on different i2c buses. */
1286 struct mutex gmbus_mutex;
1287
1288 /**
1289 * Base address of the gmbus and gpio block.
1290 */
1291 uint32_t gpio_mmio_base;
1292
Daniel Vetter28c70f12012-12-01 13:53:45 +01001293 wait_queue_head_t gmbus_wait_queue;
1294
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001295 struct pci_dev *bridge_dev;
1296 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001297 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001298
1299 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001300 struct resource mch_res;
1301
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001302 /* protects the irq masks */
1303 spinlock_t irq_lock;
1304
Imre Deakf8b79e52014-03-04 19:23:07 +02001305 bool display_irqs_enabled;
1306
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001307 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1308 struct pm_qos_request pm_qos;
1309
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001310 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001311 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001312
1313 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001314 union {
1315 u32 irq_mask;
1316 u32 de_irq_mask[I915_MAX_PIPES];
1317 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001318 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001319 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301320 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001321 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001322
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001323 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001324 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001325 struct {
1326 unsigned long hpd_last_jiffies;
1327 int hpd_cnt;
1328 enum {
1329 HPD_ENABLED = 0,
1330 HPD_DISABLED = 1,
1331 HPD_MARK_DISABLED = 2
1332 } hpd_mark;
1333 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001334 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001335 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001336
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001337 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301338 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001339 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001340 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001341
1342 /* overlay */
1343 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001344
Jani Nikula58c68772013-11-08 16:48:54 +02001345 /* backlight registers and fields in struct intel_panel */
1346 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001347
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001348 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001349 bool no_aux_handshake;
1350
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001351 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1352 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1353 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1354
1355 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001356 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001357
Daniel Vetter645416f2013-09-02 16:22:25 +02001358 /**
1359 * wq - Driver workqueue for GEM.
1360 *
1361 * NOTE: Work items scheduled here are not allowed to grab any modeset
1362 * locks, for otherwise the flushing done in the pageflip code will
1363 * result in deadlocks.
1364 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001365 struct workqueue_struct *wq;
1366
1367 /* Display functions */
1368 struct drm_i915_display_funcs display;
1369
1370 /* PCH chipset type */
1371 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001372 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001373
1374 unsigned long quirks;
1375
Zhang Ruib8efb172013-02-05 15:41:53 +08001376 enum modeset_restore modeset_restore;
1377 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001378
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001379 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001380 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001381
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001382 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001383
Daniel Vetter87813422012-05-02 11:49:32 +02001384 /* Kernel Modesetting */
1385
yakui_zhao9b9d1722009-05-31 17:17:17 +08001386 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001387
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001388 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1389 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001390 wait_queue_head_t pending_flip_queue;
1391
Daniel Vetterc4597872013-10-21 21:04:07 +02001392#ifdef CONFIG_DEBUG_FS
1393 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1394#endif
1395
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001396 int num_shared_dpll;
1397 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001398 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001399 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001400
Jesse Barnes652c3932009-08-17 13:31:43 -07001401 /* Reclocking support */
1402 bool render_reclock_avail;
1403 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001404 /* indicates the reduced downclock for LVDS*/
1405 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001406 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001407
Zhenyu Wangc48044112009-12-17 14:48:43 +08001408 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001409
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001410 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001411
Ben Widawsky59124502013-07-04 11:02:05 -07001412 /* Cannot be determined by PCIID. You must always read a register. */
1413 size_t ellc_size;
1414
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001415 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001416 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001417
Daniel Vetter20e4d402012-08-08 23:35:39 +02001418 /* ilk-only ips/rps state. Everything in here is protected by the global
1419 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001420 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001421
Imre Deak83c00f552013-10-25 17:36:47 +03001422 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001423
Rodrigo Vivia031d702013-10-03 16:15:06 -03001424 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001425
Daniel Vetter99584db2012-11-14 17:14:04 +01001426 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001427
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001428 struct drm_i915_gem_object *vlv_pctx;
1429
Daniel Vetter4520f532013-10-09 09:18:51 +02001430#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001431 /* list of fbdev register on this device */
1432 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001433#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001434
Jesse Barnes073f34d2012-11-02 11:13:59 -07001435 /*
1436 * The console may be contended at resume, but we don't
1437 * want it to block on it.
1438 */
1439 struct work_struct console_resume_work;
1440
Chris Wilsone953fd72011-02-21 22:23:52 +00001441 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001442 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001443
Ben Widawsky254f9652012-06-04 14:42:42 -07001444 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001445 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001446
Damien Lespiau3e683202012-12-11 18:48:29 +00001447 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001448
Daniel Vetter842f1c82014-03-10 10:01:44 +01001449 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001451
Ville Syrjälä53615a52013-08-01 16:18:50 +03001452 struct {
1453 /*
1454 * Raw watermark latency values:
1455 * in 0.1us units for WM0,
1456 * in 0.5us units for WM1+.
1457 */
1458 /* primary */
1459 uint16_t pri_latency[5];
1460 /* sprite */
1461 uint16_t spr_latency[5];
1462 /* cursor */
1463 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001464
1465 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001466 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001467 } wm;
1468
Paulo Zanoni8a187452013-12-06 20:32:13 -02001469 struct i915_runtime_pm pm;
1470
Daniel Vetter231f42a2012-11-02 19:55:05 +01001471 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1472 * here! */
1473 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001474 /* Old ums support infrastructure, same warning applies. */
1475 struct i915_ums_state ums;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001476 /* the indicator for dispatch video commands on two BSD rings */
1477 int ring_index;
Jani Nikula77fec552014-03-31 14:27:22 +03001478};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Chris Wilson2c1792a2013-08-01 18:39:55 +01001480static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1481{
1482 return dev->dev_private;
1483}
1484
Chris Wilsonb4519512012-05-11 14:29:30 +01001485/* Iterate over initialised rings */
1486#define for_each_ring(ring__, dev_priv__, i__) \
1487 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1488 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1489
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001490enum hdmi_force_audio {
1491 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1492 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1493 HDMI_AUDIO_AUTO, /* trust EDID */
1494 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1495};
1496
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001497#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001498
Chris Wilson37e680a2012-06-07 15:38:42 +01001499struct drm_i915_gem_object_ops {
1500 /* Interface between the GEM object and its backing storage.
1501 * get_pages() is called once prior to the use of the associated set
1502 * of pages before to binding them into the GTT, and put_pages() is
1503 * called after we no longer need them. As we expect there to be
1504 * associated cost with migrating pages between the backing storage
1505 * and making them available for the GPU (e.g. clflush), we may hold
1506 * onto the pages after they are no longer referenced by the GPU
1507 * in case they may be used again shortly (for example migrating the
1508 * pages to a different memory domain within the GTT). put_pages()
1509 * will therefore most likely be called when the object itself is
1510 * being released or under memory pressure (where we attempt to
1511 * reap pages for the shrinker).
1512 */
1513 int (*get_pages)(struct drm_i915_gem_object *);
1514 void (*put_pages)(struct drm_i915_gem_object *);
1515};
1516
Eric Anholt673a3942008-07-30 12:06:12 -07001517struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001518 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001519
Chris Wilson37e680a2012-06-07 15:38:42 +01001520 const struct drm_i915_gem_object_ops *ops;
1521
Ben Widawsky2f633152013-07-17 12:19:03 -07001522 /** List of VMAs backed by this object */
1523 struct list_head vma_list;
1524
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001525 /** Stolen memory for this object, instead of being backed by shmem. */
1526 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001527 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001528
Chris Wilson69dc4982010-10-19 10:36:51 +01001529 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001530 /** Used in execbuf to temporarily hold a ref */
1531 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001532
1533 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001534 * This is set if the object is on the active lists (has pending
1535 * rendering and so a non-zero seqno), and is not set if it i s on
1536 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001537 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001538 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001539
1540 /**
1541 * This is set if the object has been written to since last bound
1542 * to the GTT
1543 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001544 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001545
1546 /**
1547 * Fence register bits (if any) for this object. Will be set
1548 * as needed when mapped into the GTT.
1549 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001550 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001551 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001552
1553 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001554 * Advice: are the backing pages purgeable?
1555 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001556 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001557
1558 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001559 * Current tiling mode for the object.
1560 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001561 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001562 /**
1563 * Whether the tiling parameters for the currently associated fence
1564 * register have changed. Note that for the purposes of tracking
1565 * tiling changes we also treat the unfenced register, the register
1566 * slot that the object occupies whilst it executes a fenced
1567 * command (such as BLT on gen2/3), as a "fence".
1568 */
1569 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001570
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001571 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001572 * Is the object at the current location in the gtt mappable and
1573 * fenceable? Used to avoid costly recalculations.
1574 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001575 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001576
1577 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001578 * Whether the current gtt mapping needs to be mappable (and isn't just
1579 * mappable by accident). Track pin and fault separate for a more
1580 * accurate mappable working set.
1581 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001582 unsigned int fault_mappable:1;
1583 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001584 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001585
Chris Wilsoncaea7472010-11-12 13:53:37 +00001586 /*
1587 * Is the GPU currently using a fence to access this buffer,
1588 */
1589 unsigned int pending_fenced_gpu_access:1;
1590 unsigned int fenced_gpu_access:1;
1591
Chris Wilson651d7942013-08-08 14:41:10 +01001592 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001593
Daniel Vetter7bddb012012-02-09 17:15:47 +01001594 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001595 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001596 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001597
Chris Wilson9da3da62012-06-01 15:20:22 +01001598 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001599 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001600
Daniel Vetter1286ff72012-05-10 15:25:09 +02001601 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001602 void *dma_buf_vmapping;
1603 int vmapping_count;
1604
Chris Wilsoncaea7472010-11-12 13:53:37 +00001605 struct intel_ring_buffer *ring;
1606
Chris Wilson1c293ea2012-04-17 15:31:27 +01001607 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001608 uint32_t last_read_seqno;
1609 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001610 /** Breadcrumb of last fenced GPU access to the buffer. */
1611 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001612
Daniel Vetter778c3542010-05-13 11:49:44 +02001613 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001614 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001615
Daniel Vetter80075d42013-10-09 21:23:52 +02001616 /** References from framebuffers, locks out tiling changes. */
1617 unsigned long framebuffer_references;
1618
Eric Anholt280b7132009-03-12 16:56:27 -07001619 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001620 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001621
Jesse Barnes79e53942008-11-07 14:24:08 -08001622 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001623 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001624 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001625
1626 /** for phy allocated objects */
1627 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001628};
1629
Daniel Vetter62b8b212010-04-09 19:05:08 +00001630#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001631
Eric Anholt673a3942008-07-30 12:06:12 -07001632/**
1633 * Request queue structure.
1634 *
1635 * The request queue allows us to note sequence numbers that have been emitted
1636 * and may be associated with active buffers to be retired.
1637 *
1638 * By keeping this list, we can avoid having to do questionable
1639 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1640 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1641 */
1642struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001643 /** On Which ring this request was generated */
1644 struct intel_ring_buffer *ring;
1645
Eric Anholt673a3942008-07-30 12:06:12 -07001646 /** GEM sequence number associated with this request. */
1647 uint32_t seqno;
1648
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001649 /** Position in the ringbuffer of the start of the request */
1650 u32 head;
1651
1652 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001653 u32 tail;
1654
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001655 /** Context related to this request */
1656 struct i915_hw_context *ctx;
1657
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001658 /** Batch buffer related to this request if any */
1659 struct drm_i915_gem_object *batch_obj;
1660
Eric Anholt673a3942008-07-30 12:06:12 -07001661 /** Time at which this request was emitted, in jiffies. */
1662 unsigned long emitted_jiffies;
1663
Eric Anholtb9624422009-06-03 07:27:35 +00001664 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001665 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001666
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001667 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001668 /** file_priv list entry for this request */
1669 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001670};
1671
1672struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001673 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001674 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001675
Eric Anholt673a3942008-07-30 12:06:12 -07001676 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001677 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001678 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001679 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001680 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001681 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001682
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001683 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001684 atomic_t rps_wait_boost;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001685 struct intel_ring_buffer *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001686};
1687
Brad Volkin351e3db2014-02-18 10:15:46 -08001688/*
1689 * A command that requires special handling by the command parser.
1690 */
1691struct drm_i915_cmd_descriptor {
1692 /*
1693 * Flags describing how the command parser processes the command.
1694 *
1695 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1696 * a length mask if not set
1697 * CMD_DESC_SKIP: The command is allowed but does not follow the
1698 * standard length encoding for the opcode range in
1699 * which it falls
1700 * CMD_DESC_REJECT: The command is never allowed
1701 * CMD_DESC_REGISTER: The command should be checked against the
1702 * register whitelist for the appropriate ring
1703 * CMD_DESC_MASTER: The command is allowed if the submitting process
1704 * is the DRM master
1705 */
1706 u32 flags;
1707#define CMD_DESC_FIXED (1<<0)
1708#define CMD_DESC_SKIP (1<<1)
1709#define CMD_DESC_REJECT (1<<2)
1710#define CMD_DESC_REGISTER (1<<3)
1711#define CMD_DESC_BITMASK (1<<4)
1712#define CMD_DESC_MASTER (1<<5)
1713
1714 /*
1715 * The command's unique identification bits and the bitmask to get them.
1716 * This isn't strictly the opcode field as defined in the spec and may
1717 * also include type, subtype, and/or subop fields.
1718 */
1719 struct {
1720 u32 value;
1721 u32 mask;
1722 } cmd;
1723
1724 /*
1725 * The command's length. The command is either fixed length (i.e. does
1726 * not include a length field) or has a length field mask. The flag
1727 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1728 * a length mask. All command entries in a command table must include
1729 * length information.
1730 */
1731 union {
1732 u32 fixed;
1733 u32 mask;
1734 } length;
1735
1736 /*
1737 * Describes where to find a register address in the command to check
1738 * against the ring's register whitelist. Only valid if flags has the
1739 * CMD_DESC_REGISTER bit set.
1740 */
1741 struct {
1742 u32 offset;
1743 u32 mask;
1744 } reg;
1745
1746#define MAX_CMD_DESC_BITMASKS 3
1747 /*
1748 * Describes command checks where a particular dword is masked and
1749 * compared against an expected value. If the command does not match
1750 * the expected value, the parser rejects it. Only valid if flags has
1751 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1752 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001753 *
1754 * If the check specifies a non-zero condition_mask then the parser
1755 * only performs the check when the bits specified by condition_mask
1756 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001757 */
1758 struct {
1759 u32 offset;
1760 u32 mask;
1761 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001762 u32 condition_offset;
1763 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001764 } bits[MAX_CMD_DESC_BITMASKS];
1765};
1766
1767/*
1768 * A table of commands requiring special handling by the command parser.
1769 *
1770 * Each ring has an array of tables. Each table consists of an array of command
1771 * descriptors, which must be sorted with command opcodes in ascending order.
1772 */
1773struct drm_i915_cmd_table {
1774 const struct drm_i915_cmd_descriptor *table;
1775 int count;
1776};
1777
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001778#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001779
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001780#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1781#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001782#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001783#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001784#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001785#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1786#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001787#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1788#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1789#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001790#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001791#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001792#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1793#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001794#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1795#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001796#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001797#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001798#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1799 (dev)->pdev->device == 0x0152 || \
1800 (dev)->pdev->device == 0x015a)
1801#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1802 (dev)->pdev->device == 0x0106 || \
1803 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001804#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001805#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001806#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001807#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001808#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001809#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001810 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001811#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1812 (((dev)->pdev->device & 0xf) == 0x2 || \
1813 ((dev)->pdev->device & 0xf) == 0x6 || \
1814 ((dev)->pdev->device & 0xf) == 0xe))
1815#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001816 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001817#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001818#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001819 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001820#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001821
Jesse Barnes85436692011-04-06 12:11:14 -07001822/*
1823 * The genX designation typically refers to the render engine, so render
1824 * capability related checks should use IS_GEN, while display and other checks
1825 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1826 * chips, etc.).
1827 */
Zou Nan haicae58522010-11-09 17:17:32 +08001828#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1829#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1830#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1831#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1832#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001833#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001834#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001835
Ben Widawsky73ae4782013-10-15 10:02:57 -07001836#define RENDER_RING (1<<RCS)
1837#define BSD_RING (1<<VCS)
1838#define BLT_RING (1<<BCS)
1839#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001840#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001841#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001842#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001843#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1844#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1845#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1846#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1847 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001848#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1849
Ben Widawsky254f9652012-06-04 14:42:42 -07001850#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001851#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001852#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1853 && !IS_BROADWELL(dev))
1854#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001855#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001856
Chris Wilson05394f32010-11-08 19:18:58 +00001857#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001858#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1859
Daniel Vetterb45305f2012-12-17 16:21:27 +01001860/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1861#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01001862/*
1863 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1864 * even when in MSI mode. This results in spurious interrupt warnings if the
1865 * legacy irq no. is shared with another device. The kernel then disables that
1866 * interrupt source and so prevents the other device from working properly.
1867 */
1868#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1869#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01001870
Zou Nan haicae58522010-11-09 17:17:32 +08001871/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1872 * rows, which changed the alignment requirements and fence programming.
1873 */
1874#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1875 IS_I915GM(dev)))
1876#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1877#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1878#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001879#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1880#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001881
1882#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1883#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001884#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001885
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001886#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001887
Damien Lespiaudd93be52013-04-22 18:40:39 +01001888#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001889#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001890#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001891#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
1892 IS_BROADWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001893
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001894#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1895#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1896#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1897#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1898#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1899#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1900
Chris Wilson2c1792a2013-08-01 18:39:55 +01001901#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001902#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001903#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1904#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001905#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001906#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001907
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001908/* DPF == dynamic parity feature */
1909#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1910#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001911
Ben Widawskyc8735b02012-09-07 19:43:39 -07001912#define GT_FREQUENCY_MULTIPLIER 50
1913
Chris Wilson05394f32010-11-08 19:18:58 +00001914#include "i915_trace.h"
1915
Rob Clarkbaa70942013-08-02 13:27:49 -04001916extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001917extern int i915_max_ioctl;
1918
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001919extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1920extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001921extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1922extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1923
Jani Nikulad330a952014-01-21 11:24:25 +02001924/* i915_params.c */
1925struct i915_params {
1926 int modeset;
1927 int panel_ignore_lid;
1928 unsigned int powersave;
1929 int semaphores;
1930 unsigned int lvds_downclock;
1931 int lvds_channel_mode;
1932 int panel_use_ssc;
1933 int vbt_sdvo_panel_type;
1934 int enable_rc6;
1935 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02001936 int enable_ppgtt;
1937 int enable_psr;
1938 unsigned int preliminary_hw_support;
1939 int disable_power_well;
1940 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00001941 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08001942 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00001943 /* leave bools at the end to not create holes */
1944 bool enable_hangcheck;
1945 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02001946 bool prefault_disable;
1947 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00001948 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02001949 bool disable_vtd_wa;
Jani Nikulad330a952014-01-21 11:24:25 +02001950};
1951extern struct i915_params i915 __read_mostly;
1952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001954void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001955extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001956extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001957extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001958extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001959extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001960extern void i915_driver_preclose(struct drm_device *dev,
1961 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001962extern void i915_driver_postclose(struct drm_device *dev,
1963 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001964extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001965#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001966extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1967 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001968#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001969extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001970 struct drm_clip_rect *box,
1971 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001972extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001973extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001974extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1975extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1976extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1977extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03001978int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001979
Jesse Barnes073f34d2012-11-02 11:13:59 -07001980extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001981
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001983void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02001984__printf(3, 4)
1985void i915_handle_error(struct drm_device *dev, bool wedged,
1986 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987
Deepak S76c3552f2014-01-30 23:08:16 +05301988void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
1989 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001990extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001991extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001992
1993extern void intel_uncore_sanitize(struct drm_device *dev);
1994extern void intel_uncore_early_sanitize(struct drm_device *dev);
1995extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001996extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001997extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001998
Keith Packard7c463582008-11-04 02:03:27 -08001999void
Jani Nikula50227e12014-03-31 14:27:21 +03002000i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002001 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002002
2003void
Jani Nikula50227e12014-03-31 14:27:21 +03002004i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002005 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002006
Imre Deakf8b79e52014-03-04 19:23:07 +02002007void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2008void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2009
Eric Anholt673a3942008-07-30 12:06:12 -07002010/* i915_gem.c */
2011int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2012 struct drm_file *file_priv);
2013int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2014 struct drm_file *file_priv);
2015int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *file_priv);
2017int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *file_priv);
2019int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2020 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002021int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2022 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002023int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file_priv);
2025int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *file_priv);
2027int i915_gem_execbuffer(struct drm_device *dev, void *data,
2028 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002029int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2030 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002031int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2032 struct drm_file *file_priv);
2033int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
2035int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002037int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file);
2039int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002041int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2042 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002043int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002045int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
2047int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
2049int i915_gem_set_tiling(struct drm_device *dev, void *data,
2050 struct drm_file *file_priv);
2051int i915_gem_get_tiling(struct drm_device *dev, void *data,
2052 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002053int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2054 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002055int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2056 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002057void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002058void *i915_gem_object_alloc(struct drm_device *dev);
2059void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002060void i915_gem_object_init(struct drm_i915_gem_object *obj,
2061 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002062struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2063 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002064void i915_init_vm(struct drm_i915_private *dev_priv,
2065 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002066void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002067void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002068
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002069#define PIN_MAPPABLE 0x1
2070#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002071#define PIN_GLOBAL 0x4
Chris Wilson20217462010-11-23 15:26:33 +00002072int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002073 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002074 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002075 unsigned flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002076int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002077int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002078void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002079void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002080void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002081
Brad Volkin4c914c02014-02-18 10:15:45 -08002082int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2083 int *needs_clflush);
2084
Chris Wilson37e680a2012-06-07 15:38:42 +01002085int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002086static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2087{
Imre Deak67d5a502013-02-18 19:28:02 +02002088 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002089
Imre Deak67d5a502013-02-18 19:28:02 +02002090 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002091 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002092
2093 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002094}
Chris Wilsona5570172012-09-04 21:02:54 +01002095static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2096{
2097 BUG_ON(obj->pages == NULL);
2098 obj->pages_pin_count++;
2099}
2100static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2101{
2102 BUG_ON(obj->pages_pin_count == 0);
2103 obj->pages_pin_count--;
2104}
2105
Chris Wilson54cf91d2010-11-25 18:00:26 +00002106int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002107int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2108 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002109void i915_vma_move_to_active(struct i915_vma *vma,
2110 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002111int i915_gem_dumb_create(struct drm_file *file_priv,
2112 struct drm_device *dev,
2113 struct drm_mode_create_dumb *args);
2114int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2115 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002116/**
2117 * Returns true if seq1 is later than seq2.
2118 */
2119static inline bool
2120i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2121{
2122 return (int32_t)(seq1 - seq2) >= 0;
2123}
2124
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002125int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2126int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002127int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002128int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002129
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002130static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002131i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2132{
2133 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2134 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2135 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002136 return true;
2137 } else
2138 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002139}
2140
2141static inline void
2142i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2143{
2144 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2145 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002146 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002147 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2148 }
2149}
2150
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002151struct drm_i915_gem_request *
2152i915_gem_find_active_request(struct intel_ring_buffer *ring);
2153
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002154bool i915_gem_retire_requests(struct drm_device *dev);
Daniel Vetter33196de2012-11-14 17:14:05 +01002155int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002156 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002157static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2158{
2159 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002160 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002161}
2162
2163static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2164{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002165 return atomic_read(&error->reset_counter) & I915_WEDGED;
2166}
2167
2168static inline u32 i915_reset_count(struct i915_gpu_error *error)
2169{
2170 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002171}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002172
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002173static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2174{
2175 return dev_priv->gpu_error.stop_rings == 0 ||
2176 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2177}
2178
2179static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2180{
2181 return dev_priv->gpu_error.stop_rings == 0 ||
2182 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2183}
2184
Chris Wilson069efc12010-09-30 16:53:18 +01002185void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002186bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002187int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002188int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002189int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002190int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002191void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002192void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002193int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002194int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002195int __i915_add_request(struct intel_ring_buffer *ring,
2196 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002197 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002198 u32 *seqno);
2199#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002200 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002201int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2202 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002203int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002204int __must_check
2205i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2206 bool write);
2207int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002208i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2209int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002210i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2211 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002212 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002213void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002214int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002215 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002216 int id,
2217 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002218void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002219 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002220void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002221int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002222void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002223
Chris Wilson467cffb2011-03-07 10:42:03 +00002224uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002225i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2226uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002227i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2228 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002229
Chris Wilsone4ffd172011-04-04 09:44:39 +01002230int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2231 enum i915_cache_level cache_level);
2232
Daniel Vetter1286ff72012-05-10 15:25:09 +02002233struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2234 struct dma_buf *dma_buf);
2235
2236struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2237 struct drm_gem_object *gem_obj, int flags);
2238
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002239void i915_gem_restore_fences(struct drm_device *dev);
2240
Ben Widawskya70a3142013-07-31 16:59:56 -07002241unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2242 struct i915_address_space *vm);
2243bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2244bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2245 struct i915_address_space *vm);
2246unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2247 struct i915_address_space *vm);
2248struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2249 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002250struct i915_vma *
2251i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2252 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002253
2254struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002255static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2256 struct i915_vma *vma;
2257 list_for_each_entry(vma, &obj->vma_list, vma_link)
2258 if (vma->pin_count > 0)
2259 return true;
2260 return false;
2261}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002262
Ben Widawskya70a3142013-07-31 16:59:56 -07002263/* Some GGTT VM helpers */
2264#define obj_to_ggtt(obj) \
2265 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2266static inline bool i915_is_ggtt(struct i915_address_space *vm)
2267{
2268 struct i915_address_space *ggtt =
2269 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2270 return vm == ggtt;
2271}
2272
2273static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2274{
2275 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2276}
2277
2278static inline unsigned long
2279i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2280{
2281 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2282}
2283
2284static inline unsigned long
2285i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2286{
2287 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2288}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002289
2290static inline int __must_check
2291i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2292 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002293 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002294{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002295 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002296}
Ben Widawskya70a3142013-07-31 16:59:56 -07002297
Daniel Vetterb2871102014-02-14 14:01:19 +01002298static inline int
2299i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2300{
2301 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2302}
2303
2304void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2305
Ben Widawsky254f9652012-06-04 14:42:42 -07002306/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002307#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002308int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002309void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002310void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002311int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002312int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002313void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002314int i915_switch_context(struct intel_ring_buffer *ring,
Chris Wilson691e6412014-04-09 09:07:36 +01002315 struct i915_hw_context *to);
Ben Widawsky41bde552013-12-06 14:11:21 -08002316struct i915_hw_context *
2317i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002318void i915_gem_context_free(struct kref *ctx_ref);
2319static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2320{
Chris Wilson691e6412014-04-09 09:07:36 +01002321 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002322}
2323
2324static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2325{
Chris Wilson691e6412014-04-09 09:07:36 +01002326 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002327}
2328
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002329static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2330{
2331 return c->id == DEFAULT_CONTEXT_ID;
2332}
2333
Ben Widawsky84624812012-06-04 14:42:54 -07002334int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2335 struct drm_file *file);
2336int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002338
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002339/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002340int __must_check i915_gem_evict_something(struct drm_device *dev,
2341 struct i915_address_space *vm,
2342 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002343 unsigned alignment,
2344 unsigned cache_level,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002345 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002346int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002347int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002348
Ben Widawsky0260c422014-03-22 22:47:21 -07002349/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002350static inline void i915_gem_chipset_flush(struct drm_device *dev)
2351{
Chris Wilson05394f32010-11-08 19:18:58 +00002352 if (INTEL_INFO(dev)->gen < 6)
2353 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002354}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002355
Chris Wilson9797fbf2012-04-24 15:47:39 +01002356/* i915_gem_stolen.c */
2357int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002358int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2359void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002360void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002361struct drm_i915_gem_object *
2362i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002363struct drm_i915_gem_object *
2364i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2365 u32 stolen_offset,
2366 u32 gtt_offset,
2367 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002368void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002369
Eric Anholt673a3942008-07-30 12:06:12 -07002370/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002371static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002372{
Jani Nikula50227e12014-03-31 14:27:21 +03002373 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002374
2375 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2376 obj->tiling_mode != I915_TILING_NONE;
2377}
2378
Eric Anholt673a3942008-07-30 12:06:12 -07002379void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002380void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2381void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002382
2383/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002384#if WATCH_LISTS
2385int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002386#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002387#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002388#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389
Ben Gamari20172632009-02-17 20:08:50 -05002390/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002391int i915_debugfs_init(struct drm_minor *minor);
2392void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002393#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002394void intel_display_crc_init(struct drm_device *dev);
2395#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002396static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002397#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002398
2399/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002400__printf(2, 3)
2401void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002402int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2403 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002404int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2405 size_t count, loff_t pos);
2406static inline void i915_error_state_buf_release(
2407 struct drm_i915_error_state_buf *eb)
2408{
2409 kfree(eb->buf);
2410}
Mika Kuoppala58174462014-02-25 17:11:26 +02002411void i915_capture_error_state(struct drm_device *dev, bool wedge,
2412 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002413void i915_error_state_get(struct drm_device *dev,
2414 struct i915_error_state_file_priv *error_priv);
2415void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2416void i915_destroy_error_state(struct drm_device *dev);
2417
2418void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2419const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002420
Brad Volkin351e3db2014-02-18 10:15:46 -08002421/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002422int i915_cmd_parser_get_version(void);
Brad Volkin351e3db2014-02-18 10:15:46 -08002423void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2424bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2425int i915_parse_cmds(struct intel_ring_buffer *ring,
2426 struct drm_i915_gem_object *batch_obj,
2427 u32 batch_start_offset,
2428 bool is_master);
2429
Jesse Barnes317c35d2008-08-25 15:11:06 -07002430/* i915_suspend.c */
2431extern int i915_save_state(struct drm_device *dev);
2432extern int i915_restore_state(struct drm_device *dev);
2433
Daniel Vetterd8157a32013-01-25 17:53:20 +01002434/* i915_ums.c */
2435void i915_save_display_reg(struct drm_device *dev);
2436void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002437
Ben Widawsky0136db582012-04-10 21:17:01 -07002438/* i915_sysfs.c */
2439void i915_setup_sysfs(struct drm_device *dev_priv);
2440void i915_teardown_sysfs(struct drm_device *dev_priv);
2441
Chris Wilsonf899fc62010-07-20 15:44:45 -07002442/* intel_i2c.c */
2443extern int intel_setup_gmbus(struct drm_device *dev);
2444extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002445static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002446{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002447 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002448}
2449
2450extern struct i2c_adapter *intel_gmbus_get_adapter(
2451 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002452extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2453extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002454static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002455{
2456 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2457}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002458extern void intel_i2c_reset(struct drm_device *dev);
2459
Chris Wilson3b617962010-08-24 09:02:58 +01002460/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002461struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002462#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002463extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002464extern void intel_opregion_init(struct drm_device *dev);
2465extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002466extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002467extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2468 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002469extern int intel_opregion_notify_adapter(struct drm_device *dev,
2470 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002471#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002472static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002473static inline void intel_opregion_init(struct drm_device *dev) { return; }
2474static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002475static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002476static inline int
2477intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2478{
2479 return 0;
2480}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002481static inline int
2482intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2483{
2484 return 0;
2485}
Len Brown65e082c2008-10-24 17:18:10 -04002486#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002487
Jesse Barnes723bfd72010-10-07 16:01:13 -07002488/* intel_acpi.c */
2489#ifdef CONFIG_ACPI
2490extern void intel_register_dsm_handler(void);
2491extern void intel_unregister_dsm_handler(void);
2492#else
2493static inline void intel_register_dsm_handler(void) { return; }
2494static inline void intel_unregister_dsm_handler(void) { return; }
2495#endif /* CONFIG_ACPI */
2496
Jesse Barnes79e53942008-11-07 14:24:08 -08002497/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002498extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002499extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002500extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002501extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002502extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002503extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002504extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002505extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2506 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002507extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002508extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002509extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002510extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002511extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002512extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002513extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002514extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2515extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2516extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002517extern void intel_detect_pch(struct drm_device *dev);
2518extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002519extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002520
Ben Widawsky2911a352012-04-05 14:47:36 -07002521extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002522int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2523 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002524int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2525 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002526
Chris Wilson6ef3d422010-08-04 20:26:07 +01002527/* overlay */
2528extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002529extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2530 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002531
2532extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002533extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002534 struct drm_device *dev,
2535 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002536
Ben Widawskyb7287d82011-04-25 11:22:22 -07002537/* On SNB platform, before reading ring registers forcewake bit
2538 * must be set to prevent GT core from power down and stale values being
2539 * returned.
2540 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302541void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2542void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002543void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002544
Ben Widawsky42c05262012-09-26 10:34:00 -07002545int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2546int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002547
2548/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002549u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2550void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2551u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002552u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2553void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2554u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2555void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2556u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2557void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002558u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2559void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002560u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2561void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002562u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2563void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002564u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2565 enum intel_sbi_destination destination);
2566void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2567 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302568u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2569void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002570
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002571int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2572int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002573
Deepak Sc8d9a592013-11-23 14:55:42 +05302574#define FORCEWAKE_RENDER (1 << 0)
2575#define FORCEWAKE_MEDIA (1 << 1)
2576#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2577
2578
Ben Widawsky0b274482013-10-04 21:22:51 -07002579#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2580#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002581
Ben Widawsky0b274482013-10-04 21:22:51 -07002582#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2583#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2584#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2585#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002586
Ben Widawsky0b274482013-10-04 21:22:51 -07002587#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2588#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2589#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2590#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002591
Chris Wilson698b3132014-03-21 13:16:43 +00002592/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2593 * will be implemented using 2 32-bit writes in an arbitrary order with
2594 * an arbitrary delay between them. This can cause the hardware to
2595 * act upon the intermediate value, possibly leading to corruption and
2596 * machine death. You have been warned.
2597 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002598#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2599#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002600
Chris Wilson50877442014-03-21 12:41:53 +00002601#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2602 u32 upper = I915_READ(upper_reg); \
2603 u32 lower = I915_READ(lower_reg); \
2604 u32 tmp = I915_READ(upper_reg); \
2605 if (upper != tmp) { \
2606 upper = tmp; \
2607 lower = I915_READ(lower_reg); \
2608 WARN_ON(I915_READ(upper_reg) != upper); \
2609 } \
2610 (u64)upper << 32 | lower; })
2611
Zou Nan haicae58522010-11-09 17:17:32 +08002612#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2613#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2614
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002615/* "Broadcast RGB" property */
2616#define INTEL_BROADCAST_RGB_AUTO 0
2617#define INTEL_BROADCAST_RGB_FULL 1
2618#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002619
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002620static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2621{
2622 if (HAS_PCH_SPLIT(dev))
2623 return CPU_VGACNTRL;
2624 else if (IS_VALLEYVIEW(dev))
2625 return VLV_VGACNTRL;
2626 else
2627 return VGACNTRL;
2628}
2629
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002630static inline void __user *to_user_ptr(u64 address)
2631{
2632 return (void __user *)(uintptr_t)address;
2633}
2634
Imre Deakdf977292013-05-21 20:03:17 +03002635static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2636{
2637 unsigned long j = msecs_to_jiffies(m);
2638
2639 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2640}
2641
2642static inline unsigned long
2643timespec_to_jiffies_timeout(const struct timespec *value)
2644{
2645 unsigned long j = timespec_to_jiffies(value);
2646
2647 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2648}
2649
Paulo Zanonidce56b32013-12-19 14:29:40 -02002650/*
2651 * If you need to wait X milliseconds between events A and B, but event B
2652 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2653 * when event A happened, then just before event B you call this function and
2654 * pass the timestamp as the first argument, and X as the second argument.
2655 */
2656static inline void
2657wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2658{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002659 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002660
2661 /*
2662 * Don't re-read the value of "jiffies" every time since it may change
2663 * behind our back and break the math.
2664 */
2665 tmp_jiffies = jiffies;
2666 target_jiffies = timestamp_jiffies +
2667 msecs_to_jiffies_timeout(to_wait_ms);
2668
2669 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002670 remaining_jiffies = target_jiffies - tmp_jiffies;
2671 while (remaining_jiffies)
2672 remaining_jiffies =
2673 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002674 }
2675}
2676
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677#endif