blob: ba4f2b1d0c7f626bdfd79aa8ae26b61f543a18da [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020061 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070063};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070065
Paulo Zanonia5c961d2012-10-24 15:59:34 -020066enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020072};
73#define transcoder_name(t) ((t) + 'A')
74
Jesse Barnes80824002009-09-10 15:28:06 -070075enum plane {
76 PLANE_A = 0,
77 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070079};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080081
Damien Lespiaud615a162014-03-03 17:31:48 +000082#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030083
Eugeni Dodonov2b139522012-03-29 12:32:22 -030084enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
Chon Ming Leee4607fc2013-11-06 14:36:35 +080094#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
Paulo Zanonib97186f2013-05-03 12:15:36 -0300106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300116 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200117 POWER_DOMAIN_PORT_DDI_A_2_LANES,
118 POWER_DOMAIN_PORT_DDI_A_4_LANES,
119 POWER_DOMAIN_PORT_DDI_B_2_LANES,
120 POWER_DOMAIN_PORT_DDI_B_4_LANES,
121 POWER_DOMAIN_PORT_DDI_C_2_LANES,
122 POWER_DOMAIN_PORT_DDI_C_4_LANES,
123 POWER_DOMAIN_PORT_DDI_D_2_LANES,
124 POWER_DOMAIN_PORT_DDI_D_4_LANES,
125 POWER_DOMAIN_PORT_DSI,
126 POWER_DOMAIN_PORT_CRT,
127 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300128 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200129 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300130 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300131
132 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300133};
134
135#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
136#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
137 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300138#define POWER_DOMAIN_TRANSCODER(tran) \
139 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
140 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300141
Egbert Eich1d843f92013-02-25 12:06:49 -0500142enum hpd_pin {
143 HPD_NONE = 0,
144 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
145 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
146 HPD_CRT,
147 HPD_SDVO_B,
148 HPD_SDVO_C,
149 HPD_PORT_B,
150 HPD_PORT_C,
151 HPD_PORT_D,
152 HPD_NUM_PINS
153};
154
Chris Wilson2a2d5482012-12-03 11:49:06 +0000155#define I915_GEM_GPU_DOMAINS \
156 (I915_GEM_DOMAIN_RENDER | \
157 I915_GEM_DOMAIN_SAMPLER | \
158 I915_GEM_DOMAIN_COMMAND | \
159 I915_GEM_DOMAIN_INSTRUCTION | \
160 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700161
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700162#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000163#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200165#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
166 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
167 if ((intel_encoder)->base.crtc == (__crtc))
168
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800169#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
170 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
171 if ((intel_connector)->base.encoder == (__encoder))
172
Daniel Vettere7b903d2013-06-05 13:34:14 +0200173struct drm_i915_private;
174
Daniel Vettere2b78262013-06-07 23:10:03 +0200175enum intel_dpll_id {
176 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
177 /* real shared dpll ids must be >= 0 */
178 DPLL_ID_PCH_PLL_A,
179 DPLL_ID_PCH_PLL_B,
180};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100181#define I915_NUM_PLLS 2
182
Daniel Vetter53589012013-06-05 13:34:16 +0200183struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200184 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200185 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200186 uint32_t fp0;
187 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200188};
189
Daniel Vetter46edb022013-06-05 13:34:12 +0200190struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 int refcount; /* count of number of CRTCs sharing this PLL */
192 int active; /* count of number of active CRTCs (i.e. DPMS on) */
193 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200194 const char *name;
195 /* should match the index in the dev_priv->shared_dplls array */
196 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200197 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200198 void (*mode_set)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200200 void (*enable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
202 void (*disable)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200204 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll,
206 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100209/* Used by dp and fdi links */
210struct intel_link_m_n {
211 uint32_t tu;
212 uint32_t gmch_m;
213 uint32_t gmch_n;
214 uint32_t link_m;
215 uint32_t link_n;
216};
217
218void intel_link_compute_m_n(int bpp, int nlanes,
219 int pixel_clock, int link_clock,
220 struct intel_link_m_n *m_n);
221
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300222struct intel_ddi_plls {
223 int spll_refcount;
224 int wrpll1_refcount;
225 int wrpll2_refcount;
226};
227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228/* Interface history:
229 *
230 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100231 * 1.2: Add Power Management
232 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100233 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000234 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000235 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
236 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 */
238#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000239#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define DRIVER_PATCHLEVEL 0
241
Chris Wilson23bc5982010-09-29 16:10:57 +0100242#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100243#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700244
Dave Airlie71acb5e2008-12-30 20:31:46 +1000245#define I915_GEM_PHYS_CURSOR_0 1
246#define I915_GEM_PHYS_CURSOR_1 2
247#define I915_GEM_PHYS_OVERLAY_REGS 3
248#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
249
250struct drm_i915_gem_phys_object {
251 int id;
252 struct page **page_list;
253 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000254 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000255};
256
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700257struct opregion_header;
258struct opregion_acpi;
259struct opregion_swsci;
260struct opregion_asle;
261
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100262struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700263 struct opregion_header __iomem *header;
264 struct opregion_acpi __iomem *acpi;
265 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300266 u32 swsci_gbda_sub_functions;
267 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700268 struct opregion_asle __iomem *asle;
269 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000270 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200271 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100272};
Chris Wilson44834a62010-08-19 16:09:23 +0100273#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100274
Chris Wilson6ef3d422010-08-04 20:26:07 +0100275struct intel_overlay;
276struct intel_overlay_error_state;
277
Dave Airlie7c1c2872008-11-28 14:22:24 +1000278struct drm_i915_master_private {
279 drm_local_map_t *sarea;
280 struct _drm_i915_sarea *sarea_priv;
281};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800282#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300283#define I915_MAX_NUM_FENCES 32
284/* 32 fences + sign bit for FENCE_REG_NONE */
285#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800286
287struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200288 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000289 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100290 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800291};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000292
yakui_zhao9b9d1722009-05-31 17:17:17 +0800293struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100294 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800295 u8 dvo_port;
296 u8 slave_addr;
297 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100298 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400299 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800300};
301
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000302struct intel_display_error_state;
303
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700304struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200305 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800306 struct timeval time;
307
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200309 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200310 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200311
Ben Widawsky585b0282014-01-30 00:19:37 -0800312 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700313 u32 eir;
314 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700315 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700316 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000317 u32 derrmr;
318 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800322 u32 gac_eco;
323 u32 gam_ecochk;
324 u32 gab_ctl;
325 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800326 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800327 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
Chris Wilson52d39a22012-02-15 11:25:37 +0000332 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000333 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
354 u32 acthd;
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
360 u32 fault_reg;
361 u32 faddr;
362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
Chris Wilson52d39a22012-02-15 11:25:37 +0000365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800370
Chris Wilson52d39a22012-02-15 11:25:37 +0000371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000374 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000375 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000387 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000388 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000389 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000390 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100391 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100400 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100401 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700402 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800403
Ben Widawsky95f53012013-07-31 17:00:15 -0700404 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700405};
406
Jani Nikula7bd688c2013-11-08 16:48:56 +0200407struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100408struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800409struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100410struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200411struct intel_limit;
412struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100413
Jesse Barnese70236a2009-09-21 10:42:27 -0700414struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400415 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200416 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700417 void (*disable_fbc)(struct drm_device *dev);
418 int (*get_display_clock_speed)(struct drm_device *dev);
419 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200420 /**
421 * find_dpll() - Find the best values for the PLL
422 * @limit: limits for the PLL
423 * @crtc: current CRTC
424 * @target: target frequency in kHz
425 * @refclk: reference clock frequency in kHz
426 * @match_clock: if provided, @best_clock P divider must
427 * match the P divider from @match_clock
428 * used for LVDS downclocking
429 * @best_clock: best PLL values found
430 *
431 * Returns true on success, false on failure.
432 */
433 bool (*find_dpll)(const struct intel_limit *limit,
434 struct drm_crtc *crtc,
435 int target, int refclk,
436 struct dpll *match_clock,
437 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300438 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300439 void (*update_sprite_wm)(struct drm_plane *plane,
440 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300441 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300442 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200443 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100444 /* Returns the active state of the crtc, and if the crtc is active,
445 * fills out the pipe-config with the hw state. */
446 bool (*get_pipe_config)(struct intel_crtc *,
447 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800448 void (*get_plane_config)(struct intel_crtc *,
449 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700450 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700451 int x, int y,
452 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200453 void (*crtc_enable)(struct drm_crtc *crtc);
454 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100455 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800456 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300457 struct drm_crtc *crtc,
458 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700459 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700460 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700461 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
462 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700463 struct drm_i915_gem_object *obj,
464 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700465 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
466 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100467 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200473
474 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700480};
481
Chris Wilson907b28c2013-07-19 20:36:52 +0100482struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300501};
502
Chris Wilson907b28c2013-07-19 20:36:52 +0100503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100510
Deepak S940aece2013-11-23 14:55:43 +0530511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
Chris Wilson82326442014-03-05 12:00:39 +0000514 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100515};
516
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700531 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100539 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100540 func(has_ddi) sep \
541 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200542
Damien Lespiaua587f772013-04-22 18:40:38 +0100543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200545
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500546struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200547 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700548 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000549 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000550 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700551 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
556 int dpll_offsets[I915_MAX_PIPES];
557 int dpll_md_offsets[I915_MAX_PIPES];
558 int palette_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500559};
560
Damien Lespiaua587f772013-04-22 18:40:38 +0100561#undef DEFINE_FLAG
562#undef SEP_SEMICOLON
563
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800564enum i915_cache_level {
565 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100566 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
567 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
568 caches, eg sampler/render caches, and the
569 large Last-Level-Cache. LLC is coherent with
570 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100571 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800572};
573
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700574typedef uint32_t gen6_gtt_pte_t;
575
Ben Widawsky6f65e292013-12-06 14:10:56 -0800576/**
577 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
578 * VMA's presence cannot be guaranteed before binding, or after unbinding the
579 * object into/from the address space.
580 *
581 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
582 * will always be <= an objects lifetime. So object refcounting should cover us.
583 */
584struct i915_vma {
585 struct drm_mm_node node;
586 struct drm_i915_gem_object *obj;
587 struct i915_address_space *vm;
588
589 /** This object's place on the active/inactive lists */
590 struct list_head mm_list;
591
592 struct list_head vma_link; /* Link in the object's VMA list */
593
594 /** This vma's place in the batchbuffer or on the eviction list */
595 struct list_head exec_list;
596
597 /**
598 * Used for performing relocations during execbuffer insertion.
599 */
600 struct hlist_node exec_node;
601 unsigned long exec_handle;
602 struct drm_i915_gem_exec_object2 *exec_entry;
603
604 /**
605 * How many users have pinned this object in GTT space. The following
606 * users can each hold at most one reference: pwrite/pread, pin_ioctl
607 * (via user_pin_count), execbuffer (objects are not allowed multiple
608 * times for the same batchbuffer), and the framebuffer code. When
609 * switching/pageflipping, the framebuffer code has at most two buffers
610 * pinned per crtc.
611 *
612 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
613 * bits with absolutely no headroom. So use 4 bits. */
614 unsigned int pin_count:4;
615#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
616
617 /** Unmap an object from an address space. This usually consists of
618 * setting the valid PTE entries to a reserved scratch page. */
619 void (*unbind_vma)(struct i915_vma *vma);
620 /* Map an object into an address space with the given cache flags. */
621#define GLOBAL_BIND (1<<0)
622 void (*bind_vma)(struct i915_vma *vma,
623 enum i915_cache_level cache_level,
624 u32 flags);
625};
626
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700627struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700628 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700629 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700630 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700631 unsigned long start; /* Start offset always 0 for dri2 */
632 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
633
634 struct {
635 dma_addr_t addr;
636 struct page *page;
637 } scratch;
638
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700639 /**
640 * List of objects currently involved in rendering.
641 *
642 * Includes buffers having the contents of their GPU caches
643 * flushed, not necessarily primitives. last_rendering_seqno
644 * represents when the rendering involved will be completed.
645 *
646 * A reference is held on the buffer while on this list.
647 */
648 struct list_head active_list;
649
650 /**
651 * LRU list of objects which are not in the ringbuffer and
652 * are ready to unbind, but are still in the GTT.
653 *
654 * last_rendering_seqno is 0 while an object is in this list.
655 *
656 * A reference is not held on the buffer while on this list,
657 * as merely being GTT-bound shouldn't prevent its being
658 * freed, and we'll pull it off the list in the free path.
659 */
660 struct list_head inactive_list;
661
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700662 /* FIXME: Need a more generic return type */
663 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700664 enum i915_cache_level level,
665 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700666 void (*clear_range)(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800667 uint64_t start,
668 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700669 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700670 void (*insert_entries)(struct i915_address_space *vm,
671 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -0800672 uint64_t start,
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700673 enum i915_cache_level cache_level);
674 void (*cleanup)(struct i915_address_space *vm);
675};
676
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800677/* The Graphics Translation Table is the way in which GEN hardware translates a
678 * Graphics Virtual Address into a Physical Address. In addition to the normal
679 * collateral associated with any va->pa translations GEN hardware also has a
680 * portion of the GTT which can be mapped by the CPU and remain both coherent
681 * and correct (in cases like swizzling). That region is referred to as GMADR in
682 * the spec.
683 */
684struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700685 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800686 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800687
688 unsigned long mappable_end; /* End offset that we can CPU map */
689 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
690 phys_addr_t mappable_base; /* PA of our GMADR */
691
692 /** "Graphics Stolen Memory" holds the global PTEs */
693 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800694
695 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800696
Ben Widawsky911bdf02013-06-27 16:30:23 -0700697 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800698
699 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800700 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800701 size_t *stolen, phys_addr_t *mappable_base,
702 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800703};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700704#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800705
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800706#define GEN8_LEGACY_PDPS 4
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100707struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700708 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800709 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800710 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100711 unsigned num_pd_entries;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800712 unsigned num_pd_pages; /* gen8+ */
Ben Widawsky37aca442013-11-04 20:47:32 -0800713 union {
714 struct page **pt_pages;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800715 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky37aca442013-11-04 20:47:32 -0800716 };
717 struct page *pd_pages;
Ben Widawsky37aca442013-11-04 20:47:32 -0800718 union {
719 uint32_t pd_offset;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800720 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
Ben Widawsky37aca442013-11-04 20:47:32 -0800721 };
722 union {
723 dma_addr_t *pt_dma_addr;
724 dma_addr_t *gen8_pt_dma_addr[4];
725 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100726
Ben Widawskya3d67d22013-12-06 14:11:06 -0800727 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800728 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
729 struct intel_ring_buffer *ring,
730 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800731 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200732};
733
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300734struct i915_ctx_hang_stats {
735 /* This context had batch pending when hang was declared */
736 unsigned batch_pending;
737
738 /* This context had batch active when hang was declared */
739 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300740
741 /* Time when this context was last blamed for a GPU reset */
742 unsigned long guilty_ts;
743
744 /* This context is banned to submit more work */
745 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300746};
Ben Widawsky40521052012-06-04 14:42:43 -0700747
748/* This must match up with the value previously used for execbuf2.rsvd1. */
749#define DEFAULT_CONTEXT_ID 0
750struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300751 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700752 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700753 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700754 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700755 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800756 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700757 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300758 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800759 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700760
761 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700762};
763
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700764struct i915_fbc {
765 unsigned long size;
766 unsigned int fb_id;
767 enum plane plane;
768 int y;
769
770 struct drm_mm_node *compressed_fb;
771 struct drm_mm_node *compressed_llb;
772
773 struct intel_fbc_work {
774 struct delayed_work work;
775 struct drm_crtc *crtc;
776 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700777 } *fbc_work;
778
Chris Wilson29ebf902013-07-27 17:23:55 +0100779 enum no_fbc_reason {
780 FBC_OK, /* FBC is enabled */
781 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700782 FBC_NO_OUTPUT, /* no outputs enabled to compress */
783 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
784 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
785 FBC_MODE_TOO_LARGE, /* mode too large for compression */
786 FBC_BAD_PLANE, /* fbc not supported on plane */
787 FBC_NOT_TILED, /* buffer not tiled */
788 FBC_MULTIPLE_PIPES, /* more than one pipe active */
789 FBC_MODULE_PARAM,
790 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
791 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800792};
793
Rodrigo Vivia031d702013-10-03 16:15:06 -0300794struct i915_psr {
795 bool sink_support;
796 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300797};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700798
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800799enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300800 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800801 PCH_IBX, /* Ibexpeak PCH */
802 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300803 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700804 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800805};
806
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200807enum intel_sbi_destination {
808 SBI_ICLK,
809 SBI_MPHY,
810};
811
Jesse Barnesb690e962010-07-19 13:53:12 -0700812#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700813#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100814#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700815
Dave Airlie8be48d92010-03-30 05:34:14 +0000816struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100817struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000818
Daniel Vetterc2b91522012-02-14 22:37:19 +0100819struct intel_gmbus {
820 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000821 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100822 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100823 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100824 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100825 struct drm_i915_private *dev_priv;
826};
827
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100828struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u8 saveLBB;
830 u32 saveDSPACNTR;
831 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000832 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000833 u32 savePIPEACONF;
834 u32 savePIPEBCONF;
835 u32 savePIPEASRC;
836 u32 savePIPEBSRC;
837 u32 saveFPA0;
838 u32 saveFPA1;
839 u32 saveDPLL_A;
840 u32 saveDPLL_A_MD;
841 u32 saveHTOTAL_A;
842 u32 saveHBLANK_A;
843 u32 saveHSYNC_A;
844 u32 saveVTOTAL_A;
845 u32 saveVBLANK_A;
846 u32 saveVSYNC_A;
847 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000848 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800849 u32 saveTRANS_HTOTAL_A;
850 u32 saveTRANS_HBLANK_A;
851 u32 saveTRANS_HSYNC_A;
852 u32 saveTRANS_VTOTAL_A;
853 u32 saveTRANS_VBLANK_A;
854 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000855 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000856 u32 saveDSPASTRIDE;
857 u32 saveDSPASIZE;
858 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700859 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000860 u32 saveDSPASURF;
861 u32 saveDSPATILEOFF;
862 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700863 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000864 u32 saveBLC_PWM_CTL;
865 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200866 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800867 u32 saveBLC_CPU_PWM_CTL;
868 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000869 u32 saveFPB0;
870 u32 saveFPB1;
871 u32 saveDPLL_B;
872 u32 saveDPLL_B_MD;
873 u32 saveHTOTAL_B;
874 u32 saveHBLANK_B;
875 u32 saveHSYNC_B;
876 u32 saveVTOTAL_B;
877 u32 saveVBLANK_B;
878 u32 saveVSYNC_B;
879 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000880 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800881 u32 saveTRANS_HTOTAL_B;
882 u32 saveTRANS_HBLANK_B;
883 u32 saveTRANS_HSYNC_B;
884 u32 saveTRANS_VTOTAL_B;
885 u32 saveTRANS_VBLANK_B;
886 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000887 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888 u32 saveDSPBSTRIDE;
889 u32 saveDSPBSIZE;
890 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700891 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000892 u32 saveDSPBSURF;
893 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700894 u32 saveVGA0;
895 u32 saveVGA1;
896 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000897 u32 saveVGACNTRL;
898 u32 saveADPA;
899 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700900 u32 savePP_ON_DELAYS;
901 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000902 u32 saveDVOA;
903 u32 saveDVOB;
904 u32 saveDVOC;
905 u32 savePP_ON;
906 u32 savePP_OFF;
907 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700908 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000909 u32 savePFIT_CONTROL;
910 u32 save_palette_a[256];
911 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000912 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000913 u32 saveIER;
914 u32 saveIIR;
915 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800916 u32 saveDEIER;
917 u32 saveDEIMR;
918 u32 saveGTIER;
919 u32 saveGTIMR;
920 u32 saveFDI_RXA_IMR;
921 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800922 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800923 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000924 u32 saveSWF0[16];
925 u32 saveSWF1[16];
926 u32 saveSWF2[3];
927 u8 saveMSR;
928 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800929 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000930 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000931 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000932 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000933 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200934 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000935 u32 saveCURACNTR;
936 u32 saveCURAPOS;
937 u32 saveCURABASE;
938 u32 saveCURBCNTR;
939 u32 saveCURBPOS;
940 u32 saveCURBBASE;
941 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 u32 saveDP_B;
943 u32 saveDP_C;
944 u32 saveDP_D;
945 u32 savePIPEA_GMCH_DATA_M;
946 u32 savePIPEB_GMCH_DATA_M;
947 u32 savePIPEA_GMCH_DATA_N;
948 u32 savePIPEB_GMCH_DATA_N;
949 u32 savePIPEA_DP_LINK_M;
950 u32 savePIPEB_DP_LINK_M;
951 u32 savePIPEA_DP_LINK_N;
952 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800953 u32 saveFDI_RXA_CTL;
954 u32 saveFDI_TXA_CTL;
955 u32 saveFDI_RXB_CTL;
956 u32 saveFDI_TXB_CTL;
957 u32 savePFA_CTL_1;
958 u32 savePFB_CTL_1;
959 u32 savePFA_WIN_SZ;
960 u32 savePFB_WIN_SZ;
961 u32 savePFA_WIN_POS;
962 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000963 u32 savePCH_DREF_CONTROL;
964 u32 saveDISP_ARB_CTL;
965 u32 savePIPEA_DATA_M1;
966 u32 savePIPEA_DATA_N1;
967 u32 savePIPEA_LINK_M1;
968 u32 savePIPEA_LINK_N1;
969 u32 savePIPEB_DATA_M1;
970 u32 savePIPEB_DATA_N1;
971 u32 savePIPEB_LINK_M1;
972 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000973 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400974 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100975};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100976
977struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200978 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100979 struct work_struct work;
980 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200981
Daniel Vetterc85aa882012-11-02 19:55:03 +0100982 u8 cur_delay;
983 u8 min_delay;
984 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700985 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100986 u8 rp1_delay;
987 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700988 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700989
Deepak S27544362014-01-27 21:35:05 +0530990 bool rp_up_masked;
991 bool rp_down_masked;
992
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100993 int last_adj;
994 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
995
Chris Wilsonc0951f02013-10-10 21:58:50 +0100996 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700997 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700998
999 /*
1000 * Protects RPS/RC6 register access and PCU communication.
1001 * Must be taken after struct_mutex if nested.
1002 */
1003 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001004};
1005
Daniel Vetter1a240d42012-11-29 22:18:51 +01001006/* defined intel_pm.c */
1007extern spinlock_t mchdev_lock;
1008
Daniel Vetterc85aa882012-11-02 19:55:03 +01001009struct intel_ilk_power_mgmt {
1010 u8 cur_delay;
1011 u8 min_delay;
1012 u8 max_delay;
1013 u8 fmax;
1014 u8 fstart;
1015
1016 u64 last_count1;
1017 unsigned long last_time1;
1018 unsigned long chipset_power;
1019 u64 last_count2;
1020 struct timespec last_time2;
1021 unsigned long gfx_power;
1022 u8 corr;
1023
1024 int c_m;
1025 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001026
1027 struct drm_i915_gem_object *pwrctx;
1028 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001029};
1030
Imre Deakc6cb5822014-03-04 19:22:55 +02001031struct drm_i915_private;
1032struct i915_power_well;
1033
1034struct i915_power_well_ops {
1035 /*
1036 * Synchronize the well's hw state to match the current sw state, for
1037 * example enable/disable it based on the current refcount. Called
1038 * during driver init and resume time, possibly after first calling
1039 * the enable/disable handlers.
1040 */
1041 void (*sync_hw)(struct drm_i915_private *dev_priv,
1042 struct i915_power_well *power_well);
1043 /*
1044 * Enable the well and resources that depend on it (for example
1045 * interrupts located on the well). Called after the 0->1 refcount
1046 * transition.
1047 */
1048 void (*enable)(struct drm_i915_private *dev_priv,
1049 struct i915_power_well *power_well);
1050 /*
1051 * Disable the well and resources that depend on it. Called after
1052 * the 1->0 refcount transition.
1053 */
1054 void (*disable)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /* Returns the hw enabled state. */
1057 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059};
1060
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001061/* Power well structure for haswell */
1062struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001063 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001064 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001065 /* power well enable/disable usage count */
1066 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +02001067 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001068 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001069 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001070};
1071
Imre Deak83c00f552013-10-25 17:36:47 +03001072struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001073 /*
1074 * Power wells needed for initialization at driver init and suspend
1075 * time are on. They are kept on until after the first modeset.
1076 */
1077 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001078 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001079
Imre Deak83c00f552013-10-25 17:36:47 +03001080 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001081 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001082 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001083};
1084
Daniel Vetter231f42a2012-11-02 19:55:05 +01001085struct i915_dri1_state {
1086 unsigned allow_batchbuffer : 1;
1087 u32 __iomem *gfx_hws_cpu_addr;
1088
1089 unsigned int cpp;
1090 int back_offset;
1091 int front_offset;
1092 int current_page;
1093 int page_flipping;
1094
1095 uint32_t counter;
1096};
1097
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001098struct i915_ums_state {
1099 /**
1100 * Flag if the X Server, and thus DRM, is not currently in
1101 * control of the device.
1102 *
1103 * This is set between LeaveVT and EnterVT. It needs to be
1104 * replaced with a semaphore. It also needs to be
1105 * transitioned away from for kernel modesetting.
1106 */
1107 int mm_suspended;
1108};
1109
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001110#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001111struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001112 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001113 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001114 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001115};
1116
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001117struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001118 /** Memory allocator for GTT stolen memory */
1119 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001120 /** List of all objects in gtt_space. Used to restore gtt
1121 * mappings on resume */
1122 struct list_head bound_list;
1123 /**
1124 * List of objects which are not bound to the GTT (thus
1125 * are idle and not used by the GPU) but still have
1126 * (presumably uncached) pages still attached.
1127 */
1128 struct list_head unbound_list;
1129
1130 /** Usable portion of the GTT for GEM */
1131 unsigned long stolen_base; /* limited to low memory (32-bit) */
1132
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001133 /** PPGTT used for aliasing the PPGTT with the GTT */
1134 struct i915_hw_ppgtt *aliasing_ppgtt;
1135
1136 struct shrinker inactive_shrinker;
1137 bool shrinker_no_lock_stealing;
1138
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001139 /** LRU list of objects with fence regs on them. */
1140 struct list_head fence_list;
1141
1142 /**
1143 * We leave the user IRQ off as much as possible,
1144 * but this means that requests will finish and never
1145 * be retired once the system goes idle. Set a timer to
1146 * fire periodically while the ring is running. When it
1147 * fires, go retire requests.
1148 */
1149 struct delayed_work retire_work;
1150
1151 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001152 * When we detect an idle GPU, we want to turn on
1153 * powersaving features. So once we see that there
1154 * are no more requests outstanding and no more
1155 * arrive within a small period of time, we fire
1156 * off the idle_work.
1157 */
1158 struct delayed_work idle_work;
1159
1160 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001161 * Are we in a non-interruptible section of code like
1162 * modesetting?
1163 */
1164 bool interruptible;
1165
Chris Wilsonf62a0072014-02-21 17:55:39 +00001166 /**
1167 * Is the GPU currently considered idle, or busy executing userspace
1168 * requests? Whilst idle, we attempt to power down the hardware and
1169 * display clocks. In order to reduce the effect on performance, there
1170 * is a slight delay before we do so.
1171 */
1172 bool busy;
1173
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001174 /** Bit 6 swizzling required for X tiling */
1175 uint32_t bit_6_swizzle_x;
1176 /** Bit 6 swizzling required for Y tiling */
1177 uint32_t bit_6_swizzle_y;
1178
1179 /* storage for physical objects */
1180 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1181
1182 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001183 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001184 size_t object_memory;
1185 u32 object_count;
1186};
1187
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001188struct drm_i915_error_state_buf {
1189 unsigned bytes;
1190 unsigned size;
1191 int err;
1192 u8 *buf;
1193 loff_t start;
1194 loff_t pos;
1195};
1196
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001197struct i915_error_state_file_priv {
1198 struct drm_device *dev;
1199 struct drm_i915_error_state *error;
1200};
1201
Daniel Vetter99584db2012-11-14 17:14:04 +01001202struct i915_gpu_error {
1203 /* For hangcheck timer */
1204#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1205#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001206 /* Hang gpu twice in this window and your context gets banned */
1207#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1208
Daniel Vetter99584db2012-11-14 17:14:04 +01001209 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001210
1211 /* For reset and error_state handling. */
1212 spinlock_t lock;
1213 /* Protected by the above dev->gpu_error.lock. */
1214 struct drm_i915_error_state *first_error;
1215 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001216
Chris Wilson094f9a52013-09-25 17:34:55 +01001217
1218 unsigned long missed_irq_rings;
1219
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001220 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001221 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001222 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001223 * This is a counter which gets incremented when reset is triggered,
1224 * and again when reset has been handled. So odd values (lowest bit set)
1225 * means that reset is in progress and even values that
1226 * (reset_counter >> 1):th reset was successfully completed.
1227 *
1228 * If reset is not completed succesfully, the I915_WEDGE bit is
1229 * set meaning that hardware is terminally sour and there is no
1230 * recovery. All waiters on the reset_queue will be woken when
1231 * that happens.
1232 *
1233 * This counter is used by the wait_seqno code to notice that reset
1234 * event happened and it needs to restart the entire ioctl (since most
1235 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001236 *
1237 * This is important for lock-free wait paths, where no contended lock
1238 * naturally enforces the correct ordering between the bail-out of the
1239 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001240 */
1241 atomic_t reset_counter;
1242
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001243#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001244#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001245
1246 /**
1247 * Waitqueue to signal when the reset has completed. Used by clients
1248 * that wait for dev_priv->mm.wedged to settle.
1249 */
1250 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001251
Daniel Vetter99584db2012-11-14 17:14:04 +01001252 /* For gpu hang simulation. */
1253 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001254
1255 /* For missed irq/seqno simulation. */
1256 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001257};
1258
Zhang Ruib8efb172013-02-05 15:41:53 +08001259enum modeset_restore {
1260 MODESET_ON_LID_OPEN,
1261 MODESET_DONE,
1262 MODESET_SUSPENDED,
1263};
1264
Paulo Zanoni6acab152013-09-12 17:06:24 -03001265struct ddi_vbt_port_info {
1266 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001267
1268 uint8_t supports_dvi:1;
1269 uint8_t supports_hdmi:1;
1270 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001271};
1272
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001273struct intel_vbt_data {
1274 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1275 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1276
1277 /* Feature bits */
1278 unsigned int int_tv_support:1;
1279 unsigned int lvds_dither:1;
1280 unsigned int lvds_vbt:1;
1281 unsigned int int_crt_support:1;
1282 unsigned int lvds_use_ssc:1;
1283 unsigned int display_clock_mode:1;
1284 unsigned int fdi_rx_polarity_inverted:1;
1285 int lvds_ssc_freq;
1286 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1287
1288 /* eDP */
1289 int edp_rate;
1290 int edp_lanes;
1291 int edp_preemphasis;
1292 int edp_vswing;
1293 bool edp_initialized;
1294 bool edp_support;
1295 int edp_bpp;
1296 struct edp_power_seq edp_pps;
1297
Jani Nikulaf00076d2013-12-14 20:38:29 -02001298 struct {
1299 u16 pwm_freq_hz;
1300 bool active_low_pwm;
1301 } backlight;
1302
Shobhit Kumard17c5442013-08-27 15:12:25 +03001303 /* MIPI DSI */
1304 struct {
1305 u16 panel_id;
1306 } dsi;
1307
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001308 int crt_ddc_pin;
1309
1310 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001311 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001312
1313 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001314};
1315
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001316enum intel_ddb_partitioning {
1317 INTEL_DDB_PART_1_2,
1318 INTEL_DDB_PART_5_6, /* IVB+ */
1319};
1320
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001321struct intel_wm_level {
1322 bool enable;
1323 uint32_t pri_val;
1324 uint32_t spr_val;
1325 uint32_t cur_val;
1326 uint32_t fbc_val;
1327};
1328
Imre Deak820c1982013-12-17 14:46:36 +02001329struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001330 uint32_t wm_pipe[3];
1331 uint32_t wm_lp[3];
1332 uint32_t wm_lp_spr[3];
1333 uint32_t wm_linetime[3];
1334 bool enable_fbc_wm;
1335 enum intel_ddb_partitioning partitioning;
1336};
1337
Paulo Zanonic67a4702013-08-19 13:18:09 -03001338/*
1339 * This struct tracks the state needed for the Package C8+ feature.
1340 *
1341 * Package states C8 and deeper are really deep PC states that can only be
1342 * reached when all the devices on the system allow it, so even if the graphics
1343 * device allows PC8+, it doesn't mean the system will actually get to these
1344 * states.
1345 *
1346 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1347 * is disabled and the GPU is idle. When these conditions are met, we manually
1348 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1349 * refclk to Fclk.
1350 *
1351 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1352 * the state of some registers, so when we come back from PC8+ we need to
1353 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1354 * need to take care of the registers kept by RC6.
1355 *
1356 * The interrupt disabling is part of the requirements. We can only leave the
1357 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1358 * can lock the machine.
1359 *
1360 * Ideally every piece of our code that needs PC8+ disabled would call
1361 * hsw_disable_package_c8, which would increment disable_count and prevent the
1362 * system from reaching PC8+. But we don't have a symmetric way to do this for
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03001363 * everything, so we have the requirements_met variable. When we switch
1364 * requirements_met to true we decrease disable_count, and increase it in the
1365 * opposite case. The requirements_met variable is true when all the CRTCs,
1366 * encoders and the power well are disabled.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001367 *
1368 * In addition to everything, we only actually enable PC8+ if disable_count
1369 * stays at zero for at least some seconds. This is implemented with the
1370 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1371 * consecutive times when all screens are disabled and some background app
1372 * queries the state of our connectors, or we have some application constantly
1373 * waking up to use the GPU. Only after the enable_work function actually
1374 * enables PC8+ the "enable" variable will become true, which means that it can
1375 * be false even if disable_count is 0.
1376 *
1377 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1378 * goes back to false exactly before we reenable the IRQs. We use this variable
1379 * to check if someone is trying to enable/disable IRQs while they're supposed
1380 * to be disabled. This shouldn't happen and we'll print some error messages in
1381 * case it happens, but if it actually happens we'll also update the variables
1382 * inside struct regsave so when we restore the IRQs they will contain the
1383 * latest expected values.
1384 *
1385 * For more, read "Display Sequences for Package C8" on our documentation.
1386 */
1387struct i915_package_c8 {
1388 bool requirements_met;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001389 bool irqs_disabled;
1390 /* Only true after the delayed work task actually enables it. */
1391 bool enabled;
1392 int disable_count;
1393 struct mutex lock;
1394 struct delayed_work enable_work;
1395
1396 struct {
1397 uint32_t deimr;
1398 uint32_t sdeimr;
1399 uint32_t gtimr;
1400 uint32_t gtier;
1401 uint32_t gen6_pmimr;
1402 } regsave;
1403};
1404
Paulo Zanoni8a187452013-12-06 20:32:13 -02001405struct i915_runtime_pm {
1406 bool suspended;
1407};
1408
Daniel Vetter926321d2013-10-16 13:30:34 +02001409enum intel_pipe_crc_source {
1410 INTEL_PIPE_CRC_SOURCE_NONE,
1411 INTEL_PIPE_CRC_SOURCE_PLANE1,
1412 INTEL_PIPE_CRC_SOURCE_PLANE2,
1413 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001414 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001415 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1416 INTEL_PIPE_CRC_SOURCE_TV,
1417 INTEL_PIPE_CRC_SOURCE_DP_B,
1418 INTEL_PIPE_CRC_SOURCE_DP_C,
1419 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001420 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001421 INTEL_PIPE_CRC_SOURCE_MAX,
1422};
1423
Shuang He8bf1e9f2013-10-15 18:55:27 +01001424struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001425 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001426 uint32_t crc[5];
1427};
1428
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001429#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001430struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001431 spinlock_t lock;
1432 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001433 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001434 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001435 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001436 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001437};
1438
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439typedef struct drm_i915_private {
1440 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001441 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001442
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001443 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001444
1445 int relative_constants_mode;
1446
1447 void __iomem *regs;
1448
Chris Wilson907b28c2013-07-19 20:36:52 +01001449 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450
1451 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1452
Daniel Vetter28c70f12012-12-01 13:53:45 +01001453
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1455 * controller on different i2c buses. */
1456 struct mutex gmbus_mutex;
1457
1458 /**
1459 * Base address of the gmbus and gpio block.
1460 */
1461 uint32_t gpio_mmio_base;
1462
Daniel Vetter28c70f12012-12-01 13:53:45 +01001463 wait_queue_head_t gmbus_wait_queue;
1464
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465 struct pci_dev *bridge_dev;
1466 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001467 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001468
1469 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001470 struct resource mch_res;
1471
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001472 /* protects the irq masks */
1473 spinlock_t irq_lock;
1474
Imre Deakf8b79e52014-03-04 19:23:07 +02001475 bool display_irqs_enabled;
1476
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001477 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1478 struct pm_qos_request pm_qos;
1479
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001480 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001481 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001482
1483 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001484 union {
1485 u32 irq_mask;
1486 u32 de_irq_mask[I915_MAX_PIPES];
1487 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001488 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001489 u32 pm_irq_mask;
Imre Deak91d181d2014-02-10 18:42:49 +02001490 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001491
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001492 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001493 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001494 struct {
1495 unsigned long hpd_last_jiffies;
1496 int hpd_cnt;
1497 enum {
1498 HPD_ENABLED = 0,
1499 HPD_DISABLED = 1,
1500 HPD_MARK_DISABLED = 2
1501 } hpd_mark;
1502 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001503 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001504 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001505
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001506 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001508 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001509
1510 /* overlay */
1511 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001512
Jani Nikula58c68772013-11-08 16:48:54 +02001513 /* backlight registers and fields in struct intel_panel */
1514 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001515
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001516 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001517 bool no_aux_handshake;
1518
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001519 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1520 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1521 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1522
1523 unsigned int fsb_freq, mem_freq, is_ddr3;
1524
Daniel Vetter645416f2013-09-02 16:22:25 +02001525 /**
1526 * wq - Driver workqueue for GEM.
1527 *
1528 * NOTE: Work items scheduled here are not allowed to grab any modeset
1529 * locks, for otherwise the flushing done in the pageflip code will
1530 * result in deadlocks.
1531 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001532 struct workqueue_struct *wq;
1533
1534 /* Display functions */
1535 struct drm_i915_display_funcs display;
1536
1537 /* PCH chipset type */
1538 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001539 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001540
1541 unsigned long quirks;
1542
Zhang Ruib8efb172013-02-05 15:41:53 +08001543 enum modeset_restore modeset_restore;
1544 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001545
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001546 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001547 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001548
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001549 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001550
Daniel Vetter87813422012-05-02 11:49:32 +02001551 /* Kernel Modesetting */
1552
yakui_zhao9b9d1722009-05-31 17:17:17 +08001553 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001554
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001555 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1556 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001557 wait_queue_head_t pending_flip_queue;
1558
Daniel Vetterc4597872013-10-21 21:04:07 +02001559#ifdef CONFIG_DEBUG_FS
1560 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1561#endif
1562
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001563 int num_shared_dpll;
1564 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001565 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001566 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001567
Jesse Barnes652c3932009-08-17 13:31:43 -07001568 /* Reclocking support */
1569 bool render_reclock_avail;
1570 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001571 /* indicates the reduced downclock for LVDS*/
1572 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001573 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001574
Zhenyu Wangc48044112009-12-17 14:48:43 +08001575 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001576
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001577 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001578
Ben Widawsky59124502013-07-04 11:02:05 -07001579 /* Cannot be determined by PCIID. You must always read a register. */
1580 size_t ellc_size;
1581
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001582 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001583 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001584
Daniel Vetter20e4d402012-08-08 23:35:39 +02001585 /* ilk-only ips/rps state. Everything in here is protected by the global
1586 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001587 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001588
Imre Deak83c00f552013-10-25 17:36:47 +03001589 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001590
Rodrigo Vivia031d702013-10-03 16:15:06 -03001591 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001592
Daniel Vetter99584db2012-11-14 17:14:04 +01001593 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001594
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001595 struct drm_i915_gem_object *vlv_pctx;
1596
Daniel Vetter4520f532013-10-09 09:18:51 +02001597#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001598 /* list of fbdev register on this device */
1599 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001600#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001601
Jesse Barnes073f34d2012-11-02 11:13:59 -07001602 /*
1603 * The console may be contended at resume, but we don't
1604 * want it to block on it.
1605 */
1606 struct work_struct console_resume_work;
1607
Chris Wilsone953fd72011-02-21 22:23:52 +00001608 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001609 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001610
Ben Widawsky254f9652012-06-04 14:42:42 -07001611 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001612 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001613
Damien Lespiau3e683202012-12-11 18:48:29 +00001614 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001615
Daniel Vetter842f1c82014-03-10 10:01:44 +01001616 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001618
Ville Syrjälä53615a52013-08-01 16:18:50 +03001619 struct {
1620 /*
1621 * Raw watermark latency values:
1622 * in 0.1us units for WM0,
1623 * in 0.5us units for WM1+.
1624 */
1625 /* primary */
1626 uint16_t pri_latency[5];
1627 /* sprite */
1628 uint16_t spr_latency[5];
1629 /* cursor */
1630 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001631
1632 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001633 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001634 } wm;
1635
Paulo Zanonic67a4702013-08-19 13:18:09 -03001636 struct i915_package_c8 pc8;
1637
Paulo Zanoni8a187452013-12-06 20:32:13 -02001638 struct i915_runtime_pm pm;
1639
Daniel Vetter231f42a2012-11-02 19:55:05 +01001640 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1641 * here! */
1642 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001643 /* Old ums support infrastructure, same warning applies. */
1644 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645} drm_i915_private_t;
1646
Chris Wilson2c1792a2013-08-01 18:39:55 +01001647static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1648{
1649 return dev->dev_private;
1650}
1651
Chris Wilsonb4519512012-05-11 14:29:30 +01001652/* Iterate over initialised rings */
1653#define for_each_ring(ring__, dev_priv__, i__) \
1654 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1655 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1656
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001657enum hdmi_force_audio {
1658 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1659 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1660 HDMI_AUDIO_AUTO, /* trust EDID */
1661 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1662};
1663
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001664#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001665
Chris Wilson37e680a2012-06-07 15:38:42 +01001666struct drm_i915_gem_object_ops {
1667 /* Interface between the GEM object and its backing storage.
1668 * get_pages() is called once prior to the use of the associated set
1669 * of pages before to binding them into the GTT, and put_pages() is
1670 * called after we no longer need them. As we expect there to be
1671 * associated cost with migrating pages between the backing storage
1672 * and making them available for the GPU (e.g. clflush), we may hold
1673 * onto the pages after they are no longer referenced by the GPU
1674 * in case they may be used again shortly (for example migrating the
1675 * pages to a different memory domain within the GTT). put_pages()
1676 * will therefore most likely be called when the object itself is
1677 * being released or under memory pressure (where we attempt to
1678 * reap pages for the shrinker).
1679 */
1680 int (*get_pages)(struct drm_i915_gem_object *);
1681 void (*put_pages)(struct drm_i915_gem_object *);
1682};
1683
Eric Anholt673a3942008-07-30 12:06:12 -07001684struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001685 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001686
Chris Wilson37e680a2012-06-07 15:38:42 +01001687 const struct drm_i915_gem_object_ops *ops;
1688
Ben Widawsky2f633152013-07-17 12:19:03 -07001689 /** List of VMAs backed by this object */
1690 struct list_head vma_list;
1691
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001692 /** Stolen memory for this object, instead of being backed by shmem. */
1693 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001694 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001695
Chris Wilson69dc4982010-10-19 10:36:51 +01001696 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001697 /** Used in execbuf to temporarily hold a ref */
1698 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001699
1700 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001701 * This is set if the object is on the active lists (has pending
1702 * rendering and so a non-zero seqno), and is not set if it i s on
1703 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001704 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001705 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001706
1707 /**
1708 * This is set if the object has been written to since last bound
1709 * to the GTT
1710 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001711 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001712
1713 /**
1714 * Fence register bits (if any) for this object. Will be set
1715 * as needed when mapped into the GTT.
1716 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001717 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001718 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001719
1720 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001721 * Advice: are the backing pages purgeable?
1722 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001723 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001724
1725 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001726 * Current tiling mode for the object.
1727 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001728 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001729 /**
1730 * Whether the tiling parameters for the currently associated fence
1731 * register have changed. Note that for the purposes of tracking
1732 * tiling changes we also treat the unfenced register, the register
1733 * slot that the object occupies whilst it executes a fenced
1734 * command (such as BLT on gen2/3), as a "fence".
1735 */
1736 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001737
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001738 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001739 * Is the object at the current location in the gtt mappable and
1740 * fenceable? Used to avoid costly recalculations.
1741 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001742 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001743
1744 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001745 * Whether the current gtt mapping needs to be mappable (and isn't just
1746 * mappable by accident). Track pin and fault separate for a more
1747 * accurate mappable working set.
1748 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001749 unsigned int fault_mappable:1;
1750 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001751 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001752
Chris Wilsoncaea7472010-11-12 13:53:37 +00001753 /*
1754 * Is the GPU currently using a fence to access this buffer,
1755 */
1756 unsigned int pending_fenced_gpu_access:1;
1757 unsigned int fenced_gpu_access:1;
1758
Chris Wilson651d7942013-08-08 14:41:10 +01001759 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001760
Daniel Vetter7bddb012012-02-09 17:15:47 +01001761 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001762 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001763 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001764
Chris Wilson9da3da62012-06-01 15:20:22 +01001765 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001766 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001767
Daniel Vetter1286ff72012-05-10 15:25:09 +02001768 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001769 void *dma_buf_vmapping;
1770 int vmapping_count;
1771
Chris Wilsoncaea7472010-11-12 13:53:37 +00001772 struct intel_ring_buffer *ring;
1773
Chris Wilson1c293ea2012-04-17 15:31:27 +01001774 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001775 uint32_t last_read_seqno;
1776 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001777 /** Breadcrumb of last fenced GPU access to the buffer. */
1778 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001779
Daniel Vetter778c3542010-05-13 11:49:44 +02001780 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001782
Daniel Vetter80075d42013-10-09 21:23:52 +02001783 /** References from framebuffers, locks out tiling changes. */
1784 unsigned long framebuffer_references;
1785
Eric Anholt280b7132009-03-12 16:56:27 -07001786 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001787 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001788
Jesse Barnes79e53942008-11-07 14:24:08 -08001789 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001790 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001791 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001792
1793 /** for phy allocated objects */
1794 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001795};
1796
Daniel Vetter62b8b212010-04-09 19:05:08 +00001797#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001798
Eric Anholt673a3942008-07-30 12:06:12 -07001799/**
1800 * Request queue structure.
1801 *
1802 * The request queue allows us to note sequence numbers that have been emitted
1803 * and may be associated with active buffers to be retired.
1804 *
1805 * By keeping this list, we can avoid having to do questionable
1806 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1807 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1808 */
1809struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001810 /** On Which ring this request was generated */
1811 struct intel_ring_buffer *ring;
1812
Eric Anholt673a3942008-07-30 12:06:12 -07001813 /** GEM sequence number associated with this request. */
1814 uint32_t seqno;
1815
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001816 /** Position in the ringbuffer of the start of the request */
1817 u32 head;
1818
1819 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001820 u32 tail;
1821
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001822 /** Context related to this request */
1823 struct i915_hw_context *ctx;
1824
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001825 /** Batch buffer related to this request if any */
1826 struct drm_i915_gem_object *batch_obj;
1827
Eric Anholt673a3942008-07-30 12:06:12 -07001828 /** Time at which this request was emitted, in jiffies. */
1829 unsigned long emitted_jiffies;
1830
Eric Anholtb9624422009-06-03 07:27:35 +00001831 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001832 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001833
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001834 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001835 /** file_priv list entry for this request */
1836 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001837};
1838
1839struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001840 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001841 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001842
Eric Anholt673a3942008-07-30 12:06:12 -07001843 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001844 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001845 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001846 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001847 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001848 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001849
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001850 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001851 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001852};
1853
Brad Volkin351e3db2014-02-18 10:15:46 -08001854/*
1855 * A command that requires special handling by the command parser.
1856 */
1857struct drm_i915_cmd_descriptor {
1858 /*
1859 * Flags describing how the command parser processes the command.
1860 *
1861 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1862 * a length mask if not set
1863 * CMD_DESC_SKIP: The command is allowed but does not follow the
1864 * standard length encoding for the opcode range in
1865 * which it falls
1866 * CMD_DESC_REJECT: The command is never allowed
1867 * CMD_DESC_REGISTER: The command should be checked against the
1868 * register whitelist for the appropriate ring
1869 * CMD_DESC_MASTER: The command is allowed if the submitting process
1870 * is the DRM master
1871 */
1872 u32 flags;
1873#define CMD_DESC_FIXED (1<<0)
1874#define CMD_DESC_SKIP (1<<1)
1875#define CMD_DESC_REJECT (1<<2)
1876#define CMD_DESC_REGISTER (1<<3)
1877#define CMD_DESC_BITMASK (1<<4)
1878#define CMD_DESC_MASTER (1<<5)
1879
1880 /*
1881 * The command's unique identification bits and the bitmask to get them.
1882 * This isn't strictly the opcode field as defined in the spec and may
1883 * also include type, subtype, and/or subop fields.
1884 */
1885 struct {
1886 u32 value;
1887 u32 mask;
1888 } cmd;
1889
1890 /*
1891 * The command's length. The command is either fixed length (i.e. does
1892 * not include a length field) or has a length field mask. The flag
1893 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1894 * a length mask. All command entries in a command table must include
1895 * length information.
1896 */
1897 union {
1898 u32 fixed;
1899 u32 mask;
1900 } length;
1901
1902 /*
1903 * Describes where to find a register address in the command to check
1904 * against the ring's register whitelist. Only valid if flags has the
1905 * CMD_DESC_REGISTER bit set.
1906 */
1907 struct {
1908 u32 offset;
1909 u32 mask;
1910 } reg;
1911
1912#define MAX_CMD_DESC_BITMASKS 3
1913 /*
1914 * Describes command checks where a particular dword is masked and
1915 * compared against an expected value. If the command does not match
1916 * the expected value, the parser rejects it. Only valid if flags has
1917 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1918 * are valid.
1919 */
1920 struct {
1921 u32 offset;
1922 u32 mask;
1923 u32 expected;
1924 } bits[MAX_CMD_DESC_BITMASKS];
1925};
1926
1927/*
1928 * A table of commands requiring special handling by the command parser.
1929 *
1930 * Each ring has an array of tables. Each table consists of an array of command
1931 * descriptors, which must be sorted with command opcodes in ascending order.
1932 */
1933struct drm_i915_cmd_table {
1934 const struct drm_i915_cmd_descriptor *table;
1935 int count;
1936};
1937
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001938#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001939
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001940#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1941#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001942#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001943#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001944#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001945#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1946#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001947#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1948#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1949#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001950#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001951#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001952#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1953#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001954#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1955#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001956#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001957#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001958#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1959 (dev)->pdev->device == 0x0152 || \
1960 (dev)->pdev->device == 0x015a)
1961#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1962 (dev)->pdev->device == 0x0106 || \
1963 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001964#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001965#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001966#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001967#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001968#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001969 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001970#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1971 (((dev)->pdev->device & 0xf) == 0x2 || \
1972 ((dev)->pdev->device & 0xf) == 0x6 || \
1973 ((dev)->pdev->device & 0xf) == 0xe))
1974#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001975 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001976#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001977#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001978 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001979#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001980
Jesse Barnes85436692011-04-06 12:11:14 -07001981/*
1982 * The genX designation typically refers to the render engine, so render
1983 * capability related checks should use IS_GEN, while display and other checks
1984 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1985 * chips, etc.).
1986 */
Zou Nan haicae58522010-11-09 17:17:32 +08001987#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1988#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1989#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1990#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1991#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001992#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001993#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001994
Ben Widawsky73ae4782013-10-15 10:02:57 -07001995#define RENDER_RING (1<<RCS)
1996#define BSD_RING (1<<VCS)
1997#define BLT_RING (1<<BCS)
1998#define VEBOX_RING (1<<VECS)
1999#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2000#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2001#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02002002#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01002003#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002004#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2005
Ben Widawsky254f9652012-06-04 14:42:42 -07002006#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002007#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08002008#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
2009 && !IS_BROADWELL(dev))
2010#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002011#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002012
Chris Wilson05394f32010-11-08 19:18:58 +00002013#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002014#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2015
Daniel Vetterb45305f2012-12-17 16:21:27 +01002016/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2017#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2018
Zou Nan haicae58522010-11-09 17:17:32 +08002019/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2020 * rows, which changed the alignment requirements and fence programming.
2021 */
2022#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2023 IS_I915GM(dev)))
2024#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2025#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2026#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002027#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2028#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002029
2030#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2031#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002032#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002033
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002034#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002035
Damien Lespiaudd93be52013-04-22 18:40:39 +01002036#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002037#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002038#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08002039#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02002040#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002041
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002042#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2043#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2044#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2045#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2046#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2047#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2048
Chris Wilson2c1792a2013-08-01 18:39:55 +01002049#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002050#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002051#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2052#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002053#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002054#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002055
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002056/* DPF == dynamic parity feature */
2057#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2058#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002059
Ben Widawskyc8735b02012-09-07 19:43:39 -07002060#define GT_FREQUENCY_MULTIPLIER 50
2061
Chris Wilson05394f32010-11-08 19:18:58 +00002062#include "i915_trace.h"
2063
Rob Clarkbaa70942013-08-02 13:27:49 -04002064extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002065extern int i915_max_ioctl;
2066
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002067extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2068extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002069extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2070extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2071
Jani Nikulad330a952014-01-21 11:24:25 +02002072/* i915_params.c */
2073struct i915_params {
2074 int modeset;
2075 int panel_ignore_lid;
2076 unsigned int powersave;
2077 int semaphores;
2078 unsigned int lvds_downclock;
2079 int lvds_channel_mode;
2080 int panel_use_ssc;
2081 int vbt_sdvo_panel_type;
2082 int enable_rc6;
2083 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002084 int enable_ppgtt;
2085 int enable_psr;
2086 unsigned int preliminary_hw_support;
2087 int disable_power_well;
2088 int enable_ips;
Jani Nikulad330a952014-01-21 11:24:25 +02002089 int enable_pc8;
2090 int pc8_timeout;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002091 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002092 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002093 /* leave bools at the end to not create holes */
2094 bool enable_hangcheck;
2095 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002096 bool prefault_disable;
2097 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002098 bool disable_display;
Jani Nikulad330a952014-01-21 11:24:25 +02002099};
2100extern struct i915_params i915 __read_mostly;
2101
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002103void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002104extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002105extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002106extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07002107extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002108extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002109extern void i915_driver_preclose(struct drm_device *dev,
2110 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002111extern void i915_driver_postclose(struct drm_device *dev,
2112 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002113extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002114#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002115extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2116 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002117#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002118extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002119 struct drm_clip_rect *box,
2120 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002121extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002122extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002123extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2124extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2125extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2126extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2127
Jesse Barnes073f34d2012-11-02 11:13:59 -07002128extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002129
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002131void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002132__printf(3, 4)
2133void i915_handle_error(struct drm_device *dev, bool wedged,
2134 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Deepak S76c3552f2014-01-30 23:08:16 +05302136void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2137 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002138extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002139extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002140
2141extern void intel_uncore_sanitize(struct drm_device *dev);
2142extern void intel_uncore_early_sanitize(struct drm_device *dev);
2143extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002144extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002145extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002146
Keith Packard7c463582008-11-04 02:03:27 -08002147void
Imre Deak755e9012014-02-10 18:42:47 +02002148i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2149 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002150
2151void
Imre Deak755e9012014-02-10 18:42:47 +02002152i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2153 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002154
Imre Deakf8b79e52014-03-04 19:23:07 +02002155void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2156void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2157
Eric Anholt673a3942008-07-30 12:06:12 -07002158/* i915_gem.c */
2159int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file_priv);
2161int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file_priv);
2163int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2164 struct drm_file *file_priv);
2165int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file_priv);
2167int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002169int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002171int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *file_priv);
2173int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *file_priv);
2175int i915_gem_execbuffer(struct drm_device *dev, void *data,
2176 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002177int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2178 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002179int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2180 struct drm_file *file_priv);
2181int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file_priv);
2183int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002185int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2186 struct drm_file *file);
2187int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002189int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002191int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002193int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file_priv);
2195int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2196 struct drm_file *file_priv);
2197int i915_gem_set_tiling(struct drm_device *dev, void *data,
2198 struct drm_file *file_priv);
2199int i915_gem_get_tiling(struct drm_device *dev, void *data,
2200 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002201int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2202 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002203int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2204 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002205void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002206void *i915_gem_object_alloc(struct drm_device *dev);
2207void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002208void i915_gem_object_init(struct drm_i915_gem_object *obj,
2209 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002210struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2211 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002212void i915_init_vm(struct drm_i915_private *dev_priv,
2213 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002214void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002215void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002216
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002217#define PIN_MAPPABLE 0x1
2218#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002219#define PIN_GLOBAL 0x4
Chris Wilson20217462010-11-23 15:26:33 +00002220int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002221 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002222 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002223 unsigned flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002224int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002225int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002226void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002227void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002228void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002229
Brad Volkin4c914c02014-02-18 10:15:45 -08002230int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2231 int *needs_clflush);
2232
Chris Wilson37e680a2012-06-07 15:38:42 +01002233int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002234static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2235{
Imre Deak67d5a502013-02-18 19:28:02 +02002236 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002237
Imre Deak67d5a502013-02-18 19:28:02 +02002238 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002239 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002240
2241 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002242}
Chris Wilsona5570172012-09-04 21:02:54 +01002243static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2244{
2245 BUG_ON(obj->pages == NULL);
2246 obj->pages_pin_count++;
2247}
2248static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2249{
2250 BUG_ON(obj->pages_pin_count == 0);
2251 obj->pages_pin_count--;
2252}
2253
Chris Wilson54cf91d2010-11-25 18:00:26 +00002254int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002255int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2256 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002257void i915_vma_move_to_active(struct i915_vma *vma,
2258 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002259int i915_gem_dumb_create(struct drm_file *file_priv,
2260 struct drm_device *dev,
2261 struct drm_mode_create_dumb *args);
2262int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2263 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002264/**
2265 * Returns true if seq1 is later than seq2.
2266 */
2267static inline bool
2268i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2269{
2270 return (int32_t)(seq1 - seq2) >= 0;
2271}
2272
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002273int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2274int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002275int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002276int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002277
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002278static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002279i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2280{
2281 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2282 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2283 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002284 return true;
2285 } else
2286 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287}
2288
2289static inline void
2290i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2291{
2292 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2293 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002294 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002295 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2296 }
2297}
2298
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002299struct drm_i915_gem_request *
2300i915_gem_find_active_request(struct intel_ring_buffer *ring);
2301
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002302bool i915_gem_retire_requests(struct drm_device *dev);
Daniel Vetter33196de2012-11-14 17:14:05 +01002303int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002304 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002305static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2306{
2307 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002308 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002309}
2310
2311static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2312{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002313 return atomic_read(&error->reset_counter) & I915_WEDGED;
2314}
2315
2316static inline u32 i915_reset_count(struct i915_gpu_error *error)
2317{
2318 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002319}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002320
Chris Wilson069efc12010-09-30 16:53:18 +01002321void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002322bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002323int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002324int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002325int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002326int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002327void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002328void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002329int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002330int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002331int __i915_add_request(struct intel_ring_buffer *ring,
2332 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002333 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002334 u32 *seqno);
2335#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002336 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002337int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2338 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002339int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002340int __must_check
2341i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2342 bool write);
2343int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002344i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2345int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002346i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2347 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002348 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002349void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002350int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002351 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002352 int id,
2353 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002354void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002355 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002356void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002357int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002358void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002359
Chris Wilson467cffb2011-03-07 10:42:03 +00002360uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002361i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2362uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002363i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2364 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002365
Chris Wilsone4ffd172011-04-04 09:44:39 +01002366int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2367 enum i915_cache_level cache_level);
2368
Daniel Vetter1286ff72012-05-10 15:25:09 +02002369struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2370 struct dma_buf *dma_buf);
2371
2372struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2373 struct drm_gem_object *gem_obj, int flags);
2374
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002375void i915_gem_restore_fences(struct drm_device *dev);
2376
Ben Widawskya70a3142013-07-31 16:59:56 -07002377unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2378 struct i915_address_space *vm);
2379bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2380bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2381 struct i915_address_space *vm);
2382unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2383 struct i915_address_space *vm);
2384struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2385 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002386struct i915_vma *
2387i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2388 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002389
2390struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002391static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2392 struct i915_vma *vma;
2393 list_for_each_entry(vma, &obj->vma_list, vma_link)
2394 if (vma->pin_count > 0)
2395 return true;
2396 return false;
2397}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002398
Ben Widawskya70a3142013-07-31 16:59:56 -07002399/* Some GGTT VM helpers */
2400#define obj_to_ggtt(obj) \
2401 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2402static inline bool i915_is_ggtt(struct i915_address_space *vm)
2403{
2404 struct i915_address_space *ggtt =
2405 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2406 return vm == ggtt;
2407}
2408
2409static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2410{
2411 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2412}
2413
2414static inline unsigned long
2415i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2416{
2417 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2418}
2419
2420static inline unsigned long
2421i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2422{
2423 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2424}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002425
2426static inline int __must_check
2427i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2428 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002429 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002430{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002431 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002432}
Ben Widawskya70a3142013-07-31 16:59:56 -07002433
Daniel Vetterb2871102014-02-14 14:01:19 +01002434static inline int
2435i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2436{
2437 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2438}
2439
2440void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2441
Ben Widawsky254f9652012-06-04 14:42:42 -07002442/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002443#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002444int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002445void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002446void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002447int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002448int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002449void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002450int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -08002451 struct drm_file *file, struct i915_hw_context *to);
2452struct i915_hw_context *
2453i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002454void i915_gem_context_free(struct kref *ctx_ref);
2455static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2456{
Ben Widawskyc4829722013-12-06 14:11:20 -08002457 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2458 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002459}
2460
2461static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2462{
Ben Widawskyc4829722013-12-06 14:11:20 -08002463 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2464 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002465}
2466
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002467static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2468{
2469 return c->id == DEFAULT_CONTEXT_ID;
2470}
2471
Ben Widawsky84624812012-06-04 14:42:54 -07002472int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2473 struct drm_file *file);
2474int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2475 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002476
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002477/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002478int __must_check i915_gem_evict_something(struct drm_device *dev,
2479 struct i915_address_space *vm,
2480 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002481 unsigned alignment,
2482 unsigned cache_level,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002483 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002484int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002485int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002486
Chris Wilson05394f32010-11-08 19:18:58 +00002487/* i915_gem_gtt.c */
2488void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002489void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2490void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002491int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002492void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2493void i915_gem_init_global_gtt(struct drm_device *dev);
2494void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2495 unsigned long mappable_end, unsigned long end);
2496int i915_gem_gtt_init(struct drm_device *dev);
2497static inline void i915_gem_chipset_flush(struct drm_device *dev)
2498{
2499 if (INTEL_INFO(dev)->gen < 6)
2500 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002501}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002502int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
Daniel Vetter93a25a92014-03-06 09:40:43 +01002503bool intel_enable_ppgtt(struct drm_device *dev, bool full);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002504
Chris Wilson9797fbf2012-04-24 15:47:39 +01002505/* i915_gem_stolen.c */
2506int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002507int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2508void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002509void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002510struct drm_i915_gem_object *
2511i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002512struct drm_i915_gem_object *
2513i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2514 u32 stolen_offset,
2515 u32 gtt_offset,
2516 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002517void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002518
Eric Anholt673a3942008-07-30 12:06:12 -07002519/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002520static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002521{
2522 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2523
2524 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2525 obj->tiling_mode != I915_TILING_NONE;
2526}
2527
Eric Anholt673a3942008-07-30 12:06:12 -07002528void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2529void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2530void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2531
2532/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002533#if WATCH_LISTS
2534int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002535#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002536#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002537#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Ben Gamari20172632009-02-17 20:08:50 -05002539/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002540int i915_debugfs_init(struct drm_minor *minor);
2541void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002542#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002543void intel_display_crc_init(struct drm_device *dev);
2544#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002545static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002546#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002547
2548/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002549__printf(2, 3)
2550void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002551int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2552 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002553int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2554 size_t count, loff_t pos);
2555static inline void i915_error_state_buf_release(
2556 struct drm_i915_error_state_buf *eb)
2557{
2558 kfree(eb->buf);
2559}
Mika Kuoppala58174462014-02-25 17:11:26 +02002560void i915_capture_error_state(struct drm_device *dev, bool wedge,
2561 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002562void i915_error_state_get(struct drm_device *dev,
2563 struct i915_error_state_file_priv *error_priv);
2564void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2565void i915_destroy_error_state(struct drm_device *dev);
2566
2567void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2568const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002569
Brad Volkin351e3db2014-02-18 10:15:46 -08002570/* i915_cmd_parser.c */
2571void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2572bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2573int i915_parse_cmds(struct intel_ring_buffer *ring,
2574 struct drm_i915_gem_object *batch_obj,
2575 u32 batch_start_offset,
2576 bool is_master);
2577
Jesse Barnes317c35d2008-08-25 15:11:06 -07002578/* i915_suspend.c */
2579extern int i915_save_state(struct drm_device *dev);
2580extern int i915_restore_state(struct drm_device *dev);
2581
Daniel Vetterd8157a32013-01-25 17:53:20 +01002582/* i915_ums.c */
2583void i915_save_display_reg(struct drm_device *dev);
2584void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002585
Ben Widawsky0136db582012-04-10 21:17:01 -07002586/* i915_sysfs.c */
2587void i915_setup_sysfs(struct drm_device *dev_priv);
2588void i915_teardown_sysfs(struct drm_device *dev_priv);
2589
Chris Wilsonf899fc62010-07-20 15:44:45 -07002590/* intel_i2c.c */
2591extern int intel_setup_gmbus(struct drm_device *dev);
2592extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002593static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002594{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002595 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002596}
2597
2598extern struct i2c_adapter *intel_gmbus_get_adapter(
2599 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002600extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2601extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002602static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002603{
2604 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2605}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002606extern void intel_i2c_reset(struct drm_device *dev);
2607
Chris Wilson3b617962010-08-24 09:02:58 +01002608/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002609struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002610extern int intel_opregion_setup(struct drm_device *dev);
2611#ifdef CONFIG_ACPI
2612extern void intel_opregion_init(struct drm_device *dev);
2613extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002614extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002615extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2616 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002617extern int intel_opregion_notify_adapter(struct drm_device *dev,
2618 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002619#else
Chris Wilson44834a62010-08-19 16:09:23 +01002620static inline void intel_opregion_init(struct drm_device *dev) { return; }
2621static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002622static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002623static inline int
2624intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2625{
2626 return 0;
2627}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002628static inline int
2629intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2630{
2631 return 0;
2632}
Len Brown65e082c2008-10-24 17:18:10 -04002633#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002634
Jesse Barnes723bfd72010-10-07 16:01:13 -07002635/* intel_acpi.c */
2636#ifdef CONFIG_ACPI
2637extern void intel_register_dsm_handler(void);
2638extern void intel_unregister_dsm_handler(void);
2639#else
2640static inline void intel_register_dsm_handler(void) { return; }
2641static inline void intel_unregister_dsm_handler(void) { return; }
2642#endif /* CONFIG_ACPI */
2643
Jesse Barnes79e53942008-11-07 14:24:08 -08002644/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002645extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002646extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002647extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002648extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002649extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002650extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002651extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002652extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2653 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002654extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002655extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002656extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002657extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002658extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002659extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002660extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002661extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2662extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2663extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002664extern void intel_detect_pch(struct drm_device *dev);
2665extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002666extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002667
Ben Widawsky2911a352012-04-05 14:47:36 -07002668extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002669int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002671int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002673
Chris Wilson6ef3d422010-08-04 20:26:07 +01002674/* overlay */
2675extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002676extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2677 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002678
2679extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002680extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002681 struct drm_device *dev,
2682 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002683
Ben Widawskyb7287d82011-04-25 11:22:22 -07002684/* On SNB platform, before reading ring registers forcewake bit
2685 * must be set to prevent GT core from power down and stale values being
2686 * returned.
2687 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302688void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2689void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002690void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002691
Ben Widawsky42c05262012-09-26 10:34:00 -07002692int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2693int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002694
2695/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002696u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2697void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2698u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002699u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2700void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2701u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2702void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2703u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2704void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002705u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2706void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002707u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2708void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002709u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2710void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002711u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2712 enum intel_sbi_destination destination);
2713void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2714 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302715u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2716void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002717
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002718int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2719int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002720
Deepak S940aece2013-11-23 14:55:43 +05302721void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2722void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2723
2724#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2725 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2726 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2727 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2728 ((reg) >= 0x2E000 && (reg) < 0x30000))
2729
2730#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2731 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2732 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2733 ((reg) >= 0x30000 && (reg) < 0x40000))
2734
Deepak Sc8d9a592013-11-23 14:55:42 +05302735#define FORCEWAKE_RENDER (1 << 0)
2736#define FORCEWAKE_MEDIA (1 << 1)
2737#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2738
2739
Ben Widawsky0b274482013-10-04 21:22:51 -07002740#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2741#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002742
Ben Widawsky0b274482013-10-04 21:22:51 -07002743#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2744#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2745#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2746#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002747
Ben Widawsky0b274482013-10-04 21:22:51 -07002748#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2749#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2750#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2751#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002752
Ben Widawsky0b274482013-10-04 21:22:51 -07002753#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2754#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002755
2756#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2757#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2758
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002759/* "Broadcast RGB" property */
2760#define INTEL_BROADCAST_RGB_AUTO 0
2761#define INTEL_BROADCAST_RGB_FULL 1
2762#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002763
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002764static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2765{
2766 if (HAS_PCH_SPLIT(dev))
2767 return CPU_VGACNTRL;
2768 else if (IS_VALLEYVIEW(dev))
2769 return VLV_VGACNTRL;
2770 else
2771 return VGACNTRL;
2772}
2773
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002774static inline void __user *to_user_ptr(u64 address)
2775{
2776 return (void __user *)(uintptr_t)address;
2777}
2778
Imre Deakdf977292013-05-21 20:03:17 +03002779static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2780{
2781 unsigned long j = msecs_to_jiffies(m);
2782
2783 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2784}
2785
2786static inline unsigned long
2787timespec_to_jiffies_timeout(const struct timespec *value)
2788{
2789 unsigned long j = timespec_to_jiffies(value);
2790
2791 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2792}
2793
Paulo Zanonidce56b32013-12-19 14:29:40 -02002794/*
2795 * If you need to wait X milliseconds between events A and B, but event B
2796 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2797 * when event A happened, then just before event B you call this function and
2798 * pass the timestamp as the first argument, and X as the second argument.
2799 */
2800static inline void
2801wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2802{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002803 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002804
2805 /*
2806 * Don't re-read the value of "jiffies" every time since it may change
2807 * behind our back and break the math.
2808 */
2809 tmp_jiffies = jiffies;
2810 target_jiffies = timestamp_jiffies +
2811 msecs_to_jiffies_timeout(to_wait_ms);
2812
2813 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002814 remaining_jiffies = target_jiffies - tmp_jiffies;
2815 while (remaining_jiffies)
2816 remaining_jiffies =
2817 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002818 }
2819}
2820
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821#endif