blob: 30d410173816a2400e5f23b7ff599d5693eaa87c [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Imre Deak78597992016-06-16 16:37:20 +0300429static int
430bxt_power_sequencer_idx(struct intel_dp *intel_dp)
431{
432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
433 struct drm_device *dev = intel_dig_port->base.base.dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
435
436 lockdep_assert_held(&dev_priv->pps_mutex);
437
438 /* We should never land here with regular DP ports */
439 WARN_ON(!is_edp(intel_dp));
440
441 /*
442 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
443 * mapping needs to be retrieved from VBT, for now just hard-code to
444 * use instance #0 always.
445 */
446 if (!intel_dp->pps_reset)
447 return 0;
448
449 intel_dp->pps_reset = false;
450
451 /*
452 * Only the HW needs to be reprogrammed, the SW state is fixed and
453 * has been setup during connector init.
454 */
455 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
456
457 return 0;
458}
459
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300460typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
461 enum pipe pipe);
462
463static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
467}
468
469static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
473}
474
475static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
476 enum pipe pipe)
477{
478 return true;
479}
480
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300482vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
483 enum port port,
484 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485{
Jani Nikulabf13e812013-09-06 07:40:05 +0300486 enum pipe pipe;
487
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
489 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
490 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491
492 if (port_sel != PANEL_PORT_SELECT_VLV(port))
493 continue;
494
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300495 if (!pipe_check(dev_priv, pipe))
496 continue;
497
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300499 }
500
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300501 return INVALID_PIPE;
502}
503
504static void
505vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
506{
507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
508 struct drm_device *dev = intel_dig_port->base.base.dev;
509 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300510 enum port port = intel_dig_port->port;
511
512 lockdep_assert_held(&dev_priv->pps_mutex);
513
514 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300515 /* first pick one where the panel is on */
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_pp_on);
518 /* didn't find one? pick one where vdd is on */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_has_vdd_on);
522 /* didn't find one? pick one with just the correct port */
523 if (intel_dp->pps_pipe == INVALID_PIPE)
524 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
525 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300526
527 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
528 if (intel_dp->pps_pipe == INVALID_PIPE) {
529 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
530 port_name(port));
531 return;
532 }
533
534 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
535 port_name(port), pipe_name(intel_dp->pps_pipe));
536
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300537 intel_dp_init_panel_power_sequencer(dev, intel_dp);
538 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300539}
540
Imre Deak78597992016-06-16 16:37:20 +0300541void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300542{
543 struct drm_device *dev = dev_priv->dev;
544 struct intel_encoder *encoder;
545
Imre Deak78597992016-06-16 16:37:20 +0300546 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
547 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300548 return;
549
550 /*
551 * We can't grab pps_mutex here due to deadlock with power_domain
552 * mutex when power_domain functions are called while holding pps_mutex.
553 * That also means that in order to use pps_pipe the code needs to
554 * hold both a power domain reference and pps_mutex, and the power domain
555 * reference get/put must be done while _not_ holding pps_mutex.
556 * pps_{lock,unlock}() do these steps in the correct order, so one
557 * should use them always.
558 */
559
Jani Nikula19c80542015-12-16 12:48:16 +0200560 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300561 struct intel_dp *intel_dp;
562
563 if (encoder->type != INTEL_OUTPUT_EDP)
564 continue;
565
566 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300567 if (IS_BROXTON(dev))
568 intel_dp->pps_reset = true;
569 else
570 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300571 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300572}
573
Imre Deak8e8232d2016-06-16 16:37:21 +0300574struct pps_registers {
575 i915_reg_t pp_ctrl;
576 i915_reg_t pp_stat;
577 i915_reg_t pp_on;
578 i915_reg_t pp_off;
579 i915_reg_t pp_div;
580};
581
582static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
583 struct intel_dp *intel_dp,
584 struct pps_registers *regs)
585{
586 memset(regs, 0, sizeof(*regs));
587
588 if (IS_BROXTON(dev_priv)) {
589 int idx = bxt_power_sequencer_idx(intel_dp);
590
591 regs->pp_ctrl = BXT_PP_CONTROL(idx);
592 regs->pp_stat = BXT_PP_STATUS(idx);
593 regs->pp_on = BXT_PP_ON_DELAYS(idx);
594 regs->pp_off = BXT_PP_OFF_DELAYS(idx);
595 } else if (HAS_PCH_SPLIT(dev_priv)) {
596 regs->pp_ctrl = PCH_PP_CONTROL;
597 regs->pp_stat = PCH_PP_STATUS;
598 regs->pp_on = PCH_PP_ON_DELAYS;
599 regs->pp_off = PCH_PP_OFF_DELAYS;
600 regs->pp_div = PCH_PP_DIVISOR;
601 } else {
602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
604 regs->pp_ctrl = VLV_PIPE_PP_CONTROL(pipe);
605 regs->pp_stat = VLV_PIPE_PP_STATUS(pipe);
606 regs->pp_on = VLV_PIPE_PP_ON_DELAYS(pipe);
607 regs->pp_off = VLV_PIPE_PP_OFF_DELAYS(pipe);
608 regs->pp_div = VLV_PIPE_PP_DIVISOR(pipe);
609 }
610}
611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612static i915_reg_t
613_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300614{
Imre Deak8e8232d2016-06-16 16:37:21 +0300615 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300616
Imre Deak8e8232d2016-06-16 16:37:21 +0300617 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
618 &regs);
619
620 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300621}
622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623static i915_reg_t
624_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300625{
Imre Deak8e8232d2016-06-16 16:37:21 +0300626 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300627
Imre Deak8e8232d2016-06-16 16:37:21 +0300628 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
629 &regs);
630
631 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300632}
633
Clint Taylor01527b32014-07-07 13:01:46 -0700634/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
635 This function only applicable when panel PM state is not to be tracked */
636static int edp_notify_handler(struct notifier_block *this, unsigned long code,
637 void *unused)
638{
639 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
640 edp_notifier);
641 struct drm_device *dev = intel_dp_to_dev(intel_dp);
642 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700643
644 if (!is_edp(intel_dp) || code != SYS_RESTART)
645 return 0;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300648
Wayne Boyer666a4532015-12-09 12:29:35 -0800649 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300650 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300652 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300653
Clint Taylor01527b32014-07-07 13:01:46 -0700654 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
655 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
656 pp_div = I915_READ(pp_div_reg);
657 pp_div &= PP_REFERENCE_DIVIDER_MASK;
658
659 /* 0x1F write to PP_DIV_REG sets max cycle delay */
660 I915_WRITE(pp_div_reg, pp_div | 0x1F);
661 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
662 msleep(intel_dp->panel_power_cycle_delay);
663 }
664
Ville Syrjälä773538e82014-09-04 14:54:56 +0300665 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300666
Clint Taylor01527b32014-07-07 13:01:46 -0700667 return 0;
668}
669
Daniel Vetter4be73782014-01-17 14:39:48 +0100670static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700671{
Paulo Zanoni30add222012-10-26 19:05:45 -0200672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700673 struct drm_i915_private *dev_priv = dev->dev_private;
674
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300675 lockdep_assert_held(&dev_priv->pps_mutex);
676
Wayne Boyer666a4532015-12-09 12:29:35 -0800677 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300678 intel_dp->pps_pipe == INVALID_PIPE)
679 return false;
680
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700682}
683
Daniel Vetter4be73782014-01-17 14:39:48 +0100684static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700685{
Paulo Zanoni30add222012-10-26 19:05:45 -0200686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700687 struct drm_i915_private *dev_priv = dev->dev_private;
688
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300689 lockdep_assert_held(&dev_priv->pps_mutex);
690
Wayne Boyer666a4532015-12-09 12:29:35 -0800691 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300692 intel_dp->pps_pipe == INVALID_PIPE)
693 return false;
694
Ville Syrjälä773538e82014-09-04 14:54:56 +0300695 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700696}
697
Keith Packard9b984da2011-09-19 13:54:47 -0700698static void
699intel_dp_check_edp(struct intel_dp *intel_dp)
700{
Paulo Zanoni30add222012-10-26 19:05:45 -0200701 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700702 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700703
Keith Packard9b984da2011-09-19 13:54:47 -0700704 if (!is_edp(intel_dp))
705 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700706
Daniel Vetter4be73782014-01-17 14:39:48 +0100707 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700708 WARN(1, "eDP powered off while attempting aux channel communication.\n");
709 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 I915_READ(_pp_stat_reg(intel_dp)),
711 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700712 }
713}
714
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715static uint32_t
716intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
717{
718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
719 struct drm_device *dev = intel_dig_port->base.base.dev;
720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 uint32_t status;
723 bool done;
724
Daniel Vetteref04f002012-12-01 21:03:59 +0100725#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100726 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300727 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300728 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100729 else
730 done = wait_for_atomic(C, 10) == 0;
731 if (!done)
732 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
733 has_aux_irq);
734#undef C
735
736 return status;
737}
738
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200739static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200742 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 if (index)
745 return 0;
746
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000747 /*
748 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200749 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000750 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200751 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752}
753
754static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
755{
756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200757 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000758
759 if (index)
760 return 0;
761
Ville Syrjäläa457f542016-03-02 17:22:17 +0200762 /*
763 * The clock divider is based off the cdclk or PCH rawclk, and would
764 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
765 * divide by 2000 and use that
766 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200767 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200768 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200769 else
770 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000771}
772
773static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300774{
775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200776 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300777
Ville Syrjäläa457f542016-03-02 17:22:17 +0200778 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300779 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100780 switch (index) {
781 case 0: return 63;
782 case 1: return 72;
783 default: return 0;
784 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300785 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200786
787 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300788}
789
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000790static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
791{
792 /*
793 * SKL doesn't need us to program the AUX clock divider (Hardware will
794 * derive the clock from CDCLK automatically). We still implement the
795 * get_aux_clock_divider vfunc to plug-in into the existing code.
796 */
797 return index ? 0 : 1;
798}
799
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200800static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
801 bool has_aux_irq,
802 int send_bytes,
803 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000804{
805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
806 struct drm_device *dev = intel_dig_port->base.base.dev;
807 uint32_t precharge, timeout;
808
809 if (IS_GEN6(dev))
810 precharge = 3;
811 else
812 precharge = 5;
813
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200814 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000815 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
816 else
817 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
818
819 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000822 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000823 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000824 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000825 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
826 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000827 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000828}
829
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000830static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
831 bool has_aux_irq,
832 int send_bytes,
833 uint32_t unused)
834{
835 return DP_AUX_CH_CTL_SEND_BUSY |
836 DP_AUX_CH_CTL_DONE |
837 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
838 DP_AUX_CH_CTL_TIME_OUT_ERROR |
839 DP_AUX_CH_CTL_TIME_OUT_1600us |
840 DP_AUX_CH_CTL_RECEIVE_ERROR |
841 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200842 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000843 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
844}
845
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200848 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 uint8_t *recv, int recv_size)
850{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
852 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100856 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100859 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200860 bool vdd;
861
Ville Syrjälä773538e82014-09-04 14:54:56 +0300862 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300863
Ville Syrjälä72c35002014-08-18 22:16:00 +0300864 /*
865 * We will be called with VDD already enabled for dpcd/edid/oui reads.
866 * In such cases we want to leave VDD enabled and it's up to upper layers
867 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
868 * ourselves.
869 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300870 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100871
872 /* dp aux is extremely sensitive to irq latency, hence request the
873 * lowest possible wakeup latency and so prevent the cpu from going into
874 * deep sleep states.
875 */
876 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Keith Packard9b984da2011-09-19 13:54:47 -0700878 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800879
Jesse Barnes11bee432011-08-01 15:02:20 -0700880 /* Try to wait for any previous AUX channel activity */
881 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100882 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700883 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
884 break;
885 msleep(1);
886 }
887
888 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300889 static u32 last_status = -1;
890 const u32 status = I915_READ(ch_ctl);
891
892 if (status != last_status) {
893 WARN(1, "dp_aux_ch not started status 0x%08x\n",
894 status);
895 last_status = status;
896 }
897
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EBUSY;
899 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100900 }
901
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300902 /* Only 5 data registers! */
903 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
904 ret = -E2BIG;
905 goto out;
906 }
907
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000908 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000909 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
910 has_aux_irq,
911 send_bytes,
912 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000913
Chris Wilsonbc866252013-07-21 16:00:03 +0100914 /* Must try at least 3 times according to DP spec */
915 for (try = 0; try < 5; try++) {
916 /* Load the send data into the aux channel data registers */
917 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200918 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_pack_aux(send + i,
920 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilsonbc866252013-07-21 16:00:03 +0100922 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000923 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924
Chris Wilsonbc866252013-07-21 16:00:03 +0100925 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400926
Chris Wilsonbc866252013-07-21 16:00:03 +0100927 /* Clear done status and any errors */
928 I915_WRITE(ch_ctl,
929 status |
930 DP_AUX_CH_CTL_DONE |
931 DP_AUX_CH_CTL_TIME_OUT_ERROR |
932 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400933
Todd Previte74ebf292015-04-15 08:38:41 -0700934 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100935 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700936
937 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
938 * 400us delay required for errors and timeouts
939 * Timeout errors from the HW already meet this
940 * requirement so skip to next iteration
941 */
942 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
943 usleep_range(400, 500);
944 continue;
945 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100946 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700947 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100948 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 }
950
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700952 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 ret = -EBUSY;
954 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 }
956
Jim Bridee058c942015-05-27 10:21:48 -0700957done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 /* Check for timeout or receive error.
959 * Timeouts occur when the sink is not connected
960 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700961 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700962 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 ret = -EIO;
964 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700965 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700966
967 /* Timeouts occur when the device isn't connected, so they're
968 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700969 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800970 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100971 ret = -ETIMEDOUT;
972 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
974
975 /* Unload any bytes sent back from the other side */
976 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
977 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800978
979 /*
980 * By BSpec: "Message sizes of 0 or >20 are not allowed."
981 * We have no idea of what happened so we return -EBUSY so
982 * drm layer takes care for the necessary retries.
983 */
984 if (recv_bytes == 0 || recv_bytes > 20) {
985 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
986 recv_bytes);
987 /*
988 * FIXME: This patch was created on top of a series that
989 * organize the retries at drm level. There EBUSY should
990 * also take care for 1ms wait before retrying.
991 * That aux retries re-org is still needed and after that is
992 * merged we remove this sleep from here.
993 */
994 usleep_range(1000, 1500);
995 ret = -EBUSY;
996 goto out;
997 }
998
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 if (recv_bytes > recv_size)
1000 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001001
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001002 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001003 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001004 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001006 ret = recv_bytes;
1007out:
1008 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1009
Jani Nikula884f19e2014-03-14 16:51:14 +02001010 if (vdd)
1011 edp_panel_vdd_off(intel_dp, false);
1012
Ville Syrjälä773538e82014-09-04 14:54:56 +03001013 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001014
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001015 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001018#define BARE_ADDRESS_SIZE 3
1019#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020static ssize_t
1021intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001023 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1024 uint8_t txbuf[20], rxbuf[20];
1025 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001028 txbuf[0] = (msg->request << 4) |
1029 ((msg->address >> 16) & 0xf);
1030 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001031 txbuf[2] = msg->address & 0xff;
1032 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 switch (msg->request & ~DP_AUX_I2C_MOT) {
1035 case DP_AUX_NATIVE_WRITE:
1036 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001037 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001038 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001039 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001040
Jani Nikula9d1a1032014-03-14 16:51:15 +02001041 if (WARN_ON(txsize > 20))
1042 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Imre Deakd81a67c2016-01-29 14:52:26 +02001044 if (msg->buffer)
1045 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1046 else
1047 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1050 if (ret > 0) {
1051 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001052
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001053 if (ret > 1) {
1054 /* Number of bytes written in a short write. */
1055 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1056 } else {
1057 /* Return payload size. */
1058 ret = msg->size;
1059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001061 break;
1062
1063 case DP_AUX_NATIVE_READ:
1064 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001065 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001066 rxsize = msg->size + 1;
1067
1068 if (WARN_ON(rxsize > 20))
1069 return -E2BIG;
1070
1071 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1072 if (ret > 0) {
1073 msg->reply = rxbuf[0] >> 4;
1074 /*
1075 * Assume happy day, and copy the data. The caller is
1076 * expected to check msg->reply before touching it.
1077 *
1078 * Return payload size.
1079 */
1080 ret--;
1081 memcpy(msg->buffer, rxbuf + 1, ret);
1082 }
1083 break;
1084
1085 default:
1086 ret = -EINVAL;
1087 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001089
Jani Nikula9d1a1032014-03-14 16:51:15 +02001090 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091}
1092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001093static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1094 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001095{
1096 switch (port) {
1097 case PORT_B:
1098 case PORT_C:
1099 case PORT_D:
1100 return DP_AUX_CH_CTL(port);
1101 default:
1102 MISSING_CASE(port);
1103 return DP_AUX_CH_CTL(PORT_B);
1104 }
1105}
1106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1108 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001109{
1110 switch (port) {
1111 case PORT_B:
1112 case PORT_C:
1113 case PORT_D:
1114 return DP_AUX_CH_DATA(port, index);
1115 default:
1116 MISSING_CASE(port);
1117 return DP_AUX_CH_DATA(PORT_B, index);
1118 }
1119}
1120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1122 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001123{
1124 switch (port) {
1125 case PORT_A:
1126 return DP_AUX_CH_CTL(port);
1127 case PORT_B:
1128 case PORT_C:
1129 case PORT_D:
1130 return PCH_DP_AUX_CH_CTL(port);
1131 default:
1132 MISSING_CASE(port);
1133 return DP_AUX_CH_CTL(PORT_A);
1134 }
1135}
1136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001137static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1138 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001139{
1140 switch (port) {
1141 case PORT_A:
1142 return DP_AUX_CH_DATA(port, index);
1143 case PORT_B:
1144 case PORT_C:
1145 case PORT_D:
1146 return PCH_DP_AUX_CH_DATA(port, index);
1147 default:
1148 MISSING_CASE(port);
1149 return DP_AUX_CH_DATA(PORT_A, index);
1150 }
1151}
1152
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001153/*
1154 * On SKL we don't have Aux for port E so we rely
1155 * on VBT to set a proper alternate aux channel.
1156 */
1157static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1158{
1159 const struct ddi_vbt_port_info *info =
1160 &dev_priv->vbt.ddi_port_info[PORT_E];
1161
1162 switch (info->alternate_aux_channel) {
1163 case DP_AUX_A:
1164 return PORT_A;
1165 case DP_AUX_B:
1166 return PORT_B;
1167 case DP_AUX_C:
1168 return PORT_C;
1169 case DP_AUX_D:
1170 return PORT_D;
1171 default:
1172 MISSING_CASE(info->alternate_aux_channel);
1173 return PORT_A;
1174 }
1175}
1176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001177static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1178 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001179{
1180 if (port == PORT_E)
1181 port = skl_porte_aux_port(dev_priv);
1182
1183 switch (port) {
1184 case PORT_A:
1185 case PORT_B:
1186 case PORT_C:
1187 case PORT_D:
1188 return DP_AUX_CH_CTL(port);
1189 default:
1190 MISSING_CASE(port);
1191 return DP_AUX_CH_CTL(PORT_A);
1192 }
1193}
1194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001195static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1196 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197{
1198 if (port == PORT_E)
1199 port = skl_porte_aux_port(dev_priv);
1200
1201 switch (port) {
1202 case PORT_A:
1203 case PORT_B:
1204 case PORT_C:
1205 case PORT_D:
1206 return DP_AUX_CH_DATA(port, index);
1207 default:
1208 MISSING_CASE(port);
1209 return DP_AUX_CH_DATA(PORT_A, index);
1210 }
1211}
1212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001213static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1214 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001215{
1216 if (INTEL_INFO(dev_priv)->gen >= 9)
1217 return skl_aux_ctl_reg(dev_priv, port);
1218 else if (HAS_PCH_SPLIT(dev_priv))
1219 return ilk_aux_ctl_reg(dev_priv, port);
1220 else
1221 return g4x_aux_ctl_reg(dev_priv, port);
1222}
1223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001224static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1225 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001226{
1227 if (INTEL_INFO(dev_priv)->gen >= 9)
1228 return skl_aux_data_reg(dev_priv, port, index);
1229 else if (HAS_PCH_SPLIT(dev_priv))
1230 return ilk_aux_data_reg(dev_priv, port, index);
1231 else
1232 return g4x_aux_data_reg(dev_priv, port, index);
1233}
1234
1235static void intel_aux_reg_init(struct intel_dp *intel_dp)
1236{
1237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1238 enum port port = dp_to_dig_port(intel_dp)->port;
1239 int i;
1240
1241 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1242 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1243 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1244}
1245
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001247intel_dp_aux_fini(struct intel_dp *intel_dp)
1248{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001249 kfree(intel_dp->aux.name);
1250}
1251
Chris Wilson7a418e32016-06-24 14:00:14 +01001252static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001253intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254{
Jani Nikula33ad6622014-03-14 16:51:16 +02001255 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1256 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001258 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001259 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001260
Chris Wilson7a418e32016-06-24 14:00:14 +01001261 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001262 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001263 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264}
1265
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301266static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001267intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301268{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001269 if (intel_dp->num_sink_rates) {
1270 *sink_rates = intel_dp->sink_rates;
1271 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301272 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001273
1274 *sink_rates = default_rates;
1275
1276 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301277}
1278
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001279bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301280{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001281 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1282 struct drm_device *dev = dig_port->base.base.dev;
1283
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301284 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001285 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301286 return false;
1287
1288 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1289 (INTEL_INFO(dev)->gen >= 9))
1290 return true;
1291 else
1292 return false;
1293}
1294
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301295static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001296intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301297{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001298 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1299 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 int size;
1301
Sonika Jindal64987fc2015-05-26 17:50:13 +05301302 if (IS_BROXTON(dev)) {
1303 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301304 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001305 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301306 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301307 size = ARRAY_SIZE(skl_rates);
1308 } else {
1309 *source_rates = default_rates;
1310 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001312
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301313 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001314 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301315 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001316
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301317 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301318}
1319
Daniel Vetter0e503382014-07-04 11:26:04 -03001320static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001321intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001322 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001323{
1324 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 const struct dp_link_dpll *divisor = NULL;
1326 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001327
1328 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001329 divisor = gen4_dpll;
1330 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001331 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001332 divisor = pch_dpll;
1333 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001334 } else if (IS_CHERRYVIEW(dev)) {
1335 divisor = chv_dpll;
1336 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001337 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001338 divisor = vlv_dpll;
1339 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001340 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001341
1342 if (divisor && count) {
1343 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001344 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001345 pipe_config->dpll = divisor[i].dpll;
1346 pipe_config->clock_set = true;
1347 break;
1348 }
1349 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001350 }
1351}
1352
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001353static int intersect_rates(const int *source_rates, int source_len,
1354 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356{
1357 int i = 0, j = 0, k = 0;
1358
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359 while (i < source_len && j < sink_len) {
1360 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001361 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1362 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001363 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301364 ++k;
1365 ++i;
1366 ++j;
1367 } else if (source_rates[i] < sink_rates[j]) {
1368 ++i;
1369 } else {
1370 ++j;
1371 }
1372 }
1373 return k;
1374}
1375
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376static int intel_dp_common_rates(struct intel_dp *intel_dp,
1377 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001378{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001379 const int *source_rates, *sink_rates;
1380 int source_len, sink_len;
1381
1382 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001383 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001384
1385 return intersect_rates(source_rates, source_len,
1386 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001387 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001388}
1389
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001390static void snprintf_int_array(char *str, size_t len,
1391 const int *array, int nelem)
1392{
1393 int i;
1394
1395 str[0] = '\0';
1396
1397 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001398 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001399 if (r >= len)
1400 return;
1401 str += r;
1402 len -= r;
1403 }
1404}
1405
1406static void intel_dp_print_rates(struct intel_dp *intel_dp)
1407{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001408 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001409 int source_len, sink_len, common_len;
1410 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001411 char str[128]; /* FIXME: too big for stack? */
1412
1413 if ((drm_debug & DRM_UT_KMS) == 0)
1414 return;
1415
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001416 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001417 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1418 DRM_DEBUG_KMS("source rates: %s\n", str);
1419
1420 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1421 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1422 DRM_DEBUG_KMS("sink rates: %s\n", str);
1423
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001424 common_len = intel_dp_common_rates(intel_dp, common_rates);
1425 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1426 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001427}
1428
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001429static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301430{
1431 int i = 0;
1432
1433 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1434 if (find == rates[i])
1435 break;
1436
1437 return i;
1438}
1439
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440int
1441intel_dp_max_link_rate(struct intel_dp *intel_dp)
1442{
1443 int rates[DP_MAX_SUPPORTED_RATES] = {};
1444 int len;
1445
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001446 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001447 if (WARN_ON(len <= 0))
1448 return 162000;
1449
1450 return rates[rate_to_index(0, rates) - 1];
1451}
1452
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001453int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1454{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001455 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001456}
1457
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001458void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1459 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001460{
1461 if (intel_dp->num_sink_rates) {
1462 *link_bw = 0;
1463 *rate_select =
1464 intel_dp_rate_select(intel_dp, port_clock);
1465 } else {
1466 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1467 *rate_select = 0;
1468 }
1469}
1470
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001471bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001472intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001473 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001474{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001475 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001476 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001477 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001478 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001479 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001480 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001481 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001482 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001483 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001484 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001485 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001486 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301487 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001488 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001489 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1491 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001492 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301493
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001494 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301495
1496 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001497 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301498
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500
Imre Deakbc7d38a2013-05-16 14:40:36 +03001501 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001502 pipe_config->has_pch_encoder = true;
1503
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001504 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001505 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001506 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507
Jani Nikuladd06f902012-10-19 14:51:50 +03001508 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1509 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1510 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001511
1512 if (INTEL_INFO(dev)->gen >= 9) {
1513 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001514 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001515 if (ret)
1516 return ret;
1517 }
1518
Matt Roperb56676272015-11-04 09:05:27 -08001519 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001520 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1521 intel_connector->panel.fitting_mode);
1522 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001523 intel_pch_panel_fitting(intel_crtc, pipe_config,
1524 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001525 }
1526
Daniel Vettercb1793c2012-06-04 18:39:21 +02001527 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001528 return false;
1529
Daniel Vetter083f9562012-04-20 20:23:49 +02001530 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001532 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001533 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001534
Daniel Vetter36008362013-03-27 00:44:59 +01001535 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1536 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001537 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001538 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301539
1540 /* Get bpp from vbt only for panels that dont have bpp in edid */
1541 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001542 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001543 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001544 dev_priv->vbt.edp.bpp);
1545 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001546 }
1547
Jani Nikula344c5bb2014-09-09 11:25:13 +03001548 /*
1549 * Use the maximum clock and number of lanes the eDP panel
1550 * advertizes being capable of. The panels are generally
1551 * designed to support only a single clock and lane
1552 * configuration, and typically these values correspond to the
1553 * native resolution of the panel.
1554 */
1555 min_lane_count = max_lane_count;
1556 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001557 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001558
Daniel Vetter36008362013-03-27 00:44:59 +01001559 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001560 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1561 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001562
Dave Airliec6930992014-07-14 11:04:39 +10001563 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301564 for (lane_count = min_lane_count;
1565 lane_count <= max_lane_count;
1566 lane_count <<= 1) {
1567
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001568 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001569 link_avail = intel_dp_max_data_rate(link_clock,
1570 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001571
Daniel Vetter36008362013-03-27 00:44:59 +01001572 if (mode_rate <= link_avail) {
1573 goto found;
1574 }
1575 }
1576 }
1577 }
1578
1579 return false;
1580
1581found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001582 if (intel_dp->color_range_auto) {
1583 /*
1584 * See:
1585 * CEA-861-E - 5.1 Default Encoding Parameters
1586 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1587 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001588 pipe_config->limited_color_range =
1589 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1590 } else {
1591 pipe_config->limited_color_range =
1592 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001593 }
1594
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001595 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301596
Daniel Vetter657445f2013-05-04 10:09:18 +02001597 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001598 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001599
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001600 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1601 &link_bw, &rate_select);
1602
1603 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1604 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001605 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001606 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1607 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001608
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001609 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001610 adjusted_mode->crtc_clock,
1611 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001612 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001613
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301614 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301615 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001616 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301617 intel_link_compute_m_n(bpp, lane_count,
1618 intel_connector->panel.downclock_mode->clock,
1619 pipe_config->port_clock,
1620 &pipe_config->dp_m2_n2);
1621 }
1622
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001623 /*
1624 * DPLL0 VCO may need to be adjusted to get the correct
1625 * clock for eDP. This will affect cdclk as well.
1626 */
1627 if (is_edp(intel_dp) &&
1628 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1629 int vco;
1630
1631 switch (pipe_config->port_clock / 2) {
1632 case 108000:
1633 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001634 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001635 break;
1636 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001637 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001638 break;
1639 }
1640
1641 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1642 }
1643
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001644 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001645 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001646
Daniel Vetter36008362013-03-27 00:44:59 +01001647 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001648}
1649
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001650void intel_dp_set_link_params(struct intel_dp *intel_dp,
1651 const struct intel_crtc_state *pipe_config)
1652{
1653 intel_dp->link_rate = pipe_config->port_clock;
1654 intel_dp->lane_count = pipe_config->lane_count;
1655}
1656
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001657static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001659 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001660 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001661 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001662 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001663 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001664 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001665
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001666 intel_dp_set_link_params(intel_dp, crtc->config);
1667
Keith Packard417e8222011-11-01 19:54:11 -07001668 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001669 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001670 *
1671 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001672 * SNB CPU
1673 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001674 * CPT PCH
1675 *
1676 * IBX PCH and CPU are the same for almost everything,
1677 * except that the CPU DP PLL is configured in this
1678 * register
1679 *
1680 * CPT PCH is quite different, having many bits moved
1681 * to the TRANS_DP_CTL register instead. That
1682 * configuration happens (oddly) in ironlake_pch_enable
1683 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001684
Keith Packard417e8222011-11-01 19:54:11 -07001685 /* Preserve the BIOS-computed detected bit. This is
1686 * supposed to be read-only.
1687 */
1688 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001689
Keith Packard417e8222011-11-01 19:54:11 -07001690 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001691 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001692 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001693
Keith Packard417e8222011-11-01 19:54:11 -07001694 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001695
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001696 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001697 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1698 intel_dp->DP |= DP_SYNC_HS_HIGH;
1699 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1700 intel_dp->DP |= DP_SYNC_VS_HIGH;
1701 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1702
Jani Nikula6aba5b62013-10-04 15:08:10 +03001703 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001704 intel_dp->DP |= DP_ENHANCED_FRAMING;
1705
Daniel Vetter7c62a162013-06-01 17:16:20 +02001706 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001707 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001708 u32 trans_dp;
1709
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001710 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001711
1712 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1713 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1714 trans_dp |= TRANS_DP_ENH_FRAMING;
1715 else
1716 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1717 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001718 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001719 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001720 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001721 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001722
1723 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1724 intel_dp->DP |= DP_SYNC_HS_HIGH;
1725 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1726 intel_dp->DP |= DP_SYNC_VS_HIGH;
1727 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1728
Jani Nikula6aba5b62013-10-04 15:08:10 +03001729 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001730 intel_dp->DP |= DP_ENHANCED_FRAMING;
1731
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001732 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001733 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001734 else if (crtc->pipe == PIPE_B)
1735 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001736 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001737}
1738
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001739#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1740#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001741
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001742#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1743#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001744
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001745#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1746#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001747
Imre Deakde9c1b62016-06-16 20:01:46 +03001748static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1749 struct intel_dp *intel_dp);
1750
Daniel Vetter4be73782014-01-17 14:39:48 +01001751static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001752 u32 mask,
1753 u32 value)
1754{
Paulo Zanoni30add222012-10-26 19:05:45 -02001755 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001756 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001757 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001758
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001759 lockdep_assert_held(&dev_priv->pps_mutex);
1760
Imre Deakde9c1b62016-06-16 20:01:46 +03001761 intel_pps_verify_state(dev_priv, intel_dp);
1762
Jani Nikulabf13e812013-09-06 07:40:05 +03001763 pp_stat_reg = _pp_stat_reg(intel_dp);
1764 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001765
1766 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001767 mask, value,
1768 I915_READ(pp_stat_reg),
1769 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001771 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1772 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001773 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001774 I915_READ(pp_stat_reg),
1775 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001776
1777 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001778}
1779
Daniel Vetter4be73782014-01-17 14:39:48 +01001780static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001781{
1782 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001783 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001784}
1785
Daniel Vetter4be73782014-01-17 14:39:48 +01001786static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001787{
Keith Packardbd943152011-09-18 23:09:52 -07001788 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001789 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001790}
Keith Packardbd943152011-09-18 23:09:52 -07001791
Daniel Vetter4be73782014-01-17 14:39:48 +01001792static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001793{
Abhay Kumard28d4732016-01-22 17:39:04 -08001794 ktime_t panel_power_on_time;
1795 s64 panel_power_off_duration;
1796
Keith Packard99ea7122011-11-01 19:57:50 -07001797 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001798
Abhay Kumard28d4732016-01-22 17:39:04 -08001799 /* take the difference of currrent time and panel power off time
1800 * and then make panel wait for t11_t12 if needed. */
1801 panel_power_on_time = ktime_get_boottime();
1802 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1803
Paulo Zanonidce56b32013-12-19 14:29:40 -02001804 /* When we disable the VDD override bit last we have to do the manual
1805 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001806 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1807 wait_remaining_ms_from_jiffies(jiffies,
1808 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001811}
Keith Packardbd943152011-09-18 23:09:52 -07001812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001814{
1815 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1816 intel_dp->backlight_on_delay);
1817}
1818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001820{
1821 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1822 intel_dp->backlight_off_delay);
1823}
Keith Packard99ea7122011-11-01 19:57:50 -07001824
Keith Packard832dd3c2011-11-01 19:34:06 -07001825/* Read the current pp_control value, unlocking the register if it
1826 * is locked
1827 */
1828
Jesse Barnes453c5422013-03-28 09:55:41 -07001829static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001830{
Jesse Barnes453c5422013-03-28 09:55:41 -07001831 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1832 struct drm_i915_private *dev_priv = dev->dev_private;
1833 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001834
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001835 lockdep_assert_held(&dev_priv->pps_mutex);
1836
Jani Nikulabf13e812013-09-06 07:40:05 +03001837 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301838 if (!IS_BROXTON(dev)) {
1839 control &= ~PANEL_UNLOCK_MASK;
1840 control |= PANEL_UNLOCK_REGS;
1841 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001842 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001843}
1844
Ville Syrjälä951468f2014-09-04 14:55:31 +03001845/*
1846 * Must be paired with edp_panel_vdd_off().
1847 * Must hold pps_mutex around the whole on/off sequence.
1848 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1849 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001850static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001851{
Paulo Zanoni30add222012-10-26 19:05:45 -02001852 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001853 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1854 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001855 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001856 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001857 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001858 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001859 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001860
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001861 lockdep_assert_held(&dev_priv->pps_mutex);
1862
Keith Packard97af61f572011-09-28 16:23:51 -07001863 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001864 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001865
Egbert Eich2c623c12014-11-25 12:54:57 +01001866 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001867 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001868
Daniel Vetter4be73782014-01-17 14:39:48 +01001869 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001870 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001871
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001872 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001873 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001874
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001875 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1876 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001877
Daniel Vetter4be73782014-01-17 14:39:48 +01001878 if (!edp_have_panel_power(intel_dp))
1879 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001880
Jesse Barnes453c5422013-03-28 09:55:41 -07001881 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001882 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001883
Jani Nikulabf13e812013-09-06 07:40:05 +03001884 pp_stat_reg = _pp_stat_reg(intel_dp);
1885 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001886
1887 I915_WRITE(pp_ctrl_reg, pp);
1888 POSTING_READ(pp_ctrl_reg);
1889 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1890 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001891 /*
1892 * If the panel wasn't on, delay before accessing aux channel
1893 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001894 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001895 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1896 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001897 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001898 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001899
1900 return need_to_disable;
1901}
1902
Ville Syrjälä951468f2014-09-04 14:55:31 +03001903/*
1904 * Must be paired with intel_edp_panel_vdd_off() or
1905 * intel_edp_panel_off().
1906 * Nested calls to these functions are not allowed since
1907 * we drop the lock. Caller must use some higher level
1908 * locking to prevent nested calls from other threads.
1909 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001910void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001911{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001912 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001913
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001914 if (!is_edp(intel_dp))
1915 return;
1916
Ville Syrjälä773538e82014-09-04 14:54:56 +03001917 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001918 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001919 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001920
Rob Clarke2c719b2014-12-15 13:56:32 -05001921 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001922 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001923}
1924
Daniel Vetter4be73782014-01-17 14:39:48 +01001925static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001926{
Paulo Zanoni30add222012-10-26 19:05:45 -02001927 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001928 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001929 struct intel_digital_port *intel_dig_port =
1930 dp_to_dig_port(intel_dp);
1931 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1932 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001933 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001934 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001935
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001936 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001937
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001938 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001939
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001940 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001941 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001942
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001943 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1944 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001945
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001946 pp = ironlake_get_pp_control(intel_dp);
1947 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001948
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001949 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1950 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001951
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001952 I915_WRITE(pp_ctrl_reg, pp);
1953 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001954
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001955 /* Make sure sequencer is idle before allowing subsequent activity */
1956 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1957 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001958
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001959 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001960 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001961
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001962 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001963 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001964}
1965
Daniel Vetter4be73782014-01-17 14:39:48 +01001966static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001967{
1968 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1969 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001970
Ville Syrjälä773538e82014-09-04 14:54:56 +03001971 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001972 if (!intel_dp->want_panel_vdd)
1973 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001974 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001975}
1976
Imre Deakaba86892014-07-30 15:57:31 +03001977static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1978{
1979 unsigned long delay;
1980
1981 /*
1982 * Queue the timer to fire a long time from now (relative to the power
1983 * down delay) to keep the panel power up across a sequence of
1984 * operations.
1985 */
1986 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1987 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1988}
1989
Ville Syrjälä951468f2014-09-04 14:55:31 +03001990/*
1991 * Must be paired with edp_panel_vdd_on().
1992 * Must hold pps_mutex around the whole on/off sequence.
1993 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1994 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001995static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001996{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001997 struct drm_i915_private *dev_priv =
1998 intel_dp_to_dev(intel_dp)->dev_private;
1999
2000 lockdep_assert_held(&dev_priv->pps_mutex);
2001
Keith Packard97af61f572011-09-28 16:23:51 -07002002 if (!is_edp(intel_dp))
2003 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002004
Rob Clarke2c719b2014-12-15 13:56:32 -05002005 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002006 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002007
Keith Packardbd943152011-09-18 23:09:52 -07002008 intel_dp->want_panel_vdd = false;
2009
Imre Deakaba86892014-07-30 15:57:31 +03002010 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002011 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002012 else
2013 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002014}
2015
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002016static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002017{
Paulo Zanoni30add222012-10-26 19:05:45 -02002018 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002019 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002020 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002021 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002022
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002023 lockdep_assert_held(&dev_priv->pps_mutex);
2024
Keith Packard97af61f572011-09-28 16:23:51 -07002025 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002026 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002027
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002028 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2029 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002030
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002031 if (WARN(edp_have_panel_power(intel_dp),
2032 "eDP port %c panel power already on\n",
2033 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002034 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002035
Daniel Vetter4be73782014-01-17 14:39:48 +01002036 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002037
Jani Nikulabf13e812013-09-06 07:40:05 +03002038 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002039 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002040 if (IS_GEN5(dev)) {
2041 /* ILK workaround: disable reset around power sequence */
2042 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002043 I915_WRITE(pp_ctrl_reg, pp);
2044 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002045 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002046
Keith Packard1c0ae802011-09-19 13:59:29 -07002047 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002048 if (!IS_GEN5(dev))
2049 pp |= PANEL_POWER_RESET;
2050
Jesse Barnes453c5422013-03-28 09:55:41 -07002051 I915_WRITE(pp_ctrl_reg, pp);
2052 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002053
Daniel Vetter4be73782014-01-17 14:39:48 +01002054 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002055 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002056
Keith Packard05ce1a42011-09-29 16:33:01 -07002057 if (IS_GEN5(dev)) {
2058 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002059 I915_WRITE(pp_ctrl_reg, pp);
2060 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002061 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002062}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002063
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002064void intel_edp_panel_on(struct intel_dp *intel_dp)
2065{
2066 if (!is_edp(intel_dp))
2067 return;
2068
2069 pps_lock(intel_dp);
2070 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002071 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002072}
2073
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002074
2075static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002076{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002077 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2078 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002079 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002080 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002081 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002082 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002083 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002084
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002085 lockdep_assert_held(&dev_priv->pps_mutex);
2086
Keith Packard97af61f572011-09-28 16:23:51 -07002087 if (!is_edp(intel_dp))
2088 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002089
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002090 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2091 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002092
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002093 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2094 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002095
Jesse Barnes453c5422013-03-28 09:55:41 -07002096 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002097 /* We need to switch off panel power _and_ force vdd, for otherwise some
2098 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002099 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2100 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002101
Jani Nikulabf13e812013-09-06 07:40:05 +03002102 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002103
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002104 intel_dp->want_panel_vdd = false;
2105
Jesse Barnes453c5422013-03-28 09:55:41 -07002106 I915_WRITE(pp_ctrl_reg, pp);
2107 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002108
Abhay Kumard28d4732016-01-22 17:39:04 -08002109 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002110 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002111
2112 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002113 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002114 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002115}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002116
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002117void intel_edp_panel_off(struct intel_dp *intel_dp)
2118{
2119 if (!is_edp(intel_dp))
2120 return;
2121
2122 pps_lock(intel_dp);
2123 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002124 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002125}
2126
Jani Nikula1250d102014-08-12 17:11:39 +03002127/* Enable backlight in the panel power control. */
2128static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002129{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002130 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2131 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002134 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002135
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002136 /*
2137 * If we enable the backlight right away following a panel power
2138 * on, we may see slight flicker as the panel syncs with the eDP
2139 * link. So delay a bit to make sure the image is solid before
2140 * allowing it to appear.
2141 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002142 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002143
Ville Syrjälä773538e82014-09-04 14:54:56 +03002144 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002145
Jesse Barnes453c5422013-03-28 09:55:41 -07002146 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002147 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002148
Jani Nikulabf13e812013-09-06 07:40:05 +03002149 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002150
2151 I915_WRITE(pp_ctrl_reg, pp);
2152 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002153
Ville Syrjälä773538e82014-09-04 14:54:56 +03002154 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002155}
2156
Jani Nikula1250d102014-08-12 17:11:39 +03002157/* Enable backlight PWM and backlight PP control. */
2158void intel_edp_backlight_on(struct intel_dp *intel_dp)
2159{
2160 if (!is_edp(intel_dp))
2161 return;
2162
2163 DRM_DEBUG_KMS("\n");
2164
2165 intel_panel_enable_backlight(intel_dp->attached_connector);
2166 _intel_edp_backlight_on(intel_dp);
2167}
2168
2169/* Disable backlight in the panel power control. */
2170static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002171{
Paulo Zanoni30add222012-10-26 19:05:45 -02002172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002173 struct drm_i915_private *dev_priv = dev->dev_private;
2174 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002175 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002176
Keith Packardf01eca22011-09-28 16:48:10 -07002177 if (!is_edp(intel_dp))
2178 return;
2179
Ville Syrjälä773538e82014-09-04 14:54:56 +03002180 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002181
Jesse Barnes453c5422013-03-28 09:55:41 -07002182 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002183 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002184
Jani Nikulabf13e812013-09-06 07:40:05 +03002185 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002186
2187 I915_WRITE(pp_ctrl_reg, pp);
2188 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002189
Ville Syrjälä773538e82014-09-04 14:54:56 +03002190 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002191
Paulo Zanonidce56b32013-12-19 14:29:40 -02002192 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002193 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002194}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002195
Jani Nikula1250d102014-08-12 17:11:39 +03002196/* Disable backlight PP control and backlight PWM. */
2197void intel_edp_backlight_off(struct intel_dp *intel_dp)
2198{
2199 if (!is_edp(intel_dp))
2200 return;
2201
2202 DRM_DEBUG_KMS("\n");
2203
2204 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002205 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002206}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002207
Jani Nikula73580fb72014-08-12 17:11:41 +03002208/*
2209 * Hook for controlling the panel power control backlight through the bl_power
2210 * sysfs attribute. Take care to handle multiple calls.
2211 */
2212static void intel_edp_backlight_power(struct intel_connector *connector,
2213 bool enable)
2214{
2215 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002216 bool is_enabled;
2217
Ville Syrjälä773538e82014-09-04 14:54:56 +03002218 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002219 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002220 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002221
2222 if (is_enabled == enable)
2223 return;
2224
Jani Nikula23ba9372014-08-27 14:08:43 +03002225 DRM_DEBUG_KMS("panel power control backlight %s\n",
2226 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002227
2228 if (enable)
2229 _intel_edp_backlight_on(intel_dp);
2230 else
2231 _intel_edp_backlight_off(intel_dp);
2232}
2233
Ville Syrjälä64e10772015-10-29 21:26:01 +02002234static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2235{
2236 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2237 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2238 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2239
2240 I915_STATE_WARN(cur_state != state,
2241 "DP port %c state assertion failure (expected %s, current %s)\n",
2242 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002243 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002244}
2245#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2246
2247static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2248{
2249 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2250
2251 I915_STATE_WARN(cur_state != state,
2252 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002253 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002254}
2255#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2256#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2257
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002258static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002259{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002260 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002261 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2262 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002263
Ville Syrjälä64e10772015-10-29 21:26:01 +02002264 assert_pipe_disabled(dev_priv, crtc->pipe);
2265 assert_dp_port_disabled(intel_dp);
2266 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002267
Ville Syrjäläabfce942015-10-29 21:26:03 +02002268 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2269 crtc->config->port_clock);
2270
2271 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2272
2273 if (crtc->config->port_clock == 162000)
2274 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2275 else
2276 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2277
2278 I915_WRITE(DP_A, intel_dp->DP);
2279 POSTING_READ(DP_A);
2280 udelay(500);
2281
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002282 /*
2283 * [DevILK] Work around required when enabling DP PLL
2284 * while a pipe is enabled going to FDI:
2285 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2286 * 2. Program DP PLL enable
2287 */
2288 if (IS_GEN5(dev_priv))
2289 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2290
Daniel Vetter07679352012-09-06 22:15:42 +02002291 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002292
Daniel Vetter07679352012-09-06 22:15:42 +02002293 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002294 POSTING_READ(DP_A);
2295 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002296}
2297
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002298static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002299{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002301 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2302 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002303
Ville Syrjälä64e10772015-10-29 21:26:01 +02002304 assert_pipe_disabled(dev_priv, crtc->pipe);
2305 assert_dp_port_disabled(intel_dp);
2306 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002307
Ville Syrjäläabfce942015-10-29 21:26:03 +02002308 DRM_DEBUG_KMS("disabling eDP PLL\n");
2309
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002310 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002311
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002312 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002313 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002314 udelay(200);
2315}
2316
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002317/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002318void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002319{
2320 int ret, i;
2321
2322 /* Should have a valid DPCD by this point */
2323 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2324 return;
2325
2326 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002327 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2328 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002329 } else {
2330 /*
2331 * When turning on, we need to retry for 1ms to give the sink
2332 * time to wake up.
2333 */
2334 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002335 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2336 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002337 if (ret == 1)
2338 break;
2339 msleep(1);
2340 }
2341 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002342
2343 if (ret != 1)
2344 DRM_DEBUG_KMS("failed to %s sink power state\n",
2345 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002346}
2347
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002348static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2349 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002350{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002351 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002352 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002353 struct drm_device *dev = encoder->base.dev;
2354 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002355 enum intel_display_power_domain power_domain;
2356 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002357 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002358
2359 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002360 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002361 return false;
2362
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002363 ret = false;
2364
Imre Deak6d129be2014-03-05 16:20:54 +02002365 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002366
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002367 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002368 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002369
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002370 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002371 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002372 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002373 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002374
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002375 for_each_pipe(dev_priv, p) {
2376 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2377 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2378 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002379 ret = true;
2380
2381 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002382 }
2383 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002385 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002386 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002387 } else if (IS_CHERRYVIEW(dev)) {
2388 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2389 } else {
2390 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002391 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002392
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002393 ret = true;
2394
2395out:
2396 intel_display_power_put(dev_priv, power_domain);
2397
2398 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002399}
2400
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002401static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002402 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002403{
2404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002405 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002406 struct drm_device *dev = encoder->base.dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 enum port port = dp_to_dig_port(intel_dp)->port;
2409 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002410
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002411 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002412
2413 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002414
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002415 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002416 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2417
2418 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002419 flags |= DRM_MODE_FLAG_PHSYNC;
2420 else
2421 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002422
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002423 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002424 flags |= DRM_MODE_FLAG_PVSYNC;
2425 else
2426 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002427 } else {
2428 if (tmp & DP_SYNC_HS_HIGH)
2429 flags |= DRM_MODE_FLAG_PHSYNC;
2430 else
2431 flags |= DRM_MODE_FLAG_NHSYNC;
2432
2433 if (tmp & DP_SYNC_VS_HIGH)
2434 flags |= DRM_MODE_FLAG_PVSYNC;
2435 else
2436 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002437 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002438
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002439 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002440
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002441 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002442 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002443 pipe_config->limited_color_range = true;
2444
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002445 pipe_config->has_dp_encoder = true;
2446
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002447 pipe_config->lane_count =
2448 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2449
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002450 intel_dp_get_m_n(crtc, pipe_config);
2451
Ville Syrjälä18442d02013-09-13 16:00:08 +03002452 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002453 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002454 pipe_config->port_clock = 162000;
2455 else
2456 pipe_config->port_clock = 270000;
2457 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002458
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002459 pipe_config->base.adjusted_mode.crtc_clock =
2460 intel_dotclock_calculate(pipe_config->port_clock,
2461 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002462
Jani Nikula6aa23e62016-03-24 17:50:20 +02002463 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2464 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002465 /*
2466 * This is a big fat ugly hack.
2467 *
2468 * Some machines in UEFI boot mode provide us a VBT that has 18
2469 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2470 * unknown we fail to light up. Yet the same BIOS boots up with
2471 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2472 * max, not what it tells us to use.
2473 *
2474 * Note: This will still be broken if the eDP panel is not lit
2475 * up by the BIOS, and thus we can't get the mode at module
2476 * load.
2477 */
2478 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002479 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2480 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002481 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002482}
2483
Daniel Vettere8cb4552012-07-01 13:05:48 +02002484static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002485{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002486 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002487 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002488 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002490 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002491 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002492
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002493 if (HAS_PSR(dev) && !HAS_DDI(dev))
2494 intel_psr_disable(intel_dp);
2495
Daniel Vetter6cb49832012-05-20 17:14:50 +02002496 /* Make sure the panel is off before trying to change the mode. But also
2497 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002498 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002499 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002500 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002501 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002502
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002503 /* disable the port before the pipe on g4x */
2504 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002505 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002506}
2507
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002508static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002509{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002510 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002511 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002512
Ville Syrjälä49277c32014-03-31 18:21:26 +03002513 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002514
2515 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002516 if (port == PORT_A)
2517 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002518}
2519
2520static void vlv_post_disable_dp(struct intel_encoder *encoder)
2521{
2522 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2523
2524 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002525}
2526
Ville Syrjälä580d3812014-04-09 13:29:00 +03002527static void chv_post_disable_dp(struct intel_encoder *encoder)
2528{
2529 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002530 struct drm_device *dev = encoder->base.dev;
2531 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002532
2533 intel_dp_link_down(intel_dp);
2534
Ville Syrjäläa5805162015-05-26 20:42:30 +03002535 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002536
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002537 /* Assert data lane reset */
2538 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002539
Ville Syrjäläa5805162015-05-26 20:42:30 +03002540 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002541}
2542
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002543static void
2544_intel_dp_set_link_train(struct intel_dp *intel_dp,
2545 uint32_t *DP,
2546 uint8_t dp_train_pat)
2547{
2548 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2549 struct drm_device *dev = intel_dig_port->base.base.dev;
2550 struct drm_i915_private *dev_priv = dev->dev_private;
2551 enum port port = intel_dig_port->port;
2552
2553 if (HAS_DDI(dev)) {
2554 uint32_t temp = I915_READ(DP_TP_CTL(port));
2555
2556 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2557 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2558 else
2559 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2560
2561 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2562 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2563 case DP_TRAINING_PATTERN_DISABLE:
2564 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2565
2566 break;
2567 case DP_TRAINING_PATTERN_1:
2568 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2569 break;
2570 case DP_TRAINING_PATTERN_2:
2571 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2572 break;
2573 case DP_TRAINING_PATTERN_3:
2574 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2575 break;
2576 }
2577 I915_WRITE(DP_TP_CTL(port), temp);
2578
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002579 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2580 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002581 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2582
2583 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2584 case DP_TRAINING_PATTERN_DISABLE:
2585 *DP |= DP_LINK_TRAIN_OFF_CPT;
2586 break;
2587 case DP_TRAINING_PATTERN_1:
2588 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2589 break;
2590 case DP_TRAINING_PATTERN_2:
2591 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2592 break;
2593 case DP_TRAINING_PATTERN_3:
2594 DRM_ERROR("DP training pattern 3 not supported\n");
2595 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2596 break;
2597 }
2598
2599 } else {
2600 if (IS_CHERRYVIEW(dev))
2601 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2602 else
2603 *DP &= ~DP_LINK_TRAIN_MASK;
2604
2605 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2606 case DP_TRAINING_PATTERN_DISABLE:
2607 *DP |= DP_LINK_TRAIN_OFF;
2608 break;
2609 case DP_TRAINING_PATTERN_1:
2610 *DP |= DP_LINK_TRAIN_PAT_1;
2611 break;
2612 case DP_TRAINING_PATTERN_2:
2613 *DP |= DP_LINK_TRAIN_PAT_2;
2614 break;
2615 case DP_TRAINING_PATTERN_3:
2616 if (IS_CHERRYVIEW(dev)) {
2617 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2618 } else {
2619 DRM_ERROR("DP training pattern 3 not supported\n");
2620 *DP |= DP_LINK_TRAIN_PAT_2;
2621 }
2622 break;
2623 }
2624 }
2625}
2626
2627static void intel_dp_enable_port(struct intel_dp *intel_dp)
2628{
2629 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2630 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002631 struct intel_crtc *crtc =
2632 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002633
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002634 /* enable with pattern 1 (as per spec) */
2635 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2636 DP_TRAINING_PATTERN_1);
2637
2638 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2639 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002640
2641 /*
2642 * Magic for VLV/CHV. We _must_ first set up the register
2643 * without actually enabling the port, and then do another
2644 * write to enable the port. Otherwise link training will
2645 * fail when the power sequencer is freshly used for this port.
2646 */
2647 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002648 if (crtc->config->has_audio)
2649 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002650
2651 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2652 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002653}
2654
Daniel Vettere8cb4552012-07-01 13:05:48 +02002655static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002656{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002657 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2658 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002660 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002661 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002662 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002664 if (WARN_ON(dp_reg & DP_PORT_EN))
2665 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002666
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002667 pps_lock(intel_dp);
2668
Wayne Boyer666a4532015-12-09 12:29:35 -08002669 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002670 vlv_init_panel_power_sequencer(intel_dp);
2671
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002672 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002673
2674 edp_panel_vdd_on(intel_dp);
2675 edp_panel_on(intel_dp);
2676 edp_panel_vdd_off(intel_dp, true);
2677
2678 pps_unlock(intel_dp);
2679
Wayne Boyer666a4532015-12-09 12:29:35 -08002680 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002681 unsigned int lane_mask = 0x0;
2682
2683 if (IS_CHERRYVIEW(dev))
2684 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2685
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002686 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2687 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002688 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002689
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2691 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002692 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002693
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002694 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002695 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002696 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002697 intel_audio_codec_enable(encoder);
2698 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002699}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002700
Jani Nikulaecff4f32013-09-06 07:38:29 +03002701static void g4x_enable_dp(struct intel_encoder *encoder)
2702{
Jani Nikula828f5c62013-09-05 16:44:45 +03002703 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2704
Jani Nikulaecff4f32013-09-06 07:38:29 +03002705 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002706 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002707}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002708
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002709static void vlv_enable_dp(struct intel_encoder *encoder)
2710{
Jani Nikula828f5c62013-09-05 16:44:45 +03002711 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2712
Daniel Vetter4be73782014-01-17 14:39:48 +01002713 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002714 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002715}
2716
Jani Nikulaecff4f32013-09-06 07:38:29 +03002717static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002718{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002719 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002720 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002721
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002722 intel_dp_prepare(encoder);
2723
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002724 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002725 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002726 ironlake_edp_pll_on(intel_dp);
2727}
2728
Ville Syrjälä83b84592014-10-16 21:29:51 +03002729static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2730{
2731 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2732 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2733 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002734 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002735
2736 edp_panel_vdd_off_sync(intel_dp);
2737
2738 /*
2739 * VLV seems to get confused when multiple power seqeuencers
2740 * have the same port selected (even if only one has power/vdd
2741 * enabled). The failure manifests as vlv_wait_port_ready() failing
2742 * CHV on the other hand doesn't seem to mind having the same port
2743 * selected in multiple power seqeuencers, but let's clear the
2744 * port select always when logically disconnecting a power sequencer
2745 * from a port.
2746 */
2747 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2748 pipe_name(pipe), port_name(intel_dig_port->port));
2749 I915_WRITE(pp_on_reg, 0);
2750 POSTING_READ(pp_on_reg);
2751
2752 intel_dp->pps_pipe = INVALID_PIPE;
2753}
2754
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002755static void vlv_steal_power_sequencer(struct drm_device *dev,
2756 enum pipe pipe)
2757{
2758 struct drm_i915_private *dev_priv = dev->dev_private;
2759 struct intel_encoder *encoder;
2760
2761 lockdep_assert_held(&dev_priv->pps_mutex);
2762
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002763 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2764 return;
2765
Jani Nikula19c80542015-12-16 12:48:16 +02002766 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002768 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002769
2770 if (encoder->type != INTEL_OUTPUT_EDP)
2771 continue;
2772
2773 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002774 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002775
2776 if (intel_dp->pps_pipe != pipe)
2777 continue;
2778
2779 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002780 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002781
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002782 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002783 "stealing pipe %c power sequencer from active eDP port %c\n",
2784 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002785
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002786 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002787 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002788 }
2789}
2790
2791static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2792{
2793 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2794 struct intel_encoder *encoder = &intel_dig_port->base;
2795 struct drm_device *dev = encoder->base.dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002798
2799 lockdep_assert_held(&dev_priv->pps_mutex);
2800
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002801 if (!is_edp(intel_dp))
2802 return;
2803
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002804 if (intel_dp->pps_pipe == crtc->pipe)
2805 return;
2806
2807 /*
2808 * If another power sequencer was being used on this
2809 * port previously make sure to turn off vdd there while
2810 * we still have control of it.
2811 */
2812 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002813 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002814
2815 /*
2816 * We may be stealing the power
2817 * sequencer from another port.
2818 */
2819 vlv_steal_power_sequencer(dev, crtc->pipe);
2820
2821 /* now it's all ours */
2822 intel_dp->pps_pipe = crtc->pipe;
2823
2824 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2825 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2826
2827 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002828 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2829 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002830}
2831
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002832static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2833{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002834 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002835
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002836 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002837}
2838
Jani Nikulaecff4f32013-09-06 07:38:29 +03002839static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002840{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002841 intel_dp_prepare(encoder);
2842
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002843 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002844}
2845
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002846static void chv_pre_enable_dp(struct intel_encoder *encoder)
2847{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002848 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002849
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002850 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002851
2852 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002853 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002854}
2855
Ville Syrjälä9197c882014-04-09 13:29:05 +03002856static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2857{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002858 intel_dp_prepare(encoder);
2859
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002860 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002861}
2862
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002863static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2864{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002865 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002866}
2867
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002868/*
2869 * Fetch AUX CH registers 0x202 - 0x207 which contain
2870 * link status information
2871 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002872bool
Keith Packard93f62da2011-11-01 19:45:03 -07002873intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002874{
Lyude9f085eb2016-04-13 10:58:33 -04002875 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2876 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002877}
2878
Paulo Zanoni11002442014-06-13 18:45:41 -03002879/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002880uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002881intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882{
Paulo Zanoni30add222012-10-26 19:05:45 -02002883 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302884 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002885 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002886
Vandana Kannan93147262014-11-18 15:45:29 +05302887 if (IS_BROXTON(dev))
2888 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2889 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002890 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302891 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002892 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002893 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302894 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002895 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302896 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002897 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302898 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002899 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302900 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002901}
2902
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002903uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002904intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2905{
Paulo Zanoni30add222012-10-26 19:05:45 -02002906 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002907 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002908
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002909 if (INTEL_INFO(dev)->gen >= 9) {
2910 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2911 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2912 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2913 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2914 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2918 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002919 default:
2920 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2921 }
2922 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002923 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302924 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2925 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2926 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2927 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2929 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2930 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002931 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302932 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002933 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002934 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002935 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302936 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2937 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2939 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2940 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2941 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002943 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002945 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002946 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002947 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2949 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002953 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002955 }
2956 } else {
2957 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002965 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302966 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002967 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002968 }
2969}
2970
Daniel Vetter5829975c2015-04-16 11:36:52 +02002971static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002973 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002974 unsigned long demph_reg_value, preemph_reg_value,
2975 uniqtranscale_reg_value;
2976 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002977
2978 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 preemph_reg_value = 0x0004000;
2981 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002983 demph_reg_value = 0x2B405555;
2984 uniqtranscale_reg_value = 0x552AB83A;
2985 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002987 demph_reg_value = 0x2B404040;
2988 uniqtranscale_reg_value = 0x5548B83A;
2989 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302990 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002991 demph_reg_value = 0x2B245555;
2992 uniqtranscale_reg_value = 0x5560B83A;
2993 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002995 demph_reg_value = 0x2B405555;
2996 uniqtranscale_reg_value = 0x5598DA3A;
2997 break;
2998 default:
2999 return 0;
3000 }
3001 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 preemph_reg_value = 0x0002000;
3004 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003006 demph_reg_value = 0x2B404040;
3007 uniqtranscale_reg_value = 0x5552B83A;
3008 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003010 demph_reg_value = 0x2B404848;
3011 uniqtranscale_reg_value = 0x5580B83A;
3012 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003014 demph_reg_value = 0x2B404040;
3015 uniqtranscale_reg_value = 0x55ADDA3A;
3016 break;
3017 default:
3018 return 0;
3019 }
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 preemph_reg_value = 0x0000000;
3023 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025 demph_reg_value = 0x2B305555;
3026 uniqtranscale_reg_value = 0x5570B83A;
3027 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029 demph_reg_value = 0x2B2B4040;
3030 uniqtranscale_reg_value = 0x55ADDA3A;
3031 break;
3032 default:
3033 return 0;
3034 }
3035 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 preemph_reg_value = 0x0006000;
3038 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 demph_reg_value = 0x1B405555;
3041 uniqtranscale_reg_value = 0x55ADDA3A;
3042 break;
3043 default:
3044 return 0;
3045 }
3046 break;
3047 default:
3048 return 0;
3049 }
3050
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003051 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3052 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003053
3054 return 0;
3055}
3056
Daniel Vetter5829975c2015-04-16 11:36:52 +02003057static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003059 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3060 u32 deemph_reg_value, margin_reg_value;
3061 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003062 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063
3064 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003066 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303067 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003068 deemph_reg_value = 128;
3069 margin_reg_value = 52;
3070 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003072 deemph_reg_value = 128;
3073 margin_reg_value = 77;
3074 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003076 deemph_reg_value = 128;
3077 margin_reg_value = 102;
3078 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303079 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080 deemph_reg_value = 128;
3081 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003082 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003083 break;
3084 default:
3085 return 0;
3086 }
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003089 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003091 deemph_reg_value = 85;
3092 margin_reg_value = 78;
3093 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003095 deemph_reg_value = 85;
3096 margin_reg_value = 116;
3097 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003099 deemph_reg_value = 85;
3100 margin_reg_value = 154;
3101 break;
3102 default:
3103 return 0;
3104 }
3105 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003107 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003109 deemph_reg_value = 64;
3110 margin_reg_value = 104;
3111 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 deemph_reg_value = 64;
3114 margin_reg_value = 154;
3115 break;
3116 default:
3117 return 0;
3118 }
3119 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123 deemph_reg_value = 43;
3124 margin_reg_value = 154;
3125 break;
3126 default:
3127 return 0;
3128 }
3129 break;
3130 default:
3131 return 0;
3132 }
3133
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003134 chv_set_phy_signal_level(encoder, deemph_reg_value,
3135 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003136
3137 return 0;
3138}
3139
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003140static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003141gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003142{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003143 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003144
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003145 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003147 default:
3148 signal_levels |= DP_VOLTAGE_0_4;
3149 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003151 signal_levels |= DP_VOLTAGE_0_6;
3152 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003154 signal_levels |= DP_VOLTAGE_0_8;
3155 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003157 signal_levels |= DP_VOLTAGE_1_2;
3158 break;
3159 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003160 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303161 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003162 default:
3163 signal_levels |= DP_PRE_EMPHASIS_0;
3164 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166 signal_levels |= DP_PRE_EMPHASIS_3_5;
3167 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169 signal_levels |= DP_PRE_EMPHASIS_6;
3170 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172 signal_levels |= DP_PRE_EMPHASIS_9_5;
3173 break;
3174 }
3175 return signal_levels;
3176}
3177
Zhenyu Wange3421a12010-04-08 09:43:27 +08003178/* Gen6's DP voltage swing and pre-emphasis control */
3179static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003180gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003181{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003182 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3183 DP_TRAIN_PRE_EMPHASIS_MASK);
3184 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003187 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003189 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003192 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003195 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303196 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003198 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003199 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003200 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3201 "0x%x\n", signal_levels);
3202 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003203 }
3204}
3205
Keith Packard1a2eb462011-11-16 16:26:07 -08003206/* Gen7's DP voltage swing and pre-emphasis control */
3207static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003208gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003209{
3210 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3211 DP_TRAIN_PRE_EMPHASIS_MASK);
3212 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003214 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003216 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003218 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3219
Sonika Jindalbd600182014-08-08 16:23:41 +05303220 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003221 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003223 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3224
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003226 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003228 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3229
3230 default:
3231 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3232 "0x%x\n", signal_levels);
3233 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3234 }
3235}
3236
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003237void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003238intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003239{
3240 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003241 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003242 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003243 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003244 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003245 uint8_t train_set = intel_dp->train_set[0];
3246
David Weinehallf8896f52015-06-25 11:11:03 +03003247 if (HAS_DDI(dev)) {
3248 signal_levels = ddi_signal_levels(intel_dp);
3249
3250 if (IS_BROXTON(dev))
3251 signal_levels = 0;
3252 else
3253 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003254 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003255 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003256 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003257 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003258 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003259 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003260 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003261 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003262 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003263 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3264 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003265 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003266 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3267 }
3268
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303269 if (mask)
3270 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3271
3272 DRM_DEBUG_KMS("Using vswing level %d\n",
3273 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3274 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3275 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3276 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003277
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003278 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003279
3280 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3281 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003282}
3283
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003284void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003285intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3286 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003287{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003289 struct drm_i915_private *dev_priv =
3290 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003292 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003293
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003294 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003295 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003296}
3297
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003298void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003299{
3300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3301 struct drm_device *dev = intel_dig_port->base.base.dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 enum port port = intel_dig_port->port;
3304 uint32_t val;
3305
3306 if (!HAS_DDI(dev))
3307 return;
3308
3309 val = I915_READ(DP_TP_CTL(port));
3310 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3311 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3312 I915_WRITE(DP_TP_CTL(port), val);
3313
3314 /*
3315 * On PORT_A we can have only eDP in SST mode. There the only reason
3316 * we need to set idle transmission mode is to work around a HW issue
3317 * where we enable the pipe while not in idle link-training mode.
3318 * In this case there is requirement to wait for a minimum number of
3319 * idle patterns to be sent.
3320 */
3321 if (port == PORT_A)
3322 return;
3323
3324 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3325 1))
3326 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3327}
3328
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003329static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003330intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003331{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003332 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003333 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003334 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003335 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003336 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003337 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003338
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003339 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003340 return;
3341
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003342 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003343 return;
3344
Zhao Yakui28c97732009-10-09 11:39:41 +08003345 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003346
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003347 if ((IS_GEN7(dev) && port == PORT_A) ||
3348 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003349 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003350 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003351 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003352 if (IS_CHERRYVIEW(dev))
3353 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3354 else
3355 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003356 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003357 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003358 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003359 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003360
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003361 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3362 I915_WRITE(intel_dp->output_reg, DP);
3363 POSTING_READ(intel_dp->output_reg);
3364
3365 /*
3366 * HW workaround for IBX, we need to move the port
3367 * to transcoder A after disabling it to allow the
3368 * matching HDMI port to be enabled on transcoder A.
3369 */
3370 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003371 /*
3372 * We get CPU/PCH FIFO underruns on the other pipe when
3373 * doing the workaround. Sweep them under the rug.
3374 */
3375 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3376 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3377
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003378 /* always enable with pattern 1 (as per spec) */
3379 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3380 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3381 I915_WRITE(intel_dp->output_reg, DP);
3382 POSTING_READ(intel_dp->output_reg);
3383
3384 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003385 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003386 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003387
3388 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3389 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3390 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003391 }
3392
Keith Packardf01eca22011-09-28 16:48:10 -07003393 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003394
3395 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396}
3397
Keith Packard26d61aa2011-07-25 20:01:09 -07003398static bool
3399intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003400{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003401 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3402 struct drm_device *dev = dig_port->base.base.dev;
3403 struct drm_i915_private *dev_priv = dev->dev_private;
3404
Lyude9f085eb2016-04-13 10:58:33 -04003405 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3406 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003407 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003408
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003409 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003410
Adam Jacksonedb39242012-09-18 10:58:49 -04003411 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3412 return false; /* DPCD not present */
3413
Lyude9f085eb2016-04-13 10:58:33 -04003414 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3415 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303416 return false;
3417
3418 /*
3419 * Sink count can change between short pulse hpd hence
3420 * a member variable in intel_dp will track any changes
3421 * between short pulse interrupts.
3422 */
3423 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3424
3425 /*
3426 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3427 * a dongle is present but no display. Unless we require to know
3428 * if a dongle is present or not, we don't need to update
3429 * downstream port information. So, an early return here saves
3430 * time from performing other operations which are not required.
3431 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303432 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303433 return false;
3434
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003435 /* Check if the panel supports PSR */
3436 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003437 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003438 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3439 intel_dp->psr_dpcd,
3440 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003441 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3442 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003443 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003444 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303445
3446 if (INTEL_INFO(dev)->gen >= 9 &&
3447 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3448 uint8_t frame_sync_cap;
3449
3450 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003451 drm_dp_dpcd_read(&intel_dp->aux,
3452 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3453 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303454 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3455 /* PSR2 needs frame sync as well */
3456 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3457 DRM_DEBUG_KMS("PSR2 %s on sink",
3458 dev_priv->psr.psr2_support ? "supported" : "not supported");
3459 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003460
3461 /* Read the eDP Display control capabilities registers */
3462 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3463 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003464 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003465 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3466 sizeof(intel_dp->edp_dpcd)))
3467 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3468 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003469 }
3470
Jani Nikulabc5133d2015-09-03 11:16:07 +03003471 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003472 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003473 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003474
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303475 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003476 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003477 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003478 int i;
3479
Lyude9f085eb2016-04-13 10:58:33 -04003480 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3481 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003482
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003483 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3484 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003485
3486 if (val == 0)
3487 break;
3488
Sonika Jindalaf77b972015-05-07 13:59:28 +05303489 /* Value read is in kHz while drm clock is saved in deca-kHz */
3490 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003491 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003492 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303493 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003494
3495 intel_dp_print_rates(intel_dp);
3496
Adam Jacksonedb39242012-09-18 10:58:49 -04003497 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3498 DP_DWN_STRM_PORT_PRESENT))
3499 return true; /* native DP sink */
3500
3501 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3502 return true; /* no per-port downstream info */
3503
Lyude9f085eb2016-04-13 10:58:33 -04003504 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3505 intel_dp->downstream_ports,
3506 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003507 return false; /* downstream port status fetch failed */
3508
3509 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003510}
3511
Adam Jackson0d198322012-05-14 16:05:47 -04003512static void
3513intel_dp_probe_oui(struct intel_dp *intel_dp)
3514{
3515 u8 buf[3];
3516
3517 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3518 return;
3519
Lyude9f085eb2016-04-13 10:58:33 -04003520 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003521 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3522 buf[0], buf[1], buf[2]);
3523
Lyude9f085eb2016-04-13 10:58:33 -04003524 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003525 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3526 buf[0], buf[1], buf[2]);
3527}
3528
Dave Airlie0e32b392014-05-02 14:02:48 +10003529static bool
3530intel_dp_probe_mst(struct intel_dp *intel_dp)
3531{
3532 u8 buf[1];
3533
Nathan Schulte7cc96132016-03-15 10:14:05 -05003534 if (!i915.enable_dp_mst)
3535 return false;
3536
Dave Airlie0e32b392014-05-02 14:02:48 +10003537 if (!intel_dp->can_mst)
3538 return false;
3539
3540 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3541 return false;
3542
Lyude9f085eb2016-04-13 10:58:33 -04003543 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003544 if (buf[0] & DP_MST_CAP) {
3545 DRM_DEBUG_KMS("Sink is MST capable\n");
3546 intel_dp->is_mst = true;
3547 } else {
3548 DRM_DEBUG_KMS("Sink is not MST capable\n");
3549 intel_dp->is_mst = false;
3550 }
3551 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003552
3553 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3554 return intel_dp->is_mst;
3555}
3556
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003557static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003558{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003559 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003560 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003561 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003562 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003563 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003564 int count = 0;
3565 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003566
3567 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003568 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003569 ret = -EIO;
3570 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003571 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003572
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003573 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003574 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003575 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003576 ret = -EIO;
3577 goto out;
3578 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003579
Rodrigo Vivic6297842015-11-05 10:50:20 -08003580 do {
3581 intel_wait_for_vblank(dev, intel_crtc->pipe);
3582
3583 if (drm_dp_dpcd_readb(&intel_dp->aux,
3584 DP_TEST_SINK_MISC, &buf) < 0) {
3585 ret = -EIO;
3586 goto out;
3587 }
3588 count = buf & DP_TEST_COUNT_MASK;
3589 } while (--attempts && count);
3590
3591 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003592 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003593 ret = -ETIMEDOUT;
3594 }
3595
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003596 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003597 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003598 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003599}
3600
3601static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3602{
3603 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003604 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003605 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3606 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003607 int ret;
3608
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003609 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3610 return -EIO;
3611
3612 if (!(buf & DP_TEST_CRC_SUPPORTED))
3613 return -ENOTTY;
3614
3615 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3616 return -EIO;
3617
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003618 if (buf & DP_TEST_SINK_START) {
3619 ret = intel_dp_sink_crc_stop(intel_dp);
3620 if (ret)
3621 return ret;
3622 }
3623
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003624 hsw_disable_ips(intel_crtc);
3625
3626 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3627 buf | DP_TEST_SINK_START) < 0) {
3628 hsw_enable_ips(intel_crtc);
3629 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003630 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003631
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003632 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003633 return 0;
3634}
3635
3636int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3637{
3638 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3639 struct drm_device *dev = dig_port->base.base.dev;
3640 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3641 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003642 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003643 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003644
3645 ret = intel_dp_sink_crc_start(intel_dp);
3646 if (ret)
3647 return ret;
3648
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003649 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003650 intel_wait_for_vblank(dev, intel_crtc->pipe);
3651
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003652 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003653 DP_TEST_SINK_MISC, &buf) < 0) {
3654 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003655 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003656 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003657 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003658
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003659 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003660
3661 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003662 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3663 ret = -ETIMEDOUT;
3664 goto stop;
3665 }
3666
3667 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3668 ret = -EIO;
3669 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003670 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003671
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003672stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003673 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003674 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003675}
3676
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003677static bool
3678intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3679{
Lyude9f085eb2016-04-13 10:58:33 -04003680 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003681 DP_DEVICE_SERVICE_IRQ_VECTOR,
3682 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003683}
3684
Dave Airlie0e32b392014-05-02 14:02:48 +10003685static bool
3686intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3687{
3688 int ret;
3689
Lyude9f085eb2016-04-13 10:58:33 -04003690 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003691 DP_SINK_COUNT_ESI,
3692 sink_irq_vector, 14);
3693 if (ret != 14)
3694 return false;
3695
3696 return true;
3697}
3698
Todd Previtec5d5ab72015-04-15 08:38:38 -07003699static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003700{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003701 uint8_t test_result = DP_TEST_ACK;
3702 return test_result;
3703}
3704
3705static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3706{
3707 uint8_t test_result = DP_TEST_NAK;
3708 return test_result;
3709}
3710
3711static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3712{
3713 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003714 struct intel_connector *intel_connector = intel_dp->attached_connector;
3715 struct drm_connector *connector = &intel_connector->base;
3716
3717 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003718 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003719 intel_dp->aux.i2c_defer_count > 6) {
3720 /* Check EDID read for NACKs, DEFERs and corruption
3721 * (DP CTS 1.2 Core r1.1)
3722 * 4.2.2.4 : Failed EDID read, I2C_NAK
3723 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3724 * 4.2.2.6 : EDID corruption detected
3725 * Use failsafe mode for all cases
3726 */
3727 if (intel_dp->aux.i2c_nack_count > 0 ||
3728 intel_dp->aux.i2c_defer_count > 0)
3729 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3730 intel_dp->aux.i2c_nack_count,
3731 intel_dp->aux.i2c_defer_count);
3732 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3733 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303734 struct edid *block = intel_connector->detect_edid;
3735
3736 /* We have to write the checksum
3737 * of the last block read
3738 */
3739 block += intel_connector->detect_edid->extensions;
3740
Todd Previte559be302015-05-04 07:48:20 -07003741 if (!drm_dp_dpcd_write(&intel_dp->aux,
3742 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303743 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003744 1))
Todd Previte559be302015-05-04 07:48:20 -07003745 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3746
3747 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3748 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3749 }
3750
3751 /* Set test active flag here so userspace doesn't interrupt things */
3752 intel_dp->compliance_test_active = 1;
3753
Todd Previtec5d5ab72015-04-15 08:38:38 -07003754 return test_result;
3755}
3756
3757static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3758{
3759 uint8_t test_result = DP_TEST_NAK;
3760 return test_result;
3761}
3762
3763static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3764{
3765 uint8_t response = DP_TEST_NAK;
3766 uint8_t rxdata = 0;
3767 int status = 0;
3768
Todd Previtec5d5ab72015-04-15 08:38:38 -07003769 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3770 if (status <= 0) {
3771 DRM_DEBUG_KMS("Could not read test request from sink\n");
3772 goto update_status;
3773 }
3774
3775 switch (rxdata) {
3776 case DP_TEST_LINK_TRAINING:
3777 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3778 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3779 response = intel_dp_autotest_link_training(intel_dp);
3780 break;
3781 case DP_TEST_LINK_VIDEO_PATTERN:
3782 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3783 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3784 response = intel_dp_autotest_video_pattern(intel_dp);
3785 break;
3786 case DP_TEST_LINK_EDID_READ:
3787 DRM_DEBUG_KMS("EDID test requested\n");
3788 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3789 response = intel_dp_autotest_edid(intel_dp);
3790 break;
3791 case DP_TEST_LINK_PHY_TEST_PATTERN:
3792 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3793 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3794 response = intel_dp_autotest_phy_pattern(intel_dp);
3795 break;
3796 default:
3797 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3798 break;
3799 }
3800
3801update_status:
3802 status = drm_dp_dpcd_write(&intel_dp->aux,
3803 DP_TEST_RESPONSE,
3804 &response, 1);
3805 if (status <= 0)
3806 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003807}
3808
Dave Airlie0e32b392014-05-02 14:02:48 +10003809static int
3810intel_dp_check_mst_status(struct intel_dp *intel_dp)
3811{
3812 bool bret;
3813
3814 if (intel_dp->is_mst) {
3815 u8 esi[16] = { 0 };
3816 int ret = 0;
3817 int retry;
3818 bool handled;
3819 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3820go_again:
3821 if (bret == true) {
3822
3823 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003824 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003825 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003826 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3827 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003828 intel_dp_stop_link_train(intel_dp);
3829 }
3830
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003831 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003832 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3833
3834 if (handled) {
3835 for (retry = 0; retry < 3; retry++) {
3836 int wret;
3837 wret = drm_dp_dpcd_write(&intel_dp->aux,
3838 DP_SINK_COUNT_ESI+1,
3839 &esi[1], 3);
3840 if (wret == 3) {
3841 break;
3842 }
3843 }
3844
3845 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3846 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003847 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003848 goto go_again;
3849 }
3850 } else
3851 ret = 0;
3852
3853 return ret;
3854 } else {
3855 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3856 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3857 intel_dp->is_mst = false;
3858 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3859 /* send a hotplug event */
3860 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3861 }
3862 }
3863 return -EINVAL;
3864}
3865
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303866static void
3867intel_dp_check_link_status(struct intel_dp *intel_dp)
3868{
3869 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3870 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3871 u8 link_status[DP_LINK_STATUS_SIZE];
3872
3873 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3874
3875 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3876 DRM_ERROR("Failed to get link status\n");
3877 return;
3878 }
3879
3880 if (!intel_encoder->base.crtc)
3881 return;
3882
3883 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3884 return;
3885
3886 /* if link training is requested we should perform it always */
3887 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3888 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3889 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3890 intel_encoder->base.name);
3891 intel_dp_start_link_train(intel_dp);
3892 intel_dp_stop_link_train(intel_dp);
3893 }
3894}
3895
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003896/*
3897 * According to DP spec
3898 * 5.1.2:
3899 * 1. Read DPCD
3900 * 2. Configure link according to Receiver Capabilities
3901 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3902 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303903 *
3904 * intel_dp_short_pulse - handles short pulse interrupts
3905 * when full detection is not required.
3906 * Returns %true if short pulse is handled and full detection
3907 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003908 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303909static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303910intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003911{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003912 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003913 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303914 u8 old_sink_count = intel_dp->sink_count;
3915 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003916
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303917 /*
3918 * Clearing compliance test variables to allow capturing
3919 * of values for next automated test request.
3920 */
3921 intel_dp->compliance_test_active = 0;
3922 intel_dp->compliance_test_type = 0;
3923 intel_dp->compliance_test_data = 0;
3924
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303925 /*
3926 * Now read the DPCD to see if it's actually running
3927 * If the current value of sink count doesn't match with
3928 * the value that was stored earlier or dpcd read failed
3929 * we need to do full detection
3930 */
3931 ret = intel_dp_get_dpcd(intel_dp);
3932
3933 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3934 /* No need to proceed if we are going to do full detect */
3935 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003936 }
3937
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003938 /* Try to read the source of the interrupt */
3939 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3940 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3941 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003942 drm_dp_dpcd_writeb(&intel_dp->aux,
3943 DP_DEVICE_SERVICE_IRQ_VECTOR,
3944 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003945
3946 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003947 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003948 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3949 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3950 }
3951
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303952 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3953 intel_dp_check_link_status(intel_dp);
3954 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303955
3956 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003957}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003958
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003959/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003960static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003961intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003962{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003963 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003964 uint8_t type;
3965
3966 if (!intel_dp_get_dpcd(intel_dp))
3967 return connector_status_disconnected;
3968
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303969 if (is_edp(intel_dp))
3970 return connector_status_connected;
3971
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003972 /* if there's no downstream port, we're done */
3973 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003974 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003975
3976 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003977 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3978 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003979
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303980 return intel_dp->sink_count ?
3981 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003982 }
3983
3984 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003985 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003986 return connector_status_connected;
3987
3988 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003989 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3990 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3991 if (type == DP_DS_PORT_TYPE_VGA ||
3992 type == DP_DS_PORT_TYPE_NON_EDID)
3993 return connector_status_unknown;
3994 } else {
3995 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3996 DP_DWN_STRM_PORT_TYPE_MASK;
3997 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3998 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3999 return connector_status_unknown;
4000 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004001
4002 /* Anything else is out of spec, warn and ignore */
4003 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004004 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004005}
4006
4007static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004008edp_detect(struct intel_dp *intel_dp)
4009{
4010 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4011 enum drm_connector_status status;
4012
4013 status = intel_panel_detect(dev);
4014 if (status == connector_status_unknown)
4015 status = connector_status_connected;
4016
4017 return status;
4018}
4019
Jani Nikulab93433c2015-08-20 10:47:36 +03004020static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4021 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004022{
Jani Nikulab93433c2015-08-20 10:47:36 +03004023 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004024
Jani Nikula0df53b72015-08-20 10:47:40 +03004025 switch (port->port) {
4026 case PORT_A:
4027 return true;
4028 case PORT_B:
4029 bit = SDE_PORTB_HOTPLUG;
4030 break;
4031 case PORT_C:
4032 bit = SDE_PORTC_HOTPLUG;
4033 break;
4034 case PORT_D:
4035 bit = SDE_PORTD_HOTPLUG;
4036 break;
4037 default:
4038 MISSING_CASE(port->port);
4039 return false;
4040 }
4041
4042 return I915_READ(SDEISR) & bit;
4043}
4044
4045static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4046 struct intel_digital_port *port)
4047{
4048 u32 bit;
4049
4050 switch (port->port) {
4051 case PORT_A:
4052 return true;
4053 case PORT_B:
4054 bit = SDE_PORTB_HOTPLUG_CPT;
4055 break;
4056 case PORT_C:
4057 bit = SDE_PORTC_HOTPLUG_CPT;
4058 break;
4059 case PORT_D:
4060 bit = SDE_PORTD_HOTPLUG_CPT;
4061 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004062 case PORT_E:
4063 bit = SDE_PORTE_HOTPLUG_SPT;
4064 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004065 default:
4066 MISSING_CASE(port->port);
4067 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004068 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004069
Jani Nikulab93433c2015-08-20 10:47:36 +03004070 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004071}
4072
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004073static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004074 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004075{
Jani Nikula9642c812015-08-20 10:47:41 +03004076 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004077
Jani Nikula9642c812015-08-20 10:47:41 +03004078 switch (port->port) {
4079 case PORT_B:
4080 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4081 break;
4082 case PORT_C:
4083 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4084 break;
4085 case PORT_D:
4086 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4087 break;
4088 default:
4089 MISSING_CASE(port->port);
4090 return false;
4091 }
4092
4093 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4094}
4095
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004096static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4097 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004098{
4099 u32 bit;
4100
4101 switch (port->port) {
4102 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004103 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004104 break;
4105 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004106 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004107 break;
4108 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004109 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004110 break;
4111 default:
4112 MISSING_CASE(port->port);
4113 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004114 }
4115
Jani Nikula1d245982015-08-20 10:47:37 +03004116 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004117}
4118
Jani Nikulae464bfd2015-08-20 10:47:42 +03004119static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304120 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004121{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304122 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4123 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004124 u32 bit;
4125
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304126 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4127 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004128 case PORT_A:
4129 bit = BXT_DE_PORT_HP_DDIA;
4130 break;
4131 case PORT_B:
4132 bit = BXT_DE_PORT_HP_DDIB;
4133 break;
4134 case PORT_C:
4135 bit = BXT_DE_PORT_HP_DDIC;
4136 break;
4137 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304138 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004139 return false;
4140 }
4141
4142 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4143}
4144
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004145/*
4146 * intel_digital_port_connected - is the specified port connected?
4147 * @dev_priv: i915 private structure
4148 * @port: the port to test
4149 *
4150 * Return %true if @port is connected, %false otherwise.
4151 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304152bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004153 struct intel_digital_port *port)
4154{
Jani Nikula0df53b72015-08-20 10:47:40 +03004155 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004156 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004157 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004158 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004159 else if (IS_BROXTON(dev_priv))
4160 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004161 else if (IS_GM45(dev_priv))
4162 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004163 else
4164 return g4x_digital_port_connected(dev_priv, port);
4165}
4166
Keith Packard8c241fe2011-09-28 16:38:44 -07004167static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004168intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004169{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004170 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004171
Jani Nikula9cd300e2012-10-19 14:51:52 +03004172 /* use cached edid if we have one */
4173 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004174 /* invalid edid */
4175 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004176 return NULL;
4177
Jani Nikula55e9ede2013-10-01 10:38:54 +03004178 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004179 } else
4180 return drm_get_edid(&intel_connector->base,
4181 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004182}
4183
Chris Wilsonbeb60602014-09-02 20:04:00 +01004184static void
4185intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004186{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004187 struct intel_connector *intel_connector = intel_dp->attached_connector;
4188 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004189
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304190 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004191 edid = intel_dp_get_edid(intel_dp);
4192 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004193
Chris Wilsonbeb60602014-09-02 20:04:00 +01004194 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4195 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4196 else
4197 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4198}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004199
Chris Wilsonbeb60602014-09-02 20:04:00 +01004200static void
4201intel_dp_unset_edid(struct intel_dp *intel_dp)
4202{
4203 struct intel_connector *intel_connector = intel_dp->attached_connector;
4204
4205 kfree(intel_connector->detect_edid);
4206 intel_connector->detect_edid = NULL;
4207
4208 intel_dp->has_audio = false;
4209}
4210
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304211static void
4212intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004213{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304214 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004215 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004216 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4217 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004218 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004219 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004220 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004221 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004222 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004223
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004224 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4225 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004226
Chris Wilsond410b562014-09-02 20:03:59 +01004227 /* Can't disconnect eDP, but you can close the lid... */
4228 if (is_edp(intel_dp))
4229 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004230 else if (intel_digital_port_connected(to_i915(dev),
4231 dp_to_dig_port(intel_dp)))
4232 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004233 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004234 status = connector_status_disconnected;
4235
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304236 if (status != connector_status_connected) {
4237 intel_dp->compliance_test_active = 0;
4238 intel_dp->compliance_test_type = 0;
4239 intel_dp->compliance_test_data = 0;
4240
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004241 if (intel_dp->is_mst) {
4242 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4243 intel_dp->is_mst,
4244 intel_dp->mst_mgr.mst_state);
4245 intel_dp->is_mst = false;
4246 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4247 intel_dp->is_mst);
4248 }
4249
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004250 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304251 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004252
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304253 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4254 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4255
Adam Jackson0d198322012-05-14 16:05:47 -04004256 intel_dp_probe_oui(intel_dp);
4257
Dave Airlie0e32b392014-05-02 14:02:48 +10004258 ret = intel_dp_probe_mst(intel_dp);
4259 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304260 /*
4261 * If we are in MST mode then this connector
4262 * won't appear connected or have anything
4263 * with EDID on it
4264 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004265 status = connector_status_disconnected;
4266 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304267 } else if (connector->status == connector_status_connected) {
4268 /*
4269 * If display was connected already and is still connected
4270 * check links status, there has been known issues of
4271 * link loss triggerring long pulse!!!!
4272 */
4273 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4274 intel_dp_check_link_status(intel_dp);
4275 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4276 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004277 }
4278
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304279 /*
4280 * Clearing NACK and defer counts to get their exact values
4281 * while reading EDID which are required by Compliance tests
4282 * 4.2.2.4 and 4.2.2.5
4283 */
4284 intel_dp->aux.i2c_nack_count = 0;
4285 intel_dp->aux.i2c_defer_count = 0;
4286
Chris Wilsonbeb60602014-09-02 20:04:00 +01004287 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004288
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004289 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304290 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004291
Todd Previte09b1eb12015-04-20 15:27:34 -07004292 /* Try to read the source of the interrupt */
4293 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4294 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4295 /* Clear interrupt source */
4296 drm_dp_dpcd_writeb(&intel_dp->aux,
4297 DP_DEVICE_SERVICE_IRQ_VECTOR,
4298 sink_irq_vector);
4299
4300 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4301 intel_dp_handle_test_request(intel_dp);
4302 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4303 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4304 }
4305
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004306out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004307 if ((status != connector_status_connected) &&
4308 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304309 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304310
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004311 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304312 return;
4313}
4314
4315static enum drm_connector_status
4316intel_dp_detect(struct drm_connector *connector, bool force)
4317{
4318 struct intel_dp *intel_dp = intel_attached_dp(connector);
4319 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4320 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4321 struct intel_connector *intel_connector = to_intel_connector(connector);
4322
4323 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4324 connector->base.id, connector->name);
4325
4326 if (intel_dp->is_mst) {
4327 /* MST devices are disconnected from a monitor POV */
4328 intel_dp_unset_edid(intel_dp);
4329 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4330 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4331 return connector_status_disconnected;
4332 }
4333
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304334 /* If full detect is not performed yet, do a full detect */
4335 if (!intel_dp->detect_done)
4336 intel_dp_long_pulse(intel_dp->attached_connector);
4337
4338 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304339
4340 if (intel_connector->detect_edid)
4341 return connector_status_connected;
4342 else
4343 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004344}
4345
Chris Wilsonbeb60602014-09-02 20:04:00 +01004346static void
4347intel_dp_force(struct drm_connector *connector)
4348{
4349 struct intel_dp *intel_dp = intel_attached_dp(connector);
4350 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004351 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004352 enum intel_display_power_domain power_domain;
4353
4354 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4355 connector->base.id, connector->name);
4356 intel_dp_unset_edid(intel_dp);
4357
4358 if (connector->status != connector_status_connected)
4359 return;
4360
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004361 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4362 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004363
4364 intel_dp_set_edid(intel_dp);
4365
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004366 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004367
4368 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4369 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4370}
4371
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004372static int intel_dp_get_modes(struct drm_connector *connector)
4373{
Jani Nikuladd06f902012-10-19 14:51:50 +03004374 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004375 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004376
Chris Wilsonbeb60602014-09-02 20:04:00 +01004377 edid = intel_connector->detect_edid;
4378 if (edid) {
4379 int ret = intel_connector_update_modes(connector, edid);
4380 if (ret)
4381 return ret;
4382 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004383
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004384 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004385 if (is_edp(intel_attached_dp(connector)) &&
4386 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004387 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004388
4389 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004390 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004391 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004392 drm_mode_probed_add(connector, mode);
4393 return 1;
4394 }
4395 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004396
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004397 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004398}
4399
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004400static bool
4401intel_dp_detect_audio(struct drm_connector *connector)
4402{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004403 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004404 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004405
Chris Wilsonbeb60602014-09-02 20:04:00 +01004406 edid = to_intel_connector(connector)->detect_edid;
4407 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004408 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004409
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004410 return has_audio;
4411}
4412
Chris Wilsonf6849602010-09-19 09:29:33 +01004413static int
4414intel_dp_set_property(struct drm_connector *connector,
4415 struct drm_property *property,
4416 uint64_t val)
4417{
Chris Wilsone953fd72011-02-21 22:23:52 +00004418 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004419 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004420 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4421 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004422 int ret;
4423
Rob Clark662595d2012-10-11 20:36:04 -05004424 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004425 if (ret)
4426 return ret;
4427
Chris Wilson3f43c482011-05-12 22:17:24 +01004428 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004429 int i = val;
4430 bool has_audio;
4431
4432 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004433 return 0;
4434
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004435 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004436
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004437 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004438 has_audio = intel_dp_detect_audio(connector);
4439 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004440 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004441
4442 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004443 return 0;
4444
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004445 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004446 goto done;
4447 }
4448
Chris Wilsone953fd72011-02-21 22:23:52 +00004449 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004450 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004451 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004452
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004453 switch (val) {
4454 case INTEL_BROADCAST_RGB_AUTO:
4455 intel_dp->color_range_auto = true;
4456 break;
4457 case INTEL_BROADCAST_RGB_FULL:
4458 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004459 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004460 break;
4461 case INTEL_BROADCAST_RGB_LIMITED:
4462 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004463 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004464 break;
4465 default:
4466 return -EINVAL;
4467 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004468
4469 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004470 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004471 return 0;
4472
Chris Wilsone953fd72011-02-21 22:23:52 +00004473 goto done;
4474 }
4475
Yuly Novikov53b41832012-10-26 12:04:00 +03004476 if (is_edp(intel_dp) &&
4477 property == connector->dev->mode_config.scaling_mode_property) {
4478 if (val == DRM_MODE_SCALE_NONE) {
4479 DRM_DEBUG_KMS("no scaling not supported\n");
4480 return -EINVAL;
4481 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004482 if (HAS_GMCH_DISPLAY(dev_priv) &&
4483 val == DRM_MODE_SCALE_CENTER) {
4484 DRM_DEBUG_KMS("centering not supported\n");
4485 return -EINVAL;
4486 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004487
4488 if (intel_connector->panel.fitting_mode == val) {
4489 /* the eDP scaling property is not changed */
4490 return 0;
4491 }
4492 intel_connector->panel.fitting_mode = val;
4493
4494 goto done;
4495 }
4496
Chris Wilsonf6849602010-09-19 09:29:33 +01004497 return -EINVAL;
4498
4499done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004500 if (intel_encoder->base.crtc)
4501 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004502
4503 return 0;
4504}
4505
Chris Wilson7a418e32016-06-24 14:00:14 +01004506static int
4507intel_dp_connector_register(struct drm_connector *connector)
4508{
4509 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004510 int ret;
4511
4512 ret = intel_connector_register(connector);
4513 if (ret)
4514 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004515
4516 i915_debugfs_connector_add(connector);
4517
4518 DRM_DEBUG_KMS("registering %s bus for %s\n",
4519 intel_dp->aux.name, connector->kdev->kobj.name);
4520
4521 intel_dp->aux.dev = connector->kdev;
4522 return drm_dp_aux_register(&intel_dp->aux);
4523}
4524
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004525static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004526intel_dp_connector_unregister(struct drm_connector *connector)
4527{
4528 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4529 intel_connector_unregister(connector);
4530}
4531
4532static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004533intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004534{
Jani Nikula1d508702012-10-19 14:51:49 +03004535 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004536
Chris Wilson10e972d2014-09-04 21:43:45 +01004537 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004538
Jani Nikula9cd300e2012-10-19 14:51:52 +03004539 if (!IS_ERR_OR_NULL(intel_connector->edid))
4540 kfree(intel_connector->edid);
4541
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004542 /* Can't call is_edp() since the encoder may have been destroyed
4543 * already. */
4544 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004545 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004546
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004547 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004548 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004549}
4550
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004551void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004552{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004553 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4554 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004555
Dave Airlie0e32b392014-05-02 14:02:48 +10004556 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004557 if (is_edp(intel_dp)) {
4558 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004559 /*
4560 * vdd might still be enabled do to the delayed vdd off.
4561 * Make sure vdd is actually turned off here.
4562 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004563 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004564 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004565 pps_unlock(intel_dp);
4566
Clint Taylor01527b32014-07-07 13:01:46 -07004567 if (intel_dp->edp_notifier.notifier_call) {
4568 unregister_reboot_notifier(&intel_dp->edp_notifier);
4569 intel_dp->edp_notifier.notifier_call = NULL;
4570 }
Keith Packardbd943152011-09-18 23:09:52 -07004571 }
Chris Wilson99681882016-06-20 09:29:17 +01004572
4573 intel_dp_aux_fini(intel_dp);
4574
Imre Deakc8bd0e42014-12-12 17:57:38 +02004575 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004576 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004577}
4578
Imre Deakbf93ba62016-04-18 10:04:21 +03004579void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004580{
4581 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4582
4583 if (!is_edp(intel_dp))
4584 return;
4585
Ville Syrjälä951468f2014-09-04 14:55:31 +03004586 /*
4587 * vdd might still be enabled do to the delayed vdd off.
4588 * Make sure vdd is actually turned off here.
4589 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004590 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004591 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004592 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004593 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004594}
4595
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004596static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4597{
4598 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4599 struct drm_device *dev = intel_dig_port->base.base.dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601 enum intel_display_power_domain power_domain;
4602
4603 lockdep_assert_held(&dev_priv->pps_mutex);
4604
4605 if (!edp_have_panel_vdd(intel_dp))
4606 return;
4607
4608 /*
4609 * The VDD bit needs a power domain reference, so if the bit is
4610 * already enabled when we boot or resume, grab this reference and
4611 * schedule a vdd off, so we don't hold on to the reference
4612 * indefinitely.
4613 */
4614 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004615 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004616 intel_display_power_get(dev_priv, power_domain);
4617
4618 edp_panel_vdd_schedule_off(intel_dp);
4619}
4620
Imre Deakbf93ba62016-04-18 10:04:21 +03004621void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004622{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004623 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4624 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4625
4626 if (!HAS_DDI(dev_priv))
4627 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004628
4629 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4630 return;
4631
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004632 pps_lock(intel_dp);
4633
4634 /*
4635 * Read out the current power sequencer assignment,
4636 * in case the BIOS did something with it.
4637 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004638 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004639 vlv_initial_power_sequencer_setup(intel_dp);
4640
4641 intel_edp_panel_vdd_sanitize(intel_dp);
4642
4643 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004644}
4645
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004646static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004647 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004648 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004649 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004650 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004651 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004652 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004653 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004654 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004655 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004656 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004657 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004658};
4659
4660static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4661 .get_modes = intel_dp_get_modes,
4662 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004663};
4664
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004665static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004666 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004667 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004668};
4669
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004670enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004671intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4672{
4673 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004674 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004675 struct drm_device *dev = intel_dig_port->base.base.dev;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004677 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004678 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004679
Takashi Iwai25400582015-11-19 12:09:56 +01004680 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4681 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004682 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004683
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004684 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4685 /*
4686 * vdd off can generate a long pulse on eDP which
4687 * would require vdd on to handle it, and thus we
4688 * would end up in an endless cycle of
4689 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4690 */
4691 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4692 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004693 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004694 }
4695
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004696 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4697 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004698 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004699
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004700 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004701 intel_display_power_get(dev_priv, power_domain);
4702
Dave Airlie0e32b392014-05-02 14:02:48 +10004703 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304704 intel_dp_long_pulse(intel_dp->attached_connector);
4705 if (intel_dp->is_mst)
4706 ret = IRQ_HANDLED;
4707 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004708
Dave Airlie0e32b392014-05-02 14:02:48 +10004709 } else {
4710 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304711 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4712 /*
4713 * If we were in MST mode, and device is not
4714 * there, get out of MST mode
4715 */
4716 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4717 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4718 intel_dp->is_mst = false;
4719 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4720 intel_dp->is_mst);
4721 goto put_power;
4722 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004723 }
4724
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304725 if (!intel_dp->is_mst) {
4726 if (!intel_dp_short_pulse(intel_dp)) {
4727 intel_dp_long_pulse(intel_dp->attached_connector);
4728 goto put_power;
4729 }
4730 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004731 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004732
4733 ret = IRQ_HANDLED;
4734
Imre Deak1c767b32014-08-18 14:42:42 +03004735put_power:
4736 intel_display_power_put(dev_priv, power_domain);
4737
4738 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004739}
4740
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004741/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004742bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004743{
4744 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004745
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004746 /*
4747 * eDP not supported on g4x. so bail out early just
4748 * for a bit extra safety in case the VBT is bonkers.
4749 */
4750 if (INTEL_INFO(dev)->gen < 5)
4751 return false;
4752
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004753 if (port == PORT_A)
4754 return true;
4755
Jani Nikula951d9ef2016-03-16 12:43:31 +02004756 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004757}
4758
Dave Airlie0e32b392014-05-02 14:02:48 +10004759void
Chris Wilsonf6849602010-09-19 09:29:33 +01004760intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4761{
Yuly Novikov53b41832012-10-26 12:04:00 +03004762 struct intel_connector *intel_connector = to_intel_connector(connector);
4763
Chris Wilson3f43c482011-05-12 22:17:24 +01004764 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004765 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004766 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004767
4768 if (is_edp(intel_dp)) {
4769 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004770 drm_object_attach_property(
4771 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004772 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004773 DRM_MODE_SCALE_ASPECT);
4774 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004775 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004776}
4777
Imre Deakdada1a92014-01-29 13:25:41 +02004778static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4779{
Abhay Kumard28d4732016-01-22 17:39:04 -08004780 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004781 intel_dp->last_power_on = jiffies;
4782 intel_dp->last_backlight_off = jiffies;
4783}
4784
Daniel Vetter67a54562012-10-20 20:57:45 +02004785static void
Imre Deak54648612016-06-16 16:37:22 +03004786intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4787 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004788{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304789 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004790 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004791
Imre Deak8e8232d2016-06-16 16:37:21 +03004792 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004793
4794 /* Workaround: Need to write PP_CONTROL with the unlock key as
4795 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304796 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004797
Imre Deak8e8232d2016-06-16 16:37:21 +03004798 pp_on = I915_READ(regs.pp_on);
4799 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004800 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004801 I915_WRITE(regs.pp_ctrl, pp_ctl);
4802 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304803 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004804
4805 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004806 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4807 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004808
Imre Deak54648612016-06-16 16:37:22 +03004809 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4810 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004811
Imre Deak54648612016-06-16 16:37:22 +03004812 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4813 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004814
Imre Deak54648612016-06-16 16:37:22 +03004815 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4816 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004817
Imre Deak54648612016-06-16 16:37:22 +03004818 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304819 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4820 BXT_POWER_CYCLE_DELAY_SHIFT;
4821 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004822 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304823 else
Imre Deak54648612016-06-16 16:37:22 +03004824 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304825 } else {
Imre Deak54648612016-06-16 16:37:22 +03004826 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004827 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304828 }
Imre Deak54648612016-06-16 16:37:22 +03004829}
4830
4831static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004832intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4833{
4834 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4835 state_name,
4836 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4837}
4838
4839static void
4840intel_pps_verify_state(struct drm_i915_private *dev_priv,
4841 struct intel_dp *intel_dp)
4842{
4843 struct edp_power_seq hw;
4844 struct edp_power_seq *sw = &intel_dp->pps_delays;
4845
4846 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4847
4848 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4849 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4850 DRM_ERROR("PPS state mismatch\n");
4851 intel_pps_dump_state("sw", sw);
4852 intel_pps_dump_state("hw", &hw);
4853 }
4854}
4855
4856static void
Imre Deak54648612016-06-16 16:37:22 +03004857intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4858 struct intel_dp *intel_dp)
4859{
4860 struct drm_i915_private *dev_priv = dev->dev_private;
4861 struct edp_power_seq cur, vbt, spec,
4862 *final = &intel_dp->pps_delays;
4863
4864 lockdep_assert_held(&dev_priv->pps_mutex);
4865
4866 /* already initialized? */
4867 if (final->t11_t12 != 0)
4868 return;
4869
4870 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004871
Imre Deakde9c1b62016-06-16 20:01:46 +03004872 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004873
Jani Nikula6aa23e62016-03-24 17:50:20 +02004874 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004875
4876 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4877 * our hw here, which are all in 100usec. */
4878 spec.t1_t3 = 210 * 10;
4879 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4880 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4881 spec.t10 = 500 * 10;
4882 /* This one is special and actually in units of 100ms, but zero
4883 * based in the hw (so we need to add 100 ms). But the sw vbt
4884 * table multiplies it with 1000 to make it in units of 100usec,
4885 * too. */
4886 spec.t11_t12 = (510 + 100) * 10;
4887
Imre Deakde9c1b62016-06-16 20:01:46 +03004888 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004889
4890 /* Use the max of the register settings and vbt. If both are
4891 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004892#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004893 spec.field : \
4894 max(cur.field, vbt.field))
4895 assign_final(t1_t3);
4896 assign_final(t8);
4897 assign_final(t9);
4898 assign_final(t10);
4899 assign_final(t11_t12);
4900#undef assign_final
4901
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004902#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004903 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4904 intel_dp->backlight_on_delay = get_delay(t8);
4905 intel_dp->backlight_off_delay = get_delay(t9);
4906 intel_dp->panel_power_down_delay = get_delay(t10);
4907 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4908#undef get_delay
4909
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004910 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4911 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4912 intel_dp->panel_power_cycle_delay);
4913
4914 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4915 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004916
4917 /*
4918 * We override the HW backlight delays to 1 because we do manual waits
4919 * on them. For T8, even BSpec recommends doing it. For T9, if we
4920 * don't do this, we'll end up waiting for the backlight off delay
4921 * twice: once when we do the manual sleep, and once when we disable
4922 * the panel and wait for the PP_STATUS bit to become zero.
4923 */
4924 final->t8 = 1;
4925 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004926}
4927
4928static void
4929intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004930 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004931{
4932 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004933 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004934 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004935 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004936 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004937 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004938
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004939 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004940
Imre Deak8e8232d2016-06-16 16:37:21 +03004941 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004942
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004943 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004944 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4945 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004946 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004947 /* Compute the divisor for the pp clock, simply match the Bspec
4948 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304949 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004950 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304951 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4952 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4953 << BXT_POWER_CYCLE_DELAY_SHIFT);
4954 } else {
4955 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4956 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4957 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4958 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004959
4960 /* Haswell doesn't have any port selection bits for the panel
4961 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004962 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004963 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004964 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004965 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004966 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004967 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004968 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004969 }
4970
Jesse Barnes453c5422013-03-28 09:55:41 -07004971 pp_on |= port_sel;
4972
Imre Deak8e8232d2016-06-16 16:37:21 +03004973 I915_WRITE(regs.pp_on, pp_on);
4974 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304975 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03004976 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304977 else
Imre Deak8e8232d2016-06-16 16:37:21 +03004978 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004979
Daniel Vetter67a54562012-10-20 20:57:45 +02004980 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03004981 I915_READ(regs.pp_on),
4982 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304983 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03004984 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
4985 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004986}
4987
Vandana Kannanb33a2812015-02-13 15:33:03 +05304988/**
4989 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4990 * @dev: DRM device
4991 * @refresh_rate: RR to be programmed
4992 *
4993 * This function gets called when refresh rate (RR) has to be changed from
4994 * one frequency to another. Switches can be between high and low RR
4995 * supported by the panel or to any other RR based on media playback (in
4996 * this case, RR value needs to be passed from user space).
4997 *
4998 * The caller of this function needs to take a lock on dev_priv->drrs.
4999 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305000static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305001{
5002 struct drm_i915_private *dev_priv = dev->dev_private;
5003 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305004 struct intel_digital_port *dig_port = NULL;
5005 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005006 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305007 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305008 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305009
5010 if (refresh_rate <= 0) {
5011 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5012 return;
5013 }
5014
Vandana Kannan96178ee2015-01-10 02:25:56 +05305015 if (intel_dp == NULL) {
5016 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305017 return;
5018 }
5019
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005020 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005021 * FIXME: This needs proper synchronization with psr state for some
5022 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005023 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305024
Vandana Kannan96178ee2015-01-10 02:25:56 +05305025 dig_port = dp_to_dig_port(intel_dp);
5026 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005027 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305028
5029 if (!intel_crtc) {
5030 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5031 return;
5032 }
5033
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005034 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305035
Vandana Kannan96178ee2015-01-10 02:25:56 +05305036 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305037 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5038 return;
5039 }
5040
Vandana Kannan96178ee2015-01-10 02:25:56 +05305041 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5042 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305043 index = DRRS_LOW_RR;
5044
Vandana Kannan96178ee2015-01-10 02:25:56 +05305045 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305046 DRM_DEBUG_KMS(
5047 "DRRS requested for previously set RR...ignoring\n");
5048 return;
5049 }
5050
5051 if (!intel_crtc->active) {
5052 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5053 return;
5054 }
5055
Durgadoss R44395bf2015-02-13 15:33:02 +05305056 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305057 switch (index) {
5058 case DRRS_HIGH_RR:
5059 intel_dp_set_m_n(intel_crtc, M1_N1);
5060 break;
5061 case DRRS_LOW_RR:
5062 intel_dp_set_m_n(intel_crtc, M2_N2);
5063 break;
5064 case DRRS_MAX_RR:
5065 default:
5066 DRM_ERROR("Unsupported refreshrate type\n");
5067 }
5068 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005069 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005070 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305071
Ville Syrjälä649636e2015-09-22 19:50:01 +03005072 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305073 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005074 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305075 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5076 else
5077 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305078 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005079 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305080 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5081 else
5082 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305083 }
5084 I915_WRITE(reg, val);
5085 }
5086
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305087 dev_priv->drrs.refresh_rate_type = index;
5088
5089 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5090}
5091
Vandana Kannanb33a2812015-02-13 15:33:03 +05305092/**
5093 * intel_edp_drrs_enable - init drrs struct if supported
5094 * @intel_dp: DP struct
5095 *
5096 * Initializes frontbuffer_bits and drrs.dp
5097 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305098void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5099{
5100 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5101 struct drm_i915_private *dev_priv = dev->dev_private;
5102 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5103 struct drm_crtc *crtc = dig_port->base.base.crtc;
5104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5105
5106 if (!intel_crtc->config->has_drrs) {
5107 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5108 return;
5109 }
5110
5111 mutex_lock(&dev_priv->drrs.mutex);
5112 if (WARN_ON(dev_priv->drrs.dp)) {
5113 DRM_ERROR("DRRS already enabled\n");
5114 goto unlock;
5115 }
5116
5117 dev_priv->drrs.busy_frontbuffer_bits = 0;
5118
5119 dev_priv->drrs.dp = intel_dp;
5120
5121unlock:
5122 mutex_unlock(&dev_priv->drrs.mutex);
5123}
5124
Vandana Kannanb33a2812015-02-13 15:33:03 +05305125/**
5126 * intel_edp_drrs_disable - Disable DRRS
5127 * @intel_dp: DP struct
5128 *
5129 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305130void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5131{
5132 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5133 struct drm_i915_private *dev_priv = dev->dev_private;
5134 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5135 struct drm_crtc *crtc = dig_port->base.base.crtc;
5136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5137
5138 if (!intel_crtc->config->has_drrs)
5139 return;
5140
5141 mutex_lock(&dev_priv->drrs.mutex);
5142 if (!dev_priv->drrs.dp) {
5143 mutex_unlock(&dev_priv->drrs.mutex);
5144 return;
5145 }
5146
5147 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5148 intel_dp_set_drrs_state(dev_priv->dev,
5149 intel_dp->attached_connector->panel.
5150 fixed_mode->vrefresh);
5151
5152 dev_priv->drrs.dp = NULL;
5153 mutex_unlock(&dev_priv->drrs.mutex);
5154
5155 cancel_delayed_work_sync(&dev_priv->drrs.work);
5156}
5157
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305158static void intel_edp_drrs_downclock_work(struct work_struct *work)
5159{
5160 struct drm_i915_private *dev_priv =
5161 container_of(work, typeof(*dev_priv), drrs.work.work);
5162 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305163
Vandana Kannan96178ee2015-01-10 02:25:56 +05305164 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305165
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305166 intel_dp = dev_priv->drrs.dp;
5167
5168 if (!intel_dp)
5169 goto unlock;
5170
5171 /*
5172 * The delayed work can race with an invalidate hence we need to
5173 * recheck.
5174 */
5175
5176 if (dev_priv->drrs.busy_frontbuffer_bits)
5177 goto unlock;
5178
5179 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5180 intel_dp_set_drrs_state(dev_priv->dev,
5181 intel_dp->attached_connector->panel.
5182 downclock_mode->vrefresh);
5183
5184unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305185 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305186}
5187
Vandana Kannanb33a2812015-02-13 15:33:03 +05305188/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305189 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305190 * @dev: DRM device
5191 * @frontbuffer_bits: frontbuffer plane tracking bits
5192 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305193 * This function gets called everytime rendering on the given planes start.
5194 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305195 *
5196 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5197 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305198void intel_edp_drrs_invalidate(struct drm_device *dev,
5199 unsigned frontbuffer_bits)
5200{
5201 struct drm_i915_private *dev_priv = dev->dev_private;
5202 struct drm_crtc *crtc;
5203 enum pipe pipe;
5204
Daniel Vetter9da7d692015-04-09 16:44:15 +02005205 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305206 return;
5207
Daniel Vetter88f933a2015-04-09 16:44:16 +02005208 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305209
Vandana Kannana93fad02015-01-10 02:25:59 +05305210 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005211 if (!dev_priv->drrs.dp) {
5212 mutex_unlock(&dev_priv->drrs.mutex);
5213 return;
5214 }
5215
Vandana Kannana93fad02015-01-10 02:25:59 +05305216 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5217 pipe = to_intel_crtc(crtc)->pipe;
5218
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005219 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5220 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5221
Ramalingam C0ddfd202015-06-15 20:50:05 +05305222 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005223 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305224 intel_dp_set_drrs_state(dev_priv->dev,
5225 dev_priv->drrs.dp->attached_connector->panel.
5226 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305227
Vandana Kannana93fad02015-01-10 02:25:59 +05305228 mutex_unlock(&dev_priv->drrs.mutex);
5229}
5230
Vandana Kannanb33a2812015-02-13 15:33:03 +05305231/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305232 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305233 * @dev: DRM device
5234 * @frontbuffer_bits: frontbuffer plane tracking bits
5235 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305236 * This function gets called every time rendering on the given planes has
5237 * completed or flip on a crtc is completed. So DRRS should be upclocked
5238 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5239 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305240 *
5241 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5242 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305243void intel_edp_drrs_flush(struct drm_device *dev,
5244 unsigned frontbuffer_bits)
5245{
5246 struct drm_i915_private *dev_priv = dev->dev_private;
5247 struct drm_crtc *crtc;
5248 enum pipe pipe;
5249
Daniel Vetter9da7d692015-04-09 16:44:15 +02005250 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305251 return;
5252
Daniel Vetter88f933a2015-04-09 16:44:16 +02005253 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305254
Vandana Kannana93fad02015-01-10 02:25:59 +05305255 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005256 if (!dev_priv->drrs.dp) {
5257 mutex_unlock(&dev_priv->drrs.mutex);
5258 return;
5259 }
5260
Vandana Kannana93fad02015-01-10 02:25:59 +05305261 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5262 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005263
5264 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305265 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5266
Ramalingam C0ddfd202015-06-15 20:50:05 +05305267 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005268 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305269 intel_dp_set_drrs_state(dev_priv->dev,
5270 dev_priv->drrs.dp->attached_connector->panel.
5271 fixed_mode->vrefresh);
5272
5273 /*
5274 * flush also means no more activity hence schedule downclock, if all
5275 * other fbs are quiescent too
5276 */
5277 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305278 schedule_delayed_work(&dev_priv->drrs.work,
5279 msecs_to_jiffies(1000));
5280 mutex_unlock(&dev_priv->drrs.mutex);
5281}
5282
Vandana Kannanb33a2812015-02-13 15:33:03 +05305283/**
5284 * DOC: Display Refresh Rate Switching (DRRS)
5285 *
5286 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5287 * which enables swtching between low and high refresh rates,
5288 * dynamically, based on the usage scenario. This feature is applicable
5289 * for internal panels.
5290 *
5291 * Indication that the panel supports DRRS is given by the panel EDID, which
5292 * would list multiple refresh rates for one resolution.
5293 *
5294 * DRRS is of 2 types - static and seamless.
5295 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5296 * (may appear as a blink on screen) and is used in dock-undock scenario.
5297 * Seamless DRRS involves changing RR without any visual effect to the user
5298 * and can be used during normal system usage. This is done by programming
5299 * certain registers.
5300 *
5301 * Support for static/seamless DRRS may be indicated in the VBT based on
5302 * inputs from the panel spec.
5303 *
5304 * DRRS saves power by switching to low RR based on usage scenarios.
5305 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005306 * The implementation is based on frontbuffer tracking implementation. When
5307 * there is a disturbance on the screen triggered by user activity or a periodic
5308 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5309 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5310 * made.
5311 *
5312 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5313 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305314 *
5315 * DRRS can be further extended to support other internal panels and also
5316 * the scenario of video playback wherein RR is set based on the rate
5317 * requested by userspace.
5318 */
5319
5320/**
5321 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5322 * @intel_connector: eDP connector
5323 * @fixed_mode: preferred mode of panel
5324 *
5325 * This function is called only once at driver load to initialize basic
5326 * DRRS stuff.
5327 *
5328 * Returns:
5329 * Downclock mode if panel supports it, else return NULL.
5330 * DRRS support is determined by the presence of downclock mode (apart
5331 * from VBT setting).
5332 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305333static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305334intel_dp_drrs_init(struct intel_connector *intel_connector,
5335 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305336{
5337 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305338 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305339 struct drm_i915_private *dev_priv = dev->dev_private;
5340 struct drm_display_mode *downclock_mode = NULL;
5341
Daniel Vetter9da7d692015-04-09 16:44:15 +02005342 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5343 mutex_init(&dev_priv->drrs.mutex);
5344
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305345 if (INTEL_INFO(dev)->gen <= 6) {
5346 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5347 return NULL;
5348 }
5349
5350 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005351 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305352 return NULL;
5353 }
5354
5355 downclock_mode = intel_find_panel_downclock
5356 (dev, fixed_mode, connector);
5357
5358 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305359 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305360 return NULL;
5361 }
5362
Vandana Kannan96178ee2015-01-10 02:25:56 +05305363 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305364
Vandana Kannan96178ee2015-01-10 02:25:56 +05305365 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005366 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305367 return downclock_mode;
5368}
5369
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005370static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005371 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005372{
5373 struct drm_connector *connector = &intel_connector->base;
5374 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005375 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5376 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005377 struct drm_i915_private *dev_priv = dev->dev_private;
5378 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305379 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005380 bool has_dpcd;
5381 struct drm_display_mode *scan;
5382 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005383 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005384
5385 if (!is_edp(intel_dp))
5386 return true;
5387
Imre Deak97a824e12016-06-21 11:51:47 +03005388 /*
5389 * On IBX/CPT we may get here with LVDS already registered. Since the
5390 * driver uses the only internal power sequencer available for both
5391 * eDP and LVDS bail out early in this case to prevent interfering
5392 * with an already powered-on LVDS power sequencer.
5393 */
5394 if (intel_get_lvds_encoder(dev)) {
5395 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5396 DRM_INFO("LVDS was detected, not registering eDP\n");
5397
5398 return false;
5399 }
5400
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005401 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005402
5403 intel_dp_init_panel_power_timestamps(intel_dp);
5404
5405 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5406 vlv_initial_power_sequencer_setup(intel_dp);
5407 } else {
5408 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5409 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5410 }
5411
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005412 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005413
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005414 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005415
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005416 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005417 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005418
5419 if (has_dpcd) {
5420 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5421 dev_priv->no_aux_handshake =
5422 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5423 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5424 } else {
5425 /* if this fails, presume the device is a ghost */
5426 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005427 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005428 }
5429
Daniel Vetter060c8772014-03-21 23:22:35 +01005430 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005431 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005432 if (edid) {
5433 if (drm_add_edid_modes(connector, edid)) {
5434 drm_mode_connector_update_edid_property(connector,
5435 edid);
5436 drm_edid_to_eld(connector, edid);
5437 } else {
5438 kfree(edid);
5439 edid = ERR_PTR(-EINVAL);
5440 }
5441 } else {
5442 edid = ERR_PTR(-ENOENT);
5443 }
5444 intel_connector->edid = edid;
5445
5446 /* prefer fixed mode from EDID if available */
5447 list_for_each_entry(scan, &connector->probed_modes, head) {
5448 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5449 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305450 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305451 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005452 break;
5453 }
5454 }
5455
5456 /* fallback to VBT if available for eDP */
5457 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5458 fixed_mode = drm_mode_duplicate(dev,
5459 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005460 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005461 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005462 connector->display_info.width_mm = fixed_mode->width_mm;
5463 connector->display_info.height_mm = fixed_mode->height_mm;
5464 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005465 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005466 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005467
Wayne Boyer666a4532015-12-09 12:29:35 -08005468 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005469 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5470 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005471
5472 /*
5473 * Figure out the current pipe for the initial backlight setup.
5474 * If the current pipe isn't valid, try the PPS pipe, and if that
5475 * fails just assume pipe A.
5476 */
5477 if (IS_CHERRYVIEW(dev))
5478 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5479 else
5480 pipe = PORT_TO_PIPE(intel_dp->DP);
5481
5482 if (pipe != PIPE_A && pipe != PIPE_B)
5483 pipe = intel_dp->pps_pipe;
5484
5485 if (pipe != PIPE_A && pipe != PIPE_B)
5486 pipe = PIPE_A;
5487
5488 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5489 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005490 }
5491
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305492 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005493 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005494 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005495
5496 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005497
5498out_vdd_off:
5499 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5500 /*
5501 * vdd might still be enabled do to the delayed vdd off.
5502 * Make sure vdd is actually turned off here.
5503 */
5504 pps_lock(intel_dp);
5505 edp_panel_vdd_off_sync(intel_dp);
5506 pps_unlock(intel_dp);
5507
5508 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005509}
5510
Paulo Zanoni16c25532013-06-12 17:27:25 -03005511bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005512intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5513 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005514{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005515 struct drm_connector *connector = &intel_connector->base;
5516 struct intel_dp *intel_dp = &intel_dig_port->dp;
5517 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5518 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005519 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005520 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005521 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005522
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005523 if (WARN(intel_dig_port->max_lanes < 1,
5524 "Not enough lanes (%d) for DP on port %c\n",
5525 intel_dig_port->max_lanes, port_name(port)))
5526 return false;
5527
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005528 intel_dp->pps_pipe = INVALID_PIPE;
5529
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005530 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005531 if (INTEL_INFO(dev)->gen >= 9)
5532 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005533 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5534 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5535 else if (HAS_PCH_SPLIT(dev))
5536 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5537 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005538 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005539
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005540 if (INTEL_INFO(dev)->gen >= 9)
5541 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5542 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005543 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005544
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005545 if (HAS_DDI(dev))
5546 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5547
Daniel Vetter07679352012-09-06 22:15:42 +02005548 /* Preserve the current hw state. */
5549 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005550 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005551
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005552 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305553 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005554 else
5555 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005556
Imre Deakf7d24902013-05-08 13:14:05 +03005557 /*
5558 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5559 * for DP the encoder type can be set by the caller to
5560 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5561 */
5562 if (type == DRM_MODE_CONNECTOR_eDP)
5563 intel_encoder->type = INTEL_OUTPUT_EDP;
5564
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005565 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005566 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5567 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005568 return false;
5569
Imre Deake7281ea2013-05-08 13:14:08 +03005570 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5571 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5572 port_name(port));
5573
Adam Jacksonb3295302010-07-16 14:46:28 -04005574 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005575 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5576
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005577 connector->interlace_allowed = true;
5578 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005579
Chris Wilson7a418e32016-06-24 14:00:14 +01005580 intel_dp_aux_init(intel_dp, intel_connector);
5581
Daniel Vetter66a92782012-07-12 20:08:18 +02005582 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005583 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005584
Chris Wilsondf0e9242010-09-09 16:20:55 +01005585 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005586 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005587
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005588 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005589 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5590 else
5591 intel_connector->get_hw_state = intel_connector_get_hw_state;
5592
Jani Nikula0b998362014-03-14 16:51:17 +02005593 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005594 switch (port) {
5595 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005596 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005597 break;
5598 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005599 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005600 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305601 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005602 break;
5603 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005604 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005605 break;
5606 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005607 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005608 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005609 case PORT_E:
5610 intel_encoder->hpd_pin = HPD_PORT_E;
5611 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005612 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005613 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005614 }
5615
Dave Airlie0e32b392014-05-02 14:02:48 +10005616 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005617 if (HAS_DP_MST(dev) &&
5618 (port == PORT_B || port == PORT_C || port == PORT_D))
5619 intel_dp_mst_encoder_init(intel_dig_port,
5620 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005621
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005622 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005623 intel_dp_aux_fini(intel_dp);
5624 intel_dp_mst_encoder_cleanup(intel_dig_port);
5625 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005626 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005627
Chris Wilsonf6849602010-09-19 09:29:33 +01005628 intel_dp_add_properties(intel_dp, connector);
5629
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005630 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5631 * 0xd. Failure to do so will result in spurious interrupts being
5632 * generated on the port when a cable is not attached.
5633 */
5634 if (IS_G4X(dev) && !IS_GM45(dev)) {
5635 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5636 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5637 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005638
5639 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005640
5641fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005642 drm_connector_unregister(connector);
5643 drm_connector_cleanup(connector);
5644
5645 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005646}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005647
Chris Wilson457c52d2016-06-01 08:27:50 +01005648bool intel_dp_init(struct drm_device *dev,
5649 i915_reg_t output_reg,
5650 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005651{
Dave Airlie13cf5502014-06-18 11:29:35 +10005652 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005653 struct intel_digital_port *intel_dig_port;
5654 struct intel_encoder *intel_encoder;
5655 struct drm_encoder *encoder;
5656 struct intel_connector *intel_connector;
5657
Daniel Vetterb14c5672013-09-19 12:18:32 +02005658 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005659 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005660 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005661
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005662 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305663 if (!intel_connector)
5664 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005665
5666 intel_encoder = &intel_dig_port->base;
5667 encoder = &intel_encoder->base;
5668
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305669 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005670 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305671 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005672
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005673 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005674 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005675 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005676 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005677 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005678 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005679 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005680 intel_encoder->pre_enable = chv_pre_enable_dp;
5681 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005682 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005683 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005684 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005685 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005686 intel_encoder->pre_enable = vlv_pre_enable_dp;
5687 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005688 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005689 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005690 intel_encoder->pre_enable = g4x_pre_enable_dp;
5691 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005692 if (INTEL_INFO(dev)->gen >= 5)
5693 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005694 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005695
Paulo Zanoni174edf12012-10-26 19:05:50 -02005696 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005697 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005698 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005699
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005700 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005701 if (IS_CHERRYVIEW(dev)) {
5702 if (port == PORT_D)
5703 intel_encoder->crtc_mask = 1 << 2;
5704 else
5705 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5706 } else {
5707 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5708 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005709 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005710
Dave Airlie13cf5502014-06-18 11:29:35 +10005711 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005712 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005713
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305714 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5715 goto err_init_connector;
5716
Chris Wilson457c52d2016-06-01 08:27:50 +01005717 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305718
5719err_init_connector:
5720 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305721err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305722 kfree(intel_connector);
5723err_connector_alloc:
5724 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005725 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005726}
Dave Airlie0e32b392014-05-02 14:02:48 +10005727
5728void intel_dp_mst_suspend(struct drm_device *dev)
5729{
5730 struct drm_i915_private *dev_priv = dev->dev_private;
5731 int i;
5732
5733 /* disable MST */
5734 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005735 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005736 if (!intel_dig_port)
5737 continue;
5738
5739 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5740 if (!intel_dig_port->dp.can_mst)
5741 continue;
5742 if (intel_dig_port->dp.is_mst)
5743 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5744 }
5745 }
5746}
5747
5748void intel_dp_mst_resume(struct drm_device *dev)
5749{
5750 struct drm_i915_private *dev_priv = dev->dev_private;
5751 int i;
5752
5753 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005754 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005755 if (!intel_dig_port)
5756 continue;
5757 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5758 int ret;
5759
5760 if (!intel_dig_port->dp.can_mst)
5761 continue;
5762
5763 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5764 if (ret != 0) {
5765 intel_dp_check_mst_status(&intel_dig_port->dp);
5766 }
5767 }
5768 }
5769}