blob: 2e4b66c9ee3e531c1f6d0b94ecfa009b46580e7e [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300429typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
430 enum pipe pipe);
431
432static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
433 enum pipe pipe)
434{
435 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
436}
437
438static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
439 enum pipe pipe)
440{
441 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
442}
443
444static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
445 enum pipe pipe)
446{
447 return true;
448}
449
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300451vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
452 enum port port,
453 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454{
Jani Nikulabf13e812013-09-06 07:40:05 +0300455 enum pipe pipe;
456
Jani Nikulabf13e812013-09-06 07:40:05 +0300457 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
458 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
459 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300460
461 if (port_sel != PANEL_PORT_SELECT_VLV(port))
462 continue;
463
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300464 if (!pipe_check(dev_priv, pipe))
465 continue;
466
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300467 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300468 }
469
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300470 return INVALID_PIPE;
471}
472
473static void
474vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
475{
476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
477 struct drm_device *dev = intel_dig_port->base.base.dev;
478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479 enum port port = intel_dig_port->port;
480
481 lockdep_assert_held(&dev_priv->pps_mutex);
482
483 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484 /* first pick one where the panel is on */
485 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
486 vlv_pipe_has_pp_on);
487 /* didn't find one? pick one where vdd is on */
488 if (intel_dp->pps_pipe == INVALID_PIPE)
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_vdd_on);
491 /* didn't find one? pick one with just the correct port */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495
496 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
497 if (intel_dp->pps_pipe == INVALID_PIPE) {
498 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
499 port_name(port));
500 return;
501 }
502
503 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
504 port_name(port), pipe_name(intel_dp->pps_pipe));
505
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300506 intel_dp_init_panel_power_sequencer(dev, intel_dp);
507 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300508}
509
Ville Syrjälä773538e82014-09-04 14:54:56 +0300510void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
511{
512 struct drm_device *dev = dev_priv->dev;
513 struct intel_encoder *encoder;
514
Wayne Boyer666a4532015-12-09 12:29:35 -0800515 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300516 return;
517
518 /*
519 * We can't grab pps_mutex here due to deadlock with power_domain
520 * mutex when power_domain functions are called while holding pps_mutex.
521 * That also means that in order to use pps_pipe the code needs to
522 * hold both a power domain reference and pps_mutex, and the power domain
523 * reference get/put must be done while _not_ holding pps_mutex.
524 * pps_{lock,unlock}() do these steps in the correct order, so one
525 * should use them always.
526 */
527
Jani Nikula19c80542015-12-16 12:48:16 +0200528 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529 struct intel_dp *intel_dp;
530
531 if (encoder->type != INTEL_OUTPUT_EDP)
532 continue;
533
534 intel_dp = enc_to_intel_dp(&encoder->base);
535 intel_dp->pps_pipe = INVALID_PIPE;
536 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300537}
538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200539static i915_reg_t
540_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300541{
542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
543
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530544 if (IS_BROXTON(dev))
545 return BXT_PP_CONTROL(0);
546 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300547 return PCH_PP_CONTROL;
548 else
549 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
550}
551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200552static i915_reg_t
553_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300554{
555 struct drm_device *dev = intel_dp_to_dev(intel_dp);
556
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530557 if (IS_BROXTON(dev))
558 return BXT_PP_STATUS(0);
559 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300560 return PCH_PP_STATUS;
561 else
562 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
563}
564
Clint Taylor01527b32014-07-07 13:01:46 -0700565/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
566 This function only applicable when panel PM state is not to be tracked */
567static int edp_notify_handler(struct notifier_block *this, unsigned long code,
568 void *unused)
569{
570 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
571 edp_notifier);
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700574
575 if (!is_edp(intel_dp) || code != SYS_RESTART)
576 return 0;
577
Ville Syrjälä773538e82014-09-04 14:54:56 +0300578 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300579
Wayne Boyer666a4532015-12-09 12:29:35 -0800580 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300581 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300583 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584
Clint Taylor01527b32014-07-07 13:01:46 -0700585 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
586 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
587 pp_div = I915_READ(pp_div_reg);
588 pp_div &= PP_REFERENCE_DIVIDER_MASK;
589
590 /* 0x1F write to PP_DIV_REG sets max cycle delay */
591 I915_WRITE(pp_div_reg, pp_div | 0x1F);
592 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
593 msleep(intel_dp->panel_power_cycle_delay);
594 }
595
Ville Syrjälä773538e82014-09-04 14:54:56 +0300596 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 return 0;
599}
600
Daniel Vetter4be73782014-01-17 14:39:48 +0100601static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700602{
Paulo Zanoni30add222012-10-26 19:05:45 -0200603 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700604 struct drm_i915_private *dev_priv = dev->dev_private;
605
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606 lockdep_assert_held(&dev_priv->pps_mutex);
607
Wayne Boyer666a4532015-12-09 12:29:35 -0800608 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300609 intel_dp->pps_pipe == INVALID_PIPE)
610 return false;
611
Jani Nikulabf13e812013-09-06 07:40:05 +0300612 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700613}
614
Daniel Vetter4be73782014-01-17 14:39:48 +0100615static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700616{
Paulo Zanoni30add222012-10-26 19:05:45 -0200617 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700618 struct drm_i915_private *dev_priv = dev->dev_private;
619
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300620 lockdep_assert_held(&dev_priv->pps_mutex);
621
Wayne Boyer666a4532015-12-09 12:29:35 -0800622 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 intel_dp->pps_pipe == INVALID_PIPE)
624 return false;
625
Ville Syrjälä773538e82014-09-04 14:54:56 +0300626 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700627}
628
Keith Packard9b984da2011-09-19 13:54:47 -0700629static void
630intel_dp_check_edp(struct intel_dp *intel_dp)
631{
Paulo Zanoni30add222012-10-26 19:05:45 -0200632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700634
Keith Packard9b984da2011-09-19 13:54:47 -0700635 if (!is_edp(intel_dp))
636 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700637
Daniel Vetter4be73782014-01-17 14:39:48 +0100638 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700639 WARN(1, "eDP powered off while attempting aux channel communication.\n");
640 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300641 I915_READ(_pp_stat_reg(intel_dp)),
642 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700643 }
644}
645
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100646static uint32_t
647intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
648{
649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
650 struct drm_device *dev = intel_dig_port->base.base.dev;
651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200652 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100653 uint32_t status;
654 bool done;
655
Daniel Vetteref04f002012-12-01 21:03:59 +0100656#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300658 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300659 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 else
661 done = wait_for_atomic(C, 10) == 0;
662 if (!done)
663 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
664 has_aux_irq);
665#undef C
666
667 return status;
668}
669
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200670static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000671{
672 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200673 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674
Ville Syrjäläa457f542016-03-02 17:22:17 +0200675 if (index)
676 return 0;
677
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200680 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000681 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200682 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200688 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689
690 if (index)
691 return 0;
692
Ville Syrjäläa457f542016-03-02 17:22:17 +0200693 /*
694 * The clock divider is based off the cdclk or PCH rawclk, and would
695 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
696 * divide by 2000 and use that
697 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200698 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200700 else
701 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000702}
703
704static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300705{
706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200707 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300708
Ville Syrjäläa457f542016-03-02 17:22:17 +0200709 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300710 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100711 switch (index) {
712 case 0: return 63;
713 case 1: return 72;
714 default: return 0;
715 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300716 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200717
718 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300719}
720
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000721static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
722{
723 /*
724 * SKL doesn't need us to program the AUX clock divider (Hardware will
725 * derive the clock from CDCLK automatically). We still implement the
726 * get_aux_clock_divider vfunc to plug-in into the existing code.
727 */
728 return index ? 0 : 1;
729}
730
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200731static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
732 bool has_aux_irq,
733 int send_bytes,
734 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000735{
736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
737 struct drm_device *dev = intel_dig_port->base.base.dev;
738 uint32_t precharge, timeout;
739
740 if (IS_GEN6(dev))
741 precharge = 3;
742 else
743 precharge = 5;
744
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200745 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000746 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
747 else
748 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
749
750 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000751 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000752 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000753 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000755 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
757 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759}
760
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000761static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t unused)
765{
766 return DP_AUX_CH_CTL_SEND_BUSY |
767 DP_AUX_CH_CTL_DONE |
768 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
769 DP_AUX_CH_CTL_TIME_OUT_ERROR |
770 DP_AUX_CH_CTL_TIME_OUT_1600us |
771 DP_AUX_CH_CTL_RECEIVE_ERROR |
772 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200773 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000774 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
775}
776
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200779 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780 uint8_t *recv, int recv_size)
781{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200782 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
783 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200785 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100786 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100787 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100790 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200791 bool vdd;
792
Ville Syrjälä773538e82014-09-04 14:54:56 +0300793 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300794
Ville Syrjälä72c35002014-08-18 22:16:00 +0300795 /*
796 * We will be called with VDD already enabled for dpcd/edid/oui reads.
797 * In such cases we want to leave VDD enabled and it's up to upper layers
798 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
799 * ourselves.
800 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300801 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100802
803 /* dp aux is extremely sensitive to irq latency, hence request the
804 * lowest possible wakeup latency and so prevent the cpu from going into
805 * deep sleep states.
806 */
807 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808
Keith Packard9b984da2011-09-19 13:54:47 -0700809 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800810
Jesse Barnes11bee432011-08-01 15:02:20 -0700811 /* Try to wait for any previous AUX channel activity */
812 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100813 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700814 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
815 break;
816 msleep(1);
817 }
818
819 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300820 static u32 last_status = -1;
821 const u32 status = I915_READ(ch_ctl);
822
823 if (status != last_status) {
824 WARN(1, "dp_aux_ch not started status 0x%08x\n",
825 status);
826 last_status = status;
827 }
828
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100829 ret = -EBUSY;
830 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100831 }
832
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300833 /* Only 5 data registers! */
834 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
835 ret = -E2BIG;
836 goto out;
837 }
838
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000839 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000840 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
841 has_aux_irq,
842 send_bytes,
843 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000844
Chris Wilsonbc866252013-07-21 16:00:03 +0100845 /* Must try at least 3 times according to DP spec */
846 for (try = 0; try < 5; try++) {
847 /* Load the send data into the aux channel data registers */
848 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200849 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800850 intel_dp_pack_aux(send + i,
851 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100855
Chris Wilsonbc866252013-07-21 16:00:03 +0100856 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400857
Chris Wilsonbc866252013-07-21 16:00:03 +0100858 /* Clear done status and any errors */
859 I915_WRITE(ch_ctl,
860 status |
861 DP_AUX_CH_CTL_DONE |
862 DP_AUX_CH_CTL_TIME_OUT_ERROR |
863 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400864
Todd Previte74ebf292015-04-15 08:38:41 -0700865 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700867
868 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
869 * 400us delay required for errors and timeouts
870 * Timeout errors from the HW already meet this
871 * requirement so skip to next iteration
872 */
873 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
874 usleep_range(400, 500);
875 continue;
876 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700878 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 }
881
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700882 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700883 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100884 ret = -EBUSY;
885 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 }
887
Jim Bridee058c942015-05-27 10:21:48 -0700888done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 /* Check for timeout or receive error.
890 * Timeouts occur when the sink is not connected
891 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700892 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EIO;
895 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700896 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700897
898 /* Timeouts occur when the device isn't connected, so they're
899 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800901 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -ETIMEDOUT;
903 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 }
905
906 /* Unload any bytes sent back from the other side */
907 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
908 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800909
910 /*
911 * By BSpec: "Message sizes of 0 or >20 are not allowed."
912 * We have no idea of what happened so we return -EBUSY so
913 * drm layer takes care for the necessary retries.
914 */
915 if (recv_bytes == 0 || recv_bytes > 20) {
916 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
917 recv_bytes);
918 /*
919 * FIXME: This patch was created on top of a series that
920 * organize the retries at drm level. There EBUSY should
921 * also take care for 1ms wait before retrying.
922 * That aux retries re-org is still needed and after that is
923 * merged we remove this sleep from here.
924 */
925 usleep_range(1000, 1500);
926 ret = -EBUSY;
927 goto out;
928 }
929
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 if (recv_bytes > recv_size)
931 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400932
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100933 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200934 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800935 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100937 ret = recv_bytes;
938out:
939 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
940
Jani Nikula884f19e2014-03-14 16:51:14 +0200941 if (vdd)
942 edp_panel_vdd_off(intel_dp, false);
943
Ville Syrjälä773538e82014-09-04 14:54:56 +0300944 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300945
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947}
948
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300949#define BARE_ADDRESS_SIZE 3
950#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951static ssize_t
952intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
955 uint8_t txbuf[20], rxbuf[20];
956 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200959 txbuf[0] = (msg->request << 4) |
960 ((msg->address >> 16) & 0xf);
961 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 txbuf[2] = msg->address & 0xff;
963 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 switch (msg->request & ~DP_AUX_I2C_MOT) {
966 case DP_AUX_NATIVE_WRITE:
967 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300968 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300969 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200970 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200971
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 if (WARN_ON(txsize > 20))
973 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Imre Deakd81a67c2016-01-29 14:52:26 +0200975 if (msg->buffer)
976 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
977 else
978 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
981 if (ret > 0) {
982 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700983
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200984 if (ret > 1) {
985 /* Number of bytes written in a short write. */
986 ret = clamp_t(int, rxbuf[1], 0, msg->size);
987 } else {
988 /* Return payload size. */
989 ret = msg->size;
990 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 break;
993
994 case DP_AUX_NATIVE_READ:
995 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300996 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 rxsize = msg->size + 1;
998
999 if (WARN_ON(rxsize > 20))
1000 return -E2BIG;
1001
1002 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1003 if (ret > 0) {
1004 msg->reply = rxbuf[0] >> 4;
1005 /*
1006 * Assume happy day, and copy the data. The caller is
1007 * expected to check msg->reply before touching it.
1008 *
1009 * Return payload size.
1010 */
1011 ret--;
1012 memcpy(msg->buffer, rxbuf + 1, ret);
1013 }
1014 break;
1015
1016 default:
1017 ret = -EINVAL;
1018 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001020
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022}
1023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001024static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1025 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001026{
1027 switch (port) {
1028 case PORT_B:
1029 case PORT_C:
1030 case PORT_D:
1031 return DP_AUX_CH_CTL(port);
1032 default:
1033 MISSING_CASE(port);
1034 return DP_AUX_CH_CTL(PORT_B);
1035 }
1036}
1037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001038static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1039 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001040{
1041 switch (port) {
1042 case PORT_B:
1043 case PORT_C:
1044 case PORT_D:
1045 return DP_AUX_CH_DATA(port, index);
1046 default:
1047 MISSING_CASE(port);
1048 return DP_AUX_CH_DATA(PORT_B, index);
1049 }
1050}
1051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001052static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1053 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001054{
1055 switch (port) {
1056 case PORT_A:
1057 return DP_AUX_CH_CTL(port);
1058 case PORT_B:
1059 case PORT_C:
1060 case PORT_D:
1061 return PCH_DP_AUX_CH_CTL(port);
1062 default:
1063 MISSING_CASE(port);
1064 return DP_AUX_CH_CTL(PORT_A);
1065 }
1066}
1067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001068static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1069 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001070{
1071 switch (port) {
1072 case PORT_A:
1073 return DP_AUX_CH_DATA(port, index);
1074 case PORT_B:
1075 case PORT_C:
1076 case PORT_D:
1077 return PCH_DP_AUX_CH_DATA(port, index);
1078 default:
1079 MISSING_CASE(port);
1080 return DP_AUX_CH_DATA(PORT_A, index);
1081 }
1082}
1083
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001084/*
1085 * On SKL we don't have Aux for port E so we rely
1086 * on VBT to set a proper alternate aux channel.
1087 */
1088static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1089{
1090 const struct ddi_vbt_port_info *info =
1091 &dev_priv->vbt.ddi_port_info[PORT_E];
1092
1093 switch (info->alternate_aux_channel) {
1094 case DP_AUX_A:
1095 return PORT_A;
1096 case DP_AUX_B:
1097 return PORT_B;
1098 case DP_AUX_C:
1099 return PORT_C;
1100 case DP_AUX_D:
1101 return PORT_D;
1102 default:
1103 MISSING_CASE(info->alternate_aux_channel);
1104 return PORT_A;
1105 }
1106}
1107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001108static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1109 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001110{
1111 if (port == PORT_E)
1112 port = skl_porte_aux_port(dev_priv);
1113
1114 switch (port) {
1115 case PORT_A:
1116 case PORT_B:
1117 case PORT_C:
1118 case PORT_D:
1119 return DP_AUX_CH_CTL(port);
1120 default:
1121 MISSING_CASE(port);
1122 return DP_AUX_CH_CTL(PORT_A);
1123 }
1124}
1125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001126static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1127 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001128{
1129 if (port == PORT_E)
1130 port = skl_porte_aux_port(dev_priv);
1131
1132 switch (port) {
1133 case PORT_A:
1134 case PORT_B:
1135 case PORT_C:
1136 case PORT_D:
1137 return DP_AUX_CH_DATA(port, index);
1138 default:
1139 MISSING_CASE(port);
1140 return DP_AUX_CH_DATA(PORT_A, index);
1141 }
1142}
1143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001144static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1145 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001146{
1147 if (INTEL_INFO(dev_priv)->gen >= 9)
1148 return skl_aux_ctl_reg(dev_priv, port);
1149 else if (HAS_PCH_SPLIT(dev_priv))
1150 return ilk_aux_ctl_reg(dev_priv, port);
1151 else
1152 return g4x_aux_ctl_reg(dev_priv, port);
1153}
1154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1156 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001157{
1158 if (INTEL_INFO(dev_priv)->gen >= 9)
1159 return skl_aux_data_reg(dev_priv, port, index);
1160 else if (HAS_PCH_SPLIT(dev_priv))
1161 return ilk_aux_data_reg(dev_priv, port, index);
1162 else
1163 return g4x_aux_data_reg(dev_priv, port, index);
1164}
1165
1166static void intel_aux_reg_init(struct intel_dp *intel_dp)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1169 enum port port = dp_to_dig_port(intel_dp)->port;
1170 int i;
1171
1172 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1173 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1174 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1175}
1176
Jani Nikula9d1a1032014-03-14 16:51:15 +02001177static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001178intel_dp_aux_fini(struct intel_dp *intel_dp)
1179{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001180 kfree(intel_dp->aux.name);
1181}
1182
1183static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001184intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001185{
Jani Nikula33ad6622014-03-14 16:51:16 +02001186 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1187 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001188 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001189
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001191
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001192 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1193 if (!intel_dp->aux.name)
1194 return -ENOMEM;
1195
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001196 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001197 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001198
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001199 DRM_DEBUG_KMS("registering %s bus for %s\n",
1200 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001201 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001202
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001203 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001204 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001205 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001206 intel_dp->aux.name, ret);
1207 kfree(intel_dp->aux.name);
1208 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001209 }
David Flynn8316f332010-12-08 16:10:21 +00001210
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001211 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212}
1213
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301214static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001215intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301216{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001217 if (intel_dp->num_sink_rates) {
1218 *sink_rates = intel_dp->sink_rates;
1219 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301220 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001221
1222 *sink_rates = default_rates;
1223
1224 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301225}
1226
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001227bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301228{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001229 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1230 struct drm_device *dev = dig_port->base.base.dev;
1231
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301232 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001233 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301234 return false;
1235
1236 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1237 (INTEL_INFO(dev)->gen >= 9))
1238 return true;
1239 else
1240 return false;
1241}
1242
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301243static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001244intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301245{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001246 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1247 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301248 int size;
1249
Sonika Jindal64987fc2015-05-26 17:50:13 +05301250 if (IS_BROXTON(dev)) {
1251 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301252 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001253 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301254 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301255 size = ARRAY_SIZE(skl_rates);
1256 } else {
1257 *source_rates = default_rates;
1258 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301259 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001260
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301261 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001262 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301263 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001264
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301265 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301266}
1267
Daniel Vetter0e503382014-07-04 11:26:04 -03001268static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001269intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001270 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001271{
1272 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001273 const struct dp_link_dpll *divisor = NULL;
1274 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001275
1276 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001277 divisor = gen4_dpll;
1278 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001279 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001280 divisor = pch_dpll;
1281 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001282 } else if (IS_CHERRYVIEW(dev)) {
1283 divisor = chv_dpll;
1284 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001285 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001286 divisor = vlv_dpll;
1287 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001288 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001289
1290 if (divisor && count) {
1291 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001292 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001293 pipe_config->dpll = divisor[i].dpll;
1294 pipe_config->clock_set = true;
1295 break;
1296 }
1297 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001298 }
1299}
1300
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001301static int intersect_rates(const int *source_rates, int source_len,
1302 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001303 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301304{
1305 int i = 0, j = 0, k = 0;
1306
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301307 while (i < source_len && j < sink_len) {
1308 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001309 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1310 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001311 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301312 ++k;
1313 ++i;
1314 ++j;
1315 } else if (source_rates[i] < sink_rates[j]) {
1316 ++i;
1317 } else {
1318 ++j;
1319 }
1320 }
1321 return k;
1322}
1323
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001324static int intel_dp_common_rates(struct intel_dp *intel_dp,
1325 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001326{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001327 const int *source_rates, *sink_rates;
1328 int source_len, sink_len;
1329
1330 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001331 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001332
1333 return intersect_rates(source_rates, source_len,
1334 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001335 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001336}
1337
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001338static void snprintf_int_array(char *str, size_t len,
1339 const int *array, int nelem)
1340{
1341 int i;
1342
1343 str[0] = '\0';
1344
1345 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001346 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001347 if (r >= len)
1348 return;
1349 str += r;
1350 len -= r;
1351 }
1352}
1353
1354static void intel_dp_print_rates(struct intel_dp *intel_dp)
1355{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001356 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001357 int source_len, sink_len, common_len;
1358 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001359 char str[128]; /* FIXME: too big for stack? */
1360
1361 if ((drm_debug & DRM_UT_KMS) == 0)
1362 return;
1363
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001364 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001365 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1366 DRM_DEBUG_KMS("source rates: %s\n", str);
1367
1368 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1369 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1370 DRM_DEBUG_KMS("sink rates: %s\n", str);
1371
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001372 common_len = intel_dp_common_rates(intel_dp, common_rates);
1373 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1374 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001375}
1376
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001377static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301378{
1379 int i = 0;
1380
1381 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1382 if (find == rates[i])
1383 break;
1384
1385 return i;
1386}
1387
Ville Syrjälä50fec212015-03-12 17:10:34 +02001388int
1389intel_dp_max_link_rate(struct intel_dp *intel_dp)
1390{
1391 int rates[DP_MAX_SUPPORTED_RATES] = {};
1392 int len;
1393
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001394 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001395 if (WARN_ON(len <= 0))
1396 return 162000;
1397
1398 return rates[rate_to_index(0, rates) - 1];
1399}
1400
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001401int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1402{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001404}
1405
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001406void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1407 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001408{
1409 if (intel_dp->num_sink_rates) {
1410 *link_bw = 0;
1411 *rate_select =
1412 intel_dp_rate_select(intel_dp, port_clock);
1413 } else {
1414 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1415 *rate_select = 0;
1416 }
1417}
1418
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001419bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001420intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001421 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001422{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001423 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001424 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001425 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001426 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001427 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001428 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001429 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001431 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001432 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001433 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001434 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301435 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001436 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001437 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001438 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1439 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001440 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301441
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001442 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301443
1444 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001445 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301446
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001447 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448
Imre Deakbc7d38a2013-05-16 14:40:36 +03001449 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001450 pipe_config->has_pch_encoder = true;
1451
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001452 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001453 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001454 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001455
Jani Nikuladd06f902012-10-19 14:51:50 +03001456 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1457 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1458 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001459
1460 if (INTEL_INFO(dev)->gen >= 9) {
1461 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001462 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001463 if (ret)
1464 return ret;
1465 }
1466
Matt Roperb56676272015-11-04 09:05:27 -08001467 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001468 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1469 intel_connector->panel.fitting_mode);
1470 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001471 intel_pch_panel_fitting(intel_crtc, pipe_config,
1472 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001473 }
1474
Daniel Vettercb1793c2012-06-04 18:39:21 +02001475 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001476 return false;
1477
Daniel Vetter083f9562012-04-20 20:23:49 +02001478 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301479 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001480 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001481 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001482
Daniel Vetter36008362013-03-27 00:44:59 +01001483 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1484 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001485 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001486 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301487
1488 /* Get bpp from vbt only for panels that dont have bpp in edid */
1489 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001490 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001491 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001492 dev_priv->vbt.edp.bpp);
1493 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001494 }
1495
Jani Nikula344c5bb2014-09-09 11:25:13 +03001496 /*
1497 * Use the maximum clock and number of lanes the eDP panel
1498 * advertizes being capable of. The panels are generally
1499 * designed to support only a single clock and lane
1500 * configuration, and typically these values correspond to the
1501 * native resolution of the panel.
1502 */
1503 min_lane_count = max_lane_count;
1504 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001505 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001506
Daniel Vetter36008362013-03-27 00:44:59 +01001507 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001508 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1509 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001510
Dave Airliec6930992014-07-14 11:04:39 +10001511 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301512 for (lane_count = min_lane_count;
1513 lane_count <= max_lane_count;
1514 lane_count <<= 1) {
1515
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001516 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001517 link_avail = intel_dp_max_data_rate(link_clock,
1518 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001519
Daniel Vetter36008362013-03-27 00:44:59 +01001520 if (mode_rate <= link_avail) {
1521 goto found;
1522 }
1523 }
1524 }
1525 }
1526
1527 return false;
1528
1529found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001530 if (intel_dp->color_range_auto) {
1531 /*
1532 * See:
1533 * CEA-861-E - 5.1 Default Encoding Parameters
1534 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1535 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001536 pipe_config->limited_color_range =
1537 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1538 } else {
1539 pipe_config->limited_color_range =
1540 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001541 }
1542
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001543 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301544
Daniel Vetter657445f2013-05-04 10:09:18 +02001545 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001546 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001547
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001548 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1549 &link_bw, &rate_select);
1550
1551 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1552 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001553 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001554 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1555 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001556
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001557 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001558 adjusted_mode->crtc_clock,
1559 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001560 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001561
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301562 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301563 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001564 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301565 intel_link_compute_m_n(bpp, lane_count,
1566 intel_connector->panel.downclock_mode->clock,
1567 pipe_config->port_clock,
1568 &pipe_config->dp_m2_n2);
1569 }
1570
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001571 /*
1572 * DPLL0 VCO may need to be adjusted to get the correct
1573 * clock for eDP. This will affect cdclk as well.
1574 */
1575 if (is_edp(intel_dp) &&
1576 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1577 int vco;
1578
1579 switch (pipe_config->port_clock / 2) {
1580 case 108000:
1581 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001582 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001583 break;
1584 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001585 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001586 break;
1587 }
1588
1589 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1590 }
1591
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001592 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001593 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001594
Daniel Vetter36008362013-03-27 00:44:59 +01001595 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001596}
1597
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001598void intel_dp_set_link_params(struct intel_dp *intel_dp,
1599 const struct intel_crtc_state *pipe_config)
1600{
1601 intel_dp->link_rate = pipe_config->port_clock;
1602 intel_dp->lane_count = pipe_config->lane_count;
1603}
1604
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001605static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001607 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001608 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001609 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001610 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001611 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001612 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001613
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001614 intel_dp_set_link_params(intel_dp, crtc->config);
1615
Keith Packard417e8222011-11-01 19:54:11 -07001616 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001617 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001618 *
1619 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001620 * SNB CPU
1621 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001622 * CPT PCH
1623 *
1624 * IBX PCH and CPU are the same for almost everything,
1625 * except that the CPU DP PLL is configured in this
1626 * register
1627 *
1628 * CPT PCH is quite different, having many bits moved
1629 * to the TRANS_DP_CTL register instead. That
1630 * configuration happens (oddly) in ironlake_pch_enable
1631 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001632
Keith Packard417e8222011-11-01 19:54:11 -07001633 /* Preserve the BIOS-computed detected bit. This is
1634 * supposed to be read-only.
1635 */
1636 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001637
Keith Packard417e8222011-11-01 19:54:11 -07001638 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001639 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001640 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001641
Keith Packard417e8222011-11-01 19:54:11 -07001642 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001643
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001644 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001645 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1646 intel_dp->DP |= DP_SYNC_HS_HIGH;
1647 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1648 intel_dp->DP |= DP_SYNC_VS_HIGH;
1649 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1650
Jani Nikula6aba5b62013-10-04 15:08:10 +03001651 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001652 intel_dp->DP |= DP_ENHANCED_FRAMING;
1653
Daniel Vetter7c62a162013-06-01 17:16:20 +02001654 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001655 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001656 u32 trans_dp;
1657
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001658 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001659
1660 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1661 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1662 trans_dp |= TRANS_DP_ENH_FRAMING;
1663 else
1664 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1665 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001666 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001667 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001668 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001669 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001670
1671 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1672 intel_dp->DP |= DP_SYNC_HS_HIGH;
1673 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1674 intel_dp->DP |= DP_SYNC_VS_HIGH;
1675 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1676
Jani Nikula6aba5b62013-10-04 15:08:10 +03001677 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001678 intel_dp->DP |= DP_ENHANCED_FRAMING;
1679
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001680 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001681 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001682 else if (crtc->pipe == PIPE_B)
1683 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001684 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001685}
1686
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001687#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1688#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001689
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001690#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1691#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001692
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001693#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1694#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001695
Daniel Vetter4be73782014-01-17 14:39:48 +01001696static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001697 u32 mask,
1698 u32 value)
1699{
Paulo Zanoni30add222012-10-26 19:05:45 -02001700 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001701 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001702 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001703
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001704 lockdep_assert_held(&dev_priv->pps_mutex);
1705
Jani Nikulabf13e812013-09-06 07:40:05 +03001706 pp_stat_reg = _pp_stat_reg(intel_dp);
1707 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001708
1709 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001710 mask, value,
1711 I915_READ(pp_stat_reg),
1712 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001713
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001714 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1715 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001716 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001717 I915_READ(pp_stat_reg),
1718 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001719
1720 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001721}
1722
Daniel Vetter4be73782014-01-17 14:39:48 +01001723static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001724{
1725 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001726 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001727}
1728
Daniel Vetter4be73782014-01-17 14:39:48 +01001729static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001730{
Keith Packardbd943152011-09-18 23:09:52 -07001731 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001732 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001733}
Keith Packardbd943152011-09-18 23:09:52 -07001734
Daniel Vetter4be73782014-01-17 14:39:48 +01001735static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001736{
Abhay Kumard28d4732016-01-22 17:39:04 -08001737 ktime_t panel_power_on_time;
1738 s64 panel_power_off_duration;
1739
Keith Packard99ea7122011-11-01 19:57:50 -07001740 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001741
Abhay Kumard28d4732016-01-22 17:39:04 -08001742 /* take the difference of currrent time and panel power off time
1743 * and then make panel wait for t11_t12 if needed. */
1744 panel_power_on_time = ktime_get_boottime();
1745 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1746
Paulo Zanonidce56b32013-12-19 14:29:40 -02001747 /* When we disable the VDD override bit last we have to do the manual
1748 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001749 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1750 wait_remaining_ms_from_jiffies(jiffies,
1751 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001752
Daniel Vetter4be73782014-01-17 14:39:48 +01001753 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001754}
Keith Packardbd943152011-09-18 23:09:52 -07001755
Daniel Vetter4be73782014-01-17 14:39:48 +01001756static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001757{
1758 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1759 intel_dp->backlight_on_delay);
1760}
1761
Daniel Vetter4be73782014-01-17 14:39:48 +01001762static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001763{
1764 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1765 intel_dp->backlight_off_delay);
1766}
Keith Packard99ea7122011-11-01 19:57:50 -07001767
Keith Packard832dd3c2011-11-01 19:34:06 -07001768/* Read the current pp_control value, unlocking the register if it
1769 * is locked
1770 */
1771
Jesse Barnes453c5422013-03-28 09:55:41 -07001772static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001773{
Jesse Barnes453c5422013-03-28 09:55:41 -07001774 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1775 struct drm_i915_private *dev_priv = dev->dev_private;
1776 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001777
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001778 lockdep_assert_held(&dev_priv->pps_mutex);
1779
Jani Nikulabf13e812013-09-06 07:40:05 +03001780 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301781 if (!IS_BROXTON(dev)) {
1782 control &= ~PANEL_UNLOCK_MASK;
1783 control |= PANEL_UNLOCK_REGS;
1784 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001785 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001786}
1787
Ville Syrjälä951468f2014-09-04 14:55:31 +03001788/*
1789 * Must be paired with edp_panel_vdd_off().
1790 * Must hold pps_mutex around the whole on/off sequence.
1791 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1792 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001793static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001794{
Paulo Zanoni30add222012-10-26 19:05:45 -02001795 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001796 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1797 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001798 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001799 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001800 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001801 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001802 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001803
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001804 lockdep_assert_held(&dev_priv->pps_mutex);
1805
Keith Packard97af61f572011-09-28 16:23:51 -07001806 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001807 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001808
Egbert Eich2c623c12014-11-25 12:54:57 +01001809 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001810 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001811
Daniel Vetter4be73782014-01-17 14:39:48 +01001812 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001813 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001814
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001815 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001816 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001817
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001818 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1819 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001820
Daniel Vetter4be73782014-01-17 14:39:48 +01001821 if (!edp_have_panel_power(intel_dp))
1822 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001823
Jesse Barnes453c5422013-03-28 09:55:41 -07001824 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001825 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001826
Jani Nikulabf13e812013-09-06 07:40:05 +03001827 pp_stat_reg = _pp_stat_reg(intel_dp);
1828 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001829
1830 I915_WRITE(pp_ctrl_reg, pp);
1831 POSTING_READ(pp_ctrl_reg);
1832 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1833 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001834 /*
1835 * If the panel wasn't on, delay before accessing aux channel
1836 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001837 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001838 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1839 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001840 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001841 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001842
1843 return need_to_disable;
1844}
1845
Ville Syrjälä951468f2014-09-04 14:55:31 +03001846/*
1847 * Must be paired with intel_edp_panel_vdd_off() or
1848 * intel_edp_panel_off().
1849 * Nested calls to these functions are not allowed since
1850 * we drop the lock. Caller must use some higher level
1851 * locking to prevent nested calls from other threads.
1852 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001853void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001854{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001855 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001856
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001857 if (!is_edp(intel_dp))
1858 return;
1859
Ville Syrjälä773538e82014-09-04 14:54:56 +03001860 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001861 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001862 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001863
Rob Clarke2c719b2014-12-15 13:56:32 -05001864 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001865 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001866}
1867
Daniel Vetter4be73782014-01-17 14:39:48 +01001868static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001869{
Paulo Zanoni30add222012-10-26 19:05:45 -02001870 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001871 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001872 struct intel_digital_port *intel_dig_port =
1873 dp_to_dig_port(intel_dp);
1874 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1875 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001876 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001877 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001878
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001879 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001880
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001881 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001882
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001883 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001884 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001885
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001886 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1887 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001888
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001889 pp = ironlake_get_pp_control(intel_dp);
1890 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001891
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001892 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1893 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001894
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001895 I915_WRITE(pp_ctrl_reg, pp);
1896 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001897
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001898 /* Make sure sequencer is idle before allowing subsequent activity */
1899 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1900 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001901
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001902 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001903 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001904
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001905 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001906 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001907}
1908
Daniel Vetter4be73782014-01-17 14:39:48 +01001909static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001910{
1911 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1912 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001913
Ville Syrjälä773538e82014-09-04 14:54:56 +03001914 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001915 if (!intel_dp->want_panel_vdd)
1916 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001917 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001918}
1919
Imre Deakaba86892014-07-30 15:57:31 +03001920static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1921{
1922 unsigned long delay;
1923
1924 /*
1925 * Queue the timer to fire a long time from now (relative to the power
1926 * down delay) to keep the panel power up across a sequence of
1927 * operations.
1928 */
1929 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1930 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1931}
1932
Ville Syrjälä951468f2014-09-04 14:55:31 +03001933/*
1934 * Must be paired with edp_panel_vdd_on().
1935 * Must hold pps_mutex around the whole on/off sequence.
1936 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1937 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001938static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001939{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001940 struct drm_i915_private *dev_priv =
1941 intel_dp_to_dev(intel_dp)->dev_private;
1942
1943 lockdep_assert_held(&dev_priv->pps_mutex);
1944
Keith Packard97af61f572011-09-28 16:23:51 -07001945 if (!is_edp(intel_dp))
1946 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001947
Rob Clarke2c719b2014-12-15 13:56:32 -05001948 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001949 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001950
Keith Packardbd943152011-09-18 23:09:52 -07001951 intel_dp->want_panel_vdd = false;
1952
Imre Deakaba86892014-07-30 15:57:31 +03001953 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001954 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001955 else
1956 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001957}
1958
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001959static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001960{
Paulo Zanoni30add222012-10-26 19:05:45 -02001961 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001962 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001963 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001964 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001965
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001966 lockdep_assert_held(&dev_priv->pps_mutex);
1967
Keith Packard97af61f572011-09-28 16:23:51 -07001968 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001969 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001970
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001971 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1972 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001973
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001974 if (WARN(edp_have_panel_power(intel_dp),
1975 "eDP port %c panel power already on\n",
1976 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001977 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001978
Daniel Vetter4be73782014-01-17 14:39:48 +01001979 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001980
Jani Nikulabf13e812013-09-06 07:40:05 +03001981 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001982 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001983 if (IS_GEN5(dev)) {
1984 /* ILK workaround: disable reset around power sequence */
1985 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001986 I915_WRITE(pp_ctrl_reg, pp);
1987 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001988 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001989
Keith Packard1c0ae802011-09-19 13:59:29 -07001990 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001991 if (!IS_GEN5(dev))
1992 pp |= PANEL_POWER_RESET;
1993
Jesse Barnes453c5422013-03-28 09:55:41 -07001994 I915_WRITE(pp_ctrl_reg, pp);
1995 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001996
Daniel Vetter4be73782014-01-17 14:39:48 +01001997 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001998 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001999
Keith Packard05ce1a42011-09-29 16:33:01 -07002000 if (IS_GEN5(dev)) {
2001 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002002 I915_WRITE(pp_ctrl_reg, pp);
2003 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002004 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002005}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002006
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002007void intel_edp_panel_on(struct intel_dp *intel_dp)
2008{
2009 if (!is_edp(intel_dp))
2010 return;
2011
2012 pps_lock(intel_dp);
2013 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002014 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002015}
2016
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002017
2018static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002019{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002020 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2021 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002023 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002024 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002025 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002026 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002027
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002028 lockdep_assert_held(&dev_priv->pps_mutex);
2029
Keith Packard97af61f572011-09-28 16:23:51 -07002030 if (!is_edp(intel_dp))
2031 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002032
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002033 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2034 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002035
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002036 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2037 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002038
Jesse Barnes453c5422013-03-28 09:55:41 -07002039 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002040 /* We need to switch off panel power _and_ force vdd, for otherwise some
2041 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002042 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2043 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002044
Jani Nikulabf13e812013-09-06 07:40:05 +03002045 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002046
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002047 intel_dp->want_panel_vdd = false;
2048
Jesse Barnes453c5422013-03-28 09:55:41 -07002049 I915_WRITE(pp_ctrl_reg, pp);
2050 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002051
Abhay Kumard28d4732016-01-22 17:39:04 -08002052 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002053 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002054
2055 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002056 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002057 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002059
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002060void intel_edp_panel_off(struct intel_dp *intel_dp)
2061{
2062 if (!is_edp(intel_dp))
2063 return;
2064
2065 pps_lock(intel_dp);
2066 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002067 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002068}
2069
Jani Nikula1250d102014-08-12 17:11:39 +03002070/* Enable backlight in the panel power control. */
2071static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002072{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002073 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2074 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002077 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002078
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002079 /*
2080 * If we enable the backlight right away following a panel power
2081 * on, we may see slight flicker as the panel syncs with the eDP
2082 * link. So delay a bit to make sure the image is solid before
2083 * allowing it to appear.
2084 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002085 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002086
Ville Syrjälä773538e82014-09-04 14:54:56 +03002087 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002088
Jesse Barnes453c5422013-03-28 09:55:41 -07002089 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002090 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002091
Jani Nikulabf13e812013-09-06 07:40:05 +03002092 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002093
2094 I915_WRITE(pp_ctrl_reg, pp);
2095 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002096
Ville Syrjälä773538e82014-09-04 14:54:56 +03002097 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002098}
2099
Jani Nikula1250d102014-08-12 17:11:39 +03002100/* Enable backlight PWM and backlight PP control. */
2101void intel_edp_backlight_on(struct intel_dp *intel_dp)
2102{
2103 if (!is_edp(intel_dp))
2104 return;
2105
2106 DRM_DEBUG_KMS("\n");
2107
2108 intel_panel_enable_backlight(intel_dp->attached_connector);
2109 _intel_edp_backlight_on(intel_dp);
2110}
2111
2112/* Disable backlight in the panel power control. */
2113static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002114{
Paulo Zanoni30add222012-10-26 19:05:45 -02002115 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002118 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002119
Keith Packardf01eca22011-09-28 16:48:10 -07002120 if (!is_edp(intel_dp))
2121 return;
2122
Ville Syrjälä773538e82014-09-04 14:54:56 +03002123 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002124
Jesse Barnes453c5422013-03-28 09:55:41 -07002125 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002126 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002127
Jani Nikulabf13e812013-09-06 07:40:05 +03002128 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002129
2130 I915_WRITE(pp_ctrl_reg, pp);
2131 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002132
Ville Syrjälä773538e82014-09-04 14:54:56 +03002133 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002134
Paulo Zanonidce56b32013-12-19 14:29:40 -02002135 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002136 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002137}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002138
Jani Nikula1250d102014-08-12 17:11:39 +03002139/* Disable backlight PP control and backlight PWM. */
2140void intel_edp_backlight_off(struct intel_dp *intel_dp)
2141{
2142 if (!is_edp(intel_dp))
2143 return;
2144
2145 DRM_DEBUG_KMS("\n");
2146
2147 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002148 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002149}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150
Jani Nikula73580fb72014-08-12 17:11:41 +03002151/*
2152 * Hook for controlling the panel power control backlight through the bl_power
2153 * sysfs attribute. Take care to handle multiple calls.
2154 */
2155static void intel_edp_backlight_power(struct intel_connector *connector,
2156 bool enable)
2157{
2158 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002159 bool is_enabled;
2160
Ville Syrjälä773538e82014-09-04 14:54:56 +03002161 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002162 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002163 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002164
2165 if (is_enabled == enable)
2166 return;
2167
Jani Nikula23ba9372014-08-27 14:08:43 +03002168 DRM_DEBUG_KMS("panel power control backlight %s\n",
2169 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002170
2171 if (enable)
2172 _intel_edp_backlight_on(intel_dp);
2173 else
2174 _intel_edp_backlight_off(intel_dp);
2175}
2176
Ville Syrjälä64e10772015-10-29 21:26:01 +02002177static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2178{
2179 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2180 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2181 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2182
2183 I915_STATE_WARN(cur_state != state,
2184 "DP port %c state assertion failure (expected %s, current %s)\n",
2185 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002186 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002187}
2188#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2189
2190static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2191{
2192 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2193
2194 I915_STATE_WARN(cur_state != state,
2195 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002196 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002197}
2198#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2199#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2200
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002201static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002202{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002203 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002204 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2205 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002206
Ville Syrjälä64e10772015-10-29 21:26:01 +02002207 assert_pipe_disabled(dev_priv, crtc->pipe);
2208 assert_dp_port_disabled(intel_dp);
2209 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002210
Ville Syrjäläabfce942015-10-29 21:26:03 +02002211 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2212 crtc->config->port_clock);
2213
2214 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2215
2216 if (crtc->config->port_clock == 162000)
2217 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2218 else
2219 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2220
2221 I915_WRITE(DP_A, intel_dp->DP);
2222 POSTING_READ(DP_A);
2223 udelay(500);
2224
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002225 /*
2226 * [DevILK] Work around required when enabling DP PLL
2227 * while a pipe is enabled going to FDI:
2228 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2229 * 2. Program DP PLL enable
2230 */
2231 if (IS_GEN5(dev_priv))
2232 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2233
Daniel Vetter07679352012-09-06 22:15:42 +02002234 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002235
Daniel Vetter07679352012-09-06 22:15:42 +02002236 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002237 POSTING_READ(DP_A);
2238 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002239}
2240
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002241static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002242{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002243 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002244 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2245 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002246
Ville Syrjälä64e10772015-10-29 21:26:01 +02002247 assert_pipe_disabled(dev_priv, crtc->pipe);
2248 assert_dp_port_disabled(intel_dp);
2249 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002250
Ville Syrjäläabfce942015-10-29 21:26:03 +02002251 DRM_DEBUG_KMS("disabling eDP PLL\n");
2252
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002253 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002254
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002255 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002256 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002257 udelay(200);
2258}
2259
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002260/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002261void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002262{
2263 int ret, i;
2264
2265 /* Should have a valid DPCD by this point */
2266 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2267 return;
2268
2269 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002270 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2271 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002272 } else {
2273 /*
2274 * When turning on, we need to retry for 1ms to give the sink
2275 * time to wake up.
2276 */
2277 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002278 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2279 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002280 if (ret == 1)
2281 break;
2282 msleep(1);
2283 }
2284 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002285
2286 if (ret != 1)
2287 DRM_DEBUG_KMS("failed to %s sink power state\n",
2288 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002289}
2290
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002291static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2292 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002293{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002294 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002295 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002296 struct drm_device *dev = encoder->base.dev;
2297 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002298 enum intel_display_power_domain power_domain;
2299 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002300 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002301
2302 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002303 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002304 return false;
2305
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002306 ret = false;
2307
Imre Deak6d129be2014-03-05 16:20:54 +02002308 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002309
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002310 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002311 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002312
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002313 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002314 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002315 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002316 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002317
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002318 for_each_pipe(dev_priv, p) {
2319 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2320 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2321 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002322 ret = true;
2323
2324 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002325 }
2326 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002327
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002328 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002330 } else if (IS_CHERRYVIEW(dev)) {
2331 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2332 } else {
2333 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002334 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002335
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002336 ret = true;
2337
2338out:
2339 intel_display_power_put(dev_priv, power_domain);
2340
2341 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002342}
2343
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002344static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002345 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002346{
2347 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002348 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002349 struct drm_device *dev = encoder->base.dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 enum port port = dp_to_dig_port(intel_dp)->port;
2352 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002353
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002354 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002355
2356 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002357
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002358 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002359 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2360
2361 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002362 flags |= DRM_MODE_FLAG_PHSYNC;
2363 else
2364 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002365
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002366 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002367 flags |= DRM_MODE_FLAG_PVSYNC;
2368 else
2369 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002370 } else {
2371 if (tmp & DP_SYNC_HS_HIGH)
2372 flags |= DRM_MODE_FLAG_PHSYNC;
2373 else
2374 flags |= DRM_MODE_FLAG_NHSYNC;
2375
2376 if (tmp & DP_SYNC_VS_HIGH)
2377 flags |= DRM_MODE_FLAG_PVSYNC;
2378 else
2379 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002380 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002381
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002382 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002383
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002384 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002385 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002386 pipe_config->limited_color_range = true;
2387
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002388 pipe_config->has_dp_encoder = true;
2389
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002390 pipe_config->lane_count =
2391 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2392
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002393 intel_dp_get_m_n(crtc, pipe_config);
2394
Ville Syrjälä18442d02013-09-13 16:00:08 +03002395 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002396 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002397 pipe_config->port_clock = 162000;
2398 else
2399 pipe_config->port_clock = 270000;
2400 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002401
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002402 pipe_config->base.adjusted_mode.crtc_clock =
2403 intel_dotclock_calculate(pipe_config->port_clock,
2404 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002405
Jani Nikula6aa23e62016-03-24 17:50:20 +02002406 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2407 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002408 /*
2409 * This is a big fat ugly hack.
2410 *
2411 * Some machines in UEFI boot mode provide us a VBT that has 18
2412 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2413 * unknown we fail to light up. Yet the same BIOS boots up with
2414 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2415 * max, not what it tells us to use.
2416 *
2417 * Note: This will still be broken if the eDP panel is not lit
2418 * up by the BIOS, and thus we can't get the mode at module
2419 * load.
2420 */
2421 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002422 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2423 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002424 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002425}
2426
Daniel Vettere8cb4552012-07-01 13:05:48 +02002427static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002428{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002429 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002430 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002431 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2432
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002433 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002434 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002435
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002436 if (HAS_PSR(dev) && !HAS_DDI(dev))
2437 intel_psr_disable(intel_dp);
2438
Daniel Vetter6cb49832012-05-20 17:14:50 +02002439 /* Make sure the panel is off before trying to change the mode. But also
2440 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002441 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002442 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002443 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002444 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002445
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002446 /* disable the port before the pipe on g4x */
2447 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002448 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002449}
2450
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002451static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002452{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002453 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002454 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002455
Ville Syrjälä49277c32014-03-31 18:21:26 +03002456 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002457
2458 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002459 if (port == PORT_A)
2460 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002461}
2462
2463static void vlv_post_disable_dp(struct intel_encoder *encoder)
2464{
2465 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2466
2467 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002468}
2469
Ville Syrjälä580d3812014-04-09 13:29:00 +03002470static void chv_post_disable_dp(struct intel_encoder *encoder)
2471{
2472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002473 struct drm_device *dev = encoder->base.dev;
2474 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002475
2476 intel_dp_link_down(intel_dp);
2477
Ville Syrjäläa5805162015-05-26 20:42:30 +03002478 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002479
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002480 /* Assert data lane reset */
2481 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002482
Ville Syrjäläa5805162015-05-26 20:42:30 +03002483 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002484}
2485
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002486static void
2487_intel_dp_set_link_train(struct intel_dp *intel_dp,
2488 uint32_t *DP,
2489 uint8_t dp_train_pat)
2490{
2491 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2492 struct drm_device *dev = intel_dig_port->base.base.dev;
2493 struct drm_i915_private *dev_priv = dev->dev_private;
2494 enum port port = intel_dig_port->port;
2495
2496 if (HAS_DDI(dev)) {
2497 uint32_t temp = I915_READ(DP_TP_CTL(port));
2498
2499 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2500 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2501 else
2502 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2503
2504 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2505 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2506 case DP_TRAINING_PATTERN_DISABLE:
2507 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2508
2509 break;
2510 case DP_TRAINING_PATTERN_1:
2511 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2512 break;
2513 case DP_TRAINING_PATTERN_2:
2514 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2515 break;
2516 case DP_TRAINING_PATTERN_3:
2517 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2518 break;
2519 }
2520 I915_WRITE(DP_TP_CTL(port), temp);
2521
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002522 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2523 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002524 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2525
2526 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2527 case DP_TRAINING_PATTERN_DISABLE:
2528 *DP |= DP_LINK_TRAIN_OFF_CPT;
2529 break;
2530 case DP_TRAINING_PATTERN_1:
2531 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2532 break;
2533 case DP_TRAINING_PATTERN_2:
2534 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2535 break;
2536 case DP_TRAINING_PATTERN_3:
2537 DRM_ERROR("DP training pattern 3 not supported\n");
2538 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2539 break;
2540 }
2541
2542 } else {
2543 if (IS_CHERRYVIEW(dev))
2544 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2545 else
2546 *DP &= ~DP_LINK_TRAIN_MASK;
2547
2548 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2549 case DP_TRAINING_PATTERN_DISABLE:
2550 *DP |= DP_LINK_TRAIN_OFF;
2551 break;
2552 case DP_TRAINING_PATTERN_1:
2553 *DP |= DP_LINK_TRAIN_PAT_1;
2554 break;
2555 case DP_TRAINING_PATTERN_2:
2556 *DP |= DP_LINK_TRAIN_PAT_2;
2557 break;
2558 case DP_TRAINING_PATTERN_3:
2559 if (IS_CHERRYVIEW(dev)) {
2560 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2561 } else {
2562 DRM_ERROR("DP training pattern 3 not supported\n");
2563 *DP |= DP_LINK_TRAIN_PAT_2;
2564 }
2565 break;
2566 }
2567 }
2568}
2569
2570static void intel_dp_enable_port(struct intel_dp *intel_dp)
2571{
2572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2573 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002574 struct intel_crtc *crtc =
2575 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002576
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002577 /* enable with pattern 1 (as per spec) */
2578 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2579 DP_TRAINING_PATTERN_1);
2580
2581 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2582 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002583
2584 /*
2585 * Magic for VLV/CHV. We _must_ first set up the register
2586 * without actually enabling the port, and then do another
2587 * write to enable the port. Otherwise link training will
2588 * fail when the power sequencer is freshly used for this port.
2589 */
2590 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002591 if (crtc->config->has_audio)
2592 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002593
2594 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2595 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002596}
2597
Daniel Vettere8cb4552012-07-01 13:05:48 +02002598static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002599{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002600 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2601 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002602 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002603 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002604 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002605 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002606
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002607 if (WARN_ON(dp_reg & DP_PORT_EN))
2608 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002609
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002610 pps_lock(intel_dp);
2611
Wayne Boyer666a4532015-12-09 12:29:35 -08002612 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002613 vlv_init_panel_power_sequencer(intel_dp);
2614
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002615 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002616
2617 edp_panel_vdd_on(intel_dp);
2618 edp_panel_on(intel_dp);
2619 edp_panel_vdd_off(intel_dp, true);
2620
2621 pps_unlock(intel_dp);
2622
Wayne Boyer666a4532015-12-09 12:29:35 -08002623 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002624 unsigned int lane_mask = 0x0;
2625
2626 if (IS_CHERRYVIEW(dev))
2627 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2628
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002629 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2630 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002631 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002632
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2634 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002635 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002637 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002638 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002639 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002640 intel_audio_codec_enable(encoder);
2641 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002642}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002643
Jani Nikulaecff4f32013-09-06 07:38:29 +03002644static void g4x_enable_dp(struct intel_encoder *encoder)
2645{
Jani Nikula828f5c62013-09-05 16:44:45 +03002646 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2647
Jani Nikulaecff4f32013-09-06 07:38:29 +03002648 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002649 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002650}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002651
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002652static void vlv_enable_dp(struct intel_encoder *encoder)
2653{
Jani Nikula828f5c62013-09-05 16:44:45 +03002654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2655
Daniel Vetter4be73782014-01-17 14:39:48 +01002656 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002657 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658}
2659
Jani Nikulaecff4f32013-09-06 07:38:29 +03002660static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002661{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002662 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002663 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002664
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002665 intel_dp_prepare(encoder);
2666
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002667 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002668 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002669 ironlake_edp_pll_on(intel_dp);
2670}
2671
Ville Syrjälä83b84592014-10-16 21:29:51 +03002672static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2673{
2674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2675 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2676 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002677 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002678
2679 edp_panel_vdd_off_sync(intel_dp);
2680
2681 /*
2682 * VLV seems to get confused when multiple power seqeuencers
2683 * have the same port selected (even if only one has power/vdd
2684 * enabled). The failure manifests as vlv_wait_port_ready() failing
2685 * CHV on the other hand doesn't seem to mind having the same port
2686 * selected in multiple power seqeuencers, but let's clear the
2687 * port select always when logically disconnecting a power sequencer
2688 * from a port.
2689 */
2690 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2691 pipe_name(pipe), port_name(intel_dig_port->port));
2692 I915_WRITE(pp_on_reg, 0);
2693 POSTING_READ(pp_on_reg);
2694
2695 intel_dp->pps_pipe = INVALID_PIPE;
2696}
2697
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002698static void vlv_steal_power_sequencer(struct drm_device *dev,
2699 enum pipe pipe)
2700{
2701 struct drm_i915_private *dev_priv = dev->dev_private;
2702 struct intel_encoder *encoder;
2703
2704 lockdep_assert_held(&dev_priv->pps_mutex);
2705
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002706 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2707 return;
2708
Jani Nikula19c80542015-12-16 12:48:16 +02002709 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002710 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002711 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002712
2713 if (encoder->type != INTEL_OUTPUT_EDP)
2714 continue;
2715
2716 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002717 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002718
2719 if (intel_dp->pps_pipe != pipe)
2720 continue;
2721
2722 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002723 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002724
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002725 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002726 "stealing pipe %c power sequencer from active eDP port %c\n",
2727 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002728
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002729 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002730 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002731 }
2732}
2733
2734static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2735{
2736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2737 struct intel_encoder *encoder = &intel_dig_port->base;
2738 struct drm_device *dev = encoder->base.dev;
2739 struct drm_i915_private *dev_priv = dev->dev_private;
2740 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002741
2742 lockdep_assert_held(&dev_priv->pps_mutex);
2743
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002744 if (!is_edp(intel_dp))
2745 return;
2746
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002747 if (intel_dp->pps_pipe == crtc->pipe)
2748 return;
2749
2750 /*
2751 * If another power sequencer was being used on this
2752 * port previously make sure to turn off vdd there while
2753 * we still have control of it.
2754 */
2755 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002756 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002757
2758 /*
2759 * We may be stealing the power
2760 * sequencer from another port.
2761 */
2762 vlv_steal_power_sequencer(dev, crtc->pipe);
2763
2764 /* now it's all ours */
2765 intel_dp->pps_pipe = crtc->pipe;
2766
2767 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2768 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2769
2770 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002771 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2772 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002773}
2774
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002775static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2776{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002777 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002778
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002779 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002780}
2781
Jani Nikulaecff4f32013-09-06 07:38:29 +03002782static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002783{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002784 intel_dp_prepare(encoder);
2785
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002786 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787}
2788
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002789static void chv_pre_enable_dp(struct intel_encoder *encoder)
2790{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002791 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002792
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002793 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002794
2795 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002796 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002797}
2798
Ville Syrjälä9197c882014-04-09 13:29:05 +03002799static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2800{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002801 intel_dp_prepare(encoder);
2802
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002803 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002804}
2805
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002806static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2807{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002808 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002809}
2810
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002811/*
2812 * Fetch AUX CH registers 0x202 - 0x207 which contain
2813 * link status information
2814 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002815bool
Keith Packard93f62da2011-11-01 19:45:03 -07002816intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002817{
Lyude9f085eb2016-04-13 10:58:33 -04002818 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2819 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002820}
2821
Paulo Zanoni11002442014-06-13 18:45:41 -03002822/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002823uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002824intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002825{
Paulo Zanoni30add222012-10-26 19:05:45 -02002826 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302827 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002828 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002829
Vandana Kannan93147262014-11-18 15:45:29 +05302830 if (IS_BROXTON(dev))
2831 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2832 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002833 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302834 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002835 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002836 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302837 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002838 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302839 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002840 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302841 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002842 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302843 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002844}
2845
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002846uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002847intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2848{
Paulo Zanoni30add222012-10-26 19:05:45 -02002849 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002850 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002851
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002852 if (INTEL_INFO(dev)->gen >= 9) {
2853 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2854 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2855 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2856 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2857 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2858 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2859 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302860 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2861 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002862 default:
2863 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2864 }
2865 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002866 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302867 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2868 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2869 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2870 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2871 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2872 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2873 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002874 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302875 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002876 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002877 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002878 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2880 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2881 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2882 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2884 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2885 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002886 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002888 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002889 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002890 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2892 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2893 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2894 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2895 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002896 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302897 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002898 }
2899 } else {
2900 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2902 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2903 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2904 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2905 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2906 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2907 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002908 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302909 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002910 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911 }
2912}
2913
Daniel Vetter5829975c2015-04-16 11:36:52 +02002914static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002915{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002916 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002917 unsigned long demph_reg_value, preemph_reg_value,
2918 uniqtranscale_reg_value;
2919 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002920
2921 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302922 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002923 preemph_reg_value = 0x0004000;
2924 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002926 demph_reg_value = 0x2B405555;
2927 uniqtranscale_reg_value = 0x552AB83A;
2928 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 demph_reg_value = 0x2B404040;
2931 uniqtranscale_reg_value = 0x5548B83A;
2932 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002934 demph_reg_value = 0x2B245555;
2935 uniqtranscale_reg_value = 0x5560B83A;
2936 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002938 demph_reg_value = 0x2B405555;
2939 uniqtranscale_reg_value = 0x5598DA3A;
2940 break;
2941 default:
2942 return 0;
2943 }
2944 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002946 preemph_reg_value = 0x0002000;
2947 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002949 demph_reg_value = 0x2B404040;
2950 uniqtranscale_reg_value = 0x5552B83A;
2951 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002953 demph_reg_value = 0x2B404848;
2954 uniqtranscale_reg_value = 0x5580B83A;
2955 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 demph_reg_value = 0x2B404040;
2958 uniqtranscale_reg_value = 0x55ADDA3A;
2959 break;
2960 default:
2961 return 0;
2962 }
2963 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302964 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002965 preemph_reg_value = 0x0000000;
2966 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302967 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002968 demph_reg_value = 0x2B305555;
2969 uniqtranscale_reg_value = 0x5570B83A;
2970 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 demph_reg_value = 0x2B2B4040;
2973 uniqtranscale_reg_value = 0x55ADDA3A;
2974 break;
2975 default:
2976 return 0;
2977 }
2978 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 preemph_reg_value = 0x0006000;
2981 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002983 demph_reg_value = 0x1B405555;
2984 uniqtranscale_reg_value = 0x55ADDA3A;
2985 break;
2986 default:
2987 return 0;
2988 }
2989 break;
2990 default:
2991 return 0;
2992 }
2993
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002994 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
2995 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996
2997 return 0;
2998}
2999
Daniel Vetter5829975c2015-04-16 11:36:52 +02003000static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003001{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003002 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3003 u32 deemph_reg_value, margin_reg_value;
3004 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003005 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003006
3007 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003009 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003011 deemph_reg_value = 128;
3012 margin_reg_value = 52;
3013 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303014 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003015 deemph_reg_value = 128;
3016 margin_reg_value = 77;
3017 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003019 deemph_reg_value = 128;
3020 margin_reg_value = 102;
3021 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003023 deemph_reg_value = 128;
3024 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003025 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003026 break;
3027 default:
3028 return 0;
3029 }
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003032 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003034 deemph_reg_value = 85;
3035 margin_reg_value = 78;
3036 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003038 deemph_reg_value = 85;
3039 margin_reg_value = 116;
3040 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003042 deemph_reg_value = 85;
3043 margin_reg_value = 154;
3044 break;
3045 default:
3046 return 0;
3047 }
3048 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003050 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003052 deemph_reg_value = 64;
3053 margin_reg_value = 104;
3054 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003056 deemph_reg_value = 64;
3057 margin_reg_value = 154;
3058 break;
3059 default:
3060 return 0;
3061 }
3062 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003064 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003066 deemph_reg_value = 43;
3067 margin_reg_value = 154;
3068 break;
3069 default:
3070 return 0;
3071 }
3072 break;
3073 default:
3074 return 0;
3075 }
3076
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003077 chv_set_phy_signal_level(encoder, deemph_reg_value,
3078 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003079
3080 return 0;
3081}
3082
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003083static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003084gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003085{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003086 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003087
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003088 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003090 default:
3091 signal_levels |= DP_VOLTAGE_0_4;
3092 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003094 signal_levels |= DP_VOLTAGE_0_6;
3095 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303096 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003097 signal_levels |= DP_VOLTAGE_0_8;
3098 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003100 signal_levels |= DP_VOLTAGE_1_2;
3101 break;
3102 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003103 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003105 default:
3106 signal_levels |= DP_PRE_EMPHASIS_0;
3107 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303108 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003109 signal_levels |= DP_PRE_EMPHASIS_3_5;
3110 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003112 signal_levels |= DP_PRE_EMPHASIS_6;
3113 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003115 signal_levels |= DP_PRE_EMPHASIS_9_5;
3116 break;
3117 }
3118 return signal_levels;
3119}
3120
Zhenyu Wange3421a12010-04-08 09:43:27 +08003121/* Gen6's DP voltage swing and pre-emphasis control */
3122static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003123gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003124{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003125 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3126 DP_TRAIN_PRE_EMPHASIS_MASK);
3127 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003130 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003132 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003135 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003138 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003141 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003142 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003143 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3144 "0x%x\n", signal_levels);
3145 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003146 }
3147}
3148
Keith Packard1a2eb462011-11-16 16:26:07 -08003149/* Gen7's DP voltage swing and pre-emphasis control */
3150static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003151gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003152{
3153 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3154 DP_TRAIN_PRE_EMPHASIS_MASK);
3155 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003157 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003159 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003161 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3162
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003164 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003166 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3167
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003169 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003171 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3172
3173 default:
3174 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3175 "0x%x\n", signal_levels);
3176 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3177 }
3178}
3179
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003180void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003181intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003182{
3183 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003184 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003185 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003186 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003187 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003188 uint8_t train_set = intel_dp->train_set[0];
3189
David Weinehallf8896f52015-06-25 11:11:03 +03003190 if (HAS_DDI(dev)) {
3191 signal_levels = ddi_signal_levels(intel_dp);
3192
3193 if (IS_BROXTON(dev))
3194 signal_levels = 0;
3195 else
3196 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003197 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003198 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003199 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003200 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003201 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003202 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003203 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003204 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003205 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003206 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3207 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003208 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003209 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3210 }
3211
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303212 if (mask)
3213 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3214
3215 DRM_DEBUG_KMS("Using vswing level %d\n",
3216 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3217 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3218 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3219 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003220
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003221 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003222
3223 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3224 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003225}
3226
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003227void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003228intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3229 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003230{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003231 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003232 struct drm_i915_private *dev_priv =
3233 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003234
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003235 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003236
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003237 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003238 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003239}
3240
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003241void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003242{
3243 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3244 struct drm_device *dev = intel_dig_port->base.base.dev;
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246 enum port port = intel_dig_port->port;
3247 uint32_t val;
3248
3249 if (!HAS_DDI(dev))
3250 return;
3251
3252 val = I915_READ(DP_TP_CTL(port));
3253 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3254 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3255 I915_WRITE(DP_TP_CTL(port), val);
3256
3257 /*
3258 * On PORT_A we can have only eDP in SST mode. There the only reason
3259 * we need to set idle transmission mode is to work around a HW issue
3260 * where we enable the pipe while not in idle link-training mode.
3261 * In this case there is requirement to wait for a minimum number of
3262 * idle patterns to be sent.
3263 */
3264 if (port == PORT_A)
3265 return;
3266
3267 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3268 1))
3269 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3270}
3271
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003272static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003273intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003274{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003275 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003276 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003277 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003278 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003280 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003282 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003283 return;
3284
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003285 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003286 return;
3287
Zhao Yakui28c97732009-10-09 11:39:41 +08003288 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003289
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003290 if ((IS_GEN7(dev) && port == PORT_A) ||
3291 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003292 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003293 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003294 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003295 if (IS_CHERRYVIEW(dev))
3296 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3297 else
3298 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003299 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003300 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003301 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003302 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003303
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003304 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3305 I915_WRITE(intel_dp->output_reg, DP);
3306 POSTING_READ(intel_dp->output_reg);
3307
3308 /*
3309 * HW workaround for IBX, we need to move the port
3310 * to transcoder A after disabling it to allow the
3311 * matching HDMI port to be enabled on transcoder A.
3312 */
3313 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003314 /*
3315 * We get CPU/PCH FIFO underruns on the other pipe when
3316 * doing the workaround. Sweep them under the rug.
3317 */
3318 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3319 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3320
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003321 /* always enable with pattern 1 (as per spec) */
3322 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3323 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3324 I915_WRITE(intel_dp->output_reg, DP);
3325 POSTING_READ(intel_dp->output_reg);
3326
3327 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003328 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003329 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003330
3331 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3332 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3333 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003334 }
3335
Keith Packardf01eca22011-09-28 16:48:10 -07003336 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003337
3338 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003339}
3340
Keith Packard26d61aa2011-07-25 20:01:09 -07003341static bool
3342intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003343{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003344 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3345 struct drm_device *dev = dig_port->base.base.dev;
3346 struct drm_i915_private *dev_priv = dev->dev_private;
3347
Lyude9f085eb2016-04-13 10:58:33 -04003348 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3349 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003350 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003351
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003352 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003353
Adam Jacksonedb39242012-09-18 10:58:49 -04003354 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3355 return false; /* DPCD not present */
3356
Lyude9f085eb2016-04-13 10:58:33 -04003357 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3358 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303359 return false;
3360
3361 /*
3362 * Sink count can change between short pulse hpd hence
3363 * a member variable in intel_dp will track any changes
3364 * between short pulse interrupts.
3365 */
3366 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3367
3368 /*
3369 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3370 * a dongle is present but no display. Unless we require to know
3371 * if a dongle is present or not, we don't need to update
3372 * downstream port information. So, an early return here saves
3373 * time from performing other operations which are not required.
3374 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303375 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303376 return false;
3377
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003378 /* Check if the panel supports PSR */
3379 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003380 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003381 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3382 intel_dp->psr_dpcd,
3383 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003384 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3385 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003386 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003387 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303388
3389 if (INTEL_INFO(dev)->gen >= 9 &&
3390 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3391 uint8_t frame_sync_cap;
3392
3393 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003394 drm_dp_dpcd_read(&intel_dp->aux,
3395 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3396 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303397 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3398 /* PSR2 needs frame sync as well */
3399 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3400 DRM_DEBUG_KMS("PSR2 %s on sink",
3401 dev_priv->psr.psr2_support ? "supported" : "not supported");
3402 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003403
3404 /* Read the eDP Display control capabilities registers */
3405 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3406 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003407 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003408 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3409 sizeof(intel_dp->edp_dpcd)))
3410 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3411 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003412 }
3413
Jani Nikulabc5133d2015-09-03 11:16:07 +03003414 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003415 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003416 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003417
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303418 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003419 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003420 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003421 int i;
3422
Lyude9f085eb2016-04-13 10:58:33 -04003423 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3424 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003425
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003426 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3427 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003428
3429 if (val == 0)
3430 break;
3431
Sonika Jindalaf77b972015-05-07 13:59:28 +05303432 /* Value read is in kHz while drm clock is saved in deca-kHz */
3433 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003434 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003435 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303436 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003437
3438 intel_dp_print_rates(intel_dp);
3439
Adam Jacksonedb39242012-09-18 10:58:49 -04003440 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3441 DP_DWN_STRM_PORT_PRESENT))
3442 return true; /* native DP sink */
3443
3444 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3445 return true; /* no per-port downstream info */
3446
Lyude9f085eb2016-04-13 10:58:33 -04003447 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3448 intel_dp->downstream_ports,
3449 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003450 return false; /* downstream port status fetch failed */
3451
3452 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003453}
3454
Adam Jackson0d198322012-05-14 16:05:47 -04003455static void
3456intel_dp_probe_oui(struct intel_dp *intel_dp)
3457{
3458 u8 buf[3];
3459
3460 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3461 return;
3462
Lyude9f085eb2016-04-13 10:58:33 -04003463 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003464 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3465 buf[0], buf[1], buf[2]);
3466
Lyude9f085eb2016-04-13 10:58:33 -04003467 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003468 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3469 buf[0], buf[1], buf[2]);
3470}
3471
Dave Airlie0e32b392014-05-02 14:02:48 +10003472static bool
3473intel_dp_probe_mst(struct intel_dp *intel_dp)
3474{
3475 u8 buf[1];
3476
Nathan Schulte7cc96132016-03-15 10:14:05 -05003477 if (!i915.enable_dp_mst)
3478 return false;
3479
Dave Airlie0e32b392014-05-02 14:02:48 +10003480 if (!intel_dp->can_mst)
3481 return false;
3482
3483 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3484 return false;
3485
Lyude9f085eb2016-04-13 10:58:33 -04003486 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003487 if (buf[0] & DP_MST_CAP) {
3488 DRM_DEBUG_KMS("Sink is MST capable\n");
3489 intel_dp->is_mst = true;
3490 } else {
3491 DRM_DEBUG_KMS("Sink is not MST capable\n");
3492 intel_dp->is_mst = false;
3493 }
3494 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003495
3496 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3497 return intel_dp->is_mst;
3498}
3499
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003500static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003501{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003502 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003503 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003504 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003505 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003506 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003507 int count = 0;
3508 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003509
3510 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003511 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003512 ret = -EIO;
3513 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003514 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003515
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003516 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003517 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003518 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003519 ret = -EIO;
3520 goto out;
3521 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003522
Rodrigo Vivic6297842015-11-05 10:50:20 -08003523 do {
3524 intel_wait_for_vblank(dev, intel_crtc->pipe);
3525
3526 if (drm_dp_dpcd_readb(&intel_dp->aux,
3527 DP_TEST_SINK_MISC, &buf) < 0) {
3528 ret = -EIO;
3529 goto out;
3530 }
3531 count = buf & DP_TEST_COUNT_MASK;
3532 } while (--attempts && count);
3533
3534 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003535 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003536 ret = -ETIMEDOUT;
3537 }
3538
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003539 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003540 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003541 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003542}
3543
3544static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3545{
3546 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003547 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003548 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3549 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003550 int ret;
3551
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003552 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3553 return -EIO;
3554
3555 if (!(buf & DP_TEST_CRC_SUPPORTED))
3556 return -ENOTTY;
3557
3558 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3559 return -EIO;
3560
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003561 if (buf & DP_TEST_SINK_START) {
3562 ret = intel_dp_sink_crc_stop(intel_dp);
3563 if (ret)
3564 return ret;
3565 }
3566
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003567 hsw_disable_ips(intel_crtc);
3568
3569 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3570 buf | DP_TEST_SINK_START) < 0) {
3571 hsw_enable_ips(intel_crtc);
3572 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003573 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003574
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003575 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003576 return 0;
3577}
3578
3579int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3580{
3581 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3582 struct drm_device *dev = dig_port->base.base.dev;
3583 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3584 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003585 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003586 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003587
3588 ret = intel_dp_sink_crc_start(intel_dp);
3589 if (ret)
3590 return ret;
3591
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003592 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003593 intel_wait_for_vblank(dev, intel_crtc->pipe);
3594
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003595 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003596 DP_TEST_SINK_MISC, &buf) < 0) {
3597 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003598 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003599 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003600 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003601
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003602 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003603
3604 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003605 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3606 ret = -ETIMEDOUT;
3607 goto stop;
3608 }
3609
3610 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3611 ret = -EIO;
3612 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003613 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003614
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003615stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003616 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003617 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003618}
3619
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003620static bool
3621intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3622{
Lyude9f085eb2016-04-13 10:58:33 -04003623 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003624 DP_DEVICE_SERVICE_IRQ_VECTOR,
3625 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003626}
3627
Dave Airlie0e32b392014-05-02 14:02:48 +10003628static bool
3629intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3630{
3631 int ret;
3632
Lyude9f085eb2016-04-13 10:58:33 -04003633 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003634 DP_SINK_COUNT_ESI,
3635 sink_irq_vector, 14);
3636 if (ret != 14)
3637 return false;
3638
3639 return true;
3640}
3641
Todd Previtec5d5ab72015-04-15 08:38:38 -07003642static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003643{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003644 uint8_t test_result = DP_TEST_ACK;
3645 return test_result;
3646}
3647
3648static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3649{
3650 uint8_t test_result = DP_TEST_NAK;
3651 return test_result;
3652}
3653
3654static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3655{
3656 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003657 struct intel_connector *intel_connector = intel_dp->attached_connector;
3658 struct drm_connector *connector = &intel_connector->base;
3659
3660 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003661 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003662 intel_dp->aux.i2c_defer_count > 6) {
3663 /* Check EDID read for NACKs, DEFERs and corruption
3664 * (DP CTS 1.2 Core r1.1)
3665 * 4.2.2.4 : Failed EDID read, I2C_NAK
3666 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3667 * 4.2.2.6 : EDID corruption detected
3668 * Use failsafe mode for all cases
3669 */
3670 if (intel_dp->aux.i2c_nack_count > 0 ||
3671 intel_dp->aux.i2c_defer_count > 0)
3672 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3673 intel_dp->aux.i2c_nack_count,
3674 intel_dp->aux.i2c_defer_count);
3675 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3676 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303677 struct edid *block = intel_connector->detect_edid;
3678
3679 /* We have to write the checksum
3680 * of the last block read
3681 */
3682 block += intel_connector->detect_edid->extensions;
3683
Todd Previte559be302015-05-04 07:48:20 -07003684 if (!drm_dp_dpcd_write(&intel_dp->aux,
3685 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303686 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003687 1))
Todd Previte559be302015-05-04 07:48:20 -07003688 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3689
3690 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3691 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3692 }
3693
3694 /* Set test active flag here so userspace doesn't interrupt things */
3695 intel_dp->compliance_test_active = 1;
3696
Todd Previtec5d5ab72015-04-15 08:38:38 -07003697 return test_result;
3698}
3699
3700static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3701{
3702 uint8_t test_result = DP_TEST_NAK;
3703 return test_result;
3704}
3705
3706static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3707{
3708 uint8_t response = DP_TEST_NAK;
3709 uint8_t rxdata = 0;
3710 int status = 0;
3711
Todd Previtec5d5ab72015-04-15 08:38:38 -07003712 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3713 if (status <= 0) {
3714 DRM_DEBUG_KMS("Could not read test request from sink\n");
3715 goto update_status;
3716 }
3717
3718 switch (rxdata) {
3719 case DP_TEST_LINK_TRAINING:
3720 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3721 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3722 response = intel_dp_autotest_link_training(intel_dp);
3723 break;
3724 case DP_TEST_LINK_VIDEO_PATTERN:
3725 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3726 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3727 response = intel_dp_autotest_video_pattern(intel_dp);
3728 break;
3729 case DP_TEST_LINK_EDID_READ:
3730 DRM_DEBUG_KMS("EDID test requested\n");
3731 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3732 response = intel_dp_autotest_edid(intel_dp);
3733 break;
3734 case DP_TEST_LINK_PHY_TEST_PATTERN:
3735 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3736 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3737 response = intel_dp_autotest_phy_pattern(intel_dp);
3738 break;
3739 default:
3740 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3741 break;
3742 }
3743
3744update_status:
3745 status = drm_dp_dpcd_write(&intel_dp->aux,
3746 DP_TEST_RESPONSE,
3747 &response, 1);
3748 if (status <= 0)
3749 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003750}
3751
Dave Airlie0e32b392014-05-02 14:02:48 +10003752static int
3753intel_dp_check_mst_status(struct intel_dp *intel_dp)
3754{
3755 bool bret;
3756
3757 if (intel_dp->is_mst) {
3758 u8 esi[16] = { 0 };
3759 int ret = 0;
3760 int retry;
3761 bool handled;
3762 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3763go_again:
3764 if (bret == true) {
3765
3766 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003767 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003768 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003769 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3770 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003771 intel_dp_stop_link_train(intel_dp);
3772 }
3773
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003774 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003775 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3776
3777 if (handled) {
3778 for (retry = 0; retry < 3; retry++) {
3779 int wret;
3780 wret = drm_dp_dpcd_write(&intel_dp->aux,
3781 DP_SINK_COUNT_ESI+1,
3782 &esi[1], 3);
3783 if (wret == 3) {
3784 break;
3785 }
3786 }
3787
3788 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3789 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003790 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003791 goto go_again;
3792 }
3793 } else
3794 ret = 0;
3795
3796 return ret;
3797 } else {
3798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3799 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3800 intel_dp->is_mst = false;
3801 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3802 /* send a hotplug event */
3803 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3804 }
3805 }
3806 return -EINVAL;
3807}
3808
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303809static void
3810intel_dp_check_link_status(struct intel_dp *intel_dp)
3811{
3812 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3813 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3814 u8 link_status[DP_LINK_STATUS_SIZE];
3815
3816 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3817
3818 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3819 DRM_ERROR("Failed to get link status\n");
3820 return;
3821 }
3822
3823 if (!intel_encoder->base.crtc)
3824 return;
3825
3826 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3827 return;
3828
3829 /* if link training is requested we should perform it always */
3830 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3831 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3832 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3833 intel_encoder->base.name);
3834 intel_dp_start_link_train(intel_dp);
3835 intel_dp_stop_link_train(intel_dp);
3836 }
3837}
3838
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003839/*
3840 * According to DP spec
3841 * 5.1.2:
3842 * 1. Read DPCD
3843 * 2. Configure link according to Receiver Capabilities
3844 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3845 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303846 *
3847 * intel_dp_short_pulse - handles short pulse interrupts
3848 * when full detection is not required.
3849 * Returns %true if short pulse is handled and full detection
3850 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003851 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303852static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303853intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003854{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003855 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003856 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303857 u8 old_sink_count = intel_dp->sink_count;
3858 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003859
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303860 /*
3861 * Clearing compliance test variables to allow capturing
3862 * of values for next automated test request.
3863 */
3864 intel_dp->compliance_test_active = 0;
3865 intel_dp->compliance_test_type = 0;
3866 intel_dp->compliance_test_data = 0;
3867
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303868 /*
3869 * Now read the DPCD to see if it's actually running
3870 * If the current value of sink count doesn't match with
3871 * the value that was stored earlier or dpcd read failed
3872 * we need to do full detection
3873 */
3874 ret = intel_dp_get_dpcd(intel_dp);
3875
3876 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3877 /* No need to proceed if we are going to do full detect */
3878 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003879 }
3880
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003881 /* Try to read the source of the interrupt */
3882 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3883 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3884 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003885 drm_dp_dpcd_writeb(&intel_dp->aux,
3886 DP_DEVICE_SERVICE_IRQ_VECTOR,
3887 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003888
3889 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003890 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003891 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3892 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3893 }
3894
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303895 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3896 intel_dp_check_link_status(intel_dp);
3897 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303898
3899 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003900}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003901
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003902/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003903static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003904intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003905{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003906 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003907 uint8_t type;
3908
3909 if (!intel_dp_get_dpcd(intel_dp))
3910 return connector_status_disconnected;
3911
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303912 if (is_edp(intel_dp))
3913 return connector_status_connected;
3914
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003915 /* if there's no downstream port, we're done */
3916 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003917 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003918
3919 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003920 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3921 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003922
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303923 return intel_dp->sink_count ?
3924 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003925 }
3926
3927 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003928 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003929 return connector_status_connected;
3930
3931 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003932 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3933 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3934 if (type == DP_DS_PORT_TYPE_VGA ||
3935 type == DP_DS_PORT_TYPE_NON_EDID)
3936 return connector_status_unknown;
3937 } else {
3938 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3939 DP_DWN_STRM_PORT_TYPE_MASK;
3940 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3941 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3942 return connector_status_unknown;
3943 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003944
3945 /* Anything else is out of spec, warn and ignore */
3946 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003947 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003948}
3949
3950static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003951edp_detect(struct intel_dp *intel_dp)
3952{
3953 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3954 enum drm_connector_status status;
3955
3956 status = intel_panel_detect(dev);
3957 if (status == connector_status_unknown)
3958 status = connector_status_connected;
3959
3960 return status;
3961}
3962
Jani Nikulab93433c2015-08-20 10:47:36 +03003963static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
3964 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003965{
Jani Nikulab93433c2015-08-20 10:47:36 +03003966 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003967
Jani Nikula0df53b72015-08-20 10:47:40 +03003968 switch (port->port) {
3969 case PORT_A:
3970 return true;
3971 case PORT_B:
3972 bit = SDE_PORTB_HOTPLUG;
3973 break;
3974 case PORT_C:
3975 bit = SDE_PORTC_HOTPLUG;
3976 break;
3977 case PORT_D:
3978 bit = SDE_PORTD_HOTPLUG;
3979 break;
3980 default:
3981 MISSING_CASE(port->port);
3982 return false;
3983 }
3984
3985 return I915_READ(SDEISR) & bit;
3986}
3987
3988static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
3989 struct intel_digital_port *port)
3990{
3991 u32 bit;
3992
3993 switch (port->port) {
3994 case PORT_A:
3995 return true;
3996 case PORT_B:
3997 bit = SDE_PORTB_HOTPLUG_CPT;
3998 break;
3999 case PORT_C:
4000 bit = SDE_PORTC_HOTPLUG_CPT;
4001 break;
4002 case PORT_D:
4003 bit = SDE_PORTD_HOTPLUG_CPT;
4004 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004005 case PORT_E:
4006 bit = SDE_PORTE_HOTPLUG_SPT;
4007 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004008 default:
4009 MISSING_CASE(port->port);
4010 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004011 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004012
Jani Nikulab93433c2015-08-20 10:47:36 +03004013 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004014}
4015
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004016static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004017 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004018{
Jani Nikula9642c812015-08-20 10:47:41 +03004019 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004020
Jani Nikula9642c812015-08-20 10:47:41 +03004021 switch (port->port) {
4022 case PORT_B:
4023 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4024 break;
4025 case PORT_C:
4026 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4027 break;
4028 case PORT_D:
4029 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4030 break;
4031 default:
4032 MISSING_CASE(port->port);
4033 return false;
4034 }
4035
4036 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4037}
4038
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004039static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4040 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004041{
4042 u32 bit;
4043
4044 switch (port->port) {
4045 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004046 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004047 break;
4048 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004049 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004050 break;
4051 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004052 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004053 break;
4054 default:
4055 MISSING_CASE(port->port);
4056 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004057 }
4058
Jani Nikula1d245982015-08-20 10:47:37 +03004059 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004060}
4061
Jani Nikulae464bfd2015-08-20 10:47:42 +03004062static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304063 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004064{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304065 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4066 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004067 u32 bit;
4068
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304069 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4070 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004071 case PORT_A:
4072 bit = BXT_DE_PORT_HP_DDIA;
4073 break;
4074 case PORT_B:
4075 bit = BXT_DE_PORT_HP_DDIB;
4076 break;
4077 case PORT_C:
4078 bit = BXT_DE_PORT_HP_DDIC;
4079 break;
4080 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304081 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004082 return false;
4083 }
4084
4085 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4086}
4087
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004088/*
4089 * intel_digital_port_connected - is the specified port connected?
4090 * @dev_priv: i915 private structure
4091 * @port: the port to test
4092 *
4093 * Return %true if @port is connected, %false otherwise.
4094 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304095bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004096 struct intel_digital_port *port)
4097{
Jani Nikula0df53b72015-08-20 10:47:40 +03004098 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004099 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004100 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004101 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004102 else if (IS_BROXTON(dev_priv))
4103 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004104 else if (IS_GM45(dev_priv))
4105 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004106 else
4107 return g4x_digital_port_connected(dev_priv, port);
4108}
4109
Keith Packard8c241fe2011-09-28 16:38:44 -07004110static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004111intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004112{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004113 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004114
Jani Nikula9cd300e2012-10-19 14:51:52 +03004115 /* use cached edid if we have one */
4116 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004117 /* invalid edid */
4118 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004119 return NULL;
4120
Jani Nikula55e9ede2013-10-01 10:38:54 +03004121 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004122 } else
4123 return drm_get_edid(&intel_connector->base,
4124 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004125}
4126
Chris Wilsonbeb60602014-09-02 20:04:00 +01004127static void
4128intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004129{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004130 struct intel_connector *intel_connector = intel_dp->attached_connector;
4131 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004132
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304133 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004134 edid = intel_dp_get_edid(intel_dp);
4135 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004136
Chris Wilsonbeb60602014-09-02 20:04:00 +01004137 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4138 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4139 else
4140 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4141}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004142
Chris Wilsonbeb60602014-09-02 20:04:00 +01004143static void
4144intel_dp_unset_edid(struct intel_dp *intel_dp)
4145{
4146 struct intel_connector *intel_connector = intel_dp->attached_connector;
4147
4148 kfree(intel_connector->detect_edid);
4149 intel_connector->detect_edid = NULL;
4150
4151 intel_dp->has_audio = false;
4152}
4153
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304154static void
4155intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004156{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304157 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004158 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4160 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004161 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004162 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004163 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004164 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004165 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004166
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004167 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4168 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004169
Chris Wilsond410b562014-09-02 20:03:59 +01004170 /* Can't disconnect eDP, but you can close the lid... */
4171 if (is_edp(intel_dp))
4172 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004173 else if (intel_digital_port_connected(to_i915(dev),
4174 dp_to_dig_port(intel_dp)))
4175 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004176 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004177 status = connector_status_disconnected;
4178
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304179 if (status != connector_status_connected) {
4180 intel_dp->compliance_test_active = 0;
4181 intel_dp->compliance_test_type = 0;
4182 intel_dp->compliance_test_data = 0;
4183
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004184 if (intel_dp->is_mst) {
4185 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4186 intel_dp->is_mst,
4187 intel_dp->mst_mgr.mst_state);
4188 intel_dp->is_mst = false;
4189 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4190 intel_dp->is_mst);
4191 }
4192
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004193 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304194 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004195
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304196 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4197 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4198
Adam Jackson0d198322012-05-14 16:05:47 -04004199 intel_dp_probe_oui(intel_dp);
4200
Dave Airlie0e32b392014-05-02 14:02:48 +10004201 ret = intel_dp_probe_mst(intel_dp);
4202 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304203 /*
4204 * If we are in MST mode then this connector
4205 * won't appear connected or have anything
4206 * with EDID on it
4207 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004208 status = connector_status_disconnected;
4209 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304210 } else if (connector->status == connector_status_connected) {
4211 /*
4212 * If display was connected already and is still connected
4213 * check links status, there has been known issues of
4214 * link loss triggerring long pulse!!!!
4215 */
4216 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4217 intel_dp_check_link_status(intel_dp);
4218 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4219 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 }
4221
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304222 /*
4223 * Clearing NACK and defer counts to get their exact values
4224 * while reading EDID which are required by Compliance tests
4225 * 4.2.2.4 and 4.2.2.5
4226 */
4227 intel_dp->aux.i2c_nack_count = 0;
4228 intel_dp->aux.i2c_defer_count = 0;
4229
Chris Wilsonbeb60602014-09-02 20:04:00 +01004230 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004231
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004232 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304233 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004234
Todd Previte09b1eb12015-04-20 15:27:34 -07004235 /* Try to read the source of the interrupt */
4236 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4237 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4238 /* Clear interrupt source */
4239 drm_dp_dpcd_writeb(&intel_dp->aux,
4240 DP_DEVICE_SERVICE_IRQ_VECTOR,
4241 sink_irq_vector);
4242
4243 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4244 intel_dp_handle_test_request(intel_dp);
4245 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4246 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4247 }
4248
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004249out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004250 if ((status != connector_status_connected) &&
4251 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304252 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304253
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004254 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304255 return;
4256}
4257
4258static enum drm_connector_status
4259intel_dp_detect(struct drm_connector *connector, bool force)
4260{
4261 struct intel_dp *intel_dp = intel_attached_dp(connector);
4262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4263 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4264 struct intel_connector *intel_connector = to_intel_connector(connector);
4265
4266 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4267 connector->base.id, connector->name);
4268
4269 if (intel_dp->is_mst) {
4270 /* MST devices are disconnected from a monitor POV */
4271 intel_dp_unset_edid(intel_dp);
4272 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4273 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4274 return connector_status_disconnected;
4275 }
4276
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304277 /* If full detect is not performed yet, do a full detect */
4278 if (!intel_dp->detect_done)
4279 intel_dp_long_pulse(intel_dp->attached_connector);
4280
4281 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304282
4283 if (intel_connector->detect_edid)
4284 return connector_status_connected;
4285 else
4286 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287}
4288
Chris Wilsonbeb60602014-09-02 20:04:00 +01004289static void
4290intel_dp_force(struct drm_connector *connector)
4291{
4292 struct intel_dp *intel_dp = intel_attached_dp(connector);
4293 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004294 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004295 enum intel_display_power_domain power_domain;
4296
4297 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4298 connector->base.id, connector->name);
4299 intel_dp_unset_edid(intel_dp);
4300
4301 if (connector->status != connector_status_connected)
4302 return;
4303
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004304 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4305 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004306
4307 intel_dp_set_edid(intel_dp);
4308
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004309 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004310
4311 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4312 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4313}
4314
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315static int intel_dp_get_modes(struct drm_connector *connector)
4316{
Jani Nikuladd06f902012-10-19 14:51:50 +03004317 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004318 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004319
Chris Wilsonbeb60602014-09-02 20:04:00 +01004320 edid = intel_connector->detect_edid;
4321 if (edid) {
4322 int ret = intel_connector_update_modes(connector, edid);
4323 if (ret)
4324 return ret;
4325 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004326
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004327 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004328 if (is_edp(intel_attached_dp(connector)) &&
4329 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004330 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004331
4332 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004333 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004334 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004335 drm_mode_probed_add(connector, mode);
4336 return 1;
4337 }
4338 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004339
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004340 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004341}
4342
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004343static bool
4344intel_dp_detect_audio(struct drm_connector *connector)
4345{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004346 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004347 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004348
Chris Wilsonbeb60602014-09-02 20:04:00 +01004349 edid = to_intel_connector(connector)->detect_edid;
4350 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004351 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004352
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004353 return has_audio;
4354}
4355
Chris Wilsonf6849602010-09-19 09:29:33 +01004356static int
4357intel_dp_set_property(struct drm_connector *connector,
4358 struct drm_property *property,
4359 uint64_t val)
4360{
Chris Wilsone953fd72011-02-21 22:23:52 +00004361 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004362 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004363 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4364 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004365 int ret;
4366
Rob Clark662595d2012-10-11 20:36:04 -05004367 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004368 if (ret)
4369 return ret;
4370
Chris Wilson3f43c482011-05-12 22:17:24 +01004371 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004372 int i = val;
4373 bool has_audio;
4374
4375 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004376 return 0;
4377
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004378 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004379
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004380 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004381 has_audio = intel_dp_detect_audio(connector);
4382 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004383 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004384
4385 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004386 return 0;
4387
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004388 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004389 goto done;
4390 }
4391
Chris Wilsone953fd72011-02-21 22:23:52 +00004392 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004393 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004394 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004395
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004396 switch (val) {
4397 case INTEL_BROADCAST_RGB_AUTO:
4398 intel_dp->color_range_auto = true;
4399 break;
4400 case INTEL_BROADCAST_RGB_FULL:
4401 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004402 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004403 break;
4404 case INTEL_BROADCAST_RGB_LIMITED:
4405 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004406 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004407 break;
4408 default:
4409 return -EINVAL;
4410 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004411
4412 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004413 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004414 return 0;
4415
Chris Wilsone953fd72011-02-21 22:23:52 +00004416 goto done;
4417 }
4418
Yuly Novikov53b41832012-10-26 12:04:00 +03004419 if (is_edp(intel_dp) &&
4420 property == connector->dev->mode_config.scaling_mode_property) {
4421 if (val == DRM_MODE_SCALE_NONE) {
4422 DRM_DEBUG_KMS("no scaling not supported\n");
4423 return -EINVAL;
4424 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004425 if (HAS_GMCH_DISPLAY(dev_priv) &&
4426 val == DRM_MODE_SCALE_CENTER) {
4427 DRM_DEBUG_KMS("centering not supported\n");
4428 return -EINVAL;
4429 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004430
4431 if (intel_connector->panel.fitting_mode == val) {
4432 /* the eDP scaling property is not changed */
4433 return 0;
4434 }
4435 intel_connector->panel.fitting_mode = val;
4436
4437 goto done;
4438 }
4439
Chris Wilsonf6849602010-09-19 09:29:33 +01004440 return -EINVAL;
4441
4442done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004443 if (intel_encoder->base.crtc)
4444 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004445
4446 return 0;
4447}
4448
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004449static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004450intel_dp_connector_unregister(struct drm_connector *connector)
4451{
4452 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4453 intel_connector_unregister(connector);
4454}
4455
4456static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004457intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004458{
Jani Nikula1d508702012-10-19 14:51:49 +03004459 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004460
Chris Wilson10e972d2014-09-04 21:43:45 +01004461 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004462
Jani Nikula9cd300e2012-10-19 14:51:52 +03004463 if (!IS_ERR_OR_NULL(intel_connector->edid))
4464 kfree(intel_connector->edid);
4465
Chris Wilsonc191eca2016-06-17 11:40:33 +01004466 intel_dp_aux_fini(intel_attached_dp(connector));
4467
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004468 /* Can't call is_edp() since the encoder may have been destroyed
4469 * already. */
4470 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004471 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004472
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004473 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004474 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004475}
4476
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004477void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004478{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004479 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4480 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004481
Dave Airlie0e32b392014-05-02 14:02:48 +10004482 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004483 if (is_edp(intel_dp)) {
4484 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004485 /*
4486 * vdd might still be enabled do to the delayed vdd off.
4487 * Make sure vdd is actually turned off here.
4488 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004489 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004490 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004491 pps_unlock(intel_dp);
4492
Clint Taylor01527b32014-07-07 13:01:46 -07004493 if (intel_dp->edp_notifier.notifier_call) {
4494 unregister_reboot_notifier(&intel_dp->edp_notifier);
4495 intel_dp->edp_notifier.notifier_call = NULL;
4496 }
Keith Packardbd943152011-09-18 23:09:52 -07004497 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004498 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004499 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004500}
4501
Imre Deakbf93ba62016-04-18 10:04:21 +03004502void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004503{
4504 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4505
4506 if (!is_edp(intel_dp))
4507 return;
4508
Ville Syrjälä951468f2014-09-04 14:55:31 +03004509 /*
4510 * vdd might still be enabled do to the delayed vdd off.
4511 * Make sure vdd is actually turned off here.
4512 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004513 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004514 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004515 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004516 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004517}
4518
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004519static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4520{
4521 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4522 struct drm_device *dev = intel_dig_port->base.base.dev;
4523 struct drm_i915_private *dev_priv = dev->dev_private;
4524 enum intel_display_power_domain power_domain;
4525
4526 lockdep_assert_held(&dev_priv->pps_mutex);
4527
4528 if (!edp_have_panel_vdd(intel_dp))
4529 return;
4530
4531 /*
4532 * The VDD bit needs a power domain reference, so if the bit is
4533 * already enabled when we boot or resume, grab this reference and
4534 * schedule a vdd off, so we don't hold on to the reference
4535 * indefinitely.
4536 */
4537 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004538 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004539 intel_display_power_get(dev_priv, power_domain);
4540
4541 edp_panel_vdd_schedule_off(intel_dp);
4542}
4543
Imre Deakbf93ba62016-04-18 10:04:21 +03004544void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004545{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004546 struct intel_dp *intel_dp;
4547
4548 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4549 return;
4550
4551 intel_dp = enc_to_intel_dp(encoder);
4552
4553 pps_lock(intel_dp);
4554
4555 /*
4556 * Read out the current power sequencer assignment,
4557 * in case the BIOS did something with it.
4558 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004559 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004560 vlv_initial_power_sequencer_setup(intel_dp);
4561
4562 intel_edp_panel_vdd_sanitize(intel_dp);
4563
4564 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004565}
4566
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004567static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004568 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004569 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004570 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004571 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004572 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004573 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004574 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004575 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004576 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004577 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004578};
4579
4580static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4581 .get_modes = intel_dp_get_modes,
4582 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004583};
4584
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004585static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004586 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004587 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004588};
4589
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004590enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004591intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4592{
4593 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004594 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004595 struct drm_device *dev = intel_dig_port->base.base.dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004597 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004598 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004599
Takashi Iwai25400582015-11-19 12:09:56 +01004600 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4601 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004602 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004603
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004604 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4605 /*
4606 * vdd off can generate a long pulse on eDP which
4607 * would require vdd on to handle it, and thus we
4608 * would end up in an endless cycle of
4609 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4610 */
4611 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4612 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004613 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004614 }
4615
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004616 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4617 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004618 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004619
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004620 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004621 intel_display_power_get(dev_priv, power_domain);
4622
Dave Airlie0e32b392014-05-02 14:02:48 +10004623 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004624 /* indicate that we need to restart link training */
4625 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004626
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304627 intel_dp_long_pulse(intel_dp->attached_connector);
4628 if (intel_dp->is_mst)
4629 ret = IRQ_HANDLED;
4630 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004631
Dave Airlie0e32b392014-05-02 14:02:48 +10004632 } else {
4633 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304634 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4635 /*
4636 * If we were in MST mode, and device is not
4637 * there, get out of MST mode
4638 */
4639 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4640 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4641 intel_dp->is_mst = false;
4642 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4643 intel_dp->is_mst);
4644 goto put_power;
4645 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004646 }
4647
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304648 if (!intel_dp->is_mst) {
4649 if (!intel_dp_short_pulse(intel_dp)) {
4650 intel_dp_long_pulse(intel_dp->attached_connector);
4651 goto put_power;
4652 }
4653 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004654 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004655
4656 ret = IRQ_HANDLED;
4657
Imre Deak1c767b32014-08-18 14:42:42 +03004658put_power:
4659 intel_display_power_put(dev_priv, power_domain);
4660
4661 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004662}
4663
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004664/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004665bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004668
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004669 /*
4670 * eDP not supported on g4x. so bail out early just
4671 * for a bit extra safety in case the VBT is bonkers.
4672 */
4673 if (INTEL_INFO(dev)->gen < 5)
4674 return false;
4675
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004676 if (port == PORT_A)
4677 return true;
4678
Jani Nikula951d9ef2016-03-16 12:43:31 +02004679 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004680}
4681
Dave Airlie0e32b392014-05-02 14:02:48 +10004682void
Chris Wilsonf6849602010-09-19 09:29:33 +01004683intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4684{
Yuly Novikov53b41832012-10-26 12:04:00 +03004685 struct intel_connector *intel_connector = to_intel_connector(connector);
4686
Chris Wilson3f43c482011-05-12 22:17:24 +01004687 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004688 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004689 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004690
4691 if (is_edp(intel_dp)) {
4692 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004693 drm_object_attach_property(
4694 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004695 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004696 DRM_MODE_SCALE_ASPECT);
4697 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004698 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004699}
4700
Imre Deakdada1a92014-01-29 13:25:41 +02004701static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4702{
Abhay Kumard28d4732016-01-22 17:39:04 -08004703 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004704 intel_dp->last_power_on = jiffies;
4705 intel_dp->last_backlight_off = jiffies;
4706}
4707
Daniel Vetter67a54562012-10-20 20:57:45 +02004708static void
4709intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004710 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004711{
4712 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004713 struct edp_power_seq cur, vbt, spec,
4714 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304715 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004716 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004717
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004718 lockdep_assert_held(&dev_priv->pps_mutex);
4719
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004720 /* already initialized? */
4721 if (final->t11_t12 != 0)
4722 return;
4723
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304724 if (IS_BROXTON(dev)) {
4725 /*
4726 * TODO: BXT has 2 sets of PPS registers.
4727 * Correct Register for Broxton need to be identified
4728 * using VBT. hardcoding for now
4729 */
4730 pp_ctrl_reg = BXT_PP_CONTROL(0);
4731 pp_on_reg = BXT_PP_ON_DELAYS(0);
4732 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4733 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004734 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004735 pp_on_reg = PCH_PP_ON_DELAYS;
4736 pp_off_reg = PCH_PP_OFF_DELAYS;
4737 pp_div_reg = PCH_PP_DIVISOR;
4738 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004739 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4740
4741 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4742 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4743 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4744 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004745 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004746
4747 /* Workaround: Need to write PP_CONTROL with the unlock key as
4748 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304749 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004750
Jesse Barnes453c5422013-03-28 09:55:41 -07004751 pp_on = I915_READ(pp_on_reg);
4752 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304753 if (!IS_BROXTON(dev)) {
4754 I915_WRITE(pp_ctrl_reg, pp_ctl);
4755 pp_div = I915_READ(pp_div_reg);
4756 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004757
4758 /* Pull timing values out of registers */
4759 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4760 PANEL_POWER_UP_DELAY_SHIFT;
4761
4762 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4763 PANEL_LIGHT_ON_DELAY_SHIFT;
4764
4765 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4766 PANEL_LIGHT_OFF_DELAY_SHIFT;
4767
4768 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4769 PANEL_POWER_DOWN_DELAY_SHIFT;
4770
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304771 if (IS_BROXTON(dev)) {
4772 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4773 BXT_POWER_CYCLE_DELAY_SHIFT;
4774 if (tmp > 0)
4775 cur.t11_t12 = (tmp - 1) * 1000;
4776 else
4777 cur.t11_t12 = 0;
4778 } else {
4779 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004780 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304781 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004782
4783 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4784 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4785
Jani Nikula6aa23e62016-03-24 17:50:20 +02004786 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004787
4788 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4789 * our hw here, which are all in 100usec. */
4790 spec.t1_t3 = 210 * 10;
4791 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4792 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4793 spec.t10 = 500 * 10;
4794 /* This one is special and actually in units of 100ms, but zero
4795 * based in the hw (so we need to add 100 ms). But the sw vbt
4796 * table multiplies it with 1000 to make it in units of 100usec,
4797 * too. */
4798 spec.t11_t12 = (510 + 100) * 10;
4799
4800 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4801 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4802
4803 /* Use the max of the register settings and vbt. If both are
4804 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004805#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004806 spec.field : \
4807 max(cur.field, vbt.field))
4808 assign_final(t1_t3);
4809 assign_final(t8);
4810 assign_final(t9);
4811 assign_final(t10);
4812 assign_final(t11_t12);
4813#undef assign_final
4814
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004815#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004816 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4817 intel_dp->backlight_on_delay = get_delay(t8);
4818 intel_dp->backlight_off_delay = get_delay(t9);
4819 intel_dp->panel_power_down_delay = get_delay(t10);
4820 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4821#undef get_delay
4822
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004823 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4824 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4825 intel_dp->panel_power_cycle_delay);
4826
4827 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4828 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004829}
4830
4831static void
4832intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004833 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004834{
4835 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004836 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004837 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004838 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004839 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004840 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004841
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004842 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004843
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304844 if (IS_BROXTON(dev)) {
4845 /*
4846 * TODO: BXT has 2 sets of PPS registers.
4847 * Correct Register for Broxton need to be identified
4848 * using VBT. hardcoding for now
4849 */
4850 pp_ctrl_reg = BXT_PP_CONTROL(0);
4851 pp_on_reg = BXT_PP_ON_DELAYS(0);
4852 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4853
4854 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07004855 pp_on_reg = PCH_PP_ON_DELAYS;
4856 pp_off_reg = PCH_PP_OFF_DELAYS;
4857 pp_div_reg = PCH_PP_DIVISOR;
4858 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004859 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4860
4861 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4862 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4863 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004864 }
4865
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004866 /*
4867 * And finally store the new values in the power sequencer. The
4868 * backlight delays are set to 1 because we do manual waits on them. For
4869 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4870 * we'll end up waiting for the backlight off delay twice: once when we
4871 * do the manual sleep, and once when we disable the panel and wait for
4872 * the PP_STATUS bit to become zero.
4873 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004874 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004875 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4876 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004877 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004878 /* Compute the divisor for the pp clock, simply match the Bspec
4879 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304880 if (IS_BROXTON(dev)) {
4881 pp_div = I915_READ(pp_ctrl_reg);
4882 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4883 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4884 << BXT_POWER_CYCLE_DELAY_SHIFT);
4885 } else {
4886 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4887 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4888 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4889 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004890
4891 /* Haswell doesn't have any port selection bits for the panel
4892 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004893 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004894 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004895 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004896 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004897 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004898 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004899 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004900 }
4901
Jesse Barnes453c5422013-03-28 09:55:41 -07004902 pp_on |= port_sel;
4903
4904 I915_WRITE(pp_on_reg, pp_on);
4905 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304906 if (IS_BROXTON(dev))
4907 I915_WRITE(pp_ctrl_reg, pp_div);
4908 else
4909 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004910
Daniel Vetter67a54562012-10-20 20:57:45 +02004911 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004912 I915_READ(pp_on_reg),
4913 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304914 IS_BROXTON(dev) ?
4915 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07004916 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004917}
4918
Vandana Kannanb33a2812015-02-13 15:33:03 +05304919/**
4920 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4921 * @dev: DRM device
4922 * @refresh_rate: RR to be programmed
4923 *
4924 * This function gets called when refresh rate (RR) has to be changed from
4925 * one frequency to another. Switches can be between high and low RR
4926 * supported by the panel or to any other RR based on media playback (in
4927 * this case, RR value needs to be passed from user space).
4928 *
4929 * The caller of this function needs to take a lock on dev_priv->drrs.
4930 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304931static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304932{
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304935 struct intel_digital_port *dig_port = NULL;
4936 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004937 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304938 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304939 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304940
4941 if (refresh_rate <= 0) {
4942 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4943 return;
4944 }
4945
Vandana Kannan96178ee2015-01-10 02:25:56 +05304946 if (intel_dp == NULL) {
4947 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304948 return;
4949 }
4950
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004951 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004952 * FIXME: This needs proper synchronization with psr state for some
4953 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004954 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304955
Vandana Kannan96178ee2015-01-10 02:25:56 +05304956 dig_port = dp_to_dig_port(intel_dp);
4957 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004958 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304959
4960 if (!intel_crtc) {
4961 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4962 return;
4963 }
4964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304966
Vandana Kannan96178ee2015-01-10 02:25:56 +05304967 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304968 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4969 return;
4970 }
4971
Vandana Kannan96178ee2015-01-10 02:25:56 +05304972 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4973 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304974 index = DRRS_LOW_RR;
4975
Vandana Kannan96178ee2015-01-10 02:25:56 +05304976 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304977 DRM_DEBUG_KMS(
4978 "DRRS requested for previously set RR...ignoring\n");
4979 return;
4980 }
4981
4982 if (!intel_crtc->active) {
4983 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4984 return;
4985 }
4986
Durgadoss R44395bf2015-02-13 15:33:02 +05304987 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05304988 switch (index) {
4989 case DRRS_HIGH_RR:
4990 intel_dp_set_m_n(intel_crtc, M1_N1);
4991 break;
4992 case DRRS_LOW_RR:
4993 intel_dp_set_m_n(intel_crtc, M2_N2);
4994 break;
4995 case DRRS_MAX_RR:
4996 default:
4997 DRM_ERROR("Unsupported refreshrate type\n");
4998 }
4999 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005000 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005001 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305002
Ville Syrjälä649636e2015-09-22 19:50:01 +03005003 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305004 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005005 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305006 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5007 else
5008 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305009 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005010 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305011 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5012 else
5013 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305014 }
5015 I915_WRITE(reg, val);
5016 }
5017
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305018 dev_priv->drrs.refresh_rate_type = index;
5019
5020 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5021}
5022
Vandana Kannanb33a2812015-02-13 15:33:03 +05305023/**
5024 * intel_edp_drrs_enable - init drrs struct if supported
5025 * @intel_dp: DP struct
5026 *
5027 * Initializes frontbuffer_bits and drrs.dp
5028 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305029void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5030{
5031 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5034 struct drm_crtc *crtc = dig_port->base.base.crtc;
5035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5036
5037 if (!intel_crtc->config->has_drrs) {
5038 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5039 return;
5040 }
5041
5042 mutex_lock(&dev_priv->drrs.mutex);
5043 if (WARN_ON(dev_priv->drrs.dp)) {
5044 DRM_ERROR("DRRS already enabled\n");
5045 goto unlock;
5046 }
5047
5048 dev_priv->drrs.busy_frontbuffer_bits = 0;
5049
5050 dev_priv->drrs.dp = intel_dp;
5051
5052unlock:
5053 mutex_unlock(&dev_priv->drrs.mutex);
5054}
5055
Vandana Kannanb33a2812015-02-13 15:33:03 +05305056/**
5057 * intel_edp_drrs_disable - Disable DRRS
5058 * @intel_dp: DP struct
5059 *
5060 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305061void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5062{
5063 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5066 struct drm_crtc *crtc = dig_port->base.base.crtc;
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5068
5069 if (!intel_crtc->config->has_drrs)
5070 return;
5071
5072 mutex_lock(&dev_priv->drrs.mutex);
5073 if (!dev_priv->drrs.dp) {
5074 mutex_unlock(&dev_priv->drrs.mutex);
5075 return;
5076 }
5077
5078 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5079 intel_dp_set_drrs_state(dev_priv->dev,
5080 intel_dp->attached_connector->panel.
5081 fixed_mode->vrefresh);
5082
5083 dev_priv->drrs.dp = NULL;
5084 mutex_unlock(&dev_priv->drrs.mutex);
5085
5086 cancel_delayed_work_sync(&dev_priv->drrs.work);
5087}
5088
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305089static void intel_edp_drrs_downclock_work(struct work_struct *work)
5090{
5091 struct drm_i915_private *dev_priv =
5092 container_of(work, typeof(*dev_priv), drrs.work.work);
5093 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305094
Vandana Kannan96178ee2015-01-10 02:25:56 +05305095 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305096
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305097 intel_dp = dev_priv->drrs.dp;
5098
5099 if (!intel_dp)
5100 goto unlock;
5101
5102 /*
5103 * The delayed work can race with an invalidate hence we need to
5104 * recheck.
5105 */
5106
5107 if (dev_priv->drrs.busy_frontbuffer_bits)
5108 goto unlock;
5109
5110 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5111 intel_dp_set_drrs_state(dev_priv->dev,
5112 intel_dp->attached_connector->panel.
5113 downclock_mode->vrefresh);
5114
5115unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305116 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305117}
5118
Vandana Kannanb33a2812015-02-13 15:33:03 +05305119/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305120 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305121 * @dev: DRM device
5122 * @frontbuffer_bits: frontbuffer plane tracking bits
5123 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305124 * This function gets called everytime rendering on the given planes start.
5125 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305126 *
5127 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5128 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305129void intel_edp_drrs_invalidate(struct drm_device *dev,
5130 unsigned frontbuffer_bits)
5131{
5132 struct drm_i915_private *dev_priv = dev->dev_private;
5133 struct drm_crtc *crtc;
5134 enum pipe pipe;
5135
Daniel Vetter9da7d692015-04-09 16:44:15 +02005136 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305137 return;
5138
Daniel Vetter88f933a2015-04-09 16:44:16 +02005139 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305140
Vandana Kannana93fad02015-01-10 02:25:59 +05305141 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005142 if (!dev_priv->drrs.dp) {
5143 mutex_unlock(&dev_priv->drrs.mutex);
5144 return;
5145 }
5146
Vandana Kannana93fad02015-01-10 02:25:59 +05305147 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5148 pipe = to_intel_crtc(crtc)->pipe;
5149
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005150 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5151 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5152
Ramalingam C0ddfd202015-06-15 20:50:05 +05305153 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005154 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305155 intel_dp_set_drrs_state(dev_priv->dev,
5156 dev_priv->drrs.dp->attached_connector->panel.
5157 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305158
Vandana Kannana93fad02015-01-10 02:25:59 +05305159 mutex_unlock(&dev_priv->drrs.mutex);
5160}
5161
Vandana Kannanb33a2812015-02-13 15:33:03 +05305162/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305163 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305164 * @dev: DRM device
5165 * @frontbuffer_bits: frontbuffer plane tracking bits
5166 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305167 * This function gets called every time rendering on the given planes has
5168 * completed or flip on a crtc is completed. So DRRS should be upclocked
5169 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5170 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305171 *
5172 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5173 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305174void intel_edp_drrs_flush(struct drm_device *dev,
5175 unsigned frontbuffer_bits)
5176{
5177 struct drm_i915_private *dev_priv = dev->dev_private;
5178 struct drm_crtc *crtc;
5179 enum pipe pipe;
5180
Daniel Vetter9da7d692015-04-09 16:44:15 +02005181 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305182 return;
5183
Daniel Vetter88f933a2015-04-09 16:44:16 +02005184 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305185
Vandana Kannana93fad02015-01-10 02:25:59 +05305186 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005187 if (!dev_priv->drrs.dp) {
5188 mutex_unlock(&dev_priv->drrs.mutex);
5189 return;
5190 }
5191
Vandana Kannana93fad02015-01-10 02:25:59 +05305192 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5193 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005194
5195 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305196 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5197
Ramalingam C0ddfd202015-06-15 20:50:05 +05305198 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005199 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305200 intel_dp_set_drrs_state(dev_priv->dev,
5201 dev_priv->drrs.dp->attached_connector->panel.
5202 fixed_mode->vrefresh);
5203
5204 /*
5205 * flush also means no more activity hence schedule downclock, if all
5206 * other fbs are quiescent too
5207 */
5208 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305209 schedule_delayed_work(&dev_priv->drrs.work,
5210 msecs_to_jiffies(1000));
5211 mutex_unlock(&dev_priv->drrs.mutex);
5212}
5213
Vandana Kannanb33a2812015-02-13 15:33:03 +05305214/**
5215 * DOC: Display Refresh Rate Switching (DRRS)
5216 *
5217 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5218 * which enables swtching between low and high refresh rates,
5219 * dynamically, based on the usage scenario. This feature is applicable
5220 * for internal panels.
5221 *
5222 * Indication that the panel supports DRRS is given by the panel EDID, which
5223 * would list multiple refresh rates for one resolution.
5224 *
5225 * DRRS is of 2 types - static and seamless.
5226 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5227 * (may appear as a blink on screen) and is used in dock-undock scenario.
5228 * Seamless DRRS involves changing RR without any visual effect to the user
5229 * and can be used during normal system usage. This is done by programming
5230 * certain registers.
5231 *
5232 * Support for static/seamless DRRS may be indicated in the VBT based on
5233 * inputs from the panel spec.
5234 *
5235 * DRRS saves power by switching to low RR based on usage scenarios.
5236 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005237 * The implementation is based on frontbuffer tracking implementation. When
5238 * there is a disturbance on the screen triggered by user activity or a periodic
5239 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5240 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5241 * made.
5242 *
5243 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5244 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305245 *
5246 * DRRS can be further extended to support other internal panels and also
5247 * the scenario of video playback wherein RR is set based on the rate
5248 * requested by userspace.
5249 */
5250
5251/**
5252 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5253 * @intel_connector: eDP connector
5254 * @fixed_mode: preferred mode of panel
5255 *
5256 * This function is called only once at driver load to initialize basic
5257 * DRRS stuff.
5258 *
5259 * Returns:
5260 * Downclock mode if panel supports it, else return NULL.
5261 * DRRS support is determined by the presence of downclock mode (apart
5262 * from VBT setting).
5263 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305264static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305265intel_dp_drrs_init(struct intel_connector *intel_connector,
5266 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305267{
5268 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305269 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305270 struct drm_i915_private *dev_priv = dev->dev_private;
5271 struct drm_display_mode *downclock_mode = NULL;
5272
Daniel Vetter9da7d692015-04-09 16:44:15 +02005273 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5274 mutex_init(&dev_priv->drrs.mutex);
5275
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305276 if (INTEL_INFO(dev)->gen <= 6) {
5277 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5278 return NULL;
5279 }
5280
5281 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005282 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305283 return NULL;
5284 }
5285
5286 downclock_mode = intel_find_panel_downclock
5287 (dev, fixed_mode, connector);
5288
5289 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305290 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305291 return NULL;
5292 }
5293
Vandana Kannan96178ee2015-01-10 02:25:56 +05305294 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305295
Vandana Kannan96178ee2015-01-10 02:25:56 +05305296 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005297 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305298 return downclock_mode;
5299}
5300
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005301static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005302 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005303{
5304 struct drm_connector *connector = &intel_connector->base;
5305 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005306 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5307 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005308 struct drm_i915_private *dev_priv = dev->dev_private;
5309 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305310 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005311 bool has_dpcd;
5312 struct drm_display_mode *scan;
5313 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005314 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005315
5316 if (!is_edp(intel_dp))
5317 return true;
5318
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005319 pps_lock(intel_dp);
5320 intel_edp_panel_vdd_sanitize(intel_dp);
5321 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005322
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005323 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005324 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005325
5326 if (has_dpcd) {
5327 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5328 dev_priv->no_aux_handshake =
5329 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5330 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5331 } else {
5332 /* if this fails, presume the device is a ghost */
5333 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005334 return false;
5335 }
5336
5337 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005338 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005339 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005340 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005341
Daniel Vetter060c8772014-03-21 23:22:35 +01005342 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005343 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005344 if (edid) {
5345 if (drm_add_edid_modes(connector, edid)) {
5346 drm_mode_connector_update_edid_property(connector,
5347 edid);
5348 drm_edid_to_eld(connector, edid);
5349 } else {
5350 kfree(edid);
5351 edid = ERR_PTR(-EINVAL);
5352 }
5353 } else {
5354 edid = ERR_PTR(-ENOENT);
5355 }
5356 intel_connector->edid = edid;
5357
5358 /* prefer fixed mode from EDID if available */
5359 list_for_each_entry(scan, &connector->probed_modes, head) {
5360 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5361 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305362 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305363 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005364 break;
5365 }
5366 }
5367
5368 /* fallback to VBT if available for eDP */
5369 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5370 fixed_mode = drm_mode_duplicate(dev,
5371 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005372 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005373 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005374 connector->display_info.width_mm = fixed_mode->width_mm;
5375 connector->display_info.height_mm = fixed_mode->height_mm;
5376 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005377 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005378 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005379
Wayne Boyer666a4532015-12-09 12:29:35 -08005380 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005381 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5382 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005383
5384 /*
5385 * Figure out the current pipe for the initial backlight setup.
5386 * If the current pipe isn't valid, try the PPS pipe, and if that
5387 * fails just assume pipe A.
5388 */
5389 if (IS_CHERRYVIEW(dev))
5390 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5391 else
5392 pipe = PORT_TO_PIPE(intel_dp->DP);
5393
5394 if (pipe != PIPE_A && pipe != PIPE_B)
5395 pipe = intel_dp->pps_pipe;
5396
5397 if (pipe != PIPE_A && pipe != PIPE_B)
5398 pipe = PIPE_A;
5399
5400 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5401 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005402 }
5403
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305404 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005405 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005406 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005407
5408 return true;
5409}
5410
Paulo Zanoni16c25532013-06-12 17:27:25 -03005411bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005412intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5413 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005414{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005415 struct drm_connector *connector = &intel_connector->base;
5416 struct intel_dp *intel_dp = &intel_dig_port->dp;
5417 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5418 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005419 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005420 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005421 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005422
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005423 if (WARN(intel_dig_port->max_lanes < 1,
5424 "Not enough lanes (%d) for DP on port %c\n",
5425 intel_dig_port->max_lanes, port_name(port)))
5426 return false;
5427
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005428 intel_dp->pps_pipe = INVALID_PIPE;
5429
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005430 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005431 if (INTEL_INFO(dev)->gen >= 9)
5432 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005433 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5434 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5435 else if (HAS_PCH_SPLIT(dev))
5436 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5437 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005438 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005439
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005440 if (INTEL_INFO(dev)->gen >= 9)
5441 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5442 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005443 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005444
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005445 if (HAS_DDI(dev))
5446 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5447
Daniel Vetter07679352012-09-06 22:15:42 +02005448 /* Preserve the current hw state. */
5449 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005450 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005451
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005452 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305453 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005454 else
5455 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005456
Imre Deakf7d24902013-05-08 13:14:05 +03005457 /*
5458 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5459 * for DP the encoder type can be set by the caller to
5460 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5461 */
5462 if (type == DRM_MODE_CONNECTOR_eDP)
5463 intel_encoder->type = INTEL_OUTPUT_EDP;
5464
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005465 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005466 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5467 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005468 return false;
5469
Imre Deake7281ea2013-05-08 13:14:08 +03005470 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5471 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5472 port_name(port));
5473
Adam Jacksonb3295302010-07-16 14:46:28 -04005474 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005475 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5476
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005477 connector->interlace_allowed = true;
5478 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005479
Daniel Vetter66a92782012-07-12 20:08:18 +02005480 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005481 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005482
Chris Wilsondf0e9242010-09-09 16:20:55 +01005483 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005484 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005485
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005486 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005487 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5488 else
5489 intel_connector->get_hw_state = intel_connector_get_hw_state;
5490
Jani Nikula0b998362014-03-14 16:51:17 +02005491 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005492 switch (port) {
5493 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005494 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005495 break;
5496 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005497 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005498 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305499 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005500 break;
5501 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005502 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005503 break;
5504 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005505 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005506 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005507 case PORT_E:
5508 intel_encoder->hpd_pin = HPD_PORT_E;
5509 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005510 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005511 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005512 }
5513
Imre Deakdada1a92014-01-29 13:25:41 +02005514 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005515 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005516 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005517 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005518 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005519 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005520 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005521 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005522 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005523
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005524 ret = intel_dp_aux_init(intel_dp, intel_connector);
5525 if (ret)
5526 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005527
Dave Airlie0e32b392014-05-02 14:02:48 +10005528 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005529 if (HAS_DP_MST(dev) &&
5530 (port == PORT_B || port == PORT_C || port == PORT_D))
5531 intel_dp_mst_encoder_init(intel_dig_port,
5532 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005533
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005534 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005535 intel_dp_aux_fini(intel_dp);
5536 intel_dp_mst_encoder_cleanup(intel_dig_port);
5537 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005538 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005539
Chris Wilsonf6849602010-09-19 09:29:33 +01005540 intel_dp_add_properties(intel_dp, connector);
5541
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005542 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5543 * 0xd. Failure to do so will result in spurious interrupts being
5544 * generated on the port when a cable is not attached.
5545 */
5546 if (IS_G4X(dev) && !IS_GM45(dev)) {
5547 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5548 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5549 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005550
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005551 i915_debugfs_connector_add(connector);
5552
Paulo Zanoni16c25532013-06-12 17:27:25 -03005553 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005554
5555fail:
5556 if (is_edp(intel_dp)) {
5557 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5558 /*
5559 * vdd might still be enabled do to the delayed vdd off.
5560 * Make sure vdd is actually turned off here.
5561 */
5562 pps_lock(intel_dp);
5563 edp_panel_vdd_off_sync(intel_dp);
5564 pps_unlock(intel_dp);
5565 }
5566 drm_connector_unregister(connector);
5567 drm_connector_cleanup(connector);
5568
5569 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005570}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005571
Chris Wilson457c52d2016-06-01 08:27:50 +01005572bool intel_dp_init(struct drm_device *dev,
5573 i915_reg_t output_reg,
5574 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005575{
Dave Airlie13cf5502014-06-18 11:29:35 +10005576 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005577 struct intel_digital_port *intel_dig_port;
5578 struct intel_encoder *intel_encoder;
5579 struct drm_encoder *encoder;
5580 struct intel_connector *intel_connector;
5581
Daniel Vetterb14c5672013-09-19 12:18:32 +02005582 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005583 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005584 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005585
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005586 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305587 if (!intel_connector)
5588 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005589
5590 intel_encoder = &intel_dig_port->base;
5591 encoder = &intel_encoder->base;
5592
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305593 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005594 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305595 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005596
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005597 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005598 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005599 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005600 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005601 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005602 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005603 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005604 intel_encoder->pre_enable = chv_pre_enable_dp;
5605 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005606 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005607 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005608 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005609 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005610 intel_encoder->pre_enable = vlv_pre_enable_dp;
5611 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005612 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005613 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005614 intel_encoder->pre_enable = g4x_pre_enable_dp;
5615 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005616 if (INTEL_INFO(dev)->gen >= 5)
5617 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005618 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005619
Paulo Zanoni174edf12012-10-26 19:05:50 -02005620 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005621 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005622 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005623
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005624 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005625 if (IS_CHERRYVIEW(dev)) {
5626 if (port == PORT_D)
5627 intel_encoder->crtc_mask = 1 << 2;
5628 else
5629 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5630 } else {
5631 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5632 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005633 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005634
Dave Airlie13cf5502014-06-18 11:29:35 +10005635 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005636 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005637
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305638 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5639 goto err_init_connector;
5640
Chris Wilson457c52d2016-06-01 08:27:50 +01005641 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305642
5643err_init_connector:
5644 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305645err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305646 kfree(intel_connector);
5647err_connector_alloc:
5648 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005649 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005650}
Dave Airlie0e32b392014-05-02 14:02:48 +10005651
5652void intel_dp_mst_suspend(struct drm_device *dev)
5653{
5654 struct drm_i915_private *dev_priv = dev->dev_private;
5655 int i;
5656
5657 /* disable MST */
5658 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005659 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005660 if (!intel_dig_port)
5661 continue;
5662
5663 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5664 if (!intel_dig_port->dp.can_mst)
5665 continue;
5666 if (intel_dig_port->dp.is_mst)
5667 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5668 }
5669 }
5670}
5671
5672void intel_dp_mst_resume(struct drm_device *dev)
5673{
5674 struct drm_i915_private *dev_priv = dev->dev_private;
5675 int i;
5676
5677 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005678 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005679 if (!intel_dig_port)
5680 continue;
5681 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5682 int ret;
5683
5684 if (!intel_dig_port->dp.can_mst)
5685 continue;
5686
5687 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5688 if (ret != 0) {
5689 intel_dp_check_mst_status(&intel_dig_port->dp);
5690 }
5691 }
5692 }
5693}