blob: 6af0d1022da62f146741c05b96b8a05eece1419a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000101extern int radeon_runtime_pm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102
103/*
104 * Copy from radeon_drv.h so we don't have to include both and have conflicting
105 * symbol;
106 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
108#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100109/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200110#define RADEON_IB_POOL_SIZE 16
111#define RADEON_DEBUGFS_MAX_COMPONENTS 32
112#define RADEONFB_CONN_LIMIT 4
113#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114
Alex Deucher1b370782011-11-17 20:13:28 -0500115/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200116#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200117
118/* fence seq are set to this number when signaled */
119#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* internal ring indices */
122/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500124
125/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200126#define CAYMAN_RING_TYPE_CP1_INDEX 1
127#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500128
Alex Deucher4d756582012-09-27 15:08:35 -0400129/* R600+ has an async dma ring */
130#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500131/* cayman add a second async dma ring */
132#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400133
Christian Königf2ba57b2013-04-08 12:41:29 +0200134/* R600+ */
135#define R600_RING_TYPE_UVD_INDEX 5
136
Jerome Glisse721604a2012-01-05 22:11:05 -0500137/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200138#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200139#define RADEON_VA_RESERVED_SIZE (8 << 20)
140#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500141
Alex Deucherec46c762013-01-03 12:07:30 -0500142/* reset flags */
143#define RADEON_RESET_GFX (1 << 0)
144#define RADEON_RESET_COMPUTE (1 << 1)
145#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500146#define RADEON_RESET_CP (1 << 3)
147#define RADEON_RESET_GRBM (1 << 4)
148#define RADEON_RESET_DMA1 (1 << 5)
149#define RADEON_RESET_RLC (1 << 6)
150#define RADEON_RESET_SEM (1 << 7)
151#define RADEON_RESET_IH (1 << 8)
152#define RADEON_RESET_VMC (1 << 9)
153#define RADEON_RESET_MC (1 << 10)
154#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500155
Alex Deucher22c775c2013-07-23 09:41:05 -0400156/* CG block flags */
157#define RADEON_CG_BLOCK_GFX (1 << 0)
158#define RADEON_CG_BLOCK_MC (1 << 1)
159#define RADEON_CG_BLOCK_SDMA (1 << 2)
160#define RADEON_CG_BLOCK_UVD (1 << 3)
161#define RADEON_CG_BLOCK_VCE (1 << 4)
162#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400163#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400164
Alex Deucher64d8a722013-08-08 16:31:25 -0400165/* CG flags */
166#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
167#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
168#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
169#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
170#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
171#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
172#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
173#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
174#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
175#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
176#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
177#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
178#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
179#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
180#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
181#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
182#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
183
184/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400185#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400186#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
187#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
188#define RADEON_PG_SUPPORT_UVD (1 << 3)
189#define RADEON_PG_SUPPORT_VCE (1 << 4)
190#define RADEON_PG_SUPPORT_CP (1 << 5)
191#define RADEON_PG_SUPPORT_GDS (1 << 6)
192#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
193#define RADEON_PG_SUPPORT_SDMA (1 << 8)
194#define RADEON_PG_SUPPORT_ACP (1 << 9)
195#define RADEON_PG_SUPPORT_SAMU (1 << 10)
196
Alex Deucher9e05fa12013-01-24 10:06:33 -0500197/* max cursor sizes (in pixels) */
198#define CURSOR_WIDTH 64
199#define CURSOR_HEIGHT 64
200
201#define CIK_CURSOR_WIDTH 128
202#define CIK_CURSOR_HEIGHT 128
203
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204/*
205 * Errata workarounds.
206 */
207enum radeon_pll_errata {
208 CHIP_ERRATA_R300_CG = 0x00000001,
209 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
210 CHIP_ERRATA_PLL_DELAY = 0x00000004
211};
212
213
214struct radeon_device;
215
216
217/*
218 * BIOS.
219 */
220bool radeon_get_bios(struct radeon_device *rdev);
221
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500222/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000223 * Dummy page
224 */
225struct radeon_dummy_page {
226 struct page *page;
227 dma_addr_t addr;
228};
229int radeon_dummy_page_init(struct radeon_device *rdev);
230void radeon_dummy_page_fini(struct radeon_device *rdev);
231
232
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233/*
234 * Clocks
235 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236struct radeon_clock {
237 struct radeon_pll p1pll;
238 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500239 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 struct radeon_pll spll;
241 struct radeon_pll mpll;
242 /* 10 Khz units */
243 uint32_t default_mclk;
244 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500245 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400246 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500247 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400248 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249};
250
Rafał Miłecki74338742009-11-03 00:53:02 +0100251/*
252 * Power management
253 */
254int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500255void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100256void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400257void radeon_pm_suspend(struct radeon_device *rdev);
258void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500259void radeon_combios_get_power_modes(struct radeon_device *rdev);
260void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200261int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
262 u8 clock_type,
263 u32 clock,
264 bool strobe_mode,
265 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500266int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
267 u32 clock,
268 bool strobe_mode,
269 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400270void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400271int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
272 u16 voltage_level, u8 voltage_type,
273 u32 *gpio_value, u32 *gpio_mask);
274void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
275 u32 eng_clock, u32 mem_clock);
276int radeon_atom_get_voltage_step(struct radeon_device *rdev,
277 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400278int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
279 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500280int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
281 u16 *voltage,
282 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400283int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
284 u16 *leakage_id);
285int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
286 u16 *vddc, u16 *vddci,
287 u16 virtual_voltage_id,
288 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400289int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
290 u8 voltage_type,
291 u16 nominal_voltage,
292 u16 *true_voltage);
293int radeon_atom_get_min_voltage(struct radeon_device *rdev,
294 u8 voltage_type, u16 *min_voltage);
295int radeon_atom_get_max_voltage(struct radeon_device *rdev,
296 u8 voltage_type, u16 *max_voltage);
297int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500298 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400299 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500300bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
301 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400302void radeon_atom_update_memory_dll(struct radeon_device *rdev,
303 u32 mem_clock);
304void radeon_atom_set_ac_timing(struct radeon_device *rdev,
305 u32 mem_clock);
306int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
307 u8 module_index,
308 struct atom_mc_reg_table *reg_table);
309int radeon_atom_get_memory_info(struct radeon_device *rdev,
310 u8 module_index, struct atom_memory_info *mem_info);
311int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
312 bool gddr5, u8 module_index,
313 struct atom_memory_clock_range_table *mclk_range_table);
314int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
315 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400316void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500317extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
318 unsigned *bankh, unsigned *mtaspect,
319 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000320
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321/*
322 * Fences.
323 */
324struct radeon_fence_driver {
325 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000326 uint64_t gpu_addr;
327 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200328 /* sync_seq is protected by ring emission lock */
329 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200330 atomic64_t last_seq;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100331 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332};
333
334struct radeon_fence {
335 struct radeon_device *rdev;
336 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200338 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400339 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200340 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341};
342
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000343int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
344int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500346void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200347int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400348void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349bool radeon_fence_signaled(struct radeon_fence *fence);
350int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200351int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500352int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200353int radeon_fence_wait_any(struct radeon_device *rdev,
354 struct radeon_fence **fences,
355 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
357void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200358unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200359bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
360void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
361static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
362 struct radeon_fence *b)
363{
364 if (!a) {
365 return b;
366 }
367
368 if (!b) {
369 return a;
370 }
371
372 BUG_ON(a->ring != b->ring);
373
374 if (a->seq > b->seq) {
375 return a;
376 } else {
377 return b;
378 }
379}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380
Christian Königee60e292012-08-09 16:21:08 +0200381static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
382 struct radeon_fence *b)
383{
384 if (!a) {
385 return false;
386 }
387
388 if (!b) {
389 return true;
390 }
391
392 BUG_ON(a->ring != b->ring);
393
394 return a->seq < b->seq;
395}
396
Dave Airliee024e112009-06-24 09:48:08 +1000397/*
398 * Tiling registers
399 */
400struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100401 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000402};
403
404#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405
406/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100409struct radeon_mman {
410 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000411 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100413 bool mem_global_referenced;
414 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100415};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
Jerome Glisse721604a2012-01-05 22:11:05 -0500417/* bo virtual address in a specific vm */
418struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200419 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500420 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500421 uint64_t soffset;
422 uint64_t eoffset;
423 uint32_t flags;
424 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200425 unsigned ref_count;
426
427 /* protected by vm mutex */
428 struct list_head vm_list;
429
430 /* constant after initialization */
431 struct radeon_vm *vm;
432 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500433};
434
Jerome Glisse4c788672009-11-20 14:29:23 +0100435struct radeon_bo {
436 /* Protected by gem.mutex */
437 struct list_head list;
438 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100439 u32 placements[3];
440 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 struct ttm_buffer_object tbo;
442 struct ttm_bo_kmap_obj kmap;
443 unsigned pin_count;
444 void *kptr;
445 u32 tiling_flags;
446 u32 pitch;
447 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500448 /* list of all virtual address to which this bo
449 * is associated to
450 */
451 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 /* Constant after initialization */
453 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100454 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100455
Jerome Glisse409851f2013-04-25 22:29:27 -0400456 struct ttm_bo_kmap_obj dma_buf_vmap;
457 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100458};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100459#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100460
461struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000462 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200465 bool written;
466 unsigned domain;
467 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100468 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469};
470
Jerome Glisse409851f2013-04-25 22:29:27 -0400471int radeon_gem_debugfs_init(struct radeon_device *rdev);
472
Jerome Glisseb15ba512011-11-15 11:48:34 -0500473/* sub-allocation manager, it has to be protected by another lock.
474 * By conception this is an helper for other part of the driver
475 * like the indirect buffer or semaphore, which both have their
476 * locking.
477 *
478 * Principe is simple, we keep a list of sub allocation in offset
479 * order (first entry has offset == 0, last entry has the highest
480 * offset).
481 *
482 * When allocating new object we first check if there is room at
483 * the end total_size - (last_object_offset + last_object_size) >=
484 * alloc_size. If so we allocate new object there.
485 *
486 * When there is not enough room at the end, we start waiting for
487 * each sub object until we reach object_offset+object_size >=
488 * alloc_size, this object then become the sub object we return.
489 *
490 * Alignment can't be bigger than page size.
491 *
492 * Hole are not considered for allocation to keep things simple.
493 * Assumption is that there won't be hole (all object on same
494 * alignment).
495 */
496struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200497 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500498 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200499 struct list_head *hole;
500 struct list_head flist[RADEON_NUM_RINGS];
501 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500502 unsigned size;
503 uint64_t gpu_addr;
504 void *cpu_ptr;
505 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400506 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500507};
508
509struct radeon_sa_bo;
510
511/* sub-allocation buffer */
512struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200513 struct list_head olist;
514 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500515 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200516 unsigned soffset;
517 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200518 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500519};
520
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521/*
522 * GEM objects.
523 */
524struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100525 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526 struct list_head objects;
527};
528
529int radeon_gem_init(struct radeon_device *rdev);
530void radeon_gem_fini(struct radeon_device *rdev);
531int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100532 int alignment, int initial_domain,
533 bool discardable, bool kernel,
534 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535
Dave Airlieff72145b2011-02-07 12:16:14 +1000536int radeon_mode_dumb_create(struct drm_file *file_priv,
537 struct drm_device *dev,
538 struct drm_mode_create_dumb *args);
539int radeon_mode_dumb_mmap(struct drm_file *filp,
540 struct drm_device *dev,
541 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542
543/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500544 * Semaphores.
545 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500546/* everything here is constant */
547struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200548 struct radeon_sa_bo *sa_bo;
549 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500550 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500551};
552
Jerome Glissec1341e52011-12-21 12:13:47 -0500553int radeon_semaphore_create(struct radeon_device *rdev,
554 struct radeon_semaphore **semaphore);
555void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
556 struct radeon_semaphore *semaphore);
557void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
558 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200559int radeon_semaphore_sync_rings(struct radeon_device *rdev,
560 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200561 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500562void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200563 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200564 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500565
566/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 * GART structures, functions & helpers
568 */
569struct radeon_mc;
570
Matt Turnera77f1712009-10-14 00:34:41 -0400571#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000572#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400573#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500574#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400575
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576struct radeon_gart {
577 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400578 struct radeon_bo *robj;
579 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 unsigned num_gpu_pages;
581 unsigned num_cpu_pages;
582 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 struct page **pages;
584 dma_addr_t *pages_addr;
585 bool ready;
586};
587
588int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
589void radeon_gart_table_ram_free(struct radeon_device *rdev);
590int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
591void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400592int radeon_gart_table_vram_pin(struct radeon_device *rdev);
593void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594int radeon_gart_init(struct radeon_device *rdev);
595void radeon_gart_fini(struct radeon_device *rdev);
596void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
597 int pages);
598int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500599 int pages, struct page **pagelist,
600 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400601void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602
603
604/*
605 * GPU MC structures, functions & helpers
606 */
607struct radeon_mc {
608 resource_size_t aper_size;
609 resource_size_t aper_base;
610 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000611 /* for some chips with <= 32MB we need to lie
612 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000613 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000614 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000615 u64 gtt_size;
616 u64 gtt_start;
617 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000618 u64 vram_start;
619 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000621 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 int vram_mtrr;
623 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000624 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400625 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400626 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627};
628
Alex Deucher06b64762010-01-05 11:27:29 -0500629bool radeon_combios_sideport_present(struct radeon_device *rdev);
630bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631
632/*
633 * GPU scratch registers structures, functions & helpers
634 */
635struct radeon_scratch {
636 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400637 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638 bool free[32];
639 uint32_t reg[32];
640};
641
642int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
643void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
644
Alex Deucher75efdee2013-03-04 12:47:46 -0500645/*
646 * GPU doorbell structures, functions & helpers
647 */
648struct radeon_doorbell {
649 u32 num_pages;
650 bool free[1024];
651 /* doorbell mmio */
652 resource_size_t base;
653 resource_size_t size;
654 void __iomem *ptr;
655};
656
657int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
658void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659
660/*
661 * IRQS.
662 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500663
664struct radeon_unpin_work {
665 struct work_struct work;
666 struct radeon_device *rdev;
667 int crtc_id;
668 struct radeon_fence *fence;
669 struct drm_pending_vblank_event *event;
670 struct radeon_bo *old_rbo;
671 u64 new_crtc_base;
672};
673
674struct r500_irq_stat_regs {
675 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400676 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500677};
678
679struct r600_irq_stat_regs {
680 u32 disp_int;
681 u32 disp_int_cont;
682 u32 disp_int_cont2;
683 u32 d1grph_int;
684 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400685 u32 hdmi0_status;
686 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500687};
688
689struct evergreen_irq_stat_regs {
690 u32 disp_int;
691 u32 disp_int_cont;
692 u32 disp_int_cont2;
693 u32 disp_int_cont3;
694 u32 disp_int_cont4;
695 u32 disp_int_cont5;
696 u32 d1grph_int;
697 u32 d2grph_int;
698 u32 d3grph_int;
699 u32 d4grph_int;
700 u32 d5grph_int;
701 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400702 u32 afmt_status1;
703 u32 afmt_status2;
704 u32 afmt_status3;
705 u32 afmt_status4;
706 u32 afmt_status5;
707 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500708};
709
Alex Deuchera59781b2012-11-09 10:45:57 -0500710struct cik_irq_stat_regs {
711 u32 disp_int;
712 u32 disp_int_cont;
713 u32 disp_int_cont2;
714 u32 disp_int_cont3;
715 u32 disp_int_cont4;
716 u32 disp_int_cont5;
717 u32 disp_int_cont6;
718};
719
Alex Deucher6f34be52010-11-21 10:59:01 -0500720union radeon_irq_stat_regs {
721 struct r500_irq_stat_regs r500;
722 struct r600_irq_stat_regs r600;
723 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500724 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500725};
726
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400727#define RADEON_MAX_HPD_PINS 6
728#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400729#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400730
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200732 bool installed;
733 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200734 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200735 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200736 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200737 wait_queue_head_t vblank_queue;
738 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200739 bool afmt[RADEON_MAX_AFMT_BLOCKS];
740 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400741 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742};
743
744int radeon_irq_kms_init(struct radeon_device *rdev);
745void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500746void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
747void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500748void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
749void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200750void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
751void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
752void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
753void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754
755/*
Christian Könige32eb502011-10-23 12:56:27 +0200756 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200757 */
Alex Deucher74652802011-08-25 13:39:48 -0400758
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200760 struct radeon_sa_bo *sa_bo;
761 uint32_t length_dw;
762 uint64_t gpu_addr;
763 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200764 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200765 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200766 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200767 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200768 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200769 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200770};
771
Christian Könige32eb502011-10-23 12:56:27 +0200772struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100773 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774 volatile uint32_t *ring;
775 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200776 unsigned rptr_offs;
777 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200778 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400779 u64 next_rptr_gpu_addr;
780 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 unsigned wptr;
782 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200783 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 unsigned ring_size;
785 unsigned ring_free_dw;
786 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200787 unsigned long last_activity;
788 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789 uint64_t gpu_addr;
790 uint32_t align_mask;
791 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500793 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400794 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500795 u64 last_semaphore_signal_addr;
796 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400797 /* for CIK queues */
798 u32 me;
799 u32 pipe;
800 u32 queue;
801 struct radeon_bo *mqd_obj;
802 u32 doorbell_page_num;
803 u32 doorbell_offset;
804 unsigned wptr_offs;
805};
806
807struct radeon_mec {
808 struct radeon_bo *hpd_eop_obj;
809 u64 hpd_eop_gpu_addr;
810 u32 num_pipe;
811 u32 num_mec;
812 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813};
814
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500815/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500816 * VM
817 */
Christian Königee60e292012-08-09 16:21:08 +0200818
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200819/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200820#define RADEON_NUM_VM 16
821
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200822/* defines number of bits in page table versus page directory,
823 * a page is 4KB so we have 12 bits offset, 9 bits in the page
824 * table and the remaining 19 bits are in the page directory */
825#define RADEON_VM_BLOCK_SIZE 9
826
827/* number of entries in page table */
828#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
829
Alex Deucher1c011032013-07-12 15:56:02 -0400830/* PTBs (Page Table Blocks) need to be aligned to 32K */
831#define RADEON_VM_PTB_ALIGN_SIZE 32768
832#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
833#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
834
Christian König24c16432013-10-30 11:51:09 -0400835#define R600_PTE_VALID (1 << 0)
836#define R600_PTE_SYSTEM (1 << 1)
837#define R600_PTE_SNOOPED (1 << 2)
838#define R600_PTE_READABLE (1 << 5)
839#define R600_PTE_WRITEABLE (1 << 6)
840
Jerome Glisse721604a2012-01-05 22:11:05 -0500841struct radeon_vm {
842 struct list_head list;
843 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200844 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200845
846 /* contains the page directory */
847 struct radeon_sa_bo *page_directory;
848 uint64_t pd_gpu_addr;
849
850 /* array of page tables, one for each page directory entry */
851 struct radeon_sa_bo **page_tables;
852
Jerome Glisse721604a2012-01-05 22:11:05 -0500853 struct mutex mutex;
854 /* last fence for cs using this vm */
855 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200856 /* last flush or NULL if we still need to flush */
857 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500858};
859
Jerome Glisse721604a2012-01-05 22:11:05 -0500860struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200861 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500862 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200863 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500864 struct radeon_sa_manager sa_manager;
865 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500866 /* number of VMIDs */
867 unsigned nvm;
868 /* vram base address for page table entry */
869 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500870 /* is vm enabled? */
871 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500872};
873
874/*
875 * file private structure
876 */
877struct radeon_fpriv {
878 struct radeon_vm vm;
879};
880
881/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500882 * R6xx+ IH ring
883 */
884struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100885 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500886 volatile uint32_t *ring;
887 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500888 unsigned ring_size;
889 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500890 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200891 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500892 bool enabled;
893};
894
Alex Deucher347e7592012-03-20 17:18:21 -0400895/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400896 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400897 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400898#include "clearstate_defs.h"
899
900struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400901 /* for power gating */
902 struct radeon_bo *save_restore_obj;
903 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400904 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400905 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400906 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400907 /* for clear state */
908 struct radeon_bo *clear_state_obj;
909 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400910 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400911 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400912 u32 clear_state_size;
913 /* for cp tables */
914 struct radeon_bo *cp_table_obj;
915 uint64_t cp_table_gpu_addr;
916 volatile uint32_t *cp_table_ptr;
917 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400918};
919
Jerome Glisse69e130a2011-12-21 12:13:46 -0500920int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200921 struct radeon_ib *ib, struct radeon_vm *vm,
922 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200923void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100924void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200925int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
926 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927int radeon_ib_pool_init(struct radeon_device *rdev);
928void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200929int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400931bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
932 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200933void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
934int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
935int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
936void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
937void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200938void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200939void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
940int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200941void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200942void radeon_ring_lockup_update(struct radeon_ring *ring);
943bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200944unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
945 uint32_t **data);
946int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
947 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200948int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Christian König2e1e6da2013-08-13 11:56:52 +0200949 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200950void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200951
952
Alex Deucher4d756582012-09-27 15:08:35 -0400953/* r600 async dma */
954void r600_dma_stop(struct radeon_device *rdev);
955int r600_dma_resume(struct radeon_device *rdev);
956void r600_dma_fini(struct radeon_device *rdev);
957
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500958void cayman_dma_stop(struct radeon_device *rdev);
959int cayman_dma_resume(struct radeon_device *rdev);
960void cayman_dma_fini(struct radeon_device *rdev);
961
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200962/*
963 * CS.
964 */
965struct radeon_cs_reloc {
966 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100967 struct radeon_bo *robj;
968 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969 uint32_t handle;
970 uint32_t flags;
971};
972
973struct radeon_cs_chunk {
974 uint32_t chunk_id;
975 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500976 int kpage_idx[2];
977 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500979 void __user *user_ptr;
980 int last_copied_page;
981 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982};
983
984struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100985 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986 struct radeon_device *rdev;
987 struct drm_file *filp;
988 /* chunks */
989 unsigned nchunks;
990 struct radeon_cs_chunk *chunks;
991 uint64_t *chunks_array;
992 /* IB */
993 unsigned idx;
994 /* relocations */
995 unsigned nrelocs;
996 struct radeon_cs_reloc *relocs;
997 struct radeon_cs_reloc **relocs_ptr;
998 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500999 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000 /* indices of various chunks */
1001 int chunk_ib_idx;
1002 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001003 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001004 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001005 struct radeon_ib ib;
1006 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001008 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001009 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001010 u32 cs_flags;
1011 u32 ring;
1012 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001013 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001014};
1015
Dave Airlie513bcb42009-09-23 16:56:27 +10001016extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -07001017extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +10001018
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001019struct radeon_cs_packet {
1020 unsigned idx;
1021 unsigned type;
1022 unsigned reg;
1023 unsigned opcode;
1024 int count;
1025 unsigned one_reg_wr;
1026};
1027
1028typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1029 struct radeon_cs_packet *pkt,
1030 unsigned idx, unsigned reg);
1031typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1032 struct radeon_cs_packet *pkt);
1033
1034
1035/*
1036 * AGP
1037 */
1038int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001039void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001040void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041void radeon_agp_fini(struct radeon_device *rdev);
1042
1043
1044/*
1045 * Writeback
1046 */
1047struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001048 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049 volatile uint32_t *wb;
1050 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001051 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001052 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053};
1054
Alex Deucher724c80e2010-08-27 18:25:25 -04001055#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001056#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001057#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001058#define RADEON_WB_CP1_RPTR_OFFSET 1280
1059#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001060#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001061#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001062#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001063#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001064#define CIK_WB_CP1_WPTR_OFFSET 3328
1065#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001066
Jerome Glissec93bb852009-07-13 21:04:08 +02001067/**
1068 * struct radeon_pm - power management datas
1069 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1070 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1071 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1072 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1073 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1074 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1075 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1076 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1077 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001078 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001079 * @needed_bandwidth: current bandwidth needs
1080 *
1081 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001082 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001083 * Equation between gpu/memory clock and available bandwidth is hw dependent
1084 * (type of memory, bus size, efficiency, ...)
1085 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001086
1087enum radeon_pm_method {
1088 PM_METHOD_PROFILE,
1089 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001090 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001091};
Alex Deucherce8f5372010-05-07 15:10:16 -04001092
1093enum radeon_dynpm_state {
1094 DYNPM_STATE_DISABLED,
1095 DYNPM_STATE_MINIMUM,
1096 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001097 DYNPM_STATE_ACTIVE,
1098 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001099};
1100enum radeon_dynpm_action {
1101 DYNPM_ACTION_NONE,
1102 DYNPM_ACTION_MINIMUM,
1103 DYNPM_ACTION_DOWNCLOCK,
1104 DYNPM_ACTION_UPCLOCK,
1105 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001106};
Alex Deucher56278a82009-12-28 13:58:44 -05001107
1108enum radeon_voltage_type {
1109 VOLTAGE_NONE = 0,
1110 VOLTAGE_GPIO,
1111 VOLTAGE_VDDC,
1112 VOLTAGE_SW
1113};
1114
Alex Deucher0ec0e742009-12-23 13:21:58 -05001115enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001116 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001117 POWER_STATE_TYPE_DEFAULT,
1118 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001119 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001120 POWER_STATE_TYPE_BATTERY,
1121 POWER_STATE_TYPE_BALANCED,
1122 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001123 /* internal states */
1124 POWER_STATE_TYPE_INTERNAL_UVD,
1125 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1126 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1127 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1128 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1129 POWER_STATE_TYPE_INTERNAL_BOOT,
1130 POWER_STATE_TYPE_INTERNAL_THERMAL,
1131 POWER_STATE_TYPE_INTERNAL_ACPI,
1132 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001133 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001134};
1135
Alex Deucherce8f5372010-05-07 15:10:16 -04001136enum radeon_pm_profile_type {
1137 PM_PROFILE_DEFAULT,
1138 PM_PROFILE_AUTO,
1139 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001140 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001141 PM_PROFILE_HIGH,
1142};
1143
1144#define PM_PROFILE_DEFAULT_IDX 0
1145#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001146#define PM_PROFILE_MID_SH_IDX 2
1147#define PM_PROFILE_HIGH_SH_IDX 3
1148#define PM_PROFILE_LOW_MH_IDX 4
1149#define PM_PROFILE_MID_MH_IDX 5
1150#define PM_PROFILE_HIGH_MH_IDX 6
1151#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001152
1153struct radeon_pm_profile {
1154 int dpms_off_ps_idx;
1155 int dpms_on_ps_idx;
1156 int dpms_off_cm_idx;
1157 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001158};
1159
Alex Deucher21a81222010-07-02 12:58:16 -04001160enum radeon_int_thermal_type {
1161 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001162 THERMAL_TYPE_EXTERNAL,
1163 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001164 THERMAL_TYPE_RV6XX,
1165 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001166 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001167 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001168 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001169 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001170 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001171 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001172 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001173 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001174};
1175
Alex Deucher56278a82009-12-28 13:58:44 -05001176struct radeon_voltage {
1177 enum radeon_voltage_type type;
1178 /* gpio voltage */
1179 struct radeon_gpio_rec gpio;
1180 u32 delay; /* delay in usec from voltage drop to sclk change */
1181 bool active_high; /* voltage drop is active when bit is high */
1182 /* VDDC voltage */
1183 u8 vddc_id; /* index into vddc voltage table */
1184 u8 vddci_id; /* index into vddci voltage table */
1185 bool vddci_enabled;
1186 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001187 u16 voltage;
1188 /* evergreen+ vddci */
1189 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001190};
1191
Alex Deucherd7311172010-05-03 01:13:14 -04001192/* clock mode flags */
1193#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1194
Alex Deucher56278a82009-12-28 13:58:44 -05001195struct radeon_pm_clock_info {
1196 /* memory clock */
1197 u32 mclk;
1198 /* engine clock */
1199 u32 sclk;
1200 /* voltage info */
1201 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001202 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001203 u32 flags;
1204};
1205
Alex Deuchera48b9b42010-04-22 14:03:55 -04001206/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001207#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001208
Alex Deucher56278a82009-12-28 13:58:44 -05001209struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001210 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001211 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001212 /* number of valid clock modes in this power state */
1213 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001214 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001215 /* standardized state flags */
1216 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001217 u32 misc; /* vbios specific flags */
1218 u32 misc2; /* vbios specific flags */
1219 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001220};
1221
Rafał Miłecki27459322010-02-11 22:16:36 +00001222/*
1223 * Some modes are overclocked by very low value, accept them
1224 */
1225#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1226
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001227enum radeon_dpm_auto_throttle_src {
1228 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1229 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1230};
1231
1232enum radeon_dpm_event_src {
1233 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1234 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1235 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1236 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1237 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1238};
1239
Alex Deucherda321c82013-04-12 13:55:22 -04001240struct radeon_ps {
1241 u32 caps; /* vbios flags */
1242 u32 class; /* vbios flags */
1243 u32 class2; /* vbios flags */
1244 /* UVD clocks */
1245 u32 vclk;
1246 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001247 /* VCE clocks */
1248 u32 evclk;
1249 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001250 /* asic priv */
1251 void *ps_priv;
1252};
1253
1254struct radeon_dpm_thermal {
1255 /* thermal interrupt work */
1256 struct work_struct work;
1257 /* low temperature threshold */
1258 int min_temp;
1259 /* high temperature threshold */
1260 int max_temp;
1261 /* was interrupt low to high or high to low */
1262 bool high_to_low;
1263};
1264
Alex Deucherd22b7e42012-11-29 19:27:56 -05001265enum radeon_clk_action
1266{
1267 RADEON_SCLK_UP = 1,
1268 RADEON_SCLK_DOWN
1269};
1270
1271struct radeon_blacklist_clocks
1272{
1273 u32 sclk;
1274 u32 mclk;
1275 enum radeon_clk_action action;
1276};
1277
Alex Deucher61b7d602012-11-14 19:57:42 -05001278struct radeon_clock_and_voltage_limits {
1279 u32 sclk;
1280 u32 mclk;
1281 u32 vddc;
1282 u32 vddci;
1283};
1284
1285struct radeon_clock_array {
1286 u32 count;
1287 u32 *values;
1288};
1289
1290struct radeon_clock_voltage_dependency_entry {
1291 u32 clk;
1292 u16 v;
1293};
1294
1295struct radeon_clock_voltage_dependency_table {
1296 u32 count;
1297 struct radeon_clock_voltage_dependency_entry *entries;
1298};
1299
Alex Deucheref976ec2013-05-06 11:31:04 -04001300union radeon_cac_leakage_entry {
1301 struct {
1302 u16 vddc;
1303 u32 leakage;
1304 };
1305 struct {
1306 u16 vddc1;
1307 u16 vddc2;
1308 u16 vddc3;
1309 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001310};
1311
1312struct radeon_cac_leakage_table {
1313 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001314 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001315};
1316
Alex Deucher929ee7a2013-03-20 12:30:25 -04001317struct radeon_phase_shedding_limits_entry {
1318 u16 voltage;
1319 u32 sclk;
1320 u32 mclk;
1321};
1322
1323struct radeon_phase_shedding_limits_table {
1324 u32 count;
1325 struct radeon_phase_shedding_limits_entry *entries;
1326};
1327
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001328struct radeon_uvd_clock_voltage_dependency_entry {
1329 u32 vclk;
1330 u32 dclk;
1331 u16 v;
1332};
1333
1334struct radeon_uvd_clock_voltage_dependency_table {
1335 u8 count;
1336 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1337};
1338
Alex Deucherd29f0132013-05-09 16:37:28 -04001339struct radeon_vce_clock_voltage_dependency_entry {
1340 u32 ecclk;
1341 u32 evclk;
1342 u16 v;
1343};
1344
1345struct radeon_vce_clock_voltage_dependency_table {
1346 u8 count;
1347 struct radeon_vce_clock_voltage_dependency_entry *entries;
1348};
1349
Alex Deuchera5cb3182013-03-20 13:00:18 -04001350struct radeon_ppm_table {
1351 u8 ppm_design;
1352 u16 cpu_core_number;
1353 u32 platform_tdp;
1354 u32 small_ac_platform_tdp;
1355 u32 platform_tdc;
1356 u32 small_ac_platform_tdc;
1357 u32 apu_tdp;
1358 u32 dgpu_tdp;
1359 u32 dgpu_ulv_power;
1360 u32 tj_max;
1361};
1362
Alex Deucher58cb7632013-05-06 12:15:33 -04001363struct radeon_cac_tdp_table {
1364 u16 tdp;
1365 u16 configurable_tdp;
1366 u16 tdc;
1367 u16 battery_power_limit;
1368 u16 small_power_limit;
1369 u16 low_cac_leakage;
1370 u16 high_cac_leakage;
1371 u16 maximum_power_delivery_limit;
1372};
1373
Alex Deucher61b7d602012-11-14 19:57:42 -05001374struct radeon_dpm_dynamic_state {
1375 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1376 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1377 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001378 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001379 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001380 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001381 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001382 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1383 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001384 struct radeon_clock_array valid_sclk_values;
1385 struct radeon_clock_array valid_mclk_values;
1386 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1387 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1388 u32 mclk_sclk_ratio;
1389 u32 sclk_mclk_delta;
1390 u16 vddc_vddci_delta;
1391 u16 min_vddc_for_pcie_gen2;
1392 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001393 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001394 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001395 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001396};
1397
1398struct radeon_dpm_fan {
1399 u16 t_min;
1400 u16 t_med;
1401 u16 t_high;
1402 u16 pwm_min;
1403 u16 pwm_med;
1404 u16 pwm_high;
1405 u8 t_hyst;
1406 u32 cycle_delay;
1407 u16 t_max;
1408 bool ucode_fan_control;
1409};
1410
Alex Deucher32ce4652013-03-18 17:03:01 -04001411enum radeon_pcie_gen {
1412 RADEON_PCIE_GEN1 = 0,
1413 RADEON_PCIE_GEN2 = 1,
1414 RADEON_PCIE_GEN3 = 2,
1415 RADEON_PCIE_GEN_INVALID = 0xffff
1416};
1417
Alex Deucher70d01a52013-07-02 18:38:02 -04001418enum radeon_dpm_forced_level {
1419 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1420 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1421 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1422};
1423
Alex Deucherda321c82013-04-12 13:55:22 -04001424struct radeon_dpm {
1425 struct radeon_ps *ps;
1426 /* number of valid power states */
1427 int num_ps;
1428 /* current power state that is active */
1429 struct radeon_ps *current_ps;
1430 /* requested power state */
1431 struct radeon_ps *requested_ps;
1432 /* boot up power state */
1433 struct radeon_ps *boot_ps;
1434 /* default uvd power state */
1435 struct radeon_ps *uvd_ps;
1436 enum radeon_pm_state_type state;
1437 enum radeon_pm_state_type user_state;
1438 u32 platform_caps;
1439 u32 voltage_response_time;
1440 u32 backbias_response_time;
1441 void *priv;
1442 u32 new_active_crtcs;
1443 int new_active_crtc_count;
1444 u32 current_active_crtcs;
1445 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001446 struct radeon_dpm_dynamic_state dyn_state;
1447 struct radeon_dpm_fan fan;
1448 u32 tdp_limit;
1449 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001450 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001451 u32 sq_ramping_threshold;
1452 u32 cac_leakage;
1453 u16 tdp_od_limit;
1454 u32 tdp_adjustment;
1455 u16 load_line_slope;
1456 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001457 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001458 /* special states active */
1459 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001460 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001461 /* thermal handling */
1462 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001463 /* forced levels */
1464 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001465 /* track UVD streams */
1466 unsigned sd;
1467 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001468};
1469
Alex Deucherce3537d2013-07-24 12:12:49 -04001470void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001471
Jerome Glissec93bb852009-07-13 21:04:08 +02001472struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001473 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001474 /* write locked while reprogramming mclk */
1475 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001476 u32 active_crtcs;
1477 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001478 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001479 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001480 fixed20_12 max_bandwidth;
1481 fixed20_12 igp_sideport_mclk;
1482 fixed20_12 igp_system_mclk;
1483 fixed20_12 igp_ht_link_clk;
1484 fixed20_12 igp_ht_link_width;
1485 fixed20_12 k8_bandwidth;
1486 fixed20_12 sideport_bandwidth;
1487 fixed20_12 ht_bandwidth;
1488 fixed20_12 core_bandwidth;
1489 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001490 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001491 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001492 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001493 /* number of valid power states */
1494 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001495 int current_power_state_index;
1496 int current_clock_mode_index;
1497 int requested_power_state_index;
1498 int requested_clock_mode_index;
1499 int default_power_state_index;
1500 u32 current_sclk;
1501 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001502 u16 current_vddc;
1503 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001504 u32 default_sclk;
1505 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001506 u16 default_vddc;
1507 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001508 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001509 /* selected pm method */
1510 enum radeon_pm_method pm_method;
1511 /* dynpm power management */
1512 struct delayed_work dynpm_idle_work;
1513 enum radeon_dynpm_state dynpm_state;
1514 enum radeon_dynpm_action dynpm_planned_action;
1515 unsigned long dynpm_action_timeout;
1516 bool dynpm_can_upclock;
1517 bool dynpm_can_downclock;
1518 /* profile-based power management */
1519 enum radeon_pm_profile_type profile;
1520 int profile_index;
1521 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001522 /* internal thermal controller on rv6xx+ */
1523 enum radeon_int_thermal_type int_thermal_type;
1524 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001525 /* dpm */
1526 bool dpm_enabled;
1527 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001528};
1529
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001530int radeon_pm_get_type_index(struct radeon_device *rdev,
1531 enum radeon_pm_state_type ps_type,
1532 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001533/*
1534 * UVD
1535 */
1536#define RADEON_MAX_UVD_HANDLES 10
1537#define RADEON_UVD_STACK_SIZE (1024*1024)
1538#define RADEON_UVD_HEAP_SIZE (1024*1024)
1539
1540struct radeon_uvd {
1541 struct radeon_bo *vcpu_bo;
1542 void *cpu_addr;
1543 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001544 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001545 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1546 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001547 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001548 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001549};
1550
1551int radeon_uvd_init(struct radeon_device *rdev);
1552void radeon_uvd_fini(struct radeon_device *rdev);
1553int radeon_uvd_suspend(struct radeon_device *rdev);
1554int radeon_uvd_resume(struct radeon_device *rdev);
1555int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1556 uint32_t handle, struct radeon_fence **fence);
1557int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1558 uint32_t handle, struct radeon_fence **fence);
1559void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1560void radeon_uvd_free_handles(struct radeon_device *rdev,
1561 struct drm_file *filp);
1562int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001563void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001564int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1565 unsigned vclk, unsigned dclk,
1566 unsigned vco_min, unsigned vco_max,
1567 unsigned fb_factor, unsigned fb_mask,
1568 unsigned pd_min, unsigned pd_max,
1569 unsigned pd_even,
1570 unsigned *optimal_fb_div,
1571 unsigned *optimal_vclk_div,
1572 unsigned *optimal_dclk_div);
1573int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1574 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575
Alex Deucherb5306022013-07-31 16:51:33 -04001576struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001577 int channels;
1578 int rate;
1579 int bits_per_sample;
1580 u8 status_bits;
1581 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001582 u32 offset;
1583 bool connected;
1584 u32 id;
1585};
1586
1587struct r600_audio {
1588 bool enabled;
1589 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1590 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001591};
1592
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001593/*
1594 * Benchmarking
1595 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001596void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597
1598
1599/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001600 * Testing
1601 */
1602void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001603void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001604 struct radeon_ring *cpA,
1605 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001606void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001607
1608
1609/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001610 * Debugfs
1611 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001612struct radeon_debugfs {
1613 struct drm_info_list *files;
1614 unsigned num_files;
1615};
1616
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001617int radeon_debugfs_add_files(struct radeon_device *rdev,
1618 struct drm_info_list *files,
1619 unsigned nfiles);
1620int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001621
Christian König76a0df82013-08-13 11:56:50 +02001622/*
1623 * ASIC ring specific functions.
1624 */
1625struct radeon_asic_ring {
1626 /* ring read/write ptr handling */
1627 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1628 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1629 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1630
1631 /* validating and patching of IBs */
1632 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1633 int (*cs_parse)(struct radeon_cs_parser *p);
1634
1635 /* command emmit functions */
1636 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1637 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1638 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1639 struct radeon_semaphore *semaphore, bool emit_wait);
1640 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1641
1642 /* testing functions */
1643 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1644 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1645 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1646
1647 /* deprecated */
1648 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1649};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001650
1651/*
1652 * ASIC specific functions.
1653 */
1654struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001655 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001656 void (*fini)(struct radeon_device *rdev);
1657 int (*resume)(struct radeon_device *rdev);
1658 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001659 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001660 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001661 /* ioctl hw specific callback. Some hw might want to perform special
1662 * operation on specific ioctl. For instance on wait idle some hw
1663 * might want to perform and HDP flush through MMIO as it seems that
1664 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1665 * through ring.
1666 */
1667 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1668 /* check if 3D engine is idle */
1669 bool (*gui_idle)(struct radeon_device *rdev);
1670 /* wait for mc_idle */
1671 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001672 /* get the reference clock */
1673 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001674 /* get the gpu clock counter */
1675 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001676 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001677 struct {
1678 void (*tlb_flush)(struct radeon_device *rdev);
1679 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1680 } gart;
Christian König05b07142012-08-06 20:21:10 +02001681 struct {
1682 int (*init)(struct radeon_device *rdev);
1683 void (*fini)(struct radeon_device *rdev);
Alex Deucher43f12142013-02-01 17:32:42 +01001684 void (*set_page)(struct radeon_device *rdev,
1685 struct radeon_ib *ib,
1686 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001687 uint64_t addr, unsigned count,
1688 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001689 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001690 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001691 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001692 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001693 struct {
1694 int (*set)(struct radeon_device *rdev);
1695 int (*process)(struct radeon_device *rdev);
1696 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001697 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001698 struct {
1699 /* display watermarks */
1700 void (*bandwidth_update)(struct radeon_device *rdev);
1701 /* get frame count */
1702 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1703 /* wait for vblank */
1704 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001705 /* set backlight level */
1706 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001707 /* get backlight level */
1708 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001709 /* audio callbacks */
1710 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1711 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001712 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001713 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001714 struct {
1715 int (*blit)(struct radeon_device *rdev,
1716 uint64_t src_offset,
1717 uint64_t dst_offset,
1718 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001719 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001720 u32 blit_ring_index;
1721 int (*dma)(struct radeon_device *rdev,
1722 uint64_t src_offset,
1723 uint64_t dst_offset,
1724 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001725 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001726 u32 dma_ring_index;
1727 /* method used for bo copy */
1728 int (*copy)(struct radeon_device *rdev,
1729 uint64_t src_offset,
1730 uint64_t dst_offset,
1731 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001732 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001733 /* ring used for bo copies */
1734 u32 copy_ring_index;
1735 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001736 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001737 struct {
1738 int (*set_reg)(struct radeon_device *rdev, int reg,
1739 uint32_t tiling_flags, uint32_t pitch,
1740 uint32_t offset, uint32_t obj_size);
1741 void (*clear_reg)(struct radeon_device *rdev, int reg);
1742 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001743 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001744 struct {
1745 void (*init)(struct radeon_device *rdev);
1746 void (*fini)(struct radeon_device *rdev);
1747 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1748 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1749 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001750 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001751 struct {
1752 void (*misc)(struct radeon_device *rdev);
1753 void (*prepare)(struct radeon_device *rdev);
1754 void (*finish)(struct radeon_device *rdev);
1755 void (*init_profile)(struct radeon_device *rdev);
1756 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001757 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1758 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1759 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1760 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1761 int (*get_pcie_lanes)(struct radeon_device *rdev);
1762 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1763 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001764 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001765 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001766 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001767 /* dynamic power management */
1768 struct {
1769 int (*init)(struct radeon_device *rdev);
1770 void (*setup_asic)(struct radeon_device *rdev);
1771 int (*enable)(struct radeon_device *rdev);
1772 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001773 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001774 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001775 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001776 void (*display_configuration_changed)(struct radeon_device *rdev);
1777 void (*fini)(struct radeon_device *rdev);
1778 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1779 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1780 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001781 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001782 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001783 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001784 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001785 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001786 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001787 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001788 struct {
1789 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1790 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1791 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1792 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001793};
1794
Jerome Glisse21f9a432009-09-11 15:55:33 +02001795/*
1796 * Asic structures
1797 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001798struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001799 const unsigned *reg_safe_bm;
1800 unsigned reg_safe_bm_size;
1801 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001802};
1803
Jerome Glisse21f9a432009-09-11 15:55:33 +02001804struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001805 const unsigned *reg_safe_bm;
1806 unsigned reg_safe_bm_size;
1807 u32 resync_scratch;
1808 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001809};
1810
1811struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001812 unsigned max_pipes;
1813 unsigned max_tile_pipes;
1814 unsigned max_simds;
1815 unsigned max_backends;
1816 unsigned max_gprs;
1817 unsigned max_threads;
1818 unsigned max_stack_entries;
1819 unsigned max_hw_contexts;
1820 unsigned max_gs_threads;
1821 unsigned sx_max_export_size;
1822 unsigned sx_max_export_pos_size;
1823 unsigned sx_max_export_smx_size;
1824 unsigned sq_num_cf_insts;
1825 unsigned tiling_nbanks;
1826 unsigned tiling_npipes;
1827 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001828 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001829 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001830};
1831
1832struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001833 unsigned max_pipes;
1834 unsigned max_tile_pipes;
1835 unsigned max_simds;
1836 unsigned max_backends;
1837 unsigned max_gprs;
1838 unsigned max_threads;
1839 unsigned max_stack_entries;
1840 unsigned max_hw_contexts;
1841 unsigned max_gs_threads;
1842 unsigned sx_max_export_size;
1843 unsigned sx_max_export_pos_size;
1844 unsigned sx_max_export_smx_size;
1845 unsigned sq_num_cf_insts;
1846 unsigned sx_num_of_sets;
1847 unsigned sc_prim_fifo_size;
1848 unsigned sc_hiz_tile_fifo_size;
1849 unsigned sc_earlyz_tile_fifo_fize;
1850 unsigned tiling_nbanks;
1851 unsigned tiling_npipes;
1852 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001853 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001854 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001855};
1856
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001857struct evergreen_asic {
1858 unsigned num_ses;
1859 unsigned max_pipes;
1860 unsigned max_tile_pipes;
1861 unsigned max_simds;
1862 unsigned max_backends;
1863 unsigned max_gprs;
1864 unsigned max_threads;
1865 unsigned max_stack_entries;
1866 unsigned max_hw_contexts;
1867 unsigned max_gs_threads;
1868 unsigned sx_max_export_size;
1869 unsigned sx_max_export_pos_size;
1870 unsigned sx_max_export_smx_size;
1871 unsigned sq_num_cf_insts;
1872 unsigned sx_num_of_sets;
1873 unsigned sc_prim_fifo_size;
1874 unsigned sc_hiz_tile_fifo_size;
1875 unsigned sc_earlyz_tile_fifo_size;
1876 unsigned tiling_nbanks;
1877 unsigned tiling_npipes;
1878 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001879 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001880 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001881};
1882
Alex Deucherfecf1d02011-03-02 20:07:29 -05001883struct cayman_asic {
1884 unsigned max_shader_engines;
1885 unsigned max_pipes_per_simd;
1886 unsigned max_tile_pipes;
1887 unsigned max_simds_per_se;
1888 unsigned max_backends_per_se;
1889 unsigned max_texture_channel_caches;
1890 unsigned max_gprs;
1891 unsigned max_threads;
1892 unsigned max_gs_threads;
1893 unsigned max_stack_entries;
1894 unsigned sx_num_of_sets;
1895 unsigned sx_max_export_size;
1896 unsigned sx_max_export_pos_size;
1897 unsigned sx_max_export_smx_size;
1898 unsigned max_hw_contexts;
1899 unsigned sq_num_cf_insts;
1900 unsigned sc_prim_fifo_size;
1901 unsigned sc_hiz_tile_fifo_size;
1902 unsigned sc_earlyz_tile_fifo_size;
1903
1904 unsigned num_shader_engines;
1905 unsigned num_shader_pipes_per_simd;
1906 unsigned num_tile_pipes;
1907 unsigned num_simds_per_se;
1908 unsigned num_backends_per_se;
1909 unsigned backend_disable_mask_per_asic;
1910 unsigned backend_map;
1911 unsigned num_texture_channel_caches;
1912 unsigned mem_max_burst_length_bytes;
1913 unsigned mem_row_size_in_kb;
1914 unsigned shader_engine_tile_size;
1915 unsigned num_gpus;
1916 unsigned multi_gpu_tile_size;
1917
1918 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001919};
1920
Alex Deucher0a96d722012-03-20 17:18:11 -04001921struct si_asic {
1922 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001923 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001924 unsigned max_cu_per_sh;
1925 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001926 unsigned max_backends_per_se;
1927 unsigned max_texture_channel_caches;
1928 unsigned max_gprs;
1929 unsigned max_gs_threads;
1930 unsigned max_hw_contexts;
1931 unsigned sc_prim_fifo_size_frontend;
1932 unsigned sc_prim_fifo_size_backend;
1933 unsigned sc_hiz_tile_fifo_size;
1934 unsigned sc_earlyz_tile_fifo_size;
1935
Alex Deucher0a96d722012-03-20 17:18:11 -04001936 unsigned num_tile_pipes;
1937 unsigned num_backends_per_se;
1938 unsigned backend_disable_mask_per_asic;
1939 unsigned backend_map;
1940 unsigned num_texture_channel_caches;
1941 unsigned mem_max_burst_length_bytes;
1942 unsigned mem_row_size_in_kb;
1943 unsigned shader_engine_tile_size;
1944 unsigned num_gpus;
1945 unsigned multi_gpu_tile_size;
1946
1947 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001948 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001949};
1950
Alex Deucher8cc1a532013-04-09 12:41:24 -04001951struct cik_asic {
1952 unsigned max_shader_engines;
1953 unsigned max_tile_pipes;
1954 unsigned max_cu_per_sh;
1955 unsigned max_sh_per_se;
1956 unsigned max_backends_per_se;
1957 unsigned max_texture_channel_caches;
1958 unsigned max_gprs;
1959 unsigned max_gs_threads;
1960 unsigned max_hw_contexts;
1961 unsigned sc_prim_fifo_size_frontend;
1962 unsigned sc_prim_fifo_size_backend;
1963 unsigned sc_hiz_tile_fifo_size;
1964 unsigned sc_earlyz_tile_fifo_size;
1965
1966 unsigned num_tile_pipes;
1967 unsigned num_backends_per_se;
1968 unsigned backend_disable_mask_per_asic;
1969 unsigned backend_map;
1970 unsigned num_texture_channel_caches;
1971 unsigned mem_max_burst_length_bytes;
1972 unsigned mem_row_size_in_kb;
1973 unsigned shader_engine_tile_size;
1974 unsigned num_gpus;
1975 unsigned multi_gpu_tile_size;
1976
1977 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001978 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001979};
1980
Jerome Glisse068a1172009-06-17 13:28:30 +02001981union radeon_asic_config {
1982 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001983 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001984 struct r600_asic r600;
1985 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001986 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001987 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001988 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001989 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001990};
1991
Daniel Vetter0a10c852010-03-11 21:19:14 +00001992/*
1993 * asic initizalization from radeon_asic.c
1994 */
1995void radeon_agp_disable(struct radeon_device *rdev);
1996int radeon_asic_init(struct radeon_device *rdev);
1997
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001998
1999/*
2000 * IOCTL.
2001 */
2002int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *filp);
2004int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *filp);
2006int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
2008int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
2010int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2011 struct drm_file *file_priv);
2012int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *file_priv);
2014int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *filp);
2016int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *filp);
2018int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *filp);
2020int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002022int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2023 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002024int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002025int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *filp);
2027int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002029
Alex Deucher16cdf042011-10-28 10:30:02 -04002030/* VRAM scratch page for HDP bug, default vram page */
2031struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002032 struct radeon_bo *robj;
2033 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002034 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002035};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002036
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002037/*
2038 * ACPI
2039 */
2040struct radeon_atif_notification_cfg {
2041 bool enabled;
2042 int command_code;
2043};
2044
2045struct radeon_atif_notifications {
2046 bool display_switch;
2047 bool expansion_mode_change;
2048 bool thermal_state;
2049 bool forced_power_state;
2050 bool system_power_state;
2051 bool display_conf_change;
2052 bool px_gfx_switch;
2053 bool brightness_change;
2054 bool dgpu_display_event;
2055};
2056
2057struct radeon_atif_functions {
2058 bool system_params;
2059 bool sbios_requests;
2060 bool select_active_disp;
2061 bool lid_state;
2062 bool get_tv_standard;
2063 bool set_tv_standard;
2064 bool get_panel_expansion_mode;
2065 bool set_panel_expansion_mode;
2066 bool temperature_change;
2067 bool graphics_device_types;
2068};
2069
2070struct radeon_atif {
2071 struct radeon_atif_notifications notifications;
2072 struct radeon_atif_functions functions;
2073 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002074 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002075};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002076
Alex Deuchere3a15922012-08-16 11:13:43 -04002077struct radeon_atcs_functions {
2078 bool get_ext_state;
2079 bool pcie_perf_req;
2080 bool pcie_dev_rdy;
2081 bool pcie_bus_width;
2082};
2083
2084struct radeon_atcs {
2085 struct radeon_atcs_functions functions;
2086};
2087
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002088/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002089 * Core structure, functions and helpers.
2090 */
2091typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2092typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2093
2094struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002095 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002096 struct drm_device *ddev;
2097 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002098 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002099 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002100 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002101 enum radeon_family family;
2102 unsigned long flags;
2103 int usec_timeout;
2104 enum radeon_pll_errata pll_errata;
2105 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002106 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002107 int disp_priority;
2108 /* BIOS */
2109 uint8_t *bios;
2110 bool is_atom_bios;
2111 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002112 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002113 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002114 resource_size_t rmmio_base;
2115 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002116 /* protects concurrent MM_INDEX/DATA based register access */
2117 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002118 /* protects concurrent SMC based register access */
2119 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002120 /* protects concurrent PLL register access */
2121 spinlock_t pll_idx_lock;
2122 /* protects concurrent MC register access */
2123 spinlock_t mc_idx_lock;
2124 /* protects concurrent PCIE register access */
2125 spinlock_t pcie_idx_lock;
2126 /* protects concurrent PCIE_PORT register access */
2127 spinlock_t pciep_idx_lock;
2128 /* protects concurrent PIF register access */
2129 spinlock_t pif_idx_lock;
2130 /* protects concurrent CG register access */
2131 spinlock_t cg_idx_lock;
2132 /* protects concurrent UVD register access */
2133 spinlock_t uvd_idx_lock;
2134 /* protects concurrent RCU register access */
2135 spinlock_t rcu_idx_lock;
2136 /* protects concurrent DIDT register access */
2137 spinlock_t didt_idx_lock;
2138 /* protects concurrent ENDPOINT (audio) register access */
2139 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002140 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002141 radeon_rreg_t mc_rreg;
2142 radeon_wreg_t mc_wreg;
2143 radeon_rreg_t pll_rreg;
2144 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002145 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002146 radeon_rreg_t pciep_rreg;
2147 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002148 /* io port */
2149 void __iomem *rio_mem;
2150 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002151 struct radeon_clock clock;
2152 struct radeon_mc mc;
2153 struct radeon_gart gart;
2154 struct radeon_mode_info mode_info;
2155 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002156 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002157 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002158 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002159 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002160 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002161 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002162 bool ib_pool_ready;
2163 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002164 struct radeon_irq irq;
2165 struct radeon_asic *asic;
2166 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002167 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002168 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002169 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002170 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002171 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002172 bool shutdown;
2173 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002174 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002175 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002176 bool fastfb_working; /* IGP feature*/
Christian Königf9eaf9a2013-10-29 20:14:47 +01002177 bool needs_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002178 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002179 const struct firmware *me_fw; /* all family ME firmware */
2180 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002181 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002182 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002183 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002184 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002185 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002186 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002187 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002188 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002189 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002190 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002191 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002192 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002193 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002194 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002195 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002196 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002197 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002198 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002199 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002200 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002201 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002202 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002203 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002204 /* i2c buses */
2205 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002206 /* debugfs */
2207 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2208 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002209 /* virtual memory */
2210 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002211 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002212 /* ACPI interface */
2213 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002214 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002215 /* srbm instance registers */
2216 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002217 /* clock, powergating flags */
2218 u32 cg_flags;
2219 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002220
2221 struct dev_pm_domain vga_pm_domain;
2222 bool have_disp_power_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002223};
2224
2225int radeon_device_init(struct radeon_device *rdev,
2226 struct drm_device *ddev,
2227 struct pci_dev *pdev,
2228 uint32_t flags);
2229void radeon_device_fini(struct radeon_device *rdev);
2230int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2231
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002232uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2233 bool always_indirect);
2234void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2235 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002236u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2237void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002238
Alex Deucher75efdee2013-03-04 12:47:46 -05002239u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2240void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2241
Jerome Glisse4c788672009-11-20 14:29:23 +01002242/*
2243 * Cast helper
2244 */
2245#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002246
2247/*
2248 * Registers read & write functions.
2249 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002250#define RREG8(reg) readb((rdev->rmmio) + (reg))
2251#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2252#define RREG16(reg) readw((rdev->rmmio) + (reg))
2253#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002254#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2255#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2256#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2257#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2258#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002259#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2260#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2261#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2262#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2263#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2264#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002265#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2266#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002267#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2268#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002269#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2270#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002271#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2272#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002273#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2274#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002275#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2276#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2277#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2278#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002279#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2280#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002281#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2282#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002283#define WREG32_P(reg, val, mask) \
2284 do { \
2285 uint32_t tmp_ = RREG32(reg); \
2286 tmp_ &= (mask); \
2287 tmp_ |= ((val) & ~(mask)); \
2288 WREG32(reg, tmp_); \
2289 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002290#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002291#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002292#define WREG32_PLL_P(reg, val, mask) \
2293 do { \
2294 uint32_t tmp_ = RREG32_PLL(reg); \
2295 tmp_ &= (mask); \
2296 tmp_ |= ((val) & ~(mask)); \
2297 WREG32_PLL(reg, tmp_); \
2298 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002299#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002300#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2301#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002302
Alex Deucher75efdee2013-03-04 12:47:46 -05002303#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2304#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2305
Dave Airliede1b2892009-08-12 18:43:14 +10002306/*
2307 * Indirect registers accessor
2308 */
2309static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2310{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002311 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002312 uint32_t r;
2313
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002314 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002315 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2316 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002317 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002318 return r;
2319}
2320
2321static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2322{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002323 unsigned long flags;
2324
2325 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002326 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2327 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002328 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002329}
2330
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002331static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2332{
Alex Deucherfe781182013-09-03 18:19:42 -04002333 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002334 u32 r;
2335
Alex Deucherfe781182013-09-03 18:19:42 -04002336 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002337 WREG32(TN_SMC_IND_INDEX_0, (reg));
2338 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002339 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002340 return r;
2341}
2342
2343static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2344{
Alex Deucherfe781182013-09-03 18:19:42 -04002345 unsigned long flags;
2346
2347 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002348 WREG32(TN_SMC_IND_INDEX_0, (reg));
2349 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002350 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002351}
2352
Alex Deucherff82bbc2013-04-12 11:27:20 -04002353static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2354{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002355 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002356 u32 r;
2357
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002358 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002359 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2360 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002361 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002362 return r;
2363}
2364
2365static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2366{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002367 unsigned long flags;
2368
2369 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002370 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2371 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002372 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002373}
2374
Alex Deucher46f95642013-04-12 11:49:51 -04002375static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2376{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002377 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002378 u32 r;
2379
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002380 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002381 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2382 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002383 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002384 return r;
2385}
2386
2387static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2388{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002389 unsigned long flags;
2390
2391 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002392 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2393 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002394 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002395}
2396
Alex Deucher792edd62013-02-14 18:18:12 -05002397static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2398{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002399 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002400 u32 r;
2401
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002402 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002403 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2404 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002405 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002406 return r;
2407}
2408
2409static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2410{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002411 unsigned long flags;
2412
2413 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002414 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2415 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002416 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002417}
2418
2419static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2420{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002421 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002422 u32 r;
2423
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002424 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002425 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2426 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002427 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002428 return r;
2429}
2430
2431static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2432{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002433 unsigned long flags;
2434
2435 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002436 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2437 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002438 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002439}
2440
Alex Deucher93656cd2013-02-25 15:18:39 -05002441static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2442{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002443 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002444 u32 r;
2445
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002446 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002447 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2448 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002449 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002450 return r;
2451}
2452
2453static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2454{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002455 unsigned long flags;
2456
2457 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002458 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2459 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002460 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002461}
2462
Alex Deucher1d582342013-04-19 13:03:37 -04002463
2464static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2465{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002466 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002467 u32 r;
2468
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002469 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002470 WREG32(CIK_DIDT_IND_INDEX, (reg));
2471 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002472 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002473 return r;
2474}
2475
2476static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2477{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002478 unsigned long flags;
2479
2480 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002481 WREG32(CIK_DIDT_IND_INDEX, (reg));
2482 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002483 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002484}
2485
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002486void r100_pll_errata_after_index(struct radeon_device *rdev);
2487
2488
2489/*
2490 * ASICs helpers.
2491 */
Dave Airlieb995e432009-07-14 02:02:32 +10002492#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2493 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002494#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2495 (rdev->family == CHIP_RV200) || \
2496 (rdev->family == CHIP_RS100) || \
2497 (rdev->family == CHIP_RS200) || \
2498 (rdev->family == CHIP_RV250) || \
2499 (rdev->family == CHIP_RV280) || \
2500 (rdev->family == CHIP_RS300))
2501#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2502 (rdev->family == CHIP_RV350) || \
2503 (rdev->family == CHIP_R350) || \
2504 (rdev->family == CHIP_RV380) || \
2505 (rdev->family == CHIP_R420) || \
2506 (rdev->family == CHIP_R423) || \
2507 (rdev->family == CHIP_RV410) || \
2508 (rdev->family == CHIP_RS400) || \
2509 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002510#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2511 (rdev->ddev->pdev->device == 0x9443) || \
2512 (rdev->ddev->pdev->device == 0x944B) || \
2513 (rdev->ddev->pdev->device == 0x9506) || \
2514 (rdev->ddev->pdev->device == 0x9509) || \
2515 (rdev->ddev->pdev->device == 0x950F) || \
2516 (rdev->ddev->pdev->device == 0x689C) || \
2517 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002518#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002519#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2520 (rdev->family == CHIP_RS690) || \
2521 (rdev->family == CHIP_RS740) || \
2522 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002523#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2524#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002525#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002526#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2527 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002528#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002529#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2530#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2531 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002532#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002533#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002534#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002535
Alex Deucherdc50ba72013-06-26 00:33:35 -04002536#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2537 (rdev->ddev->pdev->device == 0x6850) || \
2538 (rdev->ddev->pdev->device == 0x6858) || \
2539 (rdev->ddev->pdev->device == 0x6859) || \
2540 (rdev->ddev->pdev->device == 0x6840) || \
2541 (rdev->ddev->pdev->device == 0x6841) || \
2542 (rdev->ddev->pdev->device == 0x6842) || \
2543 (rdev->ddev->pdev->device == 0x6843))
2544
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002545/*
2546 * BIOS helpers.
2547 */
2548#define RBIOS8(i) (rdev->bios[i])
2549#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2550#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2551
2552int radeon_combios_init(struct radeon_device *rdev);
2553void radeon_combios_fini(struct radeon_device *rdev);
2554int radeon_atombios_init(struct radeon_device *rdev);
2555void radeon_atombios_fini(struct radeon_device *rdev);
2556
2557
2558/*
2559 * RING helpers.
2560 */
Andi Kleence580fa2011-10-13 16:08:47 -07002561#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002562static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002563{
Christian Könige32eb502011-10-23 12:56:27 +02002564 ring->ring[ring->wptr++] = v;
2565 ring->wptr &= ring->ptr_mask;
2566 ring->count_dw--;
2567 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002568}
Andi Kleence580fa2011-10-13 16:08:47 -07002569#else
2570/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002571void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002572#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002573
2574/*
2575 * ASICs macro.
2576 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002577#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002578#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2579#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2580#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002581#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002582#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002583#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002584#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2585#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002586#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2587#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002588#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002589#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2590#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2591#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2592#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2593#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2594#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2595#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2596#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2597#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2598#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002599#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2600#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002601#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002602#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002603#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002604#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2605#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002606#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2607#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002608#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2609#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2610#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2611#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2612#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2613#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002614#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2615#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2616#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2617#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2618#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2619#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2620#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002621#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002622#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002623#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2624#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002625#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002626#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2627#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2628#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2629#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002630#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002631#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2632#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2633#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2634#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2635#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002636#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2637#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2638#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2639#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2640#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002641#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002642#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002643#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2644#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2645#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2646#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002647#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002648#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002649#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002650#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2651#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2652#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2653#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2654#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002655#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002656#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002657#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002658#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002659#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002660
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002661/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002662/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002663extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002664extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002665extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002666extern int radeon_modeset_init(struct radeon_device *rdev);
2667extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002668extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002669extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002670extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002671extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002672extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002673extern void radeon_wb_fini(struct radeon_device *rdev);
2674extern int radeon_wb_init(struct radeon_device *rdev);
2675extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002676extern void radeon_surface_init(struct radeon_device *rdev);
2677extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002678extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002679extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002680extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002681extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002682extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2683extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002684extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2685extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002686extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002687extern void radeon_program_register_sequence(struct radeon_device *rdev,
2688 const u32 *registers,
2689 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002690
Daniel Vetter3574dda2011-02-18 17:59:19 +01002691/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002692 * vm
2693 */
2694int radeon_vm_manager_init(struct radeon_device *rdev);
2695void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002696void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002697void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002698int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002699void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002700struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2701 struct radeon_vm *vm, int ring);
2702void radeon_vm_fence(struct radeon_device *rdev,
2703 struct radeon_vm *vm,
2704 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002705uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002706int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2707 struct radeon_vm *vm,
2708 struct radeon_bo *bo,
2709 struct ttm_mem_reg *mem);
2710void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2711 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002712struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2713 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002714struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2715 struct radeon_vm *vm,
2716 struct radeon_bo *bo);
2717int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2718 struct radeon_bo_va *bo_va,
2719 uint64_t offset,
2720 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002721int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002722 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002723
Alex Deucherf122c612012-03-30 08:59:57 -04002724/* audio */
2725void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002726struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2727struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002728
2729/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002730 * R600 vram scratch functions
2731 */
2732int r600_vram_scratch_init(struct radeon_device *rdev);
2733void r600_vram_scratch_fini(struct radeon_device *rdev);
2734
2735/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002736 * r600 cs checking helper
2737 */
2738unsigned r600_mip_minify(unsigned size, unsigned level);
2739bool r600_fmt_is_valid_color(u32 format);
2740bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2741int r600_fmt_get_blocksize(u32 format);
2742int r600_fmt_get_nblocksx(u32 format, u32 w);
2743int r600_fmt_get_nblocksy(u32 format, u32 h);
2744
2745/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002746 * r600 functions used by radeon_encoder.c
2747 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002748struct radeon_hdmi_acr {
2749 u32 clock;
2750
2751 int n_32khz;
2752 int cts_32khz;
2753
2754 int n_44_1khz;
2755 int cts_44_1khz;
2756
2757 int n_48khz;
2758 int cts_48khz;
2759
2760};
2761
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002762extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2763
Alex Deucher416a2bd2012-05-31 19:00:25 -04002764extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2765 u32 tiling_pipe_num,
2766 u32 max_rb_num,
2767 u32 total_max_rb_num,
2768 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002769
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002770/*
2771 * evergreen functions used by radeon_encoder.c
2772 */
2773
Alex Deucher0af62b02011-01-06 21:19:31 -05002774extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002775extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002776
Alex Deucherc4917072012-07-31 17:14:35 -04002777/* radeon_acpi.c */
2778#if defined(CONFIG_ACPI)
2779extern int radeon_acpi_init(struct radeon_device *rdev);
2780extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002781extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2782extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002783 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002784extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002785#else
2786static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2787static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2788#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002789
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002790int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2791 struct radeon_cs_packet *pkt,
2792 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002793bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002794void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2795 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002796int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2797 struct radeon_cs_reloc **cs_reloc,
2798 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002799int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2800 uint32_t *vline_start_end,
2801 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002802
Jerome Glisse4c788672009-11-20 14:29:23 +01002803#include "radeon_object.h"
2804
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002805#endif