blob: e39c8912f673e85c9eaa64aab0e3aad9616970ad [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000783#define WA_REG(addr, mask, val) { \
784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
787 }
788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
803static int bdw_init_workarounds(struct intel_engine_cs *ring)
804{
805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
809
Ville Syrjälä2441f872015-06-02 15:37:37 +0300810 /* WaDisableAsyncFlipPerfMode:bdw */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluvery86d7f232014-08-26 14:44:50 +0100813 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700814 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300815 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
816 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
817 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100818
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700819 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
821 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100822
Mika Kuoppala72253422014-10-07 17:21:26 +0300823 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
824 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825
826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300830 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000831 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300832 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000833 /* WaForceContextSaveRestoreNonCoherent:bdw */
834 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
835 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000836 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000837 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300838 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100839
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800840 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
841 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
842 * polygons in the same 8x4 pixel/sample area to be processed without
843 * stalling waiting for the earlier ones to write to Hierarchical Z
844 * buffer."
845 *
846 * This optimization is off by default for Broadwell; turn it on.
847 */
848 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
849
Arun Siluvery86d7f232014-08-26 14:44:50 +0100850 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300851 WA_SET_BIT_MASKED(CACHE_MODE_1,
852 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100853
854 /*
855 * BSpec recommends 8x4 when MSAA is used,
856 * however in practice 16x4 seems fastest.
857 *
858 * Note that PS/WM thread counts depend on the WIZ hashing
859 * disable bit, which we don't touch here, but it's good
860 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
861 */
Damien Lespiau98533252014-12-08 17:33:51 +0000862 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
863 GEN6_WIZ_HASHING_MASK,
864 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100865
Arun Siluvery86d7f232014-08-26 14:44:50 +0100866 return 0;
867}
868
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869static int chv_init_workarounds(struct intel_engine_cs *ring)
870{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300871 struct drm_device *dev = ring->dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300874 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
875
Ville Syrjälä2441f872015-06-02 15:37:37 +0300876 /* WaDisableAsyncFlipPerfMode:chv */
877 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
878
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300879 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300880 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000882 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
883 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300884
Arun Siluvery952890092014-10-28 18:33:14 +0000885 /* Use Force Non-Coherent whenever executing a 3D context. This is a
886 * workaround for a possible hang in the unlikely event a TLB
887 * invalidation occurs during a PSD flush.
888 */
889 /* WaForceEnableNonCoherent:chv */
890 /* WaHdcDisableFetchWhenMasked:chv */
891 WA_SET_BIT_MASKED(HDC_CHICKEN0,
892 HDC_FORCE_NON_COHERENT |
893 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
894
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800895 /* According to the CACHE_MODE_0 default value documentation, some
896 * CHV platforms disable this optimization by default. Turn it on.
897 */
898 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
899
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200900 /* Wa4x4STCOptimizationDisable:chv */
901 WA_SET_BIT_MASKED(CACHE_MODE_1,
902 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
903
Kenneth Graunked60de812015-01-10 18:02:22 -0800904 /* Improve HiZ throughput on CHV. */
905 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
906
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200907 /*
908 * BSpec recommends 8x4 when MSAA is used,
909 * however in practice 16x4 seems fastest.
910 *
911 * Note that PS/WM thread counts depend on the WIZ hashing
912 * disable bit, which we don't touch here, but it's good
913 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
914 */
915 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
916 GEN6_WIZ_HASHING_MASK,
917 GEN6_WIZ_HASHING_16x4);
918
Mika Kuoppala72253422014-10-07 17:21:26 +0300919 return 0;
920}
921
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000922static int gen9_init_workarounds(struct intel_engine_cs *ring)
923{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 struct drm_device *dev = ring->dev;
925 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300926 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000927
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100928 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000929 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Nick Hoatha119a6e2015-05-07 14:15:30 +0100932 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Nick Hoathd2a31db2015-05-07 14:15:31 +0100936 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
937 INTEL_REVID(dev) == SKL_REVID_B0)) ||
938 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
939 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000940 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
941 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000942 }
943
Nick Hoatha13d2152015-05-07 14:15:32 +0100944 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
945 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
946 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
948 GEN9_RHWO_OPTIMIZATION_DISABLE);
949 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
950 DISABLE_PIXEL_MASK_CAMMING);
951 }
952
Nick Hoath27a1b682015-05-07 14:15:33 +0100953 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
954 IS_BROXTON(dev)) {
955 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000956 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
957 GEN9_ENABLE_YV12_BUGFIX);
958 }
959
Nick Hoath50683682015-05-07 14:15:35 +0100960 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000961 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
962
Nick Hoath27160c92015-05-07 14:15:36 +0100963 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000964 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
965
Nick Hoath16be17a2015-05-07 14:15:37 +0100966 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000967 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
968 GEN9_CCS_TLB_PREFETCH_ENABLE);
969
Imre Deak5a2ae952015-05-19 15:04:59 +0300970 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
971 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
972 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200973 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
974 PIXEL_MASK_CAMMING_DISABLE);
975
Imre Deak8ea6f892015-05-19 17:05:42 +0300976 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
977 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
978 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
979 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
980 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
981 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
982
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000983 return 0;
984}
985
Damien Lespiaub7668792015-02-14 18:30:29 +0000986static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000987{
Damien Lespiaub7668792015-02-14 18:30:29 +0000988 struct drm_device *dev = ring->dev;
989 struct drm_i915_private *dev_priv = dev->dev_private;
990 u8 vals[3] = { 0, 0, 0 };
991 unsigned int i;
992
993 for (i = 0; i < 3; i++) {
994 u8 ss;
995
996 /*
997 * Only consider slices where one, and only one, subslice has 7
998 * EUs
999 */
1000 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1001 continue;
1002
1003 /*
1004 * subslice_7eu[i] != 0 (because of the check above) and
1005 * ss_max == 4 (maximum number of subslices possible per slice)
1006 *
1007 * -> 0 <= ss <= 3;
1008 */
1009 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1010 vals[i] = 3 - ss;
1011 }
1012
1013 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1014 return 0;
1015
1016 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1017 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1018 GEN9_IZ_HASHING_MASK(2) |
1019 GEN9_IZ_HASHING_MASK(1) |
1020 GEN9_IZ_HASHING_MASK(0),
1021 GEN9_IZ_HASHING(2, vals[2]) |
1022 GEN9_IZ_HASHING(1, vals[1]) |
1023 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001024
Mika Kuoppala72253422014-10-07 17:21:26 +03001025 return 0;
1026}
1027
Damien Lespiaub7668792015-02-14 18:30:29 +00001028
Damien Lespiau8d205492015-02-09 19:33:15 +00001029static int skl_init_workarounds(struct intel_engine_cs *ring)
1030{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001031 struct drm_device *dev = ring->dev;
1032 struct drm_i915_private *dev_priv = dev->dev_private;
1033
Damien Lespiau8d205492015-02-09 19:33:15 +00001034 gen9_init_workarounds(ring);
1035
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001036 /* WaDisablePowerCompilerClockGating:skl */
1037 if (INTEL_REVID(dev) == SKL_REVID_B0)
1038 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1039 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1040
Nick Hoathb62adbd2015-05-07 14:15:34 +01001041 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1042 /*
1043 *Use Force Non-Coherent whenever executing a 3D context. This
1044 * is a workaround for a possible hang in the unlikely event
1045 * a TLB invalidation occurs during a PSD flush.
1046 */
1047 /* WaForceEnableNonCoherent:skl */
1048 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1049 HDC_FORCE_NON_COHERENT);
1050 }
1051
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001052 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1053 INTEL_REVID(dev) == SKL_REVID_D0)
1054 /* WaBarrierPerformanceFixDisable:skl */
1055 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1056 HDC_FENCE_DEST_SLM_DISABLE |
1057 HDC_BARRIER_PERFORMANCE_DISABLE);
1058
Damien Lespiaub7668792015-02-14 18:30:29 +00001059 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001060}
1061
Nick Hoathcae04372015-03-17 11:39:38 +02001062static int bxt_init_workarounds(struct intel_engine_cs *ring)
1063{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001064 struct drm_device *dev = ring->dev;
1065 struct drm_i915_private *dev_priv = dev->dev_private;
1066
Nick Hoathcae04372015-03-17 11:39:38 +02001067 gen9_init_workarounds(ring);
1068
Nick Hoathdfb601e2015-04-10 13:12:24 +01001069 /* WaDisableThreadStallDopClockGating:bxt */
1070 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1071 STALL_DOP_GATING_DISABLE);
1072
Nick Hoath983b4b92015-04-10 13:12:25 +01001073 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1074 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1075 WA_SET_BIT_MASKED(
1076 GEN7_HALF_SLICE_CHICKEN1,
1077 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1078 }
1079
Nick Hoathcae04372015-03-17 11:39:38 +02001080 return 0;
1081}
1082
Michel Thierry771b9a52014-11-11 16:47:33 +00001083int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001084{
1085 struct drm_device *dev = ring->dev;
1086 struct drm_i915_private *dev_priv = dev->dev_private;
1087
1088 WARN_ON(ring->id != RCS);
1089
1090 dev_priv->workarounds.count = 0;
1091
1092 if (IS_BROADWELL(dev))
1093 return bdw_init_workarounds(ring);
1094
1095 if (IS_CHERRYVIEW(dev))
1096 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001097
Damien Lespiau8d205492015-02-09 19:33:15 +00001098 if (IS_SKYLAKE(dev))
1099 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001100
1101 if (IS_BROXTON(dev))
1102 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001103
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001104 return 0;
1105}
1106
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001107static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001108{
Chris Wilson78501ea2010-10-27 12:18:21 +01001109 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001110 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001111 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001112 if (ret)
1113 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001114
Akash Goel61a563a2014-03-25 18:01:50 +05301115 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1116 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001117 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001118
1119 /* We need to disable the AsyncFlip performance optimisations in order
1120 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1121 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001122 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001123 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001124 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001125 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001126 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1127
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001128 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301129 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001130 if (INTEL_INFO(dev)->gen == 6)
1131 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001132 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001133
Akash Goel01fa0302014-03-24 23:00:04 +05301134 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001135 if (IS_GEN7(dev))
1136 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301137 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001138 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001139
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001140 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001141 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1142 * "If this bit is set, STCunit will have LRA as replacement
1143 * policy. [...] This bit must be reset. LRA replacement
1144 * policy is not supported."
1145 */
1146 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001147 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001148 }
1149
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001150 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001151 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001152
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001153 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001154 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001155
Mika Kuoppala72253422014-10-07 17:21:26 +03001156 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001157}
1158
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001159static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001161 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001162 struct drm_i915_private *dev_priv = dev->dev_private;
1163
1164 if (dev_priv->semaphore_obj) {
1165 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1166 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1167 dev_priv->semaphore_obj = NULL;
1168 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001169
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001170 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001171}
1172
John Harrisonf7169682015-05-29 17:44:05 +01001173static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001174 unsigned int num_dwords)
1175{
1176#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001177 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001178 struct drm_device *dev = signaller->dev;
1179 struct drm_i915_private *dev_priv = dev->dev_private;
1180 struct intel_engine_cs *waiter;
1181 int i, ret, num_rings;
1182
1183 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1184 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1185#undef MBOX_UPDATE_DWORDS
1186
John Harrison5fb9de12015-05-29 17:44:07 +01001187 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001188 if (ret)
1189 return ret;
1190
1191 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001192 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001193 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1194 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1195 continue;
1196
John Harrisonf7169682015-05-29 17:44:05 +01001197 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001198 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1199 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1200 PIPE_CONTROL_QW_WRITE |
1201 PIPE_CONTROL_FLUSH_ENABLE);
1202 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1203 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001204 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001205 intel_ring_emit(signaller, 0);
1206 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1207 MI_SEMAPHORE_TARGET(waiter->id));
1208 intel_ring_emit(signaller, 0);
1209 }
1210
1211 return 0;
1212}
1213
John Harrisonf7169682015-05-29 17:44:05 +01001214static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001215 unsigned int num_dwords)
1216{
1217#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001218 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 struct drm_device *dev = signaller->dev;
1220 struct drm_i915_private *dev_priv = dev->dev_private;
1221 struct intel_engine_cs *waiter;
1222 int i, ret, num_rings;
1223
1224 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1225 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1226#undef MBOX_UPDATE_DWORDS
1227
John Harrison5fb9de12015-05-29 17:44:07 +01001228 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001229 if (ret)
1230 return ret;
1231
1232 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001233 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001234 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1235 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1236 continue;
1237
John Harrisonf7169682015-05-29 17:44:05 +01001238 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001239 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1240 MI_FLUSH_DW_OP_STOREDW);
1241 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1242 MI_FLUSH_DW_USE_GTT);
1243 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001244 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001245 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1246 MI_SEMAPHORE_TARGET(waiter->id));
1247 intel_ring_emit(signaller, 0);
1248 }
1249
1250 return 0;
1251}
1252
John Harrisonf7169682015-05-29 17:44:05 +01001253static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001254 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001255{
John Harrisonf7169682015-05-29 17:44:05 +01001256 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001257 struct drm_device *dev = signaller->dev;
1258 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001259 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001260 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001261
Ben Widawskya1444b72014-06-30 09:53:35 -07001262#define MBOX_UPDATE_DWORDS 3
1263 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1264 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1265#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001266
John Harrison5fb9de12015-05-29 17:44:07 +01001267 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001268 if (ret)
1269 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001270
Ben Widawsky78325f22014-04-29 14:52:29 -07001271 for_each_ring(useless, dev_priv, i) {
1272 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1273 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001274 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001275 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1276 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001277 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001278 }
1279 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001280
Ben Widawskya1444b72014-06-30 09:53:35 -07001281 /* If num_dwords was rounded, make sure the tail pointer is correct */
1282 if (num_rings % 2 == 0)
1283 intel_ring_emit(signaller, MI_NOOP);
1284
Ben Widawsky024a43e2014-04-29 14:52:30 -07001285 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001286}
1287
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001288/**
1289 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001290 *
1291 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001292 *
1293 * Update the mailbox registers in the *other* rings with the current seqno.
1294 * This acts like a signal in the canonical semaphore.
1295 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296static int
John Harrisonee044a82015-05-29 17:44:00 +01001297gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001298{
John Harrisonee044a82015-05-29 17:44:00 +01001299 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001300 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001301
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001302 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001303 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001304 else
John Harrison5fb9de12015-05-29 17:44:07 +01001305 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001306
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001307 if (ret)
1308 return ret;
1309
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001310 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1311 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001312 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001313 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001314 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001315
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001316 return 0;
1317}
1318
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001319static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1320 u32 seqno)
1321{
1322 struct drm_i915_private *dev_priv = dev->dev_private;
1323 return dev_priv->last_seqno < seqno;
1324}
1325
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001326/**
1327 * intel_ring_sync - sync the waiter to the signaller on seqno
1328 *
1329 * @waiter - ring that is waiting
1330 * @signaller - ring which has, or will signal
1331 * @seqno - seqno which the waiter will block on
1332 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001333
1334static int
John Harrison599d9242015-05-29 17:44:04 +01001335gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001336 struct intel_engine_cs *signaller,
1337 u32 seqno)
1338{
John Harrison599d9242015-05-29 17:44:04 +01001339 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001340 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1341 int ret;
1342
John Harrison5fb9de12015-05-29 17:44:07 +01001343 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001344 if (ret)
1345 return ret;
1346
1347 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1348 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001349 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001350 MI_SEMAPHORE_SAD_GTE_SDD);
1351 intel_ring_emit(waiter, seqno);
1352 intel_ring_emit(waiter,
1353 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1354 intel_ring_emit(waiter,
1355 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1356 intel_ring_advance(waiter);
1357 return 0;
1358}
1359
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001360static int
John Harrison599d9242015-05-29 17:44:04 +01001361gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001362 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001363 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001364{
John Harrison599d9242015-05-29 17:44:04 +01001365 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001366 u32 dw1 = MI_SEMAPHORE_MBOX |
1367 MI_SEMAPHORE_COMPARE |
1368 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001369 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1370 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001371
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001372 /* Throughout all of the GEM code, seqno passed implies our current
1373 * seqno is >= the last seqno executed. However for hardware the
1374 * comparison is strictly greater than.
1375 */
1376 seqno -= 1;
1377
Ben Widawskyebc348b2014-04-29 14:52:28 -07001378 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001379
John Harrison5fb9de12015-05-29 17:44:07 +01001380 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381 if (ret)
1382 return ret;
1383
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001384 /* If seqno wrap happened, omit the wait with no-ops */
1385 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001386 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001387 intel_ring_emit(waiter, seqno);
1388 intel_ring_emit(waiter, 0);
1389 intel_ring_emit(waiter, MI_NOOP);
1390 } else {
1391 intel_ring_emit(waiter, MI_NOOP);
1392 intel_ring_emit(waiter, MI_NOOP);
1393 intel_ring_emit(waiter, MI_NOOP);
1394 intel_ring_emit(waiter, MI_NOOP);
1395 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001396 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397
1398 return 0;
1399}
1400
Chris Wilsonc6df5412010-12-15 09:56:50 +00001401#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1402do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001403 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1404 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001405 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1406 intel_ring_emit(ring__, 0); \
1407 intel_ring_emit(ring__, 0); \
1408} while (0)
1409
1410static int
John Harrisonee044a82015-05-29 17:44:00 +01001411pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001412{
John Harrisonee044a82015-05-29 17:44:00 +01001413 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001414 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001415 int ret;
1416
1417 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1418 * incoherent with writes to memory, i.e. completely fubar,
1419 * so we need to use PIPE_NOTIFY instead.
1420 *
1421 * However, we also need to workaround the qword write
1422 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1423 * memory before requesting an interrupt.
1424 */
John Harrison5fb9de12015-05-29 17:44:07 +01001425 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001426 if (ret)
1427 return ret;
1428
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001429 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001430 PIPE_CONTROL_WRITE_FLUSH |
1431 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001432 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001433 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001434 intel_ring_emit(ring, 0);
1435 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001436 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001437 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001438 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001439 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001440 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001442 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001444 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001445 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001446
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001447 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001448 PIPE_CONTROL_WRITE_FLUSH |
1449 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001450 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001451 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001452 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001453 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001454 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455
Chris Wilsonc6df5412010-12-15 09:56:50 +00001456 return 0;
1457}
1458
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001459static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001460gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001461{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001462 /* Workaround to force correct ordering between irq and seqno writes on
1463 * ivb (and maybe also on snb) by reading from a CS register (like
1464 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001465 if (!lazy_coherency) {
1466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1467 POSTING_READ(RING_ACTHD(ring->mmio_base));
1468 }
1469
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001470 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1471}
1472
1473static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001474ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001475{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001476 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1477}
1478
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001479static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001480ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001481{
1482 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1483}
1484
Chris Wilsonc6df5412010-12-15 09:56:50 +00001485static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001486pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001487{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001488 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001489}
1490
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001491static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001493{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001494 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001495}
1496
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001497static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001498gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001499{
1500 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001501 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001502 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001503
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001504 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001505 return false;
1506
Chris Wilson7338aef2012-04-24 21:48:47 +01001507 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001508 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001509 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001510 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001511
1512 return true;
1513}
1514
1515static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001516gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001517{
1518 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001519 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001520 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001521
Chris Wilson7338aef2012-04-24 21:48:47 +01001522 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001523 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001524 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001525 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001526}
1527
1528static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001529i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001530{
Chris Wilson78501ea2010-10-27 12:18:21 +01001531 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001533 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001534
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001535 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001536 return false;
1537
Chris Wilson7338aef2012-04-24 21:48:47 +01001538 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001539 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001540 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1541 I915_WRITE(IMR, dev_priv->irq_mask);
1542 POSTING_READ(IMR);
1543 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001544 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001545
1546 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001547}
1548
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001549static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001550i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001551{
Chris Wilson78501ea2010-10-27 12:18:21 +01001552 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001553 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001554 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001555
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001557 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001558 dev_priv->irq_mask |= ring->irq_enable_mask;
1559 I915_WRITE(IMR, dev_priv->irq_mask);
1560 POSTING_READ(IMR);
1561 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001562 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001563}
1564
Chris Wilsonc2798b12012-04-22 21:13:57 +01001565static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001566i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001567{
1568 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001569 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001570 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001571
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001572 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001573 return false;
1574
Chris Wilson7338aef2012-04-24 21:48:47 +01001575 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001576 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001577 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1578 I915_WRITE16(IMR, dev_priv->irq_mask);
1579 POSTING_READ16(IMR);
1580 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001581 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001582
1583 return true;
1584}
1585
1586static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001587i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001588{
1589 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001590 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001591 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001592
Chris Wilson7338aef2012-04-24 21:48:47 +01001593 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001594 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001595 dev_priv->irq_mask |= ring->irq_enable_mask;
1596 I915_WRITE16(IMR, dev_priv->irq_mask);
1597 POSTING_READ16(IMR);
1598 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001599 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001600}
1601
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001602static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001603bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001604 u32 invalidate_domains,
1605 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001606{
John Harrisona84c3ae2015-05-29 17:43:57 +01001607 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001608 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001609
John Harrison5fb9de12015-05-29 17:44:07 +01001610 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001611 if (ret)
1612 return ret;
1613
1614 intel_ring_emit(ring, MI_FLUSH);
1615 intel_ring_emit(ring, MI_NOOP);
1616 intel_ring_advance(ring);
1617 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001618}
1619
Chris Wilson3cce4692010-10-27 16:11:02 +01001620static int
John Harrisonee044a82015-05-29 17:44:00 +01001621i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001622{
John Harrisonee044a82015-05-29 17:44:00 +01001623 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001624 int ret;
1625
John Harrison5fb9de12015-05-29 17:44:07 +01001626 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001627 if (ret)
1628 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001629
Chris Wilson3cce4692010-10-27 16:11:02 +01001630 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1631 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001632 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001633 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001634 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001635
Chris Wilson3cce4692010-10-27 16:11:02 +01001636 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001637}
1638
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001639static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001640gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001641{
1642 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001643 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001644 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001645
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001646 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1647 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001648
Chris Wilson7338aef2012-04-24 21:48:47 +01001649 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001650 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001651 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001652 I915_WRITE_IMR(ring,
1653 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001654 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001655 else
1656 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001657 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001658 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001659 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001660
1661 return true;
1662}
1663
1664static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001665gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001666{
1667 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001668 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001669 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001670
Chris Wilson7338aef2012-04-24 21:48:47 +01001671 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001672 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001673 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001674 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001675 else
1676 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001677 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001678 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001679 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001680}
1681
Ben Widawskya19d2932013-05-28 19:22:30 -07001682static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001683hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001684{
1685 struct drm_device *dev = ring->dev;
1686 struct drm_i915_private *dev_priv = dev->dev_private;
1687 unsigned long flags;
1688
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001689 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001690 return false;
1691
Daniel Vetter59cdb632013-07-04 23:35:28 +02001692 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001693 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001694 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001695 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001696 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001697 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001698
1699 return true;
1700}
1701
1702static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001703hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001704{
1705 struct drm_device *dev = ring->dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 unsigned long flags;
1708
Daniel Vetter59cdb632013-07-04 23:35:28 +02001709 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001710 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001711 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001712 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001713 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001714 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001715}
1716
Ben Widawskyabd58f02013-11-02 21:07:09 -07001717static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001718gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001719{
1720 struct drm_device *dev = ring->dev;
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 unsigned long flags;
1723
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001724 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001725 return false;
1726
1727 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1728 if (ring->irq_refcount++ == 0) {
1729 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1730 I915_WRITE_IMR(ring,
1731 ~(ring->irq_enable_mask |
1732 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1733 } else {
1734 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1735 }
1736 POSTING_READ(RING_IMR(ring->mmio_base));
1737 }
1738 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1739
1740 return true;
1741}
1742
1743static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001744gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001745{
1746 struct drm_device *dev = ring->dev;
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 unsigned long flags;
1749
1750 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1751 if (--ring->irq_refcount == 0) {
1752 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1753 I915_WRITE_IMR(ring,
1754 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1755 } else {
1756 I915_WRITE_IMR(ring, ~0);
1757 }
1758 POSTING_READ(RING_IMR(ring->mmio_base));
1759 }
1760 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1761}
1762
Zou Nan haid1b851f2010-05-21 09:08:57 +08001763static int
John Harrison53fddaf2015-05-29 17:44:02 +01001764i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001765 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001766 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001767{
John Harrison53fddaf2015-05-29 17:44:02 +01001768 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001769 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001770
John Harrison5fb9de12015-05-29 17:44:07 +01001771 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001772 if (ret)
1773 return ret;
1774
Chris Wilson78501ea2010-10-27 12:18:21 +01001775 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001776 MI_BATCH_BUFFER_START |
1777 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001778 (dispatch_flags & I915_DISPATCH_SECURE ?
1779 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001780 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001781 intel_ring_advance(ring);
1782
Zou Nan haid1b851f2010-05-21 09:08:57 +08001783 return 0;
1784}
1785
Daniel Vetterb45305f2012-12-17 16:21:27 +01001786/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1787#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001788#define I830_TLB_ENTRIES (2)
1789#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001790static int
John Harrison53fddaf2015-05-29 17:44:02 +01001791i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001792 u64 offset, u32 len,
1793 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001794{
John Harrison53fddaf2015-05-29 17:44:02 +01001795 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001796 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001797 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001798
John Harrison5fb9de12015-05-29 17:44:07 +01001799 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001800 if (ret)
1801 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001802
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001803 /* Evict the invalid PTE TLBs */
1804 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1805 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1806 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1807 intel_ring_emit(ring, cs_offset);
1808 intel_ring_emit(ring, 0xdeadbeef);
1809 intel_ring_emit(ring, MI_NOOP);
1810 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001811
John Harrison8e004ef2015-02-13 11:48:10 +00001812 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001813 if (len > I830_BATCH_LIMIT)
1814 return -ENOSPC;
1815
John Harrison5fb9de12015-05-29 17:44:07 +01001816 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001817 if (ret)
1818 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001819
1820 /* Blit the batch (which has now all relocs applied) to the
1821 * stable batch scratch bo area (so that the CS never
1822 * stumbles over its tlb invalidation bug) ...
1823 */
1824 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1825 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001826 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001827 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001828 intel_ring_emit(ring, 4096);
1829 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001830
Daniel Vetterb45305f2012-12-17 16:21:27 +01001831 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001832 intel_ring_emit(ring, MI_NOOP);
1833 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001834
1835 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001836 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001837 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001838
John Harrison5fb9de12015-05-29 17:44:07 +01001839 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001840 if (ret)
1841 return ret;
1842
1843 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001844 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1845 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001846 intel_ring_emit(ring, offset + len - 8);
1847 intel_ring_emit(ring, MI_NOOP);
1848 intel_ring_advance(ring);
1849
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001850 return 0;
1851}
1852
1853static int
John Harrison53fddaf2015-05-29 17:44:02 +01001854i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001855 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001856 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001857{
John Harrison53fddaf2015-05-29 17:44:02 +01001858 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001859 int ret;
1860
John Harrison5fb9de12015-05-29 17:44:07 +01001861 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001862 if (ret)
1863 return ret;
1864
Chris Wilson65f56872012-04-17 16:38:12 +01001865 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001866 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1867 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001868 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869
Eric Anholt62fdfea2010-05-21 13:26:39 -07001870 return 0;
1871}
1872
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001873static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001874{
Chris Wilson05394f32010-11-08 19:18:58 +00001875 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001876
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001877 obj = ring->status_page.obj;
1878 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001879 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001880
Chris Wilson9da3da62012-06-01 15:20:22 +01001881 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001882 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001883 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001884 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001885}
1886
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001887static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001888{
Chris Wilson05394f32010-11-08 19:18:58 +00001889 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001890
Chris Wilsone3efda42014-04-09 09:19:41 +01001891 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001892 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001893 int ret;
1894
1895 obj = i915_gem_alloc_object(ring->dev, 4096);
1896 if (obj == NULL) {
1897 DRM_ERROR("Failed to allocate status page\n");
1898 return -ENOMEM;
1899 }
1900
1901 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1902 if (ret)
1903 goto err_unref;
1904
Chris Wilson1f767e02014-07-03 17:33:03 -04001905 flags = 0;
1906 if (!HAS_LLC(ring->dev))
1907 /* On g33, we cannot place HWS above 256MiB, so
1908 * restrict its pinning to the low mappable arena.
1909 * Though this restriction is not documented for
1910 * gen4, gen5, or byt, they also behave similarly
1911 * and hang if the HWS is placed at the top of the
1912 * GTT. To generalise, it appears that all !llc
1913 * platforms have issues with us placing the HWS
1914 * above the mappable region (even though we never
1915 * actualy map it).
1916 */
1917 flags |= PIN_MAPPABLE;
1918 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001919 if (ret) {
1920err_unref:
1921 drm_gem_object_unreference(&obj->base);
1922 return ret;
1923 }
1924
1925 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001926 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001927
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001928 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001929 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001930 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001931
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001932 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1933 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001934
1935 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001936}
1937
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001938static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001939{
1940 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001941
1942 if (!dev_priv->status_page_dmah) {
1943 dev_priv->status_page_dmah =
1944 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1945 if (!dev_priv->status_page_dmah)
1946 return -ENOMEM;
1947 }
1948
Chris Wilson6b8294a2012-11-16 11:43:20 +00001949 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1950 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1951
1952 return 0;
1953}
1954
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001955void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1956{
1957 iounmap(ringbuf->virtual_start);
1958 ringbuf->virtual_start = NULL;
1959 i915_gem_object_ggtt_unpin(ringbuf->obj);
1960}
1961
1962int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1963 struct intel_ringbuffer *ringbuf)
1964{
1965 struct drm_i915_private *dev_priv = to_i915(dev);
1966 struct drm_i915_gem_object *obj = ringbuf->obj;
1967 int ret;
1968
1969 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1970 if (ret)
1971 return ret;
1972
1973 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1974 if (ret) {
1975 i915_gem_object_ggtt_unpin(obj);
1976 return ret;
1977 }
1978
1979 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1980 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1981 if (ringbuf->virtual_start == NULL) {
1982 i915_gem_object_ggtt_unpin(obj);
1983 return -EINVAL;
1984 }
1985
1986 return 0;
1987}
1988
Oscar Mateo84c23772014-07-24 17:04:15 +01001989void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001990{
Oscar Mateo2919d292014-07-03 16:28:02 +01001991 drm_gem_object_unreference(&ringbuf->obj->base);
1992 ringbuf->obj = NULL;
1993}
1994
Oscar Mateo84c23772014-07-24 17:04:15 +01001995int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1996 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001997{
Chris Wilsone3efda42014-04-09 09:19:41 +01001998 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001999
2000 obj = NULL;
2001 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002002 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002003 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002004 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002005 if (obj == NULL)
2006 return -ENOMEM;
2007
Akash Goel24f3a8c2014-06-17 10:59:42 +05302008 /* mark ring buffers as read-only from GPU side by default */
2009 obj->gt_ro = 1;
2010
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002011 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002012
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002013 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002014}
2015
Ben Widawskyc43b5632012-04-16 14:07:40 -07002016static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002017 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002018{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002019 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002020 int ret;
2021
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002022 WARN_ON(ring->buffer);
2023
2024 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2025 if (!ringbuf)
2026 return -ENOMEM;
2027 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002028
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002029 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002030 INIT_LIST_HEAD(&ring->active_list);
2031 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002032 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002033 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002034 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002035 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002036 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002037
Chris Wilsonb259f672011-03-29 13:19:09 +01002038 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002039
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002040 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002041 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002042 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002043 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002044 } else {
2045 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002046 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002047 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002048 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002049 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002050
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002051 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002052
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002053 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2054 if (ret) {
2055 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2056 ring->name, ret);
2057 goto error;
2058 }
2059
2060 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2061 if (ret) {
2062 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2063 ring->name, ret);
2064 intel_destroy_ringbuffer_obj(ringbuf);
2065 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002066 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002067
Chris Wilson55249ba2010-12-22 14:04:47 +00002068 /* Workaround an erratum on the i830 which causes a hang if
2069 * the TAIL pointer points to within the last 2 cachelines
2070 * of the buffer.
2071 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002072 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002073 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002074 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002075
Brad Volkin44e895a2014-05-10 14:10:43 -07002076 ret = i915_cmd_parser_init_ring(ring);
2077 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002078 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002079
Oscar Mateo8ee14972014-05-22 14:13:34 +01002080 return 0;
2081
2082error:
2083 kfree(ringbuf);
2084 ring->buffer = NULL;
2085 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002086}
2087
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002088void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002089{
John Harrison6402c332014-10-31 12:00:26 +00002090 struct drm_i915_private *dev_priv;
2091 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002092
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002093 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002094 return;
2095
John Harrison6402c332014-10-31 12:00:26 +00002096 dev_priv = to_i915(ring->dev);
2097 ringbuf = ring->buffer;
2098
Chris Wilsone3efda42014-04-09 09:19:41 +01002099 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002100 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002101
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002102 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002103 intel_destroy_ringbuffer_obj(ringbuf);
Chris Wilson78501ea2010-10-27 12:18:21 +01002104
Zou Nan hai8d192152010-11-02 16:31:01 +08002105 if (ring->cleanup)
2106 ring->cleanup(ring);
2107
Chris Wilson78501ea2010-10-27 12:18:21 +01002108 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002109
2110 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002111 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002112
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002113 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002114 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002115}
2116
Chris Wilson595e1ee2015-04-07 16:20:51 +01002117static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002118{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002119 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002120 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002121 unsigned space;
2122 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002123
Dave Gordonebd0fd42014-11-27 11:22:49 +00002124 if (intel_ring_space(ringbuf) >= n)
2125 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002126
John Harrison79bbcc22015-06-30 12:40:55 +01002127 /* The whole point of reserving space is to not wait! */
2128 WARN_ON(ringbuf->reserved_in_use);
2129
Chris Wilsona71d8d92012-02-15 11:25:36 +00002130 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002131 space = __intel_ring_space(request->postfix, ringbuf->tail,
2132 ringbuf->size);
2133 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002134 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002135 }
2136
Chris Wilson595e1ee2015-04-07 16:20:51 +01002137 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002138 return -ENOSPC;
2139
Daniel Vettera4b3a572014-11-26 14:17:05 +01002140 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002141 if (ret)
2142 return ret;
2143
Chris Wilsonb4716182015-04-27 13:41:17 +01002144 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002145 return 0;
2146}
2147
John Harrison79bbcc22015-06-30 12:40:55 +01002148static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002149{
2150 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002151 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002152
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002153 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002154 rem /= 4;
2155 while (rem--)
2156 iowrite32(MI_NOOP, virt++);
2157
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002158 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002159 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002160}
2161
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002162int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002163{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002164 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002165
Chris Wilson3e960502012-11-27 16:22:54 +00002166 /* Wait upon the last request to be completed */
2167 if (list_empty(&ring->request_list))
2168 return 0;
2169
Daniel Vettera4b3a572014-11-26 14:17:05 +01002170 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002171 struct drm_i915_gem_request,
2172 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002173
Chris Wilsonb4716182015-04-27 13:41:17 +01002174 /* Make sure we do not trigger any retires */
2175 return __i915_wait_request(req,
2176 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2177 to_i915(ring->dev)->mm.interruptible,
2178 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002179}
2180
John Harrison6689cb22015-03-19 12:30:08 +00002181int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002182{
John Harrison6689cb22015-03-19 12:30:08 +00002183 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002184 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002185}
2186
John Harrisonccd98fe2015-05-29 17:44:09 +01002187int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2188{
2189 /*
2190 * The first call merely notes the reserve request and is common for
2191 * all back ends. The subsequent localised _begin() call actually
2192 * ensures that the reservation is available. Without the begin, if
2193 * the request creator immediately submitted the request without
2194 * adding any commands to it then there might not actually be
2195 * sufficient room for the submission commands.
2196 */
2197 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2198
2199 return intel_ring_begin(request, 0);
2200}
2201
John Harrison29b1b412015-06-18 13:10:09 +01002202void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2203{
John Harrisonccd98fe2015-05-29 17:44:09 +01002204 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002205 WARN_ON(ringbuf->reserved_in_use);
2206
2207 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002208}
2209
2210void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2211{
2212 WARN_ON(ringbuf->reserved_in_use);
2213
2214 ringbuf->reserved_size = 0;
2215 ringbuf->reserved_in_use = false;
2216}
2217
2218void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2219{
2220 WARN_ON(ringbuf->reserved_in_use);
2221
2222 ringbuf->reserved_in_use = true;
2223 ringbuf->reserved_tail = ringbuf->tail;
2224}
2225
2226void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2227{
2228 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002229 if (ringbuf->tail > ringbuf->reserved_tail) {
2230 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2231 "request reserved size too small: %d vs %d!\n",
2232 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2233 } else {
2234 /*
2235 * The ring was wrapped while the reserved space was in use.
2236 * That means that some unknown amount of the ring tail was
2237 * no-op filled and skipped. Thus simply adding the ring size
2238 * to the tail and doing the above space check will not work.
2239 * Rather than attempt to track how much tail was skipped,
2240 * it is much simpler to say that also skipping the sanity
2241 * check every once in a while is not a big issue.
2242 */
2243 }
John Harrison29b1b412015-06-18 13:10:09 +01002244
2245 ringbuf->reserved_size = 0;
2246 ringbuf->reserved_in_use = false;
2247}
2248
2249static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002250{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002251 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002252 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2253 int remain_actual = ringbuf->size - ringbuf->tail;
2254 int ret, total_bytes, wait_bytes = 0;
2255 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002256
John Harrison79bbcc22015-06-30 12:40:55 +01002257 if (ringbuf->reserved_in_use)
2258 total_bytes = bytes;
2259 else
2260 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002261
John Harrison79bbcc22015-06-30 12:40:55 +01002262 if (unlikely(bytes > remain_usable)) {
2263 /*
2264 * Not enough space for the basic request. So need to flush
2265 * out the remainder and then wait for base + reserved.
2266 */
2267 wait_bytes = remain_actual + total_bytes;
2268 need_wrap = true;
2269 } else {
2270 if (unlikely(total_bytes > remain_usable)) {
2271 /*
2272 * The base request will fit but the reserved space
2273 * falls off the end. So only need to to wait for the
2274 * reserved size after flushing out the remainder.
2275 */
2276 wait_bytes = remain_actual + ringbuf->reserved_size;
2277 need_wrap = true;
2278 } else if (total_bytes > ringbuf->space) {
2279 /* No wrapping required, just waiting. */
2280 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002281 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002282 }
2283
John Harrison79bbcc22015-06-30 12:40:55 +01002284 if (wait_bytes) {
2285 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002286 if (unlikely(ret))
2287 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002288
2289 if (need_wrap)
2290 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002291 }
2292
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002293 return 0;
2294}
2295
John Harrison5fb9de12015-05-29 17:44:07 +01002296int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002297 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002298{
John Harrison5fb9de12015-05-29 17:44:07 +01002299 struct intel_engine_cs *ring;
2300 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002301 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002302
John Harrison5fb9de12015-05-29 17:44:07 +01002303 WARN_ON(req == NULL);
2304 ring = req->ring;
2305 dev_priv = ring->dev->dev_private;
2306
Daniel Vetter33196de2012-11-14 17:14:05 +01002307 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2308 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002309 if (ret)
2310 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002311
Chris Wilson304d6952014-01-02 14:32:35 +00002312 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2313 if (ret)
2314 return ret;
2315
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002316 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002317 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002318}
2319
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002320/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002321int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002322{
John Harrisonbba09b12015-05-29 17:44:06 +01002323 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002324 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002325 int ret;
2326
2327 if (num_dwords == 0)
2328 return 0;
2329
Chris Wilson18393f62014-04-09 09:19:40 +01002330 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002331 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002332 if (ret)
2333 return ret;
2334
2335 while (num_dwords--)
2336 intel_ring_emit(ring, MI_NOOP);
2337
2338 intel_ring_advance(ring);
2339
2340 return 0;
2341}
2342
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002343void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002344{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002345 struct drm_device *dev = ring->dev;
2346 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002347
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002348 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002349 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2350 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002351 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002352 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002353 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002354
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002355 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002356 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002357}
2358
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002359static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002360 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002361{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002362 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002363
2364 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002365
Chris Wilson12f55812012-07-05 17:14:01 +01002366 /* Disable notification that the ring is IDLE. The GT
2367 * will then assume that it is busy and bring it out of rc6.
2368 */
2369 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2370 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2371
2372 /* Clear the context id. Here be magic! */
2373 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2374
2375 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002376 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002377 GEN6_BSD_SLEEP_INDICATOR) == 0,
2378 50))
2379 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002380
Chris Wilson12f55812012-07-05 17:14:01 +01002381 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002382 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002383 POSTING_READ(RING_TAIL(ring->mmio_base));
2384
2385 /* Let the ring send IDLE messages to the GT again,
2386 * and so let it sleep to conserve power when idle.
2387 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002388 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002389 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002390}
2391
John Harrisona84c3ae2015-05-29 17:43:57 +01002392static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002393 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002394{
John Harrisona84c3ae2015-05-29 17:43:57 +01002395 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002396 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002397 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002398
John Harrison5fb9de12015-05-29 17:44:07 +01002399 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002400 if (ret)
2401 return ret;
2402
Chris Wilson71a77e02011-02-02 12:13:49 +00002403 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002404 if (INTEL_INFO(ring->dev)->gen >= 8)
2405 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002406
2407 /* We always require a command barrier so that subsequent
2408 * commands, such as breadcrumb interrupts, are strictly ordered
2409 * wrt the contents of the write cache being flushed to memory
2410 * (and thus being coherent from the CPU).
2411 */
2412 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2413
Jesse Barnes9a289772012-10-26 09:42:42 -07002414 /*
2415 * Bspec vol 1c.5 - video engine command streamer:
2416 * "If ENABLED, all TLBs will be invalidated once the flush
2417 * operation is complete. This bit is only valid when the
2418 * Post-Sync Operation field is a value of 1h or 3h."
2419 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002420 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002421 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2422
Chris Wilson71a77e02011-02-02 12:13:49 +00002423 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002424 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002425 if (INTEL_INFO(ring->dev)->gen >= 8) {
2426 intel_ring_emit(ring, 0); /* upper addr */
2427 intel_ring_emit(ring, 0); /* value */
2428 } else {
2429 intel_ring_emit(ring, 0);
2430 intel_ring_emit(ring, MI_NOOP);
2431 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002432 intel_ring_advance(ring);
2433 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002434}
2435
2436static int
John Harrison53fddaf2015-05-29 17:44:02 +01002437gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002438 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002439 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002440{
John Harrison53fddaf2015-05-29 17:44:02 +01002441 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002442 bool ppgtt = USES_PPGTT(ring->dev) &&
2443 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002444 int ret;
2445
John Harrison5fb9de12015-05-29 17:44:07 +01002446 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002447 if (ret)
2448 return ret;
2449
2450 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002451 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002452 intel_ring_emit(ring, lower_32_bits(offset));
2453 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002454 intel_ring_emit(ring, MI_NOOP);
2455 intel_ring_advance(ring);
2456
2457 return 0;
2458}
2459
2460static int
John Harrison53fddaf2015-05-29 17:44:02 +01002461hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002462 u64 offset, u32 len,
2463 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002464{
John Harrison53fddaf2015-05-29 17:44:02 +01002465 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002466 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002467
John Harrison5fb9de12015-05-29 17:44:07 +01002468 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002469 if (ret)
2470 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002471
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002472 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002473 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002474 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002475 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002476 /* bit0-7 is the length on GEN6+ */
2477 intel_ring_emit(ring, offset);
2478 intel_ring_advance(ring);
2479
2480 return 0;
2481}
2482
2483static int
John Harrison53fddaf2015-05-29 17:44:02 +01002484gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002485 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002486 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002487{
John Harrison53fddaf2015-05-29 17:44:02 +01002488 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002489 int ret;
2490
John Harrison5fb9de12015-05-29 17:44:07 +01002491 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002492 if (ret)
2493 return ret;
2494
2495 intel_ring_emit(ring,
2496 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002497 (dispatch_flags & I915_DISPATCH_SECURE ?
2498 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002499 /* bit0-7 is the length on GEN6+ */
2500 intel_ring_emit(ring, offset);
2501 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002502
Akshay Joshi0206e352011-08-16 15:34:10 -04002503 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002504}
2505
Chris Wilson549f7362010-10-19 11:19:32 +01002506/* Blitter support (SandyBridge+) */
2507
John Harrisona84c3ae2015-05-29 17:43:57 +01002508static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002509 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002510{
John Harrisona84c3ae2015-05-29 17:43:57 +01002511 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002512 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002513 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002514 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002515
John Harrison5fb9de12015-05-29 17:44:07 +01002516 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002517 if (ret)
2518 return ret;
2519
Chris Wilson71a77e02011-02-02 12:13:49 +00002520 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002521 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002522 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002523
2524 /* We always require a command barrier so that subsequent
2525 * commands, such as breadcrumb interrupts, are strictly ordered
2526 * wrt the contents of the write cache being flushed to memory
2527 * (and thus being coherent from the CPU).
2528 */
2529 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2530
Jesse Barnes9a289772012-10-26 09:42:42 -07002531 /*
2532 * Bspec vol 1c.3 - blitter engine command streamer:
2533 * "If ENABLED, all TLBs will be invalidated once the flush
2534 * operation is complete. This bit is only valid when the
2535 * Post-Sync Operation field is a value of 1h or 3h."
2536 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002537 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002538 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002539 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002540 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002541 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002542 intel_ring_emit(ring, 0); /* upper addr */
2543 intel_ring_emit(ring, 0); /* value */
2544 } else {
2545 intel_ring_emit(ring, 0);
2546 intel_ring_emit(ring, MI_NOOP);
2547 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002548 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002549
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002550 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002551}
2552
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002553int intel_init_render_ring_buffer(struct drm_device *dev)
2554{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002555 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002556 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002557 struct drm_i915_gem_object *obj;
2558 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002559
Daniel Vetter59465b52012-04-11 22:12:48 +02002560 ring->name = "render ring";
2561 ring->id = RCS;
2562 ring->mmio_base = RENDER_RING_BASE;
2563
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002564 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002565 if (i915_semaphore_is_enabled(dev)) {
2566 obj = i915_gem_alloc_object(dev, 4096);
2567 if (obj == NULL) {
2568 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2569 i915.semaphores = 0;
2570 } else {
2571 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2572 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2573 if (ret != 0) {
2574 drm_gem_object_unreference(&obj->base);
2575 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2576 i915.semaphores = 0;
2577 } else
2578 dev_priv->semaphore_obj = obj;
2579 }
2580 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002581
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002582 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002583 ring->add_request = gen6_add_request;
2584 ring->flush = gen8_render_ring_flush;
2585 ring->irq_get = gen8_ring_get_irq;
2586 ring->irq_put = gen8_ring_put_irq;
2587 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2588 ring->get_seqno = gen6_ring_get_seqno;
2589 ring->set_seqno = ring_set_seqno;
2590 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002591 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002592 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002593 ring->semaphore.signal = gen8_rcs_signal;
2594 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002595 }
2596 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002597 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002598 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002599 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002600 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002601 ring->irq_get = gen6_ring_get_irq;
2602 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002603 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002604 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002605 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002606 if (i915_semaphore_is_enabled(dev)) {
2607 ring->semaphore.sync_to = gen6_ring_sync;
2608 ring->semaphore.signal = gen6_signal;
2609 /*
2610 * The current semaphore is only applied on pre-gen8
2611 * platform. And there is no VCS2 ring on the pre-gen8
2612 * platform. So the semaphore between RCS and VCS2 is
2613 * initialized as INVALID. Gen8 will initialize the
2614 * sema between VCS2 and RCS later.
2615 */
2616 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2617 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2618 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2619 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2620 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2621 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2622 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2623 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2624 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2625 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2626 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002627 } else if (IS_GEN5(dev)) {
2628 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002629 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002630 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002631 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002632 ring->irq_get = gen5_ring_get_irq;
2633 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002634 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2635 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002636 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002637 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002638 if (INTEL_INFO(dev)->gen < 4)
2639 ring->flush = gen2_render_ring_flush;
2640 else
2641 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002642 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002643 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002644 if (IS_GEN2(dev)) {
2645 ring->irq_get = i8xx_ring_get_irq;
2646 ring->irq_put = i8xx_ring_put_irq;
2647 } else {
2648 ring->irq_get = i9xx_ring_get_irq;
2649 ring->irq_put = i9xx_ring_put_irq;
2650 }
Daniel Vettere3670312012-04-11 22:12:53 +02002651 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002652 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002653 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002654
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002655 if (IS_HASWELL(dev))
2656 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002657 else if (IS_GEN8(dev))
2658 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002659 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002660 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2661 else if (INTEL_INFO(dev)->gen >= 4)
2662 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2663 else if (IS_I830(dev) || IS_845G(dev))
2664 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2665 else
2666 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002667 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002668 ring->cleanup = render_ring_cleanup;
2669
Daniel Vetterb45305f2012-12-17 16:21:27 +01002670 /* Workaround batchbuffer to combat CS tlb bug. */
2671 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002672 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002673 if (obj == NULL) {
2674 DRM_ERROR("Failed to allocate batch bo\n");
2675 return -ENOMEM;
2676 }
2677
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002678 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002679 if (ret != 0) {
2680 drm_gem_object_unreference(&obj->base);
2681 DRM_ERROR("Failed to ping batch bo\n");
2682 return ret;
2683 }
2684
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002685 ring->scratch.obj = obj;
2686 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002687 }
2688
Daniel Vetter99be1df2014-11-20 00:33:06 +01002689 ret = intel_init_ring_buffer(dev, ring);
2690 if (ret)
2691 return ret;
2692
2693 if (INTEL_INFO(dev)->gen >= 5) {
2694 ret = intel_init_pipe_control(ring);
2695 if (ret)
2696 return ret;
2697 }
2698
2699 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002700}
2701
2702int intel_init_bsd_ring_buffer(struct drm_device *dev)
2703{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002704 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002706
Daniel Vetter58fa3832012-04-11 22:12:49 +02002707 ring->name = "bsd ring";
2708 ring->id = VCS;
2709
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002710 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002711 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002712 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002713 /* gen6 bsd needs a special wa for tail updates */
2714 if (IS_GEN6(dev))
2715 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002716 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002717 ring->add_request = gen6_add_request;
2718 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002719 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002720 if (INTEL_INFO(dev)->gen >= 8) {
2721 ring->irq_enable_mask =
2722 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2723 ring->irq_get = gen8_ring_get_irq;
2724 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002725 ring->dispatch_execbuffer =
2726 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002727 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002728 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002729 ring->semaphore.signal = gen8_xcs_signal;
2730 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002731 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002732 } else {
2733 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2734 ring->irq_get = gen6_ring_get_irq;
2735 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002736 ring->dispatch_execbuffer =
2737 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002738 if (i915_semaphore_is_enabled(dev)) {
2739 ring->semaphore.sync_to = gen6_ring_sync;
2740 ring->semaphore.signal = gen6_signal;
2741 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2742 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2743 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2744 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2745 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2746 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2747 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2748 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2749 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2750 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2751 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002753 } else {
2754 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002755 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002756 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002757 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002758 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002759 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002760 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002761 ring->irq_get = gen5_ring_get_irq;
2762 ring->irq_put = gen5_ring_put_irq;
2763 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002764 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002765 ring->irq_get = i9xx_ring_get_irq;
2766 ring->irq_put = i9xx_ring_put_irq;
2767 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002768 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002769 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002770 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002771
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002772 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002773}
Chris Wilson549f7362010-10-19 11:19:32 +01002774
Zhao Yakui845f74a2014-04-17 10:37:37 +08002775/**
Damien Lespiau62659922015-01-29 14:13:40 +00002776 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002777 */
2778int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2779{
2780 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002781 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002782
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002783 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002784 ring->id = VCS2;
2785
2786 ring->write_tail = ring_write_tail;
2787 ring->mmio_base = GEN8_BSD2_RING_BASE;
2788 ring->flush = gen6_bsd_ring_flush;
2789 ring->add_request = gen6_add_request;
2790 ring->get_seqno = gen6_ring_get_seqno;
2791 ring->set_seqno = ring_set_seqno;
2792 ring->irq_enable_mask =
2793 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2794 ring->irq_get = gen8_ring_get_irq;
2795 ring->irq_put = gen8_ring_put_irq;
2796 ring->dispatch_execbuffer =
2797 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002798 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002799 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002800 ring->semaphore.signal = gen8_xcs_signal;
2801 GEN8_RING_SEMAPHORE_INIT;
2802 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002803 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002804
2805 return intel_init_ring_buffer(dev, ring);
2806}
2807
Chris Wilson549f7362010-10-19 11:19:32 +01002808int intel_init_blt_ring_buffer(struct drm_device *dev)
2809{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002810 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002811 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002812
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002813 ring->name = "blitter ring";
2814 ring->id = BCS;
2815
2816 ring->mmio_base = BLT_RING_BASE;
2817 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002818 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002819 ring->add_request = gen6_add_request;
2820 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002821 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002822 if (INTEL_INFO(dev)->gen >= 8) {
2823 ring->irq_enable_mask =
2824 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2825 ring->irq_get = gen8_ring_get_irq;
2826 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002827 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002828 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002829 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002830 ring->semaphore.signal = gen8_xcs_signal;
2831 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002832 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002833 } else {
2834 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2835 ring->irq_get = gen6_ring_get_irq;
2836 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002837 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002838 if (i915_semaphore_is_enabled(dev)) {
2839 ring->semaphore.signal = gen6_signal;
2840 ring->semaphore.sync_to = gen6_ring_sync;
2841 /*
2842 * The current semaphore is only applied on pre-gen8
2843 * platform. And there is no VCS2 ring on the pre-gen8
2844 * platform. So the semaphore between BCS and VCS2 is
2845 * initialized as INVALID. Gen8 will initialize the
2846 * sema between BCS and VCS2 later.
2847 */
2848 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2849 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2850 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2851 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2852 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2853 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2854 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2855 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2856 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2857 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2858 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002859 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002860 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002861
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002862 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002863}
Chris Wilsona7b97612012-07-20 12:41:08 +01002864
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002865int intel_init_vebox_ring_buffer(struct drm_device *dev)
2866{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002867 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002868 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002869
2870 ring->name = "video enhancement ring";
2871 ring->id = VECS;
2872
2873 ring->mmio_base = VEBOX_RING_BASE;
2874 ring->write_tail = ring_write_tail;
2875 ring->flush = gen6_ring_flush;
2876 ring->add_request = gen6_add_request;
2877 ring->get_seqno = gen6_ring_get_seqno;
2878 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879
2880 if (INTEL_INFO(dev)->gen >= 8) {
2881 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002882 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002883 ring->irq_get = gen8_ring_get_irq;
2884 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002885 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002886 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002887 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002888 ring->semaphore.signal = gen8_xcs_signal;
2889 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002890 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002891 } else {
2892 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2893 ring->irq_get = hsw_vebox_get_irq;
2894 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002895 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002896 if (i915_semaphore_is_enabled(dev)) {
2897 ring->semaphore.sync_to = gen6_ring_sync;
2898 ring->semaphore.signal = gen6_signal;
2899 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2900 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2901 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2902 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2903 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2904 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2905 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2906 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2907 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2908 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2909 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002910 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002911 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002912
2913 return intel_init_ring_buffer(dev, ring);
2914}
2915
Chris Wilsona7b97612012-07-20 12:41:08 +01002916int
John Harrison4866d722015-05-29 17:43:55 +01002917intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002918{
John Harrison4866d722015-05-29 17:43:55 +01002919 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002920 int ret;
2921
2922 if (!ring->gpu_caches_dirty)
2923 return 0;
2924
John Harrisona84c3ae2015-05-29 17:43:57 +01002925 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002926 if (ret)
2927 return ret;
2928
John Harrisona84c3ae2015-05-29 17:43:57 +01002929 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002930
2931 ring->gpu_caches_dirty = false;
2932 return 0;
2933}
2934
2935int
John Harrison2f200552015-05-29 17:43:53 +01002936intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002937{
John Harrison2f200552015-05-29 17:43:53 +01002938 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002939 uint32_t flush_domains;
2940 int ret;
2941
2942 flush_domains = 0;
2943 if (ring->gpu_caches_dirty)
2944 flush_domains = I915_GEM_GPU_DOMAINS;
2945
John Harrisona84c3ae2015-05-29 17:43:57 +01002946 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002947 if (ret)
2948 return ret;
2949
John Harrisona84c3ae2015-05-29 17:43:57 +01002950 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002951
2952 ring->gpu_caches_dirty = false;
2953 return 0;
2954}
Chris Wilsone3efda42014-04-09 09:19:41 +01002955
2956void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002957intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002958{
2959 int ret;
2960
2961 if (!intel_ring_initialized(ring))
2962 return;
2963
2964 ret = intel_ring_idle(ring);
2965 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2966 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2967 ring->name, ret);
2968
2969 stop_ring(ring);
2970}