blob: 0757ee427ad7268fbeb83f7d3baed25ad8041ee5 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Imre Deak78597992016-06-16 16:37:20 +0300429static int
430bxt_power_sequencer_idx(struct intel_dp *intel_dp)
431{
432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
433 struct drm_device *dev = intel_dig_port->base.base.dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
435
436 lockdep_assert_held(&dev_priv->pps_mutex);
437
438 /* We should never land here with regular DP ports */
439 WARN_ON(!is_edp(intel_dp));
440
441 /*
442 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
443 * mapping needs to be retrieved from VBT, for now just hard-code to
444 * use instance #0 always.
445 */
446 if (!intel_dp->pps_reset)
447 return 0;
448
449 intel_dp->pps_reset = false;
450
451 /*
452 * Only the HW needs to be reprogrammed, the SW state is fixed and
453 * has been setup during connector init.
454 */
455 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
456
457 return 0;
458}
459
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300460typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
461 enum pipe pipe);
462
463static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
467}
468
469static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
473}
474
475static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
476 enum pipe pipe)
477{
478 return true;
479}
480
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300482vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
483 enum port port,
484 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485{
Jani Nikulabf13e812013-09-06 07:40:05 +0300486 enum pipe pipe;
487
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
489 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
490 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491
492 if (port_sel != PANEL_PORT_SELECT_VLV(port))
493 continue;
494
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300495 if (!pipe_check(dev_priv, pipe))
496 continue;
497
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300499 }
500
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300501 return INVALID_PIPE;
502}
503
504static void
505vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
506{
507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
508 struct drm_device *dev = intel_dig_port->base.base.dev;
509 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300510 enum port port = intel_dig_port->port;
511
512 lockdep_assert_held(&dev_priv->pps_mutex);
513
514 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300515 /* first pick one where the panel is on */
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_pp_on);
518 /* didn't find one? pick one where vdd is on */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_has_vdd_on);
522 /* didn't find one? pick one with just the correct port */
523 if (intel_dp->pps_pipe == INVALID_PIPE)
524 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
525 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300526
527 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
528 if (intel_dp->pps_pipe == INVALID_PIPE) {
529 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
530 port_name(port));
531 return;
532 }
533
534 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
535 port_name(port), pipe_name(intel_dp->pps_pipe));
536
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300537 intel_dp_init_panel_power_sequencer(dev, intel_dp);
538 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300539}
540
Imre Deak78597992016-06-16 16:37:20 +0300541void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300542{
543 struct drm_device *dev = dev_priv->dev;
544 struct intel_encoder *encoder;
545
Imre Deak78597992016-06-16 16:37:20 +0300546 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
547 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300548 return;
549
550 /*
551 * We can't grab pps_mutex here due to deadlock with power_domain
552 * mutex when power_domain functions are called while holding pps_mutex.
553 * That also means that in order to use pps_pipe the code needs to
554 * hold both a power domain reference and pps_mutex, and the power domain
555 * reference get/put must be done while _not_ holding pps_mutex.
556 * pps_{lock,unlock}() do these steps in the correct order, so one
557 * should use them always.
558 */
559
Jani Nikula19c80542015-12-16 12:48:16 +0200560 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300561 struct intel_dp *intel_dp;
562
563 if (encoder->type != INTEL_OUTPUT_EDP)
564 continue;
565
566 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300567 if (IS_BROXTON(dev))
568 intel_dp->pps_reset = true;
569 else
570 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300571 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300572}
573
Imre Deak8e8232d2016-06-16 16:37:21 +0300574struct pps_registers {
575 i915_reg_t pp_ctrl;
576 i915_reg_t pp_stat;
577 i915_reg_t pp_on;
578 i915_reg_t pp_off;
579 i915_reg_t pp_div;
580};
581
582static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
583 struct intel_dp *intel_dp,
584 struct pps_registers *regs)
585{
586 memset(regs, 0, sizeof(*regs));
587
588 if (IS_BROXTON(dev_priv)) {
589 int idx = bxt_power_sequencer_idx(intel_dp);
590
591 regs->pp_ctrl = BXT_PP_CONTROL(idx);
592 regs->pp_stat = BXT_PP_STATUS(idx);
593 regs->pp_on = BXT_PP_ON_DELAYS(idx);
594 regs->pp_off = BXT_PP_OFF_DELAYS(idx);
595 } else if (HAS_PCH_SPLIT(dev_priv)) {
596 regs->pp_ctrl = PCH_PP_CONTROL;
597 regs->pp_stat = PCH_PP_STATUS;
598 regs->pp_on = PCH_PP_ON_DELAYS;
599 regs->pp_off = PCH_PP_OFF_DELAYS;
600 regs->pp_div = PCH_PP_DIVISOR;
601 } else {
602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
604 regs->pp_ctrl = VLV_PIPE_PP_CONTROL(pipe);
605 regs->pp_stat = VLV_PIPE_PP_STATUS(pipe);
606 regs->pp_on = VLV_PIPE_PP_ON_DELAYS(pipe);
607 regs->pp_off = VLV_PIPE_PP_OFF_DELAYS(pipe);
608 regs->pp_div = VLV_PIPE_PP_DIVISOR(pipe);
609 }
610}
611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612static i915_reg_t
613_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300614{
Imre Deak8e8232d2016-06-16 16:37:21 +0300615 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300616
Imre Deak8e8232d2016-06-16 16:37:21 +0300617 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
618 &regs);
619
620 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300621}
622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623static i915_reg_t
624_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300625{
Imre Deak8e8232d2016-06-16 16:37:21 +0300626 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300627
Imre Deak8e8232d2016-06-16 16:37:21 +0300628 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
629 &regs);
630
631 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300632}
633
Clint Taylor01527b32014-07-07 13:01:46 -0700634/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
635 This function only applicable when panel PM state is not to be tracked */
636static int edp_notify_handler(struct notifier_block *this, unsigned long code,
637 void *unused)
638{
639 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
640 edp_notifier);
641 struct drm_device *dev = intel_dp_to_dev(intel_dp);
642 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700643
644 if (!is_edp(intel_dp) || code != SYS_RESTART)
645 return 0;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300648
Wayne Boyer666a4532015-12-09 12:29:35 -0800649 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300650 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300652 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300653
Clint Taylor01527b32014-07-07 13:01:46 -0700654 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
655 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
656 pp_div = I915_READ(pp_div_reg);
657 pp_div &= PP_REFERENCE_DIVIDER_MASK;
658
659 /* 0x1F write to PP_DIV_REG sets max cycle delay */
660 I915_WRITE(pp_div_reg, pp_div | 0x1F);
661 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
662 msleep(intel_dp->panel_power_cycle_delay);
663 }
664
Ville Syrjälä773538e82014-09-04 14:54:56 +0300665 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300666
Clint Taylor01527b32014-07-07 13:01:46 -0700667 return 0;
668}
669
Daniel Vetter4be73782014-01-17 14:39:48 +0100670static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700671{
Paulo Zanoni30add222012-10-26 19:05:45 -0200672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700673 struct drm_i915_private *dev_priv = dev->dev_private;
674
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300675 lockdep_assert_held(&dev_priv->pps_mutex);
676
Wayne Boyer666a4532015-12-09 12:29:35 -0800677 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300678 intel_dp->pps_pipe == INVALID_PIPE)
679 return false;
680
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700682}
683
Daniel Vetter4be73782014-01-17 14:39:48 +0100684static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700685{
Paulo Zanoni30add222012-10-26 19:05:45 -0200686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700687 struct drm_i915_private *dev_priv = dev->dev_private;
688
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300689 lockdep_assert_held(&dev_priv->pps_mutex);
690
Wayne Boyer666a4532015-12-09 12:29:35 -0800691 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300692 intel_dp->pps_pipe == INVALID_PIPE)
693 return false;
694
Ville Syrjälä773538e82014-09-04 14:54:56 +0300695 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700696}
697
Keith Packard9b984da2011-09-19 13:54:47 -0700698static void
699intel_dp_check_edp(struct intel_dp *intel_dp)
700{
Paulo Zanoni30add222012-10-26 19:05:45 -0200701 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700702 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700703
Keith Packard9b984da2011-09-19 13:54:47 -0700704 if (!is_edp(intel_dp))
705 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700706
Daniel Vetter4be73782014-01-17 14:39:48 +0100707 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700708 WARN(1, "eDP powered off while attempting aux channel communication.\n");
709 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 I915_READ(_pp_stat_reg(intel_dp)),
711 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700712 }
713}
714
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715static uint32_t
716intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
717{
718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
719 struct drm_device *dev = intel_dig_port->base.base.dev;
720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 uint32_t status;
723 bool done;
724
Daniel Vetteref04f002012-12-01 21:03:59 +0100725#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100726 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300727 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300728 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100729 else
Imre Deak713a6b62016-06-28 13:37:33 +0300730 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100731 if (!done)
732 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
733 has_aux_irq);
734#undef C
735
736 return status;
737}
738
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200739static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200742 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 if (index)
745 return 0;
746
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000747 /*
748 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200749 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000750 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200751 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752}
753
754static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
755{
756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200757 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000758
759 if (index)
760 return 0;
761
Ville Syrjäläa457f542016-03-02 17:22:17 +0200762 /*
763 * The clock divider is based off the cdclk or PCH rawclk, and would
764 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
765 * divide by 2000 and use that
766 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200767 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200768 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200769 else
770 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000771}
772
773static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300774{
775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200776 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300777
Ville Syrjäläa457f542016-03-02 17:22:17 +0200778 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300779 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100780 switch (index) {
781 case 0: return 63;
782 case 1: return 72;
783 default: return 0;
784 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300785 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200786
787 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300788}
789
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000790static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
791{
792 /*
793 * SKL doesn't need us to program the AUX clock divider (Hardware will
794 * derive the clock from CDCLK automatically). We still implement the
795 * get_aux_clock_divider vfunc to plug-in into the existing code.
796 */
797 return index ? 0 : 1;
798}
799
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200800static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
801 bool has_aux_irq,
802 int send_bytes,
803 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000804{
805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
806 struct drm_device *dev = intel_dig_port->base.base.dev;
807 uint32_t precharge, timeout;
808
809 if (IS_GEN6(dev))
810 precharge = 3;
811 else
812 precharge = 5;
813
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200814 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000815 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
816 else
817 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
818
819 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000822 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000823 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000824 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000825 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
826 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000827 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000828}
829
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000830static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
831 bool has_aux_irq,
832 int send_bytes,
833 uint32_t unused)
834{
835 return DP_AUX_CH_CTL_SEND_BUSY |
836 DP_AUX_CH_CTL_DONE |
837 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
838 DP_AUX_CH_CTL_TIME_OUT_ERROR |
839 DP_AUX_CH_CTL_TIME_OUT_1600us |
840 DP_AUX_CH_CTL_RECEIVE_ERROR |
841 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200842 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000843 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
844}
845
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200848 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 uint8_t *recv, int recv_size)
850{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
852 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100856 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100859 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200860 bool vdd;
861
Ville Syrjälä773538e82014-09-04 14:54:56 +0300862 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300863
Ville Syrjälä72c35002014-08-18 22:16:00 +0300864 /*
865 * We will be called with VDD already enabled for dpcd/edid/oui reads.
866 * In such cases we want to leave VDD enabled and it's up to upper layers
867 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
868 * ourselves.
869 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300870 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100871
872 /* dp aux is extremely sensitive to irq latency, hence request the
873 * lowest possible wakeup latency and so prevent the cpu from going into
874 * deep sleep states.
875 */
876 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Keith Packard9b984da2011-09-19 13:54:47 -0700878 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800879
Jesse Barnes11bee432011-08-01 15:02:20 -0700880 /* Try to wait for any previous AUX channel activity */
881 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100882 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700883 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
884 break;
885 msleep(1);
886 }
887
888 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300889 static u32 last_status = -1;
890 const u32 status = I915_READ(ch_ctl);
891
892 if (status != last_status) {
893 WARN(1, "dp_aux_ch not started status 0x%08x\n",
894 status);
895 last_status = status;
896 }
897
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EBUSY;
899 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100900 }
901
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300902 /* Only 5 data registers! */
903 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
904 ret = -E2BIG;
905 goto out;
906 }
907
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000908 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000909 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
910 has_aux_irq,
911 send_bytes,
912 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000913
Chris Wilsonbc866252013-07-21 16:00:03 +0100914 /* Must try at least 3 times according to DP spec */
915 for (try = 0; try < 5; try++) {
916 /* Load the send data into the aux channel data registers */
917 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200918 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_pack_aux(send + i,
920 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilsonbc866252013-07-21 16:00:03 +0100922 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000923 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924
Chris Wilsonbc866252013-07-21 16:00:03 +0100925 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400926
Chris Wilsonbc866252013-07-21 16:00:03 +0100927 /* Clear done status and any errors */
928 I915_WRITE(ch_ctl,
929 status |
930 DP_AUX_CH_CTL_DONE |
931 DP_AUX_CH_CTL_TIME_OUT_ERROR |
932 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400933
Todd Previte74ebf292015-04-15 08:38:41 -0700934 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100935 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700936
937 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
938 * 400us delay required for errors and timeouts
939 * Timeout errors from the HW already meet this
940 * requirement so skip to next iteration
941 */
942 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
943 usleep_range(400, 500);
944 continue;
945 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100946 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700947 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100948 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 }
950
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700952 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 ret = -EBUSY;
954 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 }
956
Jim Bridee058c942015-05-27 10:21:48 -0700957done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 /* Check for timeout or receive error.
959 * Timeouts occur when the sink is not connected
960 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700961 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700962 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 ret = -EIO;
964 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700965 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700966
967 /* Timeouts occur when the device isn't connected, so they're
968 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700969 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800970 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100971 ret = -ETIMEDOUT;
972 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
974
975 /* Unload any bytes sent back from the other side */
976 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
977 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800978
979 /*
980 * By BSpec: "Message sizes of 0 or >20 are not allowed."
981 * We have no idea of what happened so we return -EBUSY so
982 * drm layer takes care for the necessary retries.
983 */
984 if (recv_bytes == 0 || recv_bytes > 20) {
985 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
986 recv_bytes);
987 /*
988 * FIXME: This patch was created on top of a series that
989 * organize the retries at drm level. There EBUSY should
990 * also take care for 1ms wait before retrying.
991 * That aux retries re-org is still needed and after that is
992 * merged we remove this sleep from here.
993 */
994 usleep_range(1000, 1500);
995 ret = -EBUSY;
996 goto out;
997 }
998
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 if (recv_bytes > recv_size)
1000 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001001
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001002 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001003 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001004 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001006 ret = recv_bytes;
1007out:
1008 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1009
Jani Nikula884f19e2014-03-14 16:51:14 +02001010 if (vdd)
1011 edp_panel_vdd_off(intel_dp, false);
1012
Ville Syrjälä773538e82014-09-04 14:54:56 +03001013 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001014
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001015 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001018#define BARE_ADDRESS_SIZE 3
1019#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020static ssize_t
1021intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001023 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1024 uint8_t txbuf[20], rxbuf[20];
1025 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001028 txbuf[0] = (msg->request << 4) |
1029 ((msg->address >> 16) & 0xf);
1030 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001031 txbuf[2] = msg->address & 0xff;
1032 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 switch (msg->request & ~DP_AUX_I2C_MOT) {
1035 case DP_AUX_NATIVE_WRITE:
1036 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001037 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001038 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001039 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001040
Jani Nikula9d1a1032014-03-14 16:51:15 +02001041 if (WARN_ON(txsize > 20))
1042 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Imre Deakd81a67c2016-01-29 14:52:26 +02001044 if (msg->buffer)
1045 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1046 else
1047 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1050 if (ret > 0) {
1051 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001052
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001053 if (ret > 1) {
1054 /* Number of bytes written in a short write. */
1055 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1056 } else {
1057 /* Return payload size. */
1058 ret = msg->size;
1059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001061 break;
1062
1063 case DP_AUX_NATIVE_READ:
1064 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001065 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001066 rxsize = msg->size + 1;
1067
1068 if (WARN_ON(rxsize > 20))
1069 return -E2BIG;
1070
1071 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1072 if (ret > 0) {
1073 msg->reply = rxbuf[0] >> 4;
1074 /*
1075 * Assume happy day, and copy the data. The caller is
1076 * expected to check msg->reply before touching it.
1077 *
1078 * Return payload size.
1079 */
1080 ret--;
1081 memcpy(msg->buffer, rxbuf + 1, ret);
1082 }
1083 break;
1084
1085 default:
1086 ret = -EINVAL;
1087 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001089
Jani Nikula9d1a1032014-03-14 16:51:15 +02001090 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091}
1092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001093static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1094 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001095{
1096 switch (port) {
1097 case PORT_B:
1098 case PORT_C:
1099 case PORT_D:
1100 return DP_AUX_CH_CTL(port);
1101 default:
1102 MISSING_CASE(port);
1103 return DP_AUX_CH_CTL(PORT_B);
1104 }
1105}
1106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1108 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001109{
1110 switch (port) {
1111 case PORT_B:
1112 case PORT_C:
1113 case PORT_D:
1114 return DP_AUX_CH_DATA(port, index);
1115 default:
1116 MISSING_CASE(port);
1117 return DP_AUX_CH_DATA(PORT_B, index);
1118 }
1119}
1120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1122 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001123{
1124 switch (port) {
1125 case PORT_A:
1126 return DP_AUX_CH_CTL(port);
1127 case PORT_B:
1128 case PORT_C:
1129 case PORT_D:
1130 return PCH_DP_AUX_CH_CTL(port);
1131 default:
1132 MISSING_CASE(port);
1133 return DP_AUX_CH_CTL(PORT_A);
1134 }
1135}
1136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001137static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1138 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001139{
1140 switch (port) {
1141 case PORT_A:
1142 return DP_AUX_CH_DATA(port, index);
1143 case PORT_B:
1144 case PORT_C:
1145 case PORT_D:
1146 return PCH_DP_AUX_CH_DATA(port, index);
1147 default:
1148 MISSING_CASE(port);
1149 return DP_AUX_CH_DATA(PORT_A, index);
1150 }
1151}
1152
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001153/*
1154 * On SKL we don't have Aux for port E so we rely
1155 * on VBT to set a proper alternate aux channel.
1156 */
1157static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1158{
1159 const struct ddi_vbt_port_info *info =
1160 &dev_priv->vbt.ddi_port_info[PORT_E];
1161
1162 switch (info->alternate_aux_channel) {
1163 case DP_AUX_A:
1164 return PORT_A;
1165 case DP_AUX_B:
1166 return PORT_B;
1167 case DP_AUX_C:
1168 return PORT_C;
1169 case DP_AUX_D:
1170 return PORT_D;
1171 default:
1172 MISSING_CASE(info->alternate_aux_channel);
1173 return PORT_A;
1174 }
1175}
1176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001177static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1178 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001179{
1180 if (port == PORT_E)
1181 port = skl_porte_aux_port(dev_priv);
1182
1183 switch (port) {
1184 case PORT_A:
1185 case PORT_B:
1186 case PORT_C:
1187 case PORT_D:
1188 return DP_AUX_CH_CTL(port);
1189 default:
1190 MISSING_CASE(port);
1191 return DP_AUX_CH_CTL(PORT_A);
1192 }
1193}
1194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001195static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1196 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197{
1198 if (port == PORT_E)
1199 port = skl_porte_aux_port(dev_priv);
1200
1201 switch (port) {
1202 case PORT_A:
1203 case PORT_B:
1204 case PORT_C:
1205 case PORT_D:
1206 return DP_AUX_CH_DATA(port, index);
1207 default:
1208 MISSING_CASE(port);
1209 return DP_AUX_CH_DATA(PORT_A, index);
1210 }
1211}
1212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001213static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1214 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001215{
1216 if (INTEL_INFO(dev_priv)->gen >= 9)
1217 return skl_aux_ctl_reg(dev_priv, port);
1218 else if (HAS_PCH_SPLIT(dev_priv))
1219 return ilk_aux_ctl_reg(dev_priv, port);
1220 else
1221 return g4x_aux_ctl_reg(dev_priv, port);
1222}
1223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001224static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1225 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001226{
1227 if (INTEL_INFO(dev_priv)->gen >= 9)
1228 return skl_aux_data_reg(dev_priv, port, index);
1229 else if (HAS_PCH_SPLIT(dev_priv))
1230 return ilk_aux_data_reg(dev_priv, port, index);
1231 else
1232 return g4x_aux_data_reg(dev_priv, port, index);
1233}
1234
1235static void intel_aux_reg_init(struct intel_dp *intel_dp)
1236{
1237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1238 enum port port = dp_to_dig_port(intel_dp)->port;
1239 int i;
1240
1241 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1242 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1243 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1244}
1245
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001247intel_dp_aux_fini(struct intel_dp *intel_dp)
1248{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001249 kfree(intel_dp->aux.name);
1250}
1251
Chris Wilson7a418e32016-06-24 14:00:14 +01001252static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001253intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254{
Jani Nikula33ad6622014-03-14 16:51:16 +02001255 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1256 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001258 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001259 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001260
Chris Wilson7a418e32016-06-24 14:00:14 +01001261 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001262 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001263 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264}
1265
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301266static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001267intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301268{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001269 if (intel_dp->num_sink_rates) {
1270 *sink_rates = intel_dp->sink_rates;
1271 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301272 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001273
1274 *sink_rates = default_rates;
1275
1276 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301277}
1278
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001279bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301280{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001281 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1282 struct drm_device *dev = dig_port->base.base.dev;
1283
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301284 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001285 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301286 return false;
1287
1288 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1289 (INTEL_INFO(dev)->gen >= 9))
1290 return true;
1291 else
1292 return false;
1293}
1294
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301295static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001296intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301297{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001298 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1299 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 int size;
1301
Sonika Jindal64987fc2015-05-26 17:50:13 +05301302 if (IS_BROXTON(dev)) {
1303 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301304 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001305 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301306 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301307 size = ARRAY_SIZE(skl_rates);
1308 } else {
1309 *source_rates = default_rates;
1310 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001312
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301313 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001314 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301315 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001316
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301317 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301318}
1319
Daniel Vetter0e503382014-07-04 11:26:04 -03001320static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001321intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001322 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001323{
1324 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 const struct dp_link_dpll *divisor = NULL;
1326 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001327
1328 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001329 divisor = gen4_dpll;
1330 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001331 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001332 divisor = pch_dpll;
1333 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001334 } else if (IS_CHERRYVIEW(dev)) {
1335 divisor = chv_dpll;
1336 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001337 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001338 divisor = vlv_dpll;
1339 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001340 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001341
1342 if (divisor && count) {
1343 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001344 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001345 pipe_config->dpll = divisor[i].dpll;
1346 pipe_config->clock_set = true;
1347 break;
1348 }
1349 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001350 }
1351}
1352
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001353static int intersect_rates(const int *source_rates, int source_len,
1354 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356{
1357 int i = 0, j = 0, k = 0;
1358
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359 while (i < source_len && j < sink_len) {
1360 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001361 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1362 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001363 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301364 ++k;
1365 ++i;
1366 ++j;
1367 } else if (source_rates[i] < sink_rates[j]) {
1368 ++i;
1369 } else {
1370 ++j;
1371 }
1372 }
1373 return k;
1374}
1375
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376static int intel_dp_common_rates(struct intel_dp *intel_dp,
1377 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001378{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001379 const int *source_rates, *sink_rates;
1380 int source_len, sink_len;
1381
1382 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001383 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001384
1385 return intersect_rates(source_rates, source_len,
1386 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001387 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001388}
1389
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001390static void snprintf_int_array(char *str, size_t len,
1391 const int *array, int nelem)
1392{
1393 int i;
1394
1395 str[0] = '\0';
1396
1397 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001398 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001399 if (r >= len)
1400 return;
1401 str += r;
1402 len -= r;
1403 }
1404}
1405
1406static void intel_dp_print_rates(struct intel_dp *intel_dp)
1407{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001408 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001409 int source_len, sink_len, common_len;
1410 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001411 char str[128]; /* FIXME: too big for stack? */
1412
1413 if ((drm_debug & DRM_UT_KMS) == 0)
1414 return;
1415
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001416 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001417 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1418 DRM_DEBUG_KMS("source rates: %s\n", str);
1419
1420 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1421 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1422 DRM_DEBUG_KMS("sink rates: %s\n", str);
1423
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001424 common_len = intel_dp_common_rates(intel_dp, common_rates);
1425 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1426 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001427}
1428
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001429static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301430{
1431 int i = 0;
1432
1433 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1434 if (find == rates[i])
1435 break;
1436
1437 return i;
1438}
1439
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440int
1441intel_dp_max_link_rate(struct intel_dp *intel_dp)
1442{
1443 int rates[DP_MAX_SUPPORTED_RATES] = {};
1444 int len;
1445
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001446 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001447 if (WARN_ON(len <= 0))
1448 return 162000;
1449
1450 return rates[rate_to_index(0, rates) - 1];
1451}
1452
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001453int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1454{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001455 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001456}
1457
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001458void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1459 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001460{
1461 if (intel_dp->num_sink_rates) {
1462 *link_bw = 0;
1463 *rate_select =
1464 intel_dp_rate_select(intel_dp, port_clock);
1465 } else {
1466 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1467 *rate_select = 0;
1468 }
1469}
1470
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001471bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001472intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001473 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001474{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001475 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001476 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001477 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001478 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001479 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001480 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001481 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001482 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001483 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001484 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001485 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001486 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301487 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001488 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001489 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1491 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001492 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301493
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001494 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301495
1496 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001497 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301498
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500
Imre Deakbc7d38a2013-05-16 14:40:36 +03001501 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001502 pipe_config->has_pch_encoder = true;
1503
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001504 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001505 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001506 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507
Jani Nikuladd06f902012-10-19 14:51:50 +03001508 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1509 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1510 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001511
1512 if (INTEL_INFO(dev)->gen >= 9) {
1513 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001514 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001515 if (ret)
1516 return ret;
1517 }
1518
Matt Roperb56676272015-11-04 09:05:27 -08001519 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001520 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1521 intel_connector->panel.fitting_mode);
1522 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001523 intel_pch_panel_fitting(intel_crtc, pipe_config,
1524 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001525 }
1526
Daniel Vettercb1793c2012-06-04 18:39:21 +02001527 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001528 return false;
1529
Daniel Vetter083f9562012-04-20 20:23:49 +02001530 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001532 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001533 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001534
Daniel Vetter36008362013-03-27 00:44:59 +01001535 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1536 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001537 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001538 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301539
1540 /* Get bpp from vbt only for panels that dont have bpp in edid */
1541 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001542 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001543 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001544 dev_priv->vbt.edp.bpp);
1545 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001546 }
1547
Jani Nikula344c5bb2014-09-09 11:25:13 +03001548 /*
1549 * Use the maximum clock and number of lanes the eDP panel
1550 * advertizes being capable of. The panels are generally
1551 * designed to support only a single clock and lane
1552 * configuration, and typically these values correspond to the
1553 * native resolution of the panel.
1554 */
1555 min_lane_count = max_lane_count;
1556 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001557 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001558
Daniel Vetter36008362013-03-27 00:44:59 +01001559 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001560 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1561 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001562
Dave Airliec6930992014-07-14 11:04:39 +10001563 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301564 for (lane_count = min_lane_count;
1565 lane_count <= max_lane_count;
1566 lane_count <<= 1) {
1567
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001568 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001569 link_avail = intel_dp_max_data_rate(link_clock,
1570 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001571
Daniel Vetter36008362013-03-27 00:44:59 +01001572 if (mode_rate <= link_avail) {
1573 goto found;
1574 }
1575 }
1576 }
1577 }
1578
1579 return false;
1580
1581found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001582 if (intel_dp->color_range_auto) {
1583 /*
1584 * See:
1585 * CEA-861-E - 5.1 Default Encoding Parameters
1586 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1587 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001588 pipe_config->limited_color_range =
1589 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1590 } else {
1591 pipe_config->limited_color_range =
1592 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001593 }
1594
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001595 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301596
Daniel Vetter657445f2013-05-04 10:09:18 +02001597 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001598 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001599
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001600 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1601 &link_bw, &rate_select);
1602
1603 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1604 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001605 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001606 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1607 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001608
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001609 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001610 adjusted_mode->crtc_clock,
1611 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001612 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001613
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301614 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301615 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001616 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301617 intel_link_compute_m_n(bpp, lane_count,
1618 intel_connector->panel.downclock_mode->clock,
1619 pipe_config->port_clock,
1620 &pipe_config->dp_m2_n2);
1621 }
1622
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001623 /*
1624 * DPLL0 VCO may need to be adjusted to get the correct
1625 * clock for eDP. This will affect cdclk as well.
1626 */
1627 if (is_edp(intel_dp) &&
1628 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1629 int vco;
1630
1631 switch (pipe_config->port_clock / 2) {
1632 case 108000:
1633 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001634 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001635 break;
1636 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001637 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001638 break;
1639 }
1640
1641 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1642 }
1643
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001644 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001645 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001646
Daniel Vetter36008362013-03-27 00:44:59 +01001647 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001648}
1649
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001650void intel_dp_set_link_params(struct intel_dp *intel_dp,
1651 const struct intel_crtc_state *pipe_config)
1652{
1653 intel_dp->link_rate = pipe_config->port_clock;
1654 intel_dp->lane_count = pipe_config->lane_count;
1655}
1656
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001657static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001659 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001660 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001661 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001662 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001663 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001664 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001665
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001666 intel_dp_set_link_params(intel_dp, crtc->config);
1667
Keith Packard417e8222011-11-01 19:54:11 -07001668 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001669 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001670 *
1671 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001672 * SNB CPU
1673 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001674 * CPT PCH
1675 *
1676 * IBX PCH and CPU are the same for almost everything,
1677 * except that the CPU DP PLL is configured in this
1678 * register
1679 *
1680 * CPT PCH is quite different, having many bits moved
1681 * to the TRANS_DP_CTL register instead. That
1682 * configuration happens (oddly) in ironlake_pch_enable
1683 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001684
Keith Packard417e8222011-11-01 19:54:11 -07001685 /* Preserve the BIOS-computed detected bit. This is
1686 * supposed to be read-only.
1687 */
1688 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001689
Keith Packard417e8222011-11-01 19:54:11 -07001690 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001691 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001692 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001693
Keith Packard417e8222011-11-01 19:54:11 -07001694 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001695
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001696 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001697 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1698 intel_dp->DP |= DP_SYNC_HS_HIGH;
1699 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1700 intel_dp->DP |= DP_SYNC_VS_HIGH;
1701 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1702
Jani Nikula6aba5b62013-10-04 15:08:10 +03001703 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001704 intel_dp->DP |= DP_ENHANCED_FRAMING;
1705
Daniel Vetter7c62a162013-06-01 17:16:20 +02001706 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001707 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001708 u32 trans_dp;
1709
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001710 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001711
1712 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1713 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1714 trans_dp |= TRANS_DP_ENH_FRAMING;
1715 else
1716 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1717 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001718 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001719 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001720 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001721 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001722
1723 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1724 intel_dp->DP |= DP_SYNC_HS_HIGH;
1725 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1726 intel_dp->DP |= DP_SYNC_VS_HIGH;
1727 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1728
Jani Nikula6aba5b62013-10-04 15:08:10 +03001729 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001730 intel_dp->DP |= DP_ENHANCED_FRAMING;
1731
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001732 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001733 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001734 else if (crtc->pipe == PIPE_B)
1735 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001736 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001737}
1738
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001739#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1740#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001741
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001742#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1743#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001744
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001745#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1746#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001747
Imre Deakde9c1b62016-06-16 20:01:46 +03001748static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1749 struct intel_dp *intel_dp);
1750
Daniel Vetter4be73782014-01-17 14:39:48 +01001751static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001752 u32 mask,
1753 u32 value)
1754{
Paulo Zanoni30add222012-10-26 19:05:45 -02001755 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001756 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001757 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001758
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001759 lockdep_assert_held(&dev_priv->pps_mutex);
1760
Imre Deakde9c1b62016-06-16 20:01:46 +03001761 intel_pps_verify_state(dev_priv, intel_dp);
1762
Jani Nikulabf13e812013-09-06 07:40:05 +03001763 pp_stat_reg = _pp_stat_reg(intel_dp);
1764 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001765
1766 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001767 mask, value,
1768 I915_READ(pp_stat_reg),
1769 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Chris Wilson9036ff02016-06-30 15:33:09 +01001771 if (intel_wait_for_register(dev_priv,
1772 pp_stat_reg, mask, value,
1773 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001774 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001775 I915_READ(pp_stat_reg),
1776 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001777
1778 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001779}
1780
Daniel Vetter4be73782014-01-17 14:39:48 +01001781static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001782{
1783 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001784 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001785}
1786
Daniel Vetter4be73782014-01-17 14:39:48 +01001787static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001788{
Keith Packardbd943152011-09-18 23:09:52 -07001789 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001790 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001791}
Keith Packardbd943152011-09-18 23:09:52 -07001792
Daniel Vetter4be73782014-01-17 14:39:48 +01001793static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001794{
Abhay Kumard28d4732016-01-22 17:39:04 -08001795 ktime_t panel_power_on_time;
1796 s64 panel_power_off_duration;
1797
Keith Packard99ea7122011-11-01 19:57:50 -07001798 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001799
Abhay Kumard28d4732016-01-22 17:39:04 -08001800 /* take the difference of currrent time and panel power off time
1801 * and then make panel wait for t11_t12 if needed. */
1802 panel_power_on_time = ktime_get_boottime();
1803 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1804
Paulo Zanonidce56b32013-12-19 14:29:40 -02001805 /* When we disable the VDD override bit last we have to do the manual
1806 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001807 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1808 wait_remaining_ms_from_jiffies(jiffies,
1809 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001810
Daniel Vetter4be73782014-01-17 14:39:48 +01001811 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001812}
Keith Packardbd943152011-09-18 23:09:52 -07001813
Daniel Vetter4be73782014-01-17 14:39:48 +01001814static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001815{
1816 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1817 intel_dp->backlight_on_delay);
1818}
1819
Daniel Vetter4be73782014-01-17 14:39:48 +01001820static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001821{
1822 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1823 intel_dp->backlight_off_delay);
1824}
Keith Packard99ea7122011-11-01 19:57:50 -07001825
Keith Packard832dd3c2011-11-01 19:34:06 -07001826/* Read the current pp_control value, unlocking the register if it
1827 * is locked
1828 */
1829
Jesse Barnes453c5422013-03-28 09:55:41 -07001830static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001831{
Jesse Barnes453c5422013-03-28 09:55:41 -07001832 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1833 struct drm_i915_private *dev_priv = dev->dev_private;
1834 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001835
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001836 lockdep_assert_held(&dev_priv->pps_mutex);
1837
Jani Nikulabf13e812013-09-06 07:40:05 +03001838 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301839 if (!IS_BROXTON(dev)) {
1840 control &= ~PANEL_UNLOCK_MASK;
1841 control |= PANEL_UNLOCK_REGS;
1842 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001843 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001844}
1845
Ville Syrjälä951468f2014-09-04 14:55:31 +03001846/*
1847 * Must be paired with edp_panel_vdd_off().
1848 * Must hold pps_mutex around the whole on/off sequence.
1849 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1850 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001851static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001852{
Paulo Zanoni30add222012-10-26 19:05:45 -02001853 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001854 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1855 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001856 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001857 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001858 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001859 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001860 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001861
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001862 lockdep_assert_held(&dev_priv->pps_mutex);
1863
Keith Packard97af61f572011-09-28 16:23:51 -07001864 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001865 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001866
Egbert Eich2c623c12014-11-25 12:54:57 +01001867 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001868 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001869
Daniel Vetter4be73782014-01-17 14:39:48 +01001870 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001871 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001872
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001873 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001874 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001875
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001876 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1877 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001878
Daniel Vetter4be73782014-01-17 14:39:48 +01001879 if (!edp_have_panel_power(intel_dp))
1880 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001881
Jesse Barnes453c5422013-03-28 09:55:41 -07001882 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001883 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001884
Jani Nikulabf13e812013-09-06 07:40:05 +03001885 pp_stat_reg = _pp_stat_reg(intel_dp);
1886 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001887
1888 I915_WRITE(pp_ctrl_reg, pp);
1889 POSTING_READ(pp_ctrl_reg);
1890 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1891 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001892 /*
1893 * If the panel wasn't on, delay before accessing aux channel
1894 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001895 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001896 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1897 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001898 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001899 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001900
1901 return need_to_disable;
1902}
1903
Ville Syrjälä951468f2014-09-04 14:55:31 +03001904/*
1905 * Must be paired with intel_edp_panel_vdd_off() or
1906 * intel_edp_panel_off().
1907 * Nested calls to these functions are not allowed since
1908 * we drop the lock. Caller must use some higher level
1909 * locking to prevent nested calls from other threads.
1910 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001911void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001912{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001913 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001914
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001915 if (!is_edp(intel_dp))
1916 return;
1917
Ville Syrjälä773538e82014-09-04 14:54:56 +03001918 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001919 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001920 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001921
Rob Clarke2c719b2014-12-15 13:56:32 -05001922 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001923 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001924}
1925
Daniel Vetter4be73782014-01-17 14:39:48 +01001926static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001927{
Paulo Zanoni30add222012-10-26 19:05:45 -02001928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001929 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001930 struct intel_digital_port *intel_dig_port =
1931 dp_to_dig_port(intel_dp);
1932 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1933 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001934 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001936
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001937 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001938
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001939 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001940
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001941 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001942 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001943
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001944 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1945 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001946
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001947 pp = ironlake_get_pp_control(intel_dp);
1948 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001949
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001950 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1951 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001952
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 I915_WRITE(pp_ctrl_reg, pp);
1954 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001955
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001956 /* Make sure sequencer is idle before allowing subsequent activity */
1957 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1958 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001959
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001960 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001961 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001962
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001963 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001964 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001965}
1966
Daniel Vetter4be73782014-01-17 14:39:48 +01001967static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001968{
1969 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1970 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001971
Ville Syrjälä773538e82014-09-04 14:54:56 +03001972 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001973 if (!intel_dp->want_panel_vdd)
1974 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001975 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001976}
1977
Imre Deakaba86892014-07-30 15:57:31 +03001978static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1979{
1980 unsigned long delay;
1981
1982 /*
1983 * Queue the timer to fire a long time from now (relative to the power
1984 * down delay) to keep the panel power up across a sequence of
1985 * operations.
1986 */
1987 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1988 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1989}
1990
Ville Syrjälä951468f2014-09-04 14:55:31 +03001991/*
1992 * Must be paired with edp_panel_vdd_on().
1993 * Must hold pps_mutex around the whole on/off sequence.
1994 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1995 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001996static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001997{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001998 struct drm_i915_private *dev_priv =
1999 intel_dp_to_dev(intel_dp)->dev_private;
2000
2001 lockdep_assert_held(&dev_priv->pps_mutex);
2002
Keith Packard97af61f572011-09-28 16:23:51 -07002003 if (!is_edp(intel_dp))
2004 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002005
Rob Clarke2c719b2014-12-15 13:56:32 -05002006 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002007 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002008
Keith Packardbd943152011-09-18 23:09:52 -07002009 intel_dp->want_panel_vdd = false;
2010
Imre Deakaba86892014-07-30 15:57:31 +03002011 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002012 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002013 else
2014 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002015}
2016
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002017static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002018{
Paulo Zanoni30add222012-10-26 19:05:45 -02002019 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002020 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002021 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002022 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002023
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002024 lockdep_assert_held(&dev_priv->pps_mutex);
2025
Keith Packard97af61f572011-09-28 16:23:51 -07002026 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002027 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002028
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002029 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2030 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002031
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002032 if (WARN(edp_have_panel_power(intel_dp),
2033 "eDP port %c panel power already on\n",
2034 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002035 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002036
Daniel Vetter4be73782014-01-17 14:39:48 +01002037 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002038
Jani Nikulabf13e812013-09-06 07:40:05 +03002039 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002040 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002041 if (IS_GEN5(dev)) {
2042 /* ILK workaround: disable reset around power sequence */
2043 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002044 I915_WRITE(pp_ctrl_reg, pp);
2045 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002046 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002047
Keith Packard1c0ae802011-09-19 13:59:29 -07002048 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002049 if (!IS_GEN5(dev))
2050 pp |= PANEL_POWER_RESET;
2051
Jesse Barnes453c5422013-03-28 09:55:41 -07002052 I915_WRITE(pp_ctrl_reg, pp);
2053 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002054
Daniel Vetter4be73782014-01-17 14:39:48 +01002055 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002056 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002057
Keith Packard05ce1a42011-09-29 16:33:01 -07002058 if (IS_GEN5(dev)) {
2059 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002060 I915_WRITE(pp_ctrl_reg, pp);
2061 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002062 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002063}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002064
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002065void intel_edp_panel_on(struct intel_dp *intel_dp)
2066{
2067 if (!is_edp(intel_dp))
2068 return;
2069
2070 pps_lock(intel_dp);
2071 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002072 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002073}
2074
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002075
2076static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002077{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002078 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2079 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002080 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002081 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002082 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002083 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002084 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002085
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086 lockdep_assert_held(&dev_priv->pps_mutex);
2087
Keith Packard97af61f572011-09-28 16:23:51 -07002088 if (!is_edp(intel_dp))
2089 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002090
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002091 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2092 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002093
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002094 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2095 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002096
Jesse Barnes453c5422013-03-28 09:55:41 -07002097 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002098 /* We need to switch off panel power _and_ force vdd, for otherwise some
2099 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002100 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2101 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002102
Jani Nikulabf13e812013-09-06 07:40:05 +03002103 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002104
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002105 intel_dp->want_panel_vdd = false;
2106
Jesse Barnes453c5422013-03-28 09:55:41 -07002107 I915_WRITE(pp_ctrl_reg, pp);
2108 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002109
Abhay Kumard28d4732016-01-22 17:39:04 -08002110 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002111 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002112
2113 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002114 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002115 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002116}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002117
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002118void intel_edp_panel_off(struct intel_dp *intel_dp)
2119{
2120 if (!is_edp(intel_dp))
2121 return;
2122
2123 pps_lock(intel_dp);
2124 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002125 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002126}
2127
Jani Nikula1250d102014-08-12 17:11:39 +03002128/* Enable backlight in the panel power control. */
2129static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002130{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002131 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2132 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002135 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002136
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002137 /*
2138 * If we enable the backlight right away following a panel power
2139 * on, we may see slight flicker as the panel syncs with the eDP
2140 * link. So delay a bit to make sure the image is solid before
2141 * allowing it to appear.
2142 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002143 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002144
Ville Syrjälä773538e82014-09-04 14:54:56 +03002145 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002146
Jesse Barnes453c5422013-03-28 09:55:41 -07002147 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002148 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002149
Jani Nikulabf13e812013-09-06 07:40:05 +03002150 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002151
2152 I915_WRITE(pp_ctrl_reg, pp);
2153 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002154
Ville Syrjälä773538e82014-09-04 14:54:56 +03002155 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002156}
2157
Jani Nikula1250d102014-08-12 17:11:39 +03002158/* Enable backlight PWM and backlight PP control. */
2159void intel_edp_backlight_on(struct intel_dp *intel_dp)
2160{
2161 if (!is_edp(intel_dp))
2162 return;
2163
2164 DRM_DEBUG_KMS("\n");
2165
2166 intel_panel_enable_backlight(intel_dp->attached_connector);
2167 _intel_edp_backlight_on(intel_dp);
2168}
2169
2170/* Disable backlight in the panel power control. */
2171static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002172{
Paulo Zanoni30add222012-10-26 19:05:45 -02002173 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002174 struct drm_i915_private *dev_priv = dev->dev_private;
2175 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002177
Keith Packardf01eca22011-09-28 16:48:10 -07002178 if (!is_edp(intel_dp))
2179 return;
2180
Ville Syrjälä773538e82014-09-04 14:54:56 +03002181 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002182
Jesse Barnes453c5422013-03-28 09:55:41 -07002183 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002184 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002185
Jani Nikulabf13e812013-09-06 07:40:05 +03002186 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002187
2188 I915_WRITE(pp_ctrl_reg, pp);
2189 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002190
Ville Syrjälä773538e82014-09-04 14:54:56 +03002191 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002192
Paulo Zanonidce56b32013-12-19 14:29:40 -02002193 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002194 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002195}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002196
Jani Nikula1250d102014-08-12 17:11:39 +03002197/* Disable backlight PP control and backlight PWM. */
2198void intel_edp_backlight_off(struct intel_dp *intel_dp)
2199{
2200 if (!is_edp(intel_dp))
2201 return;
2202
2203 DRM_DEBUG_KMS("\n");
2204
2205 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002206 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002207}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002208
Jani Nikula73580fb72014-08-12 17:11:41 +03002209/*
2210 * Hook for controlling the panel power control backlight through the bl_power
2211 * sysfs attribute. Take care to handle multiple calls.
2212 */
2213static void intel_edp_backlight_power(struct intel_connector *connector,
2214 bool enable)
2215{
2216 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002217 bool is_enabled;
2218
Ville Syrjälä773538e82014-09-04 14:54:56 +03002219 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002220 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002221 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002222
2223 if (is_enabled == enable)
2224 return;
2225
Jani Nikula23ba9372014-08-27 14:08:43 +03002226 DRM_DEBUG_KMS("panel power control backlight %s\n",
2227 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002228
2229 if (enable)
2230 _intel_edp_backlight_on(intel_dp);
2231 else
2232 _intel_edp_backlight_off(intel_dp);
2233}
2234
Ville Syrjälä64e10772015-10-29 21:26:01 +02002235static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2236{
2237 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2238 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2239 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2240
2241 I915_STATE_WARN(cur_state != state,
2242 "DP port %c state assertion failure (expected %s, current %s)\n",
2243 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002244 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002245}
2246#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2247
2248static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2249{
2250 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2251
2252 I915_STATE_WARN(cur_state != state,
2253 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002254 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002255}
2256#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2257#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2258
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002259static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002260{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002261 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002262 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2263 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002264
Ville Syrjälä64e10772015-10-29 21:26:01 +02002265 assert_pipe_disabled(dev_priv, crtc->pipe);
2266 assert_dp_port_disabled(intel_dp);
2267 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002268
Ville Syrjäläabfce942015-10-29 21:26:03 +02002269 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2270 crtc->config->port_clock);
2271
2272 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2273
2274 if (crtc->config->port_clock == 162000)
2275 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2276 else
2277 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2278
2279 I915_WRITE(DP_A, intel_dp->DP);
2280 POSTING_READ(DP_A);
2281 udelay(500);
2282
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002283 /*
2284 * [DevILK] Work around required when enabling DP PLL
2285 * while a pipe is enabled going to FDI:
2286 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2287 * 2. Program DP PLL enable
2288 */
2289 if (IS_GEN5(dev_priv))
2290 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2291
Daniel Vetter07679352012-09-06 22:15:42 +02002292 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002293
Daniel Vetter07679352012-09-06 22:15:42 +02002294 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002295 POSTING_READ(DP_A);
2296 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002297}
2298
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002299static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002300{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002301 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002302 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2303 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002304
Ville Syrjälä64e10772015-10-29 21:26:01 +02002305 assert_pipe_disabled(dev_priv, crtc->pipe);
2306 assert_dp_port_disabled(intel_dp);
2307 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002308
Ville Syrjäläabfce942015-10-29 21:26:03 +02002309 DRM_DEBUG_KMS("disabling eDP PLL\n");
2310
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002311 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002312
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002313 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002314 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002315 udelay(200);
2316}
2317
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002318/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002319void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002320{
2321 int ret, i;
2322
2323 /* Should have a valid DPCD by this point */
2324 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2325 return;
2326
2327 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002328 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2329 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002330 } else {
2331 /*
2332 * When turning on, we need to retry for 1ms to give the sink
2333 * time to wake up.
2334 */
2335 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002336 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2337 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002338 if (ret == 1)
2339 break;
2340 msleep(1);
2341 }
2342 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002343
2344 if (ret != 1)
2345 DRM_DEBUG_KMS("failed to %s sink power state\n",
2346 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002347}
2348
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002349static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2350 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002351{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002353 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002354 struct drm_device *dev = encoder->base.dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002356 enum intel_display_power_domain power_domain;
2357 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002358 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002359
2360 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002361 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002362 return false;
2363
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002364 ret = false;
2365
Imre Deak6d129be2014-03-05 16:20:54 +02002366 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002367
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002369 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002370
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002371 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002372 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002373 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002374 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002375
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002376 for_each_pipe(dev_priv, p) {
2377 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2378 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2379 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002380 ret = true;
2381
2382 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002383 }
2384 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002385
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002386 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002387 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002388 } else if (IS_CHERRYVIEW(dev)) {
2389 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2390 } else {
2391 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002392 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002393
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002394 ret = true;
2395
2396out:
2397 intel_display_power_put(dev_priv, power_domain);
2398
2399 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002400}
2401
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002402static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002403 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002404{
2405 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002406 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002407 struct drm_device *dev = encoder->base.dev;
2408 struct drm_i915_private *dev_priv = dev->dev_private;
2409 enum port port = dp_to_dig_port(intel_dp)->port;
2410 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002411
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002412 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002413
2414 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002415
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002416 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002417 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2418
2419 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002420 flags |= DRM_MODE_FLAG_PHSYNC;
2421 else
2422 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002423
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002424 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002425 flags |= DRM_MODE_FLAG_PVSYNC;
2426 else
2427 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002428 } else {
2429 if (tmp & DP_SYNC_HS_HIGH)
2430 flags |= DRM_MODE_FLAG_PHSYNC;
2431 else
2432 flags |= DRM_MODE_FLAG_NHSYNC;
2433
2434 if (tmp & DP_SYNC_VS_HIGH)
2435 flags |= DRM_MODE_FLAG_PVSYNC;
2436 else
2437 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002438 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002439
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002440 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002441
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002442 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002443 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002444 pipe_config->limited_color_range = true;
2445
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002446 pipe_config->has_dp_encoder = true;
2447
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002448 pipe_config->lane_count =
2449 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2450
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002451 intel_dp_get_m_n(crtc, pipe_config);
2452
Ville Syrjälä18442d02013-09-13 16:00:08 +03002453 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002454 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002455 pipe_config->port_clock = 162000;
2456 else
2457 pipe_config->port_clock = 270000;
2458 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002459
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002460 pipe_config->base.adjusted_mode.crtc_clock =
2461 intel_dotclock_calculate(pipe_config->port_clock,
2462 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002463
Jani Nikula6aa23e62016-03-24 17:50:20 +02002464 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2465 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002466 /*
2467 * This is a big fat ugly hack.
2468 *
2469 * Some machines in UEFI boot mode provide us a VBT that has 18
2470 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2471 * unknown we fail to light up. Yet the same BIOS boots up with
2472 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2473 * max, not what it tells us to use.
2474 *
2475 * Note: This will still be broken if the eDP panel is not lit
2476 * up by the BIOS, and thus we can't get the mode at module
2477 * load.
2478 */
2479 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002480 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2481 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002482 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002483}
2484
Daniel Vettere8cb4552012-07-01 13:05:48 +02002485static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002486{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002487 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002488 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002489 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2490
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002491 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002492 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002493
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002494 if (HAS_PSR(dev) && !HAS_DDI(dev))
2495 intel_psr_disable(intel_dp);
2496
Daniel Vetter6cb49832012-05-20 17:14:50 +02002497 /* Make sure the panel is off before trying to change the mode. But also
2498 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002499 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002500 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002501 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002502 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002503
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002504 /* disable the port before the pipe on g4x */
2505 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002506 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002507}
2508
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002509static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002510{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002511 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002512 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002513
Ville Syrjälä49277c32014-03-31 18:21:26 +03002514 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002515
2516 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002517 if (port == PORT_A)
2518 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002519}
2520
2521static void vlv_post_disable_dp(struct intel_encoder *encoder)
2522{
2523 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2524
2525 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002526}
2527
Ville Syrjälä580d3812014-04-09 13:29:00 +03002528static void chv_post_disable_dp(struct intel_encoder *encoder)
2529{
2530 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002531 struct drm_device *dev = encoder->base.dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002533
2534 intel_dp_link_down(intel_dp);
2535
Ville Syrjäläa5805162015-05-26 20:42:30 +03002536 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002537
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002538 /* Assert data lane reset */
2539 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002540
Ville Syrjäläa5805162015-05-26 20:42:30 +03002541 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002542}
2543
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002544static void
2545_intel_dp_set_link_train(struct intel_dp *intel_dp,
2546 uint32_t *DP,
2547 uint8_t dp_train_pat)
2548{
2549 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2550 struct drm_device *dev = intel_dig_port->base.base.dev;
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 enum port port = intel_dig_port->port;
2553
2554 if (HAS_DDI(dev)) {
2555 uint32_t temp = I915_READ(DP_TP_CTL(port));
2556
2557 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2558 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2559 else
2560 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2561
2562 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2563 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2564 case DP_TRAINING_PATTERN_DISABLE:
2565 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2566
2567 break;
2568 case DP_TRAINING_PATTERN_1:
2569 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2570 break;
2571 case DP_TRAINING_PATTERN_2:
2572 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2573 break;
2574 case DP_TRAINING_PATTERN_3:
2575 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2576 break;
2577 }
2578 I915_WRITE(DP_TP_CTL(port), temp);
2579
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002580 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2581 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002582 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2583
2584 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2585 case DP_TRAINING_PATTERN_DISABLE:
2586 *DP |= DP_LINK_TRAIN_OFF_CPT;
2587 break;
2588 case DP_TRAINING_PATTERN_1:
2589 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2590 break;
2591 case DP_TRAINING_PATTERN_2:
2592 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2593 break;
2594 case DP_TRAINING_PATTERN_3:
2595 DRM_ERROR("DP training pattern 3 not supported\n");
2596 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2597 break;
2598 }
2599
2600 } else {
2601 if (IS_CHERRYVIEW(dev))
2602 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2603 else
2604 *DP &= ~DP_LINK_TRAIN_MASK;
2605
2606 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2607 case DP_TRAINING_PATTERN_DISABLE:
2608 *DP |= DP_LINK_TRAIN_OFF;
2609 break;
2610 case DP_TRAINING_PATTERN_1:
2611 *DP |= DP_LINK_TRAIN_PAT_1;
2612 break;
2613 case DP_TRAINING_PATTERN_2:
2614 *DP |= DP_LINK_TRAIN_PAT_2;
2615 break;
2616 case DP_TRAINING_PATTERN_3:
2617 if (IS_CHERRYVIEW(dev)) {
2618 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2619 } else {
2620 DRM_ERROR("DP training pattern 3 not supported\n");
2621 *DP |= DP_LINK_TRAIN_PAT_2;
2622 }
2623 break;
2624 }
2625 }
2626}
2627
2628static void intel_dp_enable_port(struct intel_dp *intel_dp)
2629{
2630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2631 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002632 struct intel_crtc *crtc =
2633 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002634
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002635 /* enable with pattern 1 (as per spec) */
2636 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2637 DP_TRAINING_PATTERN_1);
2638
2639 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2640 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002641
2642 /*
2643 * Magic for VLV/CHV. We _must_ first set up the register
2644 * without actually enabling the port, and then do another
2645 * write to enable the port. Otherwise link training will
2646 * fail when the power sequencer is freshly used for this port.
2647 */
2648 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002649 if (crtc->config->has_audio)
2650 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002651
2652 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2653 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002654}
2655
Daniel Vettere8cb4552012-07-01 13:05:48 +02002656static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002657{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002658 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2659 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002661 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002662 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002663 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002664
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002665 if (WARN_ON(dp_reg & DP_PORT_EN))
2666 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002667
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002668 pps_lock(intel_dp);
2669
Wayne Boyer666a4532015-12-09 12:29:35 -08002670 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002671 vlv_init_panel_power_sequencer(intel_dp);
2672
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002673 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002674
2675 edp_panel_vdd_on(intel_dp);
2676 edp_panel_on(intel_dp);
2677 edp_panel_vdd_off(intel_dp, true);
2678
2679 pps_unlock(intel_dp);
2680
Wayne Boyer666a4532015-12-09 12:29:35 -08002681 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002682 unsigned int lane_mask = 0x0;
2683
2684 if (IS_CHERRYVIEW(dev))
2685 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2686
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002687 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2688 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002689 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002690
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002691 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2692 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002693 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002694
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002695 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002696 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002697 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002698 intel_audio_codec_enable(encoder);
2699 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002700}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002701
Jani Nikulaecff4f32013-09-06 07:38:29 +03002702static void g4x_enable_dp(struct intel_encoder *encoder)
2703{
Jani Nikula828f5c62013-09-05 16:44:45 +03002704 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2705
Jani Nikulaecff4f32013-09-06 07:38:29 +03002706 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002707 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002708}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002709
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002710static void vlv_enable_dp(struct intel_encoder *encoder)
2711{
Jani Nikula828f5c62013-09-05 16:44:45 +03002712 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2713
Daniel Vetter4be73782014-01-17 14:39:48 +01002714 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002715 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002716}
2717
Jani Nikulaecff4f32013-09-06 07:38:29 +03002718static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002719{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002720 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002721 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002722
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002723 intel_dp_prepare(encoder);
2724
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002725 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002726 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002727 ironlake_edp_pll_on(intel_dp);
2728}
2729
Ville Syrjälä83b84592014-10-16 21:29:51 +03002730static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2731{
2732 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2733 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2734 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002735 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002736
2737 edp_panel_vdd_off_sync(intel_dp);
2738
2739 /*
2740 * VLV seems to get confused when multiple power seqeuencers
2741 * have the same port selected (even if only one has power/vdd
2742 * enabled). The failure manifests as vlv_wait_port_ready() failing
2743 * CHV on the other hand doesn't seem to mind having the same port
2744 * selected in multiple power seqeuencers, but let's clear the
2745 * port select always when logically disconnecting a power sequencer
2746 * from a port.
2747 */
2748 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2749 pipe_name(pipe), port_name(intel_dig_port->port));
2750 I915_WRITE(pp_on_reg, 0);
2751 POSTING_READ(pp_on_reg);
2752
2753 intel_dp->pps_pipe = INVALID_PIPE;
2754}
2755
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002756static void vlv_steal_power_sequencer(struct drm_device *dev,
2757 enum pipe pipe)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_encoder *encoder;
2761
2762 lockdep_assert_held(&dev_priv->pps_mutex);
2763
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002764 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2765 return;
2766
Jani Nikula19c80542015-12-16 12:48:16 +02002767 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002768 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002769 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002770
2771 if (encoder->type != INTEL_OUTPUT_EDP)
2772 continue;
2773
2774 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002775 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002776
2777 if (intel_dp->pps_pipe != pipe)
2778 continue;
2779
2780 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002781 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002782
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002783 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002784 "stealing pipe %c power sequencer from active eDP port %c\n",
2785 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002786
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002787 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002788 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002789 }
2790}
2791
2792static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2793{
2794 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2795 struct intel_encoder *encoder = &intel_dig_port->base;
2796 struct drm_device *dev = encoder->base.dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002799
2800 lockdep_assert_held(&dev_priv->pps_mutex);
2801
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002802 if (!is_edp(intel_dp))
2803 return;
2804
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002805 if (intel_dp->pps_pipe == crtc->pipe)
2806 return;
2807
2808 /*
2809 * If another power sequencer was being used on this
2810 * port previously make sure to turn off vdd there while
2811 * we still have control of it.
2812 */
2813 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002814 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002815
2816 /*
2817 * We may be stealing the power
2818 * sequencer from another port.
2819 */
2820 vlv_steal_power_sequencer(dev, crtc->pipe);
2821
2822 /* now it's all ours */
2823 intel_dp->pps_pipe = crtc->pipe;
2824
2825 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2826 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2827
2828 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002829 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2830 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002831}
2832
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002833static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2834{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002835 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002836
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002837 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002838}
2839
Jani Nikulaecff4f32013-09-06 07:38:29 +03002840static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002841{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002842 intel_dp_prepare(encoder);
2843
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002844 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002845}
2846
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002847static void chv_pre_enable_dp(struct intel_encoder *encoder)
2848{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002849 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002850
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002851 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002852
2853 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002854 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002855}
2856
Ville Syrjälä9197c882014-04-09 13:29:05 +03002857static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2858{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002859 intel_dp_prepare(encoder);
2860
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002861 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002862}
2863
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002864static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2865{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002866 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002867}
2868
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002869/*
2870 * Fetch AUX CH registers 0x202 - 0x207 which contain
2871 * link status information
2872 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002873bool
Keith Packard93f62da2011-11-01 19:45:03 -07002874intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002875{
Lyude9f085eb2016-04-13 10:58:33 -04002876 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2877 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002878}
2879
Paulo Zanoni11002442014-06-13 18:45:41 -03002880/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002881uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002882intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002883{
Paulo Zanoni30add222012-10-26 19:05:45 -02002884 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302885 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002886 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002887
Vandana Kannan93147262014-11-18 15:45:29 +05302888 if (IS_BROXTON(dev))
2889 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2890 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002891 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302892 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002893 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002894 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002896 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302897 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002898 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302899 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002900 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302901 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002902}
2903
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002904uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002905intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2906{
Paulo Zanoni30add222012-10-26 19:05:45 -02002907 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002908 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002909
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002910 if (INTEL_INFO(dev)->gen >= 9) {
2911 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2913 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2915 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2916 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2917 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302918 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2919 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002920 default:
2921 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2922 }
2923 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002924 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2926 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2928 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2930 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2931 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002932 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002934 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002935 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2942 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002944 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002946 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002947 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002948 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2953 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002956 }
2957 } else {
2958 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2960 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2962 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2963 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2964 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2965 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002966 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302967 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002968 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002969 }
2970}
2971
Daniel Vetter5829975c2015-04-16 11:36:52 +02002972static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002973{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002974 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 unsigned long demph_reg_value, preemph_reg_value,
2976 uniqtranscale_reg_value;
2977 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002978
2979 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302980 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002981 preemph_reg_value = 0x0004000;
2982 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 demph_reg_value = 0x2B405555;
2985 uniqtranscale_reg_value = 0x552AB83A;
2986 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 demph_reg_value = 0x2B404040;
2989 uniqtranscale_reg_value = 0x5548B83A;
2990 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 demph_reg_value = 0x2B245555;
2993 uniqtranscale_reg_value = 0x5560B83A;
2994 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 demph_reg_value = 0x2B405555;
2997 uniqtranscale_reg_value = 0x5598DA3A;
2998 break;
2999 default:
3000 return 0;
3001 }
3002 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003004 preemph_reg_value = 0x0002000;
3005 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003007 demph_reg_value = 0x2B404040;
3008 uniqtranscale_reg_value = 0x5552B83A;
3009 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003011 demph_reg_value = 0x2B404848;
3012 uniqtranscale_reg_value = 0x5580B83A;
3013 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303014 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003015 demph_reg_value = 0x2B404040;
3016 uniqtranscale_reg_value = 0x55ADDA3A;
3017 break;
3018 default:
3019 return 0;
3020 }
3021 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303022 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003023 preemph_reg_value = 0x0000000;
3024 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303025 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003026 demph_reg_value = 0x2B305555;
3027 uniqtranscale_reg_value = 0x5570B83A;
3028 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 demph_reg_value = 0x2B2B4040;
3031 uniqtranscale_reg_value = 0x55ADDA3A;
3032 break;
3033 default:
3034 return 0;
3035 }
3036 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303037 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003038 preemph_reg_value = 0x0006000;
3039 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 demph_reg_value = 0x1B405555;
3042 uniqtranscale_reg_value = 0x55ADDA3A;
3043 break;
3044 default:
3045 return 0;
3046 }
3047 break;
3048 default:
3049 return 0;
3050 }
3051
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003052 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3053 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003054
3055 return 0;
3056}
3057
Daniel Vetter5829975c2015-04-16 11:36:52 +02003058static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003059{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003060 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3061 u32 deemph_reg_value, margin_reg_value;
3062 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003064
3065 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003067 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 deemph_reg_value = 128;
3070 margin_reg_value = 52;
3071 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073 deemph_reg_value = 128;
3074 margin_reg_value = 77;
3075 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003077 deemph_reg_value = 128;
3078 margin_reg_value = 102;
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003081 deemph_reg_value = 128;
3082 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003083 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003084 break;
3085 default:
3086 return 0;
3087 }
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003092 deemph_reg_value = 85;
3093 margin_reg_value = 78;
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003096 deemph_reg_value = 85;
3097 margin_reg_value = 116;
3098 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003100 deemph_reg_value = 85;
3101 margin_reg_value = 154;
3102 break;
3103 default:
3104 return 0;
3105 }
3106 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303107 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003108 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303109 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003110 deemph_reg_value = 64;
3111 margin_reg_value = 104;
3112 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303113 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003114 deemph_reg_value = 64;
3115 margin_reg_value = 154;
3116 break;
3117 default:
3118 return 0;
3119 }
3120 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303121 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003122 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303123 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003124 deemph_reg_value = 43;
3125 margin_reg_value = 154;
3126 break;
3127 default:
3128 return 0;
3129 }
3130 break;
3131 default:
3132 return 0;
3133 }
3134
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003135 chv_set_phy_signal_level(encoder, deemph_reg_value,
3136 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003137
3138 return 0;
3139}
3140
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003141static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003142gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003143{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003144 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003145
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003146 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148 default:
3149 signal_levels |= DP_VOLTAGE_0_4;
3150 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003152 signal_levels |= DP_VOLTAGE_0_6;
3153 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003155 signal_levels |= DP_VOLTAGE_0_8;
3156 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003158 signal_levels |= DP_VOLTAGE_1_2;
3159 break;
3160 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003161 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163 default:
3164 signal_levels |= DP_PRE_EMPHASIS_0;
3165 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003167 signal_levels |= DP_PRE_EMPHASIS_3_5;
3168 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303169 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003170 signal_levels |= DP_PRE_EMPHASIS_6;
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003173 signal_levels |= DP_PRE_EMPHASIS_9_5;
3174 break;
3175 }
3176 return signal_levels;
3177}
3178
Zhenyu Wange3421a12010-04-08 09:43:27 +08003179/* Gen6's DP voltage swing and pre-emphasis control */
3180static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003181gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003182{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003183 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3184 DP_TRAIN_PRE_EMPHASIS_MASK);
3185 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003188 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003190 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3192 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003193 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3195 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003196 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3198 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003199 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003200 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003201 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3202 "0x%x\n", signal_levels);
3203 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003204 }
3205}
3206
Keith Packard1a2eb462011-11-16 16:26:07 -08003207/* Gen7's DP voltage swing and pre-emphasis control */
3208static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003209gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003210{
3211 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3212 DP_TRAIN_PRE_EMPHASIS_MASK);
3213 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003215 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003217 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003219 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3220
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003222 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003224 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3225
Sonika Jindalbd600182014-08-08 16:23:41 +05303226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003227 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003229 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3230
3231 default:
3232 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3233 "0x%x\n", signal_levels);
3234 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3235 }
3236}
3237
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003238void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003239intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003240{
3241 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003242 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003243 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003244 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003245 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003246 uint8_t train_set = intel_dp->train_set[0];
3247
David Weinehallf8896f52015-06-25 11:11:03 +03003248 if (HAS_DDI(dev)) {
3249 signal_levels = ddi_signal_levels(intel_dp);
3250
3251 if (IS_BROXTON(dev))
3252 signal_levels = 0;
3253 else
3254 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003255 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003256 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003257 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003258 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003259 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003260 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003261 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003262 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003263 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003264 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3265 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003266 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003267 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3268 }
3269
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303270 if (mask)
3271 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3272
3273 DRM_DEBUG_KMS("Using vswing level %d\n",
3274 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3275 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3276 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3277 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003278
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003279 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003280
3281 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3282 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003283}
3284
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003285void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003286intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3287 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003288{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003289 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003290 struct drm_i915_private *dev_priv =
3291 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003293 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003294
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003295 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003296 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003297}
3298
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003299void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003300{
3301 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3302 struct drm_device *dev = intel_dig_port->base.base.dev;
3303 struct drm_i915_private *dev_priv = dev->dev_private;
3304 enum port port = intel_dig_port->port;
3305 uint32_t val;
3306
3307 if (!HAS_DDI(dev))
3308 return;
3309
3310 val = I915_READ(DP_TP_CTL(port));
3311 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3312 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3313 I915_WRITE(DP_TP_CTL(port), val);
3314
3315 /*
3316 * On PORT_A we can have only eDP in SST mode. There the only reason
3317 * we need to set idle transmission mode is to work around a HW issue
3318 * where we enable the pipe while not in idle link-training mode.
3319 * In this case there is requirement to wait for a minimum number of
3320 * idle patterns to be sent.
3321 */
3322 if (port == PORT_A)
3323 return;
3324
Chris Wilsona7670172016-06-30 15:33:10 +01003325 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3326 DP_TP_STATUS_IDLE_DONE,
3327 DP_TP_STATUS_IDLE_DONE,
3328 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003329 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3330}
3331
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003333intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003336 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003337 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003338 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003339 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003340 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003341
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003342 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003343 return;
3344
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003345 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003346 return;
3347
Zhao Yakui28c97732009-10-09 11:39:41 +08003348 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003349
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003350 if ((IS_GEN7(dev) && port == PORT_A) ||
3351 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003352 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003353 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003354 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003355 if (IS_CHERRYVIEW(dev))
3356 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3357 else
3358 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003359 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003360 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003361 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003362 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003363
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003364 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3365 I915_WRITE(intel_dp->output_reg, DP);
3366 POSTING_READ(intel_dp->output_reg);
3367
3368 /*
3369 * HW workaround for IBX, we need to move the port
3370 * to transcoder A after disabling it to allow the
3371 * matching HDMI port to be enabled on transcoder A.
3372 */
3373 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003374 /*
3375 * We get CPU/PCH FIFO underruns on the other pipe when
3376 * doing the workaround. Sweep them under the rug.
3377 */
3378 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3379 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3380
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003381 /* always enable with pattern 1 (as per spec) */
3382 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3383 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3384 I915_WRITE(intel_dp->output_reg, DP);
3385 POSTING_READ(intel_dp->output_reg);
3386
3387 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003388 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003389 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003390
3391 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3392 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3393 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003394 }
3395
Keith Packardf01eca22011-09-28 16:48:10 -07003396 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003397
3398 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003399}
3400
Keith Packard26d61aa2011-07-25 20:01:09 -07003401static bool
3402intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003403{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003404 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3405 struct drm_device *dev = dig_port->base.base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407
Lyude9f085eb2016-04-13 10:58:33 -04003408 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3409 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003410 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003411
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003412 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003413
Adam Jacksonedb39242012-09-18 10:58:49 -04003414 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3415 return false; /* DPCD not present */
3416
Lyude9f085eb2016-04-13 10:58:33 -04003417 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3418 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303419 return false;
3420
3421 /*
3422 * Sink count can change between short pulse hpd hence
3423 * a member variable in intel_dp will track any changes
3424 * between short pulse interrupts.
3425 */
3426 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3427
3428 /*
3429 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3430 * a dongle is present but no display. Unless we require to know
3431 * if a dongle is present or not, we don't need to update
3432 * downstream port information. So, an early return here saves
3433 * time from performing other operations which are not required.
3434 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303435 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303436 return false;
3437
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003438 /* Check if the panel supports PSR */
3439 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003440 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003441 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3442 intel_dp->psr_dpcd,
3443 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003444 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3445 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003446 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003447 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303448
3449 if (INTEL_INFO(dev)->gen >= 9 &&
3450 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3451 uint8_t frame_sync_cap;
3452
3453 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003454 drm_dp_dpcd_read(&intel_dp->aux,
3455 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3456 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303457 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3458 /* PSR2 needs frame sync as well */
3459 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3460 DRM_DEBUG_KMS("PSR2 %s on sink",
3461 dev_priv->psr.psr2_support ? "supported" : "not supported");
3462 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003463
3464 /* Read the eDP Display control capabilities registers */
3465 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3466 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003467 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003468 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3469 sizeof(intel_dp->edp_dpcd)))
3470 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3471 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003472 }
3473
Jani Nikulabc5133d2015-09-03 11:16:07 +03003474 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003475 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003476 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003477
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303478 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003479 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003480 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003481 int i;
3482
Lyude9f085eb2016-04-13 10:58:33 -04003483 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3484 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003485
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003486 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3487 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003488
3489 if (val == 0)
3490 break;
3491
Sonika Jindalaf77b972015-05-07 13:59:28 +05303492 /* Value read is in kHz while drm clock is saved in deca-kHz */
3493 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003494 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003495 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303496 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003497
3498 intel_dp_print_rates(intel_dp);
3499
Adam Jacksonedb39242012-09-18 10:58:49 -04003500 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3501 DP_DWN_STRM_PORT_PRESENT))
3502 return true; /* native DP sink */
3503
3504 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3505 return true; /* no per-port downstream info */
3506
Lyude9f085eb2016-04-13 10:58:33 -04003507 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3508 intel_dp->downstream_ports,
3509 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003510 return false; /* downstream port status fetch failed */
3511
3512 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003513}
3514
Adam Jackson0d198322012-05-14 16:05:47 -04003515static void
3516intel_dp_probe_oui(struct intel_dp *intel_dp)
3517{
3518 u8 buf[3];
3519
3520 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3521 return;
3522
Lyude9f085eb2016-04-13 10:58:33 -04003523 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003524 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3525 buf[0], buf[1], buf[2]);
3526
Lyude9f085eb2016-04-13 10:58:33 -04003527 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003528 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3529 buf[0], buf[1], buf[2]);
3530}
3531
Dave Airlie0e32b392014-05-02 14:02:48 +10003532static bool
3533intel_dp_probe_mst(struct intel_dp *intel_dp)
3534{
3535 u8 buf[1];
3536
Nathan Schulte7cc96132016-03-15 10:14:05 -05003537 if (!i915.enable_dp_mst)
3538 return false;
3539
Dave Airlie0e32b392014-05-02 14:02:48 +10003540 if (!intel_dp->can_mst)
3541 return false;
3542
3543 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3544 return false;
3545
Lyude9f085eb2016-04-13 10:58:33 -04003546 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003547 if (buf[0] & DP_MST_CAP) {
3548 DRM_DEBUG_KMS("Sink is MST capable\n");
3549 intel_dp->is_mst = true;
3550 } else {
3551 DRM_DEBUG_KMS("Sink is not MST capable\n");
3552 intel_dp->is_mst = false;
3553 }
3554 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003555
3556 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3557 return intel_dp->is_mst;
3558}
3559
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003560static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003561{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003562 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003563 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003564 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003565 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003566 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003567 int count = 0;
3568 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003569
3570 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003571 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003572 ret = -EIO;
3573 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003574 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003575
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003576 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003577 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003578 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003579 ret = -EIO;
3580 goto out;
3581 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003582
Rodrigo Vivic6297842015-11-05 10:50:20 -08003583 do {
3584 intel_wait_for_vblank(dev, intel_crtc->pipe);
3585
3586 if (drm_dp_dpcd_readb(&intel_dp->aux,
3587 DP_TEST_SINK_MISC, &buf) < 0) {
3588 ret = -EIO;
3589 goto out;
3590 }
3591 count = buf & DP_TEST_COUNT_MASK;
3592 } while (--attempts && count);
3593
3594 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003595 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003596 ret = -ETIMEDOUT;
3597 }
3598
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003599 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003600 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003601 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003602}
3603
3604static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3605{
3606 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003607 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003608 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3609 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003610 int ret;
3611
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003612 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3613 return -EIO;
3614
3615 if (!(buf & DP_TEST_CRC_SUPPORTED))
3616 return -ENOTTY;
3617
3618 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3619 return -EIO;
3620
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003621 if (buf & DP_TEST_SINK_START) {
3622 ret = intel_dp_sink_crc_stop(intel_dp);
3623 if (ret)
3624 return ret;
3625 }
3626
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003627 hsw_disable_ips(intel_crtc);
3628
3629 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3630 buf | DP_TEST_SINK_START) < 0) {
3631 hsw_enable_ips(intel_crtc);
3632 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003633 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003634
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003635 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003636 return 0;
3637}
3638
3639int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3640{
3641 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3642 struct drm_device *dev = dig_port->base.base.dev;
3643 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3644 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003645 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003646 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003647
3648 ret = intel_dp_sink_crc_start(intel_dp);
3649 if (ret)
3650 return ret;
3651
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003652 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003653 intel_wait_for_vblank(dev, intel_crtc->pipe);
3654
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003655 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003656 DP_TEST_SINK_MISC, &buf) < 0) {
3657 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003658 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003659 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003660 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003661
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003662 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003663
3664 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003665 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3666 ret = -ETIMEDOUT;
3667 goto stop;
3668 }
3669
3670 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3671 ret = -EIO;
3672 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003673 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003674
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003675stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003676 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003677 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003678}
3679
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003680static bool
3681intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3682{
Lyude9f085eb2016-04-13 10:58:33 -04003683 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003684 DP_DEVICE_SERVICE_IRQ_VECTOR,
3685 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003686}
3687
Dave Airlie0e32b392014-05-02 14:02:48 +10003688static bool
3689intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3690{
3691 int ret;
3692
Lyude9f085eb2016-04-13 10:58:33 -04003693 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003694 DP_SINK_COUNT_ESI,
3695 sink_irq_vector, 14);
3696 if (ret != 14)
3697 return false;
3698
3699 return true;
3700}
3701
Todd Previtec5d5ab72015-04-15 08:38:38 -07003702static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003703{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003704 uint8_t test_result = DP_TEST_ACK;
3705 return test_result;
3706}
3707
3708static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3709{
3710 uint8_t test_result = DP_TEST_NAK;
3711 return test_result;
3712}
3713
3714static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3715{
3716 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003717 struct intel_connector *intel_connector = intel_dp->attached_connector;
3718 struct drm_connector *connector = &intel_connector->base;
3719
3720 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003721 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003722 intel_dp->aux.i2c_defer_count > 6) {
3723 /* Check EDID read for NACKs, DEFERs and corruption
3724 * (DP CTS 1.2 Core r1.1)
3725 * 4.2.2.4 : Failed EDID read, I2C_NAK
3726 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3727 * 4.2.2.6 : EDID corruption detected
3728 * Use failsafe mode for all cases
3729 */
3730 if (intel_dp->aux.i2c_nack_count > 0 ||
3731 intel_dp->aux.i2c_defer_count > 0)
3732 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3733 intel_dp->aux.i2c_nack_count,
3734 intel_dp->aux.i2c_defer_count);
3735 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3736 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303737 struct edid *block = intel_connector->detect_edid;
3738
3739 /* We have to write the checksum
3740 * of the last block read
3741 */
3742 block += intel_connector->detect_edid->extensions;
3743
Todd Previte559be302015-05-04 07:48:20 -07003744 if (!drm_dp_dpcd_write(&intel_dp->aux,
3745 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303746 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003747 1))
Todd Previte559be302015-05-04 07:48:20 -07003748 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3749
3750 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3751 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3752 }
3753
3754 /* Set test active flag here so userspace doesn't interrupt things */
3755 intel_dp->compliance_test_active = 1;
3756
Todd Previtec5d5ab72015-04-15 08:38:38 -07003757 return test_result;
3758}
3759
3760static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3761{
3762 uint8_t test_result = DP_TEST_NAK;
3763 return test_result;
3764}
3765
3766static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3767{
3768 uint8_t response = DP_TEST_NAK;
3769 uint8_t rxdata = 0;
3770 int status = 0;
3771
Todd Previtec5d5ab72015-04-15 08:38:38 -07003772 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3773 if (status <= 0) {
3774 DRM_DEBUG_KMS("Could not read test request from sink\n");
3775 goto update_status;
3776 }
3777
3778 switch (rxdata) {
3779 case DP_TEST_LINK_TRAINING:
3780 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3781 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3782 response = intel_dp_autotest_link_training(intel_dp);
3783 break;
3784 case DP_TEST_LINK_VIDEO_PATTERN:
3785 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3786 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3787 response = intel_dp_autotest_video_pattern(intel_dp);
3788 break;
3789 case DP_TEST_LINK_EDID_READ:
3790 DRM_DEBUG_KMS("EDID test requested\n");
3791 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3792 response = intel_dp_autotest_edid(intel_dp);
3793 break;
3794 case DP_TEST_LINK_PHY_TEST_PATTERN:
3795 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3796 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3797 response = intel_dp_autotest_phy_pattern(intel_dp);
3798 break;
3799 default:
3800 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3801 break;
3802 }
3803
3804update_status:
3805 status = drm_dp_dpcd_write(&intel_dp->aux,
3806 DP_TEST_RESPONSE,
3807 &response, 1);
3808 if (status <= 0)
3809 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003810}
3811
Dave Airlie0e32b392014-05-02 14:02:48 +10003812static int
3813intel_dp_check_mst_status(struct intel_dp *intel_dp)
3814{
3815 bool bret;
3816
3817 if (intel_dp->is_mst) {
3818 u8 esi[16] = { 0 };
3819 int ret = 0;
3820 int retry;
3821 bool handled;
3822 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3823go_again:
3824 if (bret == true) {
3825
3826 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003827 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003828 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003829 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3830 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003831 intel_dp_stop_link_train(intel_dp);
3832 }
3833
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003834 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003835 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3836
3837 if (handled) {
3838 for (retry = 0; retry < 3; retry++) {
3839 int wret;
3840 wret = drm_dp_dpcd_write(&intel_dp->aux,
3841 DP_SINK_COUNT_ESI+1,
3842 &esi[1], 3);
3843 if (wret == 3) {
3844 break;
3845 }
3846 }
3847
3848 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3849 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003850 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003851 goto go_again;
3852 }
3853 } else
3854 ret = 0;
3855
3856 return ret;
3857 } else {
3858 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3859 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3860 intel_dp->is_mst = false;
3861 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3862 /* send a hotplug event */
3863 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3864 }
3865 }
3866 return -EINVAL;
3867}
3868
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303869static void
3870intel_dp_check_link_status(struct intel_dp *intel_dp)
3871{
3872 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3873 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3874 u8 link_status[DP_LINK_STATUS_SIZE];
3875
3876 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3877
3878 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3879 DRM_ERROR("Failed to get link status\n");
3880 return;
3881 }
3882
3883 if (!intel_encoder->base.crtc)
3884 return;
3885
3886 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3887 return;
3888
3889 /* if link training is requested we should perform it always */
3890 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3891 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3892 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3893 intel_encoder->base.name);
3894 intel_dp_start_link_train(intel_dp);
3895 intel_dp_stop_link_train(intel_dp);
3896 }
3897}
3898
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003899/*
3900 * According to DP spec
3901 * 5.1.2:
3902 * 1. Read DPCD
3903 * 2. Configure link according to Receiver Capabilities
3904 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3905 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303906 *
3907 * intel_dp_short_pulse - handles short pulse interrupts
3908 * when full detection is not required.
3909 * Returns %true if short pulse is handled and full detection
3910 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003911 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303912static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303913intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003914{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003915 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003916 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303917 u8 old_sink_count = intel_dp->sink_count;
3918 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003919
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303920 /*
3921 * Clearing compliance test variables to allow capturing
3922 * of values for next automated test request.
3923 */
3924 intel_dp->compliance_test_active = 0;
3925 intel_dp->compliance_test_type = 0;
3926 intel_dp->compliance_test_data = 0;
3927
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303928 /*
3929 * Now read the DPCD to see if it's actually running
3930 * If the current value of sink count doesn't match with
3931 * the value that was stored earlier or dpcd read failed
3932 * we need to do full detection
3933 */
3934 ret = intel_dp_get_dpcd(intel_dp);
3935
3936 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3937 /* No need to proceed if we are going to do full detect */
3938 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003939 }
3940
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003941 /* Try to read the source of the interrupt */
3942 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3943 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3944 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003945 drm_dp_dpcd_writeb(&intel_dp->aux,
3946 DP_DEVICE_SERVICE_IRQ_VECTOR,
3947 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003948
3949 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003950 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003951 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3952 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3953 }
3954
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303955 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3956 intel_dp_check_link_status(intel_dp);
3957 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303958
3959 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003960}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003961
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003962/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003963static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003964intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003965{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003966 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003967 uint8_t type;
3968
3969 if (!intel_dp_get_dpcd(intel_dp))
3970 return connector_status_disconnected;
3971
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303972 if (is_edp(intel_dp))
3973 return connector_status_connected;
3974
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003975 /* if there's no downstream port, we're done */
3976 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003977 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003978
3979 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003980 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3981 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003982
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303983 return intel_dp->sink_count ?
3984 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003985 }
3986
3987 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003988 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003989 return connector_status_connected;
3990
3991 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003992 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3993 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3994 if (type == DP_DS_PORT_TYPE_VGA ||
3995 type == DP_DS_PORT_TYPE_NON_EDID)
3996 return connector_status_unknown;
3997 } else {
3998 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3999 DP_DWN_STRM_PORT_TYPE_MASK;
4000 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4001 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4002 return connector_status_unknown;
4003 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004004
4005 /* Anything else is out of spec, warn and ignore */
4006 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004007 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004008}
4009
4010static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004011edp_detect(struct intel_dp *intel_dp)
4012{
4013 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4014 enum drm_connector_status status;
4015
4016 status = intel_panel_detect(dev);
4017 if (status == connector_status_unknown)
4018 status = connector_status_connected;
4019
4020 return status;
4021}
4022
Jani Nikulab93433c2015-08-20 10:47:36 +03004023static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4024 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004025{
Jani Nikulab93433c2015-08-20 10:47:36 +03004026 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004027
Jani Nikula0df53b72015-08-20 10:47:40 +03004028 switch (port->port) {
4029 case PORT_A:
4030 return true;
4031 case PORT_B:
4032 bit = SDE_PORTB_HOTPLUG;
4033 break;
4034 case PORT_C:
4035 bit = SDE_PORTC_HOTPLUG;
4036 break;
4037 case PORT_D:
4038 bit = SDE_PORTD_HOTPLUG;
4039 break;
4040 default:
4041 MISSING_CASE(port->port);
4042 return false;
4043 }
4044
4045 return I915_READ(SDEISR) & bit;
4046}
4047
4048static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4049 struct intel_digital_port *port)
4050{
4051 u32 bit;
4052
4053 switch (port->port) {
4054 case PORT_A:
4055 return true;
4056 case PORT_B:
4057 bit = SDE_PORTB_HOTPLUG_CPT;
4058 break;
4059 case PORT_C:
4060 bit = SDE_PORTC_HOTPLUG_CPT;
4061 break;
4062 case PORT_D:
4063 bit = SDE_PORTD_HOTPLUG_CPT;
4064 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004065 case PORT_E:
4066 bit = SDE_PORTE_HOTPLUG_SPT;
4067 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004068 default:
4069 MISSING_CASE(port->port);
4070 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004071 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004072
Jani Nikulab93433c2015-08-20 10:47:36 +03004073 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004074}
4075
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004076static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004077 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004078{
Jani Nikula9642c812015-08-20 10:47:41 +03004079 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004080
Jani Nikula9642c812015-08-20 10:47:41 +03004081 switch (port->port) {
4082 case PORT_B:
4083 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4084 break;
4085 case PORT_C:
4086 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4087 break;
4088 case PORT_D:
4089 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4090 break;
4091 default:
4092 MISSING_CASE(port->port);
4093 return false;
4094 }
4095
4096 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4097}
4098
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004099static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4100 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004101{
4102 u32 bit;
4103
4104 switch (port->port) {
4105 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004106 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004107 break;
4108 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004109 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004110 break;
4111 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004112 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004113 break;
4114 default:
4115 MISSING_CASE(port->port);
4116 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004117 }
4118
Jani Nikula1d245982015-08-20 10:47:37 +03004119 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004120}
4121
Jani Nikulae464bfd2015-08-20 10:47:42 +03004122static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304123 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004124{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304125 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4126 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004127 u32 bit;
4128
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304129 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4130 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004131 case PORT_A:
4132 bit = BXT_DE_PORT_HP_DDIA;
4133 break;
4134 case PORT_B:
4135 bit = BXT_DE_PORT_HP_DDIB;
4136 break;
4137 case PORT_C:
4138 bit = BXT_DE_PORT_HP_DDIC;
4139 break;
4140 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304141 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004142 return false;
4143 }
4144
4145 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4146}
4147
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004148/*
4149 * intel_digital_port_connected - is the specified port connected?
4150 * @dev_priv: i915 private structure
4151 * @port: the port to test
4152 *
4153 * Return %true if @port is connected, %false otherwise.
4154 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304155bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004156 struct intel_digital_port *port)
4157{
Jani Nikula0df53b72015-08-20 10:47:40 +03004158 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004159 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004160 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004161 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004162 else if (IS_BROXTON(dev_priv))
4163 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004164 else if (IS_GM45(dev_priv))
4165 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004166 else
4167 return g4x_digital_port_connected(dev_priv, port);
4168}
4169
Keith Packard8c241fe2011-09-28 16:38:44 -07004170static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004171intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004172{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004173 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004174
Jani Nikula9cd300e2012-10-19 14:51:52 +03004175 /* use cached edid if we have one */
4176 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004177 /* invalid edid */
4178 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004179 return NULL;
4180
Jani Nikula55e9ede2013-10-01 10:38:54 +03004181 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004182 } else
4183 return drm_get_edid(&intel_connector->base,
4184 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004185}
4186
Chris Wilsonbeb60602014-09-02 20:04:00 +01004187static void
4188intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004189{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004190 struct intel_connector *intel_connector = intel_dp->attached_connector;
4191 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004192
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304193 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004194 edid = intel_dp_get_edid(intel_dp);
4195 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004196
Chris Wilsonbeb60602014-09-02 20:04:00 +01004197 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4198 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4199 else
4200 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4201}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004202
Chris Wilsonbeb60602014-09-02 20:04:00 +01004203static void
4204intel_dp_unset_edid(struct intel_dp *intel_dp)
4205{
4206 struct intel_connector *intel_connector = intel_dp->attached_connector;
4207
4208 kfree(intel_connector->detect_edid);
4209 intel_connector->detect_edid = NULL;
4210
4211 intel_dp->has_audio = false;
4212}
4213
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304214static void
4215intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004216{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304217 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004218 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004219 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4220 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004221 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004222 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004223 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004224 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004225 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004226
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004227 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4228 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004229
Chris Wilsond410b562014-09-02 20:03:59 +01004230 /* Can't disconnect eDP, but you can close the lid... */
4231 if (is_edp(intel_dp))
4232 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004233 else if (intel_digital_port_connected(to_i915(dev),
4234 dp_to_dig_port(intel_dp)))
4235 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004236 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004237 status = connector_status_disconnected;
4238
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304239 if (status != connector_status_connected) {
4240 intel_dp->compliance_test_active = 0;
4241 intel_dp->compliance_test_type = 0;
4242 intel_dp->compliance_test_data = 0;
4243
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004244 if (intel_dp->is_mst) {
4245 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4246 intel_dp->is_mst,
4247 intel_dp->mst_mgr.mst_state);
4248 intel_dp->is_mst = false;
4249 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4250 intel_dp->is_mst);
4251 }
4252
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004253 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304254 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004255
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304256 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4257 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4258
Adam Jackson0d198322012-05-14 16:05:47 -04004259 intel_dp_probe_oui(intel_dp);
4260
Dave Airlie0e32b392014-05-02 14:02:48 +10004261 ret = intel_dp_probe_mst(intel_dp);
4262 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304263 /*
4264 * If we are in MST mode then this connector
4265 * won't appear connected or have anything
4266 * with EDID on it
4267 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004268 status = connector_status_disconnected;
4269 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304270 } else if (connector->status == connector_status_connected) {
4271 /*
4272 * If display was connected already and is still connected
4273 * check links status, there has been known issues of
4274 * link loss triggerring long pulse!!!!
4275 */
4276 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4277 intel_dp_check_link_status(intel_dp);
4278 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4279 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004280 }
4281
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304282 /*
4283 * Clearing NACK and defer counts to get their exact values
4284 * while reading EDID which are required by Compliance tests
4285 * 4.2.2.4 and 4.2.2.5
4286 */
4287 intel_dp->aux.i2c_nack_count = 0;
4288 intel_dp->aux.i2c_defer_count = 0;
4289
Chris Wilsonbeb60602014-09-02 20:04:00 +01004290 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004291
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004292 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304293 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004294
Todd Previte09b1eb12015-04-20 15:27:34 -07004295 /* Try to read the source of the interrupt */
4296 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4297 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4298 /* Clear interrupt source */
4299 drm_dp_dpcd_writeb(&intel_dp->aux,
4300 DP_DEVICE_SERVICE_IRQ_VECTOR,
4301 sink_irq_vector);
4302
4303 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4304 intel_dp_handle_test_request(intel_dp);
4305 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4306 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4307 }
4308
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004309out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004310 if ((status != connector_status_connected) &&
4311 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304312 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304313
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004314 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304315 return;
4316}
4317
4318static enum drm_connector_status
4319intel_dp_detect(struct drm_connector *connector, bool force)
4320{
4321 struct intel_dp *intel_dp = intel_attached_dp(connector);
4322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4323 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4324 struct intel_connector *intel_connector = to_intel_connector(connector);
4325
4326 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4327 connector->base.id, connector->name);
4328
4329 if (intel_dp->is_mst) {
4330 /* MST devices are disconnected from a monitor POV */
4331 intel_dp_unset_edid(intel_dp);
4332 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4333 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4334 return connector_status_disconnected;
4335 }
4336
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304337 /* If full detect is not performed yet, do a full detect */
4338 if (!intel_dp->detect_done)
4339 intel_dp_long_pulse(intel_dp->attached_connector);
4340
4341 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304342
4343 if (intel_connector->detect_edid)
4344 return connector_status_connected;
4345 else
4346 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004347}
4348
Chris Wilsonbeb60602014-09-02 20:04:00 +01004349static void
4350intel_dp_force(struct drm_connector *connector)
4351{
4352 struct intel_dp *intel_dp = intel_attached_dp(connector);
4353 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004354 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004355 enum intel_display_power_domain power_domain;
4356
4357 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4358 connector->base.id, connector->name);
4359 intel_dp_unset_edid(intel_dp);
4360
4361 if (connector->status != connector_status_connected)
4362 return;
4363
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004364 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4365 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004366
4367 intel_dp_set_edid(intel_dp);
4368
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004369 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004370
4371 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4372 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4373}
4374
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004375static int intel_dp_get_modes(struct drm_connector *connector)
4376{
Jani Nikuladd06f902012-10-19 14:51:50 +03004377 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004378 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004379
Chris Wilsonbeb60602014-09-02 20:04:00 +01004380 edid = intel_connector->detect_edid;
4381 if (edid) {
4382 int ret = intel_connector_update_modes(connector, edid);
4383 if (ret)
4384 return ret;
4385 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004386
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004387 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004388 if (is_edp(intel_attached_dp(connector)) &&
4389 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004390 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004391
4392 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004393 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004394 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004395 drm_mode_probed_add(connector, mode);
4396 return 1;
4397 }
4398 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004399
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004400 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004401}
4402
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004403static bool
4404intel_dp_detect_audio(struct drm_connector *connector)
4405{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004406 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004407 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004408
Chris Wilsonbeb60602014-09-02 20:04:00 +01004409 edid = to_intel_connector(connector)->detect_edid;
4410 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004411 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004412
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004413 return has_audio;
4414}
4415
Chris Wilsonf6849602010-09-19 09:29:33 +01004416static int
4417intel_dp_set_property(struct drm_connector *connector,
4418 struct drm_property *property,
4419 uint64_t val)
4420{
Chris Wilsone953fd72011-02-21 22:23:52 +00004421 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004422 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004423 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4424 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004425 int ret;
4426
Rob Clark662595d2012-10-11 20:36:04 -05004427 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004428 if (ret)
4429 return ret;
4430
Chris Wilson3f43c482011-05-12 22:17:24 +01004431 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432 int i = val;
4433 bool has_audio;
4434
4435 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004436 return 0;
4437
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004438 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004439
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004440 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004441 has_audio = intel_dp_detect_audio(connector);
4442 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004443 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004444
4445 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004446 return 0;
4447
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004448 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004449 goto done;
4450 }
4451
Chris Wilsone953fd72011-02-21 22:23:52 +00004452 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004453 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004454 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004455
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004456 switch (val) {
4457 case INTEL_BROADCAST_RGB_AUTO:
4458 intel_dp->color_range_auto = true;
4459 break;
4460 case INTEL_BROADCAST_RGB_FULL:
4461 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004462 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004463 break;
4464 case INTEL_BROADCAST_RGB_LIMITED:
4465 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004466 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004467 break;
4468 default:
4469 return -EINVAL;
4470 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004471
4472 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004473 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004474 return 0;
4475
Chris Wilsone953fd72011-02-21 22:23:52 +00004476 goto done;
4477 }
4478
Yuly Novikov53b41832012-10-26 12:04:00 +03004479 if (is_edp(intel_dp) &&
4480 property == connector->dev->mode_config.scaling_mode_property) {
4481 if (val == DRM_MODE_SCALE_NONE) {
4482 DRM_DEBUG_KMS("no scaling not supported\n");
4483 return -EINVAL;
4484 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004485 if (HAS_GMCH_DISPLAY(dev_priv) &&
4486 val == DRM_MODE_SCALE_CENTER) {
4487 DRM_DEBUG_KMS("centering not supported\n");
4488 return -EINVAL;
4489 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004490
4491 if (intel_connector->panel.fitting_mode == val) {
4492 /* the eDP scaling property is not changed */
4493 return 0;
4494 }
4495 intel_connector->panel.fitting_mode = val;
4496
4497 goto done;
4498 }
4499
Chris Wilsonf6849602010-09-19 09:29:33 +01004500 return -EINVAL;
4501
4502done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004503 if (intel_encoder->base.crtc)
4504 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004505
4506 return 0;
4507}
4508
Chris Wilson7a418e32016-06-24 14:00:14 +01004509static int
4510intel_dp_connector_register(struct drm_connector *connector)
4511{
4512 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004513 int ret;
4514
4515 ret = intel_connector_register(connector);
4516 if (ret)
4517 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004518
4519 i915_debugfs_connector_add(connector);
4520
4521 DRM_DEBUG_KMS("registering %s bus for %s\n",
4522 intel_dp->aux.name, connector->kdev->kobj.name);
4523
4524 intel_dp->aux.dev = connector->kdev;
4525 return drm_dp_aux_register(&intel_dp->aux);
4526}
4527
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004528static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004529intel_dp_connector_unregister(struct drm_connector *connector)
4530{
4531 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4532 intel_connector_unregister(connector);
4533}
4534
4535static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004536intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004537{
Jani Nikula1d508702012-10-19 14:51:49 +03004538 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004539
Chris Wilson10e972d2014-09-04 21:43:45 +01004540 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004541
Jani Nikula9cd300e2012-10-19 14:51:52 +03004542 if (!IS_ERR_OR_NULL(intel_connector->edid))
4543 kfree(intel_connector->edid);
4544
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004545 /* Can't call is_edp() since the encoder may have been destroyed
4546 * already. */
4547 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004548 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004549
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004550 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004551 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004552}
4553
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004554void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004555{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004556 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4557 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004558
Dave Airlie0e32b392014-05-02 14:02:48 +10004559 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004560 if (is_edp(intel_dp)) {
4561 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004562 /*
4563 * vdd might still be enabled do to the delayed vdd off.
4564 * Make sure vdd is actually turned off here.
4565 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004566 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004567 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004568 pps_unlock(intel_dp);
4569
Clint Taylor01527b32014-07-07 13:01:46 -07004570 if (intel_dp->edp_notifier.notifier_call) {
4571 unregister_reboot_notifier(&intel_dp->edp_notifier);
4572 intel_dp->edp_notifier.notifier_call = NULL;
4573 }
Keith Packardbd943152011-09-18 23:09:52 -07004574 }
Chris Wilson99681882016-06-20 09:29:17 +01004575
4576 intel_dp_aux_fini(intel_dp);
4577
Imre Deakc8bd0e42014-12-12 17:57:38 +02004578 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004579 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004580}
4581
Imre Deakbf93ba62016-04-18 10:04:21 +03004582void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004583{
4584 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4585
4586 if (!is_edp(intel_dp))
4587 return;
4588
Ville Syrjälä951468f2014-09-04 14:55:31 +03004589 /*
4590 * vdd might still be enabled do to the delayed vdd off.
4591 * Make sure vdd is actually turned off here.
4592 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004593 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004594 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004595 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004596 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004597}
4598
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004599static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4600{
4601 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4602 struct drm_device *dev = intel_dig_port->base.base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 enum intel_display_power_domain power_domain;
4605
4606 lockdep_assert_held(&dev_priv->pps_mutex);
4607
4608 if (!edp_have_panel_vdd(intel_dp))
4609 return;
4610
4611 /*
4612 * The VDD bit needs a power domain reference, so if the bit is
4613 * already enabled when we boot or resume, grab this reference and
4614 * schedule a vdd off, so we don't hold on to the reference
4615 * indefinitely.
4616 */
4617 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004618 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004619 intel_display_power_get(dev_priv, power_domain);
4620
4621 edp_panel_vdd_schedule_off(intel_dp);
4622}
4623
Imre Deakbf93ba62016-04-18 10:04:21 +03004624void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004625{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004626 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4627 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4628
4629 if (!HAS_DDI(dev_priv))
4630 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004631
4632 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4633 return;
4634
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004635 pps_lock(intel_dp);
4636
4637 /*
4638 * Read out the current power sequencer assignment,
4639 * in case the BIOS did something with it.
4640 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004641 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004642 vlv_initial_power_sequencer_setup(intel_dp);
4643
4644 intel_edp_panel_vdd_sanitize(intel_dp);
4645
4646 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004647}
4648
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004649static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004650 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004651 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004652 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004653 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004654 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004655 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004656 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004657 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004658 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004659 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004660 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004661};
4662
4663static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4664 .get_modes = intel_dp_get_modes,
4665 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004666};
4667
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004668static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004669 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004670 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004671};
4672
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004673enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004674intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4675{
4676 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004677 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004678 struct drm_device *dev = intel_dig_port->base.base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004680 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004681 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004682
Takashi Iwai25400582015-11-19 12:09:56 +01004683 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4684 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004685 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004686
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004687 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4688 /*
4689 * vdd off can generate a long pulse on eDP which
4690 * would require vdd on to handle it, and thus we
4691 * would end up in an endless cycle of
4692 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4693 */
4694 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4695 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004696 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004697 }
4698
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004699 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4700 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004701 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004702
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004703 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004704 intel_display_power_get(dev_priv, power_domain);
4705
Dave Airlie0e32b392014-05-02 14:02:48 +10004706 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304707 intel_dp_long_pulse(intel_dp->attached_connector);
4708 if (intel_dp->is_mst)
4709 ret = IRQ_HANDLED;
4710 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004711
Dave Airlie0e32b392014-05-02 14:02:48 +10004712 } else {
4713 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304714 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4715 /*
4716 * If we were in MST mode, and device is not
4717 * there, get out of MST mode
4718 */
4719 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4720 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4721 intel_dp->is_mst = false;
4722 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4723 intel_dp->is_mst);
4724 goto put_power;
4725 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004726 }
4727
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304728 if (!intel_dp->is_mst) {
4729 if (!intel_dp_short_pulse(intel_dp)) {
4730 intel_dp_long_pulse(intel_dp->attached_connector);
4731 goto put_power;
4732 }
4733 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004734 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004735
4736 ret = IRQ_HANDLED;
4737
Imre Deak1c767b32014-08-18 14:42:42 +03004738put_power:
4739 intel_display_power_put(dev_priv, power_domain);
4740
4741 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004742}
4743
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004744/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004745bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004746{
4747 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004748
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004749 /*
4750 * eDP not supported on g4x. so bail out early just
4751 * for a bit extra safety in case the VBT is bonkers.
4752 */
4753 if (INTEL_INFO(dev)->gen < 5)
4754 return false;
4755
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004756 if (port == PORT_A)
4757 return true;
4758
Jani Nikula951d9ef2016-03-16 12:43:31 +02004759 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004760}
4761
Dave Airlie0e32b392014-05-02 14:02:48 +10004762void
Chris Wilsonf6849602010-09-19 09:29:33 +01004763intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4764{
Yuly Novikov53b41832012-10-26 12:04:00 +03004765 struct intel_connector *intel_connector = to_intel_connector(connector);
4766
Chris Wilson3f43c482011-05-12 22:17:24 +01004767 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004768 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004769 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004770
4771 if (is_edp(intel_dp)) {
4772 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004773 drm_object_attach_property(
4774 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004775 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004776 DRM_MODE_SCALE_ASPECT);
4777 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004778 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004779}
4780
Imre Deakdada1a92014-01-29 13:25:41 +02004781static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4782{
Abhay Kumard28d4732016-01-22 17:39:04 -08004783 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004784 intel_dp->last_power_on = jiffies;
4785 intel_dp->last_backlight_off = jiffies;
4786}
4787
Daniel Vetter67a54562012-10-20 20:57:45 +02004788static void
Imre Deak54648612016-06-16 16:37:22 +03004789intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4790 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004791{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304792 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004793 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004794
Imre Deak8e8232d2016-06-16 16:37:21 +03004795 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004796
4797 /* Workaround: Need to write PP_CONTROL with the unlock key as
4798 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304799 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004800
Imre Deak8e8232d2016-06-16 16:37:21 +03004801 pp_on = I915_READ(regs.pp_on);
4802 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004803 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004804 I915_WRITE(regs.pp_ctrl, pp_ctl);
4805 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304806 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004807
4808 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004809 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4810 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004811
Imre Deak54648612016-06-16 16:37:22 +03004812 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4813 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004814
Imre Deak54648612016-06-16 16:37:22 +03004815 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4816 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004817
Imre Deak54648612016-06-16 16:37:22 +03004818 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4819 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004820
Imre Deak54648612016-06-16 16:37:22 +03004821 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304822 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4823 BXT_POWER_CYCLE_DELAY_SHIFT;
4824 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004825 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304826 else
Imre Deak54648612016-06-16 16:37:22 +03004827 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304828 } else {
Imre Deak54648612016-06-16 16:37:22 +03004829 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004830 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304831 }
Imre Deak54648612016-06-16 16:37:22 +03004832}
4833
4834static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004835intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4836{
4837 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4838 state_name,
4839 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4840}
4841
4842static void
4843intel_pps_verify_state(struct drm_i915_private *dev_priv,
4844 struct intel_dp *intel_dp)
4845{
4846 struct edp_power_seq hw;
4847 struct edp_power_seq *sw = &intel_dp->pps_delays;
4848
4849 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4850
4851 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4852 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4853 DRM_ERROR("PPS state mismatch\n");
4854 intel_pps_dump_state("sw", sw);
4855 intel_pps_dump_state("hw", &hw);
4856 }
4857}
4858
4859static void
Imre Deak54648612016-06-16 16:37:22 +03004860intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4861 struct intel_dp *intel_dp)
4862{
4863 struct drm_i915_private *dev_priv = dev->dev_private;
4864 struct edp_power_seq cur, vbt, spec,
4865 *final = &intel_dp->pps_delays;
4866
4867 lockdep_assert_held(&dev_priv->pps_mutex);
4868
4869 /* already initialized? */
4870 if (final->t11_t12 != 0)
4871 return;
4872
4873 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004874
Imre Deakde9c1b62016-06-16 20:01:46 +03004875 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004876
Jani Nikula6aa23e62016-03-24 17:50:20 +02004877 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004878
4879 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4880 * our hw here, which are all in 100usec. */
4881 spec.t1_t3 = 210 * 10;
4882 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4883 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4884 spec.t10 = 500 * 10;
4885 /* This one is special and actually in units of 100ms, but zero
4886 * based in the hw (so we need to add 100 ms). But the sw vbt
4887 * table multiplies it with 1000 to make it in units of 100usec,
4888 * too. */
4889 spec.t11_t12 = (510 + 100) * 10;
4890
Imre Deakde9c1b62016-06-16 20:01:46 +03004891 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004892
4893 /* Use the max of the register settings and vbt. If both are
4894 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004895#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004896 spec.field : \
4897 max(cur.field, vbt.field))
4898 assign_final(t1_t3);
4899 assign_final(t8);
4900 assign_final(t9);
4901 assign_final(t10);
4902 assign_final(t11_t12);
4903#undef assign_final
4904
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004905#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004906 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4907 intel_dp->backlight_on_delay = get_delay(t8);
4908 intel_dp->backlight_off_delay = get_delay(t9);
4909 intel_dp->panel_power_down_delay = get_delay(t10);
4910 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4911#undef get_delay
4912
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004913 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4914 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4915 intel_dp->panel_power_cycle_delay);
4916
4917 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4918 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004919
4920 /*
4921 * We override the HW backlight delays to 1 because we do manual waits
4922 * on them. For T8, even BSpec recommends doing it. For T9, if we
4923 * don't do this, we'll end up waiting for the backlight off delay
4924 * twice: once when we do the manual sleep, and once when we disable
4925 * the panel and wait for the PP_STATUS bit to become zero.
4926 */
4927 final->t8 = 1;
4928 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004929}
4930
4931static void
4932intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004933 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004934{
4935 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004936 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004937 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004938 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004939 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004940 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004941
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004942 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004943
Imre Deak8e8232d2016-06-16 16:37:21 +03004944 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004945
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004946 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004947 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4948 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004949 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004950 /* Compute the divisor for the pp clock, simply match the Bspec
4951 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304952 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004953 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304954 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4955 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4956 << BXT_POWER_CYCLE_DELAY_SHIFT);
4957 } else {
4958 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4959 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4960 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4961 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004962
4963 /* Haswell doesn't have any port selection bits for the panel
4964 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004965 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004966 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004967 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004968 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004969 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004970 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004971 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004972 }
4973
Jesse Barnes453c5422013-03-28 09:55:41 -07004974 pp_on |= port_sel;
4975
Imre Deak8e8232d2016-06-16 16:37:21 +03004976 I915_WRITE(regs.pp_on, pp_on);
4977 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304978 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03004979 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304980 else
Imre Deak8e8232d2016-06-16 16:37:21 +03004981 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004982
Daniel Vetter67a54562012-10-20 20:57:45 +02004983 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03004984 I915_READ(regs.pp_on),
4985 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304986 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03004987 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
4988 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004989}
4990
Vandana Kannanb33a2812015-02-13 15:33:03 +05304991/**
4992 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4993 * @dev: DRM device
4994 * @refresh_rate: RR to be programmed
4995 *
4996 * This function gets called when refresh rate (RR) has to be changed from
4997 * one frequency to another. Switches can be between high and low RR
4998 * supported by the panel or to any other RR based on media playback (in
4999 * this case, RR value needs to be passed from user space).
5000 *
5001 * The caller of this function needs to take a lock on dev_priv->drrs.
5002 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305003static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305004{
5005 struct drm_i915_private *dev_priv = dev->dev_private;
5006 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305007 struct intel_digital_port *dig_port = NULL;
5008 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005009 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305010 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305011 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305012
5013 if (refresh_rate <= 0) {
5014 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5015 return;
5016 }
5017
Vandana Kannan96178ee2015-01-10 02:25:56 +05305018 if (intel_dp == NULL) {
5019 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305020 return;
5021 }
5022
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005023 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005024 * FIXME: This needs proper synchronization with psr state for some
5025 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005026 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305027
Vandana Kannan96178ee2015-01-10 02:25:56 +05305028 dig_port = dp_to_dig_port(intel_dp);
5029 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005030 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305031
5032 if (!intel_crtc) {
5033 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5034 return;
5035 }
5036
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005037 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305038
Vandana Kannan96178ee2015-01-10 02:25:56 +05305039 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305040 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5041 return;
5042 }
5043
Vandana Kannan96178ee2015-01-10 02:25:56 +05305044 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5045 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305046 index = DRRS_LOW_RR;
5047
Vandana Kannan96178ee2015-01-10 02:25:56 +05305048 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305049 DRM_DEBUG_KMS(
5050 "DRRS requested for previously set RR...ignoring\n");
5051 return;
5052 }
5053
5054 if (!intel_crtc->active) {
5055 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5056 return;
5057 }
5058
Durgadoss R44395bf2015-02-13 15:33:02 +05305059 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305060 switch (index) {
5061 case DRRS_HIGH_RR:
5062 intel_dp_set_m_n(intel_crtc, M1_N1);
5063 break;
5064 case DRRS_LOW_RR:
5065 intel_dp_set_m_n(intel_crtc, M2_N2);
5066 break;
5067 case DRRS_MAX_RR:
5068 default:
5069 DRM_ERROR("Unsupported refreshrate type\n");
5070 }
5071 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005072 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005073 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305074
Ville Syrjälä649636e2015-09-22 19:50:01 +03005075 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305076 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005077 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305078 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5079 else
5080 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305081 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005082 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305083 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5084 else
5085 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305086 }
5087 I915_WRITE(reg, val);
5088 }
5089
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305090 dev_priv->drrs.refresh_rate_type = index;
5091
5092 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5093}
5094
Vandana Kannanb33a2812015-02-13 15:33:03 +05305095/**
5096 * intel_edp_drrs_enable - init drrs struct if supported
5097 * @intel_dp: DP struct
5098 *
5099 * Initializes frontbuffer_bits and drrs.dp
5100 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305101void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5102{
5103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5104 struct drm_i915_private *dev_priv = dev->dev_private;
5105 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5106 struct drm_crtc *crtc = dig_port->base.base.crtc;
5107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5108
5109 if (!intel_crtc->config->has_drrs) {
5110 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5111 return;
5112 }
5113
5114 mutex_lock(&dev_priv->drrs.mutex);
5115 if (WARN_ON(dev_priv->drrs.dp)) {
5116 DRM_ERROR("DRRS already enabled\n");
5117 goto unlock;
5118 }
5119
5120 dev_priv->drrs.busy_frontbuffer_bits = 0;
5121
5122 dev_priv->drrs.dp = intel_dp;
5123
5124unlock:
5125 mutex_unlock(&dev_priv->drrs.mutex);
5126}
5127
Vandana Kannanb33a2812015-02-13 15:33:03 +05305128/**
5129 * intel_edp_drrs_disable - Disable DRRS
5130 * @intel_dp: DP struct
5131 *
5132 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305133void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5134{
5135 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5136 struct drm_i915_private *dev_priv = dev->dev_private;
5137 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5138 struct drm_crtc *crtc = dig_port->base.base.crtc;
5139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5140
5141 if (!intel_crtc->config->has_drrs)
5142 return;
5143
5144 mutex_lock(&dev_priv->drrs.mutex);
5145 if (!dev_priv->drrs.dp) {
5146 mutex_unlock(&dev_priv->drrs.mutex);
5147 return;
5148 }
5149
5150 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5151 intel_dp_set_drrs_state(dev_priv->dev,
5152 intel_dp->attached_connector->panel.
5153 fixed_mode->vrefresh);
5154
5155 dev_priv->drrs.dp = NULL;
5156 mutex_unlock(&dev_priv->drrs.mutex);
5157
5158 cancel_delayed_work_sync(&dev_priv->drrs.work);
5159}
5160
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305161static void intel_edp_drrs_downclock_work(struct work_struct *work)
5162{
5163 struct drm_i915_private *dev_priv =
5164 container_of(work, typeof(*dev_priv), drrs.work.work);
5165 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305166
Vandana Kannan96178ee2015-01-10 02:25:56 +05305167 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305168
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305169 intel_dp = dev_priv->drrs.dp;
5170
5171 if (!intel_dp)
5172 goto unlock;
5173
5174 /*
5175 * The delayed work can race with an invalidate hence we need to
5176 * recheck.
5177 */
5178
5179 if (dev_priv->drrs.busy_frontbuffer_bits)
5180 goto unlock;
5181
5182 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5183 intel_dp_set_drrs_state(dev_priv->dev,
5184 intel_dp->attached_connector->panel.
5185 downclock_mode->vrefresh);
5186
5187unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305188 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305189}
5190
Vandana Kannanb33a2812015-02-13 15:33:03 +05305191/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305192 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305193 * @dev: DRM device
5194 * @frontbuffer_bits: frontbuffer plane tracking bits
5195 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305196 * This function gets called everytime rendering on the given planes start.
5197 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305198 *
5199 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5200 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305201void intel_edp_drrs_invalidate(struct drm_device *dev,
5202 unsigned frontbuffer_bits)
5203{
5204 struct drm_i915_private *dev_priv = dev->dev_private;
5205 struct drm_crtc *crtc;
5206 enum pipe pipe;
5207
Daniel Vetter9da7d692015-04-09 16:44:15 +02005208 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305209 return;
5210
Daniel Vetter88f933a2015-04-09 16:44:16 +02005211 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305212
Vandana Kannana93fad02015-01-10 02:25:59 +05305213 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005214 if (!dev_priv->drrs.dp) {
5215 mutex_unlock(&dev_priv->drrs.mutex);
5216 return;
5217 }
5218
Vandana Kannana93fad02015-01-10 02:25:59 +05305219 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5220 pipe = to_intel_crtc(crtc)->pipe;
5221
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005222 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5223 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5224
Ramalingam C0ddfd202015-06-15 20:50:05 +05305225 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005226 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305227 intel_dp_set_drrs_state(dev_priv->dev,
5228 dev_priv->drrs.dp->attached_connector->panel.
5229 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305230
Vandana Kannana93fad02015-01-10 02:25:59 +05305231 mutex_unlock(&dev_priv->drrs.mutex);
5232}
5233
Vandana Kannanb33a2812015-02-13 15:33:03 +05305234/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305235 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305236 * @dev: DRM device
5237 * @frontbuffer_bits: frontbuffer plane tracking bits
5238 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305239 * This function gets called every time rendering on the given planes has
5240 * completed or flip on a crtc is completed. So DRRS should be upclocked
5241 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5242 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305243 *
5244 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5245 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305246void intel_edp_drrs_flush(struct drm_device *dev,
5247 unsigned frontbuffer_bits)
5248{
5249 struct drm_i915_private *dev_priv = dev->dev_private;
5250 struct drm_crtc *crtc;
5251 enum pipe pipe;
5252
Daniel Vetter9da7d692015-04-09 16:44:15 +02005253 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305254 return;
5255
Daniel Vetter88f933a2015-04-09 16:44:16 +02005256 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305257
Vandana Kannana93fad02015-01-10 02:25:59 +05305258 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005259 if (!dev_priv->drrs.dp) {
5260 mutex_unlock(&dev_priv->drrs.mutex);
5261 return;
5262 }
5263
Vandana Kannana93fad02015-01-10 02:25:59 +05305264 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5265 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005266
5267 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305268 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5269
Ramalingam C0ddfd202015-06-15 20:50:05 +05305270 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005271 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305272 intel_dp_set_drrs_state(dev_priv->dev,
5273 dev_priv->drrs.dp->attached_connector->panel.
5274 fixed_mode->vrefresh);
5275
5276 /*
5277 * flush also means no more activity hence schedule downclock, if all
5278 * other fbs are quiescent too
5279 */
5280 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305281 schedule_delayed_work(&dev_priv->drrs.work,
5282 msecs_to_jiffies(1000));
5283 mutex_unlock(&dev_priv->drrs.mutex);
5284}
5285
Vandana Kannanb33a2812015-02-13 15:33:03 +05305286/**
5287 * DOC: Display Refresh Rate Switching (DRRS)
5288 *
5289 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5290 * which enables swtching between low and high refresh rates,
5291 * dynamically, based on the usage scenario. This feature is applicable
5292 * for internal panels.
5293 *
5294 * Indication that the panel supports DRRS is given by the panel EDID, which
5295 * would list multiple refresh rates for one resolution.
5296 *
5297 * DRRS is of 2 types - static and seamless.
5298 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5299 * (may appear as a blink on screen) and is used in dock-undock scenario.
5300 * Seamless DRRS involves changing RR without any visual effect to the user
5301 * and can be used during normal system usage. This is done by programming
5302 * certain registers.
5303 *
5304 * Support for static/seamless DRRS may be indicated in the VBT based on
5305 * inputs from the panel spec.
5306 *
5307 * DRRS saves power by switching to low RR based on usage scenarios.
5308 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005309 * The implementation is based on frontbuffer tracking implementation. When
5310 * there is a disturbance on the screen triggered by user activity or a periodic
5311 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5312 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5313 * made.
5314 *
5315 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5316 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305317 *
5318 * DRRS can be further extended to support other internal panels and also
5319 * the scenario of video playback wherein RR is set based on the rate
5320 * requested by userspace.
5321 */
5322
5323/**
5324 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5325 * @intel_connector: eDP connector
5326 * @fixed_mode: preferred mode of panel
5327 *
5328 * This function is called only once at driver load to initialize basic
5329 * DRRS stuff.
5330 *
5331 * Returns:
5332 * Downclock mode if panel supports it, else return NULL.
5333 * DRRS support is determined by the presence of downclock mode (apart
5334 * from VBT setting).
5335 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305336static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305337intel_dp_drrs_init(struct intel_connector *intel_connector,
5338 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305339{
5340 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305341 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct drm_display_mode *downclock_mode = NULL;
5344
Daniel Vetter9da7d692015-04-09 16:44:15 +02005345 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5346 mutex_init(&dev_priv->drrs.mutex);
5347
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305348 if (INTEL_INFO(dev)->gen <= 6) {
5349 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5350 return NULL;
5351 }
5352
5353 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005354 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305355 return NULL;
5356 }
5357
5358 downclock_mode = intel_find_panel_downclock
5359 (dev, fixed_mode, connector);
5360
5361 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305362 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305363 return NULL;
5364 }
5365
Vandana Kannan96178ee2015-01-10 02:25:56 +05305366 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305367
Vandana Kannan96178ee2015-01-10 02:25:56 +05305368 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005369 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305370 return downclock_mode;
5371}
5372
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005373static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005374 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005375{
5376 struct drm_connector *connector = &intel_connector->base;
5377 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005378 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5379 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005380 struct drm_i915_private *dev_priv = dev->dev_private;
5381 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305382 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005383 bool has_dpcd;
5384 struct drm_display_mode *scan;
5385 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005386 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005387
5388 if (!is_edp(intel_dp))
5389 return true;
5390
Imre Deak97a824e12016-06-21 11:51:47 +03005391 /*
5392 * On IBX/CPT we may get here with LVDS already registered. Since the
5393 * driver uses the only internal power sequencer available for both
5394 * eDP and LVDS bail out early in this case to prevent interfering
5395 * with an already powered-on LVDS power sequencer.
5396 */
5397 if (intel_get_lvds_encoder(dev)) {
5398 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5399 DRM_INFO("LVDS was detected, not registering eDP\n");
5400
5401 return false;
5402 }
5403
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005404 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005405
5406 intel_dp_init_panel_power_timestamps(intel_dp);
5407
5408 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5409 vlv_initial_power_sequencer_setup(intel_dp);
5410 } else {
5411 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5412 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5413 }
5414
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005415 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005416
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005417 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005418
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005419 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005420 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005421
5422 if (has_dpcd) {
5423 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5424 dev_priv->no_aux_handshake =
5425 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5426 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5427 } else {
5428 /* if this fails, presume the device is a ghost */
5429 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005430 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005431 }
5432
Daniel Vetter060c8772014-03-21 23:22:35 +01005433 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005434 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005435 if (edid) {
5436 if (drm_add_edid_modes(connector, edid)) {
5437 drm_mode_connector_update_edid_property(connector,
5438 edid);
5439 drm_edid_to_eld(connector, edid);
5440 } else {
5441 kfree(edid);
5442 edid = ERR_PTR(-EINVAL);
5443 }
5444 } else {
5445 edid = ERR_PTR(-ENOENT);
5446 }
5447 intel_connector->edid = edid;
5448
5449 /* prefer fixed mode from EDID if available */
5450 list_for_each_entry(scan, &connector->probed_modes, head) {
5451 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5452 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305453 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305454 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005455 break;
5456 }
5457 }
5458
5459 /* fallback to VBT if available for eDP */
5460 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5461 fixed_mode = drm_mode_duplicate(dev,
5462 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005463 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005464 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005465 connector->display_info.width_mm = fixed_mode->width_mm;
5466 connector->display_info.height_mm = fixed_mode->height_mm;
5467 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005468 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005469 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005470
Wayne Boyer666a4532015-12-09 12:29:35 -08005471 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005472 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5473 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005474
5475 /*
5476 * Figure out the current pipe for the initial backlight setup.
5477 * If the current pipe isn't valid, try the PPS pipe, and if that
5478 * fails just assume pipe A.
5479 */
5480 if (IS_CHERRYVIEW(dev))
5481 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5482 else
5483 pipe = PORT_TO_PIPE(intel_dp->DP);
5484
5485 if (pipe != PIPE_A && pipe != PIPE_B)
5486 pipe = intel_dp->pps_pipe;
5487
5488 if (pipe != PIPE_A && pipe != PIPE_B)
5489 pipe = PIPE_A;
5490
5491 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5492 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005493 }
5494
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305495 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005496 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005497 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005498
5499 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005500
5501out_vdd_off:
5502 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5503 /*
5504 * vdd might still be enabled do to the delayed vdd off.
5505 * Make sure vdd is actually turned off here.
5506 */
5507 pps_lock(intel_dp);
5508 edp_panel_vdd_off_sync(intel_dp);
5509 pps_unlock(intel_dp);
5510
5511 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005512}
5513
Paulo Zanoni16c25532013-06-12 17:27:25 -03005514bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005515intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5516 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005517{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005518 struct drm_connector *connector = &intel_connector->base;
5519 struct intel_dp *intel_dp = &intel_dig_port->dp;
5520 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5521 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005522 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005523 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005524 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005525
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005526 if (WARN(intel_dig_port->max_lanes < 1,
5527 "Not enough lanes (%d) for DP on port %c\n",
5528 intel_dig_port->max_lanes, port_name(port)))
5529 return false;
5530
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005531 intel_dp->pps_pipe = INVALID_PIPE;
5532
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005533 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005534 if (INTEL_INFO(dev)->gen >= 9)
5535 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005536 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5537 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5538 else if (HAS_PCH_SPLIT(dev))
5539 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5540 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005541 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005542
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005543 if (INTEL_INFO(dev)->gen >= 9)
5544 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5545 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005546 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005547
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005548 if (HAS_DDI(dev))
5549 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5550
Daniel Vetter07679352012-09-06 22:15:42 +02005551 /* Preserve the current hw state. */
5552 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005553 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005554
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005555 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305556 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005557 else
5558 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005559
Imre Deakf7d24902013-05-08 13:14:05 +03005560 /*
5561 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5562 * for DP the encoder type can be set by the caller to
5563 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5564 */
5565 if (type == DRM_MODE_CONNECTOR_eDP)
5566 intel_encoder->type = INTEL_OUTPUT_EDP;
5567
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005568 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005569 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5570 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005571 return false;
5572
Imre Deake7281ea2013-05-08 13:14:08 +03005573 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5574 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5575 port_name(port));
5576
Adam Jacksonb3295302010-07-16 14:46:28 -04005577 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005578 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5579
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005580 connector->interlace_allowed = true;
5581 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005582
Chris Wilson7a418e32016-06-24 14:00:14 +01005583 intel_dp_aux_init(intel_dp, intel_connector);
5584
Daniel Vetter66a92782012-07-12 20:08:18 +02005585 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005586 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005587
Chris Wilsondf0e9242010-09-09 16:20:55 +01005588 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005589
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005590 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005591 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5592 else
5593 intel_connector->get_hw_state = intel_connector_get_hw_state;
5594
Jani Nikula0b998362014-03-14 16:51:17 +02005595 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005596 switch (port) {
5597 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005598 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005599 break;
5600 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005601 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005602 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305603 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005604 break;
5605 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005606 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005607 break;
5608 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005609 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005610 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005611 case PORT_E:
5612 intel_encoder->hpd_pin = HPD_PORT_E;
5613 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005614 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005615 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005616 }
5617
Dave Airlie0e32b392014-05-02 14:02:48 +10005618 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005619 if (HAS_DP_MST(dev) &&
5620 (port == PORT_B || port == PORT_C || port == PORT_D))
5621 intel_dp_mst_encoder_init(intel_dig_port,
5622 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005623
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005624 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005625 intel_dp_aux_fini(intel_dp);
5626 intel_dp_mst_encoder_cleanup(intel_dig_port);
5627 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005628 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005629
Chris Wilsonf6849602010-09-19 09:29:33 +01005630 intel_dp_add_properties(intel_dp, connector);
5631
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005632 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5633 * 0xd. Failure to do so will result in spurious interrupts being
5634 * generated on the port when a cable is not attached.
5635 */
5636 if (IS_G4X(dev) && !IS_GM45(dev)) {
5637 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5638 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5639 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005640
5641 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005642
5643fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005644 drm_connector_cleanup(connector);
5645
5646 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005647}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005648
Chris Wilson457c52d2016-06-01 08:27:50 +01005649bool intel_dp_init(struct drm_device *dev,
5650 i915_reg_t output_reg,
5651 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005652{
Dave Airlie13cf5502014-06-18 11:29:35 +10005653 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005654 struct intel_digital_port *intel_dig_port;
5655 struct intel_encoder *intel_encoder;
5656 struct drm_encoder *encoder;
5657 struct intel_connector *intel_connector;
5658
Daniel Vetterb14c5672013-09-19 12:18:32 +02005659 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005660 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005661 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005662
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005663 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305664 if (!intel_connector)
5665 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005666
5667 intel_encoder = &intel_dig_port->base;
5668 encoder = &intel_encoder->base;
5669
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305670 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005671 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305672 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005673
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005674 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005675 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005676 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005677 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005678 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005679 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005680 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005681 intel_encoder->pre_enable = chv_pre_enable_dp;
5682 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005683 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005684 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005685 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005686 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005687 intel_encoder->pre_enable = vlv_pre_enable_dp;
5688 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005689 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005690 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005691 intel_encoder->pre_enable = g4x_pre_enable_dp;
5692 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005693 if (INTEL_INFO(dev)->gen >= 5)
5694 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005695 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005696
Paulo Zanoni174edf12012-10-26 19:05:50 -02005697 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005698 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005699 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005700
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005701 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005702 if (IS_CHERRYVIEW(dev)) {
5703 if (port == PORT_D)
5704 intel_encoder->crtc_mask = 1 << 2;
5705 else
5706 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5707 } else {
5708 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5709 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005710 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005711
Dave Airlie13cf5502014-06-18 11:29:35 +10005712 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005713 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005714
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305715 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5716 goto err_init_connector;
5717
Chris Wilson457c52d2016-06-01 08:27:50 +01005718 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305719
5720err_init_connector:
5721 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305722err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305723 kfree(intel_connector);
5724err_connector_alloc:
5725 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005726 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005727}
Dave Airlie0e32b392014-05-02 14:02:48 +10005728
5729void intel_dp_mst_suspend(struct drm_device *dev)
5730{
5731 struct drm_i915_private *dev_priv = dev->dev_private;
5732 int i;
5733
5734 /* disable MST */
5735 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005736 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005737 if (!intel_dig_port)
5738 continue;
5739
5740 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5741 if (!intel_dig_port->dp.can_mst)
5742 continue;
5743 if (intel_dig_port->dp.is_mst)
5744 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5745 }
5746 }
5747}
5748
5749void intel_dp_mst_resume(struct drm_device *dev)
5750{
5751 struct drm_i915_private *dev_priv = dev->dev_private;
5752 int i;
5753
5754 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005755 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005756 if (!intel_dig_port)
5757 continue;
5758 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5759 int ret;
5760
5761 if (!intel_dig_port->dp.can_mst)
5762 continue;
5763
5764 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5765 if (ret != 0) {
5766 intel_dp_check_mst_status(&intel_dig_port->dp);
5767 }
5768 }
5769 }
5770}