blob: acdb1ff4ad0885d989059f3c655e4daba5fc7b5a [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000574def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000575 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000577 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000578 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000579def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000580 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000581 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000582 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
584 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
585
586//===----------------------------------------------------------------------===//
587// AVX-512 VECTOR EXTRACT
588//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger7f69a992015-09-10 12:54:54 +0000590multiclass vextract_for_size<int Opcode,
591 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000592 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000593
594 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
595 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
596 // vextract_extract), we interesting only in patterns without mask,
597 // intrinsics pattern match generated bellow.
598 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
599 (ins From.RC:$src1, i32u8imm:$idx),
600 "vextract" # To.EltTypeName # "x" # To.NumElts,
601 "$idx, $src1", "$src1, $idx",
602 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
603 (iPTR imm)))]>,
604 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000605 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
606 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
607 "vextract" # To.EltTypeName # "x" # To.NumElts #
608 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
609 [(store (To.VT (vextract_extract:$idx
610 (From.VT From.RC:$src1), (iPTR imm))),
611 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000612
Craig Toppere1cac152016-06-07 07:27:54 +0000613 let mayStore = 1, hasSideEffects = 0 in
614 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
615 (ins To.MemOp:$dst, To.KRCWM:$mask,
616 From.RC:$src1, i32u8imm:$idx),
617 "vextract" # To.EltTypeName # "x" # To.NumElts #
618 "\t{$idx, $src1, $dst {${mask}}|"
619 "$dst {${mask}}, $src1, $idx}",
620 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000621 }
Renato Golindb7ea862015-09-09 19:44:40 +0000622
623 // Intrinsic call with masking.
624 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000625 "x" # To.NumElts # "_" # From.Size)
626 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
627 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
628 From.ZSuffix # "rrk")
629 To.RC:$src0,
630 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
631 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000632
633 // Intrinsic call with zero-masking.
634 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000635 "x" # To.NumElts # "_" # From.Size)
636 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
637 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
638 From.ZSuffix # "rrkz")
639 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
640 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000641
642 // Intrinsic call without masking.
643 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000644 "x" # To.NumElts # "_" # From.Size)
645 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
646 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
647 From.ZSuffix # "rr")
648 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000649}
650
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651// Codegen pattern for the alternative types
652multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000654 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000655 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
657 (To.VT (!cast<Instruction>(InstrStr#"rr")
658 From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
661 (iPTR imm))), addr:$dst),
662 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext))>;
664 }
Igor Breger7f69a992015-09-10 12:54:54 +0000665}
666
667multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 ValueType EltVT64, int Opcode256> {
669 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000670 X86VectorVTInfo<16, EltVT32, VR512>,
671 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000673 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000675 X86VectorVTInfo< 8, EltVT64, VR512>,
676 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
679 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000681 X86VectorVTInfo< 8, EltVT32, VR256X>,
682 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 EVEX_V256, EVEX_CD8<32, CD8VT4>;
685 let Predicates = [HasVLX, HasDQI] in
686 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
687 X86VectorVTInfo< 4, EltVT64, VR256X>,
688 X86VectorVTInfo< 2, EltVT64, VR128X>,
689 vextract128_extract>,
690 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
691 let Predicates = [HasDQI] in {
692 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
693 X86VectorVTInfo< 8, EltVT64, VR512>,
694 X86VectorVTInfo< 2, EltVT64, VR128X>,
695 vextract128_extract>,
696 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
697 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
698 X86VectorVTInfo<16, EltVT32, VR512>,
699 X86VectorVTInfo< 8, EltVT32, VR256X>,
700 vextract256_extract>,
701 EVEX_V512, EVEX_CD8<32, CD8VT8>;
702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703}
704
Adam Nemet55536c62014-09-25 23:48:45 +0000705defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
706defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708// extract_subvector codegen patterns with the alternative types.
709// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
710defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
712defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714
715defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000716 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
719
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724
Craig Topper08a68572016-05-21 22:50:04 +0000725// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000726defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730
731// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736// Codegen pattern with the alternative types extract VEC256 from VEC512
737defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
738 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741
Craig Topper5f3fef82016-05-22 07:40:58 +0000742// A 128-bit subvector extract from the first 256-bit vector position
743// is a subregister copy that needs no instruction.
744def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
745 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
746def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
747 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
748def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
749 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
750def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
751 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
752def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
753 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
754def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
755 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
756
757// A 256-bit subvector extract from the first 256-bit vector position
758// is a subregister copy that needs no instruction.
759def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
760 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
761def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
762 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
763def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
764 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
765def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
766 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
767def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
768 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
769def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
770 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
771
772let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// A 128-bit subvector insert to the first 512-bit vector position
774// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
777def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787
Craig Topper5f3fef82016-05-22 07:40:58 +0000788// A 256-bit subvector insert to the first 512-bit vector position
789// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
804// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000805def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000806 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000807 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
809 EVEX;
810
Craig Topper03b849e2016-05-21 22:50:11 +0000811def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000815 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817//===---------------------------------------------------------------------===//
818// AVX-512 BROADCAST
819//---
Igor Breger131008f2016-05-01 08:40:00 +0000820// broadcast with a scalar argument.
821multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
822 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000823
Igor Breger131008f2016-05-01 08:40:00 +0000824 let isCodeGenOnly = 1 in {
825 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
826 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
827 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
828 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000829
Igor Breger131008f2016-05-01 08:40:00 +0000830 let Constraints = "$src0 = $dst" in
831 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
832 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
833 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000834 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000835 (vselect DestInfo.KRCWM:$mask,
836 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
837 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000838 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000839
840 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
841 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
842 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000843 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000844 (vselect DestInfo.KRCWM:$mask,
845 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
846 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000847 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000848 } // let isCodeGenOnly = 1 in
849}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850
Igor Breger21296d22015-10-20 11:56:42 +0000851multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
852 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000853 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
855 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
856 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
857 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000863 }
Craig Toppere1cac152016-06-07 07:27:54 +0000864
Craig Topper80934372016-07-16 03:42:59 +0000865 def : Pat<(DestInfo.VT (X86VBroadcast
866 (SrcInfo.VT (scalar_to_vector
867 (SrcInfo.ScalarLdFrag addr:$src))))),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
869 let AddedComplexity = 20 in
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast
872 (SrcInfo.VT (scalar_to_vector
873 (SrcInfo.ScalarLdFrag addr:$src)))),
874 DestInfo.RC:$src0)),
875 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
876 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
877 let AddedComplexity = 30 in
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src)))),
882 DestInfo.ImmAllZerosV)),
883 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
884 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Craig Topper80934372016-07-16 03:42:59 +0000887multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000888 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000889 let Predicates = [HasAVX512] in
890 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
891 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
892 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
894 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000896 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000897 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 }
899}
900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
902 AVX512VLVectorVTInfo _> {
903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908 let Predicates = [HasVLX] in {
909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
911 EVEX_V256;
912 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
913 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
914 EVEX_V128;
915 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Craig Topper80934372016-07-16 03:42:59 +0000917defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
918 avx512vl_f32_info>;
919defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
920 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000922def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
928 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000929 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000930 (ins SrcRC:$src),
931 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000932 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
934
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
936 RegisterClass SrcRC, Predicate prd> {
937 let Predicates = [prd] in
938 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
939 let Predicates = [prd, HasVLX] in {
940 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
941 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
942 }
943}
944
Igor Breger0aeda372016-02-07 08:30:50 +0000945let isCodeGenOnly = 1 in {
946defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000948defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950}
951let isAsmParserOnly = 1 in {
952 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
953 GR32, HasBWI>;
954 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000955 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000956}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
958 HasAVX512>;
959defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
960 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Igor Breger21296d22015-10-20 11:56:42 +0000967// Provide aliases for broadcast from the same register class that
968// automatically does the extract.
969multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
970 X86VectorVTInfo SrcInfo> {
971 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
972 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
973 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
974}
975
976multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
977 AVX512VLVectorVTInfo _, Predicate prd> {
978 let Predicates = [prd] in {
979 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
980 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
981 EVEX_V512;
982 // Defined separately to avoid redefinition.
983 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
984 }
985 let Predicates = [prd, HasVLX] in {
986 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
987 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
988 EVEX_V256;
989 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
990 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992}
993
Igor Breger21296d22015-10-20 11:56:42 +0000994defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
995 avx512vl_i8_info, HasBWI>;
996defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
997 avx512vl_i16_info, HasBWI>;
998defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
999 avx512vl_i32_info, HasAVX512>;
1000defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1001 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1004 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001006 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1007 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001009 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001010}
1011
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001012//===----------------------------------------------------------------------===//
1013// AVX-512 BROADCAST SUBVECTORS
1014//
1015
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001016defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1017 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001018 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1020 v16f32_info, v4f32x_info>,
1021 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1022defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1023 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001024 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001025defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1026 v8f64_info, v4f64x_info>, VEX_W,
1027 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1028
1029let Predicates = [HasVLX] in {
1030defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1031 v8i32x_info, v4i32x_info>,
1032 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1033defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1034 v8f32x_info, v4f32x_info>,
1035 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001036
1037def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1038 (VBROADCASTI32X4Z256rm addr:$src)>;
1039def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1040 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001041
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001042// Provide fallback in case the load node that is used in the patterns above
1043// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001044def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001045 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001046 (v4f32 VR128X:$src), 1)>;
1047def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001048 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001049 (v4i32 VR128X:$src), 1)>;
1050def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001051 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001052 (v8i16 VR128X:$src), 1)>;
1053def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001054 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001055 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001056}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058let Predicates = [HasVLX, HasDQI] in {
1059defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1060 v4i64x_info, v2i64x_info>, VEX_W,
1061 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1062defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1063 v4f64x_info, v2f64x_info>, VEX_W,
1064 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1065}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001066
1067let Predicates = [HasVLX, NoDQI] in {
1068def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1069 (VBROADCASTF32X4Z256rm addr:$src)>;
1070def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1071 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001072
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001073// Provide fallback in case the load node that is used in the patterns above
1074// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001075def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001076 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001077 (v2f64 VR128X:$src), 1)>;
1078def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001079 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1080 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001081}
1082
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001083let Predicates = [HasDQI] in {
1084defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1085 v8i64_info, v2i64x_info>, VEX_W,
1086 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1087defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1088 v16i32_info, v8i32x_info>,
1089 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1090defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1091 v8f64_info, v2f64x_info>, VEX_W,
1092 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1093defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1094 v16f32_info, v8f32x_info>,
1095 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001096
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001099def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001100 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101 (v2f64 VR128X:$src), 1)>;
1102def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001103 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1104 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001105}
Adam Nemet73f72e12014-06-27 00:43:38 +00001106
Igor Bregerfa798a92015-11-02 07:39:36 +00001107multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001108 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001109 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001110 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001111 EVEX_V512;
1112 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001113 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001114 EVEX_V256;
1115}
1116
1117multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001118 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1119 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001120
1121 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001122 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1123 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001124}
1125
1126defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001127 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001128defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001130
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001131def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001132 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001133def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1134 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1135
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001136def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001137 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001138def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1139 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141//===----------------------------------------------------------------------===//
1142// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1143//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001144multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1145 X86VectorVTInfo _, RegisterClass KRC> {
1146 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001147 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001148 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149}
1150
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001151multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001152 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1153 let Predicates = [HasCDI] in
1154 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1155 let Predicates = [HasCDI, HasVLX] in {
1156 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1157 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1158 }
1159}
1160
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001161defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001162 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001163defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165
1166//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001167// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001168multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001170 // The index operand in the pattern should really be an integer type. However,
1171 // if we do that and it happens to come from a bitcast, then it becomes
1172 // difficult to find the bitcast needed to convert the index to the
1173 // destination type for the passthru since it will be folded with the bitcast
1174 // of the index operand.
1175 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 (ins _.RC:$src2, _.RC:$src3),
1177 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001178 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001179 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180
Craig Topper4fa3b502016-09-06 06:56:59 +00001181 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001182 (ins _.RC:$src2, _.MemOp:$src3),
1183 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001184 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001185 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1186 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187 }
1188}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001189multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001190 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001191 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001192 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1194 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1195 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001196 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001197 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001198 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001199}
1200
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001202 AVX512VLVectorVTInfo VTInfo> {
1203 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1204 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001206 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1207 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1208 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1209 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 }
1211}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001213multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001215 Predicate Prd> {
1216 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001217 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001218 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001219 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1220 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001221 }
1222}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001223
Craig Topperaad5f112015-11-30 00:13:24 +00001224defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001225 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001226defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001227 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001228defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001229 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230 VEX_W, EVEX_CD8<16, CD8VF>;
1231defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001232 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001233 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001234defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001235 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001236defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001237 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238
Craig Topperaad5f112015-11-30 00:13:24 +00001239// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242let Constraints = "$src1 = $dst" in {
1243 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1244 (ins IdxVT.RC:$src2, _.RC:$src3),
1245 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001246 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 AVX5128IBase;
1248
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001249 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1250 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1251 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001252 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001253 (bitconvert (_.LdFrag addr:$src3))))>,
1254 EVEX_4V, AVX5128IBase;
1255 }
1256}
1257multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001259 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001260 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1261 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1262 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1263 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001264 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1266 AVX5128IBase, EVEX_4V, EVEX_B;
1267}
1268
1269multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001270 AVX512VLVectorVTInfo VTInfo,
1271 AVX512VLVectorVTInfo ShuffleMask> {
1272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001273 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001274 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 ShuffleMask.info512>, EVEX_V512;
1276 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001277 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001279 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001280 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001281 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001282 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001283 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1284 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 }
1286}
1287
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001288multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001289 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001290 AVX512VLVectorVTInfo Idx,
1291 Predicate Prd> {
1292 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001293 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1294 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001295 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001296 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1297 Idx.info128>, EVEX_V128;
1298 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1299 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001300 }
1301}
1302
Craig Toppera47576f2015-11-26 20:21:29 +00001303defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001304 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001305defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1308 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1309 VEX_W, EVEX_CD8<16, CD8VF>;
1310defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1311 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1312 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001313defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001314 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001315defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001316 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 - BLEND using mask
1320//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001321multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1322 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001323 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001324 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1325 (ins _.RC:$src1, _.RC:$src2),
1326 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001327 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 []>, EVEX_4V;
1329 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1330 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001331 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001332 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001333 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001334 (_.VT _.RC:$src2),
1335 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001336 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1338 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1339 !strconcat(OpcodeStr,
1340 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1341 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001342 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1344 (ins _.RC:$src1, _.MemOp:$src2),
1345 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001346 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1348 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1349 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001350 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001351 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001352 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1353 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1354 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001356 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1358 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1359 !strconcat(OpcodeStr,
1360 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1361 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1362 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363}
1364multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1365
1366 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1368 !strconcat(OpcodeStr,
1369 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1370 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001371 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1372 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1373 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001374 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375
Craig Toppere1cac152016-06-07 07:27:54 +00001376 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1378 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1379 !strconcat(OpcodeStr,
1380 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1381 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001382 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384}
1385
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1387 AVX512VLVectorVTInfo VTInfo> {
1388 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1389 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001391 let Predicates = [HasVLX] in {
1392 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1393 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1394 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1395 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1396 }
1397}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001398
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001399multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1400 AVX512VLVectorVTInfo VTInfo> {
1401 let Predicates = [HasBWI] in
1402 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001403
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001404 let Predicates = [HasBWI, HasVLX] in {
1405 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1406 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1407 }
1408}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001411defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1412defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1413defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1414defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1415defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1416defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001417
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001418
Craig Topper0fcf9252016-06-07 07:27:51 +00001419let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1421 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001422 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001423 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1425 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1426
1427def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1428 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001429 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001430 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1432 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1433}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001434//===----------------------------------------------------------------------===//
1435// Compare Instructions
1436//===----------------------------------------------------------------------===//
1437
1438// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001439
1440multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1441
1442 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1443 (outs _.KRC:$dst),
1444 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1445 "vcmp${cc}"#_.Suffix,
1446 "$src2, $src1", "$src1, $src2",
1447 (OpNode (_.VT _.RC:$src1),
1448 (_.VT _.RC:$src2),
1449 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1451 (outs _.KRC:$dst),
1452 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 "vcmp${cc}"#_.Suffix,
1454 "$src2, $src1", "$src1, $src2",
1455 (OpNode (_.VT _.RC:$src1),
1456 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1457 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001458
1459 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1460 (outs _.KRC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1462 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001463 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001464 (OpNodeRnd (_.VT _.RC:$src1),
1465 (_.VT _.RC:$src2),
1466 imm:$cc,
1467 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1468 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001469 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001470 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1471 (outs VK1:$dst),
1472 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1473 "vcmp"#_.Suffix,
1474 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1475 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1476 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001477 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 "vcmp"#_.Suffix,
1479 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1480 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1481
1482 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1485 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 EVEX_4V, EVEX_B;
1488 }// let isAsmParserOnly = 1, hasSideEffects = 0
1489
1490 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001491 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001492 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1493 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1494 !strconcat("vcmp${cc}", _.Suffix,
1495 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1496 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1497 _.FRC:$src2,
1498 imm:$cc))],
1499 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001500 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1501 (outs _.KRC:$dst),
1502 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1503 !strconcat("vcmp${cc}", _.Suffix,
1504 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1505 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1506 (_.ScalarLdFrag addr:$src2),
1507 imm:$cc))],
1508 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001509 }
1510}
1511
1512let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001513 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1514 AVX512XSIi8Base;
1515 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1516 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001517}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001520 X86VectorVTInfo _, bit IsCommutable> {
1521 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1524 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1527 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001528 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1529 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1530 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1531 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001533 def rrk : AVX512BI<opc, MRMSrcReg,
1534 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1535 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1536 "$dst {${mask}}, $src1, $src2}"),
1537 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1538 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1539 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001540 def rmk : AVX512BI<opc, MRMSrcMem,
1541 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1542 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1543 "$dst {${mask}}, $src1, $src2}"),
1544 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1545 (OpNode (_.VT _.RC:$src1),
1546 (_.VT (bitconvert
1547 (_.LdFrag addr:$src2))))))],
1548 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549}
1550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001552 X86VectorVTInfo _, bit IsCommutable> :
1553 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001554 def rmb : AVX512BI<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1557 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1558 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1559 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1560 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1561 def rmbk : AVX512BI<opc, MRMSrcMem,
1562 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1563 _.ScalarMemOp:$src2),
1564 !strconcat(OpcodeStr,
1565 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1566 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1567 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1568 (OpNode (_.VT _.RC:$src1),
1569 (X86VBroadcast
1570 (_.ScalarLdFrag addr:$src2)))))],
1571 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001574multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001575 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1576 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001578 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1579 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580
1581 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001582 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1583 IsCommutable>, EVEX_V256;
1584 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1585 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001586 }
1587}
1588
1589multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1590 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001591 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001593 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1594 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595
1596 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001597 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1598 IsCommutable>, EVEX_V256;
1599 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1600 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 }
1602}
1603
1604defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001605 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001606 EVEX_CD8<8, CD8VF>;
1607
1608defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001609 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001610 EVEX_CD8<16, CD8VF>;
1611
Robert Khasanovf70f7982014-09-18 14:06:55 +00001612defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001613 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001614 EVEX_CD8<32, CD8VF>;
1615
Robert Khasanovf70f7982014-09-18 14:06:55 +00001616defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001617 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001618 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1619
1620defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1621 avx512vl_i8_info, HasBWI>,
1622 EVEX_CD8<8, CD8VF>;
1623
1624defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1625 avx512vl_i16_info, HasBWI>,
1626 EVEX_CD8<16, CD8VF>;
1627
Robert Khasanovf70f7982014-09-18 14:06:55 +00001628defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 avx512vl_i32_info, HasAVX512>,
1630 EVEX_CD8<32, CD8VF>;
1631
Robert Khasanovf70f7982014-09-18 14:06:55 +00001632defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 avx512vl_i64_info, HasAVX512>,
1634 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635
Craig Topper8b9e6712016-09-02 04:25:30 +00001636let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1640 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1641
1642def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1645 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001646}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1649 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001650 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001651 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001652 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001653 !strconcat("vpcmp${cc}", Suffix,
1654 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001655 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1656 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1658 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001659 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 !strconcat("vpcmp${cc}", Suffix,
1661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001662 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1663 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001664 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1666 def rrik : AVX512AIi8<opc, MRMSrcReg,
1667 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001668 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001669 !strconcat("vpcmp${cc}", Suffix,
1670 "\t{$src2, $src1, $dst {${mask}}|",
1671 "$dst {${mask}}, $src1, $src2}"),
1672 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1673 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001674 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rmik : AVX512AIi8<opc, MRMSrcMem,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001678 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 !strconcat("vpcmp${cc}", Suffix,
1680 "\t{$src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2}"),
1682 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1683 (OpNode (_.VT _.RC:$src1),
1684 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001685 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1687
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001689 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001691 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1693 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001694 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001695 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001697 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1699 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001700 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1702 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001703 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001704 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001705 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1706 "$dst {${mask}}, $src1, $src2, $cc}"),
1707 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001708 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1710 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001711 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 !strconcat("vpcmp", Suffix,
1713 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1714 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716 }
1717}
1718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001720 X86VectorVTInfo _> :
1721 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 def rmib : AVX512AIi8<opc, MRMSrcMem,
1723 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001724 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001725 !strconcat("vpcmp${cc}", Suffix,
1726 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1727 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1728 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1729 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001730 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1732 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1733 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001734 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001735 !strconcat("vpcmp${cc}", Suffix,
1736 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1737 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1738 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1739 (OpNode (_.VT _.RC:$src1),
1740 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001741 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001745 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1747 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001748 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 !strconcat("vpcmp", Suffix,
1750 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1751 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1752 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1753 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1754 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001755 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 !strconcat("vpcmp", Suffix,
1757 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1758 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1759 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1760 }
1761}
1762
1763multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1764 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1765 let Predicates = [prd] in
1766 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1767
1768 let Predicates = [prd, HasVLX] in {
1769 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1770 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1771 }
1772}
1773
1774multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1775 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1776 let Predicates = [prd] in
1777 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1778 EVEX_V512;
1779
1780 let Predicates = [prd, HasVLX] in {
1781 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1782 EVEX_V256;
1783 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1784 EVEX_V128;
1785 }
1786}
1787
1788defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1789 HasBWI>, EVEX_CD8<8, CD8VF>;
1790defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1791 HasBWI>, EVEX_CD8<8, CD8VF>;
1792
1793defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1794 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1795defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1796 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1797
Robert Khasanovf70f7982014-09-18 14:06:55 +00001798defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001800defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 HasAVX512>, EVEX_CD8<32, CD8VF>;
1802
Robert Khasanovf70f7982014-09-18 14:06:55 +00001803defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001808multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001810 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1811 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1812 "vcmp${cc}"#_.Suffix,
1813 "$src2, $src1", "$src1, $src2",
1814 (X86cmpm (_.VT _.RC:$src1),
1815 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001816 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001817
Craig Toppere1cac152016-06-07 07:27:54 +00001818 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1820 "vcmp${cc}"#_.Suffix,
1821 "$src2, $src1", "$src1, $src2",
1822 (X86cmpm (_.VT _.RC:$src1),
1823 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1824 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001825
Craig Toppere1cac152016-06-07 07:27:54 +00001826 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1827 (outs _.KRC:$dst),
1828 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1829 "vcmp${cc}"#_.Suffix,
1830 "${src2}"##_.BroadcastStr##", $src1",
1831 "$src1, ${src2}"##_.BroadcastStr,
1832 (X86cmpm (_.VT _.RC:$src1),
1833 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1834 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001836 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001837 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1838 (outs _.KRC:$dst),
1839 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1840 "vcmp"#_.Suffix,
1841 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1842
1843 let mayLoad = 1 in {
1844 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1847 "vcmp"#_.Suffix,
1848 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1849
1850 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1851 (outs _.KRC:$dst),
1852 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1853 "vcmp"#_.Suffix,
1854 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1855 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1856 }
1857 }
1858}
1859
1860multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1861 // comparison code form (VCMP[EQ/LT/LE/...]
1862 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1863 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1864 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001865 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001866 (X86cmpmRnd (_.VT _.RC:$src1),
1867 (_.VT _.RC:$src2),
1868 imm:$cc,
1869 (i32 FROUND_NO_EXC))>, EVEX_B;
1870
1871 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1872 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1873 (outs _.KRC:$dst),
1874 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1875 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001876 "$cc, {sae}, $src2, $src1",
1877 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001878 }
1879}
1880
1881multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1882 let Predicates = [HasAVX512] in {
1883 defm Z : avx512_vcmp_common<_.info512>,
1884 avx512_vcmp_sae<_.info512>, EVEX_V512;
1885
1886 }
1887 let Predicates = [HasAVX512,HasVLX] in {
1888 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1889 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890 }
1891}
1892
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1894 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1895defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1896 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897
1898def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1899 (COPY_TO_REGCLASS (VCMPPSZrri
1900 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1901 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1902 imm:$cc), VK8)>;
1903def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1904 (COPY_TO_REGCLASS (VPCMPDZrri
1905 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1906 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1907 imm:$cc), VK8)>;
1908def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1909 (COPY_TO_REGCLASS (VPCMPUDZrri
1910 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1911 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1912 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001913
Asaf Badouh572bbce2015-09-20 08:46:07 +00001914// ----------------------------------------------------------------
1915// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001916//handle fpclass instruction mask = op(reg_scalar,imm)
1917// op(mem_scalar,imm)
1918multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1919 X86VectorVTInfo _, Predicate prd> {
1920 let Predicates = [prd] in {
1921 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1922 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001923 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001924 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1925 (i32 imm:$src2)))], NoItinerary>;
1926 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1927 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1928 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001929 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001930 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001931 (OpNode (_.VT _.RC:$src1),
1932 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001933 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1935 (ins _.MemOp:$src1, i32u8imm:$src2),
1936 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001937 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001938 [(set _.KRC:$dst,
1939 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1940 (i32 imm:$src2)))], NoItinerary>;
1941 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1942 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1943 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001944 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001945 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001946 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1947 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1948 }
1949 }
1950}
1951
Asaf Badouh572bbce2015-09-20 08:46:07 +00001952//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1953// fpclass(reg_vec, mem_vec, imm)
1954// fpclass(reg_vec, broadcast(eltVt), imm)
1955multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1956 X86VectorVTInfo _, string mem, string broadcast>{
1957 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1958 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001959 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001960 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1961 (i32 imm:$src2)))], NoItinerary>;
1962 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1963 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1964 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001965 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001966 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001967 (OpNode (_.VT _.RC:$src1),
1968 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001969 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1970 (ins _.MemOp:$src1, i32u8imm:$src2),
1971 OpcodeStr##_.Suffix##mem#
1972 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001973 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001974 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1975 (i32 imm:$src2)))], NoItinerary>;
1976 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1977 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1978 OpcodeStr##_.Suffix##mem#
1979 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001980 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001981 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1982 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1983 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1984 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1985 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1986 _.BroadcastStr##", $dst|$dst, ${src1}"
1987 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001988 [(set _.KRC:$dst,(OpNode
1989 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001990 (_.ScalarLdFrag addr:$src1))),
1991 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1992 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1993 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1994 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1995 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1996 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001997 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1998 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001999 (_.ScalarLdFrag addr:$src1))),
2000 (i32 imm:$src2))))], NoItinerary>,
2001 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002}
2003
Asaf Badouh572bbce2015-09-20 08:46:07 +00002004multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002005 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002006 string broadcast>{
2007 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002008 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002009 broadcast>, EVEX_V512;
2010 }
2011 let Predicates = [prd, HasVLX] in {
2012 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2013 broadcast>, EVEX_V128;
2014 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2015 broadcast>, EVEX_V256;
2016 }
2017}
2018
2019multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002020 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002021 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002022 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002023 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002024 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2025 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2026 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2027 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2028 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002029}
2030
Asaf Badouh696e8e02015-10-18 11:04:38 +00002031defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2032 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002033
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002034//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035// Mask register copy, including
2036// - copy between mask registers
2037// - load/store mask registers
2038// - copy from GPR to mask register and vice versa
2039//
2040multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2041 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002042 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002043 let hasSideEffects = 0 in
2044 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2045 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2046 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2047 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2048 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2049 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2051 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052}
2053
2054multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2055 string OpcodeStr,
2056 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002057 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002059 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002061 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062 }
2063}
2064
Robert Khasanov74acbb72014-07-23 14:49:42 +00002065let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002066 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2068 VEX, PD;
2069
2070let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002071 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002072 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002073 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002074
2075let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002076 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2077 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002078 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2079 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002080 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2081 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2083 VEX, XD, VEX_W;
2084}
2085
2086// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002087def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2088 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2089def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2090 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2091
2092def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2093 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2094def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2095 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2096
2097def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002098 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002099def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2100 (i32 (SUBREG_TO_REG (i64 0),
2101 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2102
2103def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002104 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2105def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2106 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002107def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2108 (i32 (SUBREG_TO_REG (i64 0),
2109 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2110
2111def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2112 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2113def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2114 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2115def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2116 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2117def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2118 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119
Robert Khasanov74acbb72014-07-23 14:49:42 +00002120// Load/store kreg
2121let Predicates = [HasDQI] in {
2122 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2123 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002124 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2125 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002126
2127 def : Pat<(store VK4:$src, addr:$dst),
2128 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2129 def : Pat<(store VK2:$src, addr:$dst),
2130 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002131 def : Pat<(store VK1:$src, addr:$dst),
2132 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002133
2134 def : Pat<(v2i1 (load addr:$src)),
2135 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2136 def : Pat<(v4i1 (load addr:$src)),
2137 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002138}
2139let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002140 def : Pat<(store VK1:$src, addr:$dst),
2141 (MOV8mr addr:$dst,
2142 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2143 sub_8bit))>;
2144 def : Pat<(store VK2:$src, addr:$dst),
2145 (MOV8mr addr:$dst,
2146 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2147 sub_8bit))>;
2148 def : Pat<(store VK4:$src, addr:$dst),
2149 (MOV8mr addr:$dst,
2150 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002151 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002152 def : Pat<(store VK8:$src, addr:$dst),
2153 (MOV8mr addr:$dst,
2154 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2155 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002156
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002157 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002158 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002159 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002160 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002161 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002162 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002163}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002164
Robert Khasanov74acbb72014-07-23 14:49:42 +00002165let Predicates = [HasAVX512] in {
2166 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002168 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002169 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002170 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2171 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172}
2173let Predicates = [HasBWI] in {
2174 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2175 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002176 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2177 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2179 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002180 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2181 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002182}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002183
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002185 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002186 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2187 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002188
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002189 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002190 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002191
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002192 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2193 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2194
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002195 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002196 (COPY_TO_REGCLASS
2197 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2198 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002199
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002200 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002201 (COPY_TO_REGCLASS
2202 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2203 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002204
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002205 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002206 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002207
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002208 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002209 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002210
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002211 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002212 (EXTRACT_SUBREG
2213 (AND32ri8 (KMOVWrk
2214 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002215
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002216 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002217 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002218
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002219 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002220 (AND64ri8 (SUBREG_TO_REG (i64 0),
2221 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002222
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002223 def : Pat<(i64 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002224 (SUBREG_TO_REG (i64 0),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002225 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002226
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002227 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002228 (EXTRACT_SUBREG
2229 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2230 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002231
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002232 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002233 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002235def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2236 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2237def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2238 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2239def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2240 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2241def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2242 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2243def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2244 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2245def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2246 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002247
Igor Bregerd6c187b2016-01-27 08:43:25 +00002248def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2249def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2250def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2251
Igor Bregera77b14d2016-08-11 12:13:46 +00002252def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2253def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2254def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2255def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2256def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2257def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258
2259// Mask unary operation
2260// - KNOT
2261multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002262 RegisterClass KRC, SDPatternOperator OpNode,
2263 Predicate prd> {
2264 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002266 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267 [(set KRC:$dst, (OpNode KRC:$src))]>;
2268}
2269
Robert Khasanov74acbb72014-07-23 14:49:42 +00002270multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2271 SDPatternOperator OpNode> {
2272 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2273 HasDQI>, VEX, PD;
2274 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2275 HasAVX512>, VEX, PS;
2276 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2277 HasBWI>, VEX, PD, VEX_W;
2278 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2279 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280}
2281
Robert Khasanov74acbb72014-07-23 14:49:42 +00002282defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002284multiclass avx512_mask_unop_int<string IntName, string InstName> {
2285 let Predicates = [HasAVX512] in
2286 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2287 (i16 GR16:$src)),
2288 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2289 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2290}
2291defm : avx512_mask_unop_int<"knot", "KNOT">;
2292
Robert Khasanov74acbb72014-07-23 14:49:42 +00002293let Predicates = [HasDQI] in
2294def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2295let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002297let Predicates = [HasBWI] in
2298def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2299let Predicates = [HasBWI] in
2300def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2301
2302// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002303let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2305 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306def : Pat<(not VK8:$src),
2307 (COPY_TO_REGCLASS
2308 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002309}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2311 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2312def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2313 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002314
2315// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002316// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002318 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002319 Predicate prd, bit IsCommutable> {
2320 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2322 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002323 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2325}
2326
Robert Khasanov595683d2014-07-28 13:46:45 +00002327multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002328 SDPatternOperator OpNode, bit IsCommutable,
2329 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002330 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002331 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002332 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002333 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002334 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002335 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002336 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002337 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338}
2339
2340def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2341def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2342
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002343defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2344defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2345defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2346defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2347defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002348defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002349
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350multiclass avx512_mask_binop_int<string IntName, string InstName> {
2351 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002352 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2353 (i16 GR16:$src1), (i16 GR16:$src2)),
2354 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2355 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2356 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357}
2358
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359defm : avx512_mask_binop_int<"kand", "KAND">;
2360defm : avx512_mask_binop_int<"kandn", "KANDN">;
2361defm : avx512_mask_binop_int<"kor", "KOR">;
2362defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2363defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002365multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002366 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2367 // for the DQI set, this type is legal and KxxxB instruction is used
2368 let Predicates = [NoDQI] in
2369 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2370 (COPY_TO_REGCLASS
2371 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2372 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2373
2374 // All types smaller than 8 bits require conversion anyway
2375 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2376 (COPY_TO_REGCLASS (Inst
2377 (COPY_TO_REGCLASS VK1:$src1, VK16),
2378 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2379 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2380 (COPY_TO_REGCLASS (Inst
2381 (COPY_TO_REGCLASS VK2:$src1, VK16),
2382 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2383 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2384 (COPY_TO_REGCLASS (Inst
2385 (COPY_TO_REGCLASS VK4:$src1, VK16),
2386 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387}
2388
2389defm : avx512_binop_pat<and, KANDWrr>;
2390defm : avx512_binop_pat<andn, KANDNWrr>;
2391defm : avx512_binop_pat<or, KORWrr>;
2392defm : avx512_binop_pat<xnor, KXNORWrr>;
2393defm : avx512_binop_pat<xor, KXORWrr>;
2394
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002395def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2396 (KXNORWrr VK16:$src1, VK16:$src2)>;
2397def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002398 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002399def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002400 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002402 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002403
2404let Predicates = [NoDQI] in
2405def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2406 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2407 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2408
2409def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2410 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2411 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2412
2413def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2414 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2415 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2416
2417def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2418 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2419 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002422multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2423 RegisterClass KRCSrc, Predicate prd> {
2424 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002425 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002426 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2427 (ins KRC:$src1, KRC:$src2),
2428 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2429 VEX_4V, VEX_L;
2430
2431 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2432 (!cast<Instruction>(NAME##rr)
2433 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2434 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2435 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436}
2437
Igor Bregera54a1a82015-09-08 13:10:00 +00002438defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2439defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2440defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442// Mask bit testing
2443multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002444 SDNode OpNode, Predicate prd> {
2445 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002447 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2449}
2450
Igor Breger5ea0a6812015-08-31 13:30:19 +00002451multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2452 Predicate prdW = HasAVX512> {
2453 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2454 VEX, PD;
2455 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2456 VEX, PS;
2457 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2458 VEX, PS, VEX_W;
2459 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2460 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461}
2462
2463defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002464defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002465
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466// Mask shift
2467multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2468 SDNode OpNode> {
2469 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002470 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002472 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2474}
2475
2476multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2477 SDNode OpNode> {
2478 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002479 VEX, TAPD, VEX_W;
2480 let Predicates = [HasDQI] in
2481 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2482 VEX, TAPD;
2483 let Predicates = [HasBWI] in {
2484 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2485 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002486 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2487 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002488 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489}
2490
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002491defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2492defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493
2494// Mask setting all 0s or 1s
2495multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2496 let Predicates = [HasAVX512] in
2497 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2498 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2499 [(set KRC:$dst, (VT Val))]>;
2500}
2501
2502multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002503 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002505 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2506 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507}
2508
2509defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2510defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2511
2512// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2513let Predicates = [HasAVX512] in {
2514 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002515 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2516 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002518 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2519 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002520 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002521 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2522 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002524
2525// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2526multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2527 RegisterClass RC, ValueType VT> {
2528 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2529 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002530
Igor Bregerf1bd7612016-03-06 07:46:03 +00002531 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002532 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002533}
2534
2535defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2536defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2537defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2538defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2539defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2540
2541defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2542defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2543defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2544defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2545
2546defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2547defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2548defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2549
2550defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2551defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2552
2553defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554
Igor Breger999ac752016-03-08 15:21:25 +00002555def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002556 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002557 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2558 VK2))>;
2559def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002560 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002561 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2562 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2564 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002565def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2566 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002567def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2568 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2569
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002570
Igor Breger86724082016-08-14 05:25:07 +00002571// Patterns for kmask shift
2572multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2573 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002574 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002575 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002576 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002577 RC))>;
2578 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002579 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002580 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002581 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002582 RC))>;
2583}
2584
2585defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2586defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2587defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588//===----------------------------------------------------------------------===//
2589// AVX-512 - Aligned and unaligned load and store
2590//
2591
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592
2593multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002594 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002595 bit IsReMaterializable = 1,
2596 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002597 let hasSideEffects = 0 in {
2598 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002599 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002600 _.ExeDomain>, EVEX;
2601 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2602 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002603 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002604 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002605 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2606 (_.VT _.RC:$src),
2607 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 EVEX, EVEX_KZ;
2609
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002610 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2611 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002613 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2615 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 let Constraints = "$src0 = $dst" in {
2618 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2619 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2620 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2621 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002622 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623 (_.VT _.RC:$src1),
2624 (_.VT _.RC:$src0))))], _.ExeDomain>,
2625 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002626 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2628 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002629 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2630 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 [(set _.RC:$dst, (_.VT
2632 (vselect _.KRCWM:$mask,
2633 (_.VT (bitconvert (ld_frag addr:$src1))),
2634 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002635 }
Craig Toppere1cac152016-06-07 07:27:54 +00002636 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2638 (ins _.KRCWM:$mask, _.MemOp:$src),
2639 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2640 "${dst} {${mask}} {z}, $src}",
2641 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2642 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2643 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002644 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002645 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2646 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2647
2648 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2649 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2650
2651 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2652 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2653 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002654}
2655
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2657 AVX512VLVectorVTInfo _,
2658 Predicate prd,
2659 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002660 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002662 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002663
2664 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002666 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002668 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002669 }
2670}
2671
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2673 AVX512VLVectorVTInfo _,
2674 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002675 bit IsReMaterializable = 1,
2676 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 let Predicates = [prd] in
2678 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002679 masked_load_unaligned, IsReMaterializable,
2680 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 let Predicates = [prd, HasVLX] in {
2683 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002684 masked_load_unaligned, IsReMaterializable,
2685 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002687 masked_load_unaligned, IsReMaterializable,
2688 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689 }
2690}
2691
2692multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002693 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002694
Craig Topper99f6b622016-05-01 01:03:56 +00002695 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002696 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2697 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2698 [], _.ExeDomain>, EVEX;
2699 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2700 (ins _.KRCWM:$mask, _.RC:$src),
2701 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2702 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002704 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002706 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 "${dst} {${mask}} {z}, $src}",
2708 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002709 }
Igor Breger81b79de2015-11-19 07:43:43 +00002710
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002714 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2716 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2717 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002718
2719 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2720 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2721 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002722}
2723
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002724
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2726 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002728 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2729 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002730
2731 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002732 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2733 masked_store_unaligned>, EVEX_V256;
2734 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2735 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 }
2737}
2738
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2740 AVX512VLVectorVTInfo _, Predicate prd> {
2741 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002742 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2743 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744
2745 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002746 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2747 masked_store_aligned256>, EVEX_V256;
2748 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2749 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 }
2751}
2752
2753defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2754 HasAVX512>,
2755 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2756 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2757
2758defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2759 HasAVX512>,
2760 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2761 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2762
Craig Topperc9293492016-02-26 06:50:29 +00002763defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2764 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002765 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766 PS, EVEX_CD8<32, CD8VF>;
2767
Craig Topperc9293492016-02-26 06:50:29 +00002768defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2769 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2771 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002773defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2774 HasAVX512>,
2775 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2776 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2779 HasAVX512>,
2780 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2781 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002782
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002783defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2784 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2786
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2788 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2790
Craig Topperc9293492016-02-26 06:50:29 +00002791defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2792 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002793 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2795
Craig Topperc9293492016-02-26 06:50:29 +00002796defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2797 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002798 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002800
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002801def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002803 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002804 VK8), VR512:$src)>;
2805
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002806def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002808 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002809
Craig Topper33c550c2016-05-22 00:39:30 +00002810// These patterns exist to prevent the above patterns from introducing a second
2811// mask inversion when one already exists.
2812def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2813 (bc_v8i64 (v16i32 immAllZerosV)),
2814 (v8i64 VR512:$src))),
2815 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2816def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2817 (v16i32 immAllZerosV),
2818 (v16i32 VR512:$src))),
2819 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2820
Craig Topper14aa2662016-08-11 06:04:04 +00002821let Predicates = [HasVLX, NoBWI] in {
2822 // 128-bit load/store without BWI.
2823 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2824 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2825 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2826 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2827 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2828 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2829 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2830 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2831
2832 // 256-bit load/store without BWI.
2833 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2834 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2835 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2836 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2837 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2838 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2839 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2840 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2841}
2842
Craig Topper95bdabd2016-05-22 23:44:33 +00002843let Predicates = [HasVLX] in {
2844 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2845 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2846 def : Pat<(alignedstore (v2f64 (extract_subvector
2847 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2848 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2849 def : Pat<(alignedstore (v4f32 (extract_subvector
2850 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2851 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2852 def : Pat<(alignedstore (v2i64 (extract_subvector
2853 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2854 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2855 def : Pat<(alignedstore (v4i32 (extract_subvector
2856 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2857 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2858 def : Pat<(alignedstore (v8i16 (extract_subvector
2859 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2860 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2861 def : Pat<(alignedstore (v16i8 (extract_subvector
2862 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2863 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2864
2865 def : Pat<(store (v2f64 (extract_subvector
2866 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2867 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2868 def : Pat<(store (v4f32 (extract_subvector
2869 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2870 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2871 def : Pat<(store (v2i64 (extract_subvector
2872 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2874 def : Pat<(store (v4i32 (extract_subvector
2875 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2876 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2877 def : Pat<(store (v8i16 (extract_subvector
2878 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2879 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2880 def : Pat<(store (v16i8 (extract_subvector
2881 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2882 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2883
2884 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2885 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2886 def : Pat<(alignedstore (v2f64 (extract_subvector
2887 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2888 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2889 def : Pat<(alignedstore (v4f32 (extract_subvector
2890 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2891 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2892 def : Pat<(alignedstore (v2i64 (extract_subvector
2893 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2894 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2895 def : Pat<(alignedstore (v4i32 (extract_subvector
2896 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2897 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2898 def : Pat<(alignedstore (v8i16 (extract_subvector
2899 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2900 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2901 def : Pat<(alignedstore (v16i8 (extract_subvector
2902 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2903 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2904
2905 def : Pat<(store (v2f64 (extract_subvector
2906 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2908 def : Pat<(store (v4f32 (extract_subvector
2909 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2911 def : Pat<(store (v2i64 (extract_subvector
2912 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2914 def : Pat<(store (v4i32 (extract_subvector
2915 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2916 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2917 def : Pat<(store (v8i16 (extract_subvector
2918 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2919 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2920 def : Pat<(store (v16i8 (extract_subvector
2921 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2923
2924 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2925 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2926 def : Pat<(alignedstore (v4f64 (extract_subvector
2927 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2929 def : Pat<(alignedstore (v8f32 (extract_subvector
2930 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2932 def : Pat<(alignedstore (v4i64 (extract_subvector
2933 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2935 def : Pat<(alignedstore (v8i32 (extract_subvector
2936 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2938 def : Pat<(alignedstore (v16i16 (extract_subvector
2939 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2941 def : Pat<(alignedstore (v32i8 (extract_subvector
2942 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2943 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2944
2945 def : Pat<(store (v4f64 (extract_subvector
2946 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2948 def : Pat<(store (v8f32 (extract_subvector
2949 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2951 def : Pat<(store (v4i64 (extract_subvector
2952 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2954 def : Pat<(store (v8i32 (extract_subvector
2955 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2957 def : Pat<(store (v16i16 (extract_subvector
2958 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2960 def : Pat<(store (v32i8 (extract_subvector
2961 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2963}
2964
2965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002966// Move Int Doubleword to Packed Double Int
2967//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002968def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002969 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970 [(set VR128X:$dst,
2971 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002972 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002973def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002974 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975 [(set VR128X:$dst,
2976 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002977 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002978def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002979 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002980 [(set VR128X:$dst,
2981 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002982 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002983let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2984def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2985 (ins i64mem:$src),
2986 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002987 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002988let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002989def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002990 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002991 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002993def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002994 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002995 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002997def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002998 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002999 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3001 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003002}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003
3004// Move Int Doubleword to Single Scalar
3005//
Craig Topper88adf2a2013-10-12 05:41:08 +00003006let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003007def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003008 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003010 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003012def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003013 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003015 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003016}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003018// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003020def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003021 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003022 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003024 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003025def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003027 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003028 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003030 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003032// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033//
3034def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003035 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3037 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003038 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 Requires<[HasAVX512, In64BitMode]>;
3040
Craig Topperc648c9b2015-12-28 06:11:42 +00003041let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3042def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3043 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003044 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003045 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046
Craig Topperc648c9b2015-12-28 06:11:42 +00003047def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3048 (ins i64mem:$dst, VR128X:$src),
3049 "vmovq\t{$src, $dst|$dst, $src}",
3050 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3051 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003052 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003053 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3054
3055let hasSideEffects = 0 in
3056def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3057 (ins VR128X:$src),
3058 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003059 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003060
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061// Move Scalar Single to Double Int
3062//
Craig Topper88adf2a2013-10-12 05:41:08 +00003063let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003064def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003066 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003067 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003068 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003069def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003071 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003073 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003074}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075
3076// Move Quadword Int to Packed Quadword Int
3077//
Craig Topperc648c9b2015-12-28 06:11:42 +00003078def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003080 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 [(set VR128X:$dst,
3082 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003083 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084
3085//===----------------------------------------------------------------------===//
3086// AVX-512 MOVSS, MOVSD
3087//===----------------------------------------------------------------------===//
3088
Craig Topperc7de3a12016-07-29 02:49:08 +00003089multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003090 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003091 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3092 (ins _.RC:$src1, _.FRC:$src2),
3093 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3094 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3095 (scalar_to_vector _.FRC:$src2))))],
3096 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3097 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3098 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3099 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3100 "$dst {${mask}} {z}, $src1, $src2}"),
3101 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3102 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3103 _.ImmAllZerosV)))],
3104 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3105 let Constraints = "$src0 = $dst" in
3106 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3107 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3108 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3109 "$dst {${mask}}, $src1, $src2}"),
3110 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3111 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3112 (_.VT _.RC:$src0))))],
3113 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003114 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003115 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3116 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3117 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3118 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3119 let mayLoad = 1, hasSideEffects = 0 in {
3120 let Constraints = "$src0 = $dst" in
3121 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3122 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3123 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3124 "$dst {${mask}}, $src}"),
3125 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3126 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3127 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3128 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3129 "$dst {${mask}} {z}, $src}"),
3130 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003131 }
Craig Toppere1cac152016-06-07 07:27:54 +00003132 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3133 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3134 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3135 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003136 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003137 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3138 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3139 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3140 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141}
3142
Asaf Badouh41ecf462015-12-06 13:26:56 +00003143defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3144 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145
Asaf Badouh41ecf462015-12-06 13:26:56 +00003146defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3147 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148
Craig Topper74ed0872016-05-18 06:55:59 +00003149def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003150 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003151 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003152
Craig Topper74ed0872016-05-18 06:55:59 +00003153def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003154 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003155 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003157def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3158 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3159 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3160
Craig Topper99f6b622016-05-01 01:03:56 +00003161let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003162defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3163 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3164 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3165 XS, EVEX_4V, VEX_LIG;
3166
Craig Topper99f6b622016-05-01 01:03:56 +00003167let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003168defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3169 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3170 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3171 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172
3173let Predicates = [HasAVX512] in {
3174 let AddedComplexity = 15 in {
3175 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3176 // MOVS{S,D} to the lower bits.
3177 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3178 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3179 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3180 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3181 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3182 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3183 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3184 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003185 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186
3187 // Move low f32 and clear high bits.
3188 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3189 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003190 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3192 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3193 (SUBREG_TO_REG (i32 0),
3194 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003195 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003196 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3197 (SUBREG_TO_REG (i32 0),
3198 (VMOVSSZrr (v4f32 (V_SET0)),
3199 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3200 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3201 (SUBREG_TO_REG (i32 0),
3202 (VMOVSSZrr (v4i32 (V_SET0)),
3203 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204
3205 let AddedComplexity = 20 in {
3206 // MOVSSrm zeros the high parts of the register; represent this
3207 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3208 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3209 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3210 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3211 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3212 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3213 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003214 def : Pat<(v4f32 (X86vzload addr:$src)),
3215 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003216
3217 // MOVSDrm zeros the high parts of the register; represent this
3218 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3219 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3220 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3221 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3222 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3223 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3224 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3225 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3226 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3227 def : Pat<(v2f64 (X86vzload addr:$src)),
3228 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3229
3230 // Represent the same patterns above but in the form they appear for
3231 // 256-bit types
3232 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3233 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003234 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3236 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3237 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003238 def : Pat<(v8f32 (X86vzload addr:$src)),
3239 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3241 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3242 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003243 def : Pat<(v4f64 (X86vzload addr:$src)),
3244 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003245
3246 // Represent the same patterns above but in the form they appear for
3247 // 512-bit types
3248 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3249 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3250 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3251 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3252 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3253 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003254 def : Pat<(v16f32 (X86vzload addr:$src)),
3255 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003256 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3257 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3258 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003259 def : Pat<(v8f64 (X86vzload addr:$src)),
3260 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003261 }
3262 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3263 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3264 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3265 FR32X:$src)), sub_xmm)>;
3266 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3267 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3268 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3269 FR64X:$src)), sub_xmm)>;
3270 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3271 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003272 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003273
3274 // Move low f64 and clear high bits.
3275 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3276 (SUBREG_TO_REG (i32 0),
3277 (VMOVSDZrr (v2f64 (V_SET0)),
3278 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003279 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3280 (SUBREG_TO_REG (i32 0),
3281 (VMOVSDZrr (v2f64 (V_SET0)),
3282 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003283
3284 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3285 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3286 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003287 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3288 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3289 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290
3291 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003292 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003293 addr:$dst),
3294 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003295
3296 // Shuffle with VMOVSS
3297 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3298 (VMOVSSZrr (v4i32 VR128X:$src1),
3299 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3300 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3301 (VMOVSSZrr (v4f32 VR128X:$src1),
3302 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3303
3304 // 256-bit variants
3305 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3306 (SUBREG_TO_REG (i32 0),
3307 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3308 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3309 sub_xmm)>;
3310 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3311 (SUBREG_TO_REG (i32 0),
3312 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3313 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3314 sub_xmm)>;
3315
3316 // Shuffle with VMOVSD
3317 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3318 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3319 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3320 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3321 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3322 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3323 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3324 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3325
3326 // 256-bit variants
3327 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3328 (SUBREG_TO_REG (i32 0),
3329 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3330 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3331 sub_xmm)>;
3332 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3333 (SUBREG_TO_REG (i32 0),
3334 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3335 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3336 sub_xmm)>;
3337
3338 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3339 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3340 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3341 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3342 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3343 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3344 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3345 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3346}
3347
3348let AddedComplexity = 15 in
3349def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3350 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003351 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003352 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003353 (v2i64 VR128X:$src))))],
3354 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3355
Igor Breger4ec5abf2015-11-03 07:30:17 +00003356let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3358 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003359 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 [(set VR128X:$dst, (v2i64 (X86vzmovl
3361 (loadv2i64 addr:$src))))],
3362 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3363 EVEX_CD8<8, CD8VT8>;
3364
3365let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003366 let AddedComplexity = 15 in {
3367 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3368 (VMOVDI2PDIZrr GR32:$src)>;
3369
3370 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3371 (VMOV64toPQIZrr GR64:$src)>;
3372
3373 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3374 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3375 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003376
3377 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3378 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3379 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003380 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3382 let AddedComplexity = 20 in {
3383 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3384 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3386 (VMOVDI2PDIZrm addr:$src)>;
3387 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3388 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003389 def : Pat<(v4i32 (X86vzload addr:$src)),
3390 (VMOVDI2PDIZrm addr:$src)>;
3391 def : Pat<(v8i32 (X86vzload addr:$src)),
3392 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003394 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003396 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003397 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003398 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003399 def : Pat<(v4i64 (X86vzload addr:$src)),
3400 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003402
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3404 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3405 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3406 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003407 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3408 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3409 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3410
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003411 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003412 def : Pat<(v16i32 (X86vzload addr:$src)),
3413 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003414 def : Pat<(v8i64 (X86vzload addr:$src)),
3415 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416}
3417
3418def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3419 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3420
3421def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3422 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3423
3424def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3425 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3426
3427def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3428 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3429
3430//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003431// AVX-512 - Non-temporals
3432//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003433let SchedRW = [WriteLoad] in {
3434 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3435 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3436 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3437 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3438 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003439
Craig Topper2f90c1f2016-06-07 07:27:57 +00003440 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003441 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003442 (ins i256mem:$src),
3443 "vmovntdqa\t{$src, $dst|$dst, $src}",
3444 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3445 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3446 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003447
Robert Khasanoved882972014-08-13 10:46:00 +00003448 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003449 (ins i128mem:$src),
3450 "vmovntdqa\t{$src, $dst|$dst, $src}",
3451 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3452 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3453 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003454 }
Adam Nemetefd07852014-06-18 16:51:10 +00003455}
3456
Igor Bregerd3341f52016-01-20 13:11:47 +00003457multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3458 PatFrag st_frag = alignednontemporalstore,
3459 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003460 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003461 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003462 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003463 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3464 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003465}
3466
Igor Bregerd3341f52016-01-20 13:11:47 +00003467multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3468 AVX512VLVectorVTInfo VTInfo> {
3469 let Predicates = [HasAVX512] in
3470 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003471
Igor Bregerd3341f52016-01-20 13:11:47 +00003472 let Predicates = [HasAVX512, HasVLX] in {
3473 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3474 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003475 }
3476}
3477
Igor Bregerd3341f52016-01-20 13:11:47 +00003478defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3479defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3480defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003481
Craig Topper707c89c2016-05-08 23:43:17 +00003482let Predicates = [HasAVX512], AddedComplexity = 400 in {
3483 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3484 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3485 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3486 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3487 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3488 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003489
3490 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3491 (VMOVNTDQAZrm addr:$src)>;
3492 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3493 (VMOVNTDQAZrm addr:$src)>;
3494 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3495 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003496 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003497 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003498 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003499 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003500 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003501 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003502}
3503
Craig Topperc41320d2016-05-08 23:08:45 +00003504let Predicates = [HasVLX], AddedComplexity = 400 in {
3505 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3506 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3507 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3508 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3509 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3510 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3511
Simon Pilgrim9a896232016-06-07 13:34:24 +00003512 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3513 (VMOVNTDQAZ256rm addr:$src)>;
3514 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3515 (VMOVNTDQAZ256rm addr:$src)>;
3516 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3517 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003518 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003519 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003520 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003521 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003522 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003523 (VMOVNTDQAZ256rm addr:$src)>;
3524
Craig Topperc41320d2016-05-08 23:08:45 +00003525 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3526 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3527 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3528 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3529 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3530 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003531
3532 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3533 (VMOVNTDQAZ128rm addr:$src)>;
3534 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3535 (VMOVNTDQAZ128rm addr:$src)>;
3536 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3537 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003538 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003539 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003540 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003541 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003542 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003543 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003544}
3545
Adam Nemet7f62b232014-06-10 16:39:53 +00003546//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547// AVX-512 - Integer arithmetic
3548//
3549multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003550 X86VectorVTInfo _, OpndItins itins,
3551 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003552 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003553 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003554 "$src2, $src1", "$src1, $src2",
3555 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003556 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003557 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003558
Craig Toppere1cac152016-06-07 07:27:54 +00003559 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3560 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3561 "$src2, $src1", "$src1, $src2",
3562 (_.VT (OpNode _.RC:$src1,
3563 (bitconvert (_.LdFrag addr:$src2)))),
3564 itins.rm>,
3565 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003566}
3567
3568multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3569 X86VectorVTInfo _, OpndItins itins,
3570 bit IsCommutable = 0> :
3571 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003572 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3573 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3574 "${src2}"##_.BroadcastStr##", $src1",
3575 "$src1, ${src2}"##_.BroadcastStr,
3576 (_.VT (OpNode _.RC:$src1,
3577 (X86VBroadcast
3578 (_.ScalarLdFrag addr:$src2)))),
3579 itins.rm>,
3580 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003582
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003583multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3584 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3585 Predicate prd, bit IsCommutable = 0> {
3586 let Predicates = [prd] in
3587 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3588 IsCommutable>, EVEX_V512;
3589
3590 let Predicates = [prd, HasVLX] in {
3591 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3592 IsCommutable>, EVEX_V256;
3593 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3594 IsCommutable>, EVEX_V128;
3595 }
3596}
3597
Robert Khasanov545d1b72014-10-14 14:36:19 +00003598multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3599 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3600 Predicate prd, bit IsCommutable = 0> {
3601 let Predicates = [prd] in
3602 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3603 IsCommutable>, EVEX_V512;
3604
3605 let Predicates = [prd, HasVLX] in {
3606 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3607 IsCommutable>, EVEX_V256;
3608 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3609 IsCommutable>, EVEX_V128;
3610 }
3611}
3612
3613multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3614 OpndItins itins, Predicate prd,
3615 bit IsCommutable = 0> {
3616 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3617 itins, prd, IsCommutable>,
3618 VEX_W, EVEX_CD8<64, CD8VF>;
3619}
3620
3621multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3622 OpndItins itins, Predicate prd,
3623 bit IsCommutable = 0> {
3624 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3625 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3626}
3627
3628multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3629 OpndItins itins, Predicate prd,
3630 bit IsCommutable = 0> {
3631 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3632 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3633}
3634
3635multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3636 OpndItins itins, Predicate prd,
3637 bit IsCommutable = 0> {
3638 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3639 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3640}
3641
3642multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3643 SDNode OpNode, OpndItins itins, Predicate prd,
3644 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003645 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003646 IsCommutable>;
3647
Igor Bregerf2460112015-07-26 14:41:44 +00003648 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003649 IsCommutable>;
3650}
3651
3652multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3653 SDNode OpNode, OpndItins itins, Predicate prd,
3654 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003655 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003656 IsCommutable>;
3657
Igor Bregerf2460112015-07-26 14:41:44 +00003658 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003659 IsCommutable>;
3660}
3661
3662multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3663 bits<8> opc_d, bits<8> opc_q,
3664 string OpcodeStr, SDNode OpNode,
3665 OpndItins itins, bit IsCommutable = 0> {
3666 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3667 itins, HasAVX512, IsCommutable>,
3668 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3669 itins, HasBWI, IsCommutable>;
3670}
3671
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003672multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003673 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003674 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3675 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003676 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003677 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003678 "$src2, $src1","$src1, $src2",
3679 (_Dst.VT (OpNode
3680 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003681 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003682 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003683 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003684 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3685 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3686 "$src2, $src1", "$src1, $src2",
3687 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3688 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003689 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003690 AVX512BIBase, EVEX_4V;
3691
3692 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3693 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3694 OpcodeStr,
3695 "${src2}"##_Brdct.BroadcastStr##", $src1",
3696 "$src1, ${src2}"##_Dst.BroadcastStr,
3697 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3698 (_Brdct.VT (X86VBroadcast
3699 (_Brdct.ScalarLdFrag addr:$src2)))))),
3700 itins.rm>,
3701 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003702}
3703
Robert Khasanov545d1b72014-10-14 14:36:19 +00003704defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3705 SSE_INTALU_ITINS_P, 1>;
3706defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3707 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003708defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3709 SSE_INTALU_ITINS_P, HasBWI, 1>;
3710defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3711 SSE_INTALU_ITINS_P, HasBWI, 0>;
3712defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003713 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003714defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003715 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003716defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003717 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003718defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003719 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003720defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003721 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003722defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003723 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003724defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003725 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003726defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003727 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003728defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003729 SSE_INTALU_ITINS_P, HasBWI, 1>;
3730
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003731multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003732 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3733 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3734 let Predicates = [prd] in
3735 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3736 _SrcVTInfo.info512, _DstVTInfo.info512,
3737 v8i64_info, IsCommutable>,
3738 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3739 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003740 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003741 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003742 v4i64x_info, IsCommutable>,
3743 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003744 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003745 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003746 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003747 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3748 }
Michael Liao66233b72015-08-06 09:06:20 +00003749}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003750
3751defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003752 avx512vl_i32_info, avx512vl_i64_info,
3753 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003754defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003755 avx512vl_i32_info, avx512vl_i64_info,
3756 X86pmuludq, HasAVX512, 1>;
3757defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3758 avx512vl_i8_info, avx512vl_i8_info,
3759 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003760
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003761multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3762 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003763 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3764 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3765 OpcodeStr,
3766 "${src2}"##_Src.BroadcastStr##", $src1",
3767 "$src1, ${src2}"##_Src.BroadcastStr,
3768 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3769 (_Src.VT (X86VBroadcast
3770 (_Src.ScalarLdFrag addr:$src2))))))>,
3771 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003772}
3773
Michael Liao66233b72015-08-06 09:06:20 +00003774multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3775 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003776 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003777 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003778 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003779 "$src2, $src1","$src1, $src2",
3780 (_Dst.VT (OpNode
3781 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003782 (_Src.VT _Src.RC:$src2))),
3783 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003784 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003785 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3786 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3787 "$src2, $src1", "$src1, $src2",
3788 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3789 (bitconvert (_Src.LdFrag addr:$src2))))>,
3790 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003791}
3792
3793multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3794 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003795 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003796 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3797 v32i16_info>,
3798 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3799 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003800 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003801 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3802 v16i16x_info>,
3803 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3804 v16i16x_info>, EVEX_V256;
3805 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3806 v8i16x_info>,
3807 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3808 v8i16x_info>, EVEX_V128;
3809 }
3810}
3811multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3812 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003813 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003814 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3815 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003816 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003817 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3818 v32i8x_info>, EVEX_V256;
3819 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3820 v16i8x_info>, EVEX_V128;
3821 }
3822}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003823
3824multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3825 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003826 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003827 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003828 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003829 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003830 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003831 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003832 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003833 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003834 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003835 }
3836}
3837
Craig Topperb6da6542016-05-01 17:38:32 +00003838defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3839defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3840defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3841defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003842
Craig Topper5acb5a12016-05-01 06:24:57 +00003843defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3844 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3845defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003846 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003847
Igor Bregerf2460112015-07-26 14:41:44 +00003848defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003849 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003850defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003851 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003852defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003853 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003854
Igor Bregerf2460112015-07-26 14:41:44 +00003855defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003856 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003857defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003858 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003859defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003860 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003861
Igor Bregerf2460112015-07-26 14:41:44 +00003862defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003863 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003864defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003865 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003866defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003867 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003868
Igor Bregerf2460112015-07-26 14:41:44 +00003869defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003870 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003871defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003872 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003873defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003874 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003875
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003876//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877// AVX-512 Logical Instructions
3878//===----------------------------------------------------------------------===//
3879
Craig Topperabe80cc2016-08-28 06:06:28 +00003880multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3881 X86VectorVTInfo _, OpndItins itins,
3882 bit IsCommutable = 0> {
3883 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3884 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3885 "$src2, $src1", "$src1, $src2",
3886 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3887 (bitconvert (_.VT _.RC:$src2)))),
3888 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3889 _.RC:$src2)))),
3890 itins.rr, IsCommutable>,
3891 AVX512BIBase, EVEX_4V;
3892
3893 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3894 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3895 "$src2, $src1", "$src1, $src2",
3896 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3897 (bitconvert (_.LdFrag addr:$src2)))),
3898 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3899 (bitconvert (_.LdFrag addr:$src2)))))),
3900 itins.rm>,
3901 AVX512BIBase, EVEX_4V;
3902}
3903
3904multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3905 X86VectorVTInfo _, OpndItins itins,
3906 bit IsCommutable = 0> :
3907 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3908 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3909 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3910 "${src2}"##_.BroadcastStr##", $src1",
3911 "$src1, ${src2}"##_.BroadcastStr,
3912 (_.i64VT (OpNode _.RC:$src1,
3913 (bitconvert
3914 (_.VT (X86VBroadcast
3915 (_.ScalarLdFrag addr:$src2)))))),
3916 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3917 (bitconvert
3918 (_.VT (X86VBroadcast
3919 (_.ScalarLdFrag addr:$src2)))))))),
3920 itins.rm>,
3921 AVX512BIBase, EVEX_4V, EVEX_B;
3922}
3923
3924multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3925 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3926 Predicate prd, bit IsCommutable = 0> {
3927 let Predicates = [prd] in
3928 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3929 IsCommutable>, EVEX_V512;
3930
3931 let Predicates = [prd, HasVLX] in {
3932 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3933 IsCommutable>, EVEX_V256;
3934 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3935 IsCommutable>, EVEX_V128;
3936 }
3937}
3938
3939multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3940 OpndItins itins, Predicate prd,
3941 bit IsCommutable = 0> {
3942 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3943 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3944}
3945
3946multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3947 OpndItins itins, Predicate prd,
3948 bit IsCommutable = 0> {
3949 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3950 itins, prd, IsCommutable>,
3951 VEX_W, EVEX_CD8<64, CD8VF>;
3952}
3953
3954multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3955 SDNode OpNode, OpndItins itins, Predicate prd,
3956 bit IsCommutable = 0> {
3957 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3958 IsCommutable>;
3959
3960 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3961 IsCommutable>;
3962}
3963
3964defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003965 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003966defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003967 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003968defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003969 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003970defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003971 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972
3973//===----------------------------------------------------------------------===//
3974// AVX-512 FP arithmetic
3975//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003976multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3977 SDNode OpNode, SDNode VecNode, OpndItins itins,
3978 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003979 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003980 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3981 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3982 "$src2, $src1", "$src1, $src2",
3983 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3984 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003985 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003986
3987 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003988 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003989 "$src2, $src1", "$src1, $src2",
3990 (VecNode (_.VT _.RC:$src1),
3991 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3992 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003993 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003994 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003995 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003996 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003997 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3998 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003999 itins.rr> {
4000 let isCommutable = IsCommutable;
4001 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004002 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004003 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004004 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4005 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004006 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004007 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004008 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009}
4010
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004011multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004012 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004013 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004014 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4015 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4016 "$rc, $src2, $src1", "$src1, $src2, $rc",
4017 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004018 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004019 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004021multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4022 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004023 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004024 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4025 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004026 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004027 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004028 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029}
4030
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004031multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4032 SDNode VecNode,
4033 SizeItins itins, bit IsCommutable> {
4034 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4035 itins.s, IsCommutable>,
4036 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4037 itins.s, IsCommutable>,
4038 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4039 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4040 itins.d, IsCommutable>,
4041 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4042 itins.d, IsCommutable>,
4043 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4044}
4045
4046multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4047 SDNode VecNode,
4048 SizeItins itins, bit IsCommutable> {
4049 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4050 itins.s, IsCommutable>,
4051 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4052 itins.s, IsCommutable>,
4053 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4054 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4055 itins.d, IsCommutable>,
4056 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4057 itins.d, IsCommutable>,
4058 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4059}
4060defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004061defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004062defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004063defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004064defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4065defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4066
4067// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4068// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4069multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4070 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004071 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004072 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4073 (ins _.FRC:$src1, _.FRC:$src2),
4074 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4075 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004076 itins.rr> {
4077 let isCommutable = 1;
4078 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004079 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4080 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4081 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4082 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4083 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4084 }
4085}
4086defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4087 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4088 EVEX_CD8<32, CD8VT1>;
4089
4090defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4091 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4092 EVEX_CD8<64, CD8VT1>;
4093
4094defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4095 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4096 EVEX_CD8<32, CD8VT1>;
4097
4098defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4099 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4100 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004101
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004102multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004103 X86VectorVTInfo _, OpndItins itins,
4104 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004105 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004106 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4107 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4108 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004109 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4110 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004111 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4112 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4113 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004114 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4115 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004116 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4117 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4118 "${src2}"##_.BroadcastStr##", $src1",
4119 "$src1, ${src2}"##_.BroadcastStr,
4120 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004121 (_.ScalarLdFrag addr:$src2)))),
4122 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004123 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004124}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004125
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004126multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004127 X86VectorVTInfo _> {
4128 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004129 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4130 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4131 "$rc, $src2, $src1", "$src1, $src2, $rc",
4132 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4133 EVEX_4V, EVEX_B, EVEX_RC;
4134}
4135
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004136
4137multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004138 X86VectorVTInfo _> {
4139 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004140 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4141 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4142 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4143 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4144 EVEX_4V, EVEX_B;
4145}
4146
Michael Liao66233b72015-08-06 09:06:20 +00004147multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004148 Predicate prd, SizeItins itins,
4149 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004150 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004151 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004152 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004153 EVEX_CD8<32, CD8VF>;
4154 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004155 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004156 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004157 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004158
Robert Khasanov595e5982014-10-29 15:43:02 +00004159 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004160 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004161 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004162 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004163 EVEX_CD8<32, CD8VF>;
4164 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004165 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004166 EVEX_CD8<32, CD8VF>;
4167 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004168 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004169 EVEX_CD8<64, CD8VF>;
4170 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004171 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004172 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004173 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174}
4175
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004176multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004177 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004178 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004179 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004180 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4181}
4182
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004183multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004184 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004185 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004186 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004187 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4188}
4189
Craig Topper9433f972016-08-02 06:16:53 +00004190defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4191 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004192 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004193defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4194 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004195 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004196defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004197 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004198defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004199 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004200defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4201 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004202 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004203defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4204 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004205 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004206let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004207 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4208 SSE_ALU_ITINS_P, 1>;
4209 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4210 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004211}
Craig Topper9433f972016-08-02 06:16:53 +00004212defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4213 SSE_ALU_ITINS_P, 1>;
4214defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4215 SSE_ALU_ITINS_P, 0>;
4216defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4217 SSE_ALU_ITINS_P, 1>;
4218defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4219 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004220
Craig Topper8f6827c2016-08-31 05:37:52 +00004221// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004222multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4223 X86VectorVTInfo _, Predicate prd> {
4224let Predicates = [prd] in {
4225 // Masked register-register logical operations.
4226 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4227 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4228 _.RC:$src0)),
4229 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4230 _.RC:$src1, _.RC:$src2)>;
4231 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4232 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4233 _.ImmAllZerosV)),
4234 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4235 _.RC:$src2)>;
4236 // Masked register-memory logical operations.
4237 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4238 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4239 (load addr:$src2)))),
4240 _.RC:$src0)),
4241 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4242 _.RC:$src1, addr:$src2)>;
4243 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4244 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4245 _.ImmAllZerosV)),
4246 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4247 addr:$src2)>;
4248 // Register-broadcast logical operations.
4249 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4250 (bitconvert (_.VT (X86VBroadcast
4251 (_.ScalarLdFrag addr:$src2)))))),
4252 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4253 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4254 (bitconvert
4255 (_.i64VT (OpNode _.RC:$src1,
4256 (bitconvert (_.VT
4257 (X86VBroadcast
4258 (_.ScalarLdFrag addr:$src2))))))),
4259 _.RC:$src0)),
4260 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4261 _.RC:$src1, addr:$src2)>;
4262 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4263 (bitconvert
4264 (_.i64VT (OpNode _.RC:$src1,
4265 (bitconvert (_.VT
4266 (X86VBroadcast
4267 (_.ScalarLdFrag addr:$src2))))))),
4268 _.ImmAllZerosV)),
4269 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4270 _.RC:$src1, addr:$src2)>;
4271}
Craig Topper8f6827c2016-08-31 05:37:52 +00004272}
4273
Craig Topper45d65032016-09-02 05:29:13 +00004274multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4275 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4276 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4277 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4278 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4279 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4280 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004281}
4282
Craig Topper45d65032016-09-02 05:29:13 +00004283defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4284defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4285defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4286defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4287
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004288multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4289 X86VectorVTInfo _> {
4290 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4291 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4292 "$src2, $src1", "$src1, $src2",
4293 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004294 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4295 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4296 "$src2, $src1", "$src1, $src2",
4297 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4298 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4299 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4300 "${src2}"##_.BroadcastStr##", $src1",
4301 "$src1, ${src2}"##_.BroadcastStr,
4302 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4303 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4304 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004305}
4306
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004307multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4308 X86VectorVTInfo _> {
4309 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4310 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4311 "$src2, $src1", "$src1, $src2",
4312 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004313 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4314 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4315 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004316 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004317 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4318 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004319}
4320
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004321multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004322 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004323 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4324 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004325 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004326 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4327 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004328 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4329 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004330 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004331 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4332 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004333 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4334
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004335 // Define only if AVX512VL feature is present.
4336 let Predicates = [HasVLX] in {
4337 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4338 EVEX_V128, EVEX_CD8<32, CD8VF>;
4339 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4340 EVEX_V256, EVEX_CD8<32, CD8VF>;
4341 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4342 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4343 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4344 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4345 }
4346}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004347defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004348
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349//===----------------------------------------------------------------------===//
4350// AVX-512 VPTESTM instructions
4351//===----------------------------------------------------------------------===//
4352
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004353multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4354 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004355 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004356 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4357 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4358 "$src2, $src1", "$src1, $src2",
4359 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4360 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004361 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4362 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4363 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004364 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004365 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4366 EVEX_4V,
4367 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368}
4369
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004370multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4371 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004372 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4373 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4374 "${src2}"##_.BroadcastStr##", $src1",
4375 "$src1, ${src2}"##_.BroadcastStr,
4376 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4377 (_.ScalarLdFrag addr:$src2))))>,
4378 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004379}
Igor Bregerfca0a342016-01-28 13:19:25 +00004380
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004381// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004382multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4383 X86VectorVTInfo _, string Suffix> {
4384 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4385 (_.KVT (COPY_TO_REGCLASS
4386 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004387 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004388 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004389 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004390 _.RC:$src2, _.SubRegIdx)),
4391 _.KRC))>;
4392}
4393
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004394multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004395 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004396 let Predicates = [HasAVX512] in
4397 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4398 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4399
4400 let Predicates = [HasAVX512, HasVLX] in {
4401 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4402 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4403 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4404 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4405 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004406 let Predicates = [HasAVX512, NoVLX] in {
4407 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4408 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004409 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004410}
4411
4412multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4413 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004414 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004415 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004416 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004417}
4418
4419multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4420 SDNode OpNode> {
4421 let Predicates = [HasBWI] in {
4422 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4423 EVEX_V512, VEX_W;
4424 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4425 EVEX_V512;
4426 }
4427 let Predicates = [HasVLX, HasBWI] in {
4428
4429 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4430 EVEX_V256, VEX_W;
4431 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4432 EVEX_V128, VEX_W;
4433 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4434 EVEX_V256;
4435 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4436 EVEX_V128;
4437 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004438
Igor Bregerfca0a342016-01-28 13:19:25 +00004439 let Predicates = [HasAVX512, NoVLX] in {
4440 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4441 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4442 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4443 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004444 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004445
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004446}
4447
4448multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4449 SDNode OpNode> :
4450 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4451 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4452
4453defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4454defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004455
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004457//===----------------------------------------------------------------------===//
4458// AVX-512 Shift instructions
4459//===----------------------------------------------------------------------===//
4460multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004461 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004462 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004463 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004464 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004465 "$src2, $src1", "$src1, $src2",
4466 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004467 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004468 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004469 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004470 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004471 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4472 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004473 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004474 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475}
4476
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004477multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4478 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004479 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004480 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4481 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4482 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4483 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004484 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004485}
4486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004487multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004488 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004489 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004490 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004491 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4492 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4493 "$src2, $src1", "$src1, $src2",
4494 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004495 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004496 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4497 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4498 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004499 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004500 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004501 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004502 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004503}
4504
Cameron McInally5fb084e2014-12-11 17:13:05 +00004505multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004506 ValueType SrcVT, PatFrag bc_frag,
4507 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4508 let Predicates = [prd] in
4509 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4510 VTInfo.info512>, EVEX_V512,
4511 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4512 let Predicates = [prd, HasVLX] in {
4513 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4514 VTInfo.info256>, EVEX_V256,
4515 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4516 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4517 VTInfo.info128>, EVEX_V128,
4518 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4519 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004520}
4521
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004522multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4523 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004524 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004525 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004526 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004527 avx512vl_i64_info, HasAVX512>, VEX_W;
4528 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4529 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530}
4531
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004532multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4533 string OpcodeStr, SDNode OpNode,
4534 AVX512VLVectorVTInfo VTInfo> {
4535 let Predicates = [HasAVX512] in
4536 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4537 VTInfo.info512>,
4538 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4539 VTInfo.info512>, EVEX_V512;
4540 let Predicates = [HasAVX512, HasVLX] in {
4541 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4542 VTInfo.info256>,
4543 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4544 VTInfo.info256>, EVEX_V256;
4545 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4546 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004547 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004548 VTInfo.info128>, EVEX_V128;
4549 }
4550}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551
Michael Liao66233b72015-08-06 09:06:20 +00004552multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004553 Format ImmFormR, Format ImmFormM,
4554 string OpcodeStr, SDNode OpNode> {
4555 let Predicates = [HasBWI] in
4556 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4557 v32i16_info>, EVEX_V512;
4558 let Predicates = [HasVLX, HasBWI] in {
4559 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4560 v16i16x_info>, EVEX_V256;
4561 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4562 v8i16x_info>, EVEX_V128;
4563 }
4564}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004565
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004566multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4567 Format ImmFormR, Format ImmFormM,
4568 string OpcodeStr, SDNode OpNode> {
4569 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4570 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4571 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4572 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4573}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004574
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004575defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004576 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004577
4578defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004579 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004580
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004581defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004582 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004583
Michael Zuckerman298a6802016-01-13 12:39:33 +00004584defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004585defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004586
4587defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4588defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4589defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004590
4591//===-------------------------------------------------------------------===//
4592// Variable Bit Shifts
4593//===-------------------------------------------------------------------===//
4594multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004595 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004596 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004597 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4598 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4599 "$src2, $src1", "$src1, $src2",
4600 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004601 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004602 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4603 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4604 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004605 (_.VT (OpNode _.RC:$src1,
4606 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004607 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004608 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004609 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004610}
4611
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004612multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4613 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004614 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004615 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4616 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4617 "${src2}"##_.BroadcastStr##", $src1",
4618 "$src1, ${src2}"##_.BroadcastStr,
4619 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4620 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004621 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004622 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4623}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004624multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4625 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004626 let Predicates = [HasAVX512] in
4627 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4628 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4629
4630 let Predicates = [HasAVX512, HasVLX] in {
4631 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4632 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4633 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4634 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4635 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004636}
4637
4638multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4639 SDNode OpNode> {
4640 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004641 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004642 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004643 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004644}
4645
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004646// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004647multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4648 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004649 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004650 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004651 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004652 (!cast<Instruction>(NAME#"WZrr")
4653 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4654 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4655 sub_ymm)>;
4656
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004657 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004658 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004659 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004660 (!cast<Instruction>(NAME#"WZrr")
4661 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4662 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4663 sub_xmm)>;
4664 }
4665}
4666
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004667multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4668 SDNode OpNode> {
4669 let Predicates = [HasBWI] in
4670 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4671 EVEX_V512, VEX_W;
4672 let Predicates = [HasVLX, HasBWI] in {
4673
4674 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4675 EVEX_V256, VEX_W;
4676 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4677 EVEX_V128, VEX_W;
4678 }
4679}
4680
4681defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004682 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4683 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004684
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004685defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004686 avx512_var_shift_w<0x11, "vpsravw", sra>,
4687 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004688
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004689defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004690 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4691 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004692defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4693defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004694
Craig Topper05629d02016-07-24 07:32:45 +00004695// Special handing for handling VPSRAV intrinsics.
4696multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4697 list<Predicate> p> {
4698 let Predicates = p in {
4699 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4700 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4701 _.RC:$src2)>;
4702 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4703 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4704 _.RC:$src1, addr:$src2)>;
4705 let AddedComplexity = 20 in {
4706 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4707 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4708 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4709 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4710 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4711 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4712 _.RC:$src0)),
4713 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4714 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4715 }
4716 let AddedComplexity = 30 in {
4717 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4718 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4719 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4720 _.RC:$src1, _.RC:$src2)>;
4721 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4722 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4723 _.ImmAllZerosV)),
4724 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4725 _.RC:$src1, addr:$src2)>;
4726 }
4727 }
4728}
4729
4730multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4731 list<Predicate> p> :
4732 avx512_var_shift_int_lowering<InstrStr, _, p> {
4733 let Predicates = p in {
4734 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4735 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4736 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4737 _.RC:$src1, addr:$src2)>;
4738 let AddedComplexity = 20 in
4739 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4740 (X86vsrav _.RC:$src1,
4741 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4742 _.RC:$src0)),
4743 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4744 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4745 let AddedComplexity = 30 in
4746 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4747 (X86vsrav _.RC:$src1,
4748 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4749 _.ImmAllZerosV)),
4750 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4751 _.RC:$src1, addr:$src2)>;
4752 }
4753}
4754
4755defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4756defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4757defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4758defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4759defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4760defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4761defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4762defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4763defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4764
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004765//===-------------------------------------------------------------------===//
4766// 1-src variable permutation VPERMW/D/Q
4767//===-------------------------------------------------------------------===//
4768multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4769 AVX512VLVectorVTInfo _> {
4770 let Predicates = [HasAVX512] in
4771 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4772 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4773
4774 let Predicates = [HasAVX512, HasVLX] in
4775 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4776 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4777}
4778
4779multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4780 string OpcodeStr, SDNode OpNode,
4781 AVX512VLVectorVTInfo VTInfo> {
4782 let Predicates = [HasAVX512] in
4783 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4784 VTInfo.info512>,
4785 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4786 VTInfo.info512>, EVEX_V512;
4787 let Predicates = [HasAVX512, HasVLX] in
4788 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4789 VTInfo.info256>,
4790 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4791 VTInfo.info256>, EVEX_V256;
4792}
4793
Michael Zuckermand9cac592016-01-19 17:07:43 +00004794multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4795 Predicate prd, SDNode OpNode,
4796 AVX512VLVectorVTInfo _> {
4797 let Predicates = [prd] in
4798 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4799 EVEX_V512 ;
4800 let Predicates = [HasVLX, prd] in {
4801 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4802 EVEX_V256 ;
4803 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4804 EVEX_V128 ;
4805 }
4806}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004807
Michael Zuckermand9cac592016-01-19 17:07:43 +00004808defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4809 avx512vl_i16_info>, VEX_W;
4810defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4811 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004812
4813defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4814 avx512vl_i32_info>;
4815defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4816 avx512vl_i64_info>, VEX_W;
4817defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4818 avx512vl_f32_info>;
4819defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4820 avx512vl_f64_info>, VEX_W;
4821
4822defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4823 X86VPermi, avx512vl_i64_info>,
4824 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4825defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4826 X86VPermi, avx512vl_f64_info>,
4827 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004828//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004829// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004830//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004831
Igor Breger78741a12015-10-04 07:20:41 +00004832multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4833 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4834 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4835 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4836 "$src2, $src1", "$src1, $src2",
4837 (_.VT (OpNode _.RC:$src1,
4838 (Ctrl.VT Ctrl.RC:$src2)))>,
4839 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004840 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4841 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4842 "$src2, $src1", "$src1, $src2",
4843 (_.VT (OpNode
4844 _.RC:$src1,
4845 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4846 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4847 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4848 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4849 "${src2}"##_.BroadcastStr##", $src1",
4850 "$src1, ${src2}"##_.BroadcastStr,
4851 (_.VT (OpNode
4852 _.RC:$src1,
4853 (Ctrl.VT (X86VBroadcast
4854 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4855 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004856}
4857
4858multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4859 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4860 let Predicates = [HasAVX512] in {
4861 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4862 Ctrl.info512>, EVEX_V512;
4863 }
4864 let Predicates = [HasAVX512, HasVLX] in {
4865 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4866 Ctrl.info128>, EVEX_V128;
4867 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4868 Ctrl.info256>, EVEX_V256;
4869 }
4870}
4871
4872multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4873 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4874
4875 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4876 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4877 X86VPermilpi, _>,
4878 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004879}
4880
Craig Topper05948fb2016-08-02 05:11:15 +00004881let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004882defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4883 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004884let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004885defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4886 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004887//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004888// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4889//===----------------------------------------------------------------------===//
4890
4891defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004892 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004893 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4894defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004895 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004896defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004897 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004898
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004899multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4900 let Predicates = [HasBWI] in
4901 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4902
4903 let Predicates = [HasVLX, HasBWI] in {
4904 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4905 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4906 }
4907}
4908
4909defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4910
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004911//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004912// Move Low to High and High to Low packed FP Instructions
4913//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004914def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4915 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004916 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004917 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4918 IIC_SSE_MOV_LH>, EVEX_4V;
4919def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4920 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004921 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004922 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4923 IIC_SSE_MOV_LH>, EVEX_4V;
4924
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004925let Predicates = [HasAVX512] in {
4926 // MOVLHPS patterns
4927 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4928 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4929 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4930 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004931
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004932 // MOVHLPS patterns
4933 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4934 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4935}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004936
4937//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004938// VMOVHPS/PD VMOVLPS Instructions
4939// All patterns was taken from SSS implementation.
4940//===----------------------------------------------------------------------===//
4941multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4942 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004943 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4944 (ins _.RC:$src1, f64mem:$src2),
4945 !strconcat(OpcodeStr,
4946 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4947 [(set _.RC:$dst,
4948 (OpNode _.RC:$src1,
4949 (_.VT (bitconvert
4950 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4951 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004952}
4953
4954defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4955 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4956defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4957 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4958defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4959 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4960defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4961 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4962
4963let Predicates = [HasAVX512] in {
4964 // VMOVHPS patterns
4965 def : Pat<(X86Movlhps VR128X:$src1,
4966 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4967 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4968 def : Pat<(X86Movlhps VR128X:$src1,
4969 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4970 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4971 // VMOVHPD patterns
4972 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4973 (scalar_to_vector (loadf64 addr:$src2)))),
4974 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4975 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4976 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4977 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4978 // VMOVLPS patterns
4979 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4980 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4981 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4982 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4983 // VMOVLPD patterns
4984 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4985 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4986 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4987 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4988 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4989 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4990 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4991}
4992
Igor Bregerb6b27af2015-11-10 07:09:07 +00004993def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4994 (ins f64mem:$dst, VR128X:$src),
4995 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004996 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004997 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4998 (bc_v2f64 (v4f32 VR128X:$src))),
4999 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5000 EVEX, EVEX_CD8<32, CD8VT2>;
5001def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5002 (ins f64mem:$dst, VR128X:$src),
5003 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005004 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005005 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5006 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5007 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5008def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5009 (ins f64mem:$dst, VR128X:$src),
5010 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005011 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005012 (iPTR 0))), addr:$dst)],
5013 IIC_SSE_MOV_LH>,
5014 EVEX, EVEX_CD8<32, CD8VT2>;
5015def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5016 (ins f64mem:$dst, VR128X:$src),
5017 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005018 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005019 (iPTR 0))), addr:$dst)],
5020 IIC_SSE_MOV_LH>,
5021 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005022
Igor Bregerb6b27af2015-11-10 07:09:07 +00005023let Predicates = [HasAVX512] in {
5024 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005025 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005026 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5027 (iPTR 0))), addr:$dst),
5028 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5029 // VMOVLPS patterns
5030 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5031 addr:$src1),
5032 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5033 def : Pat<(store (v4i32 (X86Movlps
5034 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5035 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5036 // VMOVLPD patterns
5037 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5038 addr:$src1),
5039 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5040 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5041 addr:$src1),
5042 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5043}
5044//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005045// FMA - Fused Multiply Operations
5046//
Adam Nemet26371ce2014-10-24 00:02:55 +00005047
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005048multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005049 X86VectorVTInfo _, string Suff> {
5050 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005051 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005052 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005053 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005054 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005055 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005056
Craig Toppere1cac152016-06-07 07:27:54 +00005057 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5058 (ins _.RC:$src2, _.MemOp:$src3),
5059 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005060 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005061 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005062
Craig Toppere1cac152016-06-07 07:27:54 +00005063 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5064 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5065 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5066 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005067 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005068 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005069 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005070 }
Craig Topper318e40b2016-07-25 07:20:31 +00005071
5072 // Additional pattern for folding broadcast nodes in other orders.
5073 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5074 (OpNode _.RC:$src1, _.RC:$src2,
5075 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5076 _.RC:$src1)),
5077 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5078 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005079}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005080
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005081multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005082 X86VectorVTInfo _, string Suff> {
5083 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005084 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005085 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5086 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005087 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005088 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005089}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005090
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005091multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005092 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5093 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005094 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005095 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5096 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5097 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005098 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005099 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005100 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005101 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005102 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005103 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005104 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005105}
5106
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005107multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005108 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005109 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005110 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005111 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005112 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005113}
5114
5115defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5116defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5117defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5118defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5119defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5120defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5121
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005122
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005123multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005124 X86VectorVTInfo _, string Suff> {
5125 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005126 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5127 (ins _.RC:$src2, _.RC:$src3),
5128 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005129 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005130 AVX512FMA3Base;
5131
Craig Toppere1cac152016-06-07 07:27:54 +00005132 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5133 (ins _.RC:$src2, _.MemOp:$src3),
5134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005135 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005136 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005137
Craig Toppere1cac152016-06-07 07:27:54 +00005138 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5139 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5140 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5141 "$src2, ${src3}"##_.BroadcastStr,
5142 (_.VT (OpNode _.RC:$src2,
5143 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005144 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005145 }
Craig Topper318e40b2016-07-25 07:20:31 +00005146
5147 // Additional patterns for folding broadcast nodes in other orders.
5148 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5149 _.RC:$src2, _.RC:$src1)),
5150 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5151 _.RC:$src2, addr:$src3)>;
5152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5153 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5154 _.RC:$src2, _.RC:$src1),
5155 _.RC:$src1)),
5156 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5157 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5158 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5159 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5160 _.RC:$src2, _.RC:$src1),
5161 _.ImmAllZerosV)),
5162 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5163 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005164}
5165
5166multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005167 X86VectorVTInfo _, string Suff> {
5168 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005169 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5170 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5171 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005172 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005173 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005174}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005175
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005176multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005177 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5178 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005179 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005180 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5181 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5182 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005183 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005184 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005185 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005186 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005187 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005188 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005189 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005190}
5191
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005192multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005193 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005194 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005195 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005196 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005197 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005198}
5199
5200defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5201defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5202defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5203defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5204defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5205defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5206
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005207multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005208 X86VectorVTInfo _, string Suff> {
5209 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005210 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005211 (ins _.RC:$src2, _.RC:$src3),
5212 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005213 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005214 AVX512FMA3Base;
5215
Craig Toppere1cac152016-06-07 07:27:54 +00005216 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005217 (ins _.RC:$src2, _.MemOp:$src3),
5218 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005219 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005220 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005221
Craig Toppere1cac152016-06-07 07:27:54 +00005222 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005223 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5224 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5225 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005226 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005227 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005228 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005229 }
Craig Topper318e40b2016-07-25 07:20:31 +00005230
5231 // Additional patterns for folding broadcast nodes in other orders.
5232 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5233 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5234 _.RC:$src1, _.RC:$src2),
5235 _.RC:$src1)),
5236 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5237 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005238}
5239
5240multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005241 X86VectorVTInfo _, string Suff> {
5242 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005243 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005244 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5245 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005246 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005247 AVX512FMA3Base, EVEX_B, EVEX_RC;
5248}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005249
5250multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005251 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5252 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005253 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005254 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5255 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5256 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005257 }
5258 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005259 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005260 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005261 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005262 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5263 }
5264}
5265
5266multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005267 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005268 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005269 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005270 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005271 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005272}
5273
5274defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5275defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5276defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5277defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5278defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5279defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005280
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005281// Scalar FMA
5282let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005283multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5284 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5285 dag RHS_r, dag RHS_m > {
5286 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5287 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005288 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005289
Craig Toppere1cac152016-06-07 07:27:54 +00005290 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5291 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005292 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005293
5294 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5295 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005296 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005297 AVX512FMA3Base, EVEX_B, EVEX_RC;
5298
Craig Toppereafdbec2016-08-13 06:48:41 +00005299 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005300 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5301 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5302 !strconcat(OpcodeStr,
5303 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5304 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005305 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5306 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5307 !strconcat(OpcodeStr,
5308 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5309 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005310 }// isCodeGenOnly = 1
5311}
5312}// Constraints = "$src1 = $dst"
5313
5314multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5315 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5316 string SUFF> {
5317
Craig Topper2dca3b22016-07-24 08:26:38 +00005318 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005319 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5320 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5321 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005322 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5323 (i32 imm:$rc))),
5324 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5325 _.FRC:$src3))),
5326 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5327 (_.ScalarLdFrag addr:$src3))))>;
5328
Craig Topper2dca3b22016-07-24 08:26:38 +00005329 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005330 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5331 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005332 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005333 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005334 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5335 (i32 imm:$rc))),
5336 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5337 _.FRC:$src1))),
5338 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5339 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5340
Craig Topper2dca3b22016-07-24 08:26:38 +00005341 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005342 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5343 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005344 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005345 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005346 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5347 (i32 imm:$rc))),
5348 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5349 _.FRC:$src2))),
5350 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5351 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5352}
5353
5354multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5355 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5356 let Predicates = [HasAVX512] in {
5357 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5358 OpNodeRnd, f32x_info, "SS">,
5359 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5360 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5361 OpNodeRnd, f64x_info, "SD">,
5362 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5363 }
5364}
5365
5366defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5367defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5368defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5369defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005370
5371//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005372// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5373//===----------------------------------------------------------------------===//
5374let Constraints = "$src1 = $dst" in {
5375multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5376 X86VectorVTInfo _> {
5377 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5378 (ins _.RC:$src2, _.RC:$src3),
5379 OpcodeStr, "$src3, $src2", "$src2, $src3",
5380 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5381 AVX512FMA3Base;
5382
Craig Toppere1cac152016-06-07 07:27:54 +00005383 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5384 (ins _.RC:$src2, _.MemOp:$src3),
5385 OpcodeStr, "$src3, $src2", "$src2, $src3",
5386 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5387 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005388
Craig Toppere1cac152016-06-07 07:27:54 +00005389 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5390 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5391 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5392 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5393 (OpNode _.RC:$src1,
5394 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5395 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005396}
5397} // Constraints = "$src1 = $dst"
5398
5399multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5400 AVX512VLVectorVTInfo _> {
5401 let Predicates = [HasIFMA] in {
5402 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5403 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5404 }
5405 let Predicates = [HasVLX, HasIFMA] in {
5406 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5407 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5408 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5409 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5410 }
5411}
5412
5413defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5414 avx512vl_i64_info>, VEX_W;
5415defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5416 avx512vl_i64_info>, VEX_W;
5417
5418//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005419// AVX-512 Scalar convert from sign integer to float/double
5420//===----------------------------------------------------------------------===//
5421
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005422multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5423 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5424 PatFrag ld_frag, string asm> {
5425 let hasSideEffects = 0 in {
5426 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5427 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005428 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005429 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005430 let mayLoad = 1 in
5431 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5432 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005433 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005434 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005435 } // hasSideEffects = 0
5436 let isCodeGenOnly = 1 in {
5437 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5438 (ins DstVT.RC:$src1, SrcRC:$src2),
5439 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5440 [(set DstVT.RC:$dst,
5441 (OpNode (DstVT.VT DstVT.RC:$src1),
5442 SrcRC:$src2,
5443 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5444
5445 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5446 (ins DstVT.RC:$src1, x86memop:$src2),
5447 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5448 [(set DstVT.RC:$dst,
5449 (OpNode (DstVT.VT DstVT.RC:$src1),
5450 (ld_frag addr:$src2),
5451 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5452 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005453}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005454
Igor Bregerabe4a792015-06-14 12:44:55 +00005455multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005456 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005457 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5458 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005459 !strconcat(asm,
5460 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005461 [(set DstVT.RC:$dst,
5462 (OpNode (DstVT.VT DstVT.RC:$src1),
5463 SrcRC:$src2,
5464 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5465}
5466
5467multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005468 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5469 PatFrag ld_frag, string asm> {
5470 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5471 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5472 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005473}
5474
Andrew Trick15a47742013-10-09 05:11:10 +00005475let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005476defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005477 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5478 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005479defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005480 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5481 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005482defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005483 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5484 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005485defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005486 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5487 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005488
5489def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5490 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5491def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005492 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005493def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5494 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5495def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005496 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005497
5498def : Pat<(f32 (sint_to_fp GR32:$src)),
5499 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5500def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005501 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005502def : Pat<(f64 (sint_to_fp GR32:$src)),
5503 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5504def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005505 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5506
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005507defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005508 v4f32x_info, i32mem, loadi32,
5509 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005510defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005511 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5512 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005513defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005514 i32mem, loadi32, "cvtusi2sd{l}">,
5515 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005516defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005517 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5518 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005519
5520def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5521 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5522def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5523 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5524def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5525 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5526def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5527 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5528
5529def : Pat<(f32 (uint_to_fp GR32:$src)),
5530 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5531def : Pat<(f32 (uint_to_fp GR64:$src)),
5532 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5533def : Pat<(f64 (uint_to_fp GR32:$src)),
5534 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5535def : Pat<(f64 (uint_to_fp GR64:$src)),
5536 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005537}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005538
5539//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005540// AVX-512 Scalar convert from float/double to integer
5541//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005542multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5543 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005544 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005545 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005546 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005547 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5548 EVEX, VEX_LIG;
5549 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5550 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005551 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005552 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005553 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5554 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005555 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005556 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005557 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005558 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005559 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005560}
Asaf Badouh2744d212015-09-20 14:31:19 +00005561
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005562// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005563defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005564 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005565 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005566defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005567 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005568 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005569defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005570 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005571 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005572defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005573 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005574 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005575defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005576 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005577 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005578defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005579 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005580 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005581defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005582 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005583 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005584defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005585 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005586 EVEX_CD8<64, CD8VT1>;
5587
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005588// The SSE version of these instructions are disabled for AVX512.
5589// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5590let Predicates = [HasAVX512] in {
5591 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005592 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005593 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5594 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005595 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005596 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005597 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5598 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005599 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005600 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005601 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5602 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005603 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005604 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005605 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5606 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005607} // HasAVX512
5608
Asaf Badouh2744d212015-09-20 14:31:19 +00005609let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005610 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5611 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5612 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5613 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5614 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5615 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5616 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5617 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5618 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5619 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5620 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5621 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005622
Igor Breger982e4002016-06-08 07:48:23 +00005623 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005624 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5625 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005626} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005627
5628// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005629multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5630 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005631 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005632let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005633 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005634 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5635 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005636 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005637 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005638 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5639 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005640 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005641 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005642 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005643 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005644
Igor Bregerc59b3a22016-08-03 10:58:05 +00005645 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5646 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5647 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5648 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5649 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005650 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5651 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005652
Craig Toppere1cac152016-06-07 07:27:54 +00005653 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005654 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5655 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5656 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5657 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5658 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5659 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5660 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5661 (i32 FROUND_NO_EXC)))]>,
5662 EVEX,VEX_LIG , EVEX_B;
5663 let mayLoad = 1, hasSideEffects = 0 in
5664 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5665 (ins _SrcRC.MemOp:$src),
5666 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5667 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005668
Craig Toppere1cac152016-06-07 07:27:54 +00005669 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005670} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005671}
5672
Asaf Badouh2744d212015-09-20 14:31:19 +00005673
Igor Bregerc59b3a22016-08-03 10:58:05 +00005674defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5675 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005676 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005677defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5678 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005679 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005680defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5681 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005682 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005683defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5684 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005685 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5686
Igor Bregerc59b3a22016-08-03 10:58:05 +00005687defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5688 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005689 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005690defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5691 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005692 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005693defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5694 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005695 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005696defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5697 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005698 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5699let Predicates = [HasAVX512] in {
5700 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005701 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005702 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5703 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005704 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005705 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005706 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5707 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005708 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005709 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005710 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5711 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005712 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005713 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005714 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5715 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005716} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005717//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005718// AVX-512 Convert form float to double and back
5719//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005720multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5721 X86VectorVTInfo _Src, SDNode OpNode> {
5722 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005723 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005724 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005725 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005726 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005727 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5728 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005729 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005730 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005731 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005732 (_Src.VT (scalar_to_vector
5733 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005734 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735}
5736
Asaf Badouh2744d212015-09-20 14:31:19 +00005737// Scalar Coversion with SAE - suppress all exceptions
5738multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5739 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5740 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005741 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005742 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005743 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005744 (_Src.VT _Src.RC:$src2),
5745 (i32 FROUND_NO_EXC)))>,
5746 EVEX_4V, VEX_LIG, EVEX_B;
5747}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005748
Asaf Badouh2744d212015-09-20 14:31:19 +00005749// Scalar Conversion with rounding control (RC)
5750multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5751 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5752 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005753 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005754 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005755 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005756 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5757 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5758 EVEX_B, EVEX_RC;
5759}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005760multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5761 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005762 X86VectorVTInfo _dst> {
5763 let Predicates = [HasAVX512] in {
5764 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5765 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5766 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5767 EVEX_V512, XD;
5768 }
5769}
5770
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005771multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5772 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005773 X86VectorVTInfo _dst> {
5774 let Predicates = [HasAVX512] in {
5775 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005776 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005777 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5778 }
5779}
5780defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5781 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005782defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005783 X86fpextRnd,f32x_info, f64x_info >;
5784
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005785def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005786 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005787 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5788 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005789def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005790 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5791 Requires<[HasAVX512]>;
5792
5793def : Pat<(f64 (extloadf32 addr:$src)),
5794 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005795 Requires<[HasAVX512, OptForSize]>;
5796
Asaf Badouh2744d212015-09-20 14:31:19 +00005797def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005798 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005799 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5800 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005801
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005802def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005803 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005804 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005805 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005806//===----------------------------------------------------------------------===//
5807// AVX-512 Vector convert from signed/unsigned integer to float/double
5808// and from float/double to signed/unsigned integer
5809//===----------------------------------------------------------------------===//
5810
5811multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5812 X86VectorVTInfo _Src, SDNode OpNode,
5813 string Broadcast = _.BroadcastStr,
5814 string Alias = ""> {
5815
5816 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5817 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5818 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5819
5820 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5821 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5822 (_.VT (OpNode (_Src.VT
5823 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5824
5825 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005826 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005827 "${src}"##Broadcast, "${src}"##Broadcast,
5828 (_.VT (OpNode (_Src.VT
5829 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5830 ))>, EVEX, EVEX_B;
5831}
5832// Coversion with SAE - suppress all exceptions
5833multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5834 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5835 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5836 (ins _Src.RC:$src), OpcodeStr,
5837 "{sae}, $src", "$src, {sae}",
5838 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5839 (i32 FROUND_NO_EXC)))>,
5840 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005841}
5842
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005843// Conversion with rounding control (RC)
5844multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5845 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5846 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5847 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5848 "$rc, $src", "$src, $rc",
5849 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5850 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005851}
5852
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005853// Extend Float to Double
5854multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5855 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005856 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005857 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5858 X86vfpextRnd>, EVEX_V512;
5859 }
5860 let Predicates = [HasVLX] in {
5861 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5862 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005863 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005864 EVEX_V256;
5865 }
5866}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005867
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005868// Truncate Double to Float
5869multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5870 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005871 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005872 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5873 X86vfproundRnd>, EVEX_V512;
5874 }
5875 let Predicates = [HasVLX] in {
5876 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5877 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005878 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005879 "{1to4}", "{y}">, EVEX_V256;
5880 }
5881}
5882
5883defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5884 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5885defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5886 PS, EVEX_CD8<32, CD8VH>;
5887
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005888def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5889 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005890
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005891let Predicates = [HasVLX] in {
5892 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5893 (VCVTPS2PDZ256rm addr:$src)>;
5894}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005895
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005896// Convert Signed/Unsigned Doubleword to Double
5897multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5898 SDNode OpNode128> {
5899 // No rounding in this op
5900 let Predicates = [HasAVX512] in
5901 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5902 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005903
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005904 let Predicates = [HasVLX] in {
5905 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5906 OpNode128, "{1to2}">, EVEX_V128;
5907 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5908 EVEX_V256;
5909 }
5910}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005911
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005912// Convert Signed/Unsigned Doubleword to Float
5913multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5914 SDNode OpNodeRnd> {
5915 let Predicates = [HasAVX512] in
5916 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5917 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5918 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005919
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005920 let Predicates = [HasVLX] in {
5921 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5922 EVEX_V128;
5923 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5924 EVEX_V256;
5925 }
5926}
5927
5928// Convert Float to Signed/Unsigned Doubleword with truncation
5929multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5930 SDNode OpNode, SDNode OpNodeRnd> {
5931 let Predicates = [HasAVX512] in {
5932 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5933 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5934 OpNodeRnd>, EVEX_V512;
5935 }
5936 let Predicates = [HasVLX] in {
5937 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5938 EVEX_V128;
5939 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5940 EVEX_V256;
5941 }
5942}
5943
5944// Convert Float to Signed/Unsigned Doubleword
5945multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5946 SDNode OpNode, SDNode OpNodeRnd> {
5947 let Predicates = [HasAVX512] in {
5948 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5949 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5950 OpNodeRnd>, EVEX_V512;
5951 }
5952 let Predicates = [HasVLX] in {
5953 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5954 EVEX_V128;
5955 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5956 EVEX_V256;
5957 }
5958}
5959
5960// Convert Double to Signed/Unsigned Doubleword with truncation
5961multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5962 SDNode OpNode, SDNode OpNodeRnd> {
5963 let Predicates = [HasAVX512] in {
5964 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5965 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5966 OpNodeRnd>, EVEX_V512;
5967 }
5968 let Predicates = [HasVLX] in {
5969 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5970 // memory forms of these instructions in Asm Parcer. They have the same
5971 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5972 // due to the same reason.
5973 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5974 "{1to2}", "{x}">, EVEX_V128;
5975 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5976 "{1to4}", "{y}">, EVEX_V256;
5977 }
5978}
5979
5980// Convert Double to Signed/Unsigned Doubleword
5981multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5982 SDNode OpNode, SDNode OpNodeRnd> {
5983 let Predicates = [HasAVX512] in {
5984 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5985 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5986 OpNodeRnd>, EVEX_V512;
5987 }
5988 let Predicates = [HasVLX] in {
5989 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5990 // memory forms of these instructions in Asm Parcer. They have the same
5991 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5992 // due to the same reason.
5993 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5994 "{1to2}", "{x}">, EVEX_V128;
5995 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5996 "{1to4}", "{y}">, EVEX_V256;
5997 }
5998}
5999
6000// Convert Double to Signed/Unsigned Quardword
6001multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6002 SDNode OpNode, SDNode OpNodeRnd> {
6003 let Predicates = [HasDQI] in {
6004 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6005 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6006 OpNodeRnd>, EVEX_V512;
6007 }
6008 let Predicates = [HasDQI, HasVLX] in {
6009 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6010 EVEX_V128;
6011 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6012 EVEX_V256;
6013 }
6014}
6015
6016// Convert Double to Signed/Unsigned Quardword with truncation
6017multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6018 SDNode OpNode, SDNode OpNodeRnd> {
6019 let Predicates = [HasDQI] in {
6020 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6021 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6022 OpNodeRnd>, EVEX_V512;
6023 }
6024 let Predicates = [HasDQI, HasVLX] in {
6025 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6026 EVEX_V128;
6027 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6028 EVEX_V256;
6029 }
6030}
6031
6032// Convert Signed/Unsigned Quardword to Double
6033multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6034 SDNode OpNode, SDNode OpNodeRnd> {
6035 let Predicates = [HasDQI] in {
6036 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6037 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6038 OpNodeRnd>, EVEX_V512;
6039 }
6040 let Predicates = [HasDQI, HasVLX] in {
6041 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6042 EVEX_V128;
6043 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6044 EVEX_V256;
6045 }
6046}
6047
6048// Convert Float to Signed/Unsigned Quardword
6049multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6050 SDNode OpNode, SDNode OpNodeRnd> {
6051 let Predicates = [HasDQI] in {
6052 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6053 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6054 OpNodeRnd>, EVEX_V512;
6055 }
6056 let Predicates = [HasDQI, HasVLX] in {
6057 // Explicitly specified broadcast string, since we take only 2 elements
6058 // from v4f32x_info source
6059 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6060 "{1to2}">, EVEX_V128;
6061 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6062 EVEX_V256;
6063 }
6064}
6065
6066// Convert Float to Signed/Unsigned Quardword with truncation
6067multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6068 SDNode OpNode, SDNode OpNodeRnd> {
6069 let Predicates = [HasDQI] in {
6070 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6071 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6072 OpNodeRnd>, EVEX_V512;
6073 }
6074 let Predicates = [HasDQI, HasVLX] in {
6075 // Explicitly specified broadcast string, since we take only 2 elements
6076 // from v4f32x_info source
6077 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6078 "{1to2}">, EVEX_V128;
6079 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6080 EVEX_V256;
6081 }
6082}
6083
6084// Convert Signed/Unsigned Quardword to Float
6085multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6086 SDNode OpNode, SDNode OpNodeRnd> {
6087 let Predicates = [HasDQI] in {
6088 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6089 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6090 OpNodeRnd>, EVEX_V512;
6091 }
6092 let Predicates = [HasDQI, HasVLX] in {
6093 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6094 // memory forms of these instructions in Asm Parcer. They have the same
6095 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6096 // due to the same reason.
6097 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6098 "{1to2}", "{x}">, EVEX_V128;
6099 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6100 "{1to4}", "{y}">, EVEX_V256;
6101 }
6102}
6103
6104defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006105 EVEX_CD8<32, CD8VH>;
6106
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006107defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6108 X86VSintToFpRnd>,
6109 PS, EVEX_CD8<32, CD8VF>;
6110
6111defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
6112 X86VFpToSintRnd>,
6113 XS, EVEX_CD8<32, CD8VF>;
6114
6115defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
6116 X86VFpToSintRnd>,
6117 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6118
6119defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
6120 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006121 EVEX_CD8<32, CD8VF>;
6122
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006123defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6124 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125 EVEX_CD8<64, CD8VF>;
6126
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006127defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6128 XS, EVEX_CD8<32, CD8VH>;
6129
6130defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6131 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006132 EVEX_CD8<32, CD8VF>;
6133
Craig Topper19e04b62016-05-19 06:13:58 +00006134defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6135 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006136
Craig Topper19e04b62016-05-19 06:13:58 +00006137defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6138 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006139 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006140
Craig Topper19e04b62016-05-19 06:13:58 +00006141defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6142 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006143 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006144defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6145 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006146 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006147
Craig Topper19e04b62016-05-19 06:13:58 +00006148defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6149 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006150 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006151
Craig Topper19e04b62016-05-19 06:13:58 +00006152defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6153 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006154
Craig Topper19e04b62016-05-19 06:13:58 +00006155defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6156 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006157 PD, EVEX_CD8<64, CD8VF>;
6158
Craig Topper19e04b62016-05-19 06:13:58 +00006159defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6160 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006161
6162defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006163 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006164 PD, EVEX_CD8<64, CD8VF>;
6165
6166defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006167 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006168
6169defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006170 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006171 PD, EVEX_CD8<64, CD8VF>;
6172
6173defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006174 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006175
6176defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006177 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006178
6179defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006180 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006181
6182defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006183 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006184
6185defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006186 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187
Craig Toppere38c57a2015-11-27 05:44:02 +00006188let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006189def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006190 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006191 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006192
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006193def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6194 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6195 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6196
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006197def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6198 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6199 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6200
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006201def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6202 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6203 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006204
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006205def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6206 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6207 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006208
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006209def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6210 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6211 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006212}
6213
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006214let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006215 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006216 (VCVTPD2PSZrm addr:$src)>;
6217 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6218 (VCVTPS2PDZrm addr:$src)>;
6219}
6220
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006221//===----------------------------------------------------------------------===//
6222// Half precision conversion instructions
6223//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006224multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006225 X86MemOperand x86memop, PatFrag ld_frag> {
6226 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6227 "vcvtph2ps", "$src", "$src",
6228 (X86cvtph2ps (_src.VT _src.RC:$src),
6229 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006230 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6231 "vcvtph2ps", "$src", "$src",
6232 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6233 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006234}
6235
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006236multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006237 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6238 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6239 (X86cvtph2ps (_src.VT _src.RC:$src),
6240 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6241
6242}
6243
6244let Predicates = [HasAVX512] in {
6245 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006246 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006247 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6248 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006249 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006250 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6251 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6252 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6253 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006254}
6255
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006256multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006257 X86MemOperand x86memop> {
6258 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006259 (ins _src.RC:$src1, i32u8imm:$src2),
6260 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006261 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006262 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006263 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006264 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006265 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6266 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6267 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6268 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6269 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6270 addr:$dst)]>;
6271 let hasSideEffects = 0, mayStore = 1 in
6272 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6273 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6274 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6275 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006276}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006277multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6278 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006279 (ins _src.RC:$src1, i32u8imm:$src2),
6280 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006281 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006282 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006283 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006284 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006285}
6286let Predicates = [HasAVX512] in {
6287 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6288 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6289 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6290 let Predicates = [HasVLX] in {
6291 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6292 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6293 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6294 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6295 }
6296}
Asaf Badouh2489f352015-12-02 08:17:51 +00006297
6298// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6299multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6300 string OpcodeStr> {
6301 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6302 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006303 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006304 (i32 FROUND_NO_EXC)))],
6305 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6306 Sched<[WriteFAdd]>;
6307}
6308
6309let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6310 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6311 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6312 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6313 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6314 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6315 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6316 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6317 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6318}
6319
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006320let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6321 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006322 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006323 EVEX_CD8<32, CD8VT1>;
6324 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006325 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006326 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6327 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006328 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006329 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006330 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006331 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006332 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006333 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6334 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006335 let isCodeGenOnly = 1 in {
6336 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006337 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006338 EVEX_CD8<32, CD8VT1>;
6339 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006340 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006341 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006342
Craig Topper9dd48c82014-01-02 17:28:14 +00006343 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006344 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006345 EVEX_CD8<32, CD8VT1>;
6346 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006347 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006348 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6349 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006350}
Michael Liao5bf95782014-12-04 05:20:33 +00006351
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006352/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006353multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6354 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006355 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006356 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6357 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6358 "$src2, $src1", "$src1, $src2",
6359 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006360 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006361 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006362 "$src2, $src1", "$src1, $src2",
6363 (OpNode (_.VT _.RC:$src1),
6364 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006365}
6366}
6367
Asaf Badouheaf2da12015-09-21 10:23:53 +00006368defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6369 EVEX_CD8<32, CD8VT1>, T8PD;
6370defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6371 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6372defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6373 EVEX_CD8<32, CD8VT1>, T8PD;
6374defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6375 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006376
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006377/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6378multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006379 X86VectorVTInfo _> {
6380 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6381 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6382 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006383 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6384 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6385 (OpNode (_.FloatVT
6386 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6387 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6388 (ins _.ScalarMemOp:$src), OpcodeStr,
6389 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6390 (OpNode (_.FloatVT
6391 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6392 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006393}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006394
6395multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6396 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6397 EVEX_V512, EVEX_CD8<32, CD8VF>;
6398 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6399 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6400
6401 // Define only if AVX512VL feature is present.
6402 let Predicates = [HasVLX] in {
6403 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6404 OpNode, v4f32x_info>,
6405 EVEX_V128, EVEX_CD8<32, CD8VF>;
6406 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6407 OpNode, v8f32x_info>,
6408 EVEX_V256, EVEX_CD8<32, CD8VF>;
6409 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6410 OpNode, v2f64x_info>,
6411 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6412 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6413 OpNode, v4f64x_info>,
6414 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6415 }
6416}
6417
6418defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6419defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006420
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006421/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006422multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6423 SDNode OpNode> {
6424
6425 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6426 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6427 "$src2, $src1", "$src1, $src2",
6428 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6429 (i32 FROUND_CURRENT))>;
6430
6431 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6432 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006433 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006434 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006435 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006436
6437 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006438 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006439 "$src2, $src1", "$src1, $src2",
6440 (OpNode (_.VT _.RC:$src1),
6441 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6442 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006443}
6444
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006445multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6446 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6447 EVEX_CD8<32, CD8VT1>;
6448 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6449 EVEX_CD8<64, CD8VT1>, VEX_W;
6450}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006451
Craig Toppere1cac152016-06-07 07:27:54 +00006452let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006453 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6454 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6455}
Igor Breger8352a0d2015-07-28 06:53:28 +00006456
6457defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006458/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006459
6460multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6461 SDNode OpNode> {
6462
6463 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6464 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6465 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6466
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006467 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6468 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6469 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006470 (bitconvert (_.LdFrag addr:$src))),
6471 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006472
6473 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006474 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006475 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006476 (OpNode (_.FloatVT
6477 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6478 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006479}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006480multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6481 SDNode OpNode> {
6482 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6483 (ins _.RC:$src), OpcodeStr,
6484 "{sae}, $src", "$src, {sae}",
6485 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6486}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006487
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006488multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6489 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006490 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6491 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006492 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006493 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6494 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006495}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006496
Asaf Badouh402ebb32015-06-03 13:41:48 +00006497multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6498 SDNode OpNode> {
6499 // Define only if AVX512VL feature is present.
6500 let Predicates = [HasVLX] in {
6501 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6502 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6503 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6504 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6505 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6506 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6507 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6508 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6509 }
6510}
Craig Toppere1cac152016-06-07 07:27:54 +00006511let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006512
Asaf Badouh402ebb32015-06-03 13:41:48 +00006513 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6514 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6515 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6516}
6517defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6518 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6519
6520multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6521 SDNode OpNodeRnd, X86VectorVTInfo _>{
6522 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6523 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6524 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6525 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006526}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006527
Robert Khasanoveb126392014-10-28 18:15:20 +00006528multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6529 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006530 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006531 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6532 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006533 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6534 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6535 (OpNode (_.FloatVT
6536 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006537
Craig Toppere1cac152016-06-07 07:27:54 +00006538 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6539 (ins _.ScalarMemOp:$src), OpcodeStr,
6540 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6541 (OpNode (_.FloatVT
6542 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6543 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006544}
6545
Robert Khasanoveb126392014-10-28 18:15:20 +00006546multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6547 SDNode OpNode> {
6548 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6549 v16f32_info>,
6550 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6551 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6552 v8f64_info>,
6553 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6554 // Define only if AVX512VL feature is present.
6555 let Predicates = [HasVLX] in {
6556 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6557 OpNode, v4f32x_info>,
6558 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6559 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6560 OpNode, v8f32x_info>,
6561 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6562 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6563 OpNode, v2f64x_info>,
6564 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6565 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6566 OpNode, v4f64x_info>,
6567 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6568 }
6569}
6570
Asaf Badouh402ebb32015-06-03 13:41:48 +00006571multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6572 SDNode OpNodeRnd> {
6573 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6574 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6575 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6576 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6577}
6578
Igor Breger4c4cd782015-09-20 09:13:41 +00006579multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6580 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6581
6582 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6583 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6584 "$src2, $src1", "$src1, $src2",
6585 (OpNodeRnd (_.VT _.RC:$src1),
6586 (_.VT _.RC:$src2),
6587 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006588 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6589 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6590 "$src2, $src1", "$src1, $src2",
6591 (OpNodeRnd (_.VT _.RC:$src1),
6592 (_.VT (scalar_to_vector
6593 (_.ScalarLdFrag addr:$src2))),
6594 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006595
6596 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6597 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6598 "$rc, $src2, $src1", "$src1, $src2, $rc",
6599 (OpNodeRnd (_.VT _.RC:$src1),
6600 (_.VT _.RC:$src2),
6601 (i32 imm:$rc))>,
6602 EVEX_B, EVEX_RC;
6603
Craig Toppere1cac152016-06-07 07:27:54 +00006604 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006605 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006606 (ins _.FRC:$src1, _.FRC:$src2),
6607 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6608
6609 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006610 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006611 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6612 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6613 }
6614
6615 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6616 (!cast<Instruction>(NAME#SUFF#Zr)
6617 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6618
6619 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6620 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006621 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006622}
6623
6624multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6625 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6626 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6627 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6628 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6629}
6630
Asaf Badouh402ebb32015-06-03 13:41:48 +00006631defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6632 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006633
Igor Breger4c4cd782015-09-20 09:13:41 +00006634defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006635
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006636let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006637 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006638 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006639 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006640 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006641 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006642 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006643 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006644 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006645 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006646 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006647}
6648
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006649multiclass
6650avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006651
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006652 let ExeDomain = _.ExeDomain in {
6653 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6654 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6655 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006656 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006657 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6658
6659 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6660 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006661 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6662 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006663 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006664
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006665 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006666 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6667 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006668 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006669 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006670 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6671 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6672 }
6673 let Predicates = [HasAVX512] in {
6674 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6675 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6676 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6677 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6678 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6679 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6680 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6681 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6682 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6683 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6684 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6685 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6686 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6687 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6688 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6689
6690 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6691 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6692 addr:$src, (i32 0x1))), _.FRC)>;
6693 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6694 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6695 addr:$src, (i32 0x2))), _.FRC)>;
6696 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6697 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6698 addr:$src, (i32 0x3))), _.FRC)>;
6699 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6700 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6701 addr:$src, (i32 0x4))), _.FRC)>;
6702 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6703 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6704 addr:$src, (i32 0xc))), _.FRC)>;
6705 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006706}
6707
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006708defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6709 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006710
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006711defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6712 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006714//-------------------------------------------------
6715// Integer truncate and extend operations
6716//-------------------------------------------------
6717
Igor Breger074a64e2015-07-24 17:24:15 +00006718multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6719 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6720 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006721 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006722 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6723 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6724 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6725 EVEX, T8XS;
6726
6727 // for intrinsic patter match
6728 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6729 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6730 undef)),
6731 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6732 SrcInfo.RC:$src1)>;
6733
6734 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6735 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6736 DestInfo.ImmAllZerosV)),
6737 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6738 SrcInfo.RC:$src1)>;
6739
6740 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6741 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6742 DestInfo.RC:$src0)),
6743 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6744 DestInfo.KRCWM:$mask ,
6745 SrcInfo.RC:$src1)>;
6746
Craig Topper52e2e832016-07-22 05:46:44 +00006747 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6748 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006749 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6750 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006751 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006752 []>, EVEX;
6753
Igor Breger074a64e2015-07-24 17:24:15 +00006754 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6755 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006756 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006757 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006758 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006759}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006760
Igor Breger074a64e2015-07-24 17:24:15 +00006761multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6762 X86VectorVTInfo DestInfo,
6763 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006764
Igor Breger074a64e2015-07-24 17:24:15 +00006765 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6766 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6767 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006768
Igor Breger074a64e2015-07-24 17:24:15 +00006769 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6770 (SrcInfo.VT SrcInfo.RC:$src)),
6771 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6772 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6773}
6774
6775multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6776 X86VectorVTInfo DestInfo, string sat > {
6777
6778 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6779 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6780 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6781 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6782 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6783 (SrcInfo.VT SrcInfo.RC:$src))>;
6784
6785 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6786 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6787 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6788 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6789 (SrcInfo.VT SrcInfo.RC:$src))>;
6790}
6791
6792multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6793 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6794 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6795 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6796 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6797 Predicate prd = HasAVX512>{
6798
6799 let Predicates = [HasVLX, prd] in {
6800 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6801 DestInfoZ128, x86memopZ128>,
6802 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6803 truncFrag, mtruncFrag>, EVEX_V128;
6804
6805 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6806 DestInfoZ256, x86memopZ256>,
6807 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6808 truncFrag, mtruncFrag>, EVEX_V256;
6809 }
6810 let Predicates = [prd] in
6811 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6812 DestInfoZ, x86memopZ>,
6813 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6814 truncFrag, mtruncFrag>, EVEX_V512;
6815}
6816
6817multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6818 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6819 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6820 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6821 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6822
6823 let Predicates = [HasVLX, prd] in {
6824 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6825 DestInfoZ128, x86memopZ128>,
6826 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6827 sat>, EVEX_V128;
6828
6829 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6830 DestInfoZ256, x86memopZ256>,
6831 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6832 sat>, EVEX_V256;
6833 }
6834 let Predicates = [prd] in
6835 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6836 DestInfoZ, x86memopZ>,
6837 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6838 sat>, EVEX_V512;
6839}
6840
6841multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6842 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6843 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6844 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6845}
6846multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6847 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6848 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6849 sat>, EVEX_CD8<8, CD8VO>;
6850}
6851
6852multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6853 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6854 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6855 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6856}
6857multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6858 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6859 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6860 sat>, EVEX_CD8<16, CD8VQ>;
6861}
6862
6863multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6864 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6865 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6866 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6867}
6868multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6869 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6870 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6871 sat>, EVEX_CD8<32, CD8VH>;
6872}
6873
6874multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6875 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6876 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6877 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6878}
6879multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6880 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6881 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6882 sat>, EVEX_CD8<8, CD8VQ>;
6883}
6884
6885multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6886 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6887 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6888 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6889}
6890multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6891 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6892 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6893 sat>, EVEX_CD8<16, CD8VH>;
6894}
6895
6896multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6897 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6898 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6899 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6900}
6901multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6902 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6903 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6904 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6905}
6906
6907defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6908defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6909defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6910
6911defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6912defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6913defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6914
6915defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6916defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6917defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6918
6919defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6920defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6921defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6922
6923defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6924defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6925defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6926
6927defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6928defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6929defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006930
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006931let Predicates = [HasAVX512, NoVLX] in {
6932def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6933 (v8i16 (EXTRACT_SUBREG
6934 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6935 VR256X:$src, sub_ymm)))), sub_xmm))>;
6936def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6937 (v4i32 (EXTRACT_SUBREG
6938 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6939 VR256X:$src, sub_ymm)))), sub_xmm))>;
6940}
6941
6942let Predicates = [HasBWI, NoVLX] in {
6943def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6944 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6945 VR256X:$src, sub_ymm))), sub_xmm))>;
6946}
6947
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006948multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006949 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006950 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006951 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006952 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6953 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6954 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6955 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006956
Craig Toppere1cac152016-06-07 07:27:54 +00006957 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6958 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6959 (DestInfo.VT (LdFrag addr:$src))>,
6960 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006961 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006962}
6963
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006964multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006965 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006966 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6967 let Predicates = [HasVLX, HasBWI] in {
6968 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006969 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006970 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006971
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006972 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006973 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006974 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6975 }
6976 let Predicates = [HasBWI] in {
6977 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006978 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006979 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6980 }
6981}
6982
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006983multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006984 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006985 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6986 let Predicates = [HasVLX, HasAVX512] in {
6987 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006988 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006989 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6990
6991 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006992 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006993 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6994 }
6995 let Predicates = [HasAVX512] in {
6996 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006997 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006998 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6999 }
7000}
7001
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007002multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007003 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007004 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7005 let Predicates = [HasVLX, HasAVX512] in {
7006 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007007 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007008 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7009
7010 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007011 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007012 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7013 }
7014 let Predicates = [HasAVX512] in {
7015 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007016 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007017 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7018 }
7019}
7020
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007021multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007022 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007023 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7024 let Predicates = [HasVLX, HasAVX512] in {
7025 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007026 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007027 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7028
7029 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007030 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007031 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7032 }
7033 let Predicates = [HasAVX512] in {
7034 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007035 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007036 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7037 }
7038}
7039
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007040multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007041 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007042 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7043 let Predicates = [HasVLX, HasAVX512] in {
7044 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007045 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007046 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7047
7048 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007049 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007050 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7051 }
7052 let Predicates = [HasAVX512] in {
7053 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007054 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007055 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7056 }
7057}
7058
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007059multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007060 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007061 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7062
7063 let Predicates = [HasVLX, HasAVX512] in {
7064 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007065 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007066 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7067
7068 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007069 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007070 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7071 }
7072 let Predicates = [HasAVX512] in {
7073 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007074 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007075 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7076 }
7077}
7078
Craig Topper6840f112016-07-14 06:41:34 +00007079defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7080defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7081defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7082defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7083defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7084defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007085
Craig Topper6840f112016-07-14 06:41:34 +00007086defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7087defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7088defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7089defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7090defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7091defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007092
Igor Breger2ba64ab2016-05-22 10:21:04 +00007093// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007094multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7095 X86VectorVTInfo From, PatFrag LdFrag> {
7096 def : Pat<(To.VT (LdFrag addr:$src)),
7097 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7098 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7099 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7100 To.KRC:$mask, addr:$src)>;
7101 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7102 To.ImmAllZerosV)),
7103 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7104 addr:$src)>;
7105}
7106
7107let Predicates = [HasVLX, HasBWI] in {
7108 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7109 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7110}
7111let Predicates = [HasBWI] in {
7112 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7113}
7114let Predicates = [HasVLX, HasAVX512] in {
7115 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7116 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7117 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7118 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7119 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7120 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7121 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7122 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7123 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7124 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7125}
7126let Predicates = [HasAVX512] in {
7127 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7128 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7129 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7130 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7131 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7132}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007133
7134//===----------------------------------------------------------------------===//
7135// GATHER - SCATTER Operations
7136
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007137multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7138 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007139 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7140 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007141 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7142 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007143 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007144 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007145 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7146 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7147 vectoraddr:$src2))]>, EVEX, EVEX_K,
7148 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007149}
Cameron McInally45325962014-03-26 13:50:50 +00007150
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007151multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7152 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7153 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007154 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007155 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007156 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007157let Predicates = [HasVLX] in {
7158 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007159 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007160 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007161 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007162 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007163 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007164 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007165 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007166}
Cameron McInally45325962014-03-26 13:50:50 +00007167}
7168
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007169multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7170 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007171 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007172 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007173 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007174 mgatherv8i64>, EVEX_V512;
7175let Predicates = [HasVLX] in {
7176 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007177 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007178 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007179 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007180 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007181 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007182 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7183 vx64xmem, mgatherv2i64>, EVEX_V128;
7184}
Cameron McInally45325962014-03-26 13:50:50 +00007185}
Michael Liao5bf95782014-12-04 05:20:33 +00007186
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007187
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007188defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7189 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7190
7191defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7192 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007193
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007194multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7195 X86MemOperand memop, PatFrag ScatterNode> {
7196
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007197let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007198
7199 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7200 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007201 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007202 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7203 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7204 _.KRCWM:$mask, vectoraddr:$dst))]>,
7205 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007206}
7207
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007208multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7209 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7210 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007211 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007212 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007213 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007214let Predicates = [HasVLX] in {
7215 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007216 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007217 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007218 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007219 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007220 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007221 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007222 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007223}
Cameron McInally45325962014-03-26 13:50:50 +00007224}
7225
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007226multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7227 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007228 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007229 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007230 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007231 mscatterv8i64>, EVEX_V512;
7232let Predicates = [HasVLX] in {
7233 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007234 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007235 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007236 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007237 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007238 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007239 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7240 vx64xmem, mscatterv2i64>, EVEX_V128;
7241}
Cameron McInally45325962014-03-26 13:50:50 +00007242}
7243
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007244defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7245 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007246
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007247defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7248 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007249
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007250// prefetch
7251multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7252 RegisterClass KRC, X86MemOperand memop> {
7253 let Predicates = [HasPFI], hasSideEffects = 1 in
7254 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007255 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007256 []>, EVEX, EVEX_K;
7257}
7258
7259defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007260 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007261
7262defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007263 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007264
7265defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007266 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007267
7268defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007269 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007270
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007271defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007272 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007273
7274defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007275 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007276
7277defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007278 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007279
7280defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007281 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007282
7283defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007284 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007285
7286defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007287 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007288
7289defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007290 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007291
7292defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007293 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007294
7295defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007296 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007297
7298defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007299 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007300
7301defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007302 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007303
7304defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007305 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007306
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007307// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007308def v64i1sextv64i8 : PatLeaf<(v64i8
7309 (X86vsext
7310 (v64i1 (X86pcmpgtm
7311 (bc_v64i8 (v16i32 immAllZerosV)),
7312 VR512:$src))))>;
7313def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7314def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7315def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007316
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007317multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007318def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007319 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007320 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7321}
Michael Liao5bf95782014-12-04 05:20:33 +00007322
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007323multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7324 string OpcodeStr, Predicate prd> {
7325let Predicates = [prd] in
7326 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7327
7328 let Predicates = [prd, HasVLX] in {
7329 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7330 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7331 }
7332}
7333
7334multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7335 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7336 HasBWI>;
7337 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7338 HasBWI>, VEX_W;
7339 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7340 HasDQI>;
7341 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7342 HasDQI>, VEX_W;
7343}
Michael Liao5bf95782014-12-04 05:20:33 +00007344
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007345defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007346
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007347multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007348 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7349 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7350 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7351}
7352
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007353// Use 512bit version to implement 128/256 bit in case NoVLX.
7354multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007355 X86VectorVTInfo _> {
7356
7357 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7358 (_.KVT (COPY_TO_REGCLASS
7359 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007360 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007361 _.RC:$src, _.SubRegIdx)),
7362 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007363}
7364
7365multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007366 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7367 let Predicates = [prd] in
7368 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7369 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007370
7371 let Predicates = [prd, HasVLX] in {
7372 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007373 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007374 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007375 EVEX_V128;
7376 }
7377 let Predicates = [prd, NoVLX] in {
7378 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7379 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007380 }
7381}
7382
7383defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7384 avx512vl_i8_info, HasBWI>;
7385defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7386 avx512vl_i16_info, HasBWI>, VEX_W;
7387defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7388 avx512vl_i32_info, HasDQI>;
7389defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7390 avx512vl_i64_info, HasDQI>, VEX_W;
7391
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007392//===----------------------------------------------------------------------===//
7393// AVX-512 - COMPRESS and EXPAND
7394//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007395
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007396multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7397 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007398 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007399 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007400 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007401
Craig Toppere1cac152016-06-07 07:27:54 +00007402 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007403 def mr : AVX5128I<opc, MRMDestMem, (outs),
7404 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007405 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007406 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7407
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007408 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7409 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007410 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007411 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007412 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007413 addr:$dst)]>,
7414 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007415}
7416
7417multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7418 AVX512VLVectorVTInfo VTInfo> {
7419 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7420
7421 let Predicates = [HasVLX] in {
7422 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7423 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7424 }
7425}
7426
7427defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7428 EVEX;
7429defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7430 EVEX, VEX_W;
7431defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7432 EVEX;
7433defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7434 EVEX, VEX_W;
7435
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007436// expand
7437multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7438 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007439 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007440 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007441 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007442
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007443 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7444 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7445 (_.VT (X86expand (_.VT (bitconvert
7446 (_.LdFrag addr:$src1)))))>,
7447 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007448}
7449
7450multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7451 AVX512VLVectorVTInfo VTInfo> {
7452 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7453
7454 let Predicates = [HasVLX] in {
7455 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7456 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7457 }
7458}
7459
7460defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7461 EVEX;
7462defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7463 EVEX, VEX_W;
7464defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7465 EVEX;
7466defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7467 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007468
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007469//handle instruction reg_vec1 = op(reg_vec,imm)
7470// op(mem_vec,imm)
7471// op(broadcast(eltVt),imm)
7472//all instruction created with FROUND_CURRENT
7473multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007474 X86VectorVTInfo _>{
7475 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007476 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7477 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007478 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007479 (OpNode (_.VT _.RC:$src1),
7480 (i32 imm:$src2),
7481 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007482 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7483 (ins _.MemOp:$src1, i32u8imm:$src2),
7484 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7485 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7486 (i32 imm:$src2),
7487 (i32 FROUND_CURRENT))>;
7488 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7489 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7490 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7491 "${src1}"##_.BroadcastStr##", $src2",
7492 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7493 (i32 imm:$src2),
7494 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007495 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007496}
7497
7498//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7499multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7500 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007501 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007502 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7503 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007504 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007505 "$src1, {sae}, $src2",
7506 (OpNode (_.VT _.RC:$src1),
7507 (i32 imm:$src2),
7508 (i32 FROUND_NO_EXC))>, EVEX_B;
7509}
7510
7511multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7512 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7513 let Predicates = [prd] in {
7514 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7515 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7516 EVEX_V512;
7517 }
7518 let Predicates = [prd, HasVLX] in {
7519 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7520 EVEX_V128;
7521 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7522 EVEX_V256;
7523 }
7524}
7525
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007526//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7527// op(reg_vec2,mem_vec,imm)
7528// op(reg_vec2,broadcast(eltVt),imm)
7529//all instruction created with FROUND_CURRENT
7530multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007531 X86VectorVTInfo _>{
7532 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007533 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007534 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007535 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7536 (OpNode (_.VT _.RC:$src1),
7537 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007538 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007539 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007540 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7541 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7542 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7543 (OpNode (_.VT _.RC:$src1),
7544 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7545 (i32 imm:$src3),
7546 (i32 FROUND_CURRENT))>;
7547 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7548 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7549 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7550 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7551 (OpNode (_.VT _.RC:$src1),
7552 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7553 (i32 imm:$src3),
7554 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007555 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007556}
7557
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007558//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7559// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007560multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7561 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007562 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007563 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7564 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7565 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7566 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7567 (SrcInfo.VT SrcInfo.RC:$src2),
7568 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007569 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7570 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7571 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7572 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7573 (SrcInfo.VT (bitconvert
7574 (SrcInfo.LdFrag addr:$src2))),
7575 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007576 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007577}
7578
7579//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7580// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007581// op(reg_vec2,broadcast(eltVt),imm)
7582multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007583 X86VectorVTInfo _>:
7584 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7585
Craig Topper05948fb2016-08-02 05:11:15 +00007586 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007587 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7588 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7589 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7590 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7591 (OpNode (_.VT _.RC:$src1),
7592 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7593 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007594}
7595
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007596//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7597// op(reg_vec2,mem_scalar,imm)
7598//all instruction created with FROUND_CURRENT
7599multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007600 X86VectorVTInfo _> {
7601 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007602 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007603 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007604 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7605 (OpNode (_.VT _.RC:$src1),
7606 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007607 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007608 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007609 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007610 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007611 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7612 (OpNode (_.VT _.RC:$src1),
7613 (_.VT (scalar_to_vector
7614 (_.ScalarLdFrag addr:$src2))),
7615 (i32 imm:$src3),
7616 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007617 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007618}
7619
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007620//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7621multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7622 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007623 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007624 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007625 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007626 OpcodeStr, "$src3, {sae}, $src2, $src1",
7627 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007628 (OpNode (_.VT _.RC:$src1),
7629 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007630 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007631 (i32 FROUND_NO_EXC))>, EVEX_B;
7632}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007633//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7634multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7635 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007636 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7637 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007638 OpcodeStr, "$src3, {sae}, $src2, $src1",
7639 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007640 (OpNode (_.VT _.RC:$src1),
7641 (_.VT _.RC:$src2),
7642 (i32 imm:$src3),
7643 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007644}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007645
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007646multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7647 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007648 let Predicates = [prd] in {
7649 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007650 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007651 EVEX_V512;
7652
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007653 }
7654 let Predicates = [prd, HasVLX] in {
7655 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007656 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007657 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007658 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007659 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007660}
7661
Igor Breger2ae0fe32015-08-31 11:14:02 +00007662multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7663 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7664 let Predicates = [HasBWI] in {
7665 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7666 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7667 }
7668 let Predicates = [HasBWI, HasVLX] in {
7669 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7670 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7671 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7672 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7673 }
7674}
7675
Igor Breger00d9f842015-06-08 14:03:17 +00007676multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7677 bits<8> opc, SDNode OpNode>{
7678 let Predicates = [HasAVX512] in {
7679 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7680 }
7681 let Predicates = [HasAVX512, HasVLX] in {
7682 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7683 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7684 }
7685}
7686
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007687multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7688 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7689 let Predicates = [prd] in {
7690 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7691 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007692 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007693}
7694
Igor Breger1e58e8a2015-09-02 11:18:55 +00007695multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7696 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7697 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7698 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7699 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7700 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007701}
7702
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007703
Igor Breger1e58e8a2015-09-02 11:18:55 +00007704defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7705 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7706defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7707 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7708defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7709 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7710
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007711
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007712defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7713 0x50, X86VRange, HasDQI>,
7714 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7715defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7716 0x50, X86VRange, HasDQI>,
7717 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7718
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007719defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7720 0x51, X86VRange, HasDQI>,
7721 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7722defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7723 0x51, X86VRange, HasDQI>,
7724 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7725
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007726defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7727 0x57, X86Reduces, HasDQI>,
7728 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7729defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7730 0x57, X86Reduces, HasDQI>,
7731 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007732
Igor Breger1e58e8a2015-09-02 11:18:55 +00007733defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7734 0x27, X86GetMants, HasAVX512>,
7735 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7736defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7737 0x27, X86GetMants, HasAVX512>,
7738 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7739
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007740multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7741 bits<8> opc, SDNode OpNode = X86Shuf128>{
7742 let Predicates = [HasAVX512] in {
7743 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7744
7745 }
7746 let Predicates = [HasAVX512, HasVLX] in {
7747 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7748 }
7749}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007750let Predicates = [HasAVX512] in {
7751def : Pat<(v16f32 (ffloor VR512:$src)),
7752 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7753def : Pat<(v16f32 (fnearbyint VR512:$src)),
7754 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7755def : Pat<(v16f32 (fceil VR512:$src)),
7756 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7757def : Pat<(v16f32 (frint VR512:$src)),
7758 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7759def : Pat<(v16f32 (ftrunc VR512:$src)),
7760 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7761
7762def : Pat<(v8f64 (ffloor VR512:$src)),
7763 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7764def : Pat<(v8f64 (fnearbyint VR512:$src)),
7765 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7766def : Pat<(v8f64 (fceil VR512:$src)),
7767 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7768def : Pat<(v8f64 (frint VR512:$src)),
7769 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7770def : Pat<(v8f64 (ftrunc VR512:$src)),
7771 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7772}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007773
7774defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7775 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7776defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7777 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7778defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7779 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7780defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7781 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007782
Craig Topperc48fa892015-12-27 19:45:21 +00007783multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007784 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7785 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007786}
7787
Craig Topperc48fa892015-12-27 19:45:21 +00007788defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007789 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007790defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007791 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007792
Craig Topper7a299302016-06-09 07:06:38 +00007793multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007794 let Predicates = p in
7795 def NAME#_.VTName#rri:
7796 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7797 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7798 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7799}
7800
Craig Topper7a299302016-06-09 07:06:38 +00007801multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7802 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7803 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7804 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007805
Craig Topper7a299302016-06-09 07:06:38 +00007806defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007807 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007808 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7809 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7810 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7811 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7812 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007813 EVEX_CD8<8, CD8VF>;
7814
Igor Bregerf3ded812015-08-31 13:09:30 +00007815defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7816 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7817
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007818multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7819 X86VectorVTInfo _> {
7820 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007821 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007822 "$src1", "$src1",
7823 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7824
Craig Toppere1cac152016-06-07 07:27:54 +00007825 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7826 (ins _.MemOp:$src1), OpcodeStr,
7827 "$src1", "$src1",
7828 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7829 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007830}
7831
7832multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7833 X86VectorVTInfo _> :
7834 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007835 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7836 (ins _.ScalarMemOp:$src1), OpcodeStr,
7837 "${src1}"##_.BroadcastStr,
7838 "${src1}"##_.BroadcastStr,
7839 (_.VT (OpNode (X86VBroadcast
7840 (_.ScalarLdFrag addr:$src1))))>,
7841 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007842}
7843
7844multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7845 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7846 let Predicates = [prd] in
7847 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7848
7849 let Predicates = [prd, HasVLX] in {
7850 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7851 EVEX_V256;
7852 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7853 EVEX_V128;
7854 }
7855}
7856
7857multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7858 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7859 let Predicates = [prd] in
7860 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7861 EVEX_V512;
7862
7863 let Predicates = [prd, HasVLX] in {
7864 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7865 EVEX_V256;
7866 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7867 EVEX_V128;
7868 }
7869}
7870
7871multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7872 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007873 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007874 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007875 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7876 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007877}
7878
7879multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7880 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007881 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7882 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007883}
7884
7885multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7886 bits<8> opc_d, bits<8> opc_q,
7887 string OpcodeStr, SDNode OpNode> {
7888 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7889 HasAVX512>,
7890 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7891 HasBWI>;
7892}
7893
7894defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7895
Craig Topper056c9062016-08-28 22:20:48 +00007896let Predicates = [HasBWI, HasVLX] in {
7897 def : Pat<(xor
7898 (bc_v2i64 (v16i1sextv16i8)),
7899 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7900 (VPABSBZ128rr VR128:$src)>;
7901 def : Pat<(xor
7902 (bc_v2i64 (v8i1sextv8i16)),
7903 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7904 (VPABSWZ128rr VR128:$src)>;
7905 def : Pat<(xor
7906 (bc_v4i64 (v32i1sextv32i8)),
7907 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
7908 (VPABSBZ256rr VR256:$src)>;
7909 def : Pat<(xor
7910 (bc_v4i64 (v16i1sextv16i16)),
7911 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
7912 (VPABSWZ256rr VR256:$src)>;
7913}
7914let Predicates = [HasAVX512, HasVLX] in {
7915 def : Pat<(xor
7916 (bc_v2i64 (v4i1sextv4i32)),
7917 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
7918 (VPABSDZ128rr VR128:$src)>;
7919 def : Pat<(xor
7920 (bc_v4i64 (v8i1sextv8i32)),
7921 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
7922 (VPABSDZ256rr VR256:$src)>;
7923}
7924
7925let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007926def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00007927 (bc_v8i64 (v16i1sextv16i32)),
7928 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007929 (VPABSDZrr VR512:$src)>;
7930def : Pat<(xor
7931 (bc_v8i64 (v8i1sextv8i64)),
7932 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7933 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00007934}
Craig Topper850feaf2016-08-28 22:20:51 +00007935let Predicates = [HasBWI] in {
7936def : Pat<(xor
7937 (bc_v8i64 (v64i1sextv64i8)),
7938 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
7939 (VPABSBZrr VR512:$src)>;
7940def : Pat<(xor
7941 (bc_v8i64 (v32i1sextv32i16)),
7942 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
7943 (VPABSWZrr VR512:$src)>;
7944}
Igor Bregerf2460112015-07-26 14:41:44 +00007945
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007946multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7947
7948 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007949}
7950
7951defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7952defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7953
Igor Breger24cab0f2015-11-16 07:22:00 +00007954//===---------------------------------------------------------------------===//
7955// Replicate Single FP - MOVSHDUP and MOVSLDUP
7956//===---------------------------------------------------------------------===//
7957multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7958 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7959 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007960}
7961
7962defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7963defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007964
7965//===----------------------------------------------------------------------===//
7966// AVX-512 - MOVDDUP
7967//===----------------------------------------------------------------------===//
7968
7969multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7970 X86VectorVTInfo _> {
7971 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7972 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7973 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007974 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7975 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7976 (_.VT (OpNode (_.VT (scalar_to_vector
7977 (_.ScalarLdFrag addr:$src)))))>,
7978 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007979}
7980
7981multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7982 AVX512VLVectorVTInfo VTInfo> {
7983
7984 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7985
7986 let Predicates = [HasAVX512, HasVLX] in {
7987 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7988 EVEX_V256;
7989 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7990 EVEX_V128;
7991 }
7992}
7993
7994multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7995 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7996 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007997}
7998
7999defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8000
8001def : Pat<(X86Movddup (loadv2f64 addr:$src)),
8002 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
8003def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
8004 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
8005
Igor Bregerf2460112015-07-26 14:41:44 +00008006//===----------------------------------------------------------------------===//
8007// AVX-512 - Unpack Instructions
8008//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008009defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8010 SSE_ALU_ITINS_S>;
8011defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8012 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008013
8014defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8015 SSE_INTALU_ITINS_P, HasBWI>;
8016defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8017 SSE_INTALU_ITINS_P, HasBWI>;
8018defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8019 SSE_INTALU_ITINS_P, HasBWI>;
8020defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8021 SSE_INTALU_ITINS_P, HasBWI>;
8022
8023defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8024 SSE_INTALU_ITINS_P, HasAVX512>;
8025defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8026 SSE_INTALU_ITINS_P, HasAVX512>;
8027defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8028 SSE_INTALU_ITINS_P, HasAVX512>;
8029defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8030 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008031
8032//===----------------------------------------------------------------------===//
8033// AVX-512 - Extract & Insert Integer Instructions
8034//===----------------------------------------------------------------------===//
8035
8036multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8037 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008038 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8039 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8040 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8041 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8042 imm:$src2)))),
8043 addr:$dst)]>,
8044 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008045}
8046
8047multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8048 let Predicates = [HasBWI] in {
8049 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8050 (ins _.RC:$src1, u8imm:$src2),
8051 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8052 [(set GR32orGR64:$dst,
8053 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8054 EVEX, TAPD;
8055
8056 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8057 }
8058}
8059
8060multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8061 let Predicates = [HasBWI] in {
8062 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8063 (ins _.RC:$src1, u8imm:$src2),
8064 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8065 [(set GR32orGR64:$dst,
8066 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8067 EVEX, PD;
8068
Craig Topper99f6b622016-05-01 01:03:56 +00008069 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008070 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8071 (ins _.RC:$src1, u8imm:$src2),
8072 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8073 EVEX, TAPD;
8074
Igor Bregerdefab3c2015-10-08 12:55:01 +00008075 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8076 }
8077}
8078
8079multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8080 RegisterClass GRC> {
8081 let Predicates = [HasDQI] in {
8082 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8083 (ins _.RC:$src1, u8imm:$src2),
8084 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8085 [(set GRC:$dst,
8086 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8087 EVEX, TAPD;
8088
Craig Toppere1cac152016-06-07 07:27:54 +00008089 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8090 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8091 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8092 [(store (extractelt (_.VT _.RC:$src1),
8093 imm:$src2),addr:$dst)]>,
8094 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008095 }
8096}
8097
8098defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8099defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8100defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8101defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8102
8103multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8104 X86VectorVTInfo _, PatFrag LdFrag> {
8105 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8106 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8107 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8108 [(set _.RC:$dst,
8109 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8110 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8111}
8112
8113multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8114 X86VectorVTInfo _, PatFrag LdFrag> {
8115 let Predicates = [HasBWI] in {
8116 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8117 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8118 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8119 [(set _.RC:$dst,
8120 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8121
8122 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8123 }
8124}
8125
8126multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8127 X86VectorVTInfo _, RegisterClass GRC> {
8128 let Predicates = [HasDQI] in {
8129 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8130 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8131 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8132 [(set _.RC:$dst,
8133 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8134 EVEX_4V, TAPD;
8135
8136 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8137 _.ScalarLdFrag>, TAPD;
8138 }
8139}
8140
8141defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8142 extloadi8>, TAPD;
8143defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8144 extloadi16>, PD;
8145defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8146defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008147//===----------------------------------------------------------------------===//
8148// VSHUFPS - VSHUFPD Operations
8149//===----------------------------------------------------------------------===//
8150multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8151 AVX512VLVectorVTInfo VTInfo_FP>{
8152 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8153 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8154 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008155}
8156
8157defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8158defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008159//===----------------------------------------------------------------------===//
8160// AVX-512 - Byte shift Left/Right
8161//===----------------------------------------------------------------------===//
8162
8163multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8164 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8165 def rr : AVX512<opc, MRMr,
8166 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8167 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8168 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008169 def rm : AVX512<opc, MRMm,
8170 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8171 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8172 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008173 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8174 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008175}
8176
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008177multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008178 Format MRMm, string OpcodeStr, Predicate prd>{
8179 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008180 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008181 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008182 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008183 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008184 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008185 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008186 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008187 }
8188}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008189defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008190 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008191defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008192 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8193
8194
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008195multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008196 string OpcodeStr, X86VectorVTInfo _dst,
8197 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008198 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008199 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008200 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008201 [(set _dst.RC:$dst,(_dst.VT
8202 (OpNode (_src.VT _src.RC:$src1),
8203 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008204 def rm : AVX512BI<opc, MRMSrcMem,
8205 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8206 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8207 [(set _dst.RC:$dst,(_dst.VT
8208 (OpNode (_src.VT _src.RC:$src1),
8209 (_src.VT (bitconvert
8210 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008211}
8212
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008213multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008214 string OpcodeStr, Predicate prd> {
8215 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008216 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8217 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008218 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008219 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8220 v32i8x_info>, EVEX_V256;
8221 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8222 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008223 }
8224}
8225
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008226defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008227 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008228
8229multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008230 X86VectorVTInfo _>{
8231 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008232 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8233 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008234 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008235 (OpNode (_.VT _.RC:$src1),
8236 (_.VT _.RC:$src2),
8237 (_.VT _.RC:$src3),
8238 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008239 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8240 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8241 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8242 (OpNode (_.VT _.RC:$src1),
8243 (_.VT _.RC:$src2),
8244 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8245 (i8 imm:$src4))>,
8246 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8247 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8248 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8249 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8250 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8251 (OpNode (_.VT _.RC:$src1),
8252 (_.VT _.RC:$src2),
8253 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8254 (i8 imm:$src4))>, EVEX_B,
8255 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008256 }// Constraints = "$src1 = $dst"
8257}
8258
8259multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8260 let Predicates = [HasAVX512] in
8261 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8262 let Predicates = [HasAVX512, HasVLX] in {
8263 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8264 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8265 }
8266}
8267
8268defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8269defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8270
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008271//===----------------------------------------------------------------------===//
8272// AVX-512 - FixupImm
8273//===----------------------------------------------------------------------===//
8274
8275multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008276 X86VectorVTInfo _>{
8277 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008278 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8279 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8280 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8281 (OpNode (_.VT _.RC:$src1),
8282 (_.VT _.RC:$src2),
8283 (_.IntVT _.RC:$src3),
8284 (i32 imm:$src4),
8285 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008286 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8287 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8288 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8289 (OpNode (_.VT _.RC:$src1),
8290 (_.VT _.RC:$src2),
8291 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8292 (i32 imm:$src4),
8293 (i32 FROUND_CURRENT))>;
8294 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8295 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8296 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8297 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8298 (OpNode (_.VT _.RC:$src1),
8299 (_.VT _.RC:$src2),
8300 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8301 (i32 imm:$src4),
8302 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008303 } // Constraints = "$src1 = $dst"
8304}
8305
8306multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008307 SDNode OpNode, X86VectorVTInfo _>{
8308let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008309 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8310 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008311 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008312 "$src2, $src3, {sae}, $src4",
8313 (OpNode (_.VT _.RC:$src1),
8314 (_.VT _.RC:$src2),
8315 (_.IntVT _.RC:$src3),
8316 (i32 imm:$src4),
8317 (i32 FROUND_NO_EXC))>, EVEX_B;
8318 }
8319}
8320
8321multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8322 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008323 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8324 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008325 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8326 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8327 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8328 (OpNode (_.VT _.RC:$src1),
8329 (_.VT _.RC:$src2),
8330 (_src3VT.VT _src3VT.RC:$src3),
8331 (i32 imm:$src4),
8332 (i32 FROUND_CURRENT))>;
8333
8334 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8335 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8336 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8337 "$src2, $src3, {sae}, $src4",
8338 (OpNode (_.VT _.RC:$src1),
8339 (_.VT _.RC:$src2),
8340 (_src3VT.VT _src3VT.RC:$src3),
8341 (i32 imm:$src4),
8342 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008343 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8344 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8345 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8346 (OpNode (_.VT _.RC:$src1),
8347 (_.VT _.RC:$src2),
8348 (_src3VT.VT (scalar_to_vector
8349 (_src3VT.ScalarLdFrag addr:$src3))),
8350 (i32 imm:$src4),
8351 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008352 }
8353}
8354
8355multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8356 let Predicates = [HasAVX512] in
8357 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8358 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8359 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8360 let Predicates = [HasAVX512, HasVLX] in {
8361 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8362 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8363 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8364 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8365 }
8366}
8367
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008368defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8369 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008370 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008371defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8372 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008373 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008374defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008375 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008376defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008377 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008378
8379
8380
8381// Patterns used to select SSE scalar fp arithmetic instructions from
8382// either:
8383//
8384// (1) a scalar fp operation followed by a blend
8385//
8386// The effect is that the backend no longer emits unnecessary vector
8387// insert instructions immediately after SSE scalar fp instructions
8388// like addss or mulss.
8389//
8390// For example, given the following code:
8391// __m128 foo(__m128 A, __m128 B) {
8392// A[0] += B[0];
8393// return A;
8394// }
8395//
8396// Previously we generated:
8397// addss %xmm0, %xmm1
8398// movss %xmm1, %xmm0
8399//
8400// We now generate:
8401// addss %xmm1, %xmm0
8402//
8403// (2) a vector packed single/double fp operation followed by a vector insert
8404//
8405// The effect is that the backend converts the packed fp instruction
8406// followed by a vector insert into a single SSE scalar fp instruction.
8407//
8408// For example, given the following code:
8409// __m128 foo(__m128 A, __m128 B) {
8410// __m128 C = A + B;
8411// return (__m128) {c[0], a[1], a[2], a[3]};
8412// }
8413//
8414// Previously we generated:
8415// addps %xmm0, %xmm1
8416// movss %xmm1, %xmm0
8417//
8418// We now generate:
8419// addss %xmm1, %xmm0
8420
8421// TODO: Some canonicalization in lowering would simplify the number of
8422// patterns we have to try to match.
8423multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8424 let Predicates = [HasAVX512] in {
8425 // extracted scalar math op with insert via blend
8426 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8427 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8428 FR32:$src))), (i8 1))),
8429 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8430 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8431
8432 // vector math op with insert via movss
8433 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8434 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8435 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8436
8437 // vector math op with insert via blend
8438 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8439 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8440 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8441 }
8442}
8443
8444defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8445defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8446defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8447defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8448
8449multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8450 let Predicates = [HasAVX512] in {
8451 // extracted scalar math op with insert via movsd
8452 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8453 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8454 FR64:$src))))),
8455 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8456 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8457
8458 // extracted scalar math op with insert via blend
8459 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8460 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8461 FR64:$src))), (i8 1))),
8462 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8463 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8464
8465 // vector math op with insert via movsd
8466 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8467 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8468 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8469
8470 // vector math op with insert via blend
8471 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8472 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8473 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8474 }
8475}
8476
8477defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8478defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8479defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8480defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;